drm/i915: Differentiate between LLC or snooped for the user
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include <linux/io-mapping.h>
41 #include <linux/i2c.h>
42 #include <linux/i2c-algo-bit.h>
43 #include <drm/intel-gtt.h>
44 #include <linux/backlight.h>
45 #include <linux/hashtable.h>
46 #include <linux/intel-iommu.h>
47 #include <linux/kref.h>
48 #include <linux/pm_qos.h>
49
50 /* General customization:
51 */
52
53 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
54
55 #define DRIVER_NAME "i915"
56 #define DRIVER_DESC "Intel Graphics"
57 #define DRIVER_DATE "20140822"
58
59 enum pipe {
60 INVALID_PIPE = -1,
61 PIPE_A = 0,
62 PIPE_B,
63 PIPE_C,
64 _PIPE_EDP,
65 I915_MAX_PIPES = _PIPE_EDP
66 };
67 #define pipe_name(p) ((p) + 'A')
68
69 enum transcoder {
70 TRANSCODER_A = 0,
71 TRANSCODER_B,
72 TRANSCODER_C,
73 TRANSCODER_EDP,
74 I915_MAX_TRANSCODERS
75 };
76 #define transcoder_name(t) ((t) + 'A')
77
78 enum plane {
79 PLANE_A = 0,
80 PLANE_B,
81 PLANE_C,
82 };
83 #define plane_name(p) ((p) + 'A')
84
85 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
86
87 enum port {
88 PORT_A = 0,
89 PORT_B,
90 PORT_C,
91 PORT_D,
92 PORT_E,
93 I915_MAX_PORTS
94 };
95 #define port_name(p) ((p) + 'A')
96
97 #define I915_NUM_PHYS_VLV 2
98
99 enum dpio_channel {
100 DPIO_CH0,
101 DPIO_CH1
102 };
103
104 enum dpio_phy {
105 DPIO_PHY0,
106 DPIO_PHY1
107 };
108
109 enum intel_display_power_domain {
110 POWER_DOMAIN_PIPE_A,
111 POWER_DOMAIN_PIPE_B,
112 POWER_DOMAIN_PIPE_C,
113 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
116 POWER_DOMAIN_TRANSCODER_A,
117 POWER_DOMAIN_TRANSCODER_B,
118 POWER_DOMAIN_TRANSCODER_C,
119 POWER_DOMAIN_TRANSCODER_EDP,
120 POWER_DOMAIN_PORT_DDI_A_2_LANES,
121 POWER_DOMAIN_PORT_DDI_A_4_LANES,
122 POWER_DOMAIN_PORT_DDI_B_2_LANES,
123 POWER_DOMAIN_PORT_DDI_B_4_LANES,
124 POWER_DOMAIN_PORT_DDI_C_2_LANES,
125 POWER_DOMAIN_PORT_DDI_C_4_LANES,
126 POWER_DOMAIN_PORT_DDI_D_2_LANES,
127 POWER_DOMAIN_PORT_DDI_D_4_LANES,
128 POWER_DOMAIN_PORT_DSI,
129 POWER_DOMAIN_PORT_CRT,
130 POWER_DOMAIN_PORT_OTHER,
131 POWER_DOMAIN_VGA,
132 POWER_DOMAIN_AUDIO,
133 POWER_DOMAIN_PLLS,
134 POWER_DOMAIN_INIT,
135
136 POWER_DOMAIN_NUM,
137 };
138
139 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
140 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
141 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
142 #define POWER_DOMAIN_TRANSCODER(tran) \
143 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
144 (tran) + POWER_DOMAIN_TRANSCODER_A)
145
146 enum hpd_pin {
147 HPD_NONE = 0,
148 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
149 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
150 HPD_CRT,
151 HPD_SDVO_B,
152 HPD_SDVO_C,
153 HPD_PORT_B,
154 HPD_PORT_C,
155 HPD_PORT_D,
156 HPD_NUM_PINS
157 };
158
159 #define I915_GEM_GPU_DOMAINS \
160 (I915_GEM_DOMAIN_RENDER | \
161 I915_GEM_DOMAIN_SAMPLER | \
162 I915_GEM_DOMAIN_COMMAND | \
163 I915_GEM_DOMAIN_INSTRUCTION | \
164 I915_GEM_DOMAIN_VERTEX)
165
166 #define for_each_pipe(__dev_priv, __p) \
167 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
168 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
169
170 #define for_each_crtc(dev, crtc) \
171 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
172
173 #define for_each_intel_crtc(dev, intel_crtc) \
174 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
175
176 #define for_each_intel_encoder(dev, intel_encoder) \
177 list_for_each_entry(intel_encoder, \
178 &(dev)->mode_config.encoder_list, \
179 base.head)
180
181 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
182 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
183 if ((intel_encoder)->base.crtc == (__crtc))
184
185 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
186 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
187 if ((intel_connector)->base.encoder == (__encoder))
188
189 #define for_each_power_domain(domain, mask) \
190 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
191 if ((1 << (domain)) & (mask))
192
193 struct drm_i915_private;
194 struct i915_mmu_object;
195
196 enum intel_dpll_id {
197 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
198 /* real shared dpll ids must be >= 0 */
199 DPLL_ID_PCH_PLL_A = 0,
200 DPLL_ID_PCH_PLL_B = 1,
201 DPLL_ID_WRPLL1 = 0,
202 DPLL_ID_WRPLL2 = 1,
203 };
204 #define I915_NUM_PLLS 2
205
206 struct intel_dpll_hw_state {
207 /* i9xx, pch plls */
208 uint32_t dpll;
209 uint32_t dpll_md;
210 uint32_t fp0;
211 uint32_t fp1;
212
213 /* hsw, bdw */
214 uint32_t wrpll;
215 };
216
217 struct intel_shared_dpll {
218 int refcount; /* count of number of CRTCs sharing this PLL */
219 int active; /* count of number of active CRTCs (i.e. DPMS on) */
220 bool on; /* is the PLL actually active? Disabled during modeset */
221 const char *name;
222 /* should match the index in the dev_priv->shared_dplls array */
223 enum intel_dpll_id id;
224 struct intel_dpll_hw_state hw_state;
225 /* The mode_set hook is optional and should be used together with the
226 * intel_prepare_shared_dpll function. */
227 void (*mode_set)(struct drm_i915_private *dev_priv,
228 struct intel_shared_dpll *pll);
229 void (*enable)(struct drm_i915_private *dev_priv,
230 struct intel_shared_dpll *pll);
231 void (*disable)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll);
233 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
234 struct intel_shared_dpll *pll,
235 struct intel_dpll_hw_state *hw_state);
236 };
237
238 /* Used by dp and fdi links */
239 struct intel_link_m_n {
240 uint32_t tu;
241 uint32_t gmch_m;
242 uint32_t gmch_n;
243 uint32_t link_m;
244 uint32_t link_n;
245 };
246
247 void intel_link_compute_m_n(int bpp, int nlanes,
248 int pixel_clock, int link_clock,
249 struct intel_link_m_n *m_n);
250
251 /* Interface history:
252 *
253 * 1.1: Original.
254 * 1.2: Add Power Management
255 * 1.3: Add vblank support
256 * 1.4: Fix cmdbuffer path, add heap destroy
257 * 1.5: Add vblank pipe configuration
258 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
259 * - Support vertical blank on secondary display pipe
260 */
261 #define DRIVER_MAJOR 1
262 #define DRIVER_MINOR 6
263 #define DRIVER_PATCHLEVEL 0
264
265 #define WATCH_LISTS 0
266 #define WATCH_GTT 0
267
268 struct opregion_header;
269 struct opregion_acpi;
270 struct opregion_swsci;
271 struct opregion_asle;
272
273 struct intel_opregion {
274 struct opregion_header __iomem *header;
275 struct opregion_acpi __iomem *acpi;
276 struct opregion_swsci __iomem *swsci;
277 u32 swsci_gbda_sub_functions;
278 u32 swsci_sbcb_sub_functions;
279 struct opregion_asle __iomem *asle;
280 void __iomem *vbt;
281 u32 __iomem *lid_state;
282 struct work_struct asle_work;
283 };
284 #define OPREGION_SIZE (8*1024)
285
286 struct intel_overlay;
287 struct intel_overlay_error_state;
288
289 struct drm_i915_master_private {
290 drm_local_map_t *sarea;
291 struct _drm_i915_sarea *sarea_priv;
292 };
293 #define I915_FENCE_REG_NONE -1
294 #define I915_MAX_NUM_FENCES 32
295 /* 32 fences + sign bit for FENCE_REG_NONE */
296 #define I915_MAX_NUM_FENCE_BITS 6
297
298 struct drm_i915_fence_reg {
299 struct list_head lru_list;
300 struct drm_i915_gem_object *obj;
301 int pin_count;
302 };
303
304 struct sdvo_device_mapping {
305 u8 initialized;
306 u8 dvo_port;
307 u8 slave_addr;
308 u8 dvo_wiring;
309 u8 i2c_pin;
310 u8 ddc_pin;
311 };
312
313 struct intel_display_error_state;
314
315 struct drm_i915_error_state {
316 struct kref ref;
317 struct timeval time;
318
319 char error_msg[128];
320 u32 reset_count;
321 u32 suspend_count;
322
323 /* Generic register state */
324 u32 eir;
325 u32 pgtbl_er;
326 u32 ier;
327 u32 gtier[4];
328 u32 ccid;
329 u32 derrmr;
330 u32 forcewake;
331 u32 error; /* gen6+ */
332 u32 err_int; /* gen7 */
333 u32 done_reg;
334 u32 gac_eco;
335 u32 gam_ecochk;
336 u32 gab_ctl;
337 u32 gfx_mode;
338 u32 extra_instdone[I915_NUM_INSTDONE_REG];
339 u64 fence[I915_MAX_NUM_FENCES];
340 struct intel_overlay_error_state *overlay;
341 struct intel_display_error_state *display;
342 struct drm_i915_error_object *semaphore_obj;
343
344 struct drm_i915_error_ring {
345 bool valid;
346 /* Software tracked state */
347 bool waiting;
348 int hangcheck_score;
349 enum intel_ring_hangcheck_action hangcheck_action;
350 int num_requests;
351
352 /* our own tracking of ring head and tail */
353 u32 cpu_ring_head;
354 u32 cpu_ring_tail;
355
356 u32 semaphore_seqno[I915_NUM_RINGS - 1];
357
358 /* Register state */
359 u32 tail;
360 u32 head;
361 u32 ctl;
362 u32 hws;
363 u32 ipeir;
364 u32 ipehr;
365 u32 instdone;
366 u32 bbstate;
367 u32 instpm;
368 u32 instps;
369 u32 seqno;
370 u64 bbaddr;
371 u64 acthd;
372 u32 fault_reg;
373 u64 faddr;
374 u32 rc_psmi; /* sleep state */
375 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
376
377 struct drm_i915_error_object {
378 int page_count;
379 u32 gtt_offset;
380 u32 *pages[0];
381 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
382
383 struct drm_i915_error_request {
384 long jiffies;
385 u32 seqno;
386 u32 tail;
387 } *requests;
388
389 struct {
390 u32 gfx_mode;
391 union {
392 u64 pdp[4];
393 u32 pp_dir_base;
394 };
395 } vm_info;
396
397 pid_t pid;
398 char comm[TASK_COMM_LEN];
399 } ring[I915_NUM_RINGS];
400
401 struct drm_i915_error_buffer {
402 u32 size;
403 u32 name;
404 u32 rseqno, wseqno;
405 u32 gtt_offset;
406 u32 read_domains;
407 u32 write_domain;
408 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
409 s32 pinned:2;
410 u32 tiling:2;
411 u32 dirty:1;
412 u32 purgeable:1;
413 u32 userptr:1;
414 s32 ring:4;
415 u32 cache_level:3;
416 } **active_bo, **pinned_bo;
417
418 u32 *active_bo_count, *pinned_bo_count;
419 u32 vm_count;
420 };
421
422 struct intel_connector;
423 struct intel_crtc_config;
424 struct intel_plane_config;
425 struct intel_crtc;
426 struct intel_limit;
427 struct dpll;
428
429 struct drm_i915_display_funcs {
430 bool (*fbc_enabled)(struct drm_device *dev);
431 void (*enable_fbc)(struct drm_crtc *crtc);
432 void (*disable_fbc)(struct drm_device *dev);
433 int (*get_display_clock_speed)(struct drm_device *dev);
434 int (*get_fifo_size)(struct drm_device *dev, int plane);
435 /**
436 * find_dpll() - Find the best values for the PLL
437 * @limit: limits for the PLL
438 * @crtc: current CRTC
439 * @target: target frequency in kHz
440 * @refclk: reference clock frequency in kHz
441 * @match_clock: if provided, @best_clock P divider must
442 * match the P divider from @match_clock
443 * used for LVDS downclocking
444 * @best_clock: best PLL values found
445 *
446 * Returns true on success, false on failure.
447 */
448 bool (*find_dpll)(const struct intel_limit *limit,
449 struct drm_crtc *crtc,
450 int target, int refclk,
451 struct dpll *match_clock,
452 struct dpll *best_clock);
453 void (*update_wm)(struct drm_crtc *crtc);
454 void (*update_sprite_wm)(struct drm_plane *plane,
455 struct drm_crtc *crtc,
456 uint32_t sprite_width, uint32_t sprite_height,
457 int pixel_size, bool enable, bool scaled);
458 void (*modeset_global_resources)(struct drm_device *dev);
459 /* Returns the active state of the crtc, and if the crtc is active,
460 * fills out the pipe-config with the hw state. */
461 bool (*get_pipe_config)(struct intel_crtc *,
462 struct intel_crtc_config *);
463 void (*get_plane_config)(struct intel_crtc *,
464 struct intel_plane_config *);
465 int (*crtc_mode_set)(struct drm_crtc *crtc,
466 int x, int y,
467 struct drm_framebuffer *old_fb);
468 void (*crtc_enable)(struct drm_crtc *crtc);
469 void (*crtc_disable)(struct drm_crtc *crtc);
470 void (*off)(struct drm_crtc *crtc);
471 void (*write_eld)(struct drm_connector *connector,
472 struct drm_crtc *crtc,
473 struct drm_display_mode *mode);
474 void (*fdi_link_train)(struct drm_crtc *crtc);
475 void (*init_clock_gating)(struct drm_device *dev);
476 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
477 struct drm_framebuffer *fb,
478 struct drm_i915_gem_object *obj,
479 struct intel_engine_cs *ring,
480 uint32_t flags);
481 void (*update_primary_plane)(struct drm_crtc *crtc,
482 struct drm_framebuffer *fb,
483 int x, int y);
484 void (*hpd_irq_setup)(struct drm_device *dev);
485 /* clock updates for mode set */
486 /* cursor updates */
487 /* render clock increase/decrease */
488 /* display clock increase/decrease */
489 /* pll clock increase/decrease */
490
491 int (*setup_backlight)(struct intel_connector *connector);
492 uint32_t (*get_backlight)(struct intel_connector *connector);
493 void (*set_backlight)(struct intel_connector *connector,
494 uint32_t level);
495 void (*disable_backlight)(struct intel_connector *connector);
496 void (*enable_backlight)(struct intel_connector *connector);
497 };
498
499 struct intel_uncore_funcs {
500 void (*force_wake_get)(struct drm_i915_private *dev_priv,
501 int fw_engine);
502 void (*force_wake_put)(struct drm_i915_private *dev_priv,
503 int fw_engine);
504
505 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
506 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
507 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
508 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
509
510 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
511 uint8_t val, bool trace);
512 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
513 uint16_t val, bool trace);
514 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
515 uint32_t val, bool trace);
516 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
517 uint64_t val, bool trace);
518 };
519
520 struct intel_uncore {
521 spinlock_t lock; /** lock is also taken in irq contexts. */
522
523 struct intel_uncore_funcs funcs;
524
525 unsigned fifo_count;
526 unsigned forcewake_count;
527
528 unsigned fw_rendercount;
529 unsigned fw_mediacount;
530
531 struct timer_list force_wake_timer;
532 };
533
534 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
535 func(is_mobile) sep \
536 func(is_i85x) sep \
537 func(is_i915g) sep \
538 func(is_i945gm) sep \
539 func(is_g33) sep \
540 func(need_gfx_hws) sep \
541 func(is_g4x) sep \
542 func(is_pineview) sep \
543 func(is_broadwater) sep \
544 func(is_crestline) sep \
545 func(is_ivybridge) sep \
546 func(is_valleyview) sep \
547 func(is_haswell) sep \
548 func(is_preliminary) sep \
549 func(has_fbc) sep \
550 func(has_pipe_cxsr) sep \
551 func(has_hotplug) sep \
552 func(cursor_needs_physical) sep \
553 func(has_overlay) sep \
554 func(overlay_needs_physical) sep \
555 func(supports_tv) sep \
556 func(has_llc) sep \
557 func(has_ddi) sep \
558 func(has_fpga_dbg)
559
560 #define DEFINE_FLAG(name) u8 name:1
561 #define SEP_SEMICOLON ;
562
563 struct intel_device_info {
564 u32 display_mmio_offset;
565 u16 device_id;
566 u8 num_pipes:3;
567 u8 num_sprites[I915_MAX_PIPES];
568 u8 gen;
569 u8 ring_mask; /* Rings supported by the HW */
570 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
571 /* Register offsets for the various display pipes and transcoders */
572 int pipe_offsets[I915_MAX_TRANSCODERS];
573 int trans_offsets[I915_MAX_TRANSCODERS];
574 int palette_offsets[I915_MAX_PIPES];
575 int cursor_offsets[I915_MAX_PIPES];
576 };
577
578 #undef DEFINE_FLAG
579 #undef SEP_SEMICOLON
580
581 enum i915_cache_level {
582 I915_CACHE_NONE = 0,
583 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
584 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
585 caches, eg sampler/render caches, and the
586 large Last-Level-Cache. LLC is coherent with
587 the CPU, but L3 is only visible to the GPU. */
588 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
589 };
590
591 struct i915_ctx_hang_stats {
592 /* This context had batch pending when hang was declared */
593 unsigned batch_pending;
594
595 /* This context had batch active when hang was declared */
596 unsigned batch_active;
597
598 /* Time when this context was last blamed for a GPU reset */
599 unsigned long guilty_ts;
600
601 /* This context is banned to submit more work */
602 bool banned;
603 };
604
605 /* This must match up with the value previously used for execbuf2.rsvd1. */
606 #define DEFAULT_CONTEXT_HANDLE 0
607 /**
608 * struct intel_context - as the name implies, represents a context.
609 * @ref: reference count.
610 * @user_handle: userspace tracking identity for this context.
611 * @remap_slice: l3 row remapping information.
612 * @file_priv: filp associated with this context (NULL for global default
613 * context).
614 * @hang_stats: information about the role of this context in possible GPU
615 * hangs.
616 * @vm: virtual memory space used by this context.
617 * @legacy_hw_ctx: render context backing object and whether it is correctly
618 * initialized (legacy ring submission mechanism only).
619 * @link: link in the global list of contexts.
620 *
621 * Contexts are memory images used by the hardware to store copies of their
622 * internal state.
623 */
624 struct intel_context {
625 struct kref ref;
626 int user_handle;
627 uint8_t remap_slice;
628 struct drm_i915_file_private *file_priv;
629 struct i915_ctx_hang_stats hang_stats;
630 struct i915_hw_ppgtt *ppgtt;
631
632 /* Legacy ring buffer submission */
633 struct {
634 struct drm_i915_gem_object *rcs_state;
635 bool initialized;
636 } legacy_hw_ctx;
637
638 /* Execlists */
639 struct {
640 struct drm_i915_gem_object *state;
641 struct intel_ringbuffer *ringbuf;
642 } engine[I915_NUM_RINGS];
643
644 struct list_head link;
645 };
646
647 struct i915_fbc {
648 unsigned long size;
649 unsigned threshold;
650 unsigned int fb_id;
651 enum plane plane;
652 int y;
653
654 struct drm_mm_node compressed_fb;
655 struct drm_mm_node *compressed_llb;
656
657 bool false_color;
658
659 struct intel_fbc_work {
660 struct delayed_work work;
661 struct drm_crtc *crtc;
662 struct drm_framebuffer *fb;
663 } *fbc_work;
664
665 enum no_fbc_reason {
666 FBC_OK, /* FBC is enabled */
667 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
668 FBC_NO_OUTPUT, /* no outputs enabled to compress */
669 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
670 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
671 FBC_MODE_TOO_LARGE, /* mode too large for compression */
672 FBC_BAD_PLANE, /* fbc not supported on plane */
673 FBC_NOT_TILED, /* buffer not tiled */
674 FBC_MULTIPLE_PIPES, /* more than one pipe active */
675 FBC_MODULE_PARAM,
676 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
677 } no_fbc_reason;
678 };
679
680 struct i915_drrs {
681 struct intel_connector *connector;
682 };
683
684 struct intel_dp;
685 struct i915_psr {
686 struct mutex lock;
687 bool sink_support;
688 bool source_ok;
689 struct intel_dp *enabled;
690 bool active;
691 struct delayed_work work;
692 unsigned busy_frontbuffer_bits;
693 };
694
695 enum intel_pch {
696 PCH_NONE = 0, /* No PCH present */
697 PCH_IBX, /* Ibexpeak PCH */
698 PCH_CPT, /* Cougarpoint PCH */
699 PCH_LPT, /* Lynxpoint PCH */
700 PCH_NOP,
701 };
702
703 enum intel_sbi_destination {
704 SBI_ICLK,
705 SBI_MPHY,
706 };
707
708 #define QUIRK_PIPEA_FORCE (1<<0)
709 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
710 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
711 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
712
713 struct intel_fbdev;
714 struct intel_fbc_work;
715
716 struct intel_gmbus {
717 struct i2c_adapter adapter;
718 u32 force_bit;
719 u32 reg0;
720 u32 gpio_reg;
721 struct i2c_algo_bit_data bit_algo;
722 struct drm_i915_private *dev_priv;
723 };
724
725 struct i915_suspend_saved_registers {
726 u8 saveLBB;
727 u32 saveDSPACNTR;
728 u32 saveDSPBCNTR;
729 u32 saveDSPARB;
730 u32 savePIPEACONF;
731 u32 savePIPEBCONF;
732 u32 savePIPEASRC;
733 u32 savePIPEBSRC;
734 u32 saveFPA0;
735 u32 saveFPA1;
736 u32 saveDPLL_A;
737 u32 saveDPLL_A_MD;
738 u32 saveHTOTAL_A;
739 u32 saveHBLANK_A;
740 u32 saveHSYNC_A;
741 u32 saveVTOTAL_A;
742 u32 saveVBLANK_A;
743 u32 saveVSYNC_A;
744 u32 saveBCLRPAT_A;
745 u32 saveTRANSACONF;
746 u32 saveTRANS_HTOTAL_A;
747 u32 saveTRANS_HBLANK_A;
748 u32 saveTRANS_HSYNC_A;
749 u32 saveTRANS_VTOTAL_A;
750 u32 saveTRANS_VBLANK_A;
751 u32 saveTRANS_VSYNC_A;
752 u32 savePIPEASTAT;
753 u32 saveDSPASTRIDE;
754 u32 saveDSPASIZE;
755 u32 saveDSPAPOS;
756 u32 saveDSPAADDR;
757 u32 saveDSPASURF;
758 u32 saveDSPATILEOFF;
759 u32 savePFIT_PGM_RATIOS;
760 u32 saveBLC_HIST_CTL;
761 u32 saveBLC_PWM_CTL;
762 u32 saveBLC_PWM_CTL2;
763 u32 saveBLC_HIST_CTL_B;
764 u32 saveBLC_CPU_PWM_CTL;
765 u32 saveBLC_CPU_PWM_CTL2;
766 u32 saveFPB0;
767 u32 saveFPB1;
768 u32 saveDPLL_B;
769 u32 saveDPLL_B_MD;
770 u32 saveHTOTAL_B;
771 u32 saveHBLANK_B;
772 u32 saveHSYNC_B;
773 u32 saveVTOTAL_B;
774 u32 saveVBLANK_B;
775 u32 saveVSYNC_B;
776 u32 saveBCLRPAT_B;
777 u32 saveTRANSBCONF;
778 u32 saveTRANS_HTOTAL_B;
779 u32 saveTRANS_HBLANK_B;
780 u32 saveTRANS_HSYNC_B;
781 u32 saveTRANS_VTOTAL_B;
782 u32 saveTRANS_VBLANK_B;
783 u32 saveTRANS_VSYNC_B;
784 u32 savePIPEBSTAT;
785 u32 saveDSPBSTRIDE;
786 u32 saveDSPBSIZE;
787 u32 saveDSPBPOS;
788 u32 saveDSPBADDR;
789 u32 saveDSPBSURF;
790 u32 saveDSPBTILEOFF;
791 u32 saveVGA0;
792 u32 saveVGA1;
793 u32 saveVGA_PD;
794 u32 saveVGACNTRL;
795 u32 saveADPA;
796 u32 saveLVDS;
797 u32 savePP_ON_DELAYS;
798 u32 savePP_OFF_DELAYS;
799 u32 saveDVOA;
800 u32 saveDVOB;
801 u32 saveDVOC;
802 u32 savePP_ON;
803 u32 savePP_OFF;
804 u32 savePP_CONTROL;
805 u32 savePP_DIVISOR;
806 u32 savePFIT_CONTROL;
807 u32 save_palette_a[256];
808 u32 save_palette_b[256];
809 u32 saveFBC_CONTROL;
810 u32 saveIER;
811 u32 saveIIR;
812 u32 saveIMR;
813 u32 saveDEIER;
814 u32 saveDEIMR;
815 u32 saveGTIER;
816 u32 saveGTIMR;
817 u32 saveFDI_RXA_IMR;
818 u32 saveFDI_RXB_IMR;
819 u32 saveCACHE_MODE_0;
820 u32 saveMI_ARB_STATE;
821 u32 saveSWF0[16];
822 u32 saveSWF1[16];
823 u32 saveSWF2[3];
824 u8 saveMSR;
825 u8 saveSR[8];
826 u8 saveGR[25];
827 u8 saveAR_INDEX;
828 u8 saveAR[21];
829 u8 saveDACMASK;
830 u8 saveCR[37];
831 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
832 u32 saveCURACNTR;
833 u32 saveCURAPOS;
834 u32 saveCURABASE;
835 u32 saveCURBCNTR;
836 u32 saveCURBPOS;
837 u32 saveCURBBASE;
838 u32 saveCURSIZE;
839 u32 saveDP_B;
840 u32 saveDP_C;
841 u32 saveDP_D;
842 u32 savePIPEA_GMCH_DATA_M;
843 u32 savePIPEB_GMCH_DATA_M;
844 u32 savePIPEA_GMCH_DATA_N;
845 u32 savePIPEB_GMCH_DATA_N;
846 u32 savePIPEA_DP_LINK_M;
847 u32 savePIPEB_DP_LINK_M;
848 u32 savePIPEA_DP_LINK_N;
849 u32 savePIPEB_DP_LINK_N;
850 u32 saveFDI_RXA_CTL;
851 u32 saveFDI_TXA_CTL;
852 u32 saveFDI_RXB_CTL;
853 u32 saveFDI_TXB_CTL;
854 u32 savePFA_CTL_1;
855 u32 savePFB_CTL_1;
856 u32 savePFA_WIN_SZ;
857 u32 savePFB_WIN_SZ;
858 u32 savePFA_WIN_POS;
859 u32 savePFB_WIN_POS;
860 u32 savePCH_DREF_CONTROL;
861 u32 saveDISP_ARB_CTL;
862 u32 savePIPEA_DATA_M1;
863 u32 savePIPEA_DATA_N1;
864 u32 savePIPEA_LINK_M1;
865 u32 savePIPEA_LINK_N1;
866 u32 savePIPEB_DATA_M1;
867 u32 savePIPEB_DATA_N1;
868 u32 savePIPEB_LINK_M1;
869 u32 savePIPEB_LINK_N1;
870 u32 saveMCHBAR_RENDER_STANDBY;
871 u32 savePCH_PORT_HOTPLUG;
872 };
873
874 struct vlv_s0ix_state {
875 /* GAM */
876 u32 wr_watermark;
877 u32 gfx_prio_ctrl;
878 u32 arb_mode;
879 u32 gfx_pend_tlb0;
880 u32 gfx_pend_tlb1;
881 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
882 u32 media_max_req_count;
883 u32 gfx_max_req_count;
884 u32 render_hwsp;
885 u32 ecochk;
886 u32 bsd_hwsp;
887 u32 blt_hwsp;
888 u32 tlb_rd_addr;
889
890 /* MBC */
891 u32 g3dctl;
892 u32 gsckgctl;
893 u32 mbctl;
894
895 /* GCP */
896 u32 ucgctl1;
897 u32 ucgctl3;
898 u32 rcgctl1;
899 u32 rcgctl2;
900 u32 rstctl;
901 u32 misccpctl;
902
903 /* GPM */
904 u32 gfxpause;
905 u32 rpdeuhwtc;
906 u32 rpdeuc;
907 u32 ecobus;
908 u32 pwrdwnupctl;
909 u32 rp_down_timeout;
910 u32 rp_deucsw;
911 u32 rcubmabdtmr;
912 u32 rcedata;
913 u32 spare2gh;
914
915 /* Display 1 CZ domain */
916 u32 gt_imr;
917 u32 gt_ier;
918 u32 pm_imr;
919 u32 pm_ier;
920 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
921
922 /* GT SA CZ domain */
923 u32 tilectl;
924 u32 gt_fifoctl;
925 u32 gtlc_wake_ctrl;
926 u32 gtlc_survive;
927 u32 pmwgicz;
928
929 /* Display 2 CZ domain */
930 u32 gu_ctl0;
931 u32 gu_ctl1;
932 u32 clock_gate_dis2;
933 };
934
935 struct intel_rps_ei {
936 u32 cz_clock;
937 u32 render_c0;
938 u32 media_c0;
939 };
940
941 struct intel_gen6_power_mgmt {
942 /* work and pm_iir are protected by dev_priv->irq_lock */
943 struct work_struct work;
944 u32 pm_iir;
945
946 /* Frequencies are stored in potentially platform dependent multiples.
947 * In other words, *_freq needs to be multiplied by X to be interesting.
948 * Soft limits are those which are used for the dynamic reclocking done
949 * by the driver (raise frequencies under heavy loads, and lower for
950 * lighter loads). Hard limits are those imposed by the hardware.
951 *
952 * A distinction is made for overclocking, which is never enabled by
953 * default, and is considered to be above the hard limit if it's
954 * possible at all.
955 */
956 u8 cur_freq; /* Current frequency (cached, may not == HW) */
957 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
958 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
959 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
960 u8 min_freq; /* AKA RPn. Minimum frequency */
961 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
962 u8 rp1_freq; /* "less than" RP0 power/freqency */
963 u8 rp0_freq; /* Non-overclocked max frequency. */
964 u32 cz_freq;
965
966 u32 ei_interrupt_count;
967
968 int last_adj;
969 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
970
971 bool enabled;
972 struct delayed_work delayed_resume_work;
973
974 /* manual wa residency calculations */
975 struct intel_rps_ei up_ei, down_ei;
976
977 /*
978 * Protects RPS/RC6 register access and PCU communication.
979 * Must be taken after struct_mutex if nested.
980 */
981 struct mutex hw_lock;
982 };
983
984 /* defined intel_pm.c */
985 extern spinlock_t mchdev_lock;
986
987 struct intel_ilk_power_mgmt {
988 u8 cur_delay;
989 u8 min_delay;
990 u8 max_delay;
991 u8 fmax;
992 u8 fstart;
993
994 u64 last_count1;
995 unsigned long last_time1;
996 unsigned long chipset_power;
997 u64 last_count2;
998 u64 last_time2;
999 unsigned long gfx_power;
1000 u8 corr;
1001
1002 int c_m;
1003 int r_t;
1004
1005 struct drm_i915_gem_object *pwrctx;
1006 struct drm_i915_gem_object *renderctx;
1007 };
1008
1009 struct drm_i915_private;
1010 struct i915_power_well;
1011
1012 struct i915_power_well_ops {
1013 /*
1014 * Synchronize the well's hw state to match the current sw state, for
1015 * example enable/disable it based on the current refcount. Called
1016 * during driver init and resume time, possibly after first calling
1017 * the enable/disable handlers.
1018 */
1019 void (*sync_hw)(struct drm_i915_private *dev_priv,
1020 struct i915_power_well *power_well);
1021 /*
1022 * Enable the well and resources that depend on it (for example
1023 * interrupts located on the well). Called after the 0->1 refcount
1024 * transition.
1025 */
1026 void (*enable)(struct drm_i915_private *dev_priv,
1027 struct i915_power_well *power_well);
1028 /*
1029 * Disable the well and resources that depend on it. Called after
1030 * the 1->0 refcount transition.
1031 */
1032 void (*disable)(struct drm_i915_private *dev_priv,
1033 struct i915_power_well *power_well);
1034 /* Returns the hw enabled state. */
1035 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1036 struct i915_power_well *power_well);
1037 };
1038
1039 /* Power well structure for haswell */
1040 struct i915_power_well {
1041 const char *name;
1042 bool always_on;
1043 /* power well enable/disable usage count */
1044 int count;
1045 /* cached hw enabled state */
1046 bool hw_enabled;
1047 unsigned long domains;
1048 unsigned long data;
1049 const struct i915_power_well_ops *ops;
1050 };
1051
1052 struct i915_power_domains {
1053 /*
1054 * Power wells needed for initialization at driver init and suspend
1055 * time are on. They are kept on until after the first modeset.
1056 */
1057 bool init_power_on;
1058 bool initializing;
1059 int power_well_count;
1060
1061 struct mutex lock;
1062 int domain_use_count[POWER_DOMAIN_NUM];
1063 struct i915_power_well *power_wells;
1064 };
1065
1066 struct i915_dri1_state {
1067 unsigned allow_batchbuffer : 1;
1068 u32 __iomem *gfx_hws_cpu_addr;
1069
1070 unsigned int cpp;
1071 int back_offset;
1072 int front_offset;
1073 int current_page;
1074 int page_flipping;
1075
1076 uint32_t counter;
1077 };
1078
1079 struct i915_ums_state {
1080 /**
1081 * Flag if the X Server, and thus DRM, is not currently in
1082 * control of the device.
1083 *
1084 * This is set between LeaveVT and EnterVT. It needs to be
1085 * replaced with a semaphore. It also needs to be
1086 * transitioned away from for kernel modesetting.
1087 */
1088 int mm_suspended;
1089 };
1090
1091 #define MAX_L3_SLICES 2
1092 struct intel_l3_parity {
1093 u32 *remap_info[MAX_L3_SLICES];
1094 struct work_struct error_work;
1095 int which_slice;
1096 };
1097
1098 struct i915_gem_mm {
1099 /** Memory allocator for GTT stolen memory */
1100 struct drm_mm stolen;
1101 /** List of all objects in gtt_space. Used to restore gtt
1102 * mappings on resume */
1103 struct list_head bound_list;
1104 /**
1105 * List of objects which are not bound to the GTT (thus
1106 * are idle and not used by the GPU) but still have
1107 * (presumably uncached) pages still attached.
1108 */
1109 struct list_head unbound_list;
1110
1111 /** Usable portion of the GTT for GEM */
1112 unsigned long stolen_base; /* limited to low memory (32-bit) */
1113
1114 /** PPGTT used for aliasing the PPGTT with the GTT */
1115 struct i915_hw_ppgtt *aliasing_ppgtt;
1116
1117 struct notifier_block oom_notifier;
1118 struct shrinker shrinker;
1119 bool shrinker_no_lock_stealing;
1120
1121 /** LRU list of objects with fence regs on them. */
1122 struct list_head fence_list;
1123
1124 /**
1125 * We leave the user IRQ off as much as possible,
1126 * but this means that requests will finish and never
1127 * be retired once the system goes idle. Set a timer to
1128 * fire periodically while the ring is running. When it
1129 * fires, go retire requests.
1130 */
1131 struct delayed_work retire_work;
1132
1133 /**
1134 * When we detect an idle GPU, we want to turn on
1135 * powersaving features. So once we see that there
1136 * are no more requests outstanding and no more
1137 * arrive within a small period of time, we fire
1138 * off the idle_work.
1139 */
1140 struct delayed_work idle_work;
1141
1142 /**
1143 * Are we in a non-interruptible section of code like
1144 * modesetting?
1145 */
1146 bool interruptible;
1147
1148 /**
1149 * Is the GPU currently considered idle, or busy executing userspace
1150 * requests? Whilst idle, we attempt to power down the hardware and
1151 * display clocks. In order to reduce the effect on performance, there
1152 * is a slight delay before we do so.
1153 */
1154 bool busy;
1155
1156 /* the indicator for dispatch video commands on two BSD rings */
1157 int bsd_ring_dispatch_index;
1158
1159 /** Bit 6 swizzling required for X tiling */
1160 uint32_t bit_6_swizzle_x;
1161 /** Bit 6 swizzling required for Y tiling */
1162 uint32_t bit_6_swizzle_y;
1163
1164 /* accounting, useful for userland debugging */
1165 spinlock_t object_stat_lock;
1166 size_t object_memory;
1167 u32 object_count;
1168 };
1169
1170 struct drm_i915_error_state_buf {
1171 struct drm_i915_private *i915;
1172 unsigned bytes;
1173 unsigned size;
1174 int err;
1175 u8 *buf;
1176 loff_t start;
1177 loff_t pos;
1178 };
1179
1180 struct i915_error_state_file_priv {
1181 struct drm_device *dev;
1182 struct drm_i915_error_state *error;
1183 };
1184
1185 struct i915_gpu_error {
1186 /* For hangcheck timer */
1187 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1188 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1189 /* Hang gpu twice in this window and your context gets banned */
1190 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1191
1192 struct timer_list hangcheck_timer;
1193
1194 /* For reset and error_state handling. */
1195 spinlock_t lock;
1196 /* Protected by the above dev->gpu_error.lock. */
1197 struct drm_i915_error_state *first_error;
1198 struct work_struct work;
1199
1200
1201 unsigned long missed_irq_rings;
1202
1203 /**
1204 * State variable controlling the reset flow and count
1205 *
1206 * This is a counter which gets incremented when reset is triggered,
1207 * and again when reset has been handled. So odd values (lowest bit set)
1208 * means that reset is in progress and even values that
1209 * (reset_counter >> 1):th reset was successfully completed.
1210 *
1211 * If reset is not completed succesfully, the I915_WEDGE bit is
1212 * set meaning that hardware is terminally sour and there is no
1213 * recovery. All waiters on the reset_queue will be woken when
1214 * that happens.
1215 *
1216 * This counter is used by the wait_seqno code to notice that reset
1217 * event happened and it needs to restart the entire ioctl (since most
1218 * likely the seqno it waited for won't ever signal anytime soon).
1219 *
1220 * This is important for lock-free wait paths, where no contended lock
1221 * naturally enforces the correct ordering between the bail-out of the
1222 * waiter and the gpu reset work code.
1223 */
1224 atomic_t reset_counter;
1225
1226 #define I915_RESET_IN_PROGRESS_FLAG 1
1227 #define I915_WEDGED (1 << 31)
1228
1229 /**
1230 * Waitqueue to signal when the reset has completed. Used by clients
1231 * that wait for dev_priv->mm.wedged to settle.
1232 */
1233 wait_queue_head_t reset_queue;
1234
1235 /* Userspace knobs for gpu hang simulation;
1236 * combines both a ring mask, and extra flags
1237 */
1238 u32 stop_rings;
1239 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1240 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1241
1242 /* For missed irq/seqno simulation. */
1243 unsigned int test_irq_rings;
1244
1245 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1246 bool reload_in_reset;
1247 };
1248
1249 enum modeset_restore {
1250 MODESET_ON_LID_OPEN,
1251 MODESET_DONE,
1252 MODESET_SUSPENDED,
1253 };
1254
1255 struct ddi_vbt_port_info {
1256 /*
1257 * This is an index in the HDMI/DVI DDI buffer translation table.
1258 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1259 * populate this field.
1260 */
1261 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1262 uint8_t hdmi_level_shift;
1263
1264 uint8_t supports_dvi:1;
1265 uint8_t supports_hdmi:1;
1266 uint8_t supports_dp:1;
1267 };
1268
1269 enum drrs_support_type {
1270 DRRS_NOT_SUPPORTED = 0,
1271 STATIC_DRRS_SUPPORT = 1,
1272 SEAMLESS_DRRS_SUPPORT = 2
1273 };
1274
1275 struct intel_vbt_data {
1276 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1277 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1278
1279 /* Feature bits */
1280 unsigned int int_tv_support:1;
1281 unsigned int lvds_dither:1;
1282 unsigned int lvds_vbt:1;
1283 unsigned int int_crt_support:1;
1284 unsigned int lvds_use_ssc:1;
1285 unsigned int display_clock_mode:1;
1286 unsigned int fdi_rx_polarity_inverted:1;
1287 unsigned int has_mipi:1;
1288 int lvds_ssc_freq;
1289 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1290
1291 enum drrs_support_type drrs_type;
1292
1293 /* eDP */
1294 int edp_rate;
1295 int edp_lanes;
1296 int edp_preemphasis;
1297 int edp_vswing;
1298 bool edp_initialized;
1299 bool edp_support;
1300 int edp_bpp;
1301 struct edp_power_seq edp_pps;
1302
1303 struct {
1304 u16 pwm_freq_hz;
1305 bool present;
1306 bool active_low_pwm;
1307 u8 min_brightness; /* min_brightness/255 of max */
1308 } backlight;
1309
1310 /* MIPI DSI */
1311 struct {
1312 u16 port;
1313 u16 panel_id;
1314 struct mipi_config *config;
1315 struct mipi_pps_data *pps;
1316 u8 seq_version;
1317 u32 size;
1318 u8 *data;
1319 u8 *sequence[MIPI_SEQ_MAX];
1320 } dsi;
1321
1322 int crt_ddc_pin;
1323
1324 int child_dev_num;
1325 union child_device_config *child_dev;
1326
1327 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1328 };
1329
1330 enum intel_ddb_partitioning {
1331 INTEL_DDB_PART_1_2,
1332 INTEL_DDB_PART_5_6, /* IVB+ */
1333 };
1334
1335 struct intel_wm_level {
1336 bool enable;
1337 uint32_t pri_val;
1338 uint32_t spr_val;
1339 uint32_t cur_val;
1340 uint32_t fbc_val;
1341 };
1342
1343 struct ilk_wm_values {
1344 uint32_t wm_pipe[3];
1345 uint32_t wm_lp[3];
1346 uint32_t wm_lp_spr[3];
1347 uint32_t wm_linetime[3];
1348 bool enable_fbc_wm;
1349 enum intel_ddb_partitioning partitioning;
1350 };
1351
1352 /*
1353 * This struct helps tracking the state needed for runtime PM, which puts the
1354 * device in PCI D3 state. Notice that when this happens, nothing on the
1355 * graphics device works, even register access, so we don't get interrupts nor
1356 * anything else.
1357 *
1358 * Every piece of our code that needs to actually touch the hardware needs to
1359 * either call intel_runtime_pm_get or call intel_display_power_get with the
1360 * appropriate power domain.
1361 *
1362 * Our driver uses the autosuspend delay feature, which means we'll only really
1363 * suspend if we stay with zero refcount for a certain amount of time. The
1364 * default value is currently very conservative (see intel_init_runtime_pm), but
1365 * it can be changed with the standard runtime PM files from sysfs.
1366 *
1367 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1368 * goes back to false exactly before we reenable the IRQs. We use this variable
1369 * to check if someone is trying to enable/disable IRQs while they're supposed
1370 * to be disabled. This shouldn't happen and we'll print some error messages in
1371 * case it happens.
1372 *
1373 * For more, read the Documentation/power/runtime_pm.txt.
1374 */
1375 struct i915_runtime_pm {
1376 bool suspended;
1377 bool _irqs_disabled;
1378 };
1379
1380 enum intel_pipe_crc_source {
1381 INTEL_PIPE_CRC_SOURCE_NONE,
1382 INTEL_PIPE_CRC_SOURCE_PLANE1,
1383 INTEL_PIPE_CRC_SOURCE_PLANE2,
1384 INTEL_PIPE_CRC_SOURCE_PF,
1385 INTEL_PIPE_CRC_SOURCE_PIPE,
1386 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1387 INTEL_PIPE_CRC_SOURCE_TV,
1388 INTEL_PIPE_CRC_SOURCE_DP_B,
1389 INTEL_PIPE_CRC_SOURCE_DP_C,
1390 INTEL_PIPE_CRC_SOURCE_DP_D,
1391 INTEL_PIPE_CRC_SOURCE_AUTO,
1392 INTEL_PIPE_CRC_SOURCE_MAX,
1393 };
1394
1395 struct intel_pipe_crc_entry {
1396 uint32_t frame;
1397 uint32_t crc[5];
1398 };
1399
1400 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1401 struct intel_pipe_crc {
1402 spinlock_t lock;
1403 bool opened; /* exclusive access to the result file */
1404 struct intel_pipe_crc_entry *entries;
1405 enum intel_pipe_crc_source source;
1406 int head, tail;
1407 wait_queue_head_t wq;
1408 };
1409
1410 struct i915_frontbuffer_tracking {
1411 struct mutex lock;
1412
1413 /*
1414 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1415 * scheduled flips.
1416 */
1417 unsigned busy_bits;
1418 unsigned flip_bits;
1419 };
1420
1421 struct drm_i915_private {
1422 struct drm_device *dev;
1423 struct kmem_cache *slab;
1424
1425 const struct intel_device_info info;
1426
1427 int relative_constants_mode;
1428
1429 void __iomem *regs;
1430
1431 struct intel_uncore uncore;
1432
1433 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1434
1435
1436 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1437 * controller on different i2c buses. */
1438 struct mutex gmbus_mutex;
1439
1440 /**
1441 * Base address of the gmbus and gpio block.
1442 */
1443 uint32_t gpio_mmio_base;
1444
1445 /* MMIO base address for MIPI regs */
1446 uint32_t mipi_mmio_base;
1447
1448 wait_queue_head_t gmbus_wait_queue;
1449
1450 struct pci_dev *bridge_dev;
1451 struct intel_engine_cs ring[I915_NUM_RINGS];
1452 struct drm_i915_gem_object *semaphore_obj;
1453 uint32_t last_seqno, next_seqno;
1454
1455 drm_dma_handle_t *status_page_dmah;
1456 struct resource mch_res;
1457
1458 /* protects the irq masks */
1459 spinlock_t irq_lock;
1460
1461 /* protects the mmio flip data */
1462 spinlock_t mmio_flip_lock;
1463
1464 bool display_irqs_enabled;
1465
1466 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1467 struct pm_qos_request pm_qos;
1468
1469 /* DPIO indirect register protection */
1470 struct mutex dpio_lock;
1471
1472 /** Cached value of IMR to avoid reads in updating the bitfield */
1473 union {
1474 u32 irq_mask;
1475 u32 de_irq_mask[I915_MAX_PIPES];
1476 };
1477 u32 gt_irq_mask;
1478 u32 pm_irq_mask;
1479 u32 pm_rps_events;
1480 u32 pipestat_irq_mask[I915_MAX_PIPES];
1481
1482 struct work_struct hotplug_work;
1483 struct {
1484 unsigned long hpd_last_jiffies;
1485 int hpd_cnt;
1486 enum {
1487 HPD_ENABLED = 0,
1488 HPD_DISABLED = 1,
1489 HPD_MARK_DISABLED = 2
1490 } hpd_mark;
1491 } hpd_stats[HPD_NUM_PINS];
1492 u32 hpd_event_bits;
1493 struct delayed_work hotplug_reenable_work;
1494
1495 struct i915_fbc fbc;
1496 struct i915_drrs drrs;
1497 struct intel_opregion opregion;
1498 struct intel_vbt_data vbt;
1499
1500 /* overlay */
1501 struct intel_overlay *overlay;
1502
1503 /* backlight registers and fields in struct intel_panel */
1504 spinlock_t backlight_lock;
1505
1506 /* LVDS info */
1507 bool no_aux_handshake;
1508
1509 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1510 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1511 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1512
1513 unsigned int fsb_freq, mem_freq, is_ddr3;
1514 unsigned int vlv_cdclk_freq;
1515
1516 /**
1517 * wq - Driver workqueue for GEM.
1518 *
1519 * NOTE: Work items scheduled here are not allowed to grab any modeset
1520 * locks, for otherwise the flushing done in the pageflip code will
1521 * result in deadlocks.
1522 */
1523 struct workqueue_struct *wq;
1524
1525 /* Display functions */
1526 struct drm_i915_display_funcs display;
1527
1528 /* PCH chipset type */
1529 enum intel_pch pch_type;
1530 unsigned short pch_id;
1531
1532 unsigned long quirks;
1533
1534 enum modeset_restore modeset_restore;
1535 struct mutex modeset_restore_lock;
1536
1537 struct list_head vm_list; /* Global list of all address spaces */
1538 struct i915_gtt gtt; /* VM representing the global address space */
1539
1540 struct i915_gem_mm mm;
1541 #if defined(CONFIG_MMU_NOTIFIER)
1542 DECLARE_HASHTABLE(mmu_notifiers, 7);
1543 #endif
1544
1545 /* Kernel Modesetting */
1546
1547 struct sdvo_device_mapping sdvo_mappings[2];
1548
1549 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1550 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1551 wait_queue_head_t pending_flip_queue;
1552
1553 #ifdef CONFIG_DEBUG_FS
1554 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1555 #endif
1556
1557 int num_shared_dpll;
1558 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1559 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1560
1561 /* Reclocking support */
1562 bool render_reclock_avail;
1563 bool lvds_downclock_avail;
1564 /* indicates the reduced downclock for LVDS*/
1565 int lvds_downclock;
1566
1567 struct i915_frontbuffer_tracking fb_tracking;
1568
1569 u16 orig_clock;
1570
1571 bool mchbar_need_disable;
1572
1573 struct intel_l3_parity l3_parity;
1574
1575 /* Cannot be determined by PCIID. You must always read a register. */
1576 size_t ellc_size;
1577
1578 /* gen6+ rps state */
1579 struct intel_gen6_power_mgmt rps;
1580
1581 /* ilk-only ips/rps state. Everything in here is protected by the global
1582 * mchdev_lock in intel_pm.c */
1583 struct intel_ilk_power_mgmt ips;
1584
1585 struct i915_power_domains power_domains;
1586
1587 struct i915_psr psr;
1588
1589 struct i915_gpu_error gpu_error;
1590
1591 struct drm_i915_gem_object *vlv_pctx;
1592
1593 #ifdef CONFIG_DRM_I915_FBDEV
1594 /* list of fbdev register on this device */
1595 struct intel_fbdev *fbdev;
1596 struct work_struct fbdev_suspend_work;
1597 #endif
1598
1599 struct drm_property *broadcast_rgb_property;
1600 struct drm_property *force_audio_property;
1601
1602 uint32_t hw_context_size;
1603 struct list_head context_list;
1604
1605 u32 fdi_rx_config;
1606
1607 u32 suspend_count;
1608 struct i915_suspend_saved_registers regfile;
1609 struct vlv_s0ix_state vlv_s0ix_state;
1610
1611 struct {
1612 /*
1613 * Raw watermark latency values:
1614 * in 0.1us units for WM0,
1615 * in 0.5us units for WM1+.
1616 */
1617 /* primary */
1618 uint16_t pri_latency[5];
1619 /* sprite */
1620 uint16_t spr_latency[5];
1621 /* cursor */
1622 uint16_t cur_latency[5];
1623
1624 /* current hardware state */
1625 struct ilk_wm_values hw;
1626 } wm;
1627
1628 struct i915_runtime_pm pm;
1629
1630 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1631 u32 long_hpd_port_mask;
1632 u32 short_hpd_port_mask;
1633 struct work_struct dig_port_work;
1634
1635 /*
1636 * if we get a HPD irq from DP and a HPD irq from non-DP
1637 * the non-DP HPD could block the workqueue on a mode config
1638 * mutex getting, that userspace may have taken. However
1639 * userspace is waiting on the DP workqueue to run which is
1640 * blocked behind the non-DP one.
1641 */
1642 struct workqueue_struct *dp_wq;
1643
1644 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1645 * here! */
1646 struct i915_dri1_state dri1;
1647 /* Old ums support infrastructure, same warning applies. */
1648 struct i915_ums_state ums;
1649
1650 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1651 struct {
1652 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1653 struct intel_engine_cs *ring,
1654 struct intel_context *ctx,
1655 struct drm_i915_gem_execbuffer2 *args,
1656 struct list_head *vmas,
1657 struct drm_i915_gem_object *batch_obj,
1658 u64 exec_start, u32 flags);
1659 int (*init_rings)(struct drm_device *dev);
1660 void (*cleanup_ring)(struct intel_engine_cs *ring);
1661 void (*stop_ring)(struct intel_engine_cs *ring);
1662 } gt;
1663
1664 /*
1665 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1666 * will be rejected. Instead look for a better place.
1667 */
1668 };
1669
1670 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1671 {
1672 return dev->dev_private;
1673 }
1674
1675 /* Iterate over initialised rings */
1676 #define for_each_ring(ring__, dev_priv__, i__) \
1677 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1678 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1679
1680 enum hdmi_force_audio {
1681 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1682 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1683 HDMI_AUDIO_AUTO, /* trust EDID */
1684 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1685 };
1686
1687 #define I915_GTT_OFFSET_NONE ((u32)-1)
1688
1689 struct drm_i915_gem_object_ops {
1690 /* Interface between the GEM object and its backing storage.
1691 * get_pages() is called once prior to the use of the associated set
1692 * of pages before to binding them into the GTT, and put_pages() is
1693 * called after we no longer need them. As we expect there to be
1694 * associated cost with migrating pages between the backing storage
1695 * and making them available for the GPU (e.g. clflush), we may hold
1696 * onto the pages after they are no longer referenced by the GPU
1697 * in case they may be used again shortly (for example migrating the
1698 * pages to a different memory domain within the GTT). put_pages()
1699 * will therefore most likely be called when the object itself is
1700 * being released or under memory pressure (where we attempt to
1701 * reap pages for the shrinker).
1702 */
1703 int (*get_pages)(struct drm_i915_gem_object *);
1704 void (*put_pages)(struct drm_i915_gem_object *);
1705 int (*dmabuf_export)(struct drm_i915_gem_object *);
1706 void (*release)(struct drm_i915_gem_object *);
1707 };
1708
1709 /*
1710 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1711 * considered to be the frontbuffer for the given plane interface-vise. This
1712 * doesn't mean that the hw necessarily already scans it out, but that any
1713 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1714 *
1715 * We have one bit per pipe and per scanout plane type.
1716 */
1717 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1718 #define INTEL_FRONTBUFFER_BITS \
1719 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1720 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1721 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1722 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1723 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1724 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1725 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1726 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1727 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1728 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1729 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1730
1731 struct drm_i915_gem_object {
1732 struct drm_gem_object base;
1733
1734 const struct drm_i915_gem_object_ops *ops;
1735
1736 /** List of VMAs backed by this object */
1737 struct list_head vma_list;
1738
1739 /** Stolen memory for this object, instead of being backed by shmem. */
1740 struct drm_mm_node *stolen;
1741 struct list_head global_list;
1742
1743 struct list_head ring_list;
1744 /** Used in execbuf to temporarily hold a ref */
1745 struct list_head obj_exec_link;
1746
1747 /**
1748 * This is set if the object is on the active lists (has pending
1749 * rendering and so a non-zero seqno), and is not set if it i s on
1750 * inactive (ready to be unbound) list.
1751 */
1752 unsigned int active:1;
1753
1754 /**
1755 * This is set if the object has been written to since last bound
1756 * to the GTT
1757 */
1758 unsigned int dirty:1;
1759
1760 /**
1761 * Fence register bits (if any) for this object. Will be set
1762 * as needed when mapped into the GTT.
1763 * Protected by dev->struct_mutex.
1764 */
1765 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1766
1767 /**
1768 * Advice: are the backing pages purgeable?
1769 */
1770 unsigned int madv:2;
1771
1772 /**
1773 * Current tiling mode for the object.
1774 */
1775 unsigned int tiling_mode:2;
1776 /**
1777 * Whether the tiling parameters for the currently associated fence
1778 * register have changed. Note that for the purposes of tracking
1779 * tiling changes we also treat the unfenced register, the register
1780 * slot that the object occupies whilst it executes a fenced
1781 * command (such as BLT on gen2/3), as a "fence".
1782 */
1783 unsigned int fence_dirty:1;
1784
1785 /**
1786 * Is the object at the current location in the gtt mappable and
1787 * fenceable? Used to avoid costly recalculations.
1788 */
1789 unsigned int map_and_fenceable:1;
1790
1791 /**
1792 * Whether the current gtt mapping needs to be mappable (and isn't just
1793 * mappable by accident). Track pin and fault separate for a more
1794 * accurate mappable working set.
1795 */
1796 unsigned int fault_mappable:1;
1797 unsigned int pin_mappable:1;
1798 unsigned int pin_display:1;
1799
1800 /*
1801 * Is the object to be mapped as read-only to the GPU
1802 * Only honoured if hardware has relevant pte bit
1803 */
1804 unsigned long gt_ro:1;
1805 unsigned int cache_level:3;
1806
1807 unsigned int has_aliasing_ppgtt_mapping:1;
1808 unsigned int has_global_gtt_mapping:1;
1809 unsigned int has_dma_mapping:1;
1810
1811 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1812
1813 struct sg_table *pages;
1814 int pages_pin_count;
1815
1816 /* prime dma-buf support */
1817 void *dma_buf_vmapping;
1818 int vmapping_count;
1819
1820 struct intel_engine_cs *ring;
1821
1822 /** Breadcrumb of last rendering to the buffer. */
1823 uint32_t last_read_seqno;
1824 uint32_t last_write_seqno;
1825 /** Breadcrumb of last fenced GPU access to the buffer. */
1826 uint32_t last_fenced_seqno;
1827
1828 /** Current tiling stride for the object, if it's tiled. */
1829 uint32_t stride;
1830
1831 /** References from framebuffers, locks out tiling changes. */
1832 unsigned long framebuffer_references;
1833
1834 /** Record of address bit 17 of each page at last unbind. */
1835 unsigned long *bit_17;
1836
1837 /** User space pin count and filp owning the pin */
1838 unsigned long user_pin_count;
1839 struct drm_file *pin_filp;
1840
1841 /** for phy allocated objects */
1842 drm_dma_handle_t *phys_handle;
1843
1844 union {
1845 struct i915_gem_userptr {
1846 uintptr_t ptr;
1847 unsigned read_only :1;
1848 unsigned workers :4;
1849 #define I915_GEM_USERPTR_MAX_WORKERS 15
1850
1851 struct mm_struct *mm;
1852 struct i915_mmu_object *mn;
1853 struct work_struct *work;
1854 } userptr;
1855 };
1856 };
1857 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1858
1859 void i915_gem_track_fb(struct drm_i915_gem_object *old,
1860 struct drm_i915_gem_object *new,
1861 unsigned frontbuffer_bits);
1862
1863 /**
1864 * Request queue structure.
1865 *
1866 * The request queue allows us to note sequence numbers that have been emitted
1867 * and may be associated with active buffers to be retired.
1868 *
1869 * By keeping this list, we can avoid having to do questionable
1870 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1871 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1872 */
1873 struct drm_i915_gem_request {
1874 /** On Which ring this request was generated */
1875 struct intel_engine_cs *ring;
1876
1877 /** GEM sequence number associated with this request. */
1878 uint32_t seqno;
1879
1880 /** Position in the ringbuffer of the start of the request */
1881 u32 head;
1882
1883 /** Position in the ringbuffer of the end of the request */
1884 u32 tail;
1885
1886 /** Context related to this request */
1887 struct intel_context *ctx;
1888
1889 /** Batch buffer related to this request if any */
1890 struct drm_i915_gem_object *batch_obj;
1891
1892 /** Time at which this request was emitted, in jiffies. */
1893 unsigned long emitted_jiffies;
1894
1895 /** global list entry for this request */
1896 struct list_head list;
1897
1898 struct drm_i915_file_private *file_priv;
1899 /** file_priv list entry for this request */
1900 struct list_head client_list;
1901 };
1902
1903 struct drm_i915_file_private {
1904 struct drm_i915_private *dev_priv;
1905 struct drm_file *file;
1906
1907 struct {
1908 spinlock_t lock;
1909 struct list_head request_list;
1910 struct delayed_work idle_work;
1911 } mm;
1912 struct idr context_idr;
1913
1914 atomic_t rps_wait_boost;
1915 struct intel_engine_cs *bsd_ring;
1916 };
1917
1918 /*
1919 * A command that requires special handling by the command parser.
1920 */
1921 struct drm_i915_cmd_descriptor {
1922 /*
1923 * Flags describing how the command parser processes the command.
1924 *
1925 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1926 * a length mask if not set
1927 * CMD_DESC_SKIP: The command is allowed but does not follow the
1928 * standard length encoding for the opcode range in
1929 * which it falls
1930 * CMD_DESC_REJECT: The command is never allowed
1931 * CMD_DESC_REGISTER: The command should be checked against the
1932 * register whitelist for the appropriate ring
1933 * CMD_DESC_MASTER: The command is allowed if the submitting process
1934 * is the DRM master
1935 */
1936 u32 flags;
1937 #define CMD_DESC_FIXED (1<<0)
1938 #define CMD_DESC_SKIP (1<<1)
1939 #define CMD_DESC_REJECT (1<<2)
1940 #define CMD_DESC_REGISTER (1<<3)
1941 #define CMD_DESC_BITMASK (1<<4)
1942 #define CMD_DESC_MASTER (1<<5)
1943
1944 /*
1945 * The command's unique identification bits and the bitmask to get them.
1946 * This isn't strictly the opcode field as defined in the spec and may
1947 * also include type, subtype, and/or subop fields.
1948 */
1949 struct {
1950 u32 value;
1951 u32 mask;
1952 } cmd;
1953
1954 /*
1955 * The command's length. The command is either fixed length (i.e. does
1956 * not include a length field) or has a length field mask. The flag
1957 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1958 * a length mask. All command entries in a command table must include
1959 * length information.
1960 */
1961 union {
1962 u32 fixed;
1963 u32 mask;
1964 } length;
1965
1966 /*
1967 * Describes where to find a register address in the command to check
1968 * against the ring's register whitelist. Only valid if flags has the
1969 * CMD_DESC_REGISTER bit set.
1970 */
1971 struct {
1972 u32 offset;
1973 u32 mask;
1974 } reg;
1975
1976 #define MAX_CMD_DESC_BITMASKS 3
1977 /*
1978 * Describes command checks where a particular dword is masked and
1979 * compared against an expected value. If the command does not match
1980 * the expected value, the parser rejects it. Only valid if flags has
1981 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1982 * are valid.
1983 *
1984 * If the check specifies a non-zero condition_mask then the parser
1985 * only performs the check when the bits specified by condition_mask
1986 * are non-zero.
1987 */
1988 struct {
1989 u32 offset;
1990 u32 mask;
1991 u32 expected;
1992 u32 condition_offset;
1993 u32 condition_mask;
1994 } bits[MAX_CMD_DESC_BITMASKS];
1995 };
1996
1997 /*
1998 * A table of commands requiring special handling by the command parser.
1999 *
2000 * Each ring has an array of tables. Each table consists of an array of command
2001 * descriptors, which must be sorted with command opcodes in ascending order.
2002 */
2003 struct drm_i915_cmd_table {
2004 const struct drm_i915_cmd_descriptor *table;
2005 int count;
2006 };
2007
2008 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2009 #define __I915__(p) ({ \
2010 struct drm_i915_private *__p; \
2011 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2012 __p = (struct drm_i915_private *)p; \
2013 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2014 __p = to_i915((struct drm_device *)p); \
2015 else \
2016 BUILD_BUG(); \
2017 __p; \
2018 })
2019 #define INTEL_INFO(p) (&__I915__(p)->info)
2020 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2021
2022 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2023 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2024 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2025 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2026 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2027 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2028 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2029 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2030 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2031 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2032 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2033 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2034 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2035 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2036 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2037 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2038 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2039 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2040 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2041 INTEL_DEVID(dev) == 0x0152 || \
2042 INTEL_DEVID(dev) == 0x015a)
2043 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2044 INTEL_DEVID(dev) == 0x0106 || \
2045 INTEL_DEVID(dev) == 0x010A)
2046 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2047 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2048 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2049 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2050 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2051 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2052 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2053 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2054 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2055 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2056 (INTEL_DEVID(dev) & 0xf) == 0xe))
2057 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2058 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2059 #define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
2060 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2061 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2062 /* ULX machines are also considered ULT. */
2063 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2064 INTEL_DEVID(dev) == 0x0A1E)
2065 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2066
2067 /*
2068 * The genX designation typically refers to the render engine, so render
2069 * capability related checks should use IS_GEN, while display and other checks
2070 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2071 * chips, etc.).
2072 */
2073 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2074 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2075 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2076 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2077 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2078 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2079 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2080
2081 #define RENDER_RING (1<<RCS)
2082 #define BSD_RING (1<<VCS)
2083 #define BLT_RING (1<<BCS)
2084 #define VEBOX_RING (1<<VECS)
2085 #define BSD2_RING (1<<VCS2)
2086 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2087 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2088 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2089 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2090 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2091 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2092 to_i915(dev)->ellc_size)
2093 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2094
2095 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2096 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2097 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2098 #define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
2099 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2100 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2101
2102 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2103 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2104
2105 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2106 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2107 /*
2108 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2109 * even when in MSI mode. This results in spurious interrupt warnings if the
2110 * legacy irq no. is shared with another device. The kernel then disables that
2111 * interrupt source and so prevents the other device from working properly.
2112 */
2113 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2114 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2115
2116 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2117 * rows, which changed the alignment requirements and fence programming.
2118 */
2119 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2120 IS_I915GM(dev)))
2121 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2122 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2123 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2124 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2125 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2126
2127 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2128 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2129 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2130
2131 #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
2132
2133 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2134 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2135 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2136 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2137 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2138
2139 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2140 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2141 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2142 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2143 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2144 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2145
2146 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2147 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2148 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2149 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2150 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2151 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2152
2153 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2154
2155 /* DPF == dynamic parity feature */
2156 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2157 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2158
2159 #define GT_FREQUENCY_MULTIPLIER 50
2160
2161 #include "i915_trace.h"
2162
2163 extern const struct drm_ioctl_desc i915_ioctls[];
2164 extern int i915_max_ioctl;
2165
2166 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2167 extern int i915_resume(struct drm_device *dev);
2168 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2169 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2170
2171 /* i915_params.c */
2172 struct i915_params {
2173 int modeset;
2174 int panel_ignore_lid;
2175 unsigned int powersave;
2176 int semaphores;
2177 unsigned int lvds_downclock;
2178 int lvds_channel_mode;
2179 int panel_use_ssc;
2180 int vbt_sdvo_panel_type;
2181 int enable_rc6;
2182 int enable_fbc;
2183 int enable_ppgtt;
2184 int enable_execlists;
2185 int enable_psr;
2186 unsigned int preliminary_hw_support;
2187 int disable_power_well;
2188 int enable_ips;
2189 int invert_brightness;
2190 int enable_cmd_parser;
2191 /* leave bools at the end to not create holes */
2192 bool enable_hangcheck;
2193 bool fastboot;
2194 bool prefault_disable;
2195 bool reset;
2196 bool disable_display;
2197 bool disable_vtd_wa;
2198 int use_mmio_flip;
2199 bool mmio_debug;
2200 };
2201 extern struct i915_params i915 __read_mostly;
2202
2203 /* i915_dma.c */
2204 void i915_update_dri1_breadcrumb(struct drm_device *dev);
2205 extern void i915_kernel_lost_context(struct drm_device * dev);
2206 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2207 extern int i915_driver_unload(struct drm_device *);
2208 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2209 extern void i915_driver_lastclose(struct drm_device * dev);
2210 extern void i915_driver_preclose(struct drm_device *dev,
2211 struct drm_file *file);
2212 extern void i915_driver_postclose(struct drm_device *dev,
2213 struct drm_file *file);
2214 extern int i915_driver_device_is_agp(struct drm_device * dev);
2215 #ifdef CONFIG_COMPAT
2216 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2217 unsigned long arg);
2218 #endif
2219 extern int i915_emit_box(struct drm_device *dev,
2220 struct drm_clip_rect *box,
2221 int DR1, int DR4);
2222 extern int intel_gpu_reset(struct drm_device *dev);
2223 extern int i915_reset(struct drm_device *dev);
2224 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2225 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2226 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2227 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2228 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2229 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2230
2231 /* i915_irq.c */
2232 void i915_queue_hangcheck(struct drm_device *dev);
2233 __printf(3, 4)
2234 void i915_handle_error(struct drm_device *dev, bool wedged,
2235 const char *fmt, ...);
2236
2237 void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2238 int new_delay);
2239 extern void intel_irq_init(struct drm_device *dev);
2240 extern void intel_hpd_init(struct drm_device *dev);
2241
2242 extern void intel_uncore_sanitize(struct drm_device *dev);
2243 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2244 bool restore_forcewake);
2245 extern void intel_uncore_init(struct drm_device *dev);
2246 extern void intel_uncore_check_errors(struct drm_device *dev);
2247 extern void intel_uncore_fini(struct drm_device *dev);
2248 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2249
2250 void
2251 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2252 u32 status_mask);
2253
2254 void
2255 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2256 u32 status_mask);
2257
2258 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2259 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2260
2261 /* i915_gem.c */
2262 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2263 struct drm_file *file_priv);
2264 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2265 struct drm_file *file_priv);
2266 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2267 struct drm_file *file_priv);
2268 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2269 struct drm_file *file_priv);
2270 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2271 struct drm_file *file_priv);
2272 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2273 struct drm_file *file_priv);
2274 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2275 struct drm_file *file_priv);
2276 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2277 struct drm_file *file_priv);
2278 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2279 struct intel_engine_cs *ring);
2280 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2281 struct drm_file *file,
2282 struct intel_engine_cs *ring,
2283 struct drm_i915_gem_object *obj);
2284 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2285 struct drm_file *file,
2286 struct intel_engine_cs *ring,
2287 struct intel_context *ctx,
2288 struct drm_i915_gem_execbuffer2 *args,
2289 struct list_head *vmas,
2290 struct drm_i915_gem_object *batch_obj,
2291 u64 exec_start, u32 flags);
2292 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2293 struct drm_file *file_priv);
2294 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2295 struct drm_file *file_priv);
2296 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2297 struct drm_file *file_priv);
2298 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2299 struct drm_file *file_priv);
2300 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2301 struct drm_file *file_priv);
2302 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2303 struct drm_file *file);
2304 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2305 struct drm_file *file);
2306 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2307 struct drm_file *file_priv);
2308 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2309 struct drm_file *file_priv);
2310 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2311 struct drm_file *file_priv);
2312 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2313 struct drm_file *file_priv);
2314 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2315 struct drm_file *file_priv);
2316 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2317 struct drm_file *file_priv);
2318 int i915_gem_init_userptr(struct drm_device *dev);
2319 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file);
2321 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
2323 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
2325 void i915_gem_load(struct drm_device *dev);
2326 void *i915_gem_object_alloc(struct drm_device *dev);
2327 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2328 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2329 const struct drm_i915_gem_object_ops *ops);
2330 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2331 size_t size);
2332 void i915_init_vm(struct drm_i915_private *dev_priv,
2333 struct i915_address_space *vm);
2334 void i915_gem_free_object(struct drm_gem_object *obj);
2335 void i915_gem_vma_destroy(struct i915_vma *vma);
2336
2337 #define PIN_MAPPABLE 0x1
2338 #define PIN_NONBLOCK 0x2
2339 #define PIN_GLOBAL 0x4
2340 #define PIN_OFFSET_BIAS 0x8
2341 #define PIN_OFFSET_MASK (~4095)
2342 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2343 struct i915_address_space *vm,
2344 uint32_t alignment,
2345 uint64_t flags);
2346 int __must_check i915_vma_unbind(struct i915_vma *vma);
2347 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2348 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2349 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2350 void i915_gem_lastclose(struct drm_device *dev);
2351
2352 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2353 int *needs_clflush);
2354
2355 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2356 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2357 {
2358 struct sg_page_iter sg_iter;
2359
2360 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2361 return sg_page_iter_page(&sg_iter);
2362
2363 return NULL;
2364 }
2365 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2366 {
2367 BUG_ON(obj->pages == NULL);
2368 obj->pages_pin_count++;
2369 }
2370 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2371 {
2372 BUG_ON(obj->pages_pin_count == 0);
2373 obj->pages_pin_count--;
2374 }
2375
2376 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2377 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2378 struct intel_engine_cs *to);
2379 void i915_vma_move_to_active(struct i915_vma *vma,
2380 struct intel_engine_cs *ring);
2381 int i915_gem_dumb_create(struct drm_file *file_priv,
2382 struct drm_device *dev,
2383 struct drm_mode_create_dumb *args);
2384 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2385 uint32_t handle, uint64_t *offset);
2386 /**
2387 * Returns true if seq1 is later than seq2.
2388 */
2389 static inline bool
2390 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2391 {
2392 return (int32_t)(seq1 - seq2) >= 0;
2393 }
2394
2395 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2396 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2397 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2398 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2399
2400 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2401 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2402
2403 struct drm_i915_gem_request *
2404 i915_gem_find_active_request(struct intel_engine_cs *ring);
2405
2406 bool i915_gem_retire_requests(struct drm_device *dev);
2407 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2408 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2409 bool interruptible);
2410 int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2411
2412 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2413 {
2414 return unlikely(atomic_read(&error->reset_counter)
2415 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2416 }
2417
2418 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2419 {
2420 return atomic_read(&error->reset_counter) & I915_WEDGED;
2421 }
2422
2423 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2424 {
2425 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2426 }
2427
2428 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2429 {
2430 return dev_priv->gpu_error.stop_rings == 0 ||
2431 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2432 }
2433
2434 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2435 {
2436 return dev_priv->gpu_error.stop_rings == 0 ||
2437 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2438 }
2439
2440 void i915_gem_reset(struct drm_device *dev);
2441 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2442 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2443 int __must_check i915_gem_init(struct drm_device *dev);
2444 int i915_gem_init_rings(struct drm_device *dev);
2445 int __must_check i915_gem_init_hw(struct drm_device *dev);
2446 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2447 void i915_gem_init_swizzling(struct drm_device *dev);
2448 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2449 int __must_check i915_gpu_idle(struct drm_device *dev);
2450 int __must_check i915_gem_suspend(struct drm_device *dev);
2451 int __i915_add_request(struct intel_engine_cs *ring,
2452 struct drm_file *file,
2453 struct drm_i915_gem_object *batch_obj,
2454 u32 *seqno);
2455 #define i915_add_request(ring, seqno) \
2456 __i915_add_request(ring, NULL, NULL, seqno)
2457 int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2458 uint32_t seqno);
2459 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2460 int __must_check
2461 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2462 bool write);
2463 int __must_check
2464 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2465 int __must_check
2466 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2467 u32 alignment,
2468 struct intel_engine_cs *pipelined);
2469 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2470 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2471 int align);
2472 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2473 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2474
2475 uint32_t
2476 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2477 uint32_t
2478 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2479 int tiling_mode, bool fenced);
2480
2481 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2482 enum i915_cache_level cache_level);
2483
2484 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2485 struct dma_buf *dma_buf);
2486
2487 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2488 struct drm_gem_object *gem_obj, int flags);
2489
2490 void i915_gem_restore_fences(struct drm_device *dev);
2491
2492 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2493 struct i915_address_space *vm);
2494 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2495 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2496 struct i915_address_space *vm);
2497 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2498 struct i915_address_space *vm);
2499 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2500 struct i915_address_space *vm);
2501 struct i915_vma *
2502 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2503 struct i915_address_space *vm);
2504
2505 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2506 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2507 struct i915_vma *vma;
2508 list_for_each_entry(vma, &obj->vma_list, vma_link)
2509 if (vma->pin_count > 0)
2510 return true;
2511 return false;
2512 }
2513
2514 /* Some GGTT VM helpers */
2515 #define i915_obj_to_ggtt(obj) \
2516 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2517 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2518 {
2519 struct i915_address_space *ggtt =
2520 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2521 return vm == ggtt;
2522 }
2523
2524 static inline struct i915_hw_ppgtt *
2525 i915_vm_to_ppgtt(struct i915_address_space *vm)
2526 {
2527 WARN_ON(i915_is_ggtt(vm));
2528
2529 return container_of(vm, struct i915_hw_ppgtt, base);
2530 }
2531
2532
2533 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2534 {
2535 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2536 }
2537
2538 static inline unsigned long
2539 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2540 {
2541 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2542 }
2543
2544 static inline unsigned long
2545 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2546 {
2547 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2548 }
2549
2550 static inline int __must_check
2551 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2552 uint32_t alignment,
2553 unsigned flags)
2554 {
2555 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2556 alignment, flags | PIN_GLOBAL);
2557 }
2558
2559 static inline int
2560 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2561 {
2562 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2563 }
2564
2565 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2566
2567 /* i915_gem_context.c */
2568 int __must_check i915_gem_context_init(struct drm_device *dev);
2569 void i915_gem_context_fini(struct drm_device *dev);
2570 void i915_gem_context_reset(struct drm_device *dev);
2571 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2572 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2573 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2574 int i915_switch_context(struct intel_engine_cs *ring,
2575 struct intel_context *to);
2576 struct intel_context *
2577 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2578 void i915_gem_context_free(struct kref *ctx_ref);
2579 struct drm_i915_gem_object *
2580 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2581 static inline void i915_gem_context_reference(struct intel_context *ctx)
2582 {
2583 kref_get(&ctx->ref);
2584 }
2585
2586 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2587 {
2588 kref_put(&ctx->ref, i915_gem_context_free);
2589 }
2590
2591 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2592 {
2593 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2594 }
2595
2596 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2597 struct drm_file *file);
2598 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2599 struct drm_file *file);
2600
2601 /* i915_gem_render_state.c */
2602 int i915_gem_render_state_init(struct intel_engine_cs *ring);
2603 /* i915_gem_evict.c */
2604 int __must_check i915_gem_evict_something(struct drm_device *dev,
2605 struct i915_address_space *vm,
2606 int min_size,
2607 unsigned alignment,
2608 unsigned cache_level,
2609 unsigned long start,
2610 unsigned long end,
2611 unsigned flags);
2612 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2613 int i915_gem_evict_everything(struct drm_device *dev);
2614
2615 /* belongs in i915_gem_gtt.h */
2616 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2617 {
2618 if (INTEL_INFO(dev)->gen < 6)
2619 intel_gtt_chipset_flush();
2620 }
2621
2622 /* i915_gem_stolen.c */
2623 int i915_gem_init_stolen(struct drm_device *dev);
2624 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2625 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2626 void i915_gem_cleanup_stolen(struct drm_device *dev);
2627 struct drm_i915_gem_object *
2628 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2629 struct drm_i915_gem_object *
2630 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2631 u32 stolen_offset,
2632 u32 gtt_offset,
2633 u32 size);
2634
2635 /* i915_gem_tiling.c */
2636 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2637 {
2638 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2639
2640 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2641 obj->tiling_mode != I915_TILING_NONE;
2642 }
2643
2644 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2645 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2646 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2647
2648 /* i915_gem_debug.c */
2649 #if WATCH_LISTS
2650 int i915_verify_lists(struct drm_device *dev);
2651 #else
2652 #define i915_verify_lists(dev) 0
2653 #endif
2654
2655 /* i915_debugfs.c */
2656 int i915_debugfs_init(struct drm_minor *minor);
2657 void i915_debugfs_cleanup(struct drm_minor *minor);
2658 #ifdef CONFIG_DEBUG_FS
2659 void intel_display_crc_init(struct drm_device *dev);
2660 #else
2661 static inline void intel_display_crc_init(struct drm_device *dev) {}
2662 #endif
2663
2664 /* i915_gpu_error.c */
2665 __printf(2, 3)
2666 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2667 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2668 const struct i915_error_state_file_priv *error);
2669 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2670 struct drm_i915_private *i915,
2671 size_t count, loff_t pos);
2672 static inline void i915_error_state_buf_release(
2673 struct drm_i915_error_state_buf *eb)
2674 {
2675 kfree(eb->buf);
2676 }
2677 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2678 const char *error_msg);
2679 void i915_error_state_get(struct drm_device *dev,
2680 struct i915_error_state_file_priv *error_priv);
2681 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2682 void i915_destroy_error_state(struct drm_device *dev);
2683
2684 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2685 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2686
2687 /* i915_cmd_parser.c */
2688 int i915_cmd_parser_get_version(void);
2689 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2690 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2691 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2692 int i915_parse_cmds(struct intel_engine_cs *ring,
2693 struct drm_i915_gem_object *batch_obj,
2694 u32 batch_start_offset,
2695 bool is_master);
2696
2697 /* i915_suspend.c */
2698 extern int i915_save_state(struct drm_device *dev);
2699 extern int i915_restore_state(struct drm_device *dev);
2700
2701 /* i915_ums.c */
2702 void i915_save_display_reg(struct drm_device *dev);
2703 void i915_restore_display_reg(struct drm_device *dev);
2704
2705 /* i915_sysfs.c */
2706 void i915_setup_sysfs(struct drm_device *dev_priv);
2707 void i915_teardown_sysfs(struct drm_device *dev_priv);
2708
2709 /* intel_i2c.c */
2710 extern int intel_setup_gmbus(struct drm_device *dev);
2711 extern void intel_teardown_gmbus(struct drm_device *dev);
2712 static inline bool intel_gmbus_is_port_valid(unsigned port)
2713 {
2714 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2715 }
2716
2717 extern struct i2c_adapter *intel_gmbus_get_adapter(
2718 struct drm_i915_private *dev_priv, unsigned port);
2719 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2720 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2721 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2722 {
2723 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2724 }
2725 extern void intel_i2c_reset(struct drm_device *dev);
2726
2727 /* intel_opregion.c */
2728 struct intel_encoder;
2729 #ifdef CONFIG_ACPI
2730 extern int intel_opregion_setup(struct drm_device *dev);
2731 extern void intel_opregion_init(struct drm_device *dev);
2732 extern void intel_opregion_fini(struct drm_device *dev);
2733 extern void intel_opregion_asle_intr(struct drm_device *dev);
2734 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2735 bool enable);
2736 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2737 pci_power_t state);
2738 #else
2739 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2740 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2741 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2742 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2743 static inline int
2744 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2745 {
2746 return 0;
2747 }
2748 static inline int
2749 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2750 {
2751 return 0;
2752 }
2753 #endif
2754
2755 /* intel_acpi.c */
2756 #ifdef CONFIG_ACPI
2757 extern void intel_register_dsm_handler(void);
2758 extern void intel_unregister_dsm_handler(void);
2759 #else
2760 static inline void intel_register_dsm_handler(void) { return; }
2761 static inline void intel_unregister_dsm_handler(void) { return; }
2762 #endif /* CONFIG_ACPI */
2763
2764 /* modesetting */
2765 extern void intel_modeset_init_hw(struct drm_device *dev);
2766 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2767 extern void intel_modeset_init(struct drm_device *dev);
2768 extern void intel_modeset_gem_init(struct drm_device *dev);
2769 extern void intel_modeset_cleanup(struct drm_device *dev);
2770 extern void intel_connector_unregister(struct intel_connector *);
2771 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2772 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2773 bool force_restore);
2774 extern void i915_redisable_vga(struct drm_device *dev);
2775 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2776 extern bool intel_fbc_enabled(struct drm_device *dev);
2777 extern void intel_disable_fbc(struct drm_device *dev);
2778 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2779 extern void intel_init_pch_refclk(struct drm_device *dev);
2780 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2781 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2782 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2783 bool enable);
2784 extern void intel_detect_pch(struct drm_device *dev);
2785 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2786 extern int intel_enable_rc6(const struct drm_device *dev);
2787
2788 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2789 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2790 struct drm_file *file);
2791 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2792 struct drm_file *file);
2793
2794 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2795
2796 /* overlay */
2797 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2798 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2799 struct intel_overlay_error_state *error);
2800
2801 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2802 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2803 struct drm_device *dev,
2804 struct intel_display_error_state *error);
2805
2806 /* On SNB platform, before reading ring registers forcewake bit
2807 * must be set to prevent GT core from power down and stale values being
2808 * returned.
2809 */
2810 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2811 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2812 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2813
2814 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2815 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2816
2817 /* intel_sideband.c */
2818 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2819 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2820 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2821 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2822 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2823 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2824 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2825 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2826 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2827 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2828 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2829 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2830 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2831 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2832 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2833 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2834 enum intel_sbi_destination destination);
2835 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2836 enum intel_sbi_destination destination);
2837 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2838 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2839
2840 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2841 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2842
2843 #define FORCEWAKE_RENDER (1 << 0)
2844 #define FORCEWAKE_MEDIA (1 << 1)
2845 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2846
2847
2848 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2849 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2850
2851 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2852 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2853 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2854 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2855
2856 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2857 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2858 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2859 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2860
2861 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
2862 * will be implemented using 2 32-bit writes in an arbitrary order with
2863 * an arbitrary delay between them. This can cause the hardware to
2864 * act upon the intermediate value, possibly leading to corruption and
2865 * machine death. You have been warned.
2866 */
2867 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2868 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2869
2870 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2871 u32 upper = I915_READ(upper_reg); \
2872 u32 lower = I915_READ(lower_reg); \
2873 u32 tmp = I915_READ(upper_reg); \
2874 if (upper != tmp) { \
2875 upper = tmp; \
2876 lower = I915_READ(lower_reg); \
2877 WARN_ON(I915_READ(upper_reg) != upper); \
2878 } \
2879 (u64)upper << 32 | lower; })
2880
2881 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2882 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2883
2884 /* "Broadcast RGB" property */
2885 #define INTEL_BROADCAST_RGB_AUTO 0
2886 #define INTEL_BROADCAST_RGB_FULL 1
2887 #define INTEL_BROADCAST_RGB_LIMITED 2
2888
2889 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2890 {
2891 if (IS_VALLEYVIEW(dev))
2892 return VLV_VGACNTRL;
2893 else if (INTEL_INFO(dev)->gen >= 5)
2894 return CPU_VGACNTRL;
2895 else
2896 return VGACNTRL;
2897 }
2898
2899 static inline void __user *to_user_ptr(u64 address)
2900 {
2901 return (void __user *)(uintptr_t)address;
2902 }
2903
2904 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2905 {
2906 unsigned long j = msecs_to_jiffies(m);
2907
2908 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2909 }
2910
2911 static inline unsigned long
2912 timespec_to_jiffies_timeout(const struct timespec *value)
2913 {
2914 unsigned long j = timespec_to_jiffies(value);
2915
2916 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2917 }
2918
2919 /*
2920 * If you need to wait X milliseconds between events A and B, but event B
2921 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2922 * when event A happened, then just before event B you call this function and
2923 * pass the timestamp as the first argument, and X as the second argument.
2924 */
2925 static inline void
2926 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2927 {
2928 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2929
2930 /*
2931 * Don't re-read the value of "jiffies" every time since it may change
2932 * behind our back and break the math.
2933 */
2934 tmp_jiffies = jiffies;
2935 target_jiffies = timestamp_jiffies +
2936 msecs_to_jiffies_timeout(to_wait_ms);
2937
2938 if (time_after(target_jiffies, tmp_jiffies)) {
2939 remaining_jiffies = target_jiffies - tmp_jiffies;
2940 while (remaining_jiffies)
2941 remaining_jiffies =
2942 schedule_timeout_uninterruptible(remaining_jiffies);
2943 }
2944 }
2945
2946 #endif
This page took 0.183054 seconds and 6 git commands to generate.