drm/i915/skl: Fix rc6 based gpu/system hang
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <drm/drmP.h>
37 #include "i915_params.h"
38 #include "i915_reg.h"
39 #include "intel_bios.h"
40 #include "intel_ringbuffer.h"
41 #include "intel_lrc.h"
42 #include "i915_gem_gtt.h"
43 #include "i915_gem_render_state.h"
44 #include <linux/io-mapping.h>
45 #include <linux/i2c.h>
46 #include <linux/i2c-algo-bit.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50 #include <linux/backlight.h>
51 #include <linux/hashtable.h>
52 #include <linux/intel-iommu.h>
53 #include <linux/kref.h>
54 #include <linux/pm_qos.h>
55 #include "intel_guc.h"
56 #include "intel_dpll_mgr.h"
57
58 /* General customization:
59 */
60
61 #define DRIVER_NAME "i915"
62 #define DRIVER_DESC "Intel Graphics"
63 #define DRIVER_DATE "20160411"
64
65 #undef WARN_ON
66 /* Many gcc seem to no see through this and fall over :( */
67 #if 0
68 #define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73 #else
74 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
75 #endif
76
77 #undef WARN_ON_ONCE
78 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
79
80 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
82
83 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90 #define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
92 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
94 DRM_ERROR(format); \
95 unlikely(__ret_warn_on); \
96 })
97
98 #define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
100
101 bool __i915_inject_load_failure(const char *func, int line);
102 #define i915_inject_load_failure() \
103 __i915_inject_load_failure(__func__, __LINE__)
104
105 static inline const char *yesno(bool v)
106 {
107 return v ? "yes" : "no";
108 }
109
110 static inline const char *onoff(bool v)
111 {
112 return v ? "on" : "off";
113 }
114
115 enum pipe {
116 INVALID_PIPE = -1,
117 PIPE_A = 0,
118 PIPE_B,
119 PIPE_C,
120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
122 };
123 #define pipe_name(p) ((p) + 'A')
124
125 enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
129 TRANSCODER_EDP,
130 TRANSCODER_DSI_A,
131 TRANSCODER_DSI_C,
132 I915_MAX_TRANSCODERS
133 };
134
135 static inline const char *transcoder_name(enum transcoder transcoder)
136 {
137 switch (transcoder) {
138 case TRANSCODER_A:
139 return "A";
140 case TRANSCODER_B:
141 return "B";
142 case TRANSCODER_C:
143 return "C";
144 case TRANSCODER_EDP:
145 return "EDP";
146 case TRANSCODER_DSI_A:
147 return "DSI A";
148 case TRANSCODER_DSI_C:
149 return "DSI C";
150 default:
151 return "<invalid>";
152 }
153 }
154
155 static inline bool transcoder_is_dsi(enum transcoder transcoder)
156 {
157 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
158 }
159
160 /*
161 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
162 * number of planes per CRTC. Not all platforms really have this many planes,
163 * which means some arrays of size I915_MAX_PLANES may have unused entries
164 * between the topmost sprite plane and the cursor plane.
165 */
166 enum plane {
167 PLANE_A = 0,
168 PLANE_B,
169 PLANE_C,
170 PLANE_CURSOR,
171 I915_MAX_PLANES,
172 };
173 #define plane_name(p) ((p) + 'A')
174
175 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
176
177 enum port {
178 PORT_A = 0,
179 PORT_B,
180 PORT_C,
181 PORT_D,
182 PORT_E,
183 I915_MAX_PORTS
184 };
185 #define port_name(p) ((p) + 'A')
186
187 #define I915_NUM_PHYS_VLV 2
188
189 enum dpio_channel {
190 DPIO_CH0,
191 DPIO_CH1
192 };
193
194 enum dpio_phy {
195 DPIO_PHY0,
196 DPIO_PHY1
197 };
198
199 enum intel_display_power_domain {
200 POWER_DOMAIN_PIPE_A,
201 POWER_DOMAIN_PIPE_B,
202 POWER_DOMAIN_PIPE_C,
203 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
204 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
205 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
206 POWER_DOMAIN_TRANSCODER_A,
207 POWER_DOMAIN_TRANSCODER_B,
208 POWER_DOMAIN_TRANSCODER_C,
209 POWER_DOMAIN_TRANSCODER_EDP,
210 POWER_DOMAIN_TRANSCODER_DSI_A,
211 POWER_DOMAIN_TRANSCODER_DSI_C,
212 POWER_DOMAIN_PORT_DDI_A_LANES,
213 POWER_DOMAIN_PORT_DDI_B_LANES,
214 POWER_DOMAIN_PORT_DDI_C_LANES,
215 POWER_DOMAIN_PORT_DDI_D_LANES,
216 POWER_DOMAIN_PORT_DDI_E_LANES,
217 POWER_DOMAIN_PORT_DSI,
218 POWER_DOMAIN_PORT_CRT,
219 POWER_DOMAIN_PORT_OTHER,
220 POWER_DOMAIN_VGA,
221 POWER_DOMAIN_AUDIO,
222 POWER_DOMAIN_PLLS,
223 POWER_DOMAIN_AUX_A,
224 POWER_DOMAIN_AUX_B,
225 POWER_DOMAIN_AUX_C,
226 POWER_DOMAIN_AUX_D,
227 POWER_DOMAIN_GMBUS,
228 POWER_DOMAIN_MODESET,
229 POWER_DOMAIN_INIT,
230
231 POWER_DOMAIN_NUM,
232 };
233
234 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
235 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
236 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
237 #define POWER_DOMAIN_TRANSCODER(tran) \
238 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
239 (tran) + POWER_DOMAIN_TRANSCODER_A)
240
241 enum hpd_pin {
242 HPD_NONE = 0,
243 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
244 HPD_CRT,
245 HPD_SDVO_B,
246 HPD_SDVO_C,
247 HPD_PORT_A,
248 HPD_PORT_B,
249 HPD_PORT_C,
250 HPD_PORT_D,
251 HPD_PORT_E,
252 HPD_NUM_PINS
253 };
254
255 #define for_each_hpd_pin(__pin) \
256 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
257
258 struct i915_hotplug {
259 struct work_struct hotplug_work;
260
261 struct {
262 unsigned long last_jiffies;
263 int count;
264 enum {
265 HPD_ENABLED = 0,
266 HPD_DISABLED = 1,
267 HPD_MARK_DISABLED = 2
268 } state;
269 } stats[HPD_NUM_PINS];
270 u32 event_bits;
271 struct delayed_work reenable_work;
272
273 struct intel_digital_port *irq_port[I915_MAX_PORTS];
274 u32 long_port_mask;
275 u32 short_port_mask;
276 struct work_struct dig_port_work;
277
278 /*
279 * if we get a HPD irq from DP and a HPD irq from non-DP
280 * the non-DP HPD could block the workqueue on a mode config
281 * mutex getting, that userspace may have taken. However
282 * userspace is waiting on the DP workqueue to run which is
283 * blocked behind the non-DP one.
284 */
285 struct workqueue_struct *dp_wq;
286 };
287
288 #define I915_GEM_GPU_DOMAINS \
289 (I915_GEM_DOMAIN_RENDER | \
290 I915_GEM_DOMAIN_SAMPLER | \
291 I915_GEM_DOMAIN_COMMAND | \
292 I915_GEM_DOMAIN_INSTRUCTION | \
293 I915_GEM_DOMAIN_VERTEX)
294
295 #define for_each_pipe(__dev_priv, __p) \
296 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
297 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
298 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
299 for_each_if ((__mask) & (1 << (__p)))
300 #define for_each_plane(__dev_priv, __pipe, __p) \
301 for ((__p) = 0; \
302 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
303 (__p)++)
304 #define for_each_sprite(__dev_priv, __p, __s) \
305 for ((__s) = 0; \
306 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
307 (__s)++)
308
309 #define for_each_port_masked(__port, __ports_mask) \
310 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
311 for_each_if ((__ports_mask) & (1 << (__port)))
312
313 #define for_each_crtc(dev, crtc) \
314 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
315
316 #define for_each_intel_plane(dev, intel_plane) \
317 list_for_each_entry(intel_plane, \
318 &dev->mode_config.plane_list, \
319 base.head)
320
321 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
322 list_for_each_entry(intel_plane, \
323 &(dev)->mode_config.plane_list, \
324 base.head) \
325 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
326
327 #define for_each_intel_crtc(dev, intel_crtc) \
328 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
329
330 #define for_each_intel_encoder(dev, intel_encoder) \
331 list_for_each_entry(intel_encoder, \
332 &(dev)->mode_config.encoder_list, \
333 base.head)
334
335 #define for_each_intel_connector(dev, intel_connector) \
336 list_for_each_entry(intel_connector, \
337 &dev->mode_config.connector_list, \
338 base.head)
339
340 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
341 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
342 for_each_if ((intel_encoder)->base.crtc == (__crtc))
343
344 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
345 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
346 for_each_if ((intel_connector)->base.encoder == (__encoder))
347
348 #define for_each_power_domain(domain, mask) \
349 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
350 for_each_if ((1 << (domain)) & (mask))
351
352 struct drm_i915_private;
353 struct i915_mm_struct;
354 struct i915_mmu_object;
355
356 struct drm_i915_file_private {
357 struct drm_i915_private *dev_priv;
358 struct drm_file *file;
359
360 struct {
361 spinlock_t lock;
362 struct list_head request_list;
363 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
364 * chosen to prevent the CPU getting more than a frame ahead of the GPU
365 * (when using lax throttling for the frontbuffer). We also use it to
366 * offer free GPU waitboosts for severely congested workloads.
367 */
368 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
369 } mm;
370 struct idr context_idr;
371
372 struct intel_rps_client {
373 struct list_head link;
374 unsigned boosts;
375 } rps;
376
377 unsigned int bsd_ring;
378 };
379
380 /* Used by dp and fdi links */
381 struct intel_link_m_n {
382 uint32_t tu;
383 uint32_t gmch_m;
384 uint32_t gmch_n;
385 uint32_t link_m;
386 uint32_t link_n;
387 };
388
389 void intel_link_compute_m_n(int bpp, int nlanes,
390 int pixel_clock, int link_clock,
391 struct intel_link_m_n *m_n);
392
393 /* Interface history:
394 *
395 * 1.1: Original.
396 * 1.2: Add Power Management
397 * 1.3: Add vblank support
398 * 1.4: Fix cmdbuffer path, add heap destroy
399 * 1.5: Add vblank pipe configuration
400 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
401 * - Support vertical blank on secondary display pipe
402 */
403 #define DRIVER_MAJOR 1
404 #define DRIVER_MINOR 6
405 #define DRIVER_PATCHLEVEL 0
406
407 #define WATCH_LISTS 0
408
409 struct opregion_header;
410 struct opregion_acpi;
411 struct opregion_swsci;
412 struct opregion_asle;
413
414 struct intel_opregion {
415 struct opregion_header *header;
416 struct opregion_acpi *acpi;
417 struct opregion_swsci *swsci;
418 u32 swsci_gbda_sub_functions;
419 u32 swsci_sbcb_sub_functions;
420 struct opregion_asle *asle;
421 void *rvda;
422 const void *vbt;
423 u32 vbt_size;
424 u32 *lid_state;
425 struct work_struct asle_work;
426 };
427 #define OPREGION_SIZE (8*1024)
428
429 struct intel_overlay;
430 struct intel_overlay_error_state;
431
432 #define I915_FENCE_REG_NONE -1
433 #define I915_MAX_NUM_FENCES 32
434 /* 32 fences + sign bit for FENCE_REG_NONE */
435 #define I915_MAX_NUM_FENCE_BITS 6
436
437 struct drm_i915_fence_reg {
438 struct list_head lru_list;
439 struct drm_i915_gem_object *obj;
440 int pin_count;
441 };
442
443 struct sdvo_device_mapping {
444 u8 initialized;
445 u8 dvo_port;
446 u8 slave_addr;
447 u8 dvo_wiring;
448 u8 i2c_pin;
449 u8 ddc_pin;
450 };
451
452 struct intel_display_error_state;
453
454 struct drm_i915_error_state {
455 struct kref ref;
456 struct timeval time;
457
458 char error_msg[128];
459 int iommu;
460 u32 reset_count;
461 u32 suspend_count;
462
463 /* Generic register state */
464 u32 eir;
465 u32 pgtbl_er;
466 u32 ier;
467 u32 gtier[4];
468 u32 ccid;
469 u32 derrmr;
470 u32 forcewake;
471 u32 error; /* gen6+ */
472 u32 err_int; /* gen7 */
473 u32 fault_data0; /* gen8, gen9 */
474 u32 fault_data1; /* gen8, gen9 */
475 u32 done_reg;
476 u32 gac_eco;
477 u32 gam_ecochk;
478 u32 gab_ctl;
479 u32 gfx_mode;
480 u32 extra_instdone[I915_NUM_INSTDONE_REG];
481 u64 fence[I915_MAX_NUM_FENCES];
482 struct intel_overlay_error_state *overlay;
483 struct intel_display_error_state *display;
484 struct drm_i915_error_object *semaphore_obj;
485
486 struct drm_i915_error_ring {
487 bool valid;
488 /* Software tracked state */
489 bool waiting;
490 int hangcheck_score;
491 enum intel_ring_hangcheck_action hangcheck_action;
492 int num_requests;
493
494 /* our own tracking of ring head and tail */
495 u32 cpu_ring_head;
496 u32 cpu_ring_tail;
497
498 u32 last_seqno;
499 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
500
501 /* Register state */
502 u32 start;
503 u32 tail;
504 u32 head;
505 u32 ctl;
506 u32 hws;
507 u32 ipeir;
508 u32 ipehr;
509 u32 instdone;
510 u32 bbstate;
511 u32 instpm;
512 u32 instps;
513 u32 seqno;
514 u64 bbaddr;
515 u64 acthd;
516 u32 fault_reg;
517 u64 faddr;
518 u32 rc_psmi; /* sleep state */
519 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
520
521 struct drm_i915_error_object {
522 int page_count;
523 u64 gtt_offset;
524 u32 *pages[0];
525 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
526
527 struct drm_i915_error_object *wa_ctx;
528
529 struct drm_i915_error_request {
530 long jiffies;
531 u32 seqno;
532 u32 tail;
533 } *requests;
534
535 struct {
536 u32 gfx_mode;
537 union {
538 u64 pdp[4];
539 u32 pp_dir_base;
540 };
541 } vm_info;
542
543 pid_t pid;
544 char comm[TASK_COMM_LEN];
545 } ring[I915_NUM_ENGINES];
546
547 struct drm_i915_error_buffer {
548 u32 size;
549 u32 name;
550 u32 rseqno[I915_NUM_ENGINES], wseqno;
551 u64 gtt_offset;
552 u32 read_domains;
553 u32 write_domain;
554 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
555 s32 pinned:2;
556 u32 tiling:2;
557 u32 dirty:1;
558 u32 purgeable:1;
559 u32 userptr:1;
560 s32 ring:4;
561 u32 cache_level:3;
562 } **active_bo, **pinned_bo;
563
564 u32 *active_bo_count, *pinned_bo_count;
565 u32 vm_count;
566 };
567
568 struct intel_connector;
569 struct intel_encoder;
570 struct intel_crtc_state;
571 struct intel_initial_plane_config;
572 struct intel_crtc;
573 struct intel_limit;
574 struct dpll;
575
576 struct drm_i915_display_funcs {
577 int (*get_display_clock_speed)(struct drm_device *dev);
578 int (*get_fifo_size)(struct drm_device *dev, int plane);
579 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
580 int (*compute_intermediate_wm)(struct drm_device *dev,
581 struct intel_crtc *intel_crtc,
582 struct intel_crtc_state *newstate);
583 void (*initial_watermarks)(struct intel_crtc_state *cstate);
584 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
585 void (*update_wm)(struct drm_crtc *crtc);
586 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
587 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
588 /* Returns the active state of the crtc, and if the crtc is active,
589 * fills out the pipe-config with the hw state. */
590 bool (*get_pipe_config)(struct intel_crtc *,
591 struct intel_crtc_state *);
592 void (*get_initial_plane_config)(struct intel_crtc *,
593 struct intel_initial_plane_config *);
594 int (*crtc_compute_clock)(struct intel_crtc *crtc,
595 struct intel_crtc_state *crtc_state);
596 void (*crtc_enable)(struct drm_crtc *crtc);
597 void (*crtc_disable)(struct drm_crtc *crtc);
598 void (*audio_codec_enable)(struct drm_connector *connector,
599 struct intel_encoder *encoder,
600 const struct drm_display_mode *adjusted_mode);
601 void (*audio_codec_disable)(struct intel_encoder *encoder);
602 void (*fdi_link_train)(struct drm_crtc *crtc);
603 void (*init_clock_gating)(struct drm_device *dev);
604 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
605 struct drm_framebuffer *fb,
606 struct drm_i915_gem_object *obj,
607 struct drm_i915_gem_request *req,
608 uint32_t flags);
609 void (*hpd_irq_setup)(struct drm_device *dev);
610 /* clock updates for mode set */
611 /* cursor updates */
612 /* render clock increase/decrease */
613 /* display clock increase/decrease */
614 /* pll clock increase/decrease */
615
616 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
617 void (*load_luts)(struct drm_crtc_state *crtc_state);
618 };
619
620 enum forcewake_domain_id {
621 FW_DOMAIN_ID_RENDER = 0,
622 FW_DOMAIN_ID_BLITTER,
623 FW_DOMAIN_ID_MEDIA,
624
625 FW_DOMAIN_ID_COUNT
626 };
627
628 enum forcewake_domains {
629 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
630 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
631 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
632 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
633 FORCEWAKE_BLITTER |
634 FORCEWAKE_MEDIA)
635 };
636
637 #define FW_REG_READ (1)
638 #define FW_REG_WRITE (2)
639
640 enum forcewake_domains
641 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
642 i915_reg_t reg, unsigned int op);
643
644 struct intel_uncore_funcs {
645 void (*force_wake_get)(struct drm_i915_private *dev_priv,
646 enum forcewake_domains domains);
647 void (*force_wake_put)(struct drm_i915_private *dev_priv,
648 enum forcewake_domains domains);
649
650 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
651 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
652 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
653 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
654
655 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
656 uint8_t val, bool trace);
657 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
658 uint16_t val, bool trace);
659 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
660 uint32_t val, bool trace);
661 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
662 uint64_t val, bool trace);
663 };
664
665 struct intel_uncore {
666 spinlock_t lock; /** lock is also taken in irq contexts. */
667
668 struct intel_uncore_funcs funcs;
669
670 unsigned fifo_count;
671 enum forcewake_domains fw_domains;
672
673 struct intel_uncore_forcewake_domain {
674 struct drm_i915_private *i915;
675 enum forcewake_domain_id id;
676 enum forcewake_domains mask;
677 unsigned wake_count;
678 struct hrtimer timer;
679 i915_reg_t reg_set;
680 u32 val_set;
681 u32 val_clear;
682 i915_reg_t reg_ack;
683 i915_reg_t reg_post;
684 u32 val_reset;
685 } fw_domain[FW_DOMAIN_ID_COUNT];
686
687 int unclaimed_mmio_check;
688 };
689
690 /* Iterate over initialised fw domains */
691 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
692 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
693 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
694 (domain__)++) \
695 for_each_if ((mask__) & (domain__)->mask)
696
697 #define for_each_fw_domain(domain__, dev_priv__) \
698 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
699
700 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
701 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
702 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
703
704 struct intel_csr {
705 struct work_struct work;
706 const char *fw_path;
707 uint32_t *dmc_payload;
708 uint32_t dmc_fw_size;
709 uint32_t version;
710 uint32_t mmio_count;
711 i915_reg_t mmioaddr[8];
712 uint32_t mmiodata[8];
713 uint32_t dc_state;
714 uint32_t allowed_dc_mask;
715 };
716
717 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
718 func(is_mobile) sep \
719 func(is_i85x) sep \
720 func(is_i915g) sep \
721 func(is_i945gm) sep \
722 func(is_g33) sep \
723 func(need_gfx_hws) sep \
724 func(is_g4x) sep \
725 func(is_pineview) sep \
726 func(is_broadwater) sep \
727 func(is_crestline) sep \
728 func(is_ivybridge) sep \
729 func(is_valleyview) sep \
730 func(is_cherryview) sep \
731 func(is_haswell) sep \
732 func(is_skylake) sep \
733 func(is_broxton) sep \
734 func(is_kabylake) sep \
735 func(is_preliminary) sep \
736 func(has_fbc) sep \
737 func(has_pipe_cxsr) sep \
738 func(has_hotplug) sep \
739 func(cursor_needs_physical) sep \
740 func(has_overlay) sep \
741 func(overlay_needs_physical) sep \
742 func(supports_tv) sep \
743 func(has_llc) sep \
744 func(has_snoop) sep \
745 func(has_ddi) sep \
746 func(has_fpga_dbg)
747
748 #define DEFINE_FLAG(name) u8 name:1
749 #define SEP_SEMICOLON ;
750
751 struct intel_device_info {
752 u32 display_mmio_offset;
753 u16 device_id;
754 u8 num_pipes:3;
755 u8 num_sprites[I915_MAX_PIPES];
756 u8 gen;
757 u8 ring_mask; /* Rings supported by the HW */
758 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
759 /* Register offsets for the various display pipes and transcoders */
760 int pipe_offsets[I915_MAX_TRANSCODERS];
761 int trans_offsets[I915_MAX_TRANSCODERS];
762 int palette_offsets[I915_MAX_PIPES];
763 int cursor_offsets[I915_MAX_PIPES];
764
765 /* Slice/subslice/EU info */
766 u8 slice_total;
767 u8 subslice_total;
768 u8 subslice_per_slice;
769 u8 eu_total;
770 u8 eu_per_subslice;
771 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
772 u8 subslice_7eu[3];
773 u8 has_slice_pg:1;
774 u8 has_subslice_pg:1;
775 u8 has_eu_pg:1;
776
777 struct color_luts {
778 u16 degamma_lut_size;
779 u16 gamma_lut_size;
780 } color;
781 };
782
783 #undef DEFINE_FLAG
784 #undef SEP_SEMICOLON
785
786 enum i915_cache_level {
787 I915_CACHE_NONE = 0,
788 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
789 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
790 caches, eg sampler/render caches, and the
791 large Last-Level-Cache. LLC is coherent with
792 the CPU, but L3 is only visible to the GPU. */
793 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
794 };
795
796 struct i915_ctx_hang_stats {
797 /* This context had batch pending when hang was declared */
798 unsigned batch_pending;
799
800 /* This context had batch active when hang was declared */
801 unsigned batch_active;
802
803 /* Time when this context was last blamed for a GPU reset */
804 unsigned long guilty_ts;
805
806 /* If the contexts causes a second GPU hang within this time,
807 * it is permanently banned from submitting any more work.
808 */
809 unsigned long ban_period_seconds;
810
811 /* This context is banned to submit more work */
812 bool banned;
813 };
814
815 /* This must match up with the value previously used for execbuf2.rsvd1. */
816 #define DEFAULT_CONTEXT_HANDLE 0
817
818 #define CONTEXT_NO_ZEROMAP (1<<0)
819 /**
820 * struct intel_context - as the name implies, represents a context.
821 * @ref: reference count.
822 * @user_handle: userspace tracking identity for this context.
823 * @remap_slice: l3 row remapping information.
824 * @flags: context specific flags:
825 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
826 * @file_priv: filp associated with this context (NULL for global default
827 * context).
828 * @hang_stats: information about the role of this context in possible GPU
829 * hangs.
830 * @ppgtt: virtual memory space used by this context.
831 * @legacy_hw_ctx: render context backing object and whether it is correctly
832 * initialized (legacy ring submission mechanism only).
833 * @link: link in the global list of contexts.
834 *
835 * Contexts are memory images used by the hardware to store copies of their
836 * internal state.
837 */
838 struct intel_context {
839 struct kref ref;
840 int user_handle;
841 uint8_t remap_slice;
842 struct drm_i915_private *i915;
843 int flags;
844 struct drm_i915_file_private *file_priv;
845 struct i915_ctx_hang_stats hang_stats;
846 struct i915_hw_ppgtt *ppgtt;
847
848 /* Legacy ring buffer submission */
849 struct {
850 struct drm_i915_gem_object *rcs_state;
851 bool initialized;
852 } legacy_hw_ctx;
853
854 /* Execlists */
855 struct {
856 struct drm_i915_gem_object *state;
857 struct intel_ringbuffer *ringbuf;
858 int pin_count;
859 struct i915_vma *lrc_vma;
860 u64 lrc_desc;
861 uint32_t *lrc_reg_state;
862 } engine[I915_NUM_ENGINES];
863
864 struct list_head link;
865 };
866
867 enum fb_op_origin {
868 ORIGIN_GTT,
869 ORIGIN_CPU,
870 ORIGIN_CS,
871 ORIGIN_FLIP,
872 ORIGIN_DIRTYFB,
873 };
874
875 struct intel_fbc {
876 /* This is always the inner lock when overlapping with struct_mutex and
877 * it's the outer lock when overlapping with stolen_lock. */
878 struct mutex lock;
879 unsigned threshold;
880 unsigned int possible_framebuffer_bits;
881 unsigned int busy_bits;
882 unsigned int visible_pipes_mask;
883 struct intel_crtc *crtc;
884
885 struct drm_mm_node compressed_fb;
886 struct drm_mm_node *compressed_llb;
887
888 bool false_color;
889
890 bool enabled;
891 bool active;
892
893 struct intel_fbc_state_cache {
894 struct {
895 unsigned int mode_flags;
896 uint32_t hsw_bdw_pixel_rate;
897 } crtc;
898
899 struct {
900 unsigned int rotation;
901 int src_w;
902 int src_h;
903 bool visible;
904 } plane;
905
906 struct {
907 u64 ilk_ggtt_offset;
908 uint32_t pixel_format;
909 unsigned int stride;
910 int fence_reg;
911 unsigned int tiling_mode;
912 } fb;
913 } state_cache;
914
915 struct intel_fbc_reg_params {
916 struct {
917 enum pipe pipe;
918 enum plane plane;
919 unsigned int fence_y_offset;
920 } crtc;
921
922 struct {
923 u64 ggtt_offset;
924 uint32_t pixel_format;
925 unsigned int stride;
926 int fence_reg;
927 } fb;
928
929 int cfb_size;
930 } params;
931
932 struct intel_fbc_work {
933 bool scheduled;
934 u32 scheduled_vblank;
935 struct work_struct work;
936 } work;
937
938 const char *no_fbc_reason;
939 };
940
941 /**
942 * HIGH_RR is the highest eDP panel refresh rate read from EDID
943 * LOW_RR is the lowest eDP panel refresh rate found from EDID
944 * parsing for same resolution.
945 */
946 enum drrs_refresh_rate_type {
947 DRRS_HIGH_RR,
948 DRRS_LOW_RR,
949 DRRS_MAX_RR, /* RR count */
950 };
951
952 enum drrs_support_type {
953 DRRS_NOT_SUPPORTED = 0,
954 STATIC_DRRS_SUPPORT = 1,
955 SEAMLESS_DRRS_SUPPORT = 2
956 };
957
958 struct intel_dp;
959 struct i915_drrs {
960 struct mutex mutex;
961 struct delayed_work work;
962 struct intel_dp *dp;
963 unsigned busy_frontbuffer_bits;
964 enum drrs_refresh_rate_type refresh_rate_type;
965 enum drrs_support_type type;
966 };
967
968 struct i915_psr {
969 struct mutex lock;
970 bool sink_support;
971 bool source_ok;
972 struct intel_dp *enabled;
973 bool active;
974 struct delayed_work work;
975 unsigned busy_frontbuffer_bits;
976 bool psr2_support;
977 bool aux_frame_sync;
978 bool link_standby;
979 };
980
981 enum intel_pch {
982 PCH_NONE = 0, /* No PCH present */
983 PCH_IBX, /* Ibexpeak PCH */
984 PCH_CPT, /* Cougarpoint PCH */
985 PCH_LPT, /* Lynxpoint PCH */
986 PCH_SPT, /* Sunrisepoint PCH */
987 PCH_NOP,
988 };
989
990 enum intel_sbi_destination {
991 SBI_ICLK,
992 SBI_MPHY,
993 };
994
995 #define QUIRK_PIPEA_FORCE (1<<0)
996 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
997 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
998 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
999 #define QUIRK_PIPEB_FORCE (1<<4)
1000 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1001
1002 struct intel_fbdev;
1003 struct intel_fbc_work;
1004
1005 struct intel_gmbus {
1006 struct i2c_adapter adapter;
1007 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1008 u32 force_bit;
1009 u32 reg0;
1010 i915_reg_t gpio_reg;
1011 struct i2c_algo_bit_data bit_algo;
1012 struct drm_i915_private *dev_priv;
1013 };
1014
1015 struct i915_suspend_saved_registers {
1016 u32 saveDSPARB;
1017 u32 saveLVDS;
1018 u32 savePP_ON_DELAYS;
1019 u32 savePP_OFF_DELAYS;
1020 u32 savePP_ON;
1021 u32 savePP_OFF;
1022 u32 savePP_CONTROL;
1023 u32 savePP_DIVISOR;
1024 u32 saveFBC_CONTROL;
1025 u32 saveCACHE_MODE_0;
1026 u32 saveMI_ARB_STATE;
1027 u32 saveSWF0[16];
1028 u32 saveSWF1[16];
1029 u32 saveSWF3[3];
1030 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1031 u32 savePCH_PORT_HOTPLUG;
1032 u16 saveGCDGMBUS;
1033 };
1034
1035 struct vlv_s0ix_state {
1036 /* GAM */
1037 u32 wr_watermark;
1038 u32 gfx_prio_ctrl;
1039 u32 arb_mode;
1040 u32 gfx_pend_tlb0;
1041 u32 gfx_pend_tlb1;
1042 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1043 u32 media_max_req_count;
1044 u32 gfx_max_req_count;
1045 u32 render_hwsp;
1046 u32 ecochk;
1047 u32 bsd_hwsp;
1048 u32 blt_hwsp;
1049 u32 tlb_rd_addr;
1050
1051 /* MBC */
1052 u32 g3dctl;
1053 u32 gsckgctl;
1054 u32 mbctl;
1055
1056 /* GCP */
1057 u32 ucgctl1;
1058 u32 ucgctl3;
1059 u32 rcgctl1;
1060 u32 rcgctl2;
1061 u32 rstctl;
1062 u32 misccpctl;
1063
1064 /* GPM */
1065 u32 gfxpause;
1066 u32 rpdeuhwtc;
1067 u32 rpdeuc;
1068 u32 ecobus;
1069 u32 pwrdwnupctl;
1070 u32 rp_down_timeout;
1071 u32 rp_deucsw;
1072 u32 rcubmabdtmr;
1073 u32 rcedata;
1074 u32 spare2gh;
1075
1076 /* Display 1 CZ domain */
1077 u32 gt_imr;
1078 u32 gt_ier;
1079 u32 pm_imr;
1080 u32 pm_ier;
1081 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1082
1083 /* GT SA CZ domain */
1084 u32 tilectl;
1085 u32 gt_fifoctl;
1086 u32 gtlc_wake_ctrl;
1087 u32 gtlc_survive;
1088 u32 pmwgicz;
1089
1090 /* Display 2 CZ domain */
1091 u32 gu_ctl0;
1092 u32 gu_ctl1;
1093 u32 pcbr;
1094 u32 clock_gate_dis2;
1095 };
1096
1097 struct intel_rps_ei {
1098 u32 cz_clock;
1099 u32 render_c0;
1100 u32 media_c0;
1101 };
1102
1103 struct intel_gen6_power_mgmt {
1104 /*
1105 * work, interrupts_enabled and pm_iir are protected by
1106 * dev_priv->irq_lock
1107 */
1108 struct work_struct work;
1109 bool interrupts_enabled;
1110 u32 pm_iir;
1111
1112 /* Frequencies are stored in potentially platform dependent multiples.
1113 * In other words, *_freq needs to be multiplied by X to be interesting.
1114 * Soft limits are those which are used for the dynamic reclocking done
1115 * by the driver (raise frequencies under heavy loads, and lower for
1116 * lighter loads). Hard limits are those imposed by the hardware.
1117 *
1118 * A distinction is made for overclocking, which is never enabled by
1119 * default, and is considered to be above the hard limit if it's
1120 * possible at all.
1121 */
1122 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1123 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1124 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1125 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1126 u8 min_freq; /* AKA RPn. Minimum frequency */
1127 u8 idle_freq; /* Frequency to request when we are idle */
1128 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1129 u8 rp1_freq; /* "less than" RP0 power/freqency */
1130 u8 rp0_freq; /* Non-overclocked max frequency. */
1131 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1132
1133 u8 up_threshold; /* Current %busy required to uplock */
1134 u8 down_threshold; /* Current %busy required to downclock */
1135
1136 int last_adj;
1137 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1138
1139 spinlock_t client_lock;
1140 struct list_head clients;
1141 bool client_boost;
1142
1143 bool enabled;
1144 struct delayed_work delayed_resume_work;
1145 unsigned boosts;
1146
1147 struct intel_rps_client semaphores, mmioflips;
1148
1149 /* manual wa residency calculations */
1150 struct intel_rps_ei up_ei, down_ei;
1151
1152 /*
1153 * Protects RPS/RC6 register access and PCU communication.
1154 * Must be taken after struct_mutex if nested. Note that
1155 * this lock may be held for long periods of time when
1156 * talking to hw - so only take it when talking to hw!
1157 */
1158 struct mutex hw_lock;
1159 };
1160
1161 /* defined intel_pm.c */
1162 extern spinlock_t mchdev_lock;
1163
1164 struct intel_ilk_power_mgmt {
1165 u8 cur_delay;
1166 u8 min_delay;
1167 u8 max_delay;
1168 u8 fmax;
1169 u8 fstart;
1170
1171 u64 last_count1;
1172 unsigned long last_time1;
1173 unsigned long chipset_power;
1174 u64 last_count2;
1175 u64 last_time2;
1176 unsigned long gfx_power;
1177 u8 corr;
1178
1179 int c_m;
1180 int r_t;
1181 };
1182
1183 struct drm_i915_private;
1184 struct i915_power_well;
1185
1186 struct i915_power_well_ops {
1187 /*
1188 * Synchronize the well's hw state to match the current sw state, for
1189 * example enable/disable it based on the current refcount. Called
1190 * during driver init and resume time, possibly after first calling
1191 * the enable/disable handlers.
1192 */
1193 void (*sync_hw)(struct drm_i915_private *dev_priv,
1194 struct i915_power_well *power_well);
1195 /*
1196 * Enable the well and resources that depend on it (for example
1197 * interrupts located on the well). Called after the 0->1 refcount
1198 * transition.
1199 */
1200 void (*enable)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202 /*
1203 * Disable the well and resources that depend on it. Called after
1204 * the 1->0 refcount transition.
1205 */
1206 void (*disable)(struct drm_i915_private *dev_priv,
1207 struct i915_power_well *power_well);
1208 /* Returns the hw enabled state. */
1209 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1210 struct i915_power_well *power_well);
1211 };
1212
1213 /* Power well structure for haswell */
1214 struct i915_power_well {
1215 const char *name;
1216 bool always_on;
1217 /* power well enable/disable usage count */
1218 int count;
1219 /* cached hw enabled state */
1220 bool hw_enabled;
1221 unsigned long domains;
1222 unsigned long data;
1223 const struct i915_power_well_ops *ops;
1224 };
1225
1226 struct i915_power_domains {
1227 /*
1228 * Power wells needed for initialization at driver init and suspend
1229 * time are on. They are kept on until after the first modeset.
1230 */
1231 bool init_power_on;
1232 bool initializing;
1233 int power_well_count;
1234
1235 struct mutex lock;
1236 int domain_use_count[POWER_DOMAIN_NUM];
1237 struct i915_power_well *power_wells;
1238 };
1239
1240 #define MAX_L3_SLICES 2
1241 struct intel_l3_parity {
1242 u32 *remap_info[MAX_L3_SLICES];
1243 struct work_struct error_work;
1244 int which_slice;
1245 };
1246
1247 struct i915_gem_mm {
1248 /** Memory allocator for GTT stolen memory */
1249 struct drm_mm stolen;
1250 /** Protects the usage of the GTT stolen memory allocator. This is
1251 * always the inner lock when overlapping with struct_mutex. */
1252 struct mutex stolen_lock;
1253
1254 /** List of all objects in gtt_space. Used to restore gtt
1255 * mappings on resume */
1256 struct list_head bound_list;
1257 /**
1258 * List of objects which are not bound to the GTT (thus
1259 * are idle and not used by the GPU) but still have
1260 * (presumably uncached) pages still attached.
1261 */
1262 struct list_head unbound_list;
1263
1264 /** Usable portion of the GTT for GEM */
1265 unsigned long stolen_base; /* limited to low memory (32-bit) */
1266
1267 /** PPGTT used for aliasing the PPGTT with the GTT */
1268 struct i915_hw_ppgtt *aliasing_ppgtt;
1269
1270 struct notifier_block oom_notifier;
1271 struct notifier_block vmap_notifier;
1272 struct shrinker shrinker;
1273 bool shrinker_no_lock_stealing;
1274
1275 /** LRU list of objects with fence regs on them. */
1276 struct list_head fence_list;
1277
1278 /**
1279 * We leave the user IRQ off as much as possible,
1280 * but this means that requests will finish and never
1281 * be retired once the system goes idle. Set a timer to
1282 * fire periodically while the ring is running. When it
1283 * fires, go retire requests.
1284 */
1285 struct delayed_work retire_work;
1286
1287 /**
1288 * When we detect an idle GPU, we want to turn on
1289 * powersaving features. So once we see that there
1290 * are no more requests outstanding and no more
1291 * arrive within a small period of time, we fire
1292 * off the idle_work.
1293 */
1294 struct delayed_work idle_work;
1295
1296 /**
1297 * Are we in a non-interruptible section of code like
1298 * modesetting?
1299 */
1300 bool interruptible;
1301
1302 /**
1303 * Is the GPU currently considered idle, or busy executing userspace
1304 * requests? Whilst idle, we attempt to power down the hardware and
1305 * display clocks. In order to reduce the effect on performance, there
1306 * is a slight delay before we do so.
1307 */
1308 bool busy;
1309
1310 /* the indicator for dispatch video commands on two BSD rings */
1311 unsigned int bsd_ring_dispatch_index;
1312
1313 /** Bit 6 swizzling required for X tiling */
1314 uint32_t bit_6_swizzle_x;
1315 /** Bit 6 swizzling required for Y tiling */
1316 uint32_t bit_6_swizzle_y;
1317
1318 /* accounting, useful for userland debugging */
1319 spinlock_t object_stat_lock;
1320 size_t object_memory;
1321 u32 object_count;
1322 };
1323
1324 struct drm_i915_error_state_buf {
1325 struct drm_i915_private *i915;
1326 unsigned bytes;
1327 unsigned size;
1328 int err;
1329 u8 *buf;
1330 loff_t start;
1331 loff_t pos;
1332 };
1333
1334 struct i915_error_state_file_priv {
1335 struct drm_device *dev;
1336 struct drm_i915_error_state *error;
1337 };
1338
1339 struct i915_gpu_error {
1340 /* For hangcheck timer */
1341 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1342 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1343 /* Hang gpu twice in this window and your context gets banned */
1344 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1345
1346 struct workqueue_struct *hangcheck_wq;
1347 struct delayed_work hangcheck_work;
1348
1349 /* For reset and error_state handling. */
1350 spinlock_t lock;
1351 /* Protected by the above dev->gpu_error.lock. */
1352 struct drm_i915_error_state *first_error;
1353
1354 unsigned long missed_irq_rings;
1355
1356 /**
1357 * State variable controlling the reset flow and count
1358 *
1359 * This is a counter which gets incremented when reset is triggered,
1360 * and again when reset has been handled. So odd values (lowest bit set)
1361 * means that reset is in progress and even values that
1362 * (reset_counter >> 1):th reset was successfully completed.
1363 *
1364 * If reset is not completed succesfully, the I915_WEDGE bit is
1365 * set meaning that hardware is terminally sour and there is no
1366 * recovery. All waiters on the reset_queue will be woken when
1367 * that happens.
1368 *
1369 * This counter is used by the wait_seqno code to notice that reset
1370 * event happened and it needs to restart the entire ioctl (since most
1371 * likely the seqno it waited for won't ever signal anytime soon).
1372 *
1373 * This is important for lock-free wait paths, where no contended lock
1374 * naturally enforces the correct ordering between the bail-out of the
1375 * waiter and the gpu reset work code.
1376 */
1377 atomic_t reset_counter;
1378
1379 #define I915_RESET_IN_PROGRESS_FLAG 1
1380 #define I915_WEDGED (1 << 31)
1381
1382 /**
1383 * Waitqueue to signal when the reset has completed. Used by clients
1384 * that wait for dev_priv->mm.wedged to settle.
1385 */
1386 wait_queue_head_t reset_queue;
1387
1388 /* Userspace knobs for gpu hang simulation;
1389 * combines both a ring mask, and extra flags
1390 */
1391 u32 stop_rings;
1392 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1393 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1394
1395 /* For missed irq/seqno simulation. */
1396 unsigned int test_irq_rings;
1397
1398 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1399 bool reload_in_reset;
1400 };
1401
1402 enum modeset_restore {
1403 MODESET_ON_LID_OPEN,
1404 MODESET_DONE,
1405 MODESET_SUSPENDED,
1406 };
1407
1408 #define DP_AUX_A 0x40
1409 #define DP_AUX_B 0x10
1410 #define DP_AUX_C 0x20
1411 #define DP_AUX_D 0x30
1412
1413 #define DDC_PIN_B 0x05
1414 #define DDC_PIN_C 0x04
1415 #define DDC_PIN_D 0x06
1416
1417 struct ddi_vbt_port_info {
1418 /*
1419 * This is an index in the HDMI/DVI DDI buffer translation table.
1420 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1421 * populate this field.
1422 */
1423 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1424 uint8_t hdmi_level_shift;
1425
1426 uint8_t supports_dvi:1;
1427 uint8_t supports_hdmi:1;
1428 uint8_t supports_dp:1;
1429
1430 uint8_t alternate_aux_channel;
1431 uint8_t alternate_ddc_pin;
1432
1433 uint8_t dp_boost_level;
1434 uint8_t hdmi_boost_level;
1435 };
1436
1437 enum psr_lines_to_wait {
1438 PSR_0_LINES_TO_WAIT = 0,
1439 PSR_1_LINE_TO_WAIT,
1440 PSR_4_LINES_TO_WAIT,
1441 PSR_8_LINES_TO_WAIT
1442 };
1443
1444 struct intel_vbt_data {
1445 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1446 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1447
1448 /* Feature bits */
1449 unsigned int int_tv_support:1;
1450 unsigned int lvds_dither:1;
1451 unsigned int lvds_vbt:1;
1452 unsigned int int_crt_support:1;
1453 unsigned int lvds_use_ssc:1;
1454 unsigned int display_clock_mode:1;
1455 unsigned int fdi_rx_polarity_inverted:1;
1456 unsigned int panel_type:4;
1457 int lvds_ssc_freq;
1458 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1459
1460 enum drrs_support_type drrs_type;
1461
1462 struct {
1463 int rate;
1464 int lanes;
1465 int preemphasis;
1466 int vswing;
1467 bool low_vswing;
1468 bool initialized;
1469 bool support;
1470 int bpp;
1471 struct edp_power_seq pps;
1472 } edp;
1473
1474 struct {
1475 bool full_link;
1476 bool require_aux_wakeup;
1477 int idle_frames;
1478 enum psr_lines_to_wait lines_to_wait;
1479 int tp1_wakeup_time;
1480 int tp2_tp3_wakeup_time;
1481 } psr;
1482
1483 struct {
1484 u16 pwm_freq_hz;
1485 bool present;
1486 bool active_low_pwm;
1487 u8 min_brightness; /* min_brightness/255 of max */
1488 } backlight;
1489
1490 /* MIPI DSI */
1491 struct {
1492 u16 panel_id;
1493 struct mipi_config *config;
1494 struct mipi_pps_data *pps;
1495 u8 seq_version;
1496 u32 size;
1497 u8 *data;
1498 const u8 *sequence[MIPI_SEQ_MAX];
1499 } dsi;
1500
1501 int crt_ddc_pin;
1502
1503 int child_dev_num;
1504 union child_device_config *child_dev;
1505
1506 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1507 struct sdvo_device_mapping sdvo_mappings[2];
1508 };
1509
1510 enum intel_ddb_partitioning {
1511 INTEL_DDB_PART_1_2,
1512 INTEL_DDB_PART_5_6, /* IVB+ */
1513 };
1514
1515 struct intel_wm_level {
1516 bool enable;
1517 uint32_t pri_val;
1518 uint32_t spr_val;
1519 uint32_t cur_val;
1520 uint32_t fbc_val;
1521 };
1522
1523 struct ilk_wm_values {
1524 uint32_t wm_pipe[3];
1525 uint32_t wm_lp[3];
1526 uint32_t wm_lp_spr[3];
1527 uint32_t wm_linetime[3];
1528 bool enable_fbc_wm;
1529 enum intel_ddb_partitioning partitioning;
1530 };
1531
1532 struct vlv_pipe_wm {
1533 uint16_t primary;
1534 uint16_t sprite[2];
1535 uint8_t cursor;
1536 };
1537
1538 struct vlv_sr_wm {
1539 uint16_t plane;
1540 uint8_t cursor;
1541 };
1542
1543 struct vlv_wm_values {
1544 struct vlv_pipe_wm pipe[3];
1545 struct vlv_sr_wm sr;
1546 struct {
1547 uint8_t cursor;
1548 uint8_t sprite[2];
1549 uint8_t primary;
1550 } ddl[3];
1551 uint8_t level;
1552 bool cxsr;
1553 };
1554
1555 struct skl_ddb_entry {
1556 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1557 };
1558
1559 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1560 {
1561 return entry->end - entry->start;
1562 }
1563
1564 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1565 const struct skl_ddb_entry *e2)
1566 {
1567 if (e1->start == e2->start && e1->end == e2->end)
1568 return true;
1569
1570 return false;
1571 }
1572
1573 struct skl_ddb_allocation {
1574 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1575 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1576 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1577 };
1578
1579 struct skl_wm_values {
1580 bool dirty[I915_MAX_PIPES];
1581 struct skl_ddb_allocation ddb;
1582 uint32_t wm_linetime[I915_MAX_PIPES];
1583 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1584 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1585 };
1586
1587 struct skl_wm_level {
1588 bool plane_en[I915_MAX_PLANES];
1589 uint16_t plane_res_b[I915_MAX_PLANES];
1590 uint8_t plane_res_l[I915_MAX_PLANES];
1591 };
1592
1593 /*
1594 * This struct helps tracking the state needed for runtime PM, which puts the
1595 * device in PCI D3 state. Notice that when this happens, nothing on the
1596 * graphics device works, even register access, so we don't get interrupts nor
1597 * anything else.
1598 *
1599 * Every piece of our code that needs to actually touch the hardware needs to
1600 * either call intel_runtime_pm_get or call intel_display_power_get with the
1601 * appropriate power domain.
1602 *
1603 * Our driver uses the autosuspend delay feature, which means we'll only really
1604 * suspend if we stay with zero refcount for a certain amount of time. The
1605 * default value is currently very conservative (see intel_runtime_pm_enable), but
1606 * it can be changed with the standard runtime PM files from sysfs.
1607 *
1608 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1609 * goes back to false exactly before we reenable the IRQs. We use this variable
1610 * to check if someone is trying to enable/disable IRQs while they're supposed
1611 * to be disabled. This shouldn't happen and we'll print some error messages in
1612 * case it happens.
1613 *
1614 * For more, read the Documentation/power/runtime_pm.txt.
1615 */
1616 struct i915_runtime_pm {
1617 atomic_t wakeref_count;
1618 atomic_t atomic_seq;
1619 bool suspended;
1620 bool irqs_enabled;
1621 };
1622
1623 enum intel_pipe_crc_source {
1624 INTEL_PIPE_CRC_SOURCE_NONE,
1625 INTEL_PIPE_CRC_SOURCE_PLANE1,
1626 INTEL_PIPE_CRC_SOURCE_PLANE2,
1627 INTEL_PIPE_CRC_SOURCE_PF,
1628 INTEL_PIPE_CRC_SOURCE_PIPE,
1629 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1630 INTEL_PIPE_CRC_SOURCE_TV,
1631 INTEL_PIPE_CRC_SOURCE_DP_B,
1632 INTEL_PIPE_CRC_SOURCE_DP_C,
1633 INTEL_PIPE_CRC_SOURCE_DP_D,
1634 INTEL_PIPE_CRC_SOURCE_AUTO,
1635 INTEL_PIPE_CRC_SOURCE_MAX,
1636 };
1637
1638 struct intel_pipe_crc_entry {
1639 uint32_t frame;
1640 uint32_t crc[5];
1641 };
1642
1643 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1644 struct intel_pipe_crc {
1645 spinlock_t lock;
1646 bool opened; /* exclusive access to the result file */
1647 struct intel_pipe_crc_entry *entries;
1648 enum intel_pipe_crc_source source;
1649 int head, tail;
1650 wait_queue_head_t wq;
1651 };
1652
1653 struct i915_frontbuffer_tracking {
1654 struct mutex lock;
1655
1656 /*
1657 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1658 * scheduled flips.
1659 */
1660 unsigned busy_bits;
1661 unsigned flip_bits;
1662 };
1663
1664 struct i915_wa_reg {
1665 i915_reg_t addr;
1666 u32 value;
1667 /* bitmask representing WA bits */
1668 u32 mask;
1669 };
1670
1671 /*
1672 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1673 * allowing it for RCS as we don't foresee any requirement of having
1674 * a whitelist for other engines. When it is really required for
1675 * other engines then the limit need to be increased.
1676 */
1677 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1678
1679 struct i915_workarounds {
1680 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1681 u32 count;
1682 u32 hw_whitelist_count[I915_NUM_ENGINES];
1683 };
1684
1685 struct i915_virtual_gpu {
1686 bool active;
1687 };
1688
1689 struct i915_execbuffer_params {
1690 struct drm_device *dev;
1691 struct drm_file *file;
1692 uint32_t dispatch_flags;
1693 uint32_t args_batch_start_offset;
1694 uint64_t batch_obj_vm_offset;
1695 struct intel_engine_cs *engine;
1696 struct drm_i915_gem_object *batch_obj;
1697 struct intel_context *ctx;
1698 struct drm_i915_gem_request *request;
1699 };
1700
1701 /* used in computing the new watermarks state */
1702 struct intel_wm_config {
1703 unsigned int num_pipes_active;
1704 bool sprites_enabled;
1705 bool sprites_scaled;
1706 };
1707
1708 struct drm_i915_private {
1709 struct drm_device *dev;
1710 struct kmem_cache *objects;
1711 struct kmem_cache *vmas;
1712 struct kmem_cache *requests;
1713
1714 const struct intel_device_info info;
1715
1716 int relative_constants_mode;
1717
1718 void __iomem *regs;
1719
1720 struct intel_uncore uncore;
1721
1722 struct i915_virtual_gpu vgpu;
1723
1724 struct intel_guc guc;
1725
1726 struct intel_csr csr;
1727
1728 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1729
1730 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1731 * controller on different i2c buses. */
1732 struct mutex gmbus_mutex;
1733
1734 /**
1735 * Base address of the gmbus and gpio block.
1736 */
1737 uint32_t gpio_mmio_base;
1738
1739 /* MMIO base address for MIPI regs */
1740 uint32_t mipi_mmio_base;
1741
1742 uint32_t psr_mmio_base;
1743
1744 wait_queue_head_t gmbus_wait_queue;
1745
1746 struct pci_dev *bridge_dev;
1747 struct intel_engine_cs engine[I915_NUM_ENGINES];
1748 struct drm_i915_gem_object *semaphore_obj;
1749 uint32_t last_seqno, next_seqno;
1750
1751 struct drm_dma_handle *status_page_dmah;
1752 struct resource mch_res;
1753
1754 /* protects the irq masks */
1755 spinlock_t irq_lock;
1756
1757 /* protects the mmio flip data */
1758 spinlock_t mmio_flip_lock;
1759
1760 bool display_irqs_enabled;
1761
1762 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1763 struct pm_qos_request pm_qos;
1764
1765 /* Sideband mailbox protection */
1766 struct mutex sb_lock;
1767
1768 /** Cached value of IMR to avoid reads in updating the bitfield */
1769 union {
1770 u32 irq_mask;
1771 u32 de_irq_mask[I915_MAX_PIPES];
1772 };
1773 u32 gt_irq_mask;
1774 u32 pm_irq_mask;
1775 u32 pm_rps_events;
1776 u32 pipestat_irq_mask[I915_MAX_PIPES];
1777
1778 struct i915_hotplug hotplug;
1779 struct intel_fbc fbc;
1780 struct i915_drrs drrs;
1781 struct intel_opregion opregion;
1782 struct intel_vbt_data vbt;
1783
1784 bool preserve_bios_swizzle;
1785
1786 /* overlay */
1787 struct intel_overlay *overlay;
1788
1789 /* backlight registers and fields in struct intel_panel */
1790 struct mutex backlight_lock;
1791
1792 /* LVDS info */
1793 bool no_aux_handshake;
1794
1795 /* protects panel power sequencer state */
1796 struct mutex pps_mutex;
1797
1798 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1799 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1800
1801 unsigned int fsb_freq, mem_freq, is_ddr3;
1802 unsigned int skl_boot_cdclk;
1803 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1804 unsigned int max_dotclk_freq;
1805 unsigned int rawclk_freq;
1806 unsigned int hpll_freq;
1807 unsigned int czclk_freq;
1808
1809 /**
1810 * wq - Driver workqueue for GEM.
1811 *
1812 * NOTE: Work items scheduled here are not allowed to grab any modeset
1813 * locks, for otherwise the flushing done in the pageflip code will
1814 * result in deadlocks.
1815 */
1816 struct workqueue_struct *wq;
1817
1818 /* Display functions */
1819 struct drm_i915_display_funcs display;
1820
1821 /* PCH chipset type */
1822 enum intel_pch pch_type;
1823 unsigned short pch_id;
1824
1825 unsigned long quirks;
1826
1827 enum modeset_restore modeset_restore;
1828 struct mutex modeset_restore_lock;
1829 struct drm_atomic_state *modeset_restore_state;
1830
1831 struct list_head vm_list; /* Global list of all address spaces */
1832 struct i915_ggtt ggtt; /* VM representing the global address space */
1833
1834 struct i915_gem_mm mm;
1835 DECLARE_HASHTABLE(mm_structs, 7);
1836 struct mutex mm_lock;
1837
1838 /* Kernel Modesetting */
1839
1840 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1841 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1842 wait_queue_head_t pending_flip_queue;
1843
1844 #ifdef CONFIG_DEBUG_FS
1845 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1846 #endif
1847
1848 /* dpll and cdclk state is protected by connection_mutex */
1849 int num_shared_dpll;
1850 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1851 const struct intel_dpll_mgr *dpll_mgr;
1852
1853 /*
1854 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1855 * Must be global rather than per dpll, because on some platforms
1856 * plls share registers.
1857 */
1858 struct mutex dpll_lock;
1859
1860 unsigned int active_crtcs;
1861 unsigned int min_pixclk[I915_MAX_PIPES];
1862
1863 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1864
1865 struct i915_workarounds workarounds;
1866
1867 struct i915_frontbuffer_tracking fb_tracking;
1868
1869 u16 orig_clock;
1870
1871 bool mchbar_need_disable;
1872
1873 struct intel_l3_parity l3_parity;
1874
1875 /* Cannot be determined by PCIID. You must always read a register. */
1876 size_t ellc_size;
1877
1878 /* gen6+ rps state */
1879 struct intel_gen6_power_mgmt rps;
1880
1881 /* ilk-only ips/rps state. Everything in here is protected by the global
1882 * mchdev_lock in intel_pm.c */
1883 struct intel_ilk_power_mgmt ips;
1884
1885 struct i915_power_domains power_domains;
1886
1887 struct i915_psr psr;
1888
1889 struct i915_gpu_error gpu_error;
1890
1891 struct drm_i915_gem_object *vlv_pctx;
1892
1893 #ifdef CONFIG_DRM_FBDEV_EMULATION
1894 /* list of fbdev register on this device */
1895 struct intel_fbdev *fbdev;
1896 struct work_struct fbdev_suspend_work;
1897 #endif
1898
1899 struct drm_property *broadcast_rgb_property;
1900 struct drm_property *force_audio_property;
1901
1902 /* hda/i915 audio component */
1903 struct i915_audio_component *audio_component;
1904 bool audio_component_registered;
1905 /**
1906 * av_mutex - mutex for audio/video sync
1907 *
1908 */
1909 struct mutex av_mutex;
1910
1911 uint32_t hw_context_size;
1912 struct list_head context_list;
1913
1914 u32 fdi_rx_config;
1915
1916 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1917 u32 chv_phy_control;
1918 /*
1919 * Shadows for CHV DPLL_MD regs to keep the state
1920 * checker somewhat working in the presence hardware
1921 * crappiness (can't read out DPLL_MD for pipes B & C).
1922 */
1923 u32 chv_dpll_md[I915_MAX_PIPES];
1924
1925 u32 suspend_count;
1926 bool suspended_to_idle;
1927 struct i915_suspend_saved_registers regfile;
1928 struct vlv_s0ix_state vlv_s0ix_state;
1929
1930 struct {
1931 /*
1932 * Raw watermark latency values:
1933 * in 0.1us units for WM0,
1934 * in 0.5us units for WM1+.
1935 */
1936 /* primary */
1937 uint16_t pri_latency[5];
1938 /* sprite */
1939 uint16_t spr_latency[5];
1940 /* cursor */
1941 uint16_t cur_latency[5];
1942 /*
1943 * Raw watermark memory latency values
1944 * for SKL for all 8 levels
1945 * in 1us units.
1946 */
1947 uint16_t skl_latency[8];
1948
1949 /* Committed wm config */
1950 struct intel_wm_config config;
1951
1952 /*
1953 * The skl_wm_values structure is a bit too big for stack
1954 * allocation, so we keep the staging struct where we store
1955 * intermediate results here instead.
1956 */
1957 struct skl_wm_values skl_results;
1958
1959 /* current hardware state */
1960 union {
1961 struct ilk_wm_values hw;
1962 struct skl_wm_values skl_hw;
1963 struct vlv_wm_values vlv;
1964 };
1965
1966 uint8_t max_level;
1967
1968 /*
1969 * Should be held around atomic WM register writing; also
1970 * protects * intel_crtc->wm.active and
1971 * cstate->wm.need_postvbl_update.
1972 */
1973 struct mutex wm_mutex;
1974 } wm;
1975
1976 struct i915_runtime_pm pm;
1977
1978 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1979 struct {
1980 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1981 struct drm_i915_gem_execbuffer2 *args,
1982 struct list_head *vmas);
1983 int (*init_engines)(struct drm_device *dev);
1984 void (*cleanup_engine)(struct intel_engine_cs *engine);
1985 void (*stop_engine)(struct intel_engine_cs *engine);
1986 } gt;
1987
1988 struct intel_context *kernel_context;
1989
1990 /* perform PHY state sanity checks? */
1991 bool chv_phy_assert[2];
1992
1993 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1994
1995 /*
1996 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1997 * will be rejected. Instead look for a better place.
1998 */
1999 };
2000
2001 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2002 {
2003 return dev->dev_private;
2004 }
2005
2006 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2007 {
2008 return to_i915(dev_get_drvdata(dev));
2009 }
2010
2011 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2012 {
2013 return container_of(guc, struct drm_i915_private, guc);
2014 }
2015
2016 /* Simple iterator over all initialised engines */
2017 #define for_each_engine(engine__, dev_priv__) \
2018 for ((engine__) = &(dev_priv__)->engine[0]; \
2019 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2020 (engine__)++) \
2021 for_each_if (intel_engine_initialized(engine__))
2022
2023 /* Iterator with engine_id */
2024 #define for_each_engine_id(engine__, dev_priv__, id__) \
2025 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2026 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2027 (engine__)++) \
2028 for_each_if (((id__) = (engine__)->id, \
2029 intel_engine_initialized(engine__)))
2030
2031 /* Iterator over subset of engines selected by mask */
2032 #define for_each_engine_masked(engine__, dev_priv__, mask__) \
2033 for ((engine__) = &(dev_priv__)->engine[0]; \
2034 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2035 (engine__)++) \
2036 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2037 intel_engine_initialized(engine__))
2038
2039 enum hdmi_force_audio {
2040 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2041 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2042 HDMI_AUDIO_AUTO, /* trust EDID */
2043 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2044 };
2045
2046 #define I915_GTT_OFFSET_NONE ((u32)-1)
2047
2048 struct drm_i915_gem_object_ops {
2049 unsigned int flags;
2050 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2051
2052 /* Interface between the GEM object and its backing storage.
2053 * get_pages() is called once prior to the use of the associated set
2054 * of pages before to binding them into the GTT, and put_pages() is
2055 * called after we no longer need them. As we expect there to be
2056 * associated cost with migrating pages between the backing storage
2057 * and making them available for the GPU (e.g. clflush), we may hold
2058 * onto the pages after they are no longer referenced by the GPU
2059 * in case they may be used again shortly (for example migrating the
2060 * pages to a different memory domain within the GTT). put_pages()
2061 * will therefore most likely be called when the object itself is
2062 * being released or under memory pressure (where we attempt to
2063 * reap pages for the shrinker).
2064 */
2065 int (*get_pages)(struct drm_i915_gem_object *);
2066 void (*put_pages)(struct drm_i915_gem_object *);
2067
2068 int (*dmabuf_export)(struct drm_i915_gem_object *);
2069 void (*release)(struct drm_i915_gem_object *);
2070 };
2071
2072 /*
2073 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2074 * considered to be the frontbuffer for the given plane interface-wise. This
2075 * doesn't mean that the hw necessarily already scans it out, but that any
2076 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2077 *
2078 * We have one bit per pipe and per scanout plane type.
2079 */
2080 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2081 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2082 #define INTEL_FRONTBUFFER_BITS \
2083 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2084 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2085 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2086 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2087 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2088 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2089 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2090 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2091 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2092 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2093 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2094
2095 struct drm_i915_gem_object {
2096 struct drm_gem_object base;
2097
2098 const struct drm_i915_gem_object_ops *ops;
2099
2100 /** List of VMAs backed by this object */
2101 struct list_head vma_list;
2102
2103 /** Stolen memory for this object, instead of being backed by shmem. */
2104 struct drm_mm_node *stolen;
2105 struct list_head global_list;
2106
2107 struct list_head engine_list[I915_NUM_ENGINES];
2108 /** Used in execbuf to temporarily hold a ref */
2109 struct list_head obj_exec_link;
2110
2111 struct list_head batch_pool_link;
2112
2113 /**
2114 * This is set if the object is on the active lists (has pending
2115 * rendering and so a non-zero seqno), and is not set if it i s on
2116 * inactive (ready to be unbound) list.
2117 */
2118 unsigned int active:I915_NUM_ENGINES;
2119
2120 /**
2121 * This is set if the object has been written to since last bound
2122 * to the GTT
2123 */
2124 unsigned int dirty:1;
2125
2126 /**
2127 * Fence register bits (if any) for this object. Will be set
2128 * as needed when mapped into the GTT.
2129 * Protected by dev->struct_mutex.
2130 */
2131 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2132
2133 /**
2134 * Advice: are the backing pages purgeable?
2135 */
2136 unsigned int madv:2;
2137
2138 /**
2139 * Current tiling mode for the object.
2140 */
2141 unsigned int tiling_mode:2;
2142 /**
2143 * Whether the tiling parameters for the currently associated fence
2144 * register have changed. Note that for the purposes of tracking
2145 * tiling changes we also treat the unfenced register, the register
2146 * slot that the object occupies whilst it executes a fenced
2147 * command (such as BLT on gen2/3), as a "fence".
2148 */
2149 unsigned int fence_dirty:1;
2150
2151 /**
2152 * Is the object at the current location in the gtt mappable and
2153 * fenceable? Used to avoid costly recalculations.
2154 */
2155 unsigned int map_and_fenceable:1;
2156
2157 /**
2158 * Whether the current gtt mapping needs to be mappable (and isn't just
2159 * mappable by accident). Track pin and fault separate for a more
2160 * accurate mappable working set.
2161 */
2162 unsigned int fault_mappable:1;
2163
2164 /*
2165 * Is the object to be mapped as read-only to the GPU
2166 * Only honoured if hardware has relevant pte bit
2167 */
2168 unsigned long gt_ro:1;
2169 unsigned int cache_level:3;
2170 unsigned int cache_dirty:1;
2171
2172 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2173
2174 unsigned int pin_display;
2175
2176 struct sg_table *pages;
2177 int pages_pin_count;
2178 struct get_page {
2179 struct scatterlist *sg;
2180 int last;
2181 } get_page;
2182 void *mapping;
2183
2184 /** Breadcrumb of last rendering to the buffer.
2185 * There can only be one writer, but we allow for multiple readers.
2186 * If there is a writer that necessarily implies that all other
2187 * read requests are complete - but we may only be lazily clearing
2188 * the read requests. A read request is naturally the most recent
2189 * request on a ring, so we may have two different write and read
2190 * requests on one ring where the write request is older than the
2191 * read request. This allows for the CPU to read from an active
2192 * buffer by only waiting for the write to complete.
2193 * */
2194 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
2195 struct drm_i915_gem_request *last_write_req;
2196 /** Breadcrumb of last fenced GPU access to the buffer. */
2197 struct drm_i915_gem_request *last_fenced_req;
2198
2199 /** Current tiling stride for the object, if it's tiled. */
2200 uint32_t stride;
2201
2202 /** References from framebuffers, locks out tiling changes. */
2203 unsigned long framebuffer_references;
2204
2205 /** Record of address bit 17 of each page at last unbind. */
2206 unsigned long *bit_17;
2207
2208 union {
2209 /** for phy allocated objects */
2210 struct drm_dma_handle *phys_handle;
2211
2212 struct i915_gem_userptr {
2213 uintptr_t ptr;
2214 unsigned read_only :1;
2215 unsigned workers :4;
2216 #define I915_GEM_USERPTR_MAX_WORKERS 15
2217
2218 struct i915_mm_struct *mm;
2219 struct i915_mmu_object *mmu_object;
2220 struct work_struct *work;
2221 } userptr;
2222 };
2223 };
2224 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2225
2226 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2227 struct drm_i915_gem_object *new,
2228 unsigned frontbuffer_bits);
2229
2230 /**
2231 * Request queue structure.
2232 *
2233 * The request queue allows us to note sequence numbers that have been emitted
2234 * and may be associated with active buffers to be retired.
2235 *
2236 * By keeping this list, we can avoid having to do questionable sequence
2237 * number comparisons on buffer last_read|write_seqno. It also allows an
2238 * emission time to be associated with the request for tracking how far ahead
2239 * of the GPU the submission is.
2240 *
2241 * The requests are reference counted, so upon creation they should have an
2242 * initial reference taken using kref_init
2243 */
2244 struct drm_i915_gem_request {
2245 struct kref ref;
2246
2247 /** On Which ring this request was generated */
2248 struct drm_i915_private *i915;
2249 struct intel_engine_cs *engine;
2250
2251 /** GEM sequence number associated with the previous request,
2252 * when the HWS breadcrumb is equal to this the GPU is processing
2253 * this request.
2254 */
2255 u32 previous_seqno;
2256
2257 /** GEM sequence number associated with this request,
2258 * when the HWS breadcrumb is equal or greater than this the GPU
2259 * has finished processing this request.
2260 */
2261 u32 seqno;
2262
2263 /** Position in the ringbuffer of the start of the request */
2264 u32 head;
2265
2266 /**
2267 * Position in the ringbuffer of the start of the postfix.
2268 * This is required to calculate the maximum available ringbuffer
2269 * space without overwriting the postfix.
2270 */
2271 u32 postfix;
2272
2273 /** Position in the ringbuffer of the end of the whole request */
2274 u32 tail;
2275
2276 /**
2277 * Context and ring buffer related to this request
2278 * Contexts are refcounted, so when this request is associated with a
2279 * context, we must increment the context's refcount, to guarantee that
2280 * it persists while any request is linked to it. Requests themselves
2281 * are also refcounted, so the request will only be freed when the last
2282 * reference to it is dismissed, and the code in
2283 * i915_gem_request_free() will then decrement the refcount on the
2284 * context.
2285 */
2286 struct intel_context *ctx;
2287 struct intel_ringbuffer *ringbuf;
2288
2289 /** Batch buffer related to this request if any (used for
2290 error state dump only) */
2291 struct drm_i915_gem_object *batch_obj;
2292
2293 /** Time at which this request was emitted, in jiffies. */
2294 unsigned long emitted_jiffies;
2295
2296 /** global list entry for this request */
2297 struct list_head list;
2298
2299 struct drm_i915_file_private *file_priv;
2300 /** file_priv list entry for this request */
2301 struct list_head client_list;
2302
2303 /** process identifier submitting this request */
2304 struct pid *pid;
2305
2306 /**
2307 * The ELSP only accepts two elements at a time, so we queue
2308 * context/tail pairs on a given queue (ring->execlist_queue) until the
2309 * hardware is available. The queue serves a double purpose: we also use
2310 * it to keep track of the up to 2 contexts currently in the hardware
2311 * (usually one in execution and the other queued up by the GPU): We
2312 * only remove elements from the head of the queue when the hardware
2313 * informs us that an element has been completed.
2314 *
2315 * All accesses to the queue are mediated by a spinlock
2316 * (ring->execlist_lock).
2317 */
2318
2319 /** Execlist link in the submission queue.*/
2320 struct list_head execlist_link;
2321
2322 /** Execlists no. of times this request has been sent to the ELSP */
2323 int elsp_submitted;
2324
2325 };
2326
2327 struct drm_i915_gem_request * __must_check
2328 i915_gem_request_alloc(struct intel_engine_cs *engine,
2329 struct intel_context *ctx);
2330 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2331 void i915_gem_request_free(struct kref *req_ref);
2332 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2333 struct drm_file *file);
2334
2335 static inline uint32_t
2336 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2337 {
2338 return req ? req->seqno : 0;
2339 }
2340
2341 static inline struct intel_engine_cs *
2342 i915_gem_request_get_engine(struct drm_i915_gem_request *req)
2343 {
2344 return req ? req->engine : NULL;
2345 }
2346
2347 static inline struct drm_i915_gem_request *
2348 i915_gem_request_reference(struct drm_i915_gem_request *req)
2349 {
2350 if (req)
2351 kref_get(&req->ref);
2352 return req;
2353 }
2354
2355 static inline void
2356 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2357 {
2358 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
2359 kref_put(&req->ref, i915_gem_request_free);
2360 }
2361
2362 static inline void
2363 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2364 {
2365 struct drm_device *dev;
2366
2367 if (!req)
2368 return;
2369
2370 dev = req->engine->dev;
2371 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2372 mutex_unlock(&dev->struct_mutex);
2373 }
2374
2375 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2376 struct drm_i915_gem_request *src)
2377 {
2378 if (src)
2379 i915_gem_request_reference(src);
2380
2381 if (*pdst)
2382 i915_gem_request_unreference(*pdst);
2383
2384 *pdst = src;
2385 }
2386
2387 /*
2388 * XXX: i915_gem_request_completed should be here but currently needs the
2389 * definition of i915_seqno_passed() which is below. It will be moved in
2390 * a later patch when the call to i915_seqno_passed() is obsoleted...
2391 */
2392
2393 /*
2394 * A command that requires special handling by the command parser.
2395 */
2396 struct drm_i915_cmd_descriptor {
2397 /*
2398 * Flags describing how the command parser processes the command.
2399 *
2400 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2401 * a length mask if not set
2402 * CMD_DESC_SKIP: The command is allowed but does not follow the
2403 * standard length encoding for the opcode range in
2404 * which it falls
2405 * CMD_DESC_REJECT: The command is never allowed
2406 * CMD_DESC_REGISTER: The command should be checked against the
2407 * register whitelist for the appropriate ring
2408 * CMD_DESC_MASTER: The command is allowed if the submitting process
2409 * is the DRM master
2410 */
2411 u32 flags;
2412 #define CMD_DESC_FIXED (1<<0)
2413 #define CMD_DESC_SKIP (1<<1)
2414 #define CMD_DESC_REJECT (1<<2)
2415 #define CMD_DESC_REGISTER (1<<3)
2416 #define CMD_DESC_BITMASK (1<<4)
2417 #define CMD_DESC_MASTER (1<<5)
2418
2419 /*
2420 * The command's unique identification bits and the bitmask to get them.
2421 * This isn't strictly the opcode field as defined in the spec and may
2422 * also include type, subtype, and/or subop fields.
2423 */
2424 struct {
2425 u32 value;
2426 u32 mask;
2427 } cmd;
2428
2429 /*
2430 * The command's length. The command is either fixed length (i.e. does
2431 * not include a length field) or has a length field mask. The flag
2432 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2433 * a length mask. All command entries in a command table must include
2434 * length information.
2435 */
2436 union {
2437 u32 fixed;
2438 u32 mask;
2439 } length;
2440
2441 /*
2442 * Describes where to find a register address in the command to check
2443 * against the ring's register whitelist. Only valid if flags has the
2444 * CMD_DESC_REGISTER bit set.
2445 *
2446 * A non-zero step value implies that the command may access multiple
2447 * registers in sequence (e.g. LRI), in that case step gives the
2448 * distance in dwords between individual offset fields.
2449 */
2450 struct {
2451 u32 offset;
2452 u32 mask;
2453 u32 step;
2454 } reg;
2455
2456 #define MAX_CMD_DESC_BITMASKS 3
2457 /*
2458 * Describes command checks where a particular dword is masked and
2459 * compared against an expected value. If the command does not match
2460 * the expected value, the parser rejects it. Only valid if flags has
2461 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2462 * are valid.
2463 *
2464 * If the check specifies a non-zero condition_mask then the parser
2465 * only performs the check when the bits specified by condition_mask
2466 * are non-zero.
2467 */
2468 struct {
2469 u32 offset;
2470 u32 mask;
2471 u32 expected;
2472 u32 condition_offset;
2473 u32 condition_mask;
2474 } bits[MAX_CMD_DESC_BITMASKS];
2475 };
2476
2477 /*
2478 * A table of commands requiring special handling by the command parser.
2479 *
2480 * Each ring has an array of tables. Each table consists of an array of command
2481 * descriptors, which must be sorted with command opcodes in ascending order.
2482 */
2483 struct drm_i915_cmd_table {
2484 const struct drm_i915_cmd_descriptor *table;
2485 int count;
2486 };
2487
2488 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2489 #define __I915__(p) ({ \
2490 struct drm_i915_private *__p; \
2491 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2492 __p = (struct drm_i915_private *)p; \
2493 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2494 __p = to_i915((struct drm_device *)p); \
2495 else \
2496 BUILD_BUG(); \
2497 __p; \
2498 })
2499 #define INTEL_INFO(p) (&__I915__(p)->info)
2500 #define INTEL_GEN(p) (INTEL_INFO(p)->gen)
2501 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2502 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2503
2504 #define REVID_FOREVER 0xff
2505 /*
2506 * Return true if revision is in range [since,until] inclusive.
2507 *
2508 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2509 */
2510 #define IS_REVID(p, since, until) \
2511 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2512
2513 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2514 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2515 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2516 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2517 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2518 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2519 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2520 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2521 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2522 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2523 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2524 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2525 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2526 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2527 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2528 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2529 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2530 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2531 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2532 INTEL_DEVID(dev) == 0x0152 || \
2533 INTEL_DEVID(dev) == 0x015a)
2534 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2535 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2536 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2537 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
2538 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2539 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2540 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2541 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2542 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2543 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2544 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2545 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2546 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2547 (INTEL_DEVID(dev) & 0xf) == 0xe))
2548 /* ULX machines are also considered ULT. */
2549 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2550 (INTEL_DEVID(dev) & 0xf) == 0xe)
2551 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2552 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2553 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2554 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2555 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2556 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2557 /* ULX machines are also considered ULT. */
2558 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2559 INTEL_DEVID(dev) == 0x0A1E)
2560 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2561 INTEL_DEVID(dev) == 0x1913 || \
2562 INTEL_DEVID(dev) == 0x1916 || \
2563 INTEL_DEVID(dev) == 0x1921 || \
2564 INTEL_DEVID(dev) == 0x1926)
2565 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2566 INTEL_DEVID(dev) == 0x1915 || \
2567 INTEL_DEVID(dev) == 0x191E)
2568 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2569 INTEL_DEVID(dev) == 0x5913 || \
2570 INTEL_DEVID(dev) == 0x5916 || \
2571 INTEL_DEVID(dev) == 0x5921 || \
2572 INTEL_DEVID(dev) == 0x5926)
2573 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2574 INTEL_DEVID(dev) == 0x5915 || \
2575 INTEL_DEVID(dev) == 0x591E)
2576 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2577 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2578 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2579 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2580
2581 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2582
2583 #define SKL_REVID_A0 0x0
2584 #define SKL_REVID_B0 0x1
2585 #define SKL_REVID_C0 0x2
2586 #define SKL_REVID_D0 0x3
2587 #define SKL_REVID_E0 0x4
2588 #define SKL_REVID_F0 0x5
2589
2590 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2591
2592 #define BXT_REVID_A0 0x0
2593 #define BXT_REVID_A1 0x1
2594 #define BXT_REVID_B0 0x3
2595 #define BXT_REVID_C0 0x9
2596
2597 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2598
2599 /*
2600 * The genX designation typically refers to the render engine, so render
2601 * capability related checks should use IS_GEN, while display and other checks
2602 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2603 * chips, etc.).
2604 */
2605 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2606 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2607 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2608 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2609 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2610 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2611 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2612 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2613
2614 #define RENDER_RING (1<<RCS)
2615 #define BSD_RING (1<<VCS)
2616 #define BLT_RING (1<<BCS)
2617 #define VEBOX_RING (1<<VECS)
2618 #define BSD2_RING (1<<VCS2)
2619 #define ALL_ENGINES (~0)
2620
2621 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2622 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2623 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2624 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2625 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2626 #define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
2627 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2628 __I915__(dev)->ellc_size)
2629 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2630
2631 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2632 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2633 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2634 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2635 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2636
2637 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2638 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2639
2640 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2641 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2642
2643 /* WaRsDisableCoarsePowerGating:skl,bxt */
2644 #define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2645 IS_SKL_GT3(dev) || \
2646 IS_SKL_GT4(dev))
2647
2648 /*
2649 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2650 * even when in MSI mode. This results in spurious interrupt warnings if the
2651 * legacy irq no. is shared with another device. The kernel then disables that
2652 * interrupt source and so prevents the other device from working properly.
2653 */
2654 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2655 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2656
2657 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2658 * rows, which changed the alignment requirements and fence programming.
2659 */
2660 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2661 IS_I915GM(dev)))
2662 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2663 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2664
2665 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2666 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2667 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2668
2669 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2670
2671 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2672 INTEL_INFO(dev)->gen >= 9)
2673
2674 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2675 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2676 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2677 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2678 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2679 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2680 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2681 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2682 IS_KABYLAKE(dev))
2683 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2684 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2685
2686 #define HAS_CSR(dev) (IS_GEN9(dev))
2687
2688 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2689 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2690
2691 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2692 INTEL_INFO(dev)->gen >= 8)
2693
2694 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2695 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2696 !IS_BROXTON(dev))
2697
2698 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2699 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2700 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2701 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2702 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2703 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2704 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2705 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2706 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2707 #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
2708 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2709
2710 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2711 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2712 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2713 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2714 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2715 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2716 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2717 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2718 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2719
2720 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2721 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2722
2723 /* DPF == dynamic parity feature */
2724 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2725 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2726
2727 #define GT_FREQUENCY_MULTIPLIER 50
2728 #define GEN9_FREQ_SCALER 3
2729
2730 #include "i915_trace.h"
2731
2732 extern const struct drm_ioctl_desc i915_ioctls[];
2733 extern int i915_max_ioctl;
2734
2735 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2736 extern int i915_resume_switcheroo(struct drm_device *dev);
2737
2738 /* i915_dma.c */
2739 void __printf(3, 4)
2740 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2741 const char *fmt, ...);
2742
2743 #define i915_report_error(dev_priv, fmt, ...) \
2744 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2745
2746 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2747 extern int i915_driver_unload(struct drm_device *);
2748 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2749 extern void i915_driver_lastclose(struct drm_device * dev);
2750 extern void i915_driver_preclose(struct drm_device *dev,
2751 struct drm_file *file);
2752 extern void i915_driver_postclose(struct drm_device *dev,
2753 struct drm_file *file);
2754 #ifdef CONFIG_COMPAT
2755 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2756 unsigned long arg);
2757 #endif
2758 extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
2759 extern bool intel_has_gpu_reset(struct drm_device *dev);
2760 extern int i915_reset(struct drm_device *dev);
2761 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2762 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2763 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2764 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2765 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2766 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2767 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2768
2769 /* intel_hotplug.c */
2770 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2771 void intel_hpd_init(struct drm_i915_private *dev_priv);
2772 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2773 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2774 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2775
2776 /* i915_irq.c */
2777 void i915_queue_hangcheck(struct drm_device *dev);
2778 __printf(3, 4)
2779 void i915_handle_error(struct drm_device *dev, u32 engine_mask,
2780 const char *fmt, ...);
2781
2782 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2783 int intel_irq_install(struct drm_i915_private *dev_priv);
2784 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2785
2786 extern void intel_uncore_sanitize(struct drm_device *dev);
2787 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2788 bool restore_forcewake);
2789 extern void intel_uncore_init(struct drm_device *dev);
2790 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2791 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2792 extern void intel_uncore_fini(struct drm_device *dev);
2793 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2794 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2795 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2796 enum forcewake_domains domains);
2797 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2798 enum forcewake_domains domains);
2799 /* Like above but the caller must manage the uncore.lock itself.
2800 * Must be used with I915_READ_FW and friends.
2801 */
2802 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2803 enum forcewake_domains domains);
2804 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2805 enum forcewake_domains domains);
2806 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2807 static inline bool intel_vgpu_active(struct drm_device *dev)
2808 {
2809 return to_i915(dev)->vgpu.active;
2810 }
2811
2812 void
2813 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2814 u32 status_mask);
2815
2816 void
2817 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2818 u32 status_mask);
2819
2820 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2821 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2822 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2823 uint32_t mask,
2824 uint32_t bits);
2825 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2826 uint32_t interrupt_mask,
2827 uint32_t enabled_irq_mask);
2828 static inline void
2829 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2830 {
2831 ilk_update_display_irq(dev_priv, bits, bits);
2832 }
2833 static inline void
2834 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2835 {
2836 ilk_update_display_irq(dev_priv, bits, 0);
2837 }
2838 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2839 enum pipe pipe,
2840 uint32_t interrupt_mask,
2841 uint32_t enabled_irq_mask);
2842 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2843 enum pipe pipe, uint32_t bits)
2844 {
2845 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2846 }
2847 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2848 enum pipe pipe, uint32_t bits)
2849 {
2850 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2851 }
2852 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2853 uint32_t interrupt_mask,
2854 uint32_t enabled_irq_mask);
2855 static inline void
2856 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2857 {
2858 ibx_display_interrupt_update(dev_priv, bits, bits);
2859 }
2860 static inline void
2861 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2862 {
2863 ibx_display_interrupt_update(dev_priv, bits, 0);
2864 }
2865
2866
2867 /* i915_gem.c */
2868 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file_priv);
2870 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file_priv);
2872 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2873 struct drm_file *file_priv);
2874 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2875 struct drm_file *file_priv);
2876 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
2878 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
2880 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2881 struct drm_file *file_priv);
2882 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2883 struct drm_i915_gem_request *req);
2884 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2885 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2886 struct drm_i915_gem_execbuffer2 *args,
2887 struct list_head *vmas);
2888 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
2890 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
2892 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
2894 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file);
2896 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2897 struct drm_file *file);
2898 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2899 struct drm_file *file_priv);
2900 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2901 struct drm_file *file_priv);
2902 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2903 struct drm_file *file_priv);
2904 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2905 struct drm_file *file_priv);
2906 int i915_gem_init_userptr(struct drm_device *dev);
2907 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2908 struct drm_file *file);
2909 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2910 struct drm_file *file_priv);
2911 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2912 struct drm_file *file_priv);
2913 void i915_gem_load_init(struct drm_device *dev);
2914 void i915_gem_load_cleanup(struct drm_device *dev);
2915 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2916 void *i915_gem_object_alloc(struct drm_device *dev);
2917 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2918 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2919 const struct drm_i915_gem_object_ops *ops);
2920 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2921 size_t size);
2922 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2923 struct drm_device *dev, const void *data, size_t size);
2924 void i915_gem_free_object(struct drm_gem_object *obj);
2925 void i915_gem_vma_destroy(struct i915_vma *vma);
2926
2927 /* Flags used by pin/bind&friends. */
2928 #define PIN_MAPPABLE (1<<0)
2929 #define PIN_NONBLOCK (1<<1)
2930 #define PIN_GLOBAL (1<<2)
2931 #define PIN_OFFSET_BIAS (1<<3)
2932 #define PIN_USER (1<<4)
2933 #define PIN_UPDATE (1<<5)
2934 #define PIN_ZONE_4G (1<<6)
2935 #define PIN_HIGH (1<<7)
2936 #define PIN_OFFSET_FIXED (1<<8)
2937 #define PIN_OFFSET_MASK (~4095)
2938 int __must_check
2939 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2940 struct i915_address_space *vm,
2941 uint32_t alignment,
2942 uint64_t flags);
2943 int __must_check
2944 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2945 const struct i915_ggtt_view *view,
2946 uint32_t alignment,
2947 uint64_t flags);
2948
2949 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2950 u32 flags);
2951 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
2952 int __must_check i915_vma_unbind(struct i915_vma *vma);
2953 /*
2954 * BEWARE: Do not use the function below unless you can _absolutely_
2955 * _guarantee_ VMA in question is _not in use_ anywhere.
2956 */
2957 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
2958 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2959 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2960 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2961
2962 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2963 int *needs_clflush);
2964
2965 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2966
2967 static inline int __sg_page_count(struct scatterlist *sg)
2968 {
2969 return sg->length >> PAGE_SHIFT;
2970 }
2971
2972 struct page *
2973 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2974
2975 static inline struct page *
2976 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2977 {
2978 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2979 return NULL;
2980
2981 if (n < obj->get_page.last) {
2982 obj->get_page.sg = obj->pages->sgl;
2983 obj->get_page.last = 0;
2984 }
2985
2986 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2987 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2988 if (unlikely(sg_is_chain(obj->get_page.sg)))
2989 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2990 }
2991
2992 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2993 }
2994
2995 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2996 {
2997 BUG_ON(obj->pages == NULL);
2998 obj->pages_pin_count++;
2999 }
3000
3001 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3002 {
3003 BUG_ON(obj->pages_pin_count == 0);
3004 obj->pages_pin_count--;
3005 }
3006
3007 /**
3008 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3009 * @obj - the object to map into kernel address space
3010 *
3011 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3012 * pages and then returns a contiguous mapping of the backing storage into
3013 * the kernel address space.
3014 *
3015 * The caller must hold the struct_mutex.
3016 *
3017 * Returns the pointer through which to access the backing storage.
3018 */
3019 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3020
3021 /**
3022 * i915_gem_object_unpin_map - releases an earlier mapping
3023 * @obj - the object to unmap
3024 *
3025 * After pinning the object and mapping its pages, once you are finished
3026 * with your access, call i915_gem_object_unpin_map() to release the pin
3027 * upon the mapping. Once the pin count reaches zero, that mapping may be
3028 * removed.
3029 *
3030 * The caller must hold the struct_mutex.
3031 */
3032 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3033 {
3034 lockdep_assert_held(&obj->base.dev->struct_mutex);
3035 i915_gem_object_unpin_pages(obj);
3036 }
3037
3038 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3039 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3040 struct intel_engine_cs *to,
3041 struct drm_i915_gem_request **to_req);
3042 void i915_vma_move_to_active(struct i915_vma *vma,
3043 struct drm_i915_gem_request *req);
3044 int i915_gem_dumb_create(struct drm_file *file_priv,
3045 struct drm_device *dev,
3046 struct drm_mode_create_dumb *args);
3047 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3048 uint32_t handle, uint64_t *offset);
3049 /**
3050 * Returns true if seq1 is later than seq2.
3051 */
3052 static inline bool
3053 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3054 {
3055 return (int32_t)(seq1 - seq2) >= 0;
3056 }
3057
3058 static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3059 bool lazy_coherency)
3060 {
3061 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3062 req->engine->irq_seqno_barrier(req->engine);
3063 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3064 req->previous_seqno);
3065 }
3066
3067 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3068 bool lazy_coherency)
3069 {
3070 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3071 req->engine->irq_seqno_barrier(req->engine);
3072 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3073 req->seqno);
3074 }
3075
3076 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3077 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3078
3079 struct drm_i915_gem_request *
3080 i915_gem_find_active_request(struct intel_engine_cs *engine);
3081
3082 bool i915_gem_retire_requests(struct drm_device *dev);
3083 void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
3084 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
3085 bool interruptible);
3086
3087 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3088 {
3089 return unlikely(atomic_read(&error->reset_counter)
3090 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3091 }
3092
3093 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3094 {
3095 return atomic_read(&error->reset_counter) & I915_WEDGED;
3096 }
3097
3098 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3099 {
3100 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
3101 }
3102
3103 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3104 {
3105 return dev_priv->gpu_error.stop_rings == 0 ||
3106 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3107 }
3108
3109 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3110 {
3111 return dev_priv->gpu_error.stop_rings == 0 ||
3112 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3113 }
3114
3115 void i915_gem_reset(struct drm_device *dev);
3116 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3117 int __must_check i915_gem_init(struct drm_device *dev);
3118 int i915_gem_init_engines(struct drm_device *dev);
3119 int __must_check i915_gem_init_hw(struct drm_device *dev);
3120 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
3121 void i915_gem_init_swizzling(struct drm_device *dev);
3122 void i915_gem_cleanup_engines(struct drm_device *dev);
3123 int __must_check i915_gpu_idle(struct drm_device *dev);
3124 int __must_check i915_gem_suspend(struct drm_device *dev);
3125 void __i915_add_request(struct drm_i915_gem_request *req,
3126 struct drm_i915_gem_object *batch_obj,
3127 bool flush_caches);
3128 #define i915_add_request(req) \
3129 __i915_add_request(req, NULL, true)
3130 #define i915_add_request_no_flush(req) \
3131 __i915_add_request(req, NULL, false)
3132 int __i915_wait_request(struct drm_i915_gem_request *req,
3133 unsigned reset_counter,
3134 bool interruptible,
3135 s64 *timeout,
3136 struct intel_rps_client *rps);
3137 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
3138 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3139 int __must_check
3140 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3141 bool readonly);
3142 int __must_check
3143 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3144 bool write);
3145 int __must_check
3146 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3147 int __must_check
3148 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3149 u32 alignment,
3150 const struct i915_ggtt_view *view);
3151 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3152 const struct i915_ggtt_view *view);
3153 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3154 int align);
3155 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3156 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3157
3158 uint32_t
3159 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3160 uint32_t
3161 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3162 int tiling_mode, bool fenced);
3163
3164 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3165 enum i915_cache_level cache_level);
3166
3167 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3168 struct dma_buf *dma_buf);
3169
3170 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3171 struct drm_gem_object *gem_obj, int flags);
3172
3173 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3174 const struct i915_ggtt_view *view);
3175 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3176 struct i915_address_space *vm);
3177 static inline u64
3178 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3179 {
3180 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3181 }
3182
3183 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3184 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3185 const struct i915_ggtt_view *view);
3186 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3187 struct i915_address_space *vm);
3188
3189 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3190 struct i915_address_space *vm);
3191 struct i915_vma *
3192 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3193 struct i915_address_space *vm);
3194 struct i915_vma *
3195 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3196 const struct i915_ggtt_view *view);
3197
3198 struct i915_vma *
3199 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3200 struct i915_address_space *vm);
3201 struct i915_vma *
3202 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3203 const struct i915_ggtt_view *view);
3204
3205 static inline struct i915_vma *
3206 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3207 {
3208 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3209 }
3210 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3211
3212 /* Some GGTT VM helpers */
3213 static inline struct i915_hw_ppgtt *
3214 i915_vm_to_ppgtt(struct i915_address_space *vm)
3215 {
3216 return container_of(vm, struct i915_hw_ppgtt, base);
3217 }
3218
3219
3220 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3221 {
3222 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3223 }
3224
3225 static inline unsigned long
3226 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3227 {
3228 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3229 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3230
3231 return i915_gem_obj_size(obj, &ggtt->base);
3232 }
3233
3234 static inline int __must_check
3235 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3236 uint32_t alignment,
3237 unsigned flags)
3238 {
3239 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3240 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3241
3242 return i915_gem_object_pin(obj, &ggtt->base,
3243 alignment, flags | PIN_GLOBAL);
3244 }
3245
3246 static inline int
3247 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3248 {
3249 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3250 }
3251
3252 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3253 const struct i915_ggtt_view *view);
3254 static inline void
3255 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3256 {
3257 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3258 }
3259
3260 /* i915_gem_fence.c */
3261 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3262 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3263
3264 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3265 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3266
3267 void i915_gem_restore_fences(struct drm_device *dev);
3268
3269 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3270 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3271 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3272
3273 /* i915_gem_context.c */
3274 int __must_check i915_gem_context_init(struct drm_device *dev);
3275 void i915_gem_context_fini(struct drm_device *dev);
3276 void i915_gem_context_reset(struct drm_device *dev);
3277 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3278 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3279 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3280 int i915_switch_context(struct drm_i915_gem_request *req);
3281 struct intel_context *
3282 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3283 void i915_gem_context_free(struct kref *ctx_ref);
3284 struct drm_i915_gem_object *
3285 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3286 static inline void i915_gem_context_reference(struct intel_context *ctx)
3287 {
3288 kref_get(&ctx->ref);
3289 }
3290
3291 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3292 {
3293 kref_put(&ctx->ref, i915_gem_context_free);
3294 }
3295
3296 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3297 {
3298 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3299 }
3300
3301 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3302 struct drm_file *file);
3303 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3304 struct drm_file *file);
3305 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3306 struct drm_file *file_priv);
3307 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3308 struct drm_file *file_priv);
3309
3310 /* i915_gem_evict.c */
3311 int __must_check i915_gem_evict_something(struct drm_device *dev,
3312 struct i915_address_space *vm,
3313 int min_size,
3314 unsigned alignment,
3315 unsigned cache_level,
3316 unsigned long start,
3317 unsigned long end,
3318 unsigned flags);
3319 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3320 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3321
3322 /* belongs in i915_gem_gtt.h */
3323 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3324 {
3325 if (INTEL_INFO(dev)->gen < 6)
3326 intel_gtt_chipset_flush();
3327 }
3328
3329 /* i915_gem_stolen.c */
3330 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3331 struct drm_mm_node *node, u64 size,
3332 unsigned alignment);
3333 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3334 struct drm_mm_node *node, u64 size,
3335 unsigned alignment, u64 start,
3336 u64 end);
3337 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3338 struct drm_mm_node *node);
3339 int i915_gem_init_stolen(struct drm_device *dev);
3340 void i915_gem_cleanup_stolen(struct drm_device *dev);
3341 struct drm_i915_gem_object *
3342 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3343 struct drm_i915_gem_object *
3344 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3345 u32 stolen_offset,
3346 u32 gtt_offset,
3347 u32 size);
3348
3349 /* i915_gem_shrinker.c */
3350 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3351 unsigned long target,
3352 unsigned flags);
3353 #define I915_SHRINK_PURGEABLE 0x1
3354 #define I915_SHRINK_UNBOUND 0x2
3355 #define I915_SHRINK_BOUND 0x4
3356 #define I915_SHRINK_ACTIVE 0x8
3357 #define I915_SHRINK_VMAPS 0x10
3358 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3359 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3360 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3361
3362
3363 /* i915_gem_tiling.c */
3364 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3365 {
3366 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3367
3368 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3369 obj->tiling_mode != I915_TILING_NONE;
3370 }
3371
3372 /* i915_gem_debug.c */
3373 #if WATCH_LISTS
3374 int i915_verify_lists(struct drm_device *dev);
3375 #else
3376 #define i915_verify_lists(dev) 0
3377 #endif
3378
3379 /* i915_debugfs.c */
3380 int i915_debugfs_init(struct drm_minor *minor);
3381 void i915_debugfs_cleanup(struct drm_minor *minor);
3382 #ifdef CONFIG_DEBUG_FS
3383 int i915_debugfs_connector_add(struct drm_connector *connector);
3384 void intel_display_crc_init(struct drm_device *dev);
3385 #else
3386 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3387 { return 0; }
3388 static inline void intel_display_crc_init(struct drm_device *dev) {}
3389 #endif
3390
3391 /* i915_gpu_error.c */
3392 __printf(2, 3)
3393 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3394 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3395 const struct i915_error_state_file_priv *error);
3396 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3397 struct drm_i915_private *i915,
3398 size_t count, loff_t pos);
3399 static inline void i915_error_state_buf_release(
3400 struct drm_i915_error_state_buf *eb)
3401 {
3402 kfree(eb->buf);
3403 }
3404 void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
3405 const char *error_msg);
3406 void i915_error_state_get(struct drm_device *dev,
3407 struct i915_error_state_file_priv *error_priv);
3408 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3409 void i915_destroy_error_state(struct drm_device *dev);
3410
3411 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3412 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3413
3414 /* i915_cmd_parser.c */
3415 int i915_cmd_parser_get_version(void);
3416 int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3417 void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3418 bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3419 int i915_parse_cmds(struct intel_engine_cs *engine,
3420 struct drm_i915_gem_object *batch_obj,
3421 struct drm_i915_gem_object *shadow_batch_obj,
3422 u32 batch_start_offset,
3423 u32 batch_len,
3424 bool is_master);
3425
3426 /* i915_suspend.c */
3427 extern int i915_save_state(struct drm_device *dev);
3428 extern int i915_restore_state(struct drm_device *dev);
3429
3430 /* i915_sysfs.c */
3431 void i915_setup_sysfs(struct drm_device *dev_priv);
3432 void i915_teardown_sysfs(struct drm_device *dev_priv);
3433
3434 /* intel_i2c.c */
3435 extern int intel_setup_gmbus(struct drm_device *dev);
3436 extern void intel_teardown_gmbus(struct drm_device *dev);
3437 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3438 unsigned int pin);
3439
3440 extern struct i2c_adapter *
3441 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3442 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3443 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3444 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3445 {
3446 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3447 }
3448 extern void intel_i2c_reset(struct drm_device *dev);
3449
3450 /* intel_bios.c */
3451 int intel_bios_init(struct drm_i915_private *dev_priv);
3452 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3453 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3454 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3455 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3456 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3457 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3458 enum port port);
3459
3460 /* intel_opregion.c */
3461 #ifdef CONFIG_ACPI
3462 extern int intel_opregion_setup(struct drm_device *dev);
3463 extern void intel_opregion_init(struct drm_device *dev);
3464 extern void intel_opregion_fini(struct drm_device *dev);
3465 extern void intel_opregion_asle_intr(struct drm_device *dev);
3466 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3467 bool enable);
3468 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3469 pci_power_t state);
3470 extern int intel_opregion_get_panel_type(struct drm_device *dev);
3471 #else
3472 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3473 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3474 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3475 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3476 static inline int
3477 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3478 {
3479 return 0;
3480 }
3481 static inline int
3482 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3483 {
3484 return 0;
3485 }
3486 static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3487 {
3488 return -ENODEV;
3489 }
3490 #endif
3491
3492 /* intel_acpi.c */
3493 #ifdef CONFIG_ACPI
3494 extern void intel_register_dsm_handler(void);
3495 extern void intel_unregister_dsm_handler(void);
3496 #else
3497 static inline void intel_register_dsm_handler(void) { return; }
3498 static inline void intel_unregister_dsm_handler(void) { return; }
3499 #endif /* CONFIG_ACPI */
3500
3501 /* modesetting */
3502 extern void intel_modeset_init_hw(struct drm_device *dev);
3503 extern void intel_modeset_init(struct drm_device *dev);
3504 extern void intel_modeset_gem_init(struct drm_device *dev);
3505 extern void intel_modeset_cleanup(struct drm_device *dev);
3506 extern void intel_connector_unregister(struct intel_connector *);
3507 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3508 extern void intel_display_resume(struct drm_device *dev);
3509 extern void i915_redisable_vga(struct drm_device *dev);
3510 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3511 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3512 extern void intel_init_pch_refclk(struct drm_device *dev);
3513 extern void intel_set_rps(struct drm_device *dev, u8 val);
3514 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3515 bool enable);
3516 extern void intel_detect_pch(struct drm_device *dev);
3517 extern int intel_enable_rc6(const struct drm_device *dev);
3518
3519 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3520 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3521 struct drm_file *file);
3522 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3523 struct drm_file *file);
3524
3525 /* overlay */
3526 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3527 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3528 struct intel_overlay_error_state *error);
3529
3530 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3531 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3532 struct drm_device *dev,
3533 struct intel_display_error_state *error);
3534
3535 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3536 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3537
3538 /* intel_sideband.c */
3539 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3540 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3541 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3542 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3543 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3544 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3545 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3546 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3547 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3548 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3549 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3550 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3551 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3552 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3553 enum intel_sbi_destination destination);
3554 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3555 enum intel_sbi_destination destination);
3556 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3557 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3558
3559 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3560 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3561
3562 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3563 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3564
3565 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3566 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3567 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3568 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3569
3570 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3571 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3572 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3573 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3574
3575 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3576 * will be implemented using 2 32-bit writes in an arbitrary order with
3577 * an arbitrary delay between them. This can cause the hardware to
3578 * act upon the intermediate value, possibly leading to corruption and
3579 * machine death. You have been warned.
3580 */
3581 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3582 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3583
3584 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3585 u32 upper, lower, old_upper, loop = 0; \
3586 upper = I915_READ(upper_reg); \
3587 do { \
3588 old_upper = upper; \
3589 lower = I915_READ(lower_reg); \
3590 upper = I915_READ(upper_reg); \
3591 } while (upper != old_upper && loop++ < 2); \
3592 (u64)upper << 32 | lower; })
3593
3594 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3595 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3596
3597 #define __raw_read(x, s) \
3598 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3599 i915_reg_t reg) \
3600 { \
3601 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3602 }
3603
3604 #define __raw_write(x, s) \
3605 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3606 i915_reg_t reg, uint##x##_t val) \
3607 { \
3608 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3609 }
3610 __raw_read(8, b)
3611 __raw_read(16, w)
3612 __raw_read(32, l)
3613 __raw_read(64, q)
3614
3615 __raw_write(8, b)
3616 __raw_write(16, w)
3617 __raw_write(32, l)
3618 __raw_write(64, q)
3619
3620 #undef __raw_read
3621 #undef __raw_write
3622
3623 /* These are untraced mmio-accessors that are only valid to be used inside
3624 * criticial sections inside IRQ handlers where forcewake is explicitly
3625 * controlled.
3626 * Think twice, and think again, before using these.
3627 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3628 * intel_uncore_forcewake_irqunlock().
3629 */
3630 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3631 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3632 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3633
3634 /* "Broadcast RGB" property */
3635 #define INTEL_BROADCAST_RGB_AUTO 0
3636 #define INTEL_BROADCAST_RGB_FULL 1
3637 #define INTEL_BROADCAST_RGB_LIMITED 2
3638
3639 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3640 {
3641 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3642 return VLV_VGACNTRL;
3643 else if (INTEL_INFO(dev)->gen >= 5)
3644 return CPU_VGACNTRL;
3645 else
3646 return VGACNTRL;
3647 }
3648
3649 static inline void __user *to_user_ptr(u64 address)
3650 {
3651 return (void __user *)(uintptr_t)address;
3652 }
3653
3654 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3655 {
3656 unsigned long j = msecs_to_jiffies(m);
3657
3658 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3659 }
3660
3661 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3662 {
3663 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3664 }
3665
3666 static inline unsigned long
3667 timespec_to_jiffies_timeout(const struct timespec *value)
3668 {
3669 unsigned long j = timespec_to_jiffies(value);
3670
3671 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3672 }
3673
3674 /*
3675 * If you need to wait X milliseconds between events A and B, but event B
3676 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3677 * when event A happened, then just before event B you call this function and
3678 * pass the timestamp as the first argument, and X as the second argument.
3679 */
3680 static inline void
3681 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3682 {
3683 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3684
3685 /*
3686 * Don't re-read the value of "jiffies" every time since it may change
3687 * behind our back and break the math.
3688 */
3689 tmp_jiffies = jiffies;
3690 target_jiffies = timestamp_jiffies +
3691 msecs_to_jiffies_timeout(to_wait_ms);
3692
3693 if (time_after(target_jiffies, tmp_jiffies)) {
3694 remaining_jiffies = target_jiffies - tmp_jiffies;
3695 while (remaining_jiffies)
3696 remaining_jiffies =
3697 schedule_timeout_uninterruptible(remaining_jiffies);
3698 }
3699 }
3700
3701 static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
3702 struct drm_i915_gem_request *req)
3703 {
3704 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3705 i915_gem_request_assign(&engine->trace_irq_req, req);
3706 }
3707
3708 #endif
This page took 0.241798 seconds and 6 git commands to generate.