drm/i915: kill STANDARD/CURSOR plane screams
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/shmem_fs.h>
45
46 #include <drm/drmP.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50
51 #include "i915_params.h"
52 #include "i915_reg.h"
53
54 #include "intel_bios.h"
55 #include "intel_dpll_mgr.h"
56 #include "intel_guc.h"
57 #include "intel_lrc.h"
58 #include "intel_ringbuffer.h"
59
60 #include "i915_gem.h"
61 #include "i915_gem_gtt.h"
62 #include "i915_gem_render_state.h"
63
64 /* General customization:
65 */
66
67 #define DRIVER_NAME "i915"
68 #define DRIVER_DESC "Intel Graphics"
69 #define DRIVER_DATE "20160522"
70
71 #undef WARN_ON
72 /* Many gcc seem to no see through this and fall over :( */
73 #if 0
74 #define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79 #else
80 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
81 #endif
82
83 #undef WARN_ON_ONCE
84 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
85
86 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
88
89 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96 #define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
98 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
100 DRM_ERROR(format); \
101 unlikely(__ret_warn_on); \
102 })
103
104 #define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
106
107 bool __i915_inject_load_failure(const char *func, int line);
108 #define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
111 static inline const char *yesno(bool v)
112 {
113 return v ? "yes" : "no";
114 }
115
116 static inline const char *onoff(bool v)
117 {
118 return v ? "on" : "off";
119 }
120
121 enum pipe {
122 INVALID_PIPE = -1,
123 PIPE_A = 0,
124 PIPE_B,
125 PIPE_C,
126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
128 };
129 #define pipe_name(p) ((p) + 'A')
130
131 enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
135 TRANSCODER_EDP,
136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
138 I915_MAX_TRANSCODERS
139 };
140
141 static inline const char *transcoder_name(enum transcoder transcoder)
142 {
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
156 default:
157 return "<invalid>";
158 }
159 }
160
161 static inline bool transcoder_is_dsi(enum transcoder transcoder)
162 {
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164 }
165
166 /*
167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
171 */
172 enum plane {
173 PLANE_A = 0,
174 PLANE_B,
175 PLANE_C,
176 PLANE_CURSOR,
177 I915_MAX_PLANES,
178 };
179 #define plane_name(p) ((p) + 'A')
180
181 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
182
183 enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190 };
191 #define port_name(p) ((p) + 'A')
192
193 #define I915_NUM_PHYS_VLV 2
194
195 enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198 };
199
200 enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203 };
204
205 enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
215 POWER_DOMAIN_TRANSCODER_EDP,
216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
226 POWER_DOMAIN_VGA,
227 POWER_DOMAIN_AUDIO,
228 POWER_DOMAIN_PLLS,
229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
233 POWER_DOMAIN_GMBUS,
234 POWER_DOMAIN_MODESET,
235 POWER_DOMAIN_INIT,
236
237 POWER_DOMAIN_NUM,
238 };
239
240 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
243 #define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
246
247 enum hpd_pin {
248 HPD_NONE = 0,
249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
253 HPD_PORT_A,
254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
257 HPD_PORT_E,
258 HPD_NUM_PINS
259 };
260
261 #define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
264 struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292 };
293
294 #define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
300
301 #define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
303 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
306 #define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
310 #define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
314
315 #define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
319 #define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
322 #define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
327 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
328 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
329 base.head) \
330 for_each_if ((plane_mask) & \
331 (1 << drm_plane_index(&intel_plane->base)))
332
333 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
334 list_for_each_entry(intel_plane, \
335 &(dev)->mode_config.plane_list, \
336 base.head) \
337 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
338
339 #define for_each_intel_crtc(dev, intel_crtc) \
340 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
341
342 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
344 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
345
346 #define for_each_intel_encoder(dev, intel_encoder) \
347 list_for_each_entry(intel_encoder, \
348 &(dev)->mode_config.encoder_list, \
349 base.head)
350
351 #define for_each_intel_connector(dev, intel_connector) \
352 list_for_each_entry(intel_connector, \
353 &dev->mode_config.connector_list, \
354 base.head)
355
356 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
357 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
358 for_each_if ((intel_encoder)->base.crtc == (__crtc))
359
360 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
361 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
362 for_each_if ((intel_connector)->base.encoder == (__encoder))
363
364 #define for_each_power_domain(domain, mask) \
365 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
366 for_each_if ((1 << (domain)) & (mask))
367
368 struct drm_i915_private;
369 struct i915_mm_struct;
370 struct i915_mmu_object;
371
372 struct drm_i915_file_private {
373 struct drm_i915_private *dev_priv;
374 struct drm_file *file;
375
376 struct {
377 spinlock_t lock;
378 struct list_head request_list;
379 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
380 * chosen to prevent the CPU getting more than a frame ahead of the GPU
381 * (when using lax throttling for the frontbuffer). We also use it to
382 * offer free GPU waitboosts for severely congested workloads.
383 */
384 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
385 } mm;
386 struct idr context_idr;
387
388 struct intel_rps_client {
389 struct list_head link;
390 unsigned boosts;
391 } rps;
392
393 unsigned int bsd_ring;
394 };
395
396 /* Used by dp and fdi links */
397 struct intel_link_m_n {
398 uint32_t tu;
399 uint32_t gmch_m;
400 uint32_t gmch_n;
401 uint32_t link_m;
402 uint32_t link_n;
403 };
404
405 void intel_link_compute_m_n(int bpp, int nlanes,
406 int pixel_clock, int link_clock,
407 struct intel_link_m_n *m_n);
408
409 /* Interface history:
410 *
411 * 1.1: Original.
412 * 1.2: Add Power Management
413 * 1.3: Add vblank support
414 * 1.4: Fix cmdbuffer path, add heap destroy
415 * 1.5: Add vblank pipe configuration
416 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
417 * - Support vertical blank on secondary display pipe
418 */
419 #define DRIVER_MAJOR 1
420 #define DRIVER_MINOR 6
421 #define DRIVER_PATCHLEVEL 0
422
423 #define WATCH_LISTS 0
424
425 struct opregion_header;
426 struct opregion_acpi;
427 struct opregion_swsci;
428 struct opregion_asle;
429
430 struct intel_opregion {
431 struct opregion_header *header;
432 struct opregion_acpi *acpi;
433 struct opregion_swsci *swsci;
434 u32 swsci_gbda_sub_functions;
435 u32 swsci_sbcb_sub_functions;
436 struct opregion_asle *asle;
437 void *rvda;
438 const void *vbt;
439 u32 vbt_size;
440 u32 *lid_state;
441 struct work_struct asle_work;
442 };
443 #define OPREGION_SIZE (8*1024)
444
445 struct intel_overlay;
446 struct intel_overlay_error_state;
447
448 #define I915_FENCE_REG_NONE -1
449 #define I915_MAX_NUM_FENCES 32
450 /* 32 fences + sign bit for FENCE_REG_NONE */
451 #define I915_MAX_NUM_FENCE_BITS 6
452
453 struct drm_i915_fence_reg {
454 struct list_head lru_list;
455 struct drm_i915_gem_object *obj;
456 int pin_count;
457 };
458
459 struct sdvo_device_mapping {
460 u8 initialized;
461 u8 dvo_port;
462 u8 slave_addr;
463 u8 dvo_wiring;
464 u8 i2c_pin;
465 u8 ddc_pin;
466 };
467
468 struct intel_display_error_state;
469
470 struct drm_i915_error_state {
471 struct kref ref;
472 struct timeval time;
473
474 char error_msg[128];
475 int iommu;
476 u32 reset_count;
477 u32 suspend_count;
478
479 /* Generic register state */
480 u32 eir;
481 u32 pgtbl_er;
482 u32 ier;
483 u32 gtier[4];
484 u32 ccid;
485 u32 derrmr;
486 u32 forcewake;
487 u32 error; /* gen6+ */
488 u32 err_int; /* gen7 */
489 u32 fault_data0; /* gen8, gen9 */
490 u32 fault_data1; /* gen8, gen9 */
491 u32 done_reg;
492 u32 gac_eco;
493 u32 gam_ecochk;
494 u32 gab_ctl;
495 u32 gfx_mode;
496 u32 extra_instdone[I915_NUM_INSTDONE_REG];
497 u64 fence[I915_MAX_NUM_FENCES];
498 struct intel_overlay_error_state *overlay;
499 struct intel_display_error_state *display;
500 struct drm_i915_error_object *semaphore_obj;
501
502 struct drm_i915_error_ring {
503 bool valid;
504 /* Software tracked state */
505 bool waiting;
506 int hangcheck_score;
507 enum intel_ring_hangcheck_action hangcheck_action;
508 int num_requests;
509
510 /* our own tracking of ring head and tail */
511 u32 cpu_ring_head;
512 u32 cpu_ring_tail;
513
514 u32 last_seqno;
515 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
516
517 /* Register state */
518 u32 start;
519 u32 tail;
520 u32 head;
521 u32 ctl;
522 u32 hws;
523 u32 ipeir;
524 u32 ipehr;
525 u32 instdone;
526 u32 bbstate;
527 u32 instpm;
528 u32 instps;
529 u32 seqno;
530 u64 bbaddr;
531 u64 acthd;
532 u32 fault_reg;
533 u64 faddr;
534 u32 rc_psmi; /* sleep state */
535 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
536
537 struct drm_i915_error_object {
538 int page_count;
539 u64 gtt_offset;
540 u32 *pages[0];
541 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
542
543 struct drm_i915_error_object *wa_ctx;
544
545 struct drm_i915_error_request {
546 long jiffies;
547 u32 seqno;
548 u32 tail;
549 } *requests;
550
551 struct {
552 u32 gfx_mode;
553 union {
554 u64 pdp[4];
555 u32 pp_dir_base;
556 };
557 } vm_info;
558
559 pid_t pid;
560 char comm[TASK_COMM_LEN];
561 } ring[I915_NUM_ENGINES];
562
563 struct drm_i915_error_buffer {
564 u32 size;
565 u32 name;
566 u32 rseqno[I915_NUM_ENGINES], wseqno;
567 u64 gtt_offset;
568 u32 read_domains;
569 u32 write_domain;
570 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
571 s32 pinned:2;
572 u32 tiling:2;
573 u32 dirty:1;
574 u32 purgeable:1;
575 u32 userptr:1;
576 s32 ring:4;
577 u32 cache_level:3;
578 } **active_bo, **pinned_bo;
579
580 u32 *active_bo_count, *pinned_bo_count;
581 u32 vm_count;
582 };
583
584 struct intel_connector;
585 struct intel_encoder;
586 struct intel_crtc_state;
587 struct intel_initial_plane_config;
588 struct intel_crtc;
589 struct intel_limit;
590 struct dpll;
591
592 struct drm_i915_display_funcs {
593 int (*get_display_clock_speed)(struct drm_device *dev);
594 int (*get_fifo_size)(struct drm_device *dev, int plane);
595 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
596 int (*compute_intermediate_wm)(struct drm_device *dev,
597 struct intel_crtc *intel_crtc,
598 struct intel_crtc_state *newstate);
599 void (*initial_watermarks)(struct intel_crtc_state *cstate);
600 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
601 int (*compute_global_watermarks)(struct drm_atomic_state *state);
602 void (*update_wm)(struct drm_crtc *crtc);
603 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
604 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
605 /* Returns the active state of the crtc, and if the crtc is active,
606 * fills out the pipe-config with the hw state. */
607 bool (*get_pipe_config)(struct intel_crtc *,
608 struct intel_crtc_state *);
609 void (*get_initial_plane_config)(struct intel_crtc *,
610 struct intel_initial_plane_config *);
611 int (*crtc_compute_clock)(struct intel_crtc *crtc,
612 struct intel_crtc_state *crtc_state);
613 void (*crtc_enable)(struct drm_crtc *crtc);
614 void (*crtc_disable)(struct drm_crtc *crtc);
615 void (*audio_codec_enable)(struct drm_connector *connector,
616 struct intel_encoder *encoder,
617 const struct drm_display_mode *adjusted_mode);
618 void (*audio_codec_disable)(struct intel_encoder *encoder);
619 void (*fdi_link_train)(struct drm_crtc *crtc);
620 void (*init_clock_gating)(struct drm_device *dev);
621 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
622 struct drm_framebuffer *fb,
623 struct drm_i915_gem_object *obj,
624 struct drm_i915_gem_request *req,
625 uint32_t flags);
626 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
627 /* clock updates for mode set */
628 /* cursor updates */
629 /* render clock increase/decrease */
630 /* display clock increase/decrease */
631 /* pll clock increase/decrease */
632
633 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
634 void (*load_luts)(struct drm_crtc_state *crtc_state);
635 };
636
637 enum forcewake_domain_id {
638 FW_DOMAIN_ID_RENDER = 0,
639 FW_DOMAIN_ID_BLITTER,
640 FW_DOMAIN_ID_MEDIA,
641
642 FW_DOMAIN_ID_COUNT
643 };
644
645 enum forcewake_domains {
646 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
647 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
648 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
649 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
650 FORCEWAKE_BLITTER |
651 FORCEWAKE_MEDIA)
652 };
653
654 #define FW_REG_READ (1)
655 #define FW_REG_WRITE (2)
656
657 enum forcewake_domains
658 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
659 i915_reg_t reg, unsigned int op);
660
661 struct intel_uncore_funcs {
662 void (*force_wake_get)(struct drm_i915_private *dev_priv,
663 enum forcewake_domains domains);
664 void (*force_wake_put)(struct drm_i915_private *dev_priv,
665 enum forcewake_domains domains);
666
667 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
668 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
669 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
670 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
671
672 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
673 uint8_t val, bool trace);
674 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
675 uint16_t val, bool trace);
676 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
677 uint32_t val, bool trace);
678 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
679 uint64_t val, bool trace);
680 };
681
682 struct intel_uncore {
683 spinlock_t lock; /** lock is also taken in irq contexts. */
684
685 struct intel_uncore_funcs funcs;
686
687 unsigned fifo_count;
688 enum forcewake_domains fw_domains;
689
690 struct intel_uncore_forcewake_domain {
691 struct drm_i915_private *i915;
692 enum forcewake_domain_id id;
693 enum forcewake_domains mask;
694 unsigned wake_count;
695 struct hrtimer timer;
696 i915_reg_t reg_set;
697 u32 val_set;
698 u32 val_clear;
699 i915_reg_t reg_ack;
700 i915_reg_t reg_post;
701 u32 val_reset;
702 } fw_domain[FW_DOMAIN_ID_COUNT];
703
704 int unclaimed_mmio_check;
705 };
706
707 /* Iterate over initialised fw domains */
708 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
709 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
710 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
711 (domain__)++) \
712 for_each_if ((mask__) & (domain__)->mask)
713
714 #define for_each_fw_domain(domain__, dev_priv__) \
715 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
716
717 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
718 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
719 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
720
721 struct intel_csr {
722 struct work_struct work;
723 const char *fw_path;
724 uint32_t *dmc_payload;
725 uint32_t dmc_fw_size;
726 uint32_t version;
727 uint32_t mmio_count;
728 i915_reg_t mmioaddr[8];
729 uint32_t mmiodata[8];
730 uint32_t dc_state;
731 uint32_t allowed_dc_mask;
732 };
733
734 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
735 func(is_mobile) sep \
736 func(is_i85x) sep \
737 func(is_i915g) sep \
738 func(is_i945gm) sep \
739 func(is_g33) sep \
740 func(need_gfx_hws) sep \
741 func(is_g4x) sep \
742 func(is_pineview) sep \
743 func(is_broadwater) sep \
744 func(is_crestline) sep \
745 func(is_ivybridge) sep \
746 func(is_valleyview) sep \
747 func(is_cherryview) sep \
748 func(is_haswell) sep \
749 func(is_broadwell) sep \
750 func(is_skylake) sep \
751 func(is_broxton) sep \
752 func(is_kabylake) sep \
753 func(is_preliminary) sep \
754 func(has_fbc) sep \
755 func(has_pipe_cxsr) sep \
756 func(has_hotplug) sep \
757 func(cursor_needs_physical) sep \
758 func(has_overlay) sep \
759 func(overlay_needs_physical) sep \
760 func(supports_tv) sep \
761 func(has_llc) sep \
762 func(has_snoop) sep \
763 func(has_ddi) sep \
764 func(has_fpga_dbg)
765
766 #define DEFINE_FLAG(name) u8 name:1
767 #define SEP_SEMICOLON ;
768
769 struct intel_device_info {
770 u32 display_mmio_offset;
771 u16 device_id;
772 u8 num_pipes;
773 u8 num_sprites[I915_MAX_PIPES];
774 u8 gen;
775 u16 gen_mask;
776 u8 ring_mask; /* Rings supported by the HW */
777 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
778 /* Register offsets for the various display pipes and transcoders */
779 int pipe_offsets[I915_MAX_TRANSCODERS];
780 int trans_offsets[I915_MAX_TRANSCODERS];
781 int palette_offsets[I915_MAX_PIPES];
782 int cursor_offsets[I915_MAX_PIPES];
783
784 /* Slice/subslice/EU info */
785 u8 slice_total;
786 u8 subslice_total;
787 u8 subslice_per_slice;
788 u8 eu_total;
789 u8 eu_per_subslice;
790 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
791 u8 subslice_7eu[3];
792 u8 has_slice_pg:1;
793 u8 has_subslice_pg:1;
794 u8 has_eu_pg:1;
795
796 struct color_luts {
797 u16 degamma_lut_size;
798 u16 gamma_lut_size;
799 } color;
800 };
801
802 #undef DEFINE_FLAG
803 #undef SEP_SEMICOLON
804
805 enum i915_cache_level {
806 I915_CACHE_NONE = 0,
807 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
808 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
809 caches, eg sampler/render caches, and the
810 large Last-Level-Cache. LLC is coherent with
811 the CPU, but L3 is only visible to the GPU. */
812 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
813 };
814
815 struct i915_ctx_hang_stats {
816 /* This context had batch pending when hang was declared */
817 unsigned batch_pending;
818
819 /* This context had batch active when hang was declared */
820 unsigned batch_active;
821
822 /* Time when this context was last blamed for a GPU reset */
823 unsigned long guilty_ts;
824
825 /* If the contexts causes a second GPU hang within this time,
826 * it is permanently banned from submitting any more work.
827 */
828 unsigned long ban_period_seconds;
829
830 /* This context is banned to submit more work */
831 bool banned;
832 };
833
834 /* This must match up with the value previously used for execbuf2.rsvd1. */
835 #define DEFAULT_CONTEXT_HANDLE 0
836
837 /**
838 * struct i915_gem_context - as the name implies, represents a context.
839 * @ref: reference count.
840 * @user_handle: userspace tracking identity for this context.
841 * @remap_slice: l3 row remapping information.
842 * @flags: context specific flags:
843 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
844 * @file_priv: filp associated with this context (NULL for global default
845 * context).
846 * @hang_stats: information about the role of this context in possible GPU
847 * hangs.
848 * @ppgtt: virtual memory space used by this context.
849 * @legacy_hw_ctx: render context backing object and whether it is correctly
850 * initialized (legacy ring submission mechanism only).
851 * @link: link in the global list of contexts.
852 *
853 * Contexts are memory images used by the hardware to store copies of their
854 * internal state.
855 */
856 struct i915_gem_context {
857 struct kref ref;
858 struct drm_i915_private *i915;
859 struct drm_i915_file_private *file_priv;
860 struct i915_hw_ppgtt *ppgtt;
861
862 struct i915_ctx_hang_stats hang_stats;
863
864 /* Unique identifier for this context, used by the hw for tracking */
865 unsigned long flags;
866 unsigned hw_id;
867 u32 user_handle;
868 #define CONTEXT_NO_ZEROMAP (1<<0)
869
870 struct intel_context {
871 struct drm_i915_gem_object *state;
872 struct intel_ringbuffer *ringbuf;
873 struct i915_vma *lrc_vma;
874 uint32_t *lrc_reg_state;
875 u64 lrc_desc;
876 int pin_count;
877 bool initialised;
878 } engine[I915_NUM_ENGINES];
879
880 struct list_head link;
881
882 u8 remap_slice;
883 };
884
885 enum fb_op_origin {
886 ORIGIN_GTT,
887 ORIGIN_CPU,
888 ORIGIN_CS,
889 ORIGIN_FLIP,
890 ORIGIN_DIRTYFB,
891 };
892
893 struct intel_fbc {
894 /* This is always the inner lock when overlapping with struct_mutex and
895 * it's the outer lock when overlapping with stolen_lock. */
896 struct mutex lock;
897 unsigned threshold;
898 unsigned int possible_framebuffer_bits;
899 unsigned int busy_bits;
900 unsigned int visible_pipes_mask;
901 struct intel_crtc *crtc;
902
903 struct drm_mm_node compressed_fb;
904 struct drm_mm_node *compressed_llb;
905
906 bool false_color;
907
908 bool enabled;
909 bool active;
910
911 struct intel_fbc_state_cache {
912 struct {
913 unsigned int mode_flags;
914 uint32_t hsw_bdw_pixel_rate;
915 } crtc;
916
917 struct {
918 unsigned int rotation;
919 int src_w;
920 int src_h;
921 bool visible;
922 } plane;
923
924 struct {
925 u64 ilk_ggtt_offset;
926 uint32_t pixel_format;
927 unsigned int stride;
928 int fence_reg;
929 unsigned int tiling_mode;
930 } fb;
931 } state_cache;
932
933 struct intel_fbc_reg_params {
934 struct {
935 enum pipe pipe;
936 enum plane plane;
937 unsigned int fence_y_offset;
938 } crtc;
939
940 struct {
941 u64 ggtt_offset;
942 uint32_t pixel_format;
943 unsigned int stride;
944 int fence_reg;
945 } fb;
946
947 int cfb_size;
948 } params;
949
950 struct intel_fbc_work {
951 bool scheduled;
952 u32 scheduled_vblank;
953 struct work_struct work;
954 } work;
955
956 const char *no_fbc_reason;
957 };
958
959 /**
960 * HIGH_RR is the highest eDP panel refresh rate read from EDID
961 * LOW_RR is the lowest eDP panel refresh rate found from EDID
962 * parsing for same resolution.
963 */
964 enum drrs_refresh_rate_type {
965 DRRS_HIGH_RR,
966 DRRS_LOW_RR,
967 DRRS_MAX_RR, /* RR count */
968 };
969
970 enum drrs_support_type {
971 DRRS_NOT_SUPPORTED = 0,
972 STATIC_DRRS_SUPPORT = 1,
973 SEAMLESS_DRRS_SUPPORT = 2
974 };
975
976 struct intel_dp;
977 struct i915_drrs {
978 struct mutex mutex;
979 struct delayed_work work;
980 struct intel_dp *dp;
981 unsigned busy_frontbuffer_bits;
982 enum drrs_refresh_rate_type refresh_rate_type;
983 enum drrs_support_type type;
984 };
985
986 struct i915_psr {
987 struct mutex lock;
988 bool sink_support;
989 bool source_ok;
990 struct intel_dp *enabled;
991 bool active;
992 struct delayed_work work;
993 unsigned busy_frontbuffer_bits;
994 bool psr2_support;
995 bool aux_frame_sync;
996 bool link_standby;
997 };
998
999 enum intel_pch {
1000 PCH_NONE = 0, /* No PCH present */
1001 PCH_IBX, /* Ibexpeak PCH */
1002 PCH_CPT, /* Cougarpoint PCH */
1003 PCH_LPT, /* Lynxpoint PCH */
1004 PCH_SPT, /* Sunrisepoint PCH */
1005 PCH_NOP,
1006 };
1007
1008 enum intel_sbi_destination {
1009 SBI_ICLK,
1010 SBI_MPHY,
1011 };
1012
1013 #define QUIRK_PIPEA_FORCE (1<<0)
1014 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1015 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1016 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1017 #define QUIRK_PIPEB_FORCE (1<<4)
1018 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1019
1020 struct intel_fbdev;
1021 struct intel_fbc_work;
1022
1023 struct intel_gmbus {
1024 struct i2c_adapter adapter;
1025 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1026 u32 force_bit;
1027 u32 reg0;
1028 i915_reg_t gpio_reg;
1029 struct i2c_algo_bit_data bit_algo;
1030 struct drm_i915_private *dev_priv;
1031 };
1032
1033 struct i915_suspend_saved_registers {
1034 u32 saveDSPARB;
1035 u32 saveLVDS;
1036 u32 savePP_ON_DELAYS;
1037 u32 savePP_OFF_DELAYS;
1038 u32 savePP_ON;
1039 u32 savePP_OFF;
1040 u32 savePP_CONTROL;
1041 u32 savePP_DIVISOR;
1042 u32 saveFBC_CONTROL;
1043 u32 saveCACHE_MODE_0;
1044 u32 saveMI_ARB_STATE;
1045 u32 saveSWF0[16];
1046 u32 saveSWF1[16];
1047 u32 saveSWF3[3];
1048 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1049 u32 savePCH_PORT_HOTPLUG;
1050 u16 saveGCDGMBUS;
1051 };
1052
1053 struct vlv_s0ix_state {
1054 /* GAM */
1055 u32 wr_watermark;
1056 u32 gfx_prio_ctrl;
1057 u32 arb_mode;
1058 u32 gfx_pend_tlb0;
1059 u32 gfx_pend_tlb1;
1060 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1061 u32 media_max_req_count;
1062 u32 gfx_max_req_count;
1063 u32 render_hwsp;
1064 u32 ecochk;
1065 u32 bsd_hwsp;
1066 u32 blt_hwsp;
1067 u32 tlb_rd_addr;
1068
1069 /* MBC */
1070 u32 g3dctl;
1071 u32 gsckgctl;
1072 u32 mbctl;
1073
1074 /* GCP */
1075 u32 ucgctl1;
1076 u32 ucgctl3;
1077 u32 rcgctl1;
1078 u32 rcgctl2;
1079 u32 rstctl;
1080 u32 misccpctl;
1081
1082 /* GPM */
1083 u32 gfxpause;
1084 u32 rpdeuhwtc;
1085 u32 rpdeuc;
1086 u32 ecobus;
1087 u32 pwrdwnupctl;
1088 u32 rp_down_timeout;
1089 u32 rp_deucsw;
1090 u32 rcubmabdtmr;
1091 u32 rcedata;
1092 u32 spare2gh;
1093
1094 /* Display 1 CZ domain */
1095 u32 gt_imr;
1096 u32 gt_ier;
1097 u32 pm_imr;
1098 u32 pm_ier;
1099 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1100
1101 /* GT SA CZ domain */
1102 u32 tilectl;
1103 u32 gt_fifoctl;
1104 u32 gtlc_wake_ctrl;
1105 u32 gtlc_survive;
1106 u32 pmwgicz;
1107
1108 /* Display 2 CZ domain */
1109 u32 gu_ctl0;
1110 u32 gu_ctl1;
1111 u32 pcbr;
1112 u32 clock_gate_dis2;
1113 };
1114
1115 struct intel_rps_ei {
1116 u32 cz_clock;
1117 u32 render_c0;
1118 u32 media_c0;
1119 };
1120
1121 struct intel_gen6_power_mgmt {
1122 /*
1123 * work, interrupts_enabled and pm_iir are protected by
1124 * dev_priv->irq_lock
1125 */
1126 struct work_struct work;
1127 bool interrupts_enabled;
1128 u32 pm_iir;
1129
1130 /* Frequencies are stored in potentially platform dependent multiples.
1131 * In other words, *_freq needs to be multiplied by X to be interesting.
1132 * Soft limits are those which are used for the dynamic reclocking done
1133 * by the driver (raise frequencies under heavy loads, and lower for
1134 * lighter loads). Hard limits are those imposed by the hardware.
1135 *
1136 * A distinction is made for overclocking, which is never enabled by
1137 * default, and is considered to be above the hard limit if it's
1138 * possible at all.
1139 */
1140 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1141 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1142 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1143 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1144 u8 min_freq; /* AKA RPn. Minimum frequency */
1145 u8 idle_freq; /* Frequency to request when we are idle */
1146 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1147 u8 rp1_freq; /* "less than" RP0 power/freqency */
1148 u8 rp0_freq; /* Non-overclocked max frequency. */
1149 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1150
1151 u8 up_threshold; /* Current %busy required to uplock */
1152 u8 down_threshold; /* Current %busy required to downclock */
1153
1154 int last_adj;
1155 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1156
1157 spinlock_t client_lock;
1158 struct list_head clients;
1159 bool client_boost;
1160
1161 bool enabled;
1162 struct delayed_work delayed_resume_work;
1163 unsigned boosts;
1164
1165 struct intel_rps_client semaphores, mmioflips;
1166
1167 /* manual wa residency calculations */
1168 struct intel_rps_ei up_ei, down_ei;
1169
1170 /*
1171 * Protects RPS/RC6 register access and PCU communication.
1172 * Must be taken after struct_mutex if nested. Note that
1173 * this lock may be held for long periods of time when
1174 * talking to hw - so only take it when talking to hw!
1175 */
1176 struct mutex hw_lock;
1177 };
1178
1179 /* defined intel_pm.c */
1180 extern spinlock_t mchdev_lock;
1181
1182 struct intel_ilk_power_mgmt {
1183 u8 cur_delay;
1184 u8 min_delay;
1185 u8 max_delay;
1186 u8 fmax;
1187 u8 fstart;
1188
1189 u64 last_count1;
1190 unsigned long last_time1;
1191 unsigned long chipset_power;
1192 u64 last_count2;
1193 u64 last_time2;
1194 unsigned long gfx_power;
1195 u8 corr;
1196
1197 int c_m;
1198 int r_t;
1199 };
1200
1201 struct drm_i915_private;
1202 struct i915_power_well;
1203
1204 struct i915_power_well_ops {
1205 /*
1206 * Synchronize the well's hw state to match the current sw state, for
1207 * example enable/disable it based on the current refcount. Called
1208 * during driver init and resume time, possibly after first calling
1209 * the enable/disable handlers.
1210 */
1211 void (*sync_hw)(struct drm_i915_private *dev_priv,
1212 struct i915_power_well *power_well);
1213 /*
1214 * Enable the well and resources that depend on it (for example
1215 * interrupts located on the well). Called after the 0->1 refcount
1216 * transition.
1217 */
1218 void (*enable)(struct drm_i915_private *dev_priv,
1219 struct i915_power_well *power_well);
1220 /*
1221 * Disable the well and resources that depend on it. Called after
1222 * the 1->0 refcount transition.
1223 */
1224 void (*disable)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 /* Returns the hw enabled state. */
1227 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1228 struct i915_power_well *power_well);
1229 };
1230
1231 /* Power well structure for haswell */
1232 struct i915_power_well {
1233 const char *name;
1234 bool always_on;
1235 /* power well enable/disable usage count */
1236 int count;
1237 /* cached hw enabled state */
1238 bool hw_enabled;
1239 unsigned long domains;
1240 unsigned long data;
1241 const struct i915_power_well_ops *ops;
1242 };
1243
1244 struct i915_power_domains {
1245 /*
1246 * Power wells needed for initialization at driver init and suspend
1247 * time are on. They are kept on until after the first modeset.
1248 */
1249 bool init_power_on;
1250 bool initializing;
1251 int power_well_count;
1252
1253 struct mutex lock;
1254 int domain_use_count[POWER_DOMAIN_NUM];
1255 struct i915_power_well *power_wells;
1256 };
1257
1258 #define MAX_L3_SLICES 2
1259 struct intel_l3_parity {
1260 u32 *remap_info[MAX_L3_SLICES];
1261 struct work_struct error_work;
1262 int which_slice;
1263 };
1264
1265 struct i915_gem_mm {
1266 /** Memory allocator for GTT stolen memory */
1267 struct drm_mm stolen;
1268 /** Protects the usage of the GTT stolen memory allocator. This is
1269 * always the inner lock when overlapping with struct_mutex. */
1270 struct mutex stolen_lock;
1271
1272 /** List of all objects in gtt_space. Used to restore gtt
1273 * mappings on resume */
1274 struct list_head bound_list;
1275 /**
1276 * List of objects which are not bound to the GTT (thus
1277 * are idle and not used by the GPU) but still have
1278 * (presumably uncached) pages still attached.
1279 */
1280 struct list_head unbound_list;
1281
1282 /** Usable portion of the GTT for GEM */
1283 unsigned long stolen_base; /* limited to low memory (32-bit) */
1284
1285 /** PPGTT used for aliasing the PPGTT with the GTT */
1286 struct i915_hw_ppgtt *aliasing_ppgtt;
1287
1288 struct notifier_block oom_notifier;
1289 struct notifier_block vmap_notifier;
1290 struct shrinker shrinker;
1291 bool shrinker_no_lock_stealing;
1292
1293 /** LRU list of objects with fence regs on them. */
1294 struct list_head fence_list;
1295
1296 /**
1297 * We leave the user IRQ off as much as possible,
1298 * but this means that requests will finish and never
1299 * be retired once the system goes idle. Set a timer to
1300 * fire periodically while the ring is running. When it
1301 * fires, go retire requests.
1302 */
1303 struct delayed_work retire_work;
1304
1305 /**
1306 * When we detect an idle GPU, we want to turn on
1307 * powersaving features. So once we see that there
1308 * are no more requests outstanding and no more
1309 * arrive within a small period of time, we fire
1310 * off the idle_work.
1311 */
1312 struct delayed_work idle_work;
1313
1314 /**
1315 * Are we in a non-interruptible section of code like
1316 * modesetting?
1317 */
1318 bool interruptible;
1319
1320 /**
1321 * Is the GPU currently considered idle, or busy executing userspace
1322 * requests? Whilst idle, we attempt to power down the hardware and
1323 * display clocks. In order to reduce the effect on performance, there
1324 * is a slight delay before we do so.
1325 */
1326 bool busy;
1327
1328 /* the indicator for dispatch video commands on two BSD rings */
1329 unsigned int bsd_ring_dispatch_index;
1330
1331 /** Bit 6 swizzling required for X tiling */
1332 uint32_t bit_6_swizzle_x;
1333 /** Bit 6 swizzling required for Y tiling */
1334 uint32_t bit_6_swizzle_y;
1335
1336 /* accounting, useful for userland debugging */
1337 spinlock_t object_stat_lock;
1338 size_t object_memory;
1339 u32 object_count;
1340 };
1341
1342 struct drm_i915_error_state_buf {
1343 struct drm_i915_private *i915;
1344 unsigned bytes;
1345 unsigned size;
1346 int err;
1347 u8 *buf;
1348 loff_t start;
1349 loff_t pos;
1350 };
1351
1352 struct i915_error_state_file_priv {
1353 struct drm_device *dev;
1354 struct drm_i915_error_state *error;
1355 };
1356
1357 struct i915_gpu_error {
1358 /* For hangcheck timer */
1359 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1360 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1361 /* Hang gpu twice in this window and your context gets banned */
1362 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1363
1364 struct workqueue_struct *hangcheck_wq;
1365 struct delayed_work hangcheck_work;
1366
1367 /* For reset and error_state handling. */
1368 spinlock_t lock;
1369 /* Protected by the above dev->gpu_error.lock. */
1370 struct drm_i915_error_state *first_error;
1371
1372 unsigned long missed_irq_rings;
1373
1374 /**
1375 * State variable controlling the reset flow and count
1376 *
1377 * This is a counter which gets incremented when reset is triggered,
1378 * and again when reset has been handled. So odd values (lowest bit set)
1379 * means that reset is in progress and even values that
1380 * (reset_counter >> 1):th reset was successfully completed.
1381 *
1382 * If reset is not completed succesfully, the I915_WEDGE bit is
1383 * set meaning that hardware is terminally sour and there is no
1384 * recovery. All waiters on the reset_queue will be woken when
1385 * that happens.
1386 *
1387 * This counter is used by the wait_seqno code to notice that reset
1388 * event happened and it needs to restart the entire ioctl (since most
1389 * likely the seqno it waited for won't ever signal anytime soon).
1390 *
1391 * This is important for lock-free wait paths, where no contended lock
1392 * naturally enforces the correct ordering between the bail-out of the
1393 * waiter and the gpu reset work code.
1394 */
1395 atomic_t reset_counter;
1396
1397 #define I915_RESET_IN_PROGRESS_FLAG 1
1398 #define I915_WEDGED (1 << 31)
1399
1400 /**
1401 * Waitqueue to signal when the reset has completed. Used by clients
1402 * that wait for dev_priv->mm.wedged to settle.
1403 */
1404 wait_queue_head_t reset_queue;
1405
1406 /* Userspace knobs for gpu hang simulation;
1407 * combines both a ring mask, and extra flags
1408 */
1409 u32 stop_rings;
1410 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1411 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1412
1413 /* For missed irq/seqno simulation. */
1414 unsigned int test_irq_rings;
1415 };
1416
1417 enum modeset_restore {
1418 MODESET_ON_LID_OPEN,
1419 MODESET_DONE,
1420 MODESET_SUSPENDED,
1421 };
1422
1423 #define DP_AUX_A 0x40
1424 #define DP_AUX_B 0x10
1425 #define DP_AUX_C 0x20
1426 #define DP_AUX_D 0x30
1427
1428 #define DDC_PIN_B 0x05
1429 #define DDC_PIN_C 0x04
1430 #define DDC_PIN_D 0x06
1431
1432 struct ddi_vbt_port_info {
1433 /*
1434 * This is an index in the HDMI/DVI DDI buffer translation table.
1435 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1436 * populate this field.
1437 */
1438 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1439 uint8_t hdmi_level_shift;
1440
1441 uint8_t supports_dvi:1;
1442 uint8_t supports_hdmi:1;
1443 uint8_t supports_dp:1;
1444
1445 uint8_t alternate_aux_channel;
1446 uint8_t alternate_ddc_pin;
1447
1448 uint8_t dp_boost_level;
1449 uint8_t hdmi_boost_level;
1450 };
1451
1452 enum psr_lines_to_wait {
1453 PSR_0_LINES_TO_WAIT = 0,
1454 PSR_1_LINE_TO_WAIT,
1455 PSR_4_LINES_TO_WAIT,
1456 PSR_8_LINES_TO_WAIT
1457 };
1458
1459 struct intel_vbt_data {
1460 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1461 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1462
1463 /* Feature bits */
1464 unsigned int int_tv_support:1;
1465 unsigned int lvds_dither:1;
1466 unsigned int lvds_vbt:1;
1467 unsigned int int_crt_support:1;
1468 unsigned int lvds_use_ssc:1;
1469 unsigned int display_clock_mode:1;
1470 unsigned int fdi_rx_polarity_inverted:1;
1471 unsigned int panel_type:4;
1472 int lvds_ssc_freq;
1473 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1474
1475 enum drrs_support_type drrs_type;
1476
1477 struct {
1478 int rate;
1479 int lanes;
1480 int preemphasis;
1481 int vswing;
1482 bool low_vswing;
1483 bool initialized;
1484 bool support;
1485 int bpp;
1486 struct edp_power_seq pps;
1487 } edp;
1488
1489 struct {
1490 bool full_link;
1491 bool require_aux_wakeup;
1492 int idle_frames;
1493 enum psr_lines_to_wait lines_to_wait;
1494 int tp1_wakeup_time;
1495 int tp2_tp3_wakeup_time;
1496 } psr;
1497
1498 struct {
1499 u16 pwm_freq_hz;
1500 bool present;
1501 bool active_low_pwm;
1502 u8 min_brightness; /* min_brightness/255 of max */
1503 enum intel_backlight_type type;
1504 } backlight;
1505
1506 /* MIPI DSI */
1507 struct {
1508 u16 panel_id;
1509 struct mipi_config *config;
1510 struct mipi_pps_data *pps;
1511 u8 seq_version;
1512 u32 size;
1513 u8 *data;
1514 const u8 *sequence[MIPI_SEQ_MAX];
1515 } dsi;
1516
1517 int crt_ddc_pin;
1518
1519 int child_dev_num;
1520 union child_device_config *child_dev;
1521
1522 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1523 struct sdvo_device_mapping sdvo_mappings[2];
1524 };
1525
1526 enum intel_ddb_partitioning {
1527 INTEL_DDB_PART_1_2,
1528 INTEL_DDB_PART_5_6, /* IVB+ */
1529 };
1530
1531 struct intel_wm_level {
1532 bool enable;
1533 uint32_t pri_val;
1534 uint32_t spr_val;
1535 uint32_t cur_val;
1536 uint32_t fbc_val;
1537 };
1538
1539 struct ilk_wm_values {
1540 uint32_t wm_pipe[3];
1541 uint32_t wm_lp[3];
1542 uint32_t wm_lp_spr[3];
1543 uint32_t wm_linetime[3];
1544 bool enable_fbc_wm;
1545 enum intel_ddb_partitioning partitioning;
1546 };
1547
1548 struct vlv_pipe_wm {
1549 uint16_t primary;
1550 uint16_t sprite[2];
1551 uint8_t cursor;
1552 };
1553
1554 struct vlv_sr_wm {
1555 uint16_t plane;
1556 uint8_t cursor;
1557 };
1558
1559 struct vlv_wm_values {
1560 struct vlv_pipe_wm pipe[3];
1561 struct vlv_sr_wm sr;
1562 struct {
1563 uint8_t cursor;
1564 uint8_t sprite[2];
1565 uint8_t primary;
1566 } ddl[3];
1567 uint8_t level;
1568 bool cxsr;
1569 };
1570
1571 struct skl_ddb_entry {
1572 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1573 };
1574
1575 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1576 {
1577 return entry->end - entry->start;
1578 }
1579
1580 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1581 const struct skl_ddb_entry *e2)
1582 {
1583 if (e1->start == e2->start && e1->end == e2->end)
1584 return true;
1585
1586 return false;
1587 }
1588
1589 struct skl_ddb_allocation {
1590 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1591 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1592 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1593 };
1594
1595 struct skl_wm_values {
1596 unsigned dirty_pipes;
1597 struct skl_ddb_allocation ddb;
1598 uint32_t wm_linetime[I915_MAX_PIPES];
1599 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1600 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1601 };
1602
1603 struct skl_wm_level {
1604 bool plane_en[I915_MAX_PLANES];
1605 uint16_t plane_res_b[I915_MAX_PLANES];
1606 uint8_t plane_res_l[I915_MAX_PLANES];
1607 };
1608
1609 /*
1610 * This struct helps tracking the state needed for runtime PM, which puts the
1611 * device in PCI D3 state. Notice that when this happens, nothing on the
1612 * graphics device works, even register access, so we don't get interrupts nor
1613 * anything else.
1614 *
1615 * Every piece of our code that needs to actually touch the hardware needs to
1616 * either call intel_runtime_pm_get or call intel_display_power_get with the
1617 * appropriate power domain.
1618 *
1619 * Our driver uses the autosuspend delay feature, which means we'll only really
1620 * suspend if we stay with zero refcount for a certain amount of time. The
1621 * default value is currently very conservative (see intel_runtime_pm_enable), but
1622 * it can be changed with the standard runtime PM files from sysfs.
1623 *
1624 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1625 * goes back to false exactly before we reenable the IRQs. We use this variable
1626 * to check if someone is trying to enable/disable IRQs while they're supposed
1627 * to be disabled. This shouldn't happen and we'll print some error messages in
1628 * case it happens.
1629 *
1630 * For more, read the Documentation/power/runtime_pm.txt.
1631 */
1632 struct i915_runtime_pm {
1633 atomic_t wakeref_count;
1634 atomic_t atomic_seq;
1635 bool suspended;
1636 bool irqs_enabled;
1637 };
1638
1639 enum intel_pipe_crc_source {
1640 INTEL_PIPE_CRC_SOURCE_NONE,
1641 INTEL_PIPE_CRC_SOURCE_PLANE1,
1642 INTEL_PIPE_CRC_SOURCE_PLANE2,
1643 INTEL_PIPE_CRC_SOURCE_PF,
1644 INTEL_PIPE_CRC_SOURCE_PIPE,
1645 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1646 INTEL_PIPE_CRC_SOURCE_TV,
1647 INTEL_PIPE_CRC_SOURCE_DP_B,
1648 INTEL_PIPE_CRC_SOURCE_DP_C,
1649 INTEL_PIPE_CRC_SOURCE_DP_D,
1650 INTEL_PIPE_CRC_SOURCE_AUTO,
1651 INTEL_PIPE_CRC_SOURCE_MAX,
1652 };
1653
1654 struct intel_pipe_crc_entry {
1655 uint32_t frame;
1656 uint32_t crc[5];
1657 };
1658
1659 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1660 struct intel_pipe_crc {
1661 spinlock_t lock;
1662 bool opened; /* exclusive access to the result file */
1663 struct intel_pipe_crc_entry *entries;
1664 enum intel_pipe_crc_source source;
1665 int head, tail;
1666 wait_queue_head_t wq;
1667 };
1668
1669 struct i915_frontbuffer_tracking {
1670 struct mutex lock;
1671
1672 /*
1673 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1674 * scheduled flips.
1675 */
1676 unsigned busy_bits;
1677 unsigned flip_bits;
1678 };
1679
1680 struct i915_wa_reg {
1681 i915_reg_t addr;
1682 u32 value;
1683 /* bitmask representing WA bits */
1684 u32 mask;
1685 };
1686
1687 /*
1688 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1689 * allowing it for RCS as we don't foresee any requirement of having
1690 * a whitelist for other engines. When it is really required for
1691 * other engines then the limit need to be increased.
1692 */
1693 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1694
1695 struct i915_workarounds {
1696 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1697 u32 count;
1698 u32 hw_whitelist_count[I915_NUM_ENGINES];
1699 };
1700
1701 struct i915_virtual_gpu {
1702 bool active;
1703 };
1704
1705 struct i915_execbuffer_params {
1706 struct drm_device *dev;
1707 struct drm_file *file;
1708 uint32_t dispatch_flags;
1709 uint32_t args_batch_start_offset;
1710 uint64_t batch_obj_vm_offset;
1711 struct intel_engine_cs *engine;
1712 struct drm_i915_gem_object *batch_obj;
1713 struct i915_gem_context *ctx;
1714 struct drm_i915_gem_request *request;
1715 };
1716
1717 /* used in computing the new watermarks state */
1718 struct intel_wm_config {
1719 unsigned int num_pipes_active;
1720 bool sprites_enabled;
1721 bool sprites_scaled;
1722 };
1723
1724 struct drm_i915_private {
1725 struct drm_device *dev;
1726 struct kmem_cache *objects;
1727 struct kmem_cache *vmas;
1728 struct kmem_cache *requests;
1729
1730 const struct intel_device_info info;
1731
1732 int relative_constants_mode;
1733
1734 void __iomem *regs;
1735
1736 struct intel_uncore uncore;
1737
1738 struct i915_virtual_gpu vgpu;
1739
1740 struct intel_guc guc;
1741
1742 struct intel_csr csr;
1743
1744 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1745
1746 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1747 * controller on different i2c buses. */
1748 struct mutex gmbus_mutex;
1749
1750 /**
1751 * Base address of the gmbus and gpio block.
1752 */
1753 uint32_t gpio_mmio_base;
1754
1755 /* MMIO base address for MIPI regs */
1756 uint32_t mipi_mmio_base;
1757
1758 uint32_t psr_mmio_base;
1759
1760 wait_queue_head_t gmbus_wait_queue;
1761
1762 struct pci_dev *bridge_dev;
1763 struct i915_gem_context *kernel_context;
1764 struct intel_engine_cs engine[I915_NUM_ENGINES];
1765 struct drm_i915_gem_object *semaphore_obj;
1766 uint32_t last_seqno, next_seqno;
1767
1768 struct drm_dma_handle *status_page_dmah;
1769 struct resource mch_res;
1770
1771 /* protects the irq masks */
1772 spinlock_t irq_lock;
1773
1774 /* protects the mmio flip data */
1775 spinlock_t mmio_flip_lock;
1776
1777 bool display_irqs_enabled;
1778
1779 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1780 struct pm_qos_request pm_qos;
1781
1782 /* Sideband mailbox protection */
1783 struct mutex sb_lock;
1784
1785 /** Cached value of IMR to avoid reads in updating the bitfield */
1786 union {
1787 u32 irq_mask;
1788 u32 de_irq_mask[I915_MAX_PIPES];
1789 };
1790 u32 gt_irq_mask;
1791 u32 pm_irq_mask;
1792 u32 pm_rps_events;
1793 u32 pipestat_irq_mask[I915_MAX_PIPES];
1794
1795 struct i915_hotplug hotplug;
1796 struct intel_fbc fbc;
1797 struct i915_drrs drrs;
1798 struct intel_opregion opregion;
1799 struct intel_vbt_data vbt;
1800
1801 bool preserve_bios_swizzle;
1802
1803 /* overlay */
1804 struct intel_overlay *overlay;
1805
1806 /* backlight registers and fields in struct intel_panel */
1807 struct mutex backlight_lock;
1808
1809 /* LVDS info */
1810 bool no_aux_handshake;
1811
1812 /* protects panel power sequencer state */
1813 struct mutex pps_mutex;
1814
1815 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1816 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1817
1818 unsigned int fsb_freq, mem_freq, is_ddr3;
1819 unsigned int skl_preferred_vco_freq;
1820 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1821 unsigned int max_dotclk_freq;
1822 unsigned int rawclk_freq;
1823 unsigned int hpll_freq;
1824 unsigned int czclk_freq;
1825
1826 struct {
1827 unsigned int vco, ref;
1828 } cdclk_pll;
1829
1830 /**
1831 * wq - Driver workqueue for GEM.
1832 *
1833 * NOTE: Work items scheduled here are not allowed to grab any modeset
1834 * locks, for otherwise the flushing done in the pageflip code will
1835 * result in deadlocks.
1836 */
1837 struct workqueue_struct *wq;
1838
1839 /* Display functions */
1840 struct drm_i915_display_funcs display;
1841
1842 /* PCH chipset type */
1843 enum intel_pch pch_type;
1844 unsigned short pch_id;
1845
1846 unsigned long quirks;
1847
1848 enum modeset_restore modeset_restore;
1849 struct mutex modeset_restore_lock;
1850 struct drm_atomic_state *modeset_restore_state;
1851
1852 struct list_head vm_list; /* Global list of all address spaces */
1853 struct i915_ggtt ggtt; /* VM representing the global address space */
1854
1855 struct i915_gem_mm mm;
1856 DECLARE_HASHTABLE(mm_structs, 7);
1857 struct mutex mm_lock;
1858
1859 /* The hw wants to have a stable context identifier for the lifetime
1860 * of the context (for OA, PASID, faults, etc). This is limited
1861 * in execlists to 21 bits.
1862 */
1863 struct ida context_hw_ida;
1864 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1865
1866 /* Kernel Modesetting */
1867
1868 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1869 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1870 wait_queue_head_t pending_flip_queue;
1871
1872 #ifdef CONFIG_DEBUG_FS
1873 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1874 #endif
1875
1876 /* dpll and cdclk state is protected by connection_mutex */
1877 int num_shared_dpll;
1878 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1879 const struct intel_dpll_mgr *dpll_mgr;
1880
1881 /*
1882 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1883 * Must be global rather than per dpll, because on some platforms
1884 * plls share registers.
1885 */
1886 struct mutex dpll_lock;
1887
1888 unsigned int active_crtcs;
1889 unsigned int min_pixclk[I915_MAX_PIPES];
1890
1891 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1892
1893 struct i915_workarounds workarounds;
1894
1895 struct i915_frontbuffer_tracking fb_tracking;
1896
1897 u16 orig_clock;
1898
1899 bool mchbar_need_disable;
1900
1901 struct intel_l3_parity l3_parity;
1902
1903 /* Cannot be determined by PCIID. You must always read a register. */
1904 u32 edram_cap;
1905
1906 /* gen6+ rps state */
1907 struct intel_gen6_power_mgmt rps;
1908
1909 /* ilk-only ips/rps state. Everything in here is protected by the global
1910 * mchdev_lock in intel_pm.c */
1911 struct intel_ilk_power_mgmt ips;
1912
1913 struct i915_power_domains power_domains;
1914
1915 struct i915_psr psr;
1916
1917 struct i915_gpu_error gpu_error;
1918
1919 struct drm_i915_gem_object *vlv_pctx;
1920
1921 #ifdef CONFIG_DRM_FBDEV_EMULATION
1922 /* list of fbdev register on this device */
1923 struct intel_fbdev *fbdev;
1924 struct work_struct fbdev_suspend_work;
1925 #endif
1926
1927 struct drm_property *broadcast_rgb_property;
1928 struct drm_property *force_audio_property;
1929
1930 /* hda/i915 audio component */
1931 struct i915_audio_component *audio_component;
1932 bool audio_component_registered;
1933 /**
1934 * av_mutex - mutex for audio/video sync
1935 *
1936 */
1937 struct mutex av_mutex;
1938
1939 uint32_t hw_context_size;
1940 struct list_head context_list;
1941
1942 u32 fdi_rx_config;
1943
1944 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1945 u32 chv_phy_control;
1946 /*
1947 * Shadows for CHV DPLL_MD regs to keep the state
1948 * checker somewhat working in the presence hardware
1949 * crappiness (can't read out DPLL_MD for pipes B & C).
1950 */
1951 u32 chv_dpll_md[I915_MAX_PIPES];
1952 u32 bxt_phy_grc;
1953
1954 u32 suspend_count;
1955 bool suspended_to_idle;
1956 struct i915_suspend_saved_registers regfile;
1957 struct vlv_s0ix_state vlv_s0ix_state;
1958
1959 struct {
1960 /*
1961 * Raw watermark latency values:
1962 * in 0.1us units for WM0,
1963 * in 0.5us units for WM1+.
1964 */
1965 /* primary */
1966 uint16_t pri_latency[5];
1967 /* sprite */
1968 uint16_t spr_latency[5];
1969 /* cursor */
1970 uint16_t cur_latency[5];
1971 /*
1972 * Raw watermark memory latency values
1973 * for SKL for all 8 levels
1974 * in 1us units.
1975 */
1976 uint16_t skl_latency[8];
1977
1978 /*
1979 * The skl_wm_values structure is a bit too big for stack
1980 * allocation, so we keep the staging struct where we store
1981 * intermediate results here instead.
1982 */
1983 struct skl_wm_values skl_results;
1984
1985 /* current hardware state */
1986 union {
1987 struct ilk_wm_values hw;
1988 struct skl_wm_values skl_hw;
1989 struct vlv_wm_values vlv;
1990 };
1991
1992 uint8_t max_level;
1993
1994 /*
1995 * Should be held around atomic WM register writing; also
1996 * protects * intel_crtc->wm.active and
1997 * cstate->wm.need_postvbl_update.
1998 */
1999 struct mutex wm_mutex;
2000
2001 /*
2002 * Set during HW readout of watermarks/DDB. Some platforms
2003 * need to know when we're still using BIOS-provided values
2004 * (which we don't fully trust).
2005 */
2006 bool distrust_bios_wm;
2007 } wm;
2008
2009 struct i915_runtime_pm pm;
2010
2011 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2012 struct {
2013 int (*execbuf_submit)(struct i915_execbuffer_params *params,
2014 struct drm_i915_gem_execbuffer2 *args,
2015 struct list_head *vmas);
2016 int (*init_engines)(struct drm_device *dev);
2017 void (*cleanup_engine)(struct intel_engine_cs *engine);
2018 void (*stop_engine)(struct intel_engine_cs *engine);
2019 } gt;
2020
2021 /* perform PHY state sanity checks? */
2022 bool chv_phy_assert[2];
2023
2024 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2025
2026 /*
2027 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2028 * will be rejected. Instead look for a better place.
2029 */
2030 };
2031
2032 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2033 {
2034 return dev->dev_private;
2035 }
2036
2037 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2038 {
2039 return to_i915(dev_get_drvdata(dev));
2040 }
2041
2042 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2043 {
2044 return container_of(guc, struct drm_i915_private, guc);
2045 }
2046
2047 /* Simple iterator over all initialised engines */
2048 #define for_each_engine(engine__, dev_priv__) \
2049 for ((engine__) = &(dev_priv__)->engine[0]; \
2050 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2051 (engine__)++) \
2052 for_each_if (intel_engine_initialized(engine__))
2053
2054 /* Iterator with engine_id */
2055 #define for_each_engine_id(engine__, dev_priv__, id__) \
2056 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2057 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2058 (engine__)++) \
2059 for_each_if (((id__) = (engine__)->id, \
2060 intel_engine_initialized(engine__)))
2061
2062 /* Iterator over subset of engines selected by mask */
2063 #define for_each_engine_masked(engine__, dev_priv__, mask__) \
2064 for ((engine__) = &(dev_priv__)->engine[0]; \
2065 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2066 (engine__)++) \
2067 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2068 intel_engine_initialized(engine__))
2069
2070 enum hdmi_force_audio {
2071 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2072 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2073 HDMI_AUDIO_AUTO, /* trust EDID */
2074 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2075 };
2076
2077 #define I915_GTT_OFFSET_NONE ((u32)-1)
2078
2079 struct drm_i915_gem_object_ops {
2080 unsigned int flags;
2081 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2082
2083 /* Interface between the GEM object and its backing storage.
2084 * get_pages() is called once prior to the use of the associated set
2085 * of pages before to binding them into the GTT, and put_pages() is
2086 * called after we no longer need them. As we expect there to be
2087 * associated cost with migrating pages between the backing storage
2088 * and making them available for the GPU (e.g. clflush), we may hold
2089 * onto the pages after they are no longer referenced by the GPU
2090 * in case they may be used again shortly (for example migrating the
2091 * pages to a different memory domain within the GTT). put_pages()
2092 * will therefore most likely be called when the object itself is
2093 * being released or under memory pressure (where we attempt to
2094 * reap pages for the shrinker).
2095 */
2096 int (*get_pages)(struct drm_i915_gem_object *);
2097 void (*put_pages)(struct drm_i915_gem_object *);
2098
2099 int (*dmabuf_export)(struct drm_i915_gem_object *);
2100 void (*release)(struct drm_i915_gem_object *);
2101 };
2102
2103 /*
2104 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2105 * considered to be the frontbuffer for the given plane interface-wise. This
2106 * doesn't mean that the hw necessarily already scans it out, but that any
2107 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2108 *
2109 * We have one bit per pipe and per scanout plane type.
2110 */
2111 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2112 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2113 #define INTEL_FRONTBUFFER_BITS \
2114 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2115 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2116 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2117 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2118 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2119 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2120 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2121 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2122 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2123 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2124 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2125
2126 struct drm_i915_gem_object {
2127 struct drm_gem_object base;
2128
2129 const struct drm_i915_gem_object_ops *ops;
2130
2131 /** List of VMAs backed by this object */
2132 struct list_head vma_list;
2133
2134 /** Stolen memory for this object, instead of being backed by shmem. */
2135 struct drm_mm_node *stolen;
2136 struct list_head global_list;
2137
2138 struct list_head engine_list[I915_NUM_ENGINES];
2139 /** Used in execbuf to temporarily hold a ref */
2140 struct list_head obj_exec_link;
2141
2142 struct list_head batch_pool_link;
2143
2144 /**
2145 * This is set if the object is on the active lists (has pending
2146 * rendering and so a non-zero seqno), and is not set if it i s on
2147 * inactive (ready to be unbound) list.
2148 */
2149 unsigned int active:I915_NUM_ENGINES;
2150
2151 /**
2152 * This is set if the object has been written to since last bound
2153 * to the GTT
2154 */
2155 unsigned int dirty:1;
2156
2157 /**
2158 * Fence register bits (if any) for this object. Will be set
2159 * as needed when mapped into the GTT.
2160 * Protected by dev->struct_mutex.
2161 */
2162 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2163
2164 /**
2165 * Advice: are the backing pages purgeable?
2166 */
2167 unsigned int madv:2;
2168
2169 /**
2170 * Current tiling mode for the object.
2171 */
2172 unsigned int tiling_mode:2;
2173 /**
2174 * Whether the tiling parameters for the currently associated fence
2175 * register have changed. Note that for the purposes of tracking
2176 * tiling changes we also treat the unfenced register, the register
2177 * slot that the object occupies whilst it executes a fenced
2178 * command (such as BLT on gen2/3), as a "fence".
2179 */
2180 unsigned int fence_dirty:1;
2181
2182 /**
2183 * Is the object at the current location in the gtt mappable and
2184 * fenceable? Used to avoid costly recalculations.
2185 */
2186 unsigned int map_and_fenceable:1;
2187
2188 /**
2189 * Whether the current gtt mapping needs to be mappable (and isn't just
2190 * mappable by accident). Track pin and fault separate for a more
2191 * accurate mappable working set.
2192 */
2193 unsigned int fault_mappable:1;
2194
2195 /*
2196 * Is the object to be mapped as read-only to the GPU
2197 * Only honoured if hardware has relevant pte bit
2198 */
2199 unsigned long gt_ro:1;
2200 unsigned int cache_level:3;
2201 unsigned int cache_dirty:1;
2202
2203 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2204
2205 unsigned int pin_display;
2206
2207 struct sg_table *pages;
2208 int pages_pin_count;
2209 struct get_page {
2210 struct scatterlist *sg;
2211 int last;
2212 } get_page;
2213 void *mapping;
2214
2215 /** Breadcrumb of last rendering to the buffer.
2216 * There can only be one writer, but we allow for multiple readers.
2217 * If there is a writer that necessarily implies that all other
2218 * read requests are complete - but we may only be lazily clearing
2219 * the read requests. A read request is naturally the most recent
2220 * request on a ring, so we may have two different write and read
2221 * requests on one ring where the write request is older than the
2222 * read request. This allows for the CPU to read from an active
2223 * buffer by only waiting for the write to complete.
2224 * */
2225 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
2226 struct drm_i915_gem_request *last_write_req;
2227 /** Breadcrumb of last fenced GPU access to the buffer. */
2228 struct drm_i915_gem_request *last_fenced_req;
2229
2230 /** Current tiling stride for the object, if it's tiled. */
2231 uint32_t stride;
2232
2233 /** References from framebuffers, locks out tiling changes. */
2234 unsigned long framebuffer_references;
2235
2236 /** Record of address bit 17 of each page at last unbind. */
2237 unsigned long *bit_17;
2238
2239 union {
2240 /** for phy allocated objects */
2241 struct drm_dma_handle *phys_handle;
2242
2243 struct i915_gem_userptr {
2244 uintptr_t ptr;
2245 unsigned read_only :1;
2246 unsigned workers :4;
2247 #define I915_GEM_USERPTR_MAX_WORKERS 15
2248
2249 struct i915_mm_struct *mm;
2250 struct i915_mmu_object *mmu_object;
2251 struct work_struct *work;
2252 } userptr;
2253 };
2254 };
2255 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2256
2257 /*
2258 * Optimised SGL iterator for GEM objects
2259 */
2260 static __always_inline struct sgt_iter {
2261 struct scatterlist *sgp;
2262 union {
2263 unsigned long pfn;
2264 dma_addr_t dma;
2265 };
2266 unsigned int curr;
2267 unsigned int max;
2268 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2269 struct sgt_iter s = { .sgp = sgl };
2270
2271 if (s.sgp) {
2272 s.max = s.curr = s.sgp->offset;
2273 s.max += s.sgp->length;
2274 if (dma)
2275 s.dma = sg_dma_address(s.sgp);
2276 else
2277 s.pfn = page_to_pfn(sg_page(s.sgp));
2278 }
2279
2280 return s;
2281 }
2282
2283 /**
2284 * __sg_next - return the next scatterlist entry in a list
2285 * @sg: The current sg entry
2286 *
2287 * Description:
2288 * If the entry is the last, return NULL; otherwise, step to the next
2289 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2290 * otherwise just return the pointer to the current element.
2291 **/
2292 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2293 {
2294 #ifdef CONFIG_DEBUG_SG
2295 BUG_ON(sg->sg_magic != SG_MAGIC);
2296 #endif
2297 return sg_is_last(sg) ? NULL :
2298 likely(!sg_is_chain(++sg)) ? sg :
2299 sg_chain_ptr(sg);
2300 }
2301
2302 /**
2303 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2304 * @__dmap: DMA address (output)
2305 * @__iter: 'struct sgt_iter' (iterator state, internal)
2306 * @__sgt: sg_table to iterate over (input)
2307 */
2308 #define for_each_sgt_dma(__dmap, __iter, __sgt) \
2309 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2310 ((__dmap) = (__iter).dma + (__iter).curr); \
2311 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2312 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2313
2314 /**
2315 * for_each_sgt_page - iterate over the pages of the given sg_table
2316 * @__pp: page pointer (output)
2317 * @__iter: 'struct sgt_iter' (iterator state, internal)
2318 * @__sgt: sg_table to iterate over (input)
2319 */
2320 #define for_each_sgt_page(__pp, __iter, __sgt) \
2321 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2322 ((__pp) = (__iter).pfn == 0 ? NULL : \
2323 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2324 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2325 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2326
2327 /**
2328 * Request queue structure.
2329 *
2330 * The request queue allows us to note sequence numbers that have been emitted
2331 * and may be associated with active buffers to be retired.
2332 *
2333 * By keeping this list, we can avoid having to do questionable sequence
2334 * number comparisons on buffer last_read|write_seqno. It also allows an
2335 * emission time to be associated with the request for tracking how far ahead
2336 * of the GPU the submission is.
2337 *
2338 * The requests are reference counted, so upon creation they should have an
2339 * initial reference taken using kref_init
2340 */
2341 struct drm_i915_gem_request {
2342 struct kref ref;
2343
2344 /** On Which ring this request was generated */
2345 struct drm_i915_private *i915;
2346 struct intel_engine_cs *engine;
2347 unsigned reset_counter;
2348
2349 /** GEM sequence number associated with the previous request,
2350 * when the HWS breadcrumb is equal to this the GPU is processing
2351 * this request.
2352 */
2353 u32 previous_seqno;
2354
2355 /** GEM sequence number associated with this request,
2356 * when the HWS breadcrumb is equal or greater than this the GPU
2357 * has finished processing this request.
2358 */
2359 u32 seqno;
2360
2361 /** Position in the ringbuffer of the start of the request */
2362 u32 head;
2363
2364 /**
2365 * Position in the ringbuffer of the start of the postfix.
2366 * This is required to calculate the maximum available ringbuffer
2367 * space without overwriting the postfix.
2368 */
2369 u32 postfix;
2370
2371 /** Position in the ringbuffer of the end of the whole request */
2372 u32 tail;
2373
2374 /** Preallocate space in the ringbuffer for the emitting the request */
2375 u32 reserved_space;
2376
2377 /**
2378 * Context and ring buffer related to this request
2379 * Contexts are refcounted, so when this request is associated with a
2380 * context, we must increment the context's refcount, to guarantee that
2381 * it persists while any request is linked to it. Requests themselves
2382 * are also refcounted, so the request will only be freed when the last
2383 * reference to it is dismissed, and the code in
2384 * i915_gem_request_free() will then decrement the refcount on the
2385 * context.
2386 */
2387 struct i915_gem_context *ctx;
2388 struct intel_ringbuffer *ringbuf;
2389
2390 /**
2391 * Context related to the previous request.
2392 * As the contexts are accessed by the hardware until the switch is
2393 * completed to a new context, the hardware may still be writing
2394 * to the context object after the breadcrumb is visible. We must
2395 * not unpin/unbind/prune that object whilst still active and so
2396 * we keep the previous context pinned until the following (this)
2397 * request is retired.
2398 */
2399 struct i915_gem_context *previous_context;
2400
2401 /** Batch buffer related to this request if any (used for
2402 error state dump only) */
2403 struct drm_i915_gem_object *batch_obj;
2404
2405 /** Time at which this request was emitted, in jiffies. */
2406 unsigned long emitted_jiffies;
2407
2408 /** global list entry for this request */
2409 struct list_head list;
2410
2411 struct drm_i915_file_private *file_priv;
2412 /** file_priv list entry for this request */
2413 struct list_head client_list;
2414
2415 /** process identifier submitting this request */
2416 struct pid *pid;
2417
2418 /**
2419 * The ELSP only accepts two elements at a time, so we queue
2420 * context/tail pairs on a given queue (ring->execlist_queue) until the
2421 * hardware is available. The queue serves a double purpose: we also use
2422 * it to keep track of the up to 2 contexts currently in the hardware
2423 * (usually one in execution and the other queued up by the GPU): We
2424 * only remove elements from the head of the queue when the hardware
2425 * informs us that an element has been completed.
2426 *
2427 * All accesses to the queue are mediated by a spinlock
2428 * (ring->execlist_lock).
2429 */
2430
2431 /** Execlist link in the submission queue.*/
2432 struct list_head execlist_link;
2433
2434 /** Execlists no. of times this request has been sent to the ELSP */
2435 int elsp_submitted;
2436
2437 /** Execlists context hardware id. */
2438 unsigned ctx_hw_id;
2439 };
2440
2441 struct drm_i915_gem_request * __must_check
2442 i915_gem_request_alloc(struct intel_engine_cs *engine,
2443 struct i915_gem_context *ctx);
2444 void i915_gem_request_free(struct kref *req_ref);
2445 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2446 struct drm_file *file);
2447
2448 static inline uint32_t
2449 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2450 {
2451 return req ? req->seqno : 0;
2452 }
2453
2454 static inline struct intel_engine_cs *
2455 i915_gem_request_get_engine(struct drm_i915_gem_request *req)
2456 {
2457 return req ? req->engine : NULL;
2458 }
2459
2460 static inline struct drm_i915_gem_request *
2461 i915_gem_request_reference(struct drm_i915_gem_request *req)
2462 {
2463 if (req)
2464 kref_get(&req->ref);
2465 return req;
2466 }
2467
2468 static inline void
2469 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2470 {
2471 kref_put(&req->ref, i915_gem_request_free);
2472 }
2473
2474 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2475 struct drm_i915_gem_request *src)
2476 {
2477 if (src)
2478 i915_gem_request_reference(src);
2479
2480 if (*pdst)
2481 i915_gem_request_unreference(*pdst);
2482
2483 *pdst = src;
2484 }
2485
2486 /*
2487 * XXX: i915_gem_request_completed should be here but currently needs the
2488 * definition of i915_seqno_passed() which is below. It will be moved in
2489 * a later patch when the call to i915_seqno_passed() is obsoleted...
2490 */
2491
2492 /*
2493 * A command that requires special handling by the command parser.
2494 */
2495 struct drm_i915_cmd_descriptor {
2496 /*
2497 * Flags describing how the command parser processes the command.
2498 *
2499 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2500 * a length mask if not set
2501 * CMD_DESC_SKIP: The command is allowed but does not follow the
2502 * standard length encoding for the opcode range in
2503 * which it falls
2504 * CMD_DESC_REJECT: The command is never allowed
2505 * CMD_DESC_REGISTER: The command should be checked against the
2506 * register whitelist for the appropriate ring
2507 * CMD_DESC_MASTER: The command is allowed if the submitting process
2508 * is the DRM master
2509 */
2510 u32 flags;
2511 #define CMD_DESC_FIXED (1<<0)
2512 #define CMD_DESC_SKIP (1<<1)
2513 #define CMD_DESC_REJECT (1<<2)
2514 #define CMD_DESC_REGISTER (1<<3)
2515 #define CMD_DESC_BITMASK (1<<4)
2516 #define CMD_DESC_MASTER (1<<5)
2517
2518 /*
2519 * The command's unique identification bits and the bitmask to get them.
2520 * This isn't strictly the opcode field as defined in the spec and may
2521 * also include type, subtype, and/or subop fields.
2522 */
2523 struct {
2524 u32 value;
2525 u32 mask;
2526 } cmd;
2527
2528 /*
2529 * The command's length. The command is either fixed length (i.e. does
2530 * not include a length field) or has a length field mask. The flag
2531 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2532 * a length mask. All command entries in a command table must include
2533 * length information.
2534 */
2535 union {
2536 u32 fixed;
2537 u32 mask;
2538 } length;
2539
2540 /*
2541 * Describes where to find a register address in the command to check
2542 * against the ring's register whitelist. Only valid if flags has the
2543 * CMD_DESC_REGISTER bit set.
2544 *
2545 * A non-zero step value implies that the command may access multiple
2546 * registers in sequence (e.g. LRI), in that case step gives the
2547 * distance in dwords between individual offset fields.
2548 */
2549 struct {
2550 u32 offset;
2551 u32 mask;
2552 u32 step;
2553 } reg;
2554
2555 #define MAX_CMD_DESC_BITMASKS 3
2556 /*
2557 * Describes command checks where a particular dword is masked and
2558 * compared against an expected value. If the command does not match
2559 * the expected value, the parser rejects it. Only valid if flags has
2560 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2561 * are valid.
2562 *
2563 * If the check specifies a non-zero condition_mask then the parser
2564 * only performs the check when the bits specified by condition_mask
2565 * are non-zero.
2566 */
2567 struct {
2568 u32 offset;
2569 u32 mask;
2570 u32 expected;
2571 u32 condition_offset;
2572 u32 condition_mask;
2573 } bits[MAX_CMD_DESC_BITMASKS];
2574 };
2575
2576 /*
2577 * A table of commands requiring special handling by the command parser.
2578 *
2579 * Each ring has an array of tables. Each table consists of an array of command
2580 * descriptors, which must be sorted with command opcodes in ascending order.
2581 */
2582 struct drm_i915_cmd_table {
2583 const struct drm_i915_cmd_descriptor *table;
2584 int count;
2585 };
2586
2587 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2588 #define __I915__(p) ({ \
2589 struct drm_i915_private *__p; \
2590 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2591 __p = (struct drm_i915_private *)p; \
2592 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2593 __p = to_i915((struct drm_device *)p); \
2594 else \
2595 BUILD_BUG(); \
2596 __p; \
2597 })
2598 #define INTEL_INFO(p) (&__I915__(p)->info)
2599 #define INTEL_GEN(p) (INTEL_INFO(p)->gen)
2600 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2601
2602 #define REVID_FOREVER 0xff
2603 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2604
2605 #define GEN_FOREVER (0)
2606 /*
2607 * Returns true if Gen is in inclusive range [Start, End].
2608 *
2609 * Use GEN_FOREVER for unbound start and or end.
2610 */
2611 #define IS_GEN(p, s, e) ({ \
2612 unsigned int __s = (s), __e = (e); \
2613 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2614 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2615 if ((__s) != GEN_FOREVER) \
2616 __s = (s) - 1; \
2617 if ((__e) == GEN_FOREVER) \
2618 __e = BITS_PER_LONG - 1; \
2619 else \
2620 __e = (e) - 1; \
2621 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2622 })
2623
2624 /*
2625 * Return true if revision is in range [since,until] inclusive.
2626 *
2627 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2628 */
2629 #define IS_REVID(p, since, until) \
2630 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2631
2632 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2633 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2634 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2635 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2636 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2637 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2638 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2639 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2640 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2641 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2642 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2643 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2644 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2645 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2646 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2647 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2648 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2649 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2650 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2651 INTEL_DEVID(dev) == 0x0152 || \
2652 INTEL_DEVID(dev) == 0x015a)
2653 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2654 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2655 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2656 #define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
2657 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2658 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2659 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2660 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2661 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2662 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2663 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2664 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2665 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2666 (INTEL_DEVID(dev) & 0xf) == 0xe))
2667 /* ULX machines are also considered ULT. */
2668 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2669 (INTEL_DEVID(dev) & 0xf) == 0xe)
2670 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2671 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2672 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2673 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2674 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2675 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2676 /* ULX machines are also considered ULT. */
2677 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2678 INTEL_DEVID(dev) == 0x0A1E)
2679 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2680 INTEL_DEVID(dev) == 0x1913 || \
2681 INTEL_DEVID(dev) == 0x1916 || \
2682 INTEL_DEVID(dev) == 0x1921 || \
2683 INTEL_DEVID(dev) == 0x1926)
2684 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2685 INTEL_DEVID(dev) == 0x1915 || \
2686 INTEL_DEVID(dev) == 0x191E)
2687 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2688 INTEL_DEVID(dev) == 0x5913 || \
2689 INTEL_DEVID(dev) == 0x5916 || \
2690 INTEL_DEVID(dev) == 0x5921 || \
2691 INTEL_DEVID(dev) == 0x5926)
2692 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2693 INTEL_DEVID(dev) == 0x5915 || \
2694 INTEL_DEVID(dev) == 0x591E)
2695 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2696 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2697 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2698 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2699
2700 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2701
2702 #define SKL_REVID_A0 0x0
2703 #define SKL_REVID_B0 0x1
2704 #define SKL_REVID_C0 0x2
2705 #define SKL_REVID_D0 0x3
2706 #define SKL_REVID_E0 0x4
2707 #define SKL_REVID_F0 0x5
2708
2709 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2710
2711 #define BXT_REVID_A0 0x0
2712 #define BXT_REVID_A1 0x1
2713 #define BXT_REVID_B0 0x3
2714 #define BXT_REVID_C0 0x9
2715
2716 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2717
2718 /*
2719 * The genX designation typically refers to the render engine, so render
2720 * capability related checks should use IS_GEN, while display and other checks
2721 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2722 * chips, etc.).
2723 */
2724 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2725 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2726 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2727 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2728 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2729 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2730 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2731 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
2732
2733 #define RENDER_RING (1<<RCS)
2734 #define BSD_RING (1<<VCS)
2735 #define BLT_RING (1<<BCS)
2736 #define VEBOX_RING (1<<VECS)
2737 #define BSD2_RING (1<<VCS2)
2738 #define ALL_ENGINES (~0)
2739
2740 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2741 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2742 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2743 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2744 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2745 #define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
2746 #define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
2747 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2748 HAS_EDRAM(dev))
2749 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2750
2751 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2752 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2753 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2754 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2755 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2756
2757 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2758 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2759
2760 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2761 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2762
2763 /* WaRsDisableCoarsePowerGating:skl,bxt */
2764 #define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2765 IS_SKL_GT3(dev) || \
2766 IS_SKL_GT4(dev))
2767
2768 /*
2769 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2770 * even when in MSI mode. This results in spurious interrupt warnings if the
2771 * legacy irq no. is shared with another device. The kernel then disables that
2772 * interrupt source and so prevents the other device from working properly.
2773 */
2774 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2775 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2776
2777 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2778 * rows, which changed the alignment requirements and fence programming.
2779 */
2780 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2781 IS_I915GM(dev)))
2782 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2783 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2784
2785 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2786 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2787 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2788
2789 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2790
2791 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2792 INTEL_INFO(dev)->gen >= 9)
2793
2794 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2795 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2796 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2797 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2798 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2799 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2800 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2801 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2802 IS_KABYLAKE(dev) || IS_BROXTON(dev))
2803 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2804 #define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
2805
2806 #define HAS_CSR(dev) (IS_GEN9(dev))
2807
2808 /*
2809 * For now, anything with a GuC requires uCode loading, and then supports
2810 * command submission once loaded. But these are logically independent
2811 * properties, so we have separate macros to test them.
2812 */
2813 #define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2814 #define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2815 #define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
2816
2817 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2818 INTEL_INFO(dev)->gen >= 8)
2819
2820 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2821 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2822 !IS_BROXTON(dev))
2823
2824 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2825 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2826 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2827 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2828 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2829 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2830 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2831 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2832 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2833 #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
2834 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2835
2836 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2837 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2838 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2839 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2840 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2841 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2842 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2843 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2844 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2845
2846 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2847 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2848
2849 /* DPF == dynamic parity feature */
2850 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2851 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2852
2853 #define GT_FREQUENCY_MULTIPLIER 50
2854 #define GEN9_FREQ_SCALER 3
2855
2856 #include "i915_trace.h"
2857
2858 extern const struct drm_ioctl_desc i915_ioctls[];
2859 extern int i915_max_ioctl;
2860
2861 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2862 extern int i915_resume_switcheroo(struct drm_device *dev);
2863
2864 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2865 int enable_ppgtt);
2866
2867 /* i915_dma.c */
2868 void __printf(3, 4)
2869 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2870 const char *fmt, ...);
2871
2872 #define i915_report_error(dev_priv, fmt, ...) \
2873 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2874
2875 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2876 extern int i915_driver_unload(struct drm_device *);
2877 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2878 extern void i915_driver_lastclose(struct drm_device * dev);
2879 extern void i915_driver_preclose(struct drm_device *dev,
2880 struct drm_file *file);
2881 extern void i915_driver_postclose(struct drm_device *dev,
2882 struct drm_file *file);
2883 #ifdef CONFIG_COMPAT
2884 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2885 unsigned long arg);
2886 #endif
2887 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2888 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2889 extern int i915_reset(struct drm_i915_private *dev_priv);
2890 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2891 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2892 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2893 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2894 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2895 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2896 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2897
2898 /* intel_hotplug.c */
2899 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2900 u32 pin_mask, u32 long_mask);
2901 void intel_hpd_init(struct drm_i915_private *dev_priv);
2902 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2903 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2904 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2905
2906 /* i915_irq.c */
2907 void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
2908 __printf(3, 4)
2909 void i915_handle_error(struct drm_i915_private *dev_priv,
2910 u32 engine_mask,
2911 const char *fmt, ...);
2912
2913 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2914 int intel_irq_install(struct drm_i915_private *dev_priv);
2915 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2916
2917 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2918 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2919 bool restore_forcewake);
2920 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2921 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2922 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2923 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2924 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2925 bool restore);
2926 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2927 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2928 enum forcewake_domains domains);
2929 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2930 enum forcewake_domains domains);
2931 /* Like above but the caller must manage the uncore.lock itself.
2932 * Must be used with I915_READ_FW and friends.
2933 */
2934 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2935 enum forcewake_domains domains);
2936 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2937 enum forcewake_domains domains);
2938 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2939
2940 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2941 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2942 {
2943 return dev_priv->vgpu.active;
2944 }
2945
2946 void
2947 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2948 u32 status_mask);
2949
2950 void
2951 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2952 u32 status_mask);
2953
2954 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2955 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2956 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2957 uint32_t mask,
2958 uint32_t bits);
2959 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2960 uint32_t interrupt_mask,
2961 uint32_t enabled_irq_mask);
2962 static inline void
2963 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2964 {
2965 ilk_update_display_irq(dev_priv, bits, bits);
2966 }
2967 static inline void
2968 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2969 {
2970 ilk_update_display_irq(dev_priv, bits, 0);
2971 }
2972 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2973 enum pipe pipe,
2974 uint32_t interrupt_mask,
2975 uint32_t enabled_irq_mask);
2976 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2977 enum pipe pipe, uint32_t bits)
2978 {
2979 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2980 }
2981 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2982 enum pipe pipe, uint32_t bits)
2983 {
2984 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2985 }
2986 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2987 uint32_t interrupt_mask,
2988 uint32_t enabled_irq_mask);
2989 static inline void
2990 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2991 {
2992 ibx_display_interrupt_update(dev_priv, bits, bits);
2993 }
2994 static inline void
2995 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2996 {
2997 ibx_display_interrupt_update(dev_priv, bits, 0);
2998 }
2999
3000
3001 /* i915_gem.c */
3002 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3003 struct drm_file *file_priv);
3004 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3005 struct drm_file *file_priv);
3006 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3007 struct drm_file *file_priv);
3008 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3009 struct drm_file *file_priv);
3010 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3011 struct drm_file *file_priv);
3012 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3013 struct drm_file *file_priv);
3014 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3015 struct drm_file *file_priv);
3016 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
3017 struct drm_i915_gem_request *req);
3018 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
3019 struct drm_i915_gem_execbuffer2 *args,
3020 struct list_head *vmas);
3021 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3022 struct drm_file *file_priv);
3023 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3024 struct drm_file *file_priv);
3025 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3026 struct drm_file *file_priv);
3027 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file);
3029 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file);
3031 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file_priv);
3033 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
3035 int i915_gem_set_tiling(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
3037 int i915_gem_get_tiling(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3040 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3041 struct drm_file *file);
3042 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file_priv);
3044 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file_priv);
3046 void i915_gem_load_init(struct drm_device *dev);
3047 void i915_gem_load_cleanup(struct drm_device *dev);
3048 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3049 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3050
3051 void *i915_gem_object_alloc(struct drm_device *dev);
3052 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3053 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3054 const struct drm_i915_gem_object_ops *ops);
3055 struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
3056 size_t size);
3057 struct drm_i915_gem_object *i915_gem_object_create_from_data(
3058 struct drm_device *dev, const void *data, size_t size);
3059 void i915_gem_free_object(struct drm_gem_object *obj);
3060 void i915_gem_vma_destroy(struct i915_vma *vma);
3061
3062 /* Flags used by pin/bind&friends. */
3063 #define PIN_MAPPABLE (1<<0)
3064 #define PIN_NONBLOCK (1<<1)
3065 #define PIN_GLOBAL (1<<2)
3066 #define PIN_OFFSET_BIAS (1<<3)
3067 #define PIN_USER (1<<4)
3068 #define PIN_UPDATE (1<<5)
3069 #define PIN_ZONE_4G (1<<6)
3070 #define PIN_HIGH (1<<7)
3071 #define PIN_OFFSET_FIXED (1<<8)
3072 #define PIN_OFFSET_MASK (~4095)
3073 int __must_check
3074 i915_gem_object_pin(struct drm_i915_gem_object *obj,
3075 struct i915_address_space *vm,
3076 uint32_t alignment,
3077 uint64_t flags);
3078 int __must_check
3079 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3080 const struct i915_ggtt_view *view,
3081 uint32_t alignment,
3082 uint64_t flags);
3083
3084 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3085 u32 flags);
3086 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
3087 int __must_check i915_vma_unbind(struct i915_vma *vma);
3088 /*
3089 * BEWARE: Do not use the function below unless you can _absolutely_
3090 * _guarantee_ VMA in question is _not in use_ anywhere.
3091 */
3092 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
3093 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3094 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
3095 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3096
3097 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3098 int *needs_clflush);
3099
3100 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3101
3102 static inline int __sg_page_count(struct scatterlist *sg)
3103 {
3104 return sg->length >> PAGE_SHIFT;
3105 }
3106
3107 struct page *
3108 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3109
3110 static inline struct page *
3111 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3112 {
3113 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3114 return NULL;
3115
3116 if (n < obj->get_page.last) {
3117 obj->get_page.sg = obj->pages->sgl;
3118 obj->get_page.last = 0;
3119 }
3120
3121 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3122 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3123 if (unlikely(sg_is_chain(obj->get_page.sg)))
3124 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3125 }
3126
3127 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3128 }
3129
3130 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3131 {
3132 BUG_ON(obj->pages == NULL);
3133 obj->pages_pin_count++;
3134 }
3135
3136 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3137 {
3138 BUG_ON(obj->pages_pin_count == 0);
3139 obj->pages_pin_count--;
3140 }
3141
3142 /**
3143 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3144 * @obj - the object to map into kernel address space
3145 *
3146 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3147 * pages and then returns a contiguous mapping of the backing storage into
3148 * the kernel address space.
3149 *
3150 * The caller must hold the struct_mutex, and is responsible for calling
3151 * i915_gem_object_unpin_map() when the mapping is no longer required.
3152 *
3153 * Returns the pointer through which to access the mapped object, or an
3154 * ERR_PTR() on error.
3155 */
3156 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3157
3158 /**
3159 * i915_gem_object_unpin_map - releases an earlier mapping
3160 * @obj - the object to unmap
3161 *
3162 * After pinning the object and mapping its pages, once you are finished
3163 * with your access, call i915_gem_object_unpin_map() to release the pin
3164 * upon the mapping. Once the pin count reaches zero, that mapping may be
3165 * removed.
3166 *
3167 * The caller must hold the struct_mutex.
3168 */
3169 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3170 {
3171 lockdep_assert_held(&obj->base.dev->struct_mutex);
3172 i915_gem_object_unpin_pages(obj);
3173 }
3174
3175 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3176 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3177 struct intel_engine_cs *to,
3178 struct drm_i915_gem_request **to_req);
3179 void i915_vma_move_to_active(struct i915_vma *vma,
3180 struct drm_i915_gem_request *req);
3181 int i915_gem_dumb_create(struct drm_file *file_priv,
3182 struct drm_device *dev,
3183 struct drm_mode_create_dumb *args);
3184 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3185 uint32_t handle, uint64_t *offset);
3186
3187 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3188 struct drm_i915_gem_object *new,
3189 unsigned frontbuffer_bits);
3190
3191 /**
3192 * Returns true if seq1 is later than seq2.
3193 */
3194 static inline bool
3195 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3196 {
3197 return (int32_t)(seq1 - seq2) >= 0;
3198 }
3199
3200 static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3201 bool lazy_coherency)
3202 {
3203 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3204 req->engine->irq_seqno_barrier(req->engine);
3205 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3206 req->previous_seqno);
3207 }
3208
3209 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3210 bool lazy_coherency)
3211 {
3212 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3213 req->engine->irq_seqno_barrier(req->engine);
3214 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3215 req->seqno);
3216 }
3217
3218 int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
3219 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3220
3221 struct drm_i915_gem_request *
3222 i915_gem_find_active_request(struct intel_engine_cs *engine);
3223
3224 bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3225 void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
3226
3227 static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3228 {
3229 return atomic_read(&error->reset_counter);
3230 }
3231
3232 static inline bool __i915_reset_in_progress(u32 reset)
3233 {
3234 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3235 }
3236
3237 static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3238 {
3239 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3240 }
3241
3242 static inline bool __i915_terminally_wedged(u32 reset)
3243 {
3244 return unlikely(reset & I915_WEDGED);
3245 }
3246
3247 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3248 {
3249 return __i915_reset_in_progress(i915_reset_counter(error));
3250 }
3251
3252 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3253 {
3254 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
3255 }
3256
3257 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3258 {
3259 return __i915_terminally_wedged(i915_reset_counter(error));
3260 }
3261
3262 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3263 {
3264 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
3265 }
3266
3267 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3268 {
3269 return dev_priv->gpu_error.stop_rings == 0 ||
3270 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3271 }
3272
3273 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3274 {
3275 return dev_priv->gpu_error.stop_rings == 0 ||
3276 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3277 }
3278
3279 void i915_gem_reset(struct drm_device *dev);
3280 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3281 int __must_check i915_gem_init(struct drm_device *dev);
3282 int i915_gem_init_engines(struct drm_device *dev);
3283 int __must_check i915_gem_init_hw(struct drm_device *dev);
3284 void i915_gem_init_swizzling(struct drm_device *dev);
3285 void i915_gem_cleanup_engines(struct drm_device *dev);
3286 int __must_check i915_gpu_idle(struct drm_device *dev);
3287 int __must_check i915_gem_suspend(struct drm_device *dev);
3288 void __i915_add_request(struct drm_i915_gem_request *req,
3289 struct drm_i915_gem_object *batch_obj,
3290 bool flush_caches);
3291 #define i915_add_request(req) \
3292 __i915_add_request(req, NULL, true)
3293 #define i915_add_request_no_flush(req) \
3294 __i915_add_request(req, NULL, false)
3295 int __i915_wait_request(struct drm_i915_gem_request *req,
3296 bool interruptible,
3297 s64 *timeout,
3298 struct intel_rps_client *rps);
3299 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
3300 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3301 int __must_check
3302 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3303 bool readonly);
3304 int __must_check
3305 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3306 bool write);
3307 int __must_check
3308 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3309 int __must_check
3310 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3311 u32 alignment,
3312 const struct i915_ggtt_view *view);
3313 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3314 const struct i915_ggtt_view *view);
3315 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3316 int align);
3317 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3318 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3319
3320 uint32_t
3321 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3322 uint32_t
3323 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3324 int tiling_mode, bool fenced);
3325
3326 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3327 enum i915_cache_level cache_level);
3328
3329 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3330 struct dma_buf *dma_buf);
3331
3332 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3333 struct drm_gem_object *gem_obj, int flags);
3334
3335 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3336 const struct i915_ggtt_view *view);
3337 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3338 struct i915_address_space *vm);
3339 static inline u64
3340 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3341 {
3342 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3343 }
3344
3345 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3346 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3347 const struct i915_ggtt_view *view);
3348 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3349 struct i915_address_space *vm);
3350
3351 struct i915_vma *
3352 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3353 struct i915_address_space *vm);
3354 struct i915_vma *
3355 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3356 const struct i915_ggtt_view *view);
3357
3358 struct i915_vma *
3359 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3360 struct i915_address_space *vm);
3361 struct i915_vma *
3362 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3363 const struct i915_ggtt_view *view);
3364
3365 static inline struct i915_vma *
3366 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3367 {
3368 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3369 }
3370 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3371
3372 /* Some GGTT VM helpers */
3373 static inline struct i915_hw_ppgtt *
3374 i915_vm_to_ppgtt(struct i915_address_space *vm)
3375 {
3376 return container_of(vm, struct i915_hw_ppgtt, base);
3377 }
3378
3379
3380 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3381 {
3382 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3383 }
3384
3385 unsigned long
3386 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
3387
3388 static inline int __must_check
3389 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3390 uint32_t alignment,
3391 unsigned flags)
3392 {
3393 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3394 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3395
3396 return i915_gem_object_pin(obj, &ggtt->base,
3397 alignment, flags | PIN_GLOBAL);
3398 }
3399
3400 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3401 const struct i915_ggtt_view *view);
3402 static inline void
3403 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3404 {
3405 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3406 }
3407
3408 /* i915_gem_fence.c */
3409 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3410 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3411
3412 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3413 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3414
3415 void i915_gem_restore_fences(struct drm_device *dev);
3416
3417 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3418 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3419 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3420
3421 /* i915_gem_context.c */
3422 int __must_check i915_gem_context_init(struct drm_device *dev);
3423 void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3424 void i915_gem_context_fini(struct drm_device *dev);
3425 void i915_gem_context_reset(struct drm_device *dev);
3426 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3427 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3428 int i915_switch_context(struct drm_i915_gem_request *req);
3429 void i915_gem_context_free(struct kref *ctx_ref);
3430 struct drm_i915_gem_object *
3431 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3432
3433 static inline struct i915_gem_context *
3434 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3435 {
3436 struct i915_gem_context *ctx;
3437
3438 lockdep_assert_held(&file_priv->dev_priv->dev->struct_mutex);
3439
3440 ctx = idr_find(&file_priv->context_idr, id);
3441 if (!ctx)
3442 return ERR_PTR(-ENOENT);
3443
3444 return ctx;
3445 }
3446
3447 static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
3448 {
3449 kref_get(&ctx->ref);
3450 }
3451
3452 static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
3453 {
3454 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
3455 kref_put(&ctx->ref, i915_gem_context_free);
3456 }
3457
3458 static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3459 {
3460 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3461 }
3462
3463 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3464 struct drm_file *file);
3465 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file);
3467 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file_priv);
3469 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3470 struct drm_file *file_priv);
3471 int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3472 struct drm_file *file);
3473
3474 /* i915_gem_evict.c */
3475 int __must_check i915_gem_evict_something(struct drm_device *dev,
3476 struct i915_address_space *vm,
3477 int min_size,
3478 unsigned alignment,
3479 unsigned cache_level,
3480 unsigned long start,
3481 unsigned long end,
3482 unsigned flags);
3483 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3484 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3485
3486 /* belongs in i915_gem_gtt.h */
3487 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3488 {
3489 if (INTEL_GEN(dev_priv) < 6)
3490 intel_gtt_chipset_flush();
3491 }
3492
3493 /* i915_gem_stolen.c */
3494 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3495 struct drm_mm_node *node, u64 size,
3496 unsigned alignment);
3497 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3498 struct drm_mm_node *node, u64 size,
3499 unsigned alignment, u64 start,
3500 u64 end);
3501 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3502 struct drm_mm_node *node);
3503 int i915_gem_init_stolen(struct drm_device *dev);
3504 void i915_gem_cleanup_stolen(struct drm_device *dev);
3505 struct drm_i915_gem_object *
3506 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3507 struct drm_i915_gem_object *
3508 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3509 u32 stolen_offset,
3510 u32 gtt_offset,
3511 u32 size);
3512
3513 /* i915_gem_shrinker.c */
3514 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3515 unsigned long target,
3516 unsigned flags);
3517 #define I915_SHRINK_PURGEABLE 0x1
3518 #define I915_SHRINK_UNBOUND 0x2
3519 #define I915_SHRINK_BOUND 0x4
3520 #define I915_SHRINK_ACTIVE 0x8
3521 #define I915_SHRINK_VMAPS 0x10
3522 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3523 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3524 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3525
3526
3527 /* i915_gem_tiling.c */
3528 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3529 {
3530 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3531
3532 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3533 obj->tiling_mode != I915_TILING_NONE;
3534 }
3535
3536 /* i915_gem_debug.c */
3537 #if WATCH_LISTS
3538 int i915_verify_lists(struct drm_device *dev);
3539 #else
3540 #define i915_verify_lists(dev) 0
3541 #endif
3542
3543 /* i915_debugfs.c */
3544 int i915_debugfs_init(struct drm_minor *minor);
3545 void i915_debugfs_cleanup(struct drm_minor *minor);
3546 #ifdef CONFIG_DEBUG_FS
3547 int i915_debugfs_connector_add(struct drm_connector *connector);
3548 void intel_display_crc_init(struct drm_device *dev);
3549 #else
3550 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3551 { return 0; }
3552 static inline void intel_display_crc_init(struct drm_device *dev) {}
3553 #endif
3554
3555 /* i915_gpu_error.c */
3556 __printf(2, 3)
3557 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3558 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3559 const struct i915_error_state_file_priv *error);
3560 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3561 struct drm_i915_private *i915,
3562 size_t count, loff_t pos);
3563 static inline void i915_error_state_buf_release(
3564 struct drm_i915_error_state_buf *eb)
3565 {
3566 kfree(eb->buf);
3567 }
3568 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3569 u32 engine_mask,
3570 const char *error_msg);
3571 void i915_error_state_get(struct drm_device *dev,
3572 struct i915_error_state_file_priv *error_priv);
3573 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3574 void i915_destroy_error_state(struct drm_device *dev);
3575
3576 void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
3577 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3578
3579 /* i915_cmd_parser.c */
3580 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3581 int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3582 void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3583 bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3584 int i915_parse_cmds(struct intel_engine_cs *engine,
3585 struct drm_i915_gem_object *batch_obj,
3586 struct drm_i915_gem_object *shadow_batch_obj,
3587 u32 batch_start_offset,
3588 u32 batch_len,
3589 bool is_master);
3590
3591 /* i915_suspend.c */
3592 extern int i915_save_state(struct drm_device *dev);
3593 extern int i915_restore_state(struct drm_device *dev);
3594
3595 /* i915_sysfs.c */
3596 void i915_setup_sysfs(struct drm_device *dev_priv);
3597 void i915_teardown_sysfs(struct drm_device *dev_priv);
3598
3599 /* intel_i2c.c */
3600 extern int intel_setup_gmbus(struct drm_device *dev);
3601 extern void intel_teardown_gmbus(struct drm_device *dev);
3602 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3603 unsigned int pin);
3604
3605 extern struct i2c_adapter *
3606 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3607 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3608 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3609 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3610 {
3611 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3612 }
3613 extern void intel_i2c_reset(struct drm_device *dev);
3614
3615 /* intel_bios.c */
3616 int intel_bios_init(struct drm_i915_private *dev_priv);
3617 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3618 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3619 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3620 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3621 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3622 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3623 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3624 enum port port);
3625
3626 /* intel_opregion.c */
3627 #ifdef CONFIG_ACPI
3628 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3629 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3630 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3631 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3632 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3633 bool enable);
3634 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3635 pci_power_t state);
3636 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3637 #else
3638 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3639 static inline void intel_opregion_init(struct drm_i915_private *dev) { }
3640 static inline void intel_opregion_fini(struct drm_i915_private *dev) { }
3641 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3642 {
3643 }
3644 static inline int
3645 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3646 {
3647 return 0;
3648 }
3649 static inline int
3650 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3651 {
3652 return 0;
3653 }
3654 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3655 {
3656 return -ENODEV;
3657 }
3658 #endif
3659
3660 /* intel_acpi.c */
3661 #ifdef CONFIG_ACPI
3662 extern void intel_register_dsm_handler(void);
3663 extern void intel_unregister_dsm_handler(void);
3664 #else
3665 static inline void intel_register_dsm_handler(void) { return; }
3666 static inline void intel_unregister_dsm_handler(void) { return; }
3667 #endif /* CONFIG_ACPI */
3668
3669 /* modesetting */
3670 extern void intel_modeset_init_hw(struct drm_device *dev);
3671 extern void intel_modeset_init(struct drm_device *dev);
3672 extern void intel_modeset_gem_init(struct drm_device *dev);
3673 extern void intel_modeset_cleanup(struct drm_device *dev);
3674 extern void intel_connector_unregister(struct intel_connector *);
3675 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3676 extern void intel_display_resume(struct drm_device *dev);
3677 extern void i915_redisable_vga(struct drm_device *dev);
3678 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3679 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3680 extern void intel_init_pch_refclk(struct drm_device *dev);
3681 extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3682 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3683 bool enable);
3684 extern void intel_detect_pch(struct drm_device *dev);
3685
3686 extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
3687 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3688 struct drm_file *file);
3689
3690 /* overlay */
3691 extern struct intel_overlay_error_state *
3692 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3693 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3694 struct intel_overlay_error_state *error);
3695
3696 extern struct intel_display_error_state *
3697 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3698 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3699 struct drm_device *dev,
3700 struct intel_display_error_state *error);
3701
3702 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3703 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3704
3705 /* intel_sideband.c */
3706 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3707 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3708 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3709 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3710 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3711 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3712 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3713 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3714 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3715 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3716 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3717 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3718 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3719 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3720 enum intel_sbi_destination destination);
3721 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3722 enum intel_sbi_destination destination);
3723 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3724 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3725
3726 /* intel_dpio_phy.c */
3727 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3728 u32 deemph_reg_value, u32 margin_reg_value,
3729 bool uniq_trans_scale);
3730 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3731 bool reset);
3732 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3733 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3734 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3735 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3736
3737 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3738 u32 demph_reg_value, u32 preemph_reg_value,
3739 u32 uniqtranscale_reg_value, u32 tx3_demph);
3740 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3741 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3742 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3743
3744 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3745 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3746
3747 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3748 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3749
3750 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3751 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3752 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3753 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3754
3755 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3756 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3757 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3758 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3759
3760 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3761 * will be implemented using 2 32-bit writes in an arbitrary order with
3762 * an arbitrary delay between them. This can cause the hardware to
3763 * act upon the intermediate value, possibly leading to corruption and
3764 * machine death. You have been warned.
3765 */
3766 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3767 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3768
3769 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3770 u32 upper, lower, old_upper, loop = 0; \
3771 upper = I915_READ(upper_reg); \
3772 do { \
3773 old_upper = upper; \
3774 lower = I915_READ(lower_reg); \
3775 upper = I915_READ(upper_reg); \
3776 } while (upper != old_upper && loop++ < 2); \
3777 (u64)upper << 32 | lower; })
3778
3779 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3780 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3781
3782 #define __raw_read(x, s) \
3783 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3784 i915_reg_t reg) \
3785 { \
3786 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3787 }
3788
3789 #define __raw_write(x, s) \
3790 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3791 i915_reg_t reg, uint##x##_t val) \
3792 { \
3793 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3794 }
3795 __raw_read(8, b)
3796 __raw_read(16, w)
3797 __raw_read(32, l)
3798 __raw_read(64, q)
3799
3800 __raw_write(8, b)
3801 __raw_write(16, w)
3802 __raw_write(32, l)
3803 __raw_write(64, q)
3804
3805 #undef __raw_read
3806 #undef __raw_write
3807
3808 /* These are untraced mmio-accessors that are only valid to be used inside
3809 * criticial sections inside IRQ handlers where forcewake is explicitly
3810 * controlled.
3811 * Think twice, and think again, before using these.
3812 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3813 * intel_uncore_forcewake_irqunlock().
3814 */
3815 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3816 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3817 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3818
3819 /* "Broadcast RGB" property */
3820 #define INTEL_BROADCAST_RGB_AUTO 0
3821 #define INTEL_BROADCAST_RGB_FULL 1
3822 #define INTEL_BROADCAST_RGB_LIMITED 2
3823
3824 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3825 {
3826 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3827 return VLV_VGACNTRL;
3828 else if (INTEL_INFO(dev)->gen >= 5)
3829 return CPU_VGACNTRL;
3830 else
3831 return VGACNTRL;
3832 }
3833
3834 static inline void __user *to_user_ptr(u64 address)
3835 {
3836 return (void __user *)(uintptr_t)address;
3837 }
3838
3839 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3840 {
3841 unsigned long j = msecs_to_jiffies(m);
3842
3843 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3844 }
3845
3846 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3847 {
3848 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3849 }
3850
3851 static inline unsigned long
3852 timespec_to_jiffies_timeout(const struct timespec *value)
3853 {
3854 unsigned long j = timespec_to_jiffies(value);
3855
3856 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3857 }
3858
3859 /*
3860 * If you need to wait X milliseconds between events A and B, but event B
3861 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3862 * when event A happened, then just before event B you call this function and
3863 * pass the timestamp as the first argument, and X as the second argument.
3864 */
3865 static inline void
3866 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3867 {
3868 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3869
3870 /*
3871 * Don't re-read the value of "jiffies" every time since it may change
3872 * behind our back and break the math.
3873 */
3874 tmp_jiffies = jiffies;
3875 target_jiffies = timestamp_jiffies +
3876 msecs_to_jiffies_timeout(to_wait_ms);
3877
3878 if (time_after(target_jiffies, tmp_jiffies)) {
3879 remaining_jiffies = target_jiffies - tmp_jiffies;
3880 while (remaining_jiffies)
3881 remaining_jiffies =
3882 schedule_timeout_uninterruptible(remaining_jiffies);
3883 }
3884 }
3885
3886 static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
3887 struct drm_i915_gem_request *req)
3888 {
3889 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3890 i915_gem_request_assign(&engine->trace_irq_req, req);
3891 }
3892
3893 #endif
This page took 0.253149 seconds and 6 git commands to generate.