drm/i915: Squelch repeated reasoning for why FBC cannot be activated
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 };
103
104 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
109 enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120 };
121
122 #define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
128
129 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130
131 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
135 struct drm_i915_private;
136
137 enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142 };
143 #define I915_NUM_PLLS 2
144
145 struct intel_dpll_hw_state {
146 uint32_t dpll;
147 uint32_t dpll_md;
148 uint32_t fp0;
149 uint32_t fp1;
150 };
151
152 struct intel_shared_dpll {
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
159 struct intel_dpll_hw_state hw_state;
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
169 };
170
171 /* Used by dp and fdi links */
172 struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178 };
179
180 void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
184 struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188 };
189
190 /* Interface history:
191 *
192 * 1.1: Original.
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
195 * 1.4: Fix cmdbuffer path, add heap destroy
196 * 1.5: Add vblank pipe configuration
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
199 */
200 #define DRIVER_MAJOR 1
201 #define DRIVER_MINOR 6
202 #define DRIVER_PATCHLEVEL 0
203
204 #define WATCH_COHERENCY 0
205 #define WATCH_LISTS 0
206 #define WATCH_GTT 0
207
208 #define I915_GEM_PHYS_CURSOR_0 1
209 #define I915_GEM_PHYS_CURSOR_1 2
210 #define I915_GEM_PHYS_OVERLAY_REGS 3
211 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213 struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
217 struct drm_i915_gem_object *cur_obj;
218 };
219
220 struct opregion_header;
221 struct opregion_acpi;
222 struct opregion_swsci;
223 struct opregion_asle;
224
225 struct intel_opregion {
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
229 struct opregion_asle __iomem *asle;
230 void __iomem *vbt;
231 u32 __iomem *lid_state;
232 };
233 #define OPREGION_SIZE (8*1024)
234
235 struct intel_overlay;
236 struct intel_overlay_error_state;
237
238 struct drm_i915_master_private {
239 drm_local_map_t *sarea;
240 struct _drm_i915_sarea *sarea_priv;
241 };
242 #define I915_FENCE_REG_NONE -1
243 #define I915_MAX_NUM_FENCES 32
244 /* 32 fences + sign bit for FENCE_REG_NONE */
245 #define I915_MAX_NUM_FENCE_BITS 6
246
247 struct drm_i915_fence_reg {
248 struct list_head lru_list;
249 struct drm_i915_gem_object *obj;
250 int pin_count;
251 };
252
253 struct sdvo_device_mapping {
254 u8 initialized;
255 u8 dvo_port;
256 u8 slave_addr;
257 u8 dvo_wiring;
258 u8 i2c_pin;
259 u8 ddc_pin;
260 };
261
262 struct intel_display_error_state;
263
264 struct drm_i915_error_state {
265 struct kref ref;
266 u32 eir;
267 u32 pgtbl_er;
268 u32 ier;
269 u32 ccid;
270 u32 derrmr;
271 u32 forcewake;
272 bool waiting[I915_NUM_RINGS];
273 u32 pipestat[I915_MAX_PIPES];
274 u32 tail[I915_NUM_RINGS];
275 u32 head[I915_NUM_RINGS];
276 u32 ctl[I915_NUM_RINGS];
277 u32 ipeir[I915_NUM_RINGS];
278 u32 ipehr[I915_NUM_RINGS];
279 u32 instdone[I915_NUM_RINGS];
280 u32 acthd[I915_NUM_RINGS];
281 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
282 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
283 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
284 /* our own tracking of ring head and tail */
285 u32 cpu_ring_head[I915_NUM_RINGS];
286 u32 cpu_ring_tail[I915_NUM_RINGS];
287 u32 error; /* gen6+ */
288 u32 err_int; /* gen7 */
289 u32 instpm[I915_NUM_RINGS];
290 u32 instps[I915_NUM_RINGS];
291 u32 extra_instdone[I915_NUM_INSTDONE_REG];
292 u32 seqno[I915_NUM_RINGS];
293 u64 bbaddr;
294 u32 fault_reg[I915_NUM_RINGS];
295 u32 done_reg;
296 u32 faddr[I915_NUM_RINGS];
297 u64 fence[I915_MAX_NUM_FENCES];
298 struct timeval time;
299 struct drm_i915_error_ring {
300 struct drm_i915_error_object {
301 int page_count;
302 u32 gtt_offset;
303 u32 *pages[0];
304 } *ringbuffer, *batchbuffer, *ctx;
305 struct drm_i915_error_request {
306 long jiffies;
307 u32 seqno;
308 u32 tail;
309 } *requests;
310 int num_requests;
311 } ring[I915_NUM_RINGS];
312 struct drm_i915_error_buffer {
313 u32 size;
314 u32 name;
315 u32 rseqno, wseqno;
316 u32 gtt_offset;
317 u32 read_domains;
318 u32 write_domain;
319 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
320 s32 pinned:2;
321 u32 tiling:2;
322 u32 dirty:1;
323 u32 purgeable:1;
324 s32 ring:4;
325 u32 cache_level:2;
326 } *active_bo, *pinned_bo;
327 u32 active_bo_count, pinned_bo_count;
328 struct intel_overlay_error_state *overlay;
329 struct intel_display_error_state *display;
330 };
331
332 struct intel_crtc_config;
333 struct intel_crtc;
334 struct intel_limit;
335 struct dpll;
336
337 struct drm_i915_display_funcs {
338 bool (*fbc_enabled)(struct drm_device *dev);
339 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
340 void (*disable_fbc)(struct drm_device *dev);
341 int (*get_display_clock_speed)(struct drm_device *dev);
342 int (*get_fifo_size)(struct drm_device *dev, int plane);
343 /**
344 * find_dpll() - Find the best values for the PLL
345 * @limit: limits for the PLL
346 * @crtc: current CRTC
347 * @target: target frequency in kHz
348 * @refclk: reference clock frequency in kHz
349 * @match_clock: if provided, @best_clock P divider must
350 * match the P divider from @match_clock
351 * used for LVDS downclocking
352 * @best_clock: best PLL values found
353 *
354 * Returns true on success, false on failure.
355 */
356 bool (*find_dpll)(const struct intel_limit *limit,
357 struct drm_crtc *crtc,
358 int target, int refclk,
359 struct dpll *match_clock,
360 struct dpll *best_clock);
361 void (*update_wm)(struct drm_device *dev);
362 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
363 uint32_t sprite_width, int pixel_size,
364 bool enable);
365 void (*modeset_global_resources)(struct drm_device *dev);
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
371 int (*crtc_mode_set)(struct drm_crtc *crtc,
372 int x, int y,
373 struct drm_framebuffer *old_fb);
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
376 void (*off)(struct drm_crtc *crtc);
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
379 void (*fdi_link_train)(struct drm_crtc *crtc);
380 void (*init_clock_gating)(struct drm_device *dev);
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
383 struct drm_i915_gem_object *obj);
384 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
385 int x, int y);
386 void (*hpd_irq_setup)(struct drm_device *dev);
387 /* clock updates for mode set */
388 /* cursor updates */
389 /* render clock increase/decrease */
390 /* display clock increase/decrease */
391 /* pll clock increase/decrease */
392 };
393
394 struct intel_uncore_funcs {
395 void (*force_wake_get)(struct drm_i915_private *dev_priv);
396 void (*force_wake_put)(struct drm_i915_private *dev_priv);
397 };
398
399 struct intel_uncore {
400 spinlock_t lock; /** lock is also taken in irq contexts. */
401
402 struct intel_uncore_funcs funcs;
403
404 unsigned fifo_count;
405 unsigned forcewake_count;
406 };
407
408 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
409 func(is_mobile) sep \
410 func(is_i85x) sep \
411 func(is_i915g) sep \
412 func(is_i945gm) sep \
413 func(is_g33) sep \
414 func(need_gfx_hws) sep \
415 func(is_g4x) sep \
416 func(is_pineview) sep \
417 func(is_broadwater) sep \
418 func(is_crestline) sep \
419 func(is_ivybridge) sep \
420 func(is_valleyview) sep \
421 func(is_haswell) sep \
422 func(has_force_wake) sep \
423 func(has_fbc) sep \
424 func(has_pipe_cxsr) sep \
425 func(has_hotplug) sep \
426 func(cursor_needs_physical) sep \
427 func(has_overlay) sep \
428 func(overlay_needs_physical) sep \
429 func(supports_tv) sep \
430 func(has_bsd_ring) sep \
431 func(has_blt_ring) sep \
432 func(has_vebox_ring) sep \
433 func(has_llc) sep \
434 func(has_ddi) sep \
435 func(has_fpga_dbg)
436
437 #define DEFINE_FLAG(name) u8 name:1
438 #define SEP_SEMICOLON ;
439
440 struct intel_device_info {
441 u32 display_mmio_offset;
442 u8 num_pipes:3;
443 u8 gen;
444 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
445 };
446
447 #undef DEFINE_FLAG
448 #undef SEP_SEMICOLON
449
450 enum i915_cache_level {
451 I915_CACHE_NONE = 0,
452 I915_CACHE_LLC,
453 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
454 };
455
456 typedef uint32_t gen6_gtt_pte_t;
457
458 struct i915_address_space {
459 struct drm_mm mm;
460 struct drm_device *dev;
461 struct list_head global_link;
462 unsigned long start; /* Start offset always 0 for dri2 */
463 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
464
465 struct {
466 dma_addr_t addr;
467 struct page *page;
468 } scratch;
469
470 /**
471 * List of objects currently involved in rendering.
472 *
473 * Includes buffers having the contents of their GPU caches
474 * flushed, not necessarily primitives. last_rendering_seqno
475 * represents when the rendering involved will be completed.
476 *
477 * A reference is held on the buffer while on this list.
478 */
479 struct list_head active_list;
480
481 /**
482 * LRU list of objects which are not in the ringbuffer and
483 * are ready to unbind, but are still in the GTT.
484 *
485 * last_rendering_seqno is 0 while an object is in this list.
486 *
487 * A reference is not held on the buffer while on this list,
488 * as merely being GTT-bound shouldn't prevent its being
489 * freed, and we'll pull it off the list in the free path.
490 */
491 struct list_head inactive_list;
492
493 /* FIXME: Need a more generic return type */
494 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
495 enum i915_cache_level level);
496 void (*clear_range)(struct i915_address_space *vm,
497 unsigned int first_entry,
498 unsigned int num_entries);
499 void (*insert_entries)(struct i915_address_space *vm,
500 struct sg_table *st,
501 unsigned int first_entry,
502 enum i915_cache_level cache_level);
503 void (*cleanup)(struct i915_address_space *vm);
504 };
505
506 /* The Graphics Translation Table is the way in which GEN hardware translates a
507 * Graphics Virtual Address into a Physical Address. In addition to the normal
508 * collateral associated with any va->pa translations GEN hardware also has a
509 * portion of the GTT which can be mapped by the CPU and remain both coherent
510 * and correct (in cases like swizzling). That region is referred to as GMADR in
511 * the spec.
512 */
513 struct i915_gtt {
514 struct i915_address_space base;
515 size_t stolen_size; /* Total size of stolen memory */
516
517 unsigned long mappable_end; /* End offset that we can CPU map */
518 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
519 phys_addr_t mappable_base; /* PA of our GMADR */
520
521 /** "Graphics Stolen Memory" holds the global PTEs */
522 void __iomem *gsm;
523
524 bool do_idle_maps;
525
526 int mtrr;
527
528 /* global gtt ops */
529 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
530 size_t *stolen, phys_addr_t *mappable_base,
531 unsigned long *mappable_end);
532 };
533 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
534
535 struct i915_hw_ppgtt {
536 struct i915_address_space base;
537 unsigned num_pd_entries;
538 struct page **pt_pages;
539 uint32_t pd_offset;
540 dma_addr_t *pt_dma_addr;
541
542 int (*enable)(struct drm_device *dev);
543 };
544
545 /* To make things as simple as possible (ie. no refcounting), a VMA's lifetime
546 * will always be <= an objects lifetime. So object refcounting should cover us.
547 */
548 struct i915_vma {
549 struct drm_mm_node node;
550 struct drm_i915_gem_object *obj;
551 struct i915_address_space *vm;
552
553 struct list_head vma_link; /* Link in the object's VMA list */
554 };
555
556 struct i915_ctx_hang_stats {
557 /* This context had batch pending when hang was declared */
558 unsigned batch_pending;
559
560 /* This context had batch active when hang was declared */
561 unsigned batch_active;
562 };
563
564 /* This must match up with the value previously used for execbuf2.rsvd1. */
565 #define DEFAULT_CONTEXT_ID 0
566 struct i915_hw_context {
567 struct kref ref;
568 int id;
569 bool is_initialized;
570 struct drm_i915_file_private *file_priv;
571 struct intel_ring_buffer *ring;
572 struct drm_i915_gem_object *obj;
573 struct i915_ctx_hang_stats hang_stats;
574 };
575
576 struct i915_fbc {
577 unsigned long size;
578 unsigned int fb_id;
579 enum plane plane;
580 int y;
581
582 struct drm_mm_node *compressed_fb;
583 struct drm_mm_node *compressed_llb;
584
585 struct intel_fbc_work {
586 struct delayed_work work;
587 struct drm_crtc *crtc;
588 struct drm_framebuffer *fb;
589 int interval;
590 } *fbc_work;
591
592 enum no_fbc_reason {
593 FBC_OK, /* FBC is enabled */
594 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
595 FBC_NO_OUTPUT, /* no outputs enabled to compress */
596 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
597 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
598 FBC_MODE_TOO_LARGE, /* mode too large for compression */
599 FBC_BAD_PLANE, /* fbc not supported on plane */
600 FBC_NOT_TILED, /* buffer not tiled */
601 FBC_MULTIPLE_PIPES, /* more than one pipe active */
602 FBC_MODULE_PARAM,
603 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
604 } no_fbc_reason;
605 };
606
607 enum no_psr_reason {
608 PSR_NO_SOURCE, /* Not supported on platform */
609 PSR_NO_SINK, /* Not supported by panel */
610 PSR_MODULE_PARAM,
611 PSR_CRTC_NOT_ACTIVE,
612 PSR_PWR_WELL_ENABLED,
613 PSR_NOT_TILED,
614 PSR_SPRITE_ENABLED,
615 PSR_S3D_ENABLED,
616 PSR_INTERLACED_ENABLED,
617 PSR_HSW_NOT_DDIA,
618 };
619
620 enum intel_pch {
621 PCH_NONE = 0, /* No PCH present */
622 PCH_IBX, /* Ibexpeak PCH */
623 PCH_CPT, /* Cougarpoint PCH */
624 PCH_LPT, /* Lynxpoint PCH */
625 PCH_NOP,
626 };
627
628 enum intel_sbi_destination {
629 SBI_ICLK,
630 SBI_MPHY,
631 };
632
633 #define QUIRK_PIPEA_FORCE (1<<0)
634 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
635 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
636 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
637
638 struct intel_fbdev;
639 struct intel_fbc_work;
640
641 struct intel_gmbus {
642 struct i2c_adapter adapter;
643 u32 force_bit;
644 u32 reg0;
645 u32 gpio_reg;
646 struct i2c_algo_bit_data bit_algo;
647 struct drm_i915_private *dev_priv;
648 };
649
650 struct i915_suspend_saved_registers {
651 u8 saveLBB;
652 u32 saveDSPACNTR;
653 u32 saveDSPBCNTR;
654 u32 saveDSPARB;
655 u32 savePIPEACONF;
656 u32 savePIPEBCONF;
657 u32 savePIPEASRC;
658 u32 savePIPEBSRC;
659 u32 saveFPA0;
660 u32 saveFPA1;
661 u32 saveDPLL_A;
662 u32 saveDPLL_A_MD;
663 u32 saveHTOTAL_A;
664 u32 saveHBLANK_A;
665 u32 saveHSYNC_A;
666 u32 saveVTOTAL_A;
667 u32 saveVBLANK_A;
668 u32 saveVSYNC_A;
669 u32 saveBCLRPAT_A;
670 u32 saveTRANSACONF;
671 u32 saveTRANS_HTOTAL_A;
672 u32 saveTRANS_HBLANK_A;
673 u32 saveTRANS_HSYNC_A;
674 u32 saveTRANS_VTOTAL_A;
675 u32 saveTRANS_VBLANK_A;
676 u32 saveTRANS_VSYNC_A;
677 u32 savePIPEASTAT;
678 u32 saveDSPASTRIDE;
679 u32 saveDSPASIZE;
680 u32 saveDSPAPOS;
681 u32 saveDSPAADDR;
682 u32 saveDSPASURF;
683 u32 saveDSPATILEOFF;
684 u32 savePFIT_PGM_RATIOS;
685 u32 saveBLC_HIST_CTL;
686 u32 saveBLC_PWM_CTL;
687 u32 saveBLC_PWM_CTL2;
688 u32 saveBLC_CPU_PWM_CTL;
689 u32 saveBLC_CPU_PWM_CTL2;
690 u32 saveFPB0;
691 u32 saveFPB1;
692 u32 saveDPLL_B;
693 u32 saveDPLL_B_MD;
694 u32 saveHTOTAL_B;
695 u32 saveHBLANK_B;
696 u32 saveHSYNC_B;
697 u32 saveVTOTAL_B;
698 u32 saveVBLANK_B;
699 u32 saveVSYNC_B;
700 u32 saveBCLRPAT_B;
701 u32 saveTRANSBCONF;
702 u32 saveTRANS_HTOTAL_B;
703 u32 saveTRANS_HBLANK_B;
704 u32 saveTRANS_HSYNC_B;
705 u32 saveTRANS_VTOTAL_B;
706 u32 saveTRANS_VBLANK_B;
707 u32 saveTRANS_VSYNC_B;
708 u32 savePIPEBSTAT;
709 u32 saveDSPBSTRIDE;
710 u32 saveDSPBSIZE;
711 u32 saveDSPBPOS;
712 u32 saveDSPBADDR;
713 u32 saveDSPBSURF;
714 u32 saveDSPBTILEOFF;
715 u32 saveVGA0;
716 u32 saveVGA1;
717 u32 saveVGA_PD;
718 u32 saveVGACNTRL;
719 u32 saveADPA;
720 u32 saveLVDS;
721 u32 savePP_ON_DELAYS;
722 u32 savePP_OFF_DELAYS;
723 u32 saveDVOA;
724 u32 saveDVOB;
725 u32 saveDVOC;
726 u32 savePP_ON;
727 u32 savePP_OFF;
728 u32 savePP_CONTROL;
729 u32 savePP_DIVISOR;
730 u32 savePFIT_CONTROL;
731 u32 save_palette_a[256];
732 u32 save_palette_b[256];
733 u32 saveDPFC_CB_BASE;
734 u32 saveFBC_CFB_BASE;
735 u32 saveFBC_LL_BASE;
736 u32 saveFBC_CONTROL;
737 u32 saveFBC_CONTROL2;
738 u32 saveIER;
739 u32 saveIIR;
740 u32 saveIMR;
741 u32 saveDEIER;
742 u32 saveDEIMR;
743 u32 saveGTIER;
744 u32 saveGTIMR;
745 u32 saveFDI_RXA_IMR;
746 u32 saveFDI_RXB_IMR;
747 u32 saveCACHE_MODE_0;
748 u32 saveMI_ARB_STATE;
749 u32 saveSWF0[16];
750 u32 saveSWF1[16];
751 u32 saveSWF2[3];
752 u8 saveMSR;
753 u8 saveSR[8];
754 u8 saveGR[25];
755 u8 saveAR_INDEX;
756 u8 saveAR[21];
757 u8 saveDACMASK;
758 u8 saveCR[37];
759 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
760 u32 saveCURACNTR;
761 u32 saveCURAPOS;
762 u32 saveCURABASE;
763 u32 saveCURBCNTR;
764 u32 saveCURBPOS;
765 u32 saveCURBBASE;
766 u32 saveCURSIZE;
767 u32 saveDP_B;
768 u32 saveDP_C;
769 u32 saveDP_D;
770 u32 savePIPEA_GMCH_DATA_M;
771 u32 savePIPEB_GMCH_DATA_M;
772 u32 savePIPEA_GMCH_DATA_N;
773 u32 savePIPEB_GMCH_DATA_N;
774 u32 savePIPEA_DP_LINK_M;
775 u32 savePIPEB_DP_LINK_M;
776 u32 savePIPEA_DP_LINK_N;
777 u32 savePIPEB_DP_LINK_N;
778 u32 saveFDI_RXA_CTL;
779 u32 saveFDI_TXA_CTL;
780 u32 saveFDI_RXB_CTL;
781 u32 saveFDI_TXB_CTL;
782 u32 savePFA_CTL_1;
783 u32 savePFB_CTL_1;
784 u32 savePFA_WIN_SZ;
785 u32 savePFB_WIN_SZ;
786 u32 savePFA_WIN_POS;
787 u32 savePFB_WIN_POS;
788 u32 savePCH_DREF_CONTROL;
789 u32 saveDISP_ARB_CTL;
790 u32 savePIPEA_DATA_M1;
791 u32 savePIPEA_DATA_N1;
792 u32 savePIPEA_LINK_M1;
793 u32 savePIPEA_LINK_N1;
794 u32 savePIPEB_DATA_M1;
795 u32 savePIPEB_DATA_N1;
796 u32 savePIPEB_LINK_M1;
797 u32 savePIPEB_LINK_N1;
798 u32 saveMCHBAR_RENDER_STANDBY;
799 u32 savePCH_PORT_HOTPLUG;
800 };
801
802 struct intel_gen6_power_mgmt {
803 /* work and pm_iir are protected by dev_priv->irq_lock */
804 struct work_struct work;
805 u32 pm_iir;
806
807 /* On vlv we need to manually drop to Vmin with a delayed work. */
808 struct delayed_work vlv_work;
809
810 /* The below variables an all the rps hw state are protected by
811 * dev->struct mutext. */
812 u8 cur_delay;
813 u8 min_delay;
814 u8 max_delay;
815 u8 rpe_delay;
816 u8 hw_max;
817
818 struct delayed_work delayed_resume_work;
819
820 /*
821 * Protects RPS/RC6 register access and PCU communication.
822 * Must be taken after struct_mutex if nested.
823 */
824 struct mutex hw_lock;
825 };
826
827 /* defined intel_pm.c */
828 extern spinlock_t mchdev_lock;
829
830 struct intel_ilk_power_mgmt {
831 u8 cur_delay;
832 u8 min_delay;
833 u8 max_delay;
834 u8 fmax;
835 u8 fstart;
836
837 u64 last_count1;
838 unsigned long last_time1;
839 unsigned long chipset_power;
840 u64 last_count2;
841 struct timespec last_time2;
842 unsigned long gfx_power;
843 u8 corr;
844
845 int c_m;
846 int r_t;
847
848 struct drm_i915_gem_object *pwrctx;
849 struct drm_i915_gem_object *renderctx;
850 };
851
852 /* Power well structure for haswell */
853 struct i915_power_well {
854 struct drm_device *device;
855 spinlock_t lock;
856 /* power well enable/disable usage count */
857 int count;
858 int i915_request;
859 };
860
861 struct i915_dri1_state {
862 unsigned allow_batchbuffer : 1;
863 u32 __iomem *gfx_hws_cpu_addr;
864
865 unsigned int cpp;
866 int back_offset;
867 int front_offset;
868 int current_page;
869 int page_flipping;
870
871 uint32_t counter;
872 };
873
874 struct i915_ums_state {
875 /**
876 * Flag if the X Server, and thus DRM, is not currently in
877 * control of the device.
878 *
879 * This is set between LeaveVT and EnterVT. It needs to be
880 * replaced with a semaphore. It also needs to be
881 * transitioned away from for kernel modesetting.
882 */
883 int mm_suspended;
884 };
885
886 struct intel_l3_parity {
887 u32 *remap_info;
888 struct work_struct error_work;
889 };
890
891 struct i915_gem_mm {
892 /** Memory allocator for GTT stolen memory */
893 struct drm_mm stolen;
894 /** List of all objects in gtt_space. Used to restore gtt
895 * mappings on resume */
896 struct list_head bound_list;
897 /**
898 * List of objects which are not bound to the GTT (thus
899 * are idle and not used by the GPU) but still have
900 * (presumably uncached) pages still attached.
901 */
902 struct list_head unbound_list;
903
904 /** Usable portion of the GTT for GEM */
905 unsigned long stolen_base; /* limited to low memory (32-bit) */
906
907 /** PPGTT used for aliasing the PPGTT with the GTT */
908 struct i915_hw_ppgtt *aliasing_ppgtt;
909
910 struct shrinker inactive_shrinker;
911 bool shrinker_no_lock_stealing;
912
913 /** LRU list of objects with fence regs on them. */
914 struct list_head fence_list;
915
916 /**
917 * We leave the user IRQ off as much as possible,
918 * but this means that requests will finish and never
919 * be retired once the system goes idle. Set a timer to
920 * fire periodically while the ring is running. When it
921 * fires, go retire requests.
922 */
923 struct delayed_work retire_work;
924
925 /**
926 * Are we in a non-interruptible section of code like
927 * modesetting?
928 */
929 bool interruptible;
930
931 /** Bit 6 swizzling required for X tiling */
932 uint32_t bit_6_swizzle_x;
933 /** Bit 6 swizzling required for Y tiling */
934 uint32_t bit_6_swizzle_y;
935
936 /* storage for physical objects */
937 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
938
939 /* accounting, useful for userland debugging */
940 spinlock_t object_stat_lock;
941 size_t object_memory;
942 u32 object_count;
943 };
944
945 struct drm_i915_error_state_buf {
946 unsigned bytes;
947 unsigned size;
948 int err;
949 u8 *buf;
950 loff_t start;
951 loff_t pos;
952 };
953
954 struct i915_error_state_file_priv {
955 struct drm_device *dev;
956 struct drm_i915_error_state *error;
957 };
958
959 struct i915_gpu_error {
960 /* For hangcheck timer */
961 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
962 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
963 struct timer_list hangcheck_timer;
964
965 /* For reset and error_state handling. */
966 spinlock_t lock;
967 /* Protected by the above dev->gpu_error.lock. */
968 struct drm_i915_error_state *first_error;
969 struct work_struct work;
970
971 unsigned long last_reset;
972
973 /**
974 * State variable and reset counter controlling the reset flow
975 *
976 * Upper bits are for the reset counter. This counter is used by the
977 * wait_seqno code to race-free noticed that a reset event happened and
978 * that it needs to restart the entire ioctl (since most likely the
979 * seqno it waited for won't ever signal anytime soon).
980 *
981 * This is important for lock-free wait paths, where no contended lock
982 * naturally enforces the correct ordering between the bail-out of the
983 * waiter and the gpu reset work code.
984 *
985 * Lowest bit controls the reset state machine: Set means a reset is in
986 * progress. This state will (presuming we don't have any bugs) decay
987 * into either unset (successful reset) or the special WEDGED value (hw
988 * terminally sour). All waiters on the reset_queue will be woken when
989 * that happens.
990 */
991 atomic_t reset_counter;
992
993 /**
994 * Special values/flags for reset_counter
995 *
996 * Note that the code relies on
997 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
998 * being true.
999 */
1000 #define I915_RESET_IN_PROGRESS_FLAG 1
1001 #define I915_WEDGED 0xffffffff
1002
1003 /**
1004 * Waitqueue to signal when the reset has completed. Used by clients
1005 * that wait for dev_priv->mm.wedged to settle.
1006 */
1007 wait_queue_head_t reset_queue;
1008
1009 /* For gpu hang simulation. */
1010 unsigned int stop_rings;
1011 };
1012
1013 enum modeset_restore {
1014 MODESET_ON_LID_OPEN,
1015 MODESET_DONE,
1016 MODESET_SUSPENDED,
1017 };
1018
1019 struct intel_vbt_data {
1020 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1021 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1022
1023 /* Feature bits */
1024 unsigned int int_tv_support:1;
1025 unsigned int lvds_dither:1;
1026 unsigned int lvds_vbt:1;
1027 unsigned int int_crt_support:1;
1028 unsigned int lvds_use_ssc:1;
1029 unsigned int display_clock_mode:1;
1030 unsigned int fdi_rx_polarity_inverted:1;
1031 int lvds_ssc_freq;
1032 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1033
1034 /* eDP */
1035 int edp_rate;
1036 int edp_lanes;
1037 int edp_preemphasis;
1038 int edp_vswing;
1039 bool edp_initialized;
1040 bool edp_support;
1041 int edp_bpp;
1042 struct edp_power_seq edp_pps;
1043
1044 int crt_ddc_pin;
1045
1046 int child_dev_num;
1047 struct child_device_config *child_dev;
1048 };
1049
1050 typedef struct drm_i915_private {
1051 struct drm_device *dev;
1052 struct kmem_cache *slab;
1053
1054 const struct intel_device_info *info;
1055
1056 int relative_constants_mode;
1057
1058 void __iomem *regs;
1059
1060 struct intel_uncore uncore;
1061
1062 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1063
1064
1065 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1066 * controller on different i2c buses. */
1067 struct mutex gmbus_mutex;
1068
1069 /**
1070 * Base address of the gmbus and gpio block.
1071 */
1072 uint32_t gpio_mmio_base;
1073
1074 wait_queue_head_t gmbus_wait_queue;
1075
1076 struct pci_dev *bridge_dev;
1077 struct intel_ring_buffer ring[I915_NUM_RINGS];
1078 uint32_t last_seqno, next_seqno;
1079
1080 drm_dma_handle_t *status_page_dmah;
1081 struct resource mch_res;
1082
1083 atomic_t irq_received;
1084
1085 /* protects the irq masks */
1086 spinlock_t irq_lock;
1087
1088 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1089 struct pm_qos_request pm_qos;
1090
1091 /* DPIO indirect register protection */
1092 struct mutex dpio_lock;
1093
1094 /** Cached value of IMR to avoid reads in updating the bitfield */
1095 u32 irq_mask;
1096 u32 gt_irq_mask;
1097
1098 struct work_struct hotplug_work;
1099 bool enable_hotplug_processing;
1100 struct {
1101 unsigned long hpd_last_jiffies;
1102 int hpd_cnt;
1103 enum {
1104 HPD_ENABLED = 0,
1105 HPD_DISABLED = 1,
1106 HPD_MARK_DISABLED = 2
1107 } hpd_mark;
1108 } hpd_stats[HPD_NUM_PINS];
1109 u32 hpd_event_bits;
1110 struct timer_list hotplug_reenable_timer;
1111
1112 int num_plane;
1113
1114 struct i915_fbc fbc;
1115 struct intel_opregion opregion;
1116 struct intel_vbt_data vbt;
1117
1118 /* overlay */
1119 struct intel_overlay *overlay;
1120 unsigned int sprite_scaling_enabled;
1121
1122 /* backlight */
1123 struct {
1124 int level;
1125 bool enabled;
1126 spinlock_t lock; /* bl registers and the above bl fields */
1127 struct backlight_device *device;
1128 } backlight;
1129
1130 /* LVDS info */
1131 bool no_aux_handshake;
1132
1133 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1134 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1135 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1136
1137 unsigned int fsb_freq, mem_freq, is_ddr3;
1138
1139 struct workqueue_struct *wq;
1140
1141 /* Display functions */
1142 struct drm_i915_display_funcs display;
1143
1144 /* PCH chipset type */
1145 enum intel_pch pch_type;
1146 unsigned short pch_id;
1147
1148 unsigned long quirks;
1149
1150 enum modeset_restore modeset_restore;
1151 struct mutex modeset_restore_lock;
1152
1153 struct list_head vm_list; /* Global list of all address spaces */
1154 struct i915_gtt gtt; /* VMA representing the global address space */
1155
1156 struct i915_gem_mm mm;
1157
1158 /* Kernel Modesetting */
1159
1160 struct sdvo_device_mapping sdvo_mappings[2];
1161
1162 struct drm_crtc *plane_to_crtc_mapping[3];
1163 struct drm_crtc *pipe_to_crtc_mapping[3];
1164 wait_queue_head_t pending_flip_queue;
1165
1166 int num_shared_dpll;
1167 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1168 struct intel_ddi_plls ddi_plls;
1169
1170 /* Reclocking support */
1171 bool render_reclock_avail;
1172 bool lvds_downclock_avail;
1173 /* indicates the reduced downclock for LVDS*/
1174 int lvds_downclock;
1175 u16 orig_clock;
1176
1177 bool mchbar_need_disable;
1178
1179 struct intel_l3_parity l3_parity;
1180
1181 /* Cannot be determined by PCIID. You must always read a register. */
1182 size_t ellc_size;
1183
1184 /* gen6+ rps state */
1185 struct intel_gen6_power_mgmt rps;
1186
1187 /* ilk-only ips/rps state. Everything in here is protected by the global
1188 * mchdev_lock in intel_pm.c */
1189 struct intel_ilk_power_mgmt ips;
1190
1191 /* Haswell power well */
1192 struct i915_power_well power_well;
1193
1194 enum no_psr_reason no_psr_reason;
1195
1196 struct i915_gpu_error gpu_error;
1197
1198 struct drm_i915_gem_object *vlv_pctx;
1199
1200 /* list of fbdev register on this device */
1201 struct intel_fbdev *fbdev;
1202
1203 /*
1204 * The console may be contended at resume, but we don't
1205 * want it to block on it.
1206 */
1207 struct work_struct console_resume_work;
1208
1209 struct drm_property *broadcast_rgb_property;
1210 struct drm_property *force_audio_property;
1211
1212 bool hw_contexts_disabled;
1213 uint32_t hw_context_size;
1214
1215 u32 fdi_rx_config;
1216
1217 struct i915_suspend_saved_registers regfile;
1218
1219 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1220 * here! */
1221 struct i915_dri1_state dri1;
1222 /* Old ums support infrastructure, same warning applies. */
1223 struct i915_ums_state ums;
1224 } drm_i915_private_t;
1225
1226 /* Iterate over initialised rings */
1227 #define for_each_ring(ring__, dev_priv__, i__) \
1228 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1229 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1230
1231 enum hdmi_force_audio {
1232 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1233 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1234 HDMI_AUDIO_AUTO, /* trust EDID */
1235 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1236 };
1237
1238 #define I915_GTT_OFFSET_NONE ((u32)-1)
1239
1240 struct drm_i915_gem_object_ops {
1241 /* Interface between the GEM object and its backing storage.
1242 * get_pages() is called once prior to the use of the associated set
1243 * of pages before to binding them into the GTT, and put_pages() is
1244 * called after we no longer need them. As we expect there to be
1245 * associated cost with migrating pages between the backing storage
1246 * and making them available for the GPU (e.g. clflush), we may hold
1247 * onto the pages after they are no longer referenced by the GPU
1248 * in case they may be used again shortly (for example migrating the
1249 * pages to a different memory domain within the GTT). put_pages()
1250 * will therefore most likely be called when the object itself is
1251 * being released or under memory pressure (where we attempt to
1252 * reap pages for the shrinker).
1253 */
1254 int (*get_pages)(struct drm_i915_gem_object *);
1255 void (*put_pages)(struct drm_i915_gem_object *);
1256 };
1257
1258 struct drm_i915_gem_object {
1259 struct drm_gem_object base;
1260
1261 const struct drm_i915_gem_object_ops *ops;
1262
1263 /** List of VMAs backed by this object */
1264 struct list_head vma_list;
1265
1266 /** Stolen memory for this object, instead of being backed by shmem. */
1267 struct drm_mm_node *stolen;
1268 struct list_head global_list;
1269
1270 /** This object's place on the active/inactive lists */
1271 struct list_head ring_list;
1272 struct list_head mm_list;
1273 /** This object's place in the batchbuffer or on the eviction list */
1274 struct list_head exec_list;
1275
1276 /**
1277 * This is set if the object is on the active lists (has pending
1278 * rendering and so a non-zero seqno), and is not set if it i s on
1279 * inactive (ready to be unbound) list.
1280 */
1281 unsigned int active:1;
1282
1283 /**
1284 * This is set if the object has been written to since last bound
1285 * to the GTT
1286 */
1287 unsigned int dirty:1;
1288
1289 /**
1290 * Fence register bits (if any) for this object. Will be set
1291 * as needed when mapped into the GTT.
1292 * Protected by dev->struct_mutex.
1293 */
1294 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1295
1296 /**
1297 * Advice: are the backing pages purgeable?
1298 */
1299 unsigned int madv:2;
1300
1301 /**
1302 * Current tiling mode for the object.
1303 */
1304 unsigned int tiling_mode:2;
1305 /**
1306 * Whether the tiling parameters for the currently associated fence
1307 * register have changed. Note that for the purposes of tracking
1308 * tiling changes we also treat the unfenced register, the register
1309 * slot that the object occupies whilst it executes a fenced
1310 * command (such as BLT on gen2/3), as a "fence".
1311 */
1312 unsigned int fence_dirty:1;
1313
1314 /** How many users have pinned this object in GTT space. The following
1315 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1316 * (via user_pin_count), execbuffer (objects are not allowed multiple
1317 * times for the same batchbuffer), and the framebuffer code. When
1318 * switching/pageflipping, the framebuffer code has at most two buffers
1319 * pinned per crtc.
1320 *
1321 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1322 * bits with absolutely no headroom. So use 4 bits. */
1323 unsigned int pin_count:4;
1324 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1325
1326 /**
1327 * Is the object at the current location in the gtt mappable and
1328 * fenceable? Used to avoid costly recalculations.
1329 */
1330 unsigned int map_and_fenceable:1;
1331
1332 /**
1333 * Whether the current gtt mapping needs to be mappable (and isn't just
1334 * mappable by accident). Track pin and fault separate for a more
1335 * accurate mappable working set.
1336 */
1337 unsigned int fault_mappable:1;
1338 unsigned int pin_mappable:1;
1339
1340 /*
1341 * Is the GPU currently using a fence to access this buffer,
1342 */
1343 unsigned int pending_fenced_gpu_access:1;
1344 unsigned int fenced_gpu_access:1;
1345
1346 unsigned int cache_level:2;
1347
1348 unsigned int has_aliasing_ppgtt_mapping:1;
1349 unsigned int has_global_gtt_mapping:1;
1350 unsigned int has_dma_mapping:1;
1351
1352 struct sg_table *pages;
1353 int pages_pin_count;
1354
1355 /* prime dma-buf support */
1356 void *dma_buf_vmapping;
1357 int vmapping_count;
1358
1359 /**
1360 * Used for performing relocations during execbuffer insertion.
1361 */
1362 struct hlist_node exec_node;
1363 unsigned long exec_handle;
1364 struct drm_i915_gem_exec_object2 *exec_entry;
1365
1366 struct intel_ring_buffer *ring;
1367
1368 /** Breadcrumb of last rendering to the buffer. */
1369 uint32_t last_read_seqno;
1370 uint32_t last_write_seqno;
1371 /** Breadcrumb of last fenced GPU access to the buffer. */
1372 uint32_t last_fenced_seqno;
1373
1374 /** Current tiling stride for the object, if it's tiled. */
1375 uint32_t stride;
1376
1377 /** Record of address bit 17 of each page at last unbind. */
1378 unsigned long *bit_17;
1379
1380 /** User space pin count and filp owning the pin */
1381 uint32_t user_pin_count;
1382 struct drm_file *pin_filp;
1383
1384 /** for phy allocated objects */
1385 struct drm_i915_gem_phys_object *phys_obj;
1386 };
1387 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1388
1389 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1390
1391 /* This is a temporary define to help transition us to real VMAs. If you see
1392 * this, you're either reviewing code, or bisecting it. */
1393 static inline struct i915_vma *
1394 __i915_gem_obj_to_vma(struct drm_i915_gem_object *obj)
1395 {
1396 if (list_empty(&obj->vma_list))
1397 return NULL;
1398 return list_first_entry(&obj->vma_list, struct i915_vma, vma_link);
1399 }
1400
1401 /* Whether or not this object is currently mapped by the translation tables */
1402 static inline bool
1403 i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *o)
1404 {
1405 struct i915_vma *vma = __i915_gem_obj_to_vma(o);
1406 if (vma == NULL)
1407 return false;
1408 return drm_mm_node_allocated(&vma->node);
1409 }
1410
1411 /* Offset of the first PTE pointing to this object */
1412 static inline unsigned long
1413 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
1414 {
1415 BUG_ON(list_empty(&o->vma_list));
1416 return __i915_gem_obj_to_vma(o)->node.start;
1417 }
1418
1419 /* The size used in the translation tables may be larger than the actual size of
1420 * the object on GEN2/GEN3 because of the way tiling is handled. See
1421 * i915_gem_get_gtt_size() for more details.
1422 */
1423 static inline unsigned long
1424 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
1425 {
1426 BUG_ON(list_empty(&o->vma_list));
1427 return __i915_gem_obj_to_vma(o)->node.size;
1428 }
1429
1430 static inline void
1431 i915_gem_obj_ggtt_set_color(struct drm_i915_gem_object *o,
1432 enum i915_cache_level color)
1433 {
1434 __i915_gem_obj_to_vma(o)->node.color = color;
1435 }
1436
1437 /**
1438 * Request queue structure.
1439 *
1440 * The request queue allows us to note sequence numbers that have been emitted
1441 * and may be associated with active buffers to be retired.
1442 *
1443 * By keeping this list, we can avoid having to do questionable
1444 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1445 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1446 */
1447 struct drm_i915_gem_request {
1448 /** On Which ring this request was generated */
1449 struct intel_ring_buffer *ring;
1450
1451 /** GEM sequence number associated with this request. */
1452 uint32_t seqno;
1453
1454 /** Position in the ringbuffer of the start of the request */
1455 u32 head;
1456
1457 /** Position in the ringbuffer of the end of the request */
1458 u32 tail;
1459
1460 /** Context related to this request */
1461 struct i915_hw_context *ctx;
1462
1463 /** Batch buffer related to this request if any */
1464 struct drm_i915_gem_object *batch_obj;
1465
1466 /** Time at which this request was emitted, in jiffies. */
1467 unsigned long emitted_jiffies;
1468
1469 /** global list entry for this request */
1470 struct list_head list;
1471
1472 struct drm_i915_file_private *file_priv;
1473 /** file_priv list entry for this request */
1474 struct list_head client_list;
1475 };
1476
1477 struct drm_i915_file_private {
1478 struct {
1479 spinlock_t lock;
1480 struct list_head request_list;
1481 } mm;
1482 struct idr context_idr;
1483
1484 struct i915_ctx_hang_stats hang_stats;
1485 };
1486
1487 #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1488
1489 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1490 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1491 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1492 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1493 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1494 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1495 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1496 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1497 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1498 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1499 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1500 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1501 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1502 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1503 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1504 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1505 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1506 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1507 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1508 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1509 (dev)->pci_device == 0x0152 || \
1510 (dev)->pci_device == 0x015a)
1511 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1512 (dev)->pci_device == 0x0106 || \
1513 (dev)->pci_device == 0x010A)
1514 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1515 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1516 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1517 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1518 ((dev)->pci_device & 0xFF00) == 0x0A00)
1519
1520 /*
1521 * The genX designation typically refers to the render engine, so render
1522 * capability related checks should use IS_GEN, while display and other checks
1523 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1524 * chips, etc.).
1525 */
1526 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1527 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1528 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1529 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1530 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1531 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1532
1533 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1534 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1535 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
1536 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1537 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1538
1539 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1540 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1541
1542 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1543 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1544
1545 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1546 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1547
1548 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1549 * rows, which changed the alignment requirements and fence programming.
1550 */
1551 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1552 IS_I915GM(dev)))
1553 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1554 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1555 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1556 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1557 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1558 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1559 /* dsparb controlled by hw only */
1560 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1561
1562 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1563 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1564 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1565
1566 #define HAS_IPS(dev) (IS_ULT(dev))
1567
1568 #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1569
1570 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1571 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1572 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1573
1574 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1575 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1576 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1577 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1578 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1579 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1580
1581 #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1582 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1583 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1584 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1585 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1586 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1587
1588 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1589
1590 #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1591
1592 #define GT_FREQUENCY_MULTIPLIER 50
1593
1594 #include "i915_trace.h"
1595
1596 /**
1597 * RC6 is a special power stage which allows the GPU to enter an very
1598 * low-voltage mode when idle, using down to 0V while at this stage. This
1599 * stage is entered automatically when the GPU is idle when RC6 support is
1600 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1601 *
1602 * There are different RC6 modes available in Intel GPU, which differentiate
1603 * among each other with the latency required to enter and leave RC6 and
1604 * voltage consumed by the GPU in different states.
1605 *
1606 * The combination of the following flags define which states GPU is allowed
1607 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1608 * RC6pp is deepest RC6. Their support by hardware varies according to the
1609 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1610 * which brings the most power savings; deeper states save more power, but
1611 * require higher latency to switch to and wake up.
1612 */
1613 #define INTEL_RC6_ENABLE (1<<0)
1614 #define INTEL_RC6p_ENABLE (1<<1)
1615 #define INTEL_RC6pp_ENABLE (1<<2)
1616
1617 extern struct drm_ioctl_desc i915_ioctls[];
1618 extern int i915_max_ioctl;
1619 extern unsigned int i915_fbpercrtc __always_unused;
1620 extern int i915_panel_ignore_lid __read_mostly;
1621 extern unsigned int i915_powersave __read_mostly;
1622 extern int i915_semaphores __read_mostly;
1623 extern unsigned int i915_lvds_downclock __read_mostly;
1624 extern int i915_lvds_channel_mode __read_mostly;
1625 extern int i915_panel_use_ssc __read_mostly;
1626 extern int i915_vbt_sdvo_panel_type __read_mostly;
1627 extern int i915_enable_rc6 __read_mostly;
1628 extern int i915_enable_fbc __read_mostly;
1629 extern bool i915_enable_hangcheck __read_mostly;
1630 extern int i915_enable_ppgtt __read_mostly;
1631 extern int i915_enable_psr __read_mostly;
1632 extern unsigned int i915_preliminary_hw_support __read_mostly;
1633 extern int i915_disable_power_well __read_mostly;
1634 extern int i915_enable_ips __read_mostly;
1635 extern bool i915_fastboot __read_mostly;
1636 extern bool i915_prefault_disable __read_mostly;
1637
1638 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1639 extern int i915_resume(struct drm_device *dev);
1640 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1641 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1642
1643 /* i915_dma.c */
1644 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1645 extern void i915_kernel_lost_context(struct drm_device * dev);
1646 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1647 extern int i915_driver_unload(struct drm_device *);
1648 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1649 extern void i915_driver_lastclose(struct drm_device * dev);
1650 extern void i915_driver_preclose(struct drm_device *dev,
1651 struct drm_file *file_priv);
1652 extern void i915_driver_postclose(struct drm_device *dev,
1653 struct drm_file *file_priv);
1654 extern int i915_driver_device_is_agp(struct drm_device * dev);
1655 #ifdef CONFIG_COMPAT
1656 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1657 unsigned long arg);
1658 #endif
1659 extern int i915_emit_box(struct drm_device *dev,
1660 struct drm_clip_rect *box,
1661 int DR1, int DR4);
1662 extern int intel_gpu_reset(struct drm_device *dev);
1663 extern int i915_reset(struct drm_device *dev);
1664 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1665 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1666 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1667 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1668
1669 extern void intel_console_resume(struct work_struct *work);
1670
1671 /* i915_irq.c */
1672 void i915_queue_hangcheck(struct drm_device *dev);
1673 void i915_hangcheck_elapsed(unsigned long data);
1674 void i915_handle_error(struct drm_device *dev, bool wedged);
1675
1676 extern void intel_irq_init(struct drm_device *dev);
1677 extern void intel_hpd_init(struct drm_device *dev);
1678 extern void intel_pm_init(struct drm_device *dev);
1679
1680 extern void intel_uncore_sanitize(struct drm_device *dev);
1681 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1682 extern void intel_uncore_init(struct drm_device *dev);
1683 extern void intel_uncore_reset(struct drm_device *dev);
1684 extern void intel_uncore_clear_errors(struct drm_device *dev);
1685 extern void intel_uncore_check_errors(struct drm_device *dev);
1686
1687 void
1688 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1689
1690 void
1691 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1692
1693 /* i915_gem.c */
1694 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1695 struct drm_file *file_priv);
1696 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1697 struct drm_file *file_priv);
1698 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1699 struct drm_file *file_priv);
1700 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1701 struct drm_file *file_priv);
1702 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1703 struct drm_file *file_priv);
1704 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1705 struct drm_file *file_priv);
1706 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1707 struct drm_file *file_priv);
1708 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file_priv);
1710 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1711 struct drm_file *file_priv);
1712 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1713 struct drm_file *file_priv);
1714 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1715 struct drm_file *file_priv);
1716 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1717 struct drm_file *file_priv);
1718 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1719 struct drm_file *file_priv);
1720 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1721 struct drm_file *file);
1722 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1723 struct drm_file *file);
1724 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1725 struct drm_file *file_priv);
1726 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1727 struct drm_file *file_priv);
1728 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1729 struct drm_file *file_priv);
1730 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1731 struct drm_file *file_priv);
1732 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1733 struct drm_file *file_priv);
1734 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1735 struct drm_file *file_priv);
1736 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1737 struct drm_file *file_priv);
1738 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1739 struct drm_file *file_priv);
1740 void i915_gem_load(struct drm_device *dev);
1741 void *i915_gem_object_alloc(struct drm_device *dev);
1742 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1743 int i915_gem_init_object(struct drm_gem_object *obj);
1744 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1745 const struct drm_i915_gem_object_ops *ops);
1746 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1747 size_t size);
1748 void i915_gem_free_object(struct drm_gem_object *obj);
1749 struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
1750 struct i915_address_space *vm);
1751 void i915_gem_vma_destroy(struct i915_vma *vma);
1752
1753 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1754 uint32_t alignment,
1755 bool map_and_fenceable,
1756 bool nonblocking);
1757 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1758 int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1759 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1760 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1761 void i915_gem_lastclose(struct drm_device *dev);
1762
1763 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1764 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1765 {
1766 struct sg_page_iter sg_iter;
1767
1768 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1769 return sg_page_iter_page(&sg_iter);
1770
1771 return NULL;
1772 }
1773 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1774 {
1775 BUG_ON(obj->pages == NULL);
1776 obj->pages_pin_count++;
1777 }
1778 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1779 {
1780 BUG_ON(obj->pages_pin_count == 0);
1781 obj->pages_pin_count--;
1782 }
1783
1784 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1785 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1786 struct intel_ring_buffer *to);
1787 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1788 struct intel_ring_buffer *ring);
1789
1790 int i915_gem_dumb_create(struct drm_file *file_priv,
1791 struct drm_device *dev,
1792 struct drm_mode_create_dumb *args);
1793 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1794 uint32_t handle, uint64_t *offset);
1795 int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1796 uint32_t handle);
1797 /**
1798 * Returns true if seq1 is later than seq2.
1799 */
1800 static inline bool
1801 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1802 {
1803 return (int32_t)(seq1 - seq2) >= 0;
1804 }
1805
1806 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1807 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1808 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1809 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1810
1811 static inline bool
1812 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1813 {
1814 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1815 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1816 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1817 return true;
1818 } else
1819 return false;
1820 }
1821
1822 static inline void
1823 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1824 {
1825 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1826 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1827 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1828 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1829 }
1830 }
1831
1832 void i915_gem_retire_requests(struct drm_device *dev);
1833 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1834 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1835 bool interruptible);
1836 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1837 {
1838 return unlikely(atomic_read(&error->reset_counter)
1839 & I915_RESET_IN_PROGRESS_FLAG);
1840 }
1841
1842 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1843 {
1844 return atomic_read(&error->reset_counter) == I915_WEDGED;
1845 }
1846
1847 void i915_gem_reset(struct drm_device *dev);
1848 void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1849 int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1850 uint32_t read_domains,
1851 uint32_t write_domain);
1852 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1853 int __must_check i915_gem_init(struct drm_device *dev);
1854 int __must_check i915_gem_init_hw(struct drm_device *dev);
1855 void i915_gem_l3_remap(struct drm_device *dev);
1856 void i915_gem_init_swizzling(struct drm_device *dev);
1857 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1858 int __must_check i915_gpu_idle(struct drm_device *dev);
1859 int __must_check i915_gem_idle(struct drm_device *dev);
1860 int __i915_add_request(struct intel_ring_buffer *ring,
1861 struct drm_file *file,
1862 struct drm_i915_gem_object *batch_obj,
1863 u32 *seqno);
1864 #define i915_add_request(ring, seqno) \
1865 __i915_add_request(ring, NULL, NULL, seqno)
1866 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1867 uint32_t seqno);
1868 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1869 int __must_check
1870 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1871 bool write);
1872 int __must_check
1873 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1874 int __must_check
1875 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1876 u32 alignment,
1877 struct intel_ring_buffer *pipelined);
1878 int i915_gem_attach_phys_object(struct drm_device *dev,
1879 struct drm_i915_gem_object *obj,
1880 int id,
1881 int align);
1882 void i915_gem_detach_phys_object(struct drm_device *dev,
1883 struct drm_i915_gem_object *obj);
1884 void i915_gem_free_all_phys_object(struct drm_device *dev);
1885 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1886
1887 uint32_t
1888 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1889 uint32_t
1890 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1891 int tiling_mode, bool fenced);
1892
1893 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1894 enum i915_cache_level cache_level);
1895
1896 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1897 struct dma_buf *dma_buf);
1898
1899 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1900 struct drm_gem_object *gem_obj, int flags);
1901
1902 void i915_gem_restore_fences(struct drm_device *dev);
1903
1904 /* i915_gem_context.c */
1905 void i915_gem_context_init(struct drm_device *dev);
1906 void i915_gem_context_fini(struct drm_device *dev);
1907 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1908 int i915_switch_context(struct intel_ring_buffer *ring,
1909 struct drm_file *file, int to_id);
1910 void i915_gem_context_free(struct kref *ctx_ref);
1911 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1912 {
1913 kref_get(&ctx->ref);
1914 }
1915
1916 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1917 {
1918 kref_put(&ctx->ref, i915_gem_context_free);
1919 }
1920
1921 struct i915_ctx_hang_stats * __must_check
1922 i915_gem_context_get_hang_stats(struct drm_device *dev,
1923 struct drm_file *file,
1924 u32 id);
1925 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1926 struct drm_file *file);
1927 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1928 struct drm_file *file);
1929
1930 /* i915_gem_gtt.c */
1931 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1932 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1933 struct drm_i915_gem_object *obj,
1934 enum i915_cache_level cache_level);
1935 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1936 struct drm_i915_gem_object *obj);
1937
1938 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1939 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1940 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1941 enum i915_cache_level cache_level);
1942 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1943 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1944 void i915_gem_init_global_gtt(struct drm_device *dev);
1945 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1946 unsigned long mappable_end, unsigned long end);
1947 int i915_gem_gtt_init(struct drm_device *dev);
1948 static inline void i915_gem_chipset_flush(struct drm_device *dev)
1949 {
1950 if (INTEL_INFO(dev)->gen < 6)
1951 intel_gtt_chipset_flush();
1952 }
1953
1954
1955 /* i915_gem_evict.c */
1956 int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1957 unsigned alignment,
1958 unsigned cache_level,
1959 bool mappable,
1960 bool nonblock);
1961 int i915_gem_evict_everything(struct drm_device *dev);
1962
1963 /* i915_gem_stolen.c */
1964 int i915_gem_init_stolen(struct drm_device *dev);
1965 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1966 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
1967 void i915_gem_cleanup_stolen(struct drm_device *dev);
1968 struct drm_i915_gem_object *
1969 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1970 struct drm_i915_gem_object *
1971 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1972 u32 stolen_offset,
1973 u32 gtt_offset,
1974 u32 size);
1975 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
1976
1977 /* i915_gem_tiling.c */
1978 inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1979 {
1980 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1981
1982 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1983 obj->tiling_mode != I915_TILING_NONE;
1984 }
1985
1986 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1987 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1988 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1989
1990 /* i915_gem_debug.c */
1991 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1992 const char *where, uint32_t mark);
1993 #if WATCH_LISTS
1994 int i915_verify_lists(struct drm_device *dev);
1995 #else
1996 #define i915_verify_lists(dev) 0
1997 #endif
1998 void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1999 int handle);
2000 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
2001 const char *where, uint32_t mark);
2002
2003 /* i915_debugfs.c */
2004 int i915_debugfs_init(struct drm_minor *minor);
2005 void i915_debugfs_cleanup(struct drm_minor *minor);
2006
2007 /* i915_gpu_error.c */
2008 __printf(2, 3)
2009 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2010 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2011 const struct i915_error_state_file_priv *error);
2012 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2013 size_t count, loff_t pos);
2014 static inline void i915_error_state_buf_release(
2015 struct drm_i915_error_state_buf *eb)
2016 {
2017 kfree(eb->buf);
2018 }
2019 void i915_capture_error_state(struct drm_device *dev);
2020 void i915_error_state_get(struct drm_device *dev,
2021 struct i915_error_state_file_priv *error_priv);
2022 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2023 void i915_destroy_error_state(struct drm_device *dev);
2024
2025 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2026 const char *i915_cache_level_str(int type);
2027
2028 /* i915_suspend.c */
2029 extern int i915_save_state(struct drm_device *dev);
2030 extern int i915_restore_state(struct drm_device *dev);
2031
2032 /* i915_ums.c */
2033 void i915_save_display_reg(struct drm_device *dev);
2034 void i915_restore_display_reg(struct drm_device *dev);
2035
2036 /* i915_sysfs.c */
2037 void i915_setup_sysfs(struct drm_device *dev_priv);
2038 void i915_teardown_sysfs(struct drm_device *dev_priv);
2039
2040 /* intel_i2c.c */
2041 extern int intel_setup_gmbus(struct drm_device *dev);
2042 extern void intel_teardown_gmbus(struct drm_device *dev);
2043 static inline bool intel_gmbus_is_port_valid(unsigned port)
2044 {
2045 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2046 }
2047
2048 extern struct i2c_adapter *intel_gmbus_get_adapter(
2049 struct drm_i915_private *dev_priv, unsigned port);
2050 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2051 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2052 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2053 {
2054 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2055 }
2056 extern void intel_i2c_reset(struct drm_device *dev);
2057
2058 /* intel_opregion.c */
2059 extern int intel_opregion_setup(struct drm_device *dev);
2060 #ifdef CONFIG_ACPI
2061 extern void intel_opregion_init(struct drm_device *dev);
2062 extern void intel_opregion_fini(struct drm_device *dev);
2063 extern void intel_opregion_asle_intr(struct drm_device *dev);
2064 #else
2065 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2066 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2067 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2068 #endif
2069
2070 /* intel_acpi.c */
2071 #ifdef CONFIG_ACPI
2072 extern void intel_register_dsm_handler(void);
2073 extern void intel_unregister_dsm_handler(void);
2074 #else
2075 static inline void intel_register_dsm_handler(void) { return; }
2076 static inline void intel_unregister_dsm_handler(void) { return; }
2077 #endif /* CONFIG_ACPI */
2078
2079 /* modesetting */
2080 extern void intel_modeset_init_hw(struct drm_device *dev);
2081 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2082 extern void intel_modeset_init(struct drm_device *dev);
2083 extern void intel_modeset_gem_init(struct drm_device *dev);
2084 extern void intel_modeset_cleanup(struct drm_device *dev);
2085 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2086 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2087 bool force_restore);
2088 extern void i915_redisable_vga(struct drm_device *dev);
2089 extern bool intel_fbc_enabled(struct drm_device *dev);
2090 extern void intel_disable_fbc(struct drm_device *dev);
2091 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2092 extern void intel_init_pch_refclk(struct drm_device *dev);
2093 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2094 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2095 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2096 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2097 extern void intel_detect_pch(struct drm_device *dev);
2098 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2099 extern int intel_enable_rc6(const struct drm_device *dev);
2100
2101 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2102 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2103 struct drm_file *file);
2104
2105 /* overlay */
2106 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2107 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2108 struct intel_overlay_error_state *error);
2109
2110 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2111 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2112 struct drm_device *dev,
2113 struct intel_display_error_state *error);
2114
2115 /* On SNB platform, before reading ring registers forcewake bit
2116 * must be set to prevent GT core from power down and stale values being
2117 * returned.
2118 */
2119 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2120 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2121
2122 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2123 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2124
2125 /* intel_sideband.c */
2126 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2127 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2128 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2129 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2130 void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
2131 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2132 enum intel_sbi_destination destination);
2133 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2134 enum intel_sbi_destination destination);
2135
2136 int vlv_gpu_freq(int ddr_freq, int val);
2137 int vlv_freq_opcode(int ddr_freq, int val);
2138
2139 #define __i915_read(x) \
2140 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2141 __i915_read(8)
2142 __i915_read(16)
2143 __i915_read(32)
2144 __i915_read(64)
2145 #undef __i915_read
2146
2147 #define __i915_write(x) \
2148 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2149 __i915_write(8)
2150 __i915_write(16)
2151 __i915_write(32)
2152 __i915_write(64)
2153 #undef __i915_write
2154
2155 #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2156 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
2157
2158 #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2159 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2160 #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2161 #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
2162
2163 #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2164 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2165 #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2166 #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
2167
2168 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2169 #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
2170
2171 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2172 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2173
2174 /* "Broadcast RGB" property */
2175 #define INTEL_BROADCAST_RGB_AUTO 0
2176 #define INTEL_BROADCAST_RGB_FULL 1
2177 #define INTEL_BROADCAST_RGB_LIMITED 2
2178
2179 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2180 {
2181 if (HAS_PCH_SPLIT(dev))
2182 return CPU_VGACNTRL;
2183 else if (IS_VALLEYVIEW(dev))
2184 return VLV_VGACNTRL;
2185 else
2186 return VGACNTRL;
2187 }
2188
2189 static inline void __user *to_user_ptr(u64 address)
2190 {
2191 return (void __user *)(uintptr_t)address;
2192 }
2193
2194 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2195 {
2196 unsigned long j = msecs_to_jiffies(m);
2197
2198 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2199 }
2200
2201 static inline unsigned long
2202 timespec_to_jiffies_timeout(const struct timespec *value)
2203 {
2204 unsigned long j = timespec_to_jiffies(value);
2205
2206 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2207 }
2208
2209 #endif
This page took 0.07509 seconds and 6 git commands to generate.