drm/i915/skl: Structure/enum definitions for SKL clocks
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
46 #include <drm/drm_gem.h>
47 #include <linux/backlight.h>
48 #include <linux/hashtable.h>
49 #include <linux/intel-iommu.h>
50 #include <linux/kref.h>
51 #include <linux/pm_qos.h>
52
53 /* General customization:
54 */
55
56 #define DRIVER_NAME "i915"
57 #define DRIVER_DESC "Intel Graphics"
58 #define DRIVER_DATE "20141107"
59
60 #undef WARN_ON
61 #define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
63 enum pipe {
64 INVALID_PIPE = -1,
65 PIPE_A = 0,
66 PIPE_B,
67 PIPE_C,
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
70 };
71 #define pipe_name(p) ((p) + 'A')
72
73 enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
79 };
80 #define transcoder_name(t) ((t) + 'A')
81
82 /*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88 #define I915_MAX_PLANES 3
89
90 enum plane {
91 PLANE_A = 0,
92 PLANE_B,
93 PLANE_C,
94 };
95 #define plane_name(p) ((p) + 'A')
96
97 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
98
99 enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106 };
107 #define port_name(p) ((p) + 'A')
108
109 #define I915_NUM_PHYS_VLV 2
110
111 enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114 };
115
116 enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119 };
120
121 enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
131 POWER_DOMAIN_TRANSCODER_EDP,
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
143 POWER_DOMAIN_VGA,
144 POWER_DOMAIN_AUDIO,
145 POWER_DOMAIN_PLLS,
146 POWER_DOMAIN_INIT,
147
148 POWER_DOMAIN_NUM,
149 };
150
151 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
154 #define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
157
158 enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169 };
170
171 #define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
177
178 #define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
180 #define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
182 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
183
184 #define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
187 #define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
190 #define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
195 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
199 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
203 #define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
207 struct drm_i915_private;
208 struct i915_mm_struct;
209 struct i915_mmu_object;
210
211 enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 /* hsw/bdw */
217 DPLL_ID_WRPLL1 = 0,
218 DPLL_ID_WRPLL2 = 1,
219 /* skl */
220 DPLL_ID_SKL_DPLL1 = 0,
221 DPLL_ID_SKL_DPLL2 = 1,
222 DPLL_ID_SKL_DPLL3 = 2,
223 };
224 #define I915_NUM_PLLS 3
225
226 struct intel_dpll_hw_state {
227 /* i9xx, pch plls */
228 uint32_t dpll;
229 uint32_t dpll_md;
230 uint32_t fp0;
231 uint32_t fp1;
232
233 /* hsw, bdw */
234 uint32_t wrpll;
235 };
236
237 struct intel_shared_dpll_config {
238 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
239 struct intel_dpll_hw_state hw_state;
240 };
241
242 struct intel_shared_dpll {
243 struct intel_shared_dpll_config config;
244 struct intel_shared_dpll_config *new_config;
245
246 int active; /* count of number of active CRTCs (i.e. DPMS on) */
247 bool on; /* is the PLL actually active? Disabled during modeset */
248 const char *name;
249 /* should match the index in the dev_priv->shared_dplls array */
250 enum intel_dpll_id id;
251 /* The mode_set hook is optional and should be used together with the
252 * intel_prepare_shared_dpll function. */
253 void (*mode_set)(struct drm_i915_private *dev_priv,
254 struct intel_shared_dpll *pll);
255 void (*enable)(struct drm_i915_private *dev_priv,
256 struct intel_shared_dpll *pll);
257 void (*disable)(struct drm_i915_private *dev_priv,
258 struct intel_shared_dpll *pll);
259 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
260 struct intel_shared_dpll *pll,
261 struct intel_dpll_hw_state *hw_state);
262 };
263
264 #define SKL_DPLL0 0
265 #define SKL_DPLL1 1
266 #define SKL_DPLL2 2
267 #define SKL_DPLL3 3
268
269 /* Used by dp and fdi links */
270 struct intel_link_m_n {
271 uint32_t tu;
272 uint32_t gmch_m;
273 uint32_t gmch_n;
274 uint32_t link_m;
275 uint32_t link_n;
276 };
277
278 void intel_link_compute_m_n(int bpp, int nlanes,
279 int pixel_clock, int link_clock,
280 struct intel_link_m_n *m_n);
281
282 /* Interface history:
283 *
284 * 1.1: Original.
285 * 1.2: Add Power Management
286 * 1.3: Add vblank support
287 * 1.4: Fix cmdbuffer path, add heap destroy
288 * 1.5: Add vblank pipe configuration
289 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
290 * - Support vertical blank on secondary display pipe
291 */
292 #define DRIVER_MAJOR 1
293 #define DRIVER_MINOR 6
294 #define DRIVER_PATCHLEVEL 0
295
296 #define WATCH_LISTS 0
297
298 struct opregion_header;
299 struct opregion_acpi;
300 struct opregion_swsci;
301 struct opregion_asle;
302
303 struct intel_opregion {
304 struct opregion_header __iomem *header;
305 struct opregion_acpi __iomem *acpi;
306 struct opregion_swsci __iomem *swsci;
307 u32 swsci_gbda_sub_functions;
308 u32 swsci_sbcb_sub_functions;
309 struct opregion_asle __iomem *asle;
310 void __iomem *vbt;
311 u32 __iomem *lid_state;
312 struct work_struct asle_work;
313 };
314 #define OPREGION_SIZE (8*1024)
315
316 struct intel_overlay;
317 struct intel_overlay_error_state;
318
319 struct drm_local_map;
320
321 struct drm_i915_master_private {
322 struct drm_local_map *sarea;
323 struct _drm_i915_sarea *sarea_priv;
324 };
325 #define I915_FENCE_REG_NONE -1
326 #define I915_MAX_NUM_FENCES 32
327 /* 32 fences + sign bit for FENCE_REG_NONE */
328 #define I915_MAX_NUM_FENCE_BITS 6
329
330 struct drm_i915_fence_reg {
331 struct list_head lru_list;
332 struct drm_i915_gem_object *obj;
333 int pin_count;
334 };
335
336 struct sdvo_device_mapping {
337 u8 initialized;
338 u8 dvo_port;
339 u8 slave_addr;
340 u8 dvo_wiring;
341 u8 i2c_pin;
342 u8 ddc_pin;
343 };
344
345 struct intel_display_error_state;
346
347 struct drm_i915_error_state {
348 struct kref ref;
349 struct timeval time;
350
351 char error_msg[128];
352 u32 reset_count;
353 u32 suspend_count;
354
355 /* Generic register state */
356 u32 eir;
357 u32 pgtbl_er;
358 u32 ier;
359 u32 gtier[4];
360 u32 ccid;
361 u32 derrmr;
362 u32 forcewake;
363 u32 error; /* gen6+ */
364 u32 err_int; /* gen7 */
365 u32 done_reg;
366 u32 gac_eco;
367 u32 gam_ecochk;
368 u32 gab_ctl;
369 u32 gfx_mode;
370 u32 extra_instdone[I915_NUM_INSTDONE_REG];
371 u64 fence[I915_MAX_NUM_FENCES];
372 struct intel_overlay_error_state *overlay;
373 struct intel_display_error_state *display;
374 struct drm_i915_error_object *semaphore_obj;
375
376 struct drm_i915_error_ring {
377 bool valid;
378 /* Software tracked state */
379 bool waiting;
380 int hangcheck_score;
381 enum intel_ring_hangcheck_action hangcheck_action;
382 int num_requests;
383
384 /* our own tracking of ring head and tail */
385 u32 cpu_ring_head;
386 u32 cpu_ring_tail;
387
388 u32 semaphore_seqno[I915_NUM_RINGS - 1];
389
390 /* Register state */
391 u32 tail;
392 u32 head;
393 u32 ctl;
394 u32 hws;
395 u32 ipeir;
396 u32 ipehr;
397 u32 instdone;
398 u32 bbstate;
399 u32 instpm;
400 u32 instps;
401 u32 seqno;
402 u64 bbaddr;
403 u64 acthd;
404 u32 fault_reg;
405 u64 faddr;
406 u32 rc_psmi; /* sleep state */
407 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
408
409 struct drm_i915_error_object {
410 int page_count;
411 u32 gtt_offset;
412 u32 *pages[0];
413 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
414
415 struct drm_i915_error_request {
416 long jiffies;
417 u32 seqno;
418 u32 tail;
419 } *requests;
420
421 struct {
422 u32 gfx_mode;
423 union {
424 u64 pdp[4];
425 u32 pp_dir_base;
426 };
427 } vm_info;
428
429 pid_t pid;
430 char comm[TASK_COMM_LEN];
431 } ring[I915_NUM_RINGS];
432
433 struct drm_i915_error_buffer {
434 u32 size;
435 u32 name;
436 u32 rseqno, wseqno;
437 u32 gtt_offset;
438 u32 read_domains;
439 u32 write_domain;
440 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
441 s32 pinned:2;
442 u32 tiling:2;
443 u32 dirty:1;
444 u32 purgeable:1;
445 u32 userptr:1;
446 s32 ring:4;
447 u32 cache_level:3;
448 } **active_bo, **pinned_bo;
449
450 u32 *active_bo_count, *pinned_bo_count;
451 u32 vm_count;
452 };
453
454 struct intel_connector;
455 struct intel_encoder;
456 struct intel_crtc_config;
457 struct intel_plane_config;
458 struct intel_crtc;
459 struct intel_limit;
460 struct dpll;
461
462 struct drm_i915_display_funcs {
463 bool (*fbc_enabled)(struct drm_device *dev);
464 void (*enable_fbc)(struct drm_crtc *crtc);
465 void (*disable_fbc)(struct drm_device *dev);
466 int (*get_display_clock_speed)(struct drm_device *dev);
467 int (*get_fifo_size)(struct drm_device *dev, int plane);
468 /**
469 * find_dpll() - Find the best values for the PLL
470 * @limit: limits for the PLL
471 * @crtc: current CRTC
472 * @target: target frequency in kHz
473 * @refclk: reference clock frequency in kHz
474 * @match_clock: if provided, @best_clock P divider must
475 * match the P divider from @match_clock
476 * used for LVDS downclocking
477 * @best_clock: best PLL values found
478 *
479 * Returns true on success, false on failure.
480 */
481 bool (*find_dpll)(const struct intel_limit *limit,
482 struct intel_crtc *crtc,
483 int target, int refclk,
484 struct dpll *match_clock,
485 struct dpll *best_clock);
486 void (*update_wm)(struct drm_crtc *crtc);
487 void (*update_sprite_wm)(struct drm_plane *plane,
488 struct drm_crtc *crtc,
489 uint32_t sprite_width, uint32_t sprite_height,
490 int pixel_size, bool enable, bool scaled);
491 void (*modeset_global_resources)(struct drm_device *dev);
492 /* Returns the active state of the crtc, and if the crtc is active,
493 * fills out the pipe-config with the hw state. */
494 bool (*get_pipe_config)(struct intel_crtc *,
495 struct intel_crtc_config *);
496 void (*get_plane_config)(struct intel_crtc *,
497 struct intel_plane_config *);
498 int (*crtc_compute_clock)(struct intel_crtc *crtc);
499 void (*crtc_enable)(struct drm_crtc *crtc);
500 void (*crtc_disable)(struct drm_crtc *crtc);
501 void (*off)(struct drm_crtc *crtc);
502 void (*audio_codec_enable)(struct drm_connector *connector,
503 struct intel_encoder *encoder,
504 struct drm_display_mode *mode);
505 void (*audio_codec_disable)(struct intel_encoder *encoder);
506 void (*fdi_link_train)(struct drm_crtc *crtc);
507 void (*init_clock_gating)(struct drm_device *dev);
508 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
509 struct drm_framebuffer *fb,
510 struct drm_i915_gem_object *obj,
511 struct intel_engine_cs *ring,
512 uint32_t flags);
513 void (*update_primary_plane)(struct drm_crtc *crtc,
514 struct drm_framebuffer *fb,
515 int x, int y);
516 void (*hpd_irq_setup)(struct drm_device *dev);
517 /* clock updates for mode set */
518 /* cursor updates */
519 /* render clock increase/decrease */
520 /* display clock increase/decrease */
521 /* pll clock increase/decrease */
522
523 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
524 uint32_t (*get_backlight)(struct intel_connector *connector);
525 void (*set_backlight)(struct intel_connector *connector,
526 uint32_t level);
527 void (*disable_backlight)(struct intel_connector *connector);
528 void (*enable_backlight)(struct intel_connector *connector);
529 };
530
531 struct intel_uncore_funcs {
532 void (*force_wake_get)(struct drm_i915_private *dev_priv,
533 int fw_engine);
534 void (*force_wake_put)(struct drm_i915_private *dev_priv,
535 int fw_engine);
536
537 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
538 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
539 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
540 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
541
542 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
543 uint8_t val, bool trace);
544 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
545 uint16_t val, bool trace);
546 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
547 uint32_t val, bool trace);
548 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
549 uint64_t val, bool trace);
550 };
551
552 struct intel_uncore {
553 spinlock_t lock; /** lock is also taken in irq contexts. */
554
555 struct intel_uncore_funcs funcs;
556
557 unsigned fifo_count;
558 unsigned forcewake_count;
559
560 unsigned fw_rendercount;
561 unsigned fw_mediacount;
562 unsigned fw_blittercount;
563
564 struct timer_list force_wake_timer;
565 };
566
567 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
568 func(is_mobile) sep \
569 func(is_i85x) sep \
570 func(is_i915g) sep \
571 func(is_i945gm) sep \
572 func(is_g33) sep \
573 func(need_gfx_hws) sep \
574 func(is_g4x) sep \
575 func(is_pineview) sep \
576 func(is_broadwater) sep \
577 func(is_crestline) sep \
578 func(is_ivybridge) sep \
579 func(is_valleyview) sep \
580 func(is_haswell) sep \
581 func(is_skylake) sep \
582 func(is_preliminary) sep \
583 func(has_fbc) sep \
584 func(has_pipe_cxsr) sep \
585 func(has_hotplug) sep \
586 func(cursor_needs_physical) sep \
587 func(has_overlay) sep \
588 func(overlay_needs_physical) sep \
589 func(supports_tv) sep \
590 func(has_llc) sep \
591 func(has_ddi) sep \
592 func(has_fpga_dbg)
593
594 #define DEFINE_FLAG(name) u8 name:1
595 #define SEP_SEMICOLON ;
596
597 struct intel_device_info {
598 u32 display_mmio_offset;
599 u16 device_id;
600 u8 num_pipes:3;
601 u8 num_sprites[I915_MAX_PIPES];
602 u8 gen;
603 u8 ring_mask; /* Rings supported by the HW */
604 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
605 /* Register offsets for the various display pipes and transcoders */
606 int pipe_offsets[I915_MAX_TRANSCODERS];
607 int trans_offsets[I915_MAX_TRANSCODERS];
608 int palette_offsets[I915_MAX_PIPES];
609 int cursor_offsets[I915_MAX_PIPES];
610 };
611
612 #undef DEFINE_FLAG
613 #undef SEP_SEMICOLON
614
615 enum i915_cache_level {
616 I915_CACHE_NONE = 0,
617 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
618 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
619 caches, eg sampler/render caches, and the
620 large Last-Level-Cache. LLC is coherent with
621 the CPU, but L3 is only visible to the GPU. */
622 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
623 };
624
625 struct i915_ctx_hang_stats {
626 /* This context had batch pending when hang was declared */
627 unsigned batch_pending;
628
629 /* This context had batch active when hang was declared */
630 unsigned batch_active;
631
632 /* Time when this context was last blamed for a GPU reset */
633 unsigned long guilty_ts;
634
635 /* This context is banned to submit more work */
636 bool banned;
637 };
638
639 /* This must match up with the value previously used for execbuf2.rsvd1. */
640 #define DEFAULT_CONTEXT_HANDLE 0
641 /**
642 * struct intel_context - as the name implies, represents a context.
643 * @ref: reference count.
644 * @user_handle: userspace tracking identity for this context.
645 * @remap_slice: l3 row remapping information.
646 * @file_priv: filp associated with this context (NULL for global default
647 * context).
648 * @hang_stats: information about the role of this context in possible GPU
649 * hangs.
650 * @vm: virtual memory space used by this context.
651 * @legacy_hw_ctx: render context backing object and whether it is correctly
652 * initialized (legacy ring submission mechanism only).
653 * @link: link in the global list of contexts.
654 *
655 * Contexts are memory images used by the hardware to store copies of their
656 * internal state.
657 */
658 struct intel_context {
659 struct kref ref;
660 int user_handle;
661 uint8_t remap_slice;
662 struct drm_i915_file_private *file_priv;
663 struct i915_ctx_hang_stats hang_stats;
664 struct i915_hw_ppgtt *ppgtt;
665
666 /* Legacy ring buffer submission */
667 struct {
668 struct drm_i915_gem_object *rcs_state;
669 bool initialized;
670 } legacy_hw_ctx;
671
672 /* Execlists */
673 bool rcs_initialized;
674 struct {
675 struct drm_i915_gem_object *state;
676 struct intel_ringbuffer *ringbuf;
677 } engine[I915_NUM_RINGS];
678
679 struct list_head link;
680 };
681
682 struct i915_fbc {
683 unsigned long size;
684 unsigned threshold;
685 unsigned int fb_id;
686 enum plane plane;
687 int y;
688
689 struct drm_mm_node compressed_fb;
690 struct drm_mm_node *compressed_llb;
691
692 bool false_color;
693
694 /* Tracks whether the HW is actually enabled, not whether the feature is
695 * possible. */
696 bool enabled;
697
698 /* On gen8 some rings cannont perform fbc clean operation so for now
699 * we are doing this on SW with mmio.
700 * This variable works in the opposite information direction
701 * of ring->fbc_dirty telling software on frontbuffer tracking
702 * to perform the cache clean on sw side.
703 */
704 bool need_sw_cache_clean;
705
706 struct intel_fbc_work {
707 struct delayed_work work;
708 struct drm_crtc *crtc;
709 struct drm_framebuffer *fb;
710 } *fbc_work;
711
712 enum no_fbc_reason {
713 FBC_OK, /* FBC is enabled */
714 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
715 FBC_NO_OUTPUT, /* no outputs enabled to compress */
716 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
717 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
718 FBC_MODE_TOO_LARGE, /* mode too large for compression */
719 FBC_BAD_PLANE, /* fbc not supported on plane */
720 FBC_NOT_TILED, /* buffer not tiled */
721 FBC_MULTIPLE_PIPES, /* more than one pipe active */
722 FBC_MODULE_PARAM,
723 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
724 } no_fbc_reason;
725 };
726
727 struct i915_drrs {
728 struct intel_connector *connector;
729 };
730
731 struct intel_dp;
732 struct i915_psr {
733 struct mutex lock;
734 bool sink_support;
735 bool source_ok;
736 struct intel_dp *enabled;
737 bool active;
738 struct delayed_work work;
739 unsigned busy_frontbuffer_bits;
740 };
741
742 enum intel_pch {
743 PCH_NONE = 0, /* No PCH present */
744 PCH_IBX, /* Ibexpeak PCH */
745 PCH_CPT, /* Cougarpoint PCH */
746 PCH_LPT, /* Lynxpoint PCH */
747 PCH_SPT, /* Sunrisepoint PCH */
748 PCH_NOP,
749 };
750
751 enum intel_sbi_destination {
752 SBI_ICLK,
753 SBI_MPHY,
754 };
755
756 #define QUIRK_PIPEA_FORCE (1<<0)
757 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
758 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
759 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
760 #define QUIRK_PIPEB_FORCE (1<<4)
761
762 struct intel_fbdev;
763 struct intel_fbc_work;
764
765 struct intel_gmbus {
766 struct i2c_adapter adapter;
767 u32 force_bit;
768 u32 reg0;
769 u32 gpio_reg;
770 struct i2c_algo_bit_data bit_algo;
771 struct drm_i915_private *dev_priv;
772 };
773
774 struct i915_suspend_saved_registers {
775 u8 saveLBB;
776 u32 saveDSPACNTR;
777 u32 saveDSPBCNTR;
778 u32 saveDSPARB;
779 u32 savePIPEACONF;
780 u32 savePIPEBCONF;
781 u32 savePIPEASRC;
782 u32 savePIPEBSRC;
783 u32 saveFPA0;
784 u32 saveFPA1;
785 u32 saveDPLL_A;
786 u32 saveDPLL_A_MD;
787 u32 saveHTOTAL_A;
788 u32 saveHBLANK_A;
789 u32 saveHSYNC_A;
790 u32 saveVTOTAL_A;
791 u32 saveVBLANK_A;
792 u32 saveVSYNC_A;
793 u32 saveBCLRPAT_A;
794 u32 saveTRANSACONF;
795 u32 saveTRANS_HTOTAL_A;
796 u32 saveTRANS_HBLANK_A;
797 u32 saveTRANS_HSYNC_A;
798 u32 saveTRANS_VTOTAL_A;
799 u32 saveTRANS_VBLANK_A;
800 u32 saveTRANS_VSYNC_A;
801 u32 savePIPEASTAT;
802 u32 saveDSPASTRIDE;
803 u32 saveDSPASIZE;
804 u32 saveDSPAPOS;
805 u32 saveDSPAADDR;
806 u32 saveDSPASURF;
807 u32 saveDSPATILEOFF;
808 u32 savePFIT_PGM_RATIOS;
809 u32 saveBLC_HIST_CTL;
810 u32 saveBLC_PWM_CTL;
811 u32 saveBLC_PWM_CTL2;
812 u32 saveBLC_CPU_PWM_CTL;
813 u32 saveBLC_CPU_PWM_CTL2;
814 u32 saveFPB0;
815 u32 saveFPB1;
816 u32 saveDPLL_B;
817 u32 saveDPLL_B_MD;
818 u32 saveHTOTAL_B;
819 u32 saveHBLANK_B;
820 u32 saveHSYNC_B;
821 u32 saveVTOTAL_B;
822 u32 saveVBLANK_B;
823 u32 saveVSYNC_B;
824 u32 saveBCLRPAT_B;
825 u32 saveTRANSBCONF;
826 u32 saveTRANS_HTOTAL_B;
827 u32 saveTRANS_HBLANK_B;
828 u32 saveTRANS_HSYNC_B;
829 u32 saveTRANS_VTOTAL_B;
830 u32 saveTRANS_VBLANK_B;
831 u32 saveTRANS_VSYNC_B;
832 u32 savePIPEBSTAT;
833 u32 saveDSPBSTRIDE;
834 u32 saveDSPBSIZE;
835 u32 saveDSPBPOS;
836 u32 saveDSPBADDR;
837 u32 saveDSPBSURF;
838 u32 saveDSPBTILEOFF;
839 u32 saveVGA0;
840 u32 saveVGA1;
841 u32 saveVGA_PD;
842 u32 saveVGACNTRL;
843 u32 saveADPA;
844 u32 saveLVDS;
845 u32 savePP_ON_DELAYS;
846 u32 savePP_OFF_DELAYS;
847 u32 saveDVOA;
848 u32 saveDVOB;
849 u32 saveDVOC;
850 u32 savePP_ON;
851 u32 savePP_OFF;
852 u32 savePP_CONTROL;
853 u32 savePP_DIVISOR;
854 u32 savePFIT_CONTROL;
855 u32 save_palette_a[256];
856 u32 save_palette_b[256];
857 u32 saveFBC_CONTROL;
858 u32 saveIER;
859 u32 saveIIR;
860 u32 saveIMR;
861 u32 saveDEIER;
862 u32 saveDEIMR;
863 u32 saveGTIER;
864 u32 saveGTIMR;
865 u32 saveFDI_RXA_IMR;
866 u32 saveFDI_RXB_IMR;
867 u32 saveCACHE_MODE_0;
868 u32 saveMI_ARB_STATE;
869 u32 saveSWF0[16];
870 u32 saveSWF1[16];
871 u32 saveSWF2[3];
872 u8 saveMSR;
873 u8 saveSR[8];
874 u8 saveGR[25];
875 u8 saveAR_INDEX;
876 u8 saveAR[21];
877 u8 saveDACMASK;
878 u8 saveCR[37];
879 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
880 u32 saveCURACNTR;
881 u32 saveCURAPOS;
882 u32 saveCURABASE;
883 u32 saveCURBCNTR;
884 u32 saveCURBPOS;
885 u32 saveCURBBASE;
886 u32 saveCURSIZE;
887 u32 saveDP_B;
888 u32 saveDP_C;
889 u32 saveDP_D;
890 u32 savePIPEA_GMCH_DATA_M;
891 u32 savePIPEB_GMCH_DATA_M;
892 u32 savePIPEA_GMCH_DATA_N;
893 u32 savePIPEB_GMCH_DATA_N;
894 u32 savePIPEA_DP_LINK_M;
895 u32 savePIPEB_DP_LINK_M;
896 u32 savePIPEA_DP_LINK_N;
897 u32 savePIPEB_DP_LINK_N;
898 u32 saveFDI_RXA_CTL;
899 u32 saveFDI_TXA_CTL;
900 u32 saveFDI_RXB_CTL;
901 u32 saveFDI_TXB_CTL;
902 u32 savePFA_CTL_1;
903 u32 savePFB_CTL_1;
904 u32 savePFA_WIN_SZ;
905 u32 savePFB_WIN_SZ;
906 u32 savePFA_WIN_POS;
907 u32 savePFB_WIN_POS;
908 u32 savePCH_DREF_CONTROL;
909 u32 saveDISP_ARB_CTL;
910 u32 savePIPEA_DATA_M1;
911 u32 savePIPEA_DATA_N1;
912 u32 savePIPEA_LINK_M1;
913 u32 savePIPEA_LINK_N1;
914 u32 savePIPEB_DATA_M1;
915 u32 savePIPEB_DATA_N1;
916 u32 savePIPEB_LINK_M1;
917 u32 savePIPEB_LINK_N1;
918 u32 saveMCHBAR_RENDER_STANDBY;
919 u32 savePCH_PORT_HOTPLUG;
920 };
921
922 struct vlv_s0ix_state {
923 /* GAM */
924 u32 wr_watermark;
925 u32 gfx_prio_ctrl;
926 u32 arb_mode;
927 u32 gfx_pend_tlb0;
928 u32 gfx_pend_tlb1;
929 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
930 u32 media_max_req_count;
931 u32 gfx_max_req_count;
932 u32 render_hwsp;
933 u32 ecochk;
934 u32 bsd_hwsp;
935 u32 blt_hwsp;
936 u32 tlb_rd_addr;
937
938 /* MBC */
939 u32 g3dctl;
940 u32 gsckgctl;
941 u32 mbctl;
942
943 /* GCP */
944 u32 ucgctl1;
945 u32 ucgctl3;
946 u32 rcgctl1;
947 u32 rcgctl2;
948 u32 rstctl;
949 u32 misccpctl;
950
951 /* GPM */
952 u32 gfxpause;
953 u32 rpdeuhwtc;
954 u32 rpdeuc;
955 u32 ecobus;
956 u32 pwrdwnupctl;
957 u32 rp_down_timeout;
958 u32 rp_deucsw;
959 u32 rcubmabdtmr;
960 u32 rcedata;
961 u32 spare2gh;
962
963 /* Display 1 CZ domain */
964 u32 gt_imr;
965 u32 gt_ier;
966 u32 pm_imr;
967 u32 pm_ier;
968 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
969
970 /* GT SA CZ domain */
971 u32 tilectl;
972 u32 gt_fifoctl;
973 u32 gtlc_wake_ctrl;
974 u32 gtlc_survive;
975 u32 pmwgicz;
976
977 /* Display 2 CZ domain */
978 u32 gu_ctl0;
979 u32 gu_ctl1;
980 u32 clock_gate_dis2;
981 };
982
983 struct intel_rps_ei {
984 u32 cz_clock;
985 u32 render_c0;
986 u32 media_c0;
987 };
988
989 struct intel_gen6_power_mgmt {
990 /* work and pm_iir are protected by dev_priv->irq_lock */
991 struct work_struct work;
992 u32 pm_iir;
993
994 /* Frequencies are stored in potentially platform dependent multiples.
995 * In other words, *_freq needs to be multiplied by X to be interesting.
996 * Soft limits are those which are used for the dynamic reclocking done
997 * by the driver (raise frequencies under heavy loads, and lower for
998 * lighter loads). Hard limits are those imposed by the hardware.
999 *
1000 * A distinction is made for overclocking, which is never enabled by
1001 * default, and is considered to be above the hard limit if it's
1002 * possible at all.
1003 */
1004 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1005 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1006 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1007 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1008 u8 min_freq; /* AKA RPn. Minimum frequency */
1009 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1010 u8 rp1_freq; /* "less than" RP0 power/freqency */
1011 u8 rp0_freq; /* Non-overclocked max frequency. */
1012 u32 cz_freq;
1013
1014 u32 ei_interrupt_count;
1015
1016 int last_adj;
1017 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1018
1019 bool enabled;
1020 struct delayed_work delayed_resume_work;
1021
1022 /* manual wa residency calculations */
1023 struct intel_rps_ei up_ei, down_ei;
1024
1025 /*
1026 * Protects RPS/RC6 register access and PCU communication.
1027 * Must be taken after struct_mutex if nested.
1028 */
1029 struct mutex hw_lock;
1030 };
1031
1032 /* defined intel_pm.c */
1033 extern spinlock_t mchdev_lock;
1034
1035 struct intel_ilk_power_mgmt {
1036 u8 cur_delay;
1037 u8 min_delay;
1038 u8 max_delay;
1039 u8 fmax;
1040 u8 fstart;
1041
1042 u64 last_count1;
1043 unsigned long last_time1;
1044 unsigned long chipset_power;
1045 u64 last_count2;
1046 u64 last_time2;
1047 unsigned long gfx_power;
1048 u8 corr;
1049
1050 int c_m;
1051 int r_t;
1052
1053 struct drm_i915_gem_object *pwrctx;
1054 struct drm_i915_gem_object *renderctx;
1055 };
1056
1057 struct drm_i915_private;
1058 struct i915_power_well;
1059
1060 struct i915_power_well_ops {
1061 /*
1062 * Synchronize the well's hw state to match the current sw state, for
1063 * example enable/disable it based on the current refcount. Called
1064 * during driver init and resume time, possibly after first calling
1065 * the enable/disable handlers.
1066 */
1067 void (*sync_hw)(struct drm_i915_private *dev_priv,
1068 struct i915_power_well *power_well);
1069 /*
1070 * Enable the well and resources that depend on it (for example
1071 * interrupts located on the well). Called after the 0->1 refcount
1072 * transition.
1073 */
1074 void (*enable)(struct drm_i915_private *dev_priv,
1075 struct i915_power_well *power_well);
1076 /*
1077 * Disable the well and resources that depend on it. Called after
1078 * the 1->0 refcount transition.
1079 */
1080 void (*disable)(struct drm_i915_private *dev_priv,
1081 struct i915_power_well *power_well);
1082 /* Returns the hw enabled state. */
1083 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1084 struct i915_power_well *power_well);
1085 };
1086
1087 /* Power well structure for haswell */
1088 struct i915_power_well {
1089 const char *name;
1090 bool always_on;
1091 /* power well enable/disable usage count */
1092 int count;
1093 /* cached hw enabled state */
1094 bool hw_enabled;
1095 unsigned long domains;
1096 unsigned long data;
1097 const struct i915_power_well_ops *ops;
1098 };
1099
1100 struct i915_power_domains {
1101 /*
1102 * Power wells needed for initialization at driver init and suspend
1103 * time are on. They are kept on until after the first modeset.
1104 */
1105 bool init_power_on;
1106 bool initializing;
1107 int power_well_count;
1108
1109 struct mutex lock;
1110 int domain_use_count[POWER_DOMAIN_NUM];
1111 struct i915_power_well *power_wells;
1112 };
1113
1114 struct i915_dri1_state {
1115 unsigned allow_batchbuffer : 1;
1116 u32 __iomem *gfx_hws_cpu_addr;
1117
1118 unsigned int cpp;
1119 int back_offset;
1120 int front_offset;
1121 int current_page;
1122 int page_flipping;
1123
1124 uint32_t counter;
1125 };
1126
1127 struct i915_ums_state {
1128 /**
1129 * Flag if the X Server, and thus DRM, is not currently in
1130 * control of the device.
1131 *
1132 * This is set between LeaveVT and EnterVT. It needs to be
1133 * replaced with a semaphore. It also needs to be
1134 * transitioned away from for kernel modesetting.
1135 */
1136 int mm_suspended;
1137 };
1138
1139 #define MAX_L3_SLICES 2
1140 struct intel_l3_parity {
1141 u32 *remap_info[MAX_L3_SLICES];
1142 struct work_struct error_work;
1143 int which_slice;
1144 };
1145
1146 struct i915_gem_mm {
1147 /** Memory allocator for GTT stolen memory */
1148 struct drm_mm stolen;
1149 /** List of all objects in gtt_space. Used to restore gtt
1150 * mappings on resume */
1151 struct list_head bound_list;
1152 /**
1153 * List of objects which are not bound to the GTT (thus
1154 * are idle and not used by the GPU) but still have
1155 * (presumably uncached) pages still attached.
1156 */
1157 struct list_head unbound_list;
1158
1159 /** Usable portion of the GTT for GEM */
1160 unsigned long stolen_base; /* limited to low memory (32-bit) */
1161
1162 /** PPGTT used for aliasing the PPGTT with the GTT */
1163 struct i915_hw_ppgtt *aliasing_ppgtt;
1164
1165 struct notifier_block oom_notifier;
1166 struct shrinker shrinker;
1167 bool shrinker_no_lock_stealing;
1168
1169 /** LRU list of objects with fence regs on them. */
1170 struct list_head fence_list;
1171
1172 /**
1173 * We leave the user IRQ off as much as possible,
1174 * but this means that requests will finish and never
1175 * be retired once the system goes idle. Set a timer to
1176 * fire periodically while the ring is running. When it
1177 * fires, go retire requests.
1178 */
1179 struct delayed_work retire_work;
1180
1181 /**
1182 * When we detect an idle GPU, we want to turn on
1183 * powersaving features. So once we see that there
1184 * are no more requests outstanding and no more
1185 * arrive within a small period of time, we fire
1186 * off the idle_work.
1187 */
1188 struct delayed_work idle_work;
1189
1190 /**
1191 * Are we in a non-interruptible section of code like
1192 * modesetting?
1193 */
1194 bool interruptible;
1195
1196 /**
1197 * Is the GPU currently considered idle, or busy executing userspace
1198 * requests? Whilst idle, we attempt to power down the hardware and
1199 * display clocks. In order to reduce the effect on performance, there
1200 * is a slight delay before we do so.
1201 */
1202 bool busy;
1203
1204 /* the indicator for dispatch video commands on two BSD rings */
1205 int bsd_ring_dispatch_index;
1206
1207 /** Bit 6 swizzling required for X tiling */
1208 uint32_t bit_6_swizzle_x;
1209 /** Bit 6 swizzling required for Y tiling */
1210 uint32_t bit_6_swizzle_y;
1211
1212 /* accounting, useful for userland debugging */
1213 spinlock_t object_stat_lock;
1214 size_t object_memory;
1215 u32 object_count;
1216 };
1217
1218 struct drm_i915_error_state_buf {
1219 struct drm_i915_private *i915;
1220 unsigned bytes;
1221 unsigned size;
1222 int err;
1223 u8 *buf;
1224 loff_t start;
1225 loff_t pos;
1226 };
1227
1228 struct i915_error_state_file_priv {
1229 struct drm_device *dev;
1230 struct drm_i915_error_state *error;
1231 };
1232
1233 struct i915_gpu_error {
1234 /* For hangcheck timer */
1235 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1236 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1237 /* Hang gpu twice in this window and your context gets banned */
1238 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1239
1240 struct timer_list hangcheck_timer;
1241
1242 /* For reset and error_state handling. */
1243 spinlock_t lock;
1244 /* Protected by the above dev->gpu_error.lock. */
1245 struct drm_i915_error_state *first_error;
1246 struct work_struct work;
1247
1248
1249 unsigned long missed_irq_rings;
1250
1251 /**
1252 * State variable controlling the reset flow and count
1253 *
1254 * This is a counter which gets incremented when reset is triggered,
1255 * and again when reset has been handled. So odd values (lowest bit set)
1256 * means that reset is in progress and even values that
1257 * (reset_counter >> 1):th reset was successfully completed.
1258 *
1259 * If reset is not completed succesfully, the I915_WEDGE bit is
1260 * set meaning that hardware is terminally sour and there is no
1261 * recovery. All waiters on the reset_queue will be woken when
1262 * that happens.
1263 *
1264 * This counter is used by the wait_seqno code to notice that reset
1265 * event happened and it needs to restart the entire ioctl (since most
1266 * likely the seqno it waited for won't ever signal anytime soon).
1267 *
1268 * This is important for lock-free wait paths, where no contended lock
1269 * naturally enforces the correct ordering between the bail-out of the
1270 * waiter and the gpu reset work code.
1271 */
1272 atomic_t reset_counter;
1273
1274 #define I915_RESET_IN_PROGRESS_FLAG 1
1275 #define I915_WEDGED (1 << 31)
1276
1277 /**
1278 * Waitqueue to signal when the reset has completed. Used by clients
1279 * that wait for dev_priv->mm.wedged to settle.
1280 */
1281 wait_queue_head_t reset_queue;
1282
1283 /* Userspace knobs for gpu hang simulation;
1284 * combines both a ring mask, and extra flags
1285 */
1286 u32 stop_rings;
1287 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1288 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1289
1290 /* For missed irq/seqno simulation. */
1291 unsigned int test_irq_rings;
1292
1293 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1294 bool reload_in_reset;
1295 };
1296
1297 enum modeset_restore {
1298 MODESET_ON_LID_OPEN,
1299 MODESET_DONE,
1300 MODESET_SUSPENDED,
1301 };
1302
1303 struct ddi_vbt_port_info {
1304 /*
1305 * This is an index in the HDMI/DVI DDI buffer translation table.
1306 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1307 * populate this field.
1308 */
1309 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1310 uint8_t hdmi_level_shift;
1311
1312 uint8_t supports_dvi:1;
1313 uint8_t supports_hdmi:1;
1314 uint8_t supports_dp:1;
1315 };
1316
1317 enum drrs_support_type {
1318 DRRS_NOT_SUPPORTED = 0,
1319 STATIC_DRRS_SUPPORT = 1,
1320 SEAMLESS_DRRS_SUPPORT = 2
1321 };
1322
1323 struct intel_vbt_data {
1324 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1325 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1326
1327 /* Feature bits */
1328 unsigned int int_tv_support:1;
1329 unsigned int lvds_dither:1;
1330 unsigned int lvds_vbt:1;
1331 unsigned int int_crt_support:1;
1332 unsigned int lvds_use_ssc:1;
1333 unsigned int display_clock_mode:1;
1334 unsigned int fdi_rx_polarity_inverted:1;
1335 unsigned int has_mipi:1;
1336 int lvds_ssc_freq;
1337 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1338
1339 enum drrs_support_type drrs_type;
1340
1341 /* eDP */
1342 int edp_rate;
1343 int edp_lanes;
1344 int edp_preemphasis;
1345 int edp_vswing;
1346 bool edp_initialized;
1347 bool edp_support;
1348 int edp_bpp;
1349 struct edp_power_seq edp_pps;
1350
1351 struct {
1352 u16 pwm_freq_hz;
1353 bool present;
1354 bool active_low_pwm;
1355 u8 min_brightness; /* min_brightness/255 of max */
1356 } backlight;
1357
1358 /* MIPI DSI */
1359 struct {
1360 u16 port;
1361 u16 panel_id;
1362 struct mipi_config *config;
1363 struct mipi_pps_data *pps;
1364 u8 seq_version;
1365 u32 size;
1366 u8 *data;
1367 u8 *sequence[MIPI_SEQ_MAX];
1368 } dsi;
1369
1370 int crt_ddc_pin;
1371
1372 int child_dev_num;
1373 union child_device_config *child_dev;
1374
1375 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1376 };
1377
1378 enum intel_ddb_partitioning {
1379 INTEL_DDB_PART_1_2,
1380 INTEL_DDB_PART_5_6, /* IVB+ */
1381 };
1382
1383 struct intel_wm_level {
1384 bool enable;
1385 uint32_t pri_val;
1386 uint32_t spr_val;
1387 uint32_t cur_val;
1388 uint32_t fbc_val;
1389 };
1390
1391 struct ilk_wm_values {
1392 uint32_t wm_pipe[3];
1393 uint32_t wm_lp[3];
1394 uint32_t wm_lp_spr[3];
1395 uint32_t wm_linetime[3];
1396 bool enable_fbc_wm;
1397 enum intel_ddb_partitioning partitioning;
1398 };
1399
1400 struct skl_ddb_entry {
1401 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1402 };
1403
1404 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1405 {
1406 return entry->end - entry->start;
1407 }
1408
1409 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1410 const struct skl_ddb_entry *e2)
1411 {
1412 if (e1->start == e2->start && e1->end == e2->end)
1413 return true;
1414
1415 return false;
1416 }
1417
1418 struct skl_ddb_allocation {
1419 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1420 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1421 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1422 };
1423
1424 struct skl_wm_values {
1425 bool dirty[I915_MAX_PIPES];
1426 struct skl_ddb_allocation ddb;
1427 uint32_t wm_linetime[I915_MAX_PIPES];
1428 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1429 uint32_t cursor[I915_MAX_PIPES][8];
1430 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1431 uint32_t cursor_trans[I915_MAX_PIPES];
1432 };
1433
1434 struct skl_wm_level {
1435 bool plane_en[I915_MAX_PLANES];
1436 bool cursor_en;
1437 uint16_t plane_res_b[I915_MAX_PLANES];
1438 uint8_t plane_res_l[I915_MAX_PLANES];
1439 uint16_t cursor_res_b;
1440 uint8_t cursor_res_l;
1441 };
1442
1443 /*
1444 * This struct helps tracking the state needed for runtime PM, which puts the
1445 * device in PCI D3 state. Notice that when this happens, nothing on the
1446 * graphics device works, even register access, so we don't get interrupts nor
1447 * anything else.
1448 *
1449 * Every piece of our code that needs to actually touch the hardware needs to
1450 * either call intel_runtime_pm_get or call intel_display_power_get with the
1451 * appropriate power domain.
1452 *
1453 * Our driver uses the autosuspend delay feature, which means we'll only really
1454 * suspend if we stay with zero refcount for a certain amount of time. The
1455 * default value is currently very conservative (see intel_runtime_pm_enable), but
1456 * it can be changed with the standard runtime PM files from sysfs.
1457 *
1458 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1459 * goes back to false exactly before we reenable the IRQs. We use this variable
1460 * to check if someone is trying to enable/disable IRQs while they're supposed
1461 * to be disabled. This shouldn't happen and we'll print some error messages in
1462 * case it happens.
1463 *
1464 * For more, read the Documentation/power/runtime_pm.txt.
1465 */
1466 struct i915_runtime_pm {
1467 bool suspended;
1468 bool irqs_enabled;
1469 };
1470
1471 enum intel_pipe_crc_source {
1472 INTEL_PIPE_CRC_SOURCE_NONE,
1473 INTEL_PIPE_CRC_SOURCE_PLANE1,
1474 INTEL_PIPE_CRC_SOURCE_PLANE2,
1475 INTEL_PIPE_CRC_SOURCE_PF,
1476 INTEL_PIPE_CRC_SOURCE_PIPE,
1477 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1478 INTEL_PIPE_CRC_SOURCE_TV,
1479 INTEL_PIPE_CRC_SOURCE_DP_B,
1480 INTEL_PIPE_CRC_SOURCE_DP_C,
1481 INTEL_PIPE_CRC_SOURCE_DP_D,
1482 INTEL_PIPE_CRC_SOURCE_AUTO,
1483 INTEL_PIPE_CRC_SOURCE_MAX,
1484 };
1485
1486 struct intel_pipe_crc_entry {
1487 uint32_t frame;
1488 uint32_t crc[5];
1489 };
1490
1491 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1492 struct intel_pipe_crc {
1493 spinlock_t lock;
1494 bool opened; /* exclusive access to the result file */
1495 struct intel_pipe_crc_entry *entries;
1496 enum intel_pipe_crc_source source;
1497 int head, tail;
1498 wait_queue_head_t wq;
1499 };
1500
1501 struct i915_frontbuffer_tracking {
1502 struct mutex lock;
1503
1504 /*
1505 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1506 * scheduled flips.
1507 */
1508 unsigned busy_bits;
1509 unsigned flip_bits;
1510 };
1511
1512 struct i915_wa_reg {
1513 u32 addr;
1514 u32 value;
1515 /* bitmask representing WA bits */
1516 u32 mask;
1517 };
1518
1519 #define I915_MAX_WA_REGS 16
1520
1521 struct i915_workarounds {
1522 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1523 u32 count;
1524 };
1525
1526 struct drm_i915_private {
1527 struct drm_device *dev;
1528 struct kmem_cache *slab;
1529
1530 const struct intel_device_info info;
1531
1532 int relative_constants_mode;
1533
1534 void __iomem *regs;
1535
1536 struct intel_uncore uncore;
1537
1538 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1539
1540
1541 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1542 * controller on different i2c buses. */
1543 struct mutex gmbus_mutex;
1544
1545 /**
1546 * Base address of the gmbus and gpio block.
1547 */
1548 uint32_t gpio_mmio_base;
1549
1550 /* MMIO base address for MIPI regs */
1551 uint32_t mipi_mmio_base;
1552
1553 wait_queue_head_t gmbus_wait_queue;
1554
1555 struct pci_dev *bridge_dev;
1556 struct intel_engine_cs ring[I915_NUM_RINGS];
1557 struct drm_i915_gem_object *semaphore_obj;
1558 uint32_t last_seqno, next_seqno;
1559
1560 struct drm_dma_handle *status_page_dmah;
1561 struct resource mch_res;
1562
1563 /* protects the irq masks */
1564 spinlock_t irq_lock;
1565
1566 /* protects the mmio flip data */
1567 spinlock_t mmio_flip_lock;
1568
1569 bool display_irqs_enabled;
1570
1571 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1572 struct pm_qos_request pm_qos;
1573
1574 /* DPIO indirect register protection */
1575 struct mutex dpio_lock;
1576
1577 /** Cached value of IMR to avoid reads in updating the bitfield */
1578 union {
1579 u32 irq_mask;
1580 u32 de_irq_mask[I915_MAX_PIPES];
1581 };
1582 u32 gt_irq_mask;
1583 u32 pm_irq_mask;
1584 u32 pm_rps_events;
1585 u32 pipestat_irq_mask[I915_MAX_PIPES];
1586
1587 struct work_struct hotplug_work;
1588 struct {
1589 unsigned long hpd_last_jiffies;
1590 int hpd_cnt;
1591 enum {
1592 HPD_ENABLED = 0,
1593 HPD_DISABLED = 1,
1594 HPD_MARK_DISABLED = 2
1595 } hpd_mark;
1596 } hpd_stats[HPD_NUM_PINS];
1597 u32 hpd_event_bits;
1598 struct delayed_work hotplug_reenable_work;
1599
1600 struct i915_fbc fbc;
1601 struct i915_drrs drrs;
1602 struct intel_opregion opregion;
1603 struct intel_vbt_data vbt;
1604
1605 bool preserve_bios_swizzle;
1606
1607 /* overlay */
1608 struct intel_overlay *overlay;
1609
1610 /* backlight registers and fields in struct intel_panel */
1611 struct mutex backlight_lock;
1612
1613 /* LVDS info */
1614 bool no_aux_handshake;
1615
1616 /* protects panel power sequencer state */
1617 struct mutex pps_mutex;
1618
1619 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1620 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1621 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1622
1623 unsigned int fsb_freq, mem_freq, is_ddr3;
1624 unsigned int vlv_cdclk_freq;
1625 unsigned int hpll_freq;
1626
1627 /**
1628 * wq - Driver workqueue for GEM.
1629 *
1630 * NOTE: Work items scheduled here are not allowed to grab any modeset
1631 * locks, for otherwise the flushing done in the pageflip code will
1632 * result in deadlocks.
1633 */
1634 struct workqueue_struct *wq;
1635
1636 /* Display functions */
1637 struct drm_i915_display_funcs display;
1638
1639 /* PCH chipset type */
1640 enum intel_pch pch_type;
1641 unsigned short pch_id;
1642
1643 unsigned long quirks;
1644
1645 enum modeset_restore modeset_restore;
1646 struct mutex modeset_restore_lock;
1647
1648 struct list_head vm_list; /* Global list of all address spaces */
1649 struct i915_gtt gtt; /* VM representing the global address space */
1650
1651 struct i915_gem_mm mm;
1652 DECLARE_HASHTABLE(mm_structs, 7);
1653 struct mutex mm_lock;
1654
1655 /* Kernel Modesetting */
1656
1657 struct sdvo_device_mapping sdvo_mappings[2];
1658
1659 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1660 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1661 wait_queue_head_t pending_flip_queue;
1662
1663 #ifdef CONFIG_DEBUG_FS
1664 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1665 #endif
1666
1667 int num_shared_dpll;
1668 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1669 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1670
1671 struct i915_workarounds workarounds;
1672
1673 /* Reclocking support */
1674 bool render_reclock_avail;
1675 bool lvds_downclock_avail;
1676 /* indicates the reduced downclock for LVDS*/
1677 int lvds_downclock;
1678
1679 struct i915_frontbuffer_tracking fb_tracking;
1680
1681 u16 orig_clock;
1682
1683 bool mchbar_need_disable;
1684
1685 struct intel_l3_parity l3_parity;
1686
1687 /* Cannot be determined by PCIID. You must always read a register. */
1688 size_t ellc_size;
1689
1690 /* gen6+ rps state */
1691 struct intel_gen6_power_mgmt rps;
1692
1693 /* ilk-only ips/rps state. Everything in here is protected by the global
1694 * mchdev_lock in intel_pm.c */
1695 struct intel_ilk_power_mgmt ips;
1696
1697 struct i915_power_domains power_domains;
1698
1699 struct i915_psr psr;
1700
1701 struct i915_gpu_error gpu_error;
1702
1703 struct drm_i915_gem_object *vlv_pctx;
1704
1705 #ifdef CONFIG_DRM_I915_FBDEV
1706 /* list of fbdev register on this device */
1707 struct intel_fbdev *fbdev;
1708 struct work_struct fbdev_suspend_work;
1709 #endif
1710
1711 struct drm_property *broadcast_rgb_property;
1712 struct drm_property *force_audio_property;
1713
1714 uint32_t hw_context_size;
1715 struct list_head context_list;
1716
1717 u32 fdi_rx_config;
1718
1719 u32 suspend_count;
1720 struct i915_suspend_saved_registers regfile;
1721 struct vlv_s0ix_state vlv_s0ix_state;
1722
1723 struct {
1724 /*
1725 * Raw watermark latency values:
1726 * in 0.1us units for WM0,
1727 * in 0.5us units for WM1+.
1728 */
1729 /* primary */
1730 uint16_t pri_latency[5];
1731 /* sprite */
1732 uint16_t spr_latency[5];
1733 /* cursor */
1734 uint16_t cur_latency[5];
1735 /*
1736 * Raw watermark memory latency values
1737 * for SKL for all 8 levels
1738 * in 1us units.
1739 */
1740 uint16_t skl_latency[8];
1741
1742 /*
1743 * The skl_wm_values structure is a bit too big for stack
1744 * allocation, so we keep the staging struct where we store
1745 * intermediate results here instead.
1746 */
1747 struct skl_wm_values skl_results;
1748
1749 /* current hardware state */
1750 union {
1751 struct ilk_wm_values hw;
1752 struct skl_wm_values skl_hw;
1753 };
1754 } wm;
1755
1756 struct i915_runtime_pm pm;
1757
1758 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1759 u32 long_hpd_port_mask;
1760 u32 short_hpd_port_mask;
1761 struct work_struct dig_port_work;
1762
1763 /*
1764 * if we get a HPD irq from DP and a HPD irq from non-DP
1765 * the non-DP HPD could block the workqueue on a mode config
1766 * mutex getting, that userspace may have taken. However
1767 * userspace is waiting on the DP workqueue to run which is
1768 * blocked behind the non-DP one.
1769 */
1770 struct workqueue_struct *dp_wq;
1771
1772 uint32_t bios_vgacntr;
1773
1774 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1775 * here! */
1776 struct i915_dri1_state dri1;
1777 /* Old ums support infrastructure, same warning applies. */
1778 struct i915_ums_state ums;
1779
1780 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1781 struct {
1782 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1783 struct intel_engine_cs *ring,
1784 struct intel_context *ctx,
1785 struct drm_i915_gem_execbuffer2 *args,
1786 struct list_head *vmas,
1787 struct drm_i915_gem_object *batch_obj,
1788 u64 exec_start, u32 flags);
1789 int (*init_rings)(struct drm_device *dev);
1790 void (*cleanup_ring)(struct intel_engine_cs *ring);
1791 void (*stop_ring)(struct intel_engine_cs *ring);
1792 } gt;
1793
1794 /*
1795 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1796 * will be rejected. Instead look for a better place.
1797 */
1798 };
1799
1800 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1801 {
1802 return dev->dev_private;
1803 }
1804
1805 /* Iterate over initialised rings */
1806 #define for_each_ring(ring__, dev_priv__, i__) \
1807 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1808 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1809
1810 enum hdmi_force_audio {
1811 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1812 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1813 HDMI_AUDIO_AUTO, /* trust EDID */
1814 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1815 };
1816
1817 #define I915_GTT_OFFSET_NONE ((u32)-1)
1818
1819 struct drm_i915_gem_object_ops {
1820 /* Interface between the GEM object and its backing storage.
1821 * get_pages() is called once prior to the use of the associated set
1822 * of pages before to binding them into the GTT, and put_pages() is
1823 * called after we no longer need them. As we expect there to be
1824 * associated cost with migrating pages between the backing storage
1825 * and making them available for the GPU (e.g. clflush), we may hold
1826 * onto the pages after they are no longer referenced by the GPU
1827 * in case they may be used again shortly (for example migrating the
1828 * pages to a different memory domain within the GTT). put_pages()
1829 * will therefore most likely be called when the object itself is
1830 * being released or under memory pressure (where we attempt to
1831 * reap pages for the shrinker).
1832 */
1833 int (*get_pages)(struct drm_i915_gem_object *);
1834 void (*put_pages)(struct drm_i915_gem_object *);
1835 int (*dmabuf_export)(struct drm_i915_gem_object *);
1836 void (*release)(struct drm_i915_gem_object *);
1837 };
1838
1839 /*
1840 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1841 * considered to be the frontbuffer for the given plane interface-vise. This
1842 * doesn't mean that the hw necessarily already scans it out, but that any
1843 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1844 *
1845 * We have one bit per pipe and per scanout plane type.
1846 */
1847 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1848 #define INTEL_FRONTBUFFER_BITS \
1849 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1850 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1851 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1852 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1853 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1854 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1855 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1856 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1857 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1858 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1859 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1860
1861 struct drm_i915_gem_object {
1862 struct drm_gem_object base;
1863
1864 const struct drm_i915_gem_object_ops *ops;
1865
1866 /** List of VMAs backed by this object */
1867 struct list_head vma_list;
1868
1869 /** Stolen memory for this object, instead of being backed by shmem. */
1870 struct drm_mm_node *stolen;
1871 struct list_head global_list;
1872
1873 struct list_head ring_list;
1874 /** Used in execbuf to temporarily hold a ref */
1875 struct list_head obj_exec_link;
1876
1877 /**
1878 * This is set if the object is on the active lists (has pending
1879 * rendering and so a non-zero seqno), and is not set if it i s on
1880 * inactive (ready to be unbound) list.
1881 */
1882 unsigned int active:1;
1883
1884 /**
1885 * This is set if the object has been written to since last bound
1886 * to the GTT
1887 */
1888 unsigned int dirty:1;
1889
1890 /**
1891 * Fence register bits (if any) for this object. Will be set
1892 * as needed when mapped into the GTT.
1893 * Protected by dev->struct_mutex.
1894 */
1895 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1896
1897 /**
1898 * Advice: are the backing pages purgeable?
1899 */
1900 unsigned int madv:2;
1901
1902 /**
1903 * Current tiling mode for the object.
1904 */
1905 unsigned int tiling_mode:2;
1906 /**
1907 * Whether the tiling parameters for the currently associated fence
1908 * register have changed. Note that for the purposes of tracking
1909 * tiling changes we also treat the unfenced register, the register
1910 * slot that the object occupies whilst it executes a fenced
1911 * command (such as BLT on gen2/3), as a "fence".
1912 */
1913 unsigned int fence_dirty:1;
1914
1915 /**
1916 * Is the object at the current location in the gtt mappable and
1917 * fenceable? Used to avoid costly recalculations.
1918 */
1919 unsigned int map_and_fenceable:1;
1920
1921 /**
1922 * Whether the current gtt mapping needs to be mappable (and isn't just
1923 * mappable by accident). Track pin and fault separate for a more
1924 * accurate mappable working set.
1925 */
1926 unsigned int fault_mappable:1;
1927 unsigned int pin_mappable:1;
1928 unsigned int pin_display:1;
1929
1930 /*
1931 * Is the object to be mapped as read-only to the GPU
1932 * Only honoured if hardware has relevant pte bit
1933 */
1934 unsigned long gt_ro:1;
1935 unsigned int cache_level:3;
1936
1937 unsigned int has_dma_mapping:1;
1938
1939 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1940
1941 struct sg_table *pages;
1942 int pages_pin_count;
1943
1944 /* prime dma-buf support */
1945 void *dma_buf_vmapping;
1946 int vmapping_count;
1947
1948 struct intel_engine_cs *ring;
1949
1950 /** Breadcrumb of last rendering to the buffer. */
1951 uint32_t last_read_seqno;
1952 uint32_t last_write_seqno;
1953 /** Breadcrumb of last fenced GPU access to the buffer. */
1954 uint32_t last_fenced_seqno;
1955
1956 /** Current tiling stride for the object, if it's tiled. */
1957 uint32_t stride;
1958
1959 /** References from framebuffers, locks out tiling changes. */
1960 unsigned long framebuffer_references;
1961
1962 /** Record of address bit 17 of each page at last unbind. */
1963 unsigned long *bit_17;
1964
1965 /** User space pin count and filp owning the pin */
1966 unsigned long user_pin_count;
1967 struct drm_file *pin_filp;
1968
1969 union {
1970 /** for phy allocated objects */
1971 struct drm_dma_handle *phys_handle;
1972
1973 struct i915_gem_userptr {
1974 uintptr_t ptr;
1975 unsigned read_only :1;
1976 unsigned workers :4;
1977 #define I915_GEM_USERPTR_MAX_WORKERS 15
1978
1979 struct i915_mm_struct *mm;
1980 struct i915_mmu_object *mmu_object;
1981 struct work_struct *work;
1982 } userptr;
1983 };
1984 };
1985 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1986
1987 void i915_gem_track_fb(struct drm_i915_gem_object *old,
1988 struct drm_i915_gem_object *new,
1989 unsigned frontbuffer_bits);
1990
1991 /**
1992 * Request queue structure.
1993 *
1994 * The request queue allows us to note sequence numbers that have been emitted
1995 * and may be associated with active buffers to be retired.
1996 *
1997 * By keeping this list, we can avoid having to do questionable
1998 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1999 * an emission time with seqnos for tracking how far ahead of the GPU we are.
2000 */
2001 struct drm_i915_gem_request {
2002 /** On Which ring this request was generated */
2003 struct intel_engine_cs *ring;
2004
2005 /** GEM sequence number associated with this request. */
2006 uint32_t seqno;
2007
2008 /** Position in the ringbuffer of the start of the request */
2009 u32 head;
2010
2011 /** Position in the ringbuffer of the end of the request */
2012 u32 tail;
2013
2014 /** Context related to this request */
2015 struct intel_context *ctx;
2016
2017 /** Batch buffer related to this request if any */
2018 struct drm_i915_gem_object *batch_obj;
2019
2020 /** Time at which this request was emitted, in jiffies. */
2021 unsigned long emitted_jiffies;
2022
2023 /** global list entry for this request */
2024 struct list_head list;
2025
2026 struct drm_i915_file_private *file_priv;
2027 /** file_priv list entry for this request */
2028 struct list_head client_list;
2029 };
2030
2031 struct drm_i915_file_private {
2032 struct drm_i915_private *dev_priv;
2033 struct drm_file *file;
2034
2035 struct {
2036 spinlock_t lock;
2037 struct list_head request_list;
2038 struct delayed_work idle_work;
2039 } mm;
2040 struct idr context_idr;
2041
2042 atomic_t rps_wait_boost;
2043 struct intel_engine_cs *bsd_ring;
2044 };
2045
2046 /*
2047 * A command that requires special handling by the command parser.
2048 */
2049 struct drm_i915_cmd_descriptor {
2050 /*
2051 * Flags describing how the command parser processes the command.
2052 *
2053 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2054 * a length mask if not set
2055 * CMD_DESC_SKIP: The command is allowed but does not follow the
2056 * standard length encoding for the opcode range in
2057 * which it falls
2058 * CMD_DESC_REJECT: The command is never allowed
2059 * CMD_DESC_REGISTER: The command should be checked against the
2060 * register whitelist for the appropriate ring
2061 * CMD_DESC_MASTER: The command is allowed if the submitting process
2062 * is the DRM master
2063 */
2064 u32 flags;
2065 #define CMD_DESC_FIXED (1<<0)
2066 #define CMD_DESC_SKIP (1<<1)
2067 #define CMD_DESC_REJECT (1<<2)
2068 #define CMD_DESC_REGISTER (1<<3)
2069 #define CMD_DESC_BITMASK (1<<4)
2070 #define CMD_DESC_MASTER (1<<5)
2071
2072 /*
2073 * The command's unique identification bits and the bitmask to get them.
2074 * This isn't strictly the opcode field as defined in the spec and may
2075 * also include type, subtype, and/or subop fields.
2076 */
2077 struct {
2078 u32 value;
2079 u32 mask;
2080 } cmd;
2081
2082 /*
2083 * The command's length. The command is either fixed length (i.e. does
2084 * not include a length field) or has a length field mask. The flag
2085 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2086 * a length mask. All command entries in a command table must include
2087 * length information.
2088 */
2089 union {
2090 u32 fixed;
2091 u32 mask;
2092 } length;
2093
2094 /*
2095 * Describes where to find a register address in the command to check
2096 * against the ring's register whitelist. Only valid if flags has the
2097 * CMD_DESC_REGISTER bit set.
2098 */
2099 struct {
2100 u32 offset;
2101 u32 mask;
2102 } reg;
2103
2104 #define MAX_CMD_DESC_BITMASKS 3
2105 /*
2106 * Describes command checks where a particular dword is masked and
2107 * compared against an expected value. If the command does not match
2108 * the expected value, the parser rejects it. Only valid if flags has
2109 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2110 * are valid.
2111 *
2112 * If the check specifies a non-zero condition_mask then the parser
2113 * only performs the check when the bits specified by condition_mask
2114 * are non-zero.
2115 */
2116 struct {
2117 u32 offset;
2118 u32 mask;
2119 u32 expected;
2120 u32 condition_offset;
2121 u32 condition_mask;
2122 } bits[MAX_CMD_DESC_BITMASKS];
2123 };
2124
2125 /*
2126 * A table of commands requiring special handling by the command parser.
2127 *
2128 * Each ring has an array of tables. Each table consists of an array of command
2129 * descriptors, which must be sorted with command opcodes in ascending order.
2130 */
2131 struct drm_i915_cmd_table {
2132 const struct drm_i915_cmd_descriptor *table;
2133 int count;
2134 };
2135
2136 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2137 #define __I915__(p) ({ \
2138 struct drm_i915_private *__p; \
2139 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2140 __p = (struct drm_i915_private *)p; \
2141 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2142 __p = to_i915((struct drm_device *)p); \
2143 else \
2144 BUILD_BUG(); \
2145 __p; \
2146 })
2147 #define INTEL_INFO(p) (&__I915__(p)->info)
2148 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2149
2150 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2151 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2152 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2153 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2154 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2155 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2156 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2157 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2158 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2159 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2160 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2161 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2162 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2163 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2164 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2165 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2166 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2167 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2168 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2169 INTEL_DEVID(dev) == 0x0152 || \
2170 INTEL_DEVID(dev) == 0x015a)
2171 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2172 INTEL_DEVID(dev) == 0x0106 || \
2173 INTEL_DEVID(dev) == 0x010A)
2174 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2175 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2176 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2177 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2178 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2179 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2180 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2181 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2182 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2183 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2184 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2185 (INTEL_DEVID(dev) & 0xf) == 0xe))
2186 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2187 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2188 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2189 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2190 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2191 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2192 /* ULX machines are also considered ULT. */
2193 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2194 INTEL_DEVID(dev) == 0x0A1E)
2195 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2196
2197 /*
2198 * The genX designation typically refers to the render engine, so render
2199 * capability related checks should use IS_GEN, while display and other checks
2200 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2201 * chips, etc.).
2202 */
2203 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2204 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2205 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2206 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2207 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2208 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2209 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2210 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2211
2212 #define RENDER_RING (1<<RCS)
2213 #define BSD_RING (1<<VCS)
2214 #define BLT_RING (1<<BCS)
2215 #define VEBOX_RING (1<<VECS)
2216 #define BSD2_RING (1<<VCS2)
2217 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2218 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2219 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2220 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2221 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2222 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2223 __I915__(dev)->ellc_size)
2224 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2225
2226 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2227 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2228 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2229 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2230
2231 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2232 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2233
2234 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2235 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2236 /*
2237 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2238 * even when in MSI mode. This results in spurious interrupt warnings if the
2239 * legacy irq no. is shared with another device. The kernel then disables that
2240 * interrupt source and so prevents the other device from working properly.
2241 */
2242 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2243 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2244
2245 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2246 * rows, which changed the alignment requirements and fence programming.
2247 */
2248 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2249 IS_I915GM(dev)))
2250 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2251 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2252 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2253 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2254 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2255
2256 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2257 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2258 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2259
2260 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2261
2262 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2263 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2264 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2265 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2266 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2267 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2268 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2269
2270 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2271 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2272 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2273 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2274 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2275 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2276 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2277 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2278
2279 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2280 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2281 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2282 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2283 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2284 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2285 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2286
2287 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2288
2289 /* DPF == dynamic parity feature */
2290 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2291 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2292
2293 #define GT_FREQUENCY_MULTIPLIER 50
2294
2295 #include "i915_trace.h"
2296
2297 extern const struct drm_ioctl_desc i915_ioctls[];
2298 extern int i915_max_ioctl;
2299
2300 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2301 extern int i915_resume_legacy(struct drm_device *dev);
2302 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2303 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2304
2305 /* i915_params.c */
2306 struct i915_params {
2307 int modeset;
2308 int panel_ignore_lid;
2309 unsigned int powersave;
2310 int semaphores;
2311 unsigned int lvds_downclock;
2312 int lvds_channel_mode;
2313 int panel_use_ssc;
2314 int vbt_sdvo_panel_type;
2315 int enable_rc6;
2316 int enable_fbc;
2317 int enable_ppgtt;
2318 int enable_execlists;
2319 int enable_psr;
2320 unsigned int preliminary_hw_support;
2321 int disable_power_well;
2322 int enable_ips;
2323 int invert_brightness;
2324 int enable_cmd_parser;
2325 /* leave bools at the end to not create holes */
2326 bool enable_hangcheck;
2327 bool fastboot;
2328 bool prefault_disable;
2329 bool reset;
2330 bool disable_display;
2331 bool disable_vtd_wa;
2332 int use_mmio_flip;
2333 bool mmio_debug;
2334 };
2335 extern struct i915_params i915 __read_mostly;
2336
2337 /* i915_dma.c */
2338 void i915_update_dri1_breadcrumb(struct drm_device *dev);
2339 extern void i915_kernel_lost_context(struct drm_device * dev);
2340 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2341 extern int i915_driver_unload(struct drm_device *);
2342 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2343 extern void i915_driver_lastclose(struct drm_device * dev);
2344 extern void i915_driver_preclose(struct drm_device *dev,
2345 struct drm_file *file);
2346 extern void i915_driver_postclose(struct drm_device *dev,
2347 struct drm_file *file);
2348 extern int i915_driver_device_is_agp(struct drm_device * dev);
2349 #ifdef CONFIG_COMPAT
2350 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2351 unsigned long arg);
2352 #endif
2353 extern int i915_emit_box(struct drm_device *dev,
2354 struct drm_clip_rect *box,
2355 int DR1, int DR4);
2356 extern int intel_gpu_reset(struct drm_device *dev);
2357 extern int i915_reset(struct drm_device *dev);
2358 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2359 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2360 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2361 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2362 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2363 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2364
2365 /* i915_irq.c */
2366 void i915_queue_hangcheck(struct drm_device *dev);
2367 __printf(3, 4)
2368 void i915_handle_error(struct drm_device *dev, bool wedged,
2369 const char *fmt, ...);
2370
2371 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2372 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2373 int intel_irq_install(struct drm_i915_private *dev_priv);
2374 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2375
2376 extern void intel_uncore_sanitize(struct drm_device *dev);
2377 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2378 bool restore_forcewake);
2379 extern void intel_uncore_init(struct drm_device *dev);
2380 extern void intel_uncore_check_errors(struct drm_device *dev);
2381 extern void intel_uncore_fini(struct drm_device *dev);
2382 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2383
2384 void
2385 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2386 u32 status_mask);
2387
2388 void
2389 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2390 u32 status_mask);
2391
2392 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2393 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2394 void
2395 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2396 void
2397 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2398 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2399 uint32_t interrupt_mask,
2400 uint32_t enabled_irq_mask);
2401 #define ibx_enable_display_interrupt(dev_priv, bits) \
2402 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2403 #define ibx_disable_display_interrupt(dev_priv, bits) \
2404 ibx_display_interrupt_update((dev_priv), (bits), 0)
2405
2406 /* i915_gem.c */
2407 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2408 struct drm_file *file_priv);
2409 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2410 struct drm_file *file_priv);
2411 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2412 struct drm_file *file_priv);
2413 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2414 struct drm_file *file_priv);
2415 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2416 struct drm_file *file_priv);
2417 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2418 struct drm_file *file_priv);
2419 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2420 struct drm_file *file_priv);
2421 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2422 struct drm_file *file_priv);
2423 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2424 struct intel_engine_cs *ring);
2425 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2426 struct drm_file *file,
2427 struct intel_engine_cs *ring,
2428 struct drm_i915_gem_object *obj);
2429 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2430 struct drm_file *file,
2431 struct intel_engine_cs *ring,
2432 struct intel_context *ctx,
2433 struct drm_i915_gem_execbuffer2 *args,
2434 struct list_head *vmas,
2435 struct drm_i915_gem_object *batch_obj,
2436 u64 exec_start, u32 flags);
2437 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2438 struct drm_file *file_priv);
2439 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2440 struct drm_file *file_priv);
2441 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2442 struct drm_file *file_priv);
2443 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2444 struct drm_file *file_priv);
2445 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2446 struct drm_file *file_priv);
2447 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2448 struct drm_file *file);
2449 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2450 struct drm_file *file);
2451 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2452 struct drm_file *file_priv);
2453 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2454 struct drm_file *file_priv);
2455 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2456 struct drm_file *file_priv);
2457 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2458 struct drm_file *file_priv);
2459 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2460 struct drm_file *file_priv);
2461 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2462 struct drm_file *file_priv);
2463 int i915_gem_init_userptr(struct drm_device *dev);
2464 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2465 struct drm_file *file);
2466 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2467 struct drm_file *file_priv);
2468 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2469 struct drm_file *file_priv);
2470 void i915_gem_load(struct drm_device *dev);
2471 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2472 long target,
2473 unsigned flags);
2474 #define I915_SHRINK_PURGEABLE 0x1
2475 #define I915_SHRINK_UNBOUND 0x2
2476 #define I915_SHRINK_BOUND 0x4
2477 void *i915_gem_object_alloc(struct drm_device *dev);
2478 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2479 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2480 const struct drm_i915_gem_object_ops *ops);
2481 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2482 size_t size);
2483 void i915_init_vm(struct drm_i915_private *dev_priv,
2484 struct i915_address_space *vm);
2485 void i915_gem_free_object(struct drm_gem_object *obj);
2486 void i915_gem_vma_destroy(struct i915_vma *vma);
2487
2488 #define PIN_MAPPABLE 0x1
2489 #define PIN_NONBLOCK 0x2
2490 #define PIN_GLOBAL 0x4
2491 #define PIN_OFFSET_BIAS 0x8
2492 #define PIN_OFFSET_MASK (~4095)
2493 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2494 struct i915_address_space *vm,
2495 uint32_t alignment,
2496 uint64_t flags);
2497 int __must_check i915_vma_unbind(struct i915_vma *vma);
2498 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2499 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2500 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2501 void i915_gem_lastclose(struct drm_device *dev);
2502
2503 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2504 int *needs_clflush);
2505
2506 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2507 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2508 {
2509 struct sg_page_iter sg_iter;
2510
2511 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2512 return sg_page_iter_page(&sg_iter);
2513
2514 return NULL;
2515 }
2516 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2517 {
2518 BUG_ON(obj->pages == NULL);
2519 obj->pages_pin_count++;
2520 }
2521 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2522 {
2523 BUG_ON(obj->pages_pin_count == 0);
2524 obj->pages_pin_count--;
2525 }
2526
2527 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2528 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2529 struct intel_engine_cs *to);
2530 void i915_vma_move_to_active(struct i915_vma *vma,
2531 struct intel_engine_cs *ring);
2532 int i915_gem_dumb_create(struct drm_file *file_priv,
2533 struct drm_device *dev,
2534 struct drm_mode_create_dumb *args);
2535 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2536 uint32_t handle, uint64_t *offset);
2537 /**
2538 * Returns true if seq1 is later than seq2.
2539 */
2540 static inline bool
2541 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2542 {
2543 return (int32_t)(seq1 - seq2) >= 0;
2544 }
2545
2546 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2547 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2548 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2549 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2550
2551 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2552 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2553
2554 struct drm_i915_gem_request *
2555 i915_gem_find_active_request(struct intel_engine_cs *ring);
2556
2557 bool i915_gem_retire_requests(struct drm_device *dev);
2558 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2559 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2560 bool interruptible);
2561 int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2562
2563 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2564 {
2565 return unlikely(atomic_read(&error->reset_counter)
2566 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2567 }
2568
2569 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2570 {
2571 return atomic_read(&error->reset_counter) & I915_WEDGED;
2572 }
2573
2574 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2575 {
2576 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2577 }
2578
2579 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2580 {
2581 return dev_priv->gpu_error.stop_rings == 0 ||
2582 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2583 }
2584
2585 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2586 {
2587 return dev_priv->gpu_error.stop_rings == 0 ||
2588 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2589 }
2590
2591 void i915_gem_reset(struct drm_device *dev);
2592 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2593 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2594 int __must_check i915_gem_init(struct drm_device *dev);
2595 int i915_gem_init_rings(struct drm_device *dev);
2596 int __must_check i915_gem_init_hw(struct drm_device *dev);
2597 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2598 void i915_gem_init_swizzling(struct drm_device *dev);
2599 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2600 int __must_check i915_gpu_idle(struct drm_device *dev);
2601 int __must_check i915_gem_suspend(struct drm_device *dev);
2602 int __i915_add_request(struct intel_engine_cs *ring,
2603 struct drm_file *file,
2604 struct drm_i915_gem_object *batch_obj,
2605 u32 *seqno);
2606 #define i915_add_request(ring, seqno) \
2607 __i915_add_request(ring, NULL, NULL, seqno)
2608 int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
2609 unsigned reset_counter,
2610 bool interruptible,
2611 s64 *timeout,
2612 struct drm_i915_file_private *file_priv);
2613 int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2614 uint32_t seqno);
2615 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2616 int __must_check
2617 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2618 bool write);
2619 int __must_check
2620 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2621 int __must_check
2622 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2623 u32 alignment,
2624 struct intel_engine_cs *pipelined);
2625 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2626 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2627 int align);
2628 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2629 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2630
2631 uint32_t
2632 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2633 uint32_t
2634 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2635 int tiling_mode, bool fenced);
2636
2637 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2638 enum i915_cache_level cache_level);
2639
2640 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2641 struct dma_buf *dma_buf);
2642
2643 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2644 struct drm_gem_object *gem_obj, int flags);
2645
2646 void i915_gem_restore_fences(struct drm_device *dev);
2647
2648 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2649 struct i915_address_space *vm);
2650 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2651 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2652 struct i915_address_space *vm);
2653 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2654 struct i915_address_space *vm);
2655 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2656 struct i915_address_space *vm);
2657 struct i915_vma *
2658 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2659 struct i915_address_space *vm);
2660
2661 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2662 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2663 struct i915_vma *vma;
2664 list_for_each_entry(vma, &obj->vma_list, vma_link)
2665 if (vma->pin_count > 0)
2666 return true;
2667 return false;
2668 }
2669
2670 /* Some GGTT VM helpers */
2671 #define i915_obj_to_ggtt(obj) \
2672 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2673 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2674 {
2675 struct i915_address_space *ggtt =
2676 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2677 return vm == ggtt;
2678 }
2679
2680 static inline struct i915_hw_ppgtt *
2681 i915_vm_to_ppgtt(struct i915_address_space *vm)
2682 {
2683 WARN_ON(i915_is_ggtt(vm));
2684
2685 return container_of(vm, struct i915_hw_ppgtt, base);
2686 }
2687
2688
2689 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2690 {
2691 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2692 }
2693
2694 static inline unsigned long
2695 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2696 {
2697 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2698 }
2699
2700 static inline unsigned long
2701 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2702 {
2703 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2704 }
2705
2706 static inline int __must_check
2707 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2708 uint32_t alignment,
2709 unsigned flags)
2710 {
2711 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2712 alignment, flags | PIN_GLOBAL);
2713 }
2714
2715 static inline int
2716 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2717 {
2718 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2719 }
2720
2721 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2722
2723 /* i915_gem_context.c */
2724 int __must_check i915_gem_context_init(struct drm_device *dev);
2725 void i915_gem_context_fini(struct drm_device *dev);
2726 void i915_gem_context_reset(struct drm_device *dev);
2727 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2728 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2729 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2730 int i915_switch_context(struct intel_engine_cs *ring,
2731 struct intel_context *to);
2732 struct intel_context *
2733 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2734 void i915_gem_context_free(struct kref *ctx_ref);
2735 struct drm_i915_gem_object *
2736 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2737 static inline void i915_gem_context_reference(struct intel_context *ctx)
2738 {
2739 kref_get(&ctx->ref);
2740 }
2741
2742 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2743 {
2744 kref_put(&ctx->ref, i915_gem_context_free);
2745 }
2746
2747 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2748 {
2749 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2750 }
2751
2752 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2753 struct drm_file *file);
2754 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2755 struct drm_file *file);
2756
2757 /* i915_gem_evict.c */
2758 int __must_check i915_gem_evict_something(struct drm_device *dev,
2759 struct i915_address_space *vm,
2760 int min_size,
2761 unsigned alignment,
2762 unsigned cache_level,
2763 unsigned long start,
2764 unsigned long end,
2765 unsigned flags);
2766 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2767 int i915_gem_evict_everything(struct drm_device *dev);
2768
2769 /* belongs in i915_gem_gtt.h */
2770 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2771 {
2772 if (INTEL_INFO(dev)->gen < 6)
2773 intel_gtt_chipset_flush();
2774 }
2775
2776 /* i915_gem_stolen.c */
2777 int i915_gem_init_stolen(struct drm_device *dev);
2778 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2779 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2780 void i915_gem_cleanup_stolen(struct drm_device *dev);
2781 struct drm_i915_gem_object *
2782 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2783 struct drm_i915_gem_object *
2784 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2785 u32 stolen_offset,
2786 u32 gtt_offset,
2787 u32 size);
2788
2789 /* i915_gem_tiling.c */
2790 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2791 {
2792 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2793
2794 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2795 obj->tiling_mode != I915_TILING_NONE;
2796 }
2797
2798 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2799 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2800 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2801
2802 /* i915_gem_debug.c */
2803 #if WATCH_LISTS
2804 int i915_verify_lists(struct drm_device *dev);
2805 #else
2806 #define i915_verify_lists(dev) 0
2807 #endif
2808
2809 /* i915_debugfs.c */
2810 int i915_debugfs_init(struct drm_minor *minor);
2811 void i915_debugfs_cleanup(struct drm_minor *minor);
2812 #ifdef CONFIG_DEBUG_FS
2813 void intel_display_crc_init(struct drm_device *dev);
2814 #else
2815 static inline void intel_display_crc_init(struct drm_device *dev) {}
2816 #endif
2817
2818 /* i915_gpu_error.c */
2819 __printf(2, 3)
2820 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2821 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2822 const struct i915_error_state_file_priv *error);
2823 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2824 struct drm_i915_private *i915,
2825 size_t count, loff_t pos);
2826 static inline void i915_error_state_buf_release(
2827 struct drm_i915_error_state_buf *eb)
2828 {
2829 kfree(eb->buf);
2830 }
2831 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2832 const char *error_msg);
2833 void i915_error_state_get(struct drm_device *dev,
2834 struct i915_error_state_file_priv *error_priv);
2835 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2836 void i915_destroy_error_state(struct drm_device *dev);
2837
2838 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2839 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2840
2841 /* i915_cmd_parser.c */
2842 int i915_cmd_parser_get_version(void);
2843 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2844 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2845 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2846 int i915_parse_cmds(struct intel_engine_cs *ring,
2847 struct drm_i915_gem_object *batch_obj,
2848 u32 batch_start_offset,
2849 bool is_master);
2850
2851 /* i915_suspend.c */
2852 extern int i915_save_state(struct drm_device *dev);
2853 extern int i915_restore_state(struct drm_device *dev);
2854
2855 /* i915_ums.c */
2856 void i915_save_display_reg(struct drm_device *dev);
2857 void i915_restore_display_reg(struct drm_device *dev);
2858
2859 /* i915_sysfs.c */
2860 void i915_setup_sysfs(struct drm_device *dev_priv);
2861 void i915_teardown_sysfs(struct drm_device *dev_priv);
2862
2863 /* intel_i2c.c */
2864 extern int intel_setup_gmbus(struct drm_device *dev);
2865 extern void intel_teardown_gmbus(struct drm_device *dev);
2866 static inline bool intel_gmbus_is_port_valid(unsigned port)
2867 {
2868 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2869 }
2870
2871 extern struct i2c_adapter *intel_gmbus_get_adapter(
2872 struct drm_i915_private *dev_priv, unsigned port);
2873 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2874 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2875 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2876 {
2877 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2878 }
2879 extern void intel_i2c_reset(struct drm_device *dev);
2880
2881 /* intel_opregion.c */
2882 #ifdef CONFIG_ACPI
2883 extern int intel_opregion_setup(struct drm_device *dev);
2884 extern void intel_opregion_init(struct drm_device *dev);
2885 extern void intel_opregion_fini(struct drm_device *dev);
2886 extern void intel_opregion_asle_intr(struct drm_device *dev);
2887 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2888 bool enable);
2889 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2890 pci_power_t state);
2891 #else
2892 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2893 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2894 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2895 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2896 static inline int
2897 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2898 {
2899 return 0;
2900 }
2901 static inline int
2902 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2903 {
2904 return 0;
2905 }
2906 #endif
2907
2908 /* intel_acpi.c */
2909 #ifdef CONFIG_ACPI
2910 extern void intel_register_dsm_handler(void);
2911 extern void intel_unregister_dsm_handler(void);
2912 #else
2913 static inline void intel_register_dsm_handler(void) { return; }
2914 static inline void intel_unregister_dsm_handler(void) { return; }
2915 #endif /* CONFIG_ACPI */
2916
2917 /* modesetting */
2918 extern void intel_modeset_init_hw(struct drm_device *dev);
2919 extern void intel_modeset_init(struct drm_device *dev);
2920 extern void intel_modeset_gem_init(struct drm_device *dev);
2921 extern void intel_modeset_cleanup(struct drm_device *dev);
2922 extern void intel_connector_unregister(struct intel_connector *);
2923 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2924 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2925 bool force_restore);
2926 extern void i915_redisable_vga(struct drm_device *dev);
2927 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2928 extern bool intel_fbc_enabled(struct drm_device *dev);
2929 extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
2930 extern void intel_disable_fbc(struct drm_device *dev);
2931 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2932 extern void intel_init_pch_refclk(struct drm_device *dev);
2933 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2934 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2935 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2936 bool enable);
2937 extern void intel_detect_pch(struct drm_device *dev);
2938 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2939 extern int intel_enable_rc6(const struct drm_device *dev);
2940
2941 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2942 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file);
2944 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2945 struct drm_file *file);
2946
2947 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2948
2949 /* overlay */
2950 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2951 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2952 struct intel_overlay_error_state *error);
2953
2954 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2955 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2956 struct drm_device *dev,
2957 struct intel_display_error_state *error);
2958
2959 /* On SNB platform, before reading ring registers forcewake bit
2960 * must be set to prevent GT core from power down and stale values being
2961 * returned.
2962 */
2963 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2964 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2965 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2966
2967 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2968 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2969
2970 /* intel_sideband.c */
2971 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2972 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2973 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2974 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2975 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2976 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2977 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2978 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2979 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2980 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2981 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2982 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2983 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2984 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2985 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2986 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2987 enum intel_sbi_destination destination);
2988 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2989 enum intel_sbi_destination destination);
2990 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2991 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2992
2993 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2994 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2995
2996 #define FORCEWAKE_RENDER (1 << 0)
2997 #define FORCEWAKE_MEDIA (1 << 1)
2998 #define FORCEWAKE_BLITTER (1 << 2)
2999 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3000 FORCEWAKE_BLITTER)
3001
3002
3003 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3004 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3005
3006 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3007 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3008 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3009 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3010
3011 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3012 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3013 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3014 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3015
3016 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3017 * will be implemented using 2 32-bit writes in an arbitrary order with
3018 * an arbitrary delay between them. This can cause the hardware to
3019 * act upon the intermediate value, possibly leading to corruption and
3020 * machine death. You have been warned.
3021 */
3022 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3023 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3024
3025 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3026 u32 upper = I915_READ(upper_reg); \
3027 u32 lower = I915_READ(lower_reg); \
3028 u32 tmp = I915_READ(upper_reg); \
3029 if (upper != tmp) { \
3030 upper = tmp; \
3031 lower = I915_READ(lower_reg); \
3032 WARN_ON(I915_READ(upper_reg) != upper); \
3033 } \
3034 (u64)upper << 32 | lower; })
3035
3036 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3037 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3038
3039 /* "Broadcast RGB" property */
3040 #define INTEL_BROADCAST_RGB_AUTO 0
3041 #define INTEL_BROADCAST_RGB_FULL 1
3042 #define INTEL_BROADCAST_RGB_LIMITED 2
3043
3044 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3045 {
3046 if (IS_VALLEYVIEW(dev))
3047 return VLV_VGACNTRL;
3048 else if (INTEL_INFO(dev)->gen >= 5)
3049 return CPU_VGACNTRL;
3050 else
3051 return VGACNTRL;
3052 }
3053
3054 static inline void __user *to_user_ptr(u64 address)
3055 {
3056 return (void __user *)(uintptr_t)address;
3057 }
3058
3059 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3060 {
3061 unsigned long j = msecs_to_jiffies(m);
3062
3063 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3064 }
3065
3066 static inline unsigned long
3067 timespec_to_jiffies_timeout(const struct timespec *value)
3068 {
3069 unsigned long j = timespec_to_jiffies(value);
3070
3071 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3072 }
3073
3074 /*
3075 * If you need to wait X milliseconds between events A and B, but event B
3076 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3077 * when event A happened, then just before event B you call this function and
3078 * pass the timestamp as the first argument, and X as the second argument.
3079 */
3080 static inline void
3081 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3082 {
3083 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3084
3085 /*
3086 * Don't re-read the value of "jiffies" every time since it may change
3087 * behind our back and break the math.
3088 */
3089 tmp_jiffies = jiffies;
3090 target_jiffies = timestamp_jiffies +
3091 msecs_to_jiffies_timeout(to_wait_ms);
3092
3093 if (time_after(target_jiffies, tmp_jiffies)) {
3094 remaining_jiffies = target_jiffies - tmp_jiffies;
3095 while (remaining_jiffies)
3096 remaining_jiffies =
3097 schedule_timeout_uninterruptible(remaining_jiffies);
3098 }
3099 }
3100
3101 #endif
This page took 0.091679 seconds and 6 git commands to generate.