drm/i915/gen9: WA ST Unit Power Optimization Disable
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53 #include "intel_guc.h"
54
55 /* General customization:
56 */
57
58 #define DRIVER_NAME "i915"
59 #define DRIVER_DESC "Intel Graphics"
60 #define DRIVER_DATE "20150911"
61
62 #undef WARN_ON
63 /* Many gcc seem to no see through this and fall over :( */
64 #if 0
65 #define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70 #else
71 #define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
72 #endif
73
74 #undef WARN_ON_ONCE
75 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
76
77 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
79
80 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87 #define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
91 WARN(1, format); \
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96 })
97
98 #define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
102 WARN(1, "WARN_ON(" #condition ")\n"); \
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107 })
108
109 static inline const char *yesno(bool v)
110 {
111 return v ? "yes" : "no";
112 }
113
114 enum pipe {
115 INVALID_PIPE = -1,
116 PIPE_A = 0,
117 PIPE_B,
118 PIPE_C,
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
121 };
122 #define pipe_name(p) ((p) + 'A')
123
124 enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
130 };
131 #define transcoder_name(t) ((t) + 'A')
132
133 /*
134 * This is the maximum (across all platforms) number of planes (primary +
135 * sprites) that can be active at the same time on one pipe.
136 *
137 * This value doesn't count the cursor plane.
138 */
139 #define I915_MAX_PLANES 4
140
141 enum plane {
142 PLANE_A = 0,
143 PLANE_B,
144 PLANE_C,
145 };
146 #define plane_name(p) ((p) + 'A')
147
148 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
149
150 enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157 };
158 #define port_name(p) ((p) + 'A')
159
160 #define I915_NUM_PHYS_VLV 2
161
162 enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165 };
166
167 enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170 };
171
172 enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
182 POWER_DOMAIN_TRANSCODER_EDP,
183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
195 POWER_DOMAIN_VGA,
196 POWER_DOMAIN_AUDIO,
197 POWER_DOMAIN_PLLS,
198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
202 POWER_DOMAIN_INIT,
203
204 POWER_DOMAIN_NUM,
205 };
206
207 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
210 #define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
213
214 enum hpd_pin {
215 HPD_NONE = 0,
216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
220 HPD_PORT_A,
221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
224 HPD_PORT_E,
225 HPD_NUM_PINS
226 };
227
228 #define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
231 struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259 };
260
261 #define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
267
268 #define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
270 #define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
274 #define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
278
279 #define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
282 #define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
287 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
293 #define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
296 #define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
301 #define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
306 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
310 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
314 #define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
318 struct drm_i915_private;
319 struct i915_mm_struct;
320 struct i915_mmu_object;
321
322 struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
329 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
335 } mm;
336 struct idr context_idr;
337
338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
342
343 struct intel_engine_cs *bsd_ring;
344 };
345
346 enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
351 /* hsw/bdw */
352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
358 };
359 #define I915_NUM_PLLS 3
360
361 struct intel_dpll_hw_state {
362 /* i9xx, pch plls */
363 uint32_t dpll;
364 uint32_t dpll_md;
365 uint32_t fp0;
366 uint32_t fp1;
367
368 /* hsw, bdw */
369 uint32_t wrpll;
370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
374 * lower part of ctrl1 and they get shifted into position when writing
375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
381
382 /* bxt */
383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
385 };
386
387 struct intel_shared_dpll_config {
388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
389 struct intel_dpll_hw_state hw_state;
390 };
391
392 struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
394
395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
411 };
412
413 #define SKL_DPLL0 0
414 #define SKL_DPLL1 1
415 #define SKL_DPLL2 2
416 #define SKL_DPLL3 3
417
418 /* Used by dp and fdi links */
419 struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425 };
426
427 void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
431 /* Interface history:
432 *
433 * 1.1: Original.
434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
436 * 1.4: Fix cmdbuffer path, add heap destroy
437 * 1.5: Add vblank pipe configuration
438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
440 */
441 #define DRIVER_MAJOR 1
442 #define DRIVER_MINOR 6
443 #define DRIVER_PATCHLEVEL 0
444
445 #define WATCH_LISTS 0
446
447 struct opregion_header;
448 struct opregion_acpi;
449 struct opregion_swsci;
450 struct opregion_asle;
451
452 struct intel_opregion {
453 struct opregion_header __iomem *header;
454 struct opregion_acpi __iomem *acpi;
455 struct opregion_swsci __iomem *swsci;
456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
458 struct opregion_asle __iomem *asle;
459 void __iomem *vbt;
460 u32 __iomem *lid_state;
461 struct work_struct asle_work;
462 };
463 #define OPREGION_SIZE (8*1024)
464
465 struct intel_overlay;
466 struct intel_overlay_error_state;
467
468 #define I915_FENCE_REG_NONE -1
469 #define I915_MAX_NUM_FENCES 32
470 /* 32 fences + sign bit for FENCE_REG_NONE */
471 #define I915_MAX_NUM_FENCE_BITS 6
472
473 struct drm_i915_fence_reg {
474 struct list_head lru_list;
475 struct drm_i915_gem_object *obj;
476 int pin_count;
477 };
478
479 struct sdvo_device_mapping {
480 u8 initialized;
481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
484 u8 i2c_pin;
485 u8 ddc_pin;
486 };
487
488 struct intel_display_error_state;
489
490 struct drm_i915_error_state {
491 struct kref ref;
492 struct timeval time;
493
494 char error_msg[128];
495 int iommu;
496 u32 reset_count;
497 u32 suspend_count;
498
499 /* Generic register state */
500 u32 eir;
501 u32 pgtbl_er;
502 u32 ier;
503 u32 gtier[4];
504 u32 ccid;
505 u32 derrmr;
506 u32 forcewake;
507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
511 u32 done_reg;
512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
520 struct drm_i915_error_object *semaphore_obj;
521
522 struct drm_i915_error_ring {
523 bool valid;
524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
537 u32 start;
538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
550 u64 acthd;
551 u32 fault_reg;
552 u64 faddr;
553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
556 struct drm_i915_error_object {
557 int page_count;
558 u64 gtt_offset;
559 u32 *pages[0];
560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
561
562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
565 u32 tail;
566 } *requests;
567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
578 } ring[I915_NUM_RINGS];
579
580 struct drm_i915_error_buffer {
581 u32 size;
582 u32 name;
583 u32 rseqno[I915_NUM_RINGS], wseqno;
584 u64 gtt_offset;
585 u32 read_domains;
586 u32 write_domain;
587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
592 u32 userptr:1;
593 s32 ring:4;
594 u32 cache_level:3;
595 } **active_bo, **pinned_bo;
596
597 u32 *active_bo_count, *pinned_bo_count;
598 u32 vm_count;
599 };
600
601 struct intel_connector;
602 struct intel_encoder;
603 struct intel_crtc_state;
604 struct intel_initial_plane_config;
605 struct intel_crtc;
606 struct intel_limit;
607 struct dpll;
608
609 struct drm_i915_display_funcs {
610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
626 struct intel_crtc_state *crtc_state,
627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
630 void (*update_wm)(struct drm_crtc *crtc);
631 void (*update_sprite_wm)(struct drm_plane *plane,
632 struct drm_crtc *crtc,
633 uint32_t sprite_width, uint32_t sprite_height,
634 int pixel_size, bool enable, bool scaled);
635 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
636 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
637 /* Returns the active state of the crtc, and if the crtc is active,
638 * fills out the pipe-config with the hw state. */
639 bool (*get_pipe_config)(struct intel_crtc *,
640 struct intel_crtc_state *);
641 void (*get_initial_plane_config)(struct intel_crtc *,
642 struct intel_initial_plane_config *);
643 int (*crtc_compute_clock)(struct intel_crtc *crtc,
644 struct intel_crtc_state *crtc_state);
645 void (*crtc_enable)(struct drm_crtc *crtc);
646 void (*crtc_disable)(struct drm_crtc *crtc);
647 void (*audio_codec_enable)(struct drm_connector *connector,
648 struct intel_encoder *encoder,
649 struct drm_display_mode *mode);
650 void (*audio_codec_disable)(struct intel_encoder *encoder);
651 void (*fdi_link_train)(struct drm_crtc *crtc);
652 void (*init_clock_gating)(struct drm_device *dev);
653 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
654 struct drm_framebuffer *fb,
655 struct drm_i915_gem_object *obj,
656 struct drm_i915_gem_request *req,
657 uint32_t flags);
658 void (*update_primary_plane)(struct drm_crtc *crtc,
659 struct drm_framebuffer *fb,
660 int x, int y);
661 void (*hpd_irq_setup)(struct drm_device *dev);
662 /* clock updates for mode set */
663 /* cursor updates */
664 /* render clock increase/decrease */
665 /* display clock increase/decrease */
666 /* pll clock increase/decrease */
667
668 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
669 uint32_t (*get_backlight)(struct intel_connector *connector);
670 void (*set_backlight)(struct intel_connector *connector,
671 uint32_t level);
672 void (*disable_backlight)(struct intel_connector *connector);
673 void (*enable_backlight)(struct intel_connector *connector);
674 uint32_t (*backlight_hz_to_pwm)(struct intel_connector *connector,
675 uint32_t hz);
676 };
677
678 enum forcewake_domain_id {
679 FW_DOMAIN_ID_RENDER = 0,
680 FW_DOMAIN_ID_BLITTER,
681 FW_DOMAIN_ID_MEDIA,
682
683 FW_DOMAIN_ID_COUNT
684 };
685
686 enum forcewake_domains {
687 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
688 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
689 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
690 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
691 FORCEWAKE_BLITTER |
692 FORCEWAKE_MEDIA)
693 };
694
695 struct intel_uncore_funcs {
696 void (*force_wake_get)(struct drm_i915_private *dev_priv,
697 enum forcewake_domains domains);
698 void (*force_wake_put)(struct drm_i915_private *dev_priv,
699 enum forcewake_domains domains);
700
701 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
702 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
703 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
704 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
705
706 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
707 uint8_t val, bool trace);
708 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
709 uint16_t val, bool trace);
710 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
711 uint32_t val, bool trace);
712 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
713 uint64_t val, bool trace);
714 };
715
716 struct intel_uncore {
717 spinlock_t lock; /** lock is also taken in irq contexts. */
718
719 struct intel_uncore_funcs funcs;
720
721 unsigned fifo_count;
722 enum forcewake_domains fw_domains;
723
724 struct intel_uncore_forcewake_domain {
725 struct drm_i915_private *i915;
726 enum forcewake_domain_id id;
727 unsigned wake_count;
728 struct timer_list timer;
729 u32 reg_set;
730 u32 val_set;
731 u32 val_clear;
732 u32 reg_ack;
733 u32 reg_post;
734 u32 val_reset;
735 } fw_domain[FW_DOMAIN_ID_COUNT];
736 };
737
738 /* Iterate over initialised fw domains */
739 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
740 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
741 (i__) < FW_DOMAIN_ID_COUNT; \
742 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
743 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
744
745 #define for_each_fw_domain(domain__, dev_priv__, i__) \
746 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
747
748 enum csr_state {
749 FW_UNINITIALIZED = 0,
750 FW_LOADED,
751 FW_FAILED
752 };
753
754 struct intel_csr {
755 const char *fw_path;
756 uint32_t *dmc_payload;
757 uint32_t dmc_fw_size;
758 uint32_t mmio_count;
759 uint32_t mmioaddr[8];
760 uint32_t mmiodata[8];
761 enum csr_state state;
762 };
763
764 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
765 func(is_mobile) sep \
766 func(is_i85x) sep \
767 func(is_i915g) sep \
768 func(is_i945gm) sep \
769 func(is_g33) sep \
770 func(need_gfx_hws) sep \
771 func(is_g4x) sep \
772 func(is_pineview) sep \
773 func(is_broadwater) sep \
774 func(is_crestline) sep \
775 func(is_ivybridge) sep \
776 func(is_valleyview) sep \
777 func(is_haswell) sep \
778 func(is_skylake) sep \
779 func(is_preliminary) sep \
780 func(has_fbc) sep \
781 func(has_pipe_cxsr) sep \
782 func(has_hotplug) sep \
783 func(cursor_needs_physical) sep \
784 func(has_overlay) sep \
785 func(overlay_needs_physical) sep \
786 func(supports_tv) sep \
787 func(has_llc) sep \
788 func(has_ddi) sep \
789 func(has_fpga_dbg)
790
791 #define DEFINE_FLAG(name) u8 name:1
792 #define SEP_SEMICOLON ;
793
794 struct intel_device_info {
795 u32 display_mmio_offset;
796 u16 device_id;
797 u8 num_pipes:3;
798 u8 num_sprites[I915_MAX_PIPES];
799 u8 gen;
800 u8 ring_mask; /* Rings supported by the HW */
801 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
802 /* Register offsets for the various display pipes and transcoders */
803 int pipe_offsets[I915_MAX_TRANSCODERS];
804 int trans_offsets[I915_MAX_TRANSCODERS];
805 int palette_offsets[I915_MAX_PIPES];
806 int cursor_offsets[I915_MAX_PIPES];
807
808 /* Slice/subslice/EU info */
809 u8 slice_total;
810 u8 subslice_total;
811 u8 subslice_per_slice;
812 u8 eu_total;
813 u8 eu_per_subslice;
814 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
815 u8 subslice_7eu[3];
816 u8 has_slice_pg:1;
817 u8 has_subslice_pg:1;
818 u8 has_eu_pg:1;
819 };
820
821 #undef DEFINE_FLAG
822 #undef SEP_SEMICOLON
823
824 enum i915_cache_level {
825 I915_CACHE_NONE = 0,
826 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
827 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
828 caches, eg sampler/render caches, and the
829 large Last-Level-Cache. LLC is coherent with
830 the CPU, but L3 is only visible to the GPU. */
831 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
832 };
833
834 struct i915_ctx_hang_stats {
835 /* This context had batch pending when hang was declared */
836 unsigned batch_pending;
837
838 /* This context had batch active when hang was declared */
839 unsigned batch_active;
840
841 /* Time when this context was last blamed for a GPU reset */
842 unsigned long guilty_ts;
843
844 /* If the contexts causes a second GPU hang within this time,
845 * it is permanently banned from submitting any more work.
846 */
847 unsigned long ban_period_seconds;
848
849 /* This context is banned to submit more work */
850 bool banned;
851 };
852
853 /* This must match up with the value previously used for execbuf2.rsvd1. */
854 #define DEFAULT_CONTEXT_HANDLE 0
855
856 #define CONTEXT_NO_ZEROMAP (1<<0)
857 /**
858 * struct intel_context - as the name implies, represents a context.
859 * @ref: reference count.
860 * @user_handle: userspace tracking identity for this context.
861 * @remap_slice: l3 row remapping information.
862 * @flags: context specific flags:
863 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
864 * @file_priv: filp associated with this context (NULL for global default
865 * context).
866 * @hang_stats: information about the role of this context in possible GPU
867 * hangs.
868 * @ppgtt: virtual memory space used by this context.
869 * @legacy_hw_ctx: render context backing object and whether it is correctly
870 * initialized (legacy ring submission mechanism only).
871 * @link: link in the global list of contexts.
872 *
873 * Contexts are memory images used by the hardware to store copies of their
874 * internal state.
875 */
876 struct intel_context {
877 struct kref ref;
878 int user_handle;
879 uint8_t remap_slice;
880 struct drm_i915_private *i915;
881 int flags;
882 struct drm_i915_file_private *file_priv;
883 struct i915_ctx_hang_stats hang_stats;
884 struct i915_hw_ppgtt *ppgtt;
885
886 /* Legacy ring buffer submission */
887 struct {
888 struct drm_i915_gem_object *rcs_state;
889 bool initialized;
890 } legacy_hw_ctx;
891
892 /* Execlists */
893 struct {
894 struct drm_i915_gem_object *state;
895 struct intel_ringbuffer *ringbuf;
896 int pin_count;
897 } engine[I915_NUM_RINGS];
898
899 struct list_head link;
900 };
901
902 enum fb_op_origin {
903 ORIGIN_GTT,
904 ORIGIN_CPU,
905 ORIGIN_CS,
906 ORIGIN_FLIP,
907 ORIGIN_DIRTYFB,
908 };
909
910 struct i915_fbc {
911 /* This is always the inner lock when overlapping with struct_mutex and
912 * it's the outer lock when overlapping with stolen_lock. */
913 struct mutex lock;
914 unsigned long uncompressed_size;
915 unsigned threshold;
916 unsigned int fb_id;
917 unsigned int possible_framebuffer_bits;
918 unsigned int busy_bits;
919 struct intel_crtc *crtc;
920 int y;
921
922 struct drm_mm_node compressed_fb;
923 struct drm_mm_node *compressed_llb;
924
925 bool false_color;
926
927 /* Tracks whether the HW is actually enabled, not whether the feature is
928 * possible. */
929 bool enabled;
930
931 struct intel_fbc_work {
932 struct delayed_work work;
933 struct intel_crtc *crtc;
934 struct drm_framebuffer *fb;
935 } *fbc_work;
936
937 enum no_fbc_reason {
938 FBC_OK, /* FBC is enabled */
939 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
940 FBC_NO_OUTPUT, /* no outputs enabled to compress */
941 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
942 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
943 FBC_MODE_TOO_LARGE, /* mode too large for compression */
944 FBC_BAD_PLANE, /* fbc not supported on plane */
945 FBC_NOT_TILED, /* buffer not tiled */
946 FBC_MULTIPLE_PIPES, /* more than one pipe active */
947 FBC_MODULE_PARAM,
948 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
949 FBC_ROTATION, /* rotation is not supported */
950 FBC_IN_DBG_MASTER, /* kernel debugger is active */
951 } no_fbc_reason;
952
953 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
954 void (*enable_fbc)(struct intel_crtc *crtc);
955 void (*disable_fbc)(struct drm_i915_private *dev_priv);
956 };
957
958 /**
959 * HIGH_RR is the highest eDP panel refresh rate read from EDID
960 * LOW_RR is the lowest eDP panel refresh rate found from EDID
961 * parsing for same resolution.
962 */
963 enum drrs_refresh_rate_type {
964 DRRS_HIGH_RR,
965 DRRS_LOW_RR,
966 DRRS_MAX_RR, /* RR count */
967 };
968
969 enum drrs_support_type {
970 DRRS_NOT_SUPPORTED = 0,
971 STATIC_DRRS_SUPPORT = 1,
972 SEAMLESS_DRRS_SUPPORT = 2
973 };
974
975 struct intel_dp;
976 struct i915_drrs {
977 struct mutex mutex;
978 struct delayed_work work;
979 struct intel_dp *dp;
980 unsigned busy_frontbuffer_bits;
981 enum drrs_refresh_rate_type refresh_rate_type;
982 enum drrs_support_type type;
983 };
984
985 struct i915_psr {
986 struct mutex lock;
987 bool sink_support;
988 bool source_ok;
989 struct intel_dp *enabled;
990 bool active;
991 struct delayed_work work;
992 unsigned busy_frontbuffer_bits;
993 bool psr2_support;
994 bool aux_frame_sync;
995 };
996
997 enum intel_pch {
998 PCH_NONE = 0, /* No PCH present */
999 PCH_IBX, /* Ibexpeak PCH */
1000 PCH_CPT, /* Cougarpoint PCH */
1001 PCH_LPT, /* Lynxpoint PCH */
1002 PCH_SPT, /* Sunrisepoint PCH */
1003 PCH_NOP,
1004 };
1005
1006 enum intel_sbi_destination {
1007 SBI_ICLK,
1008 SBI_MPHY,
1009 };
1010
1011 #define QUIRK_PIPEA_FORCE (1<<0)
1012 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1013 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1014 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1015 #define QUIRK_PIPEB_FORCE (1<<4)
1016 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1017
1018 struct intel_fbdev;
1019 struct intel_fbc_work;
1020
1021 struct intel_gmbus {
1022 struct i2c_adapter adapter;
1023 u32 force_bit;
1024 u32 reg0;
1025 u32 gpio_reg;
1026 struct i2c_algo_bit_data bit_algo;
1027 struct drm_i915_private *dev_priv;
1028 };
1029
1030 struct i915_suspend_saved_registers {
1031 u32 saveDSPARB;
1032 u32 saveLVDS;
1033 u32 savePP_ON_DELAYS;
1034 u32 savePP_OFF_DELAYS;
1035 u32 savePP_ON;
1036 u32 savePP_OFF;
1037 u32 savePP_CONTROL;
1038 u32 savePP_DIVISOR;
1039 u32 saveFBC_CONTROL;
1040 u32 saveCACHE_MODE_0;
1041 u32 saveMI_ARB_STATE;
1042 u32 saveSWF0[16];
1043 u32 saveSWF1[16];
1044 u32 saveSWF2[3];
1045 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1046 u32 savePCH_PORT_HOTPLUG;
1047 u16 saveGCDGMBUS;
1048 };
1049
1050 struct vlv_s0ix_state {
1051 /* GAM */
1052 u32 wr_watermark;
1053 u32 gfx_prio_ctrl;
1054 u32 arb_mode;
1055 u32 gfx_pend_tlb0;
1056 u32 gfx_pend_tlb1;
1057 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1058 u32 media_max_req_count;
1059 u32 gfx_max_req_count;
1060 u32 render_hwsp;
1061 u32 ecochk;
1062 u32 bsd_hwsp;
1063 u32 blt_hwsp;
1064 u32 tlb_rd_addr;
1065
1066 /* MBC */
1067 u32 g3dctl;
1068 u32 gsckgctl;
1069 u32 mbctl;
1070
1071 /* GCP */
1072 u32 ucgctl1;
1073 u32 ucgctl3;
1074 u32 rcgctl1;
1075 u32 rcgctl2;
1076 u32 rstctl;
1077 u32 misccpctl;
1078
1079 /* GPM */
1080 u32 gfxpause;
1081 u32 rpdeuhwtc;
1082 u32 rpdeuc;
1083 u32 ecobus;
1084 u32 pwrdwnupctl;
1085 u32 rp_down_timeout;
1086 u32 rp_deucsw;
1087 u32 rcubmabdtmr;
1088 u32 rcedata;
1089 u32 spare2gh;
1090
1091 /* Display 1 CZ domain */
1092 u32 gt_imr;
1093 u32 gt_ier;
1094 u32 pm_imr;
1095 u32 pm_ier;
1096 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1097
1098 /* GT SA CZ domain */
1099 u32 tilectl;
1100 u32 gt_fifoctl;
1101 u32 gtlc_wake_ctrl;
1102 u32 gtlc_survive;
1103 u32 pmwgicz;
1104
1105 /* Display 2 CZ domain */
1106 u32 gu_ctl0;
1107 u32 gu_ctl1;
1108 u32 pcbr;
1109 u32 clock_gate_dis2;
1110 };
1111
1112 struct intel_rps_ei {
1113 u32 cz_clock;
1114 u32 render_c0;
1115 u32 media_c0;
1116 };
1117
1118 struct intel_gen6_power_mgmt {
1119 /*
1120 * work, interrupts_enabled and pm_iir are protected by
1121 * dev_priv->irq_lock
1122 */
1123 struct work_struct work;
1124 bool interrupts_enabled;
1125 u32 pm_iir;
1126
1127 /* Frequencies are stored in potentially platform dependent multiples.
1128 * In other words, *_freq needs to be multiplied by X to be interesting.
1129 * Soft limits are those which are used for the dynamic reclocking done
1130 * by the driver (raise frequencies under heavy loads, and lower for
1131 * lighter loads). Hard limits are those imposed by the hardware.
1132 *
1133 * A distinction is made for overclocking, which is never enabled by
1134 * default, and is considered to be above the hard limit if it's
1135 * possible at all.
1136 */
1137 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1138 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1139 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1140 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1141 u8 min_freq; /* AKA RPn. Minimum frequency */
1142 u8 idle_freq; /* Frequency to request when we are idle */
1143 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1144 u8 rp1_freq; /* "less than" RP0 power/freqency */
1145 u8 rp0_freq; /* Non-overclocked max frequency. */
1146 u32 cz_freq;
1147
1148 u8 up_threshold; /* Current %busy required to uplock */
1149 u8 down_threshold; /* Current %busy required to downclock */
1150
1151 int last_adj;
1152 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1153
1154 spinlock_t client_lock;
1155 struct list_head clients;
1156 bool client_boost;
1157
1158 bool enabled;
1159 struct delayed_work delayed_resume_work;
1160 unsigned boosts;
1161
1162 struct intel_rps_client semaphores, mmioflips;
1163
1164 /* manual wa residency calculations */
1165 struct intel_rps_ei up_ei, down_ei;
1166
1167 /*
1168 * Protects RPS/RC6 register access and PCU communication.
1169 * Must be taken after struct_mutex if nested. Note that
1170 * this lock may be held for long periods of time when
1171 * talking to hw - so only take it when talking to hw!
1172 */
1173 struct mutex hw_lock;
1174 };
1175
1176 /* defined intel_pm.c */
1177 extern spinlock_t mchdev_lock;
1178
1179 struct intel_ilk_power_mgmt {
1180 u8 cur_delay;
1181 u8 min_delay;
1182 u8 max_delay;
1183 u8 fmax;
1184 u8 fstart;
1185
1186 u64 last_count1;
1187 unsigned long last_time1;
1188 unsigned long chipset_power;
1189 u64 last_count2;
1190 u64 last_time2;
1191 unsigned long gfx_power;
1192 u8 corr;
1193
1194 int c_m;
1195 int r_t;
1196 };
1197
1198 struct drm_i915_private;
1199 struct i915_power_well;
1200
1201 struct i915_power_well_ops {
1202 /*
1203 * Synchronize the well's hw state to match the current sw state, for
1204 * example enable/disable it based on the current refcount. Called
1205 * during driver init and resume time, possibly after first calling
1206 * the enable/disable handlers.
1207 */
1208 void (*sync_hw)(struct drm_i915_private *dev_priv,
1209 struct i915_power_well *power_well);
1210 /*
1211 * Enable the well and resources that depend on it (for example
1212 * interrupts located on the well). Called after the 0->1 refcount
1213 * transition.
1214 */
1215 void (*enable)(struct drm_i915_private *dev_priv,
1216 struct i915_power_well *power_well);
1217 /*
1218 * Disable the well and resources that depend on it. Called after
1219 * the 1->0 refcount transition.
1220 */
1221 void (*disable)(struct drm_i915_private *dev_priv,
1222 struct i915_power_well *power_well);
1223 /* Returns the hw enabled state. */
1224 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1225 struct i915_power_well *power_well);
1226 };
1227
1228 /* Power well structure for haswell */
1229 struct i915_power_well {
1230 const char *name;
1231 bool always_on;
1232 /* power well enable/disable usage count */
1233 int count;
1234 /* cached hw enabled state */
1235 bool hw_enabled;
1236 unsigned long domains;
1237 unsigned long data;
1238 const struct i915_power_well_ops *ops;
1239 };
1240
1241 struct i915_power_domains {
1242 /*
1243 * Power wells needed for initialization at driver init and suspend
1244 * time are on. They are kept on until after the first modeset.
1245 */
1246 bool init_power_on;
1247 bool initializing;
1248 int power_well_count;
1249
1250 struct mutex lock;
1251 int domain_use_count[POWER_DOMAIN_NUM];
1252 struct i915_power_well *power_wells;
1253 };
1254
1255 #define MAX_L3_SLICES 2
1256 struct intel_l3_parity {
1257 u32 *remap_info[MAX_L3_SLICES];
1258 struct work_struct error_work;
1259 int which_slice;
1260 };
1261
1262 struct i915_gem_mm {
1263 /** Memory allocator for GTT stolen memory */
1264 struct drm_mm stolen;
1265 /** Protects the usage of the GTT stolen memory allocator. This is
1266 * always the inner lock when overlapping with struct_mutex. */
1267 struct mutex stolen_lock;
1268
1269 /** List of all objects in gtt_space. Used to restore gtt
1270 * mappings on resume */
1271 struct list_head bound_list;
1272 /**
1273 * List of objects which are not bound to the GTT (thus
1274 * are idle and not used by the GPU) but still have
1275 * (presumably uncached) pages still attached.
1276 */
1277 struct list_head unbound_list;
1278
1279 /** Usable portion of the GTT for GEM */
1280 unsigned long stolen_base; /* limited to low memory (32-bit) */
1281
1282 /** PPGTT used for aliasing the PPGTT with the GTT */
1283 struct i915_hw_ppgtt *aliasing_ppgtt;
1284
1285 struct notifier_block oom_notifier;
1286 struct shrinker shrinker;
1287 bool shrinker_no_lock_stealing;
1288
1289 /** LRU list of objects with fence regs on them. */
1290 struct list_head fence_list;
1291
1292 /**
1293 * We leave the user IRQ off as much as possible,
1294 * but this means that requests will finish and never
1295 * be retired once the system goes idle. Set a timer to
1296 * fire periodically while the ring is running. When it
1297 * fires, go retire requests.
1298 */
1299 struct delayed_work retire_work;
1300
1301 /**
1302 * When we detect an idle GPU, we want to turn on
1303 * powersaving features. So once we see that there
1304 * are no more requests outstanding and no more
1305 * arrive within a small period of time, we fire
1306 * off the idle_work.
1307 */
1308 struct delayed_work idle_work;
1309
1310 /**
1311 * Are we in a non-interruptible section of code like
1312 * modesetting?
1313 */
1314 bool interruptible;
1315
1316 /**
1317 * Is the GPU currently considered idle, or busy executing userspace
1318 * requests? Whilst idle, we attempt to power down the hardware and
1319 * display clocks. In order to reduce the effect on performance, there
1320 * is a slight delay before we do so.
1321 */
1322 bool busy;
1323
1324 /* the indicator for dispatch video commands on two BSD rings */
1325 int bsd_ring_dispatch_index;
1326
1327 /** Bit 6 swizzling required for X tiling */
1328 uint32_t bit_6_swizzle_x;
1329 /** Bit 6 swizzling required for Y tiling */
1330 uint32_t bit_6_swizzle_y;
1331
1332 /* accounting, useful for userland debugging */
1333 spinlock_t object_stat_lock;
1334 size_t object_memory;
1335 u32 object_count;
1336 };
1337
1338 struct drm_i915_error_state_buf {
1339 struct drm_i915_private *i915;
1340 unsigned bytes;
1341 unsigned size;
1342 int err;
1343 u8 *buf;
1344 loff_t start;
1345 loff_t pos;
1346 };
1347
1348 struct i915_error_state_file_priv {
1349 struct drm_device *dev;
1350 struct drm_i915_error_state *error;
1351 };
1352
1353 struct i915_gpu_error {
1354 /* For hangcheck timer */
1355 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1356 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1357 /* Hang gpu twice in this window and your context gets banned */
1358 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1359
1360 struct workqueue_struct *hangcheck_wq;
1361 struct delayed_work hangcheck_work;
1362
1363 /* For reset and error_state handling. */
1364 spinlock_t lock;
1365 /* Protected by the above dev->gpu_error.lock. */
1366 struct drm_i915_error_state *first_error;
1367
1368 unsigned long missed_irq_rings;
1369
1370 /**
1371 * State variable controlling the reset flow and count
1372 *
1373 * This is a counter which gets incremented when reset is triggered,
1374 * and again when reset has been handled. So odd values (lowest bit set)
1375 * means that reset is in progress and even values that
1376 * (reset_counter >> 1):th reset was successfully completed.
1377 *
1378 * If reset is not completed succesfully, the I915_WEDGE bit is
1379 * set meaning that hardware is terminally sour and there is no
1380 * recovery. All waiters on the reset_queue will be woken when
1381 * that happens.
1382 *
1383 * This counter is used by the wait_seqno code to notice that reset
1384 * event happened and it needs to restart the entire ioctl (since most
1385 * likely the seqno it waited for won't ever signal anytime soon).
1386 *
1387 * This is important for lock-free wait paths, where no contended lock
1388 * naturally enforces the correct ordering between the bail-out of the
1389 * waiter and the gpu reset work code.
1390 */
1391 atomic_t reset_counter;
1392
1393 #define I915_RESET_IN_PROGRESS_FLAG 1
1394 #define I915_WEDGED (1 << 31)
1395
1396 /**
1397 * Waitqueue to signal when the reset has completed. Used by clients
1398 * that wait for dev_priv->mm.wedged to settle.
1399 */
1400 wait_queue_head_t reset_queue;
1401
1402 /* Userspace knobs for gpu hang simulation;
1403 * combines both a ring mask, and extra flags
1404 */
1405 u32 stop_rings;
1406 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1407 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1408
1409 /* For missed irq/seqno simulation. */
1410 unsigned int test_irq_rings;
1411
1412 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1413 bool reload_in_reset;
1414 };
1415
1416 enum modeset_restore {
1417 MODESET_ON_LID_OPEN,
1418 MODESET_DONE,
1419 MODESET_SUSPENDED,
1420 };
1421
1422 #define DP_AUX_A 0x40
1423 #define DP_AUX_B 0x10
1424 #define DP_AUX_C 0x20
1425 #define DP_AUX_D 0x30
1426
1427 #define DDC_PIN_B 0x05
1428 #define DDC_PIN_C 0x04
1429 #define DDC_PIN_D 0x06
1430
1431 struct ddi_vbt_port_info {
1432 /*
1433 * This is an index in the HDMI/DVI DDI buffer translation table.
1434 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1435 * populate this field.
1436 */
1437 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1438 uint8_t hdmi_level_shift;
1439
1440 uint8_t supports_dvi:1;
1441 uint8_t supports_hdmi:1;
1442 uint8_t supports_dp:1;
1443
1444 uint8_t alternate_aux_channel;
1445 uint8_t alternate_ddc_pin;
1446
1447 uint8_t dp_boost_level;
1448 uint8_t hdmi_boost_level;
1449 };
1450
1451 enum psr_lines_to_wait {
1452 PSR_0_LINES_TO_WAIT = 0,
1453 PSR_1_LINE_TO_WAIT,
1454 PSR_4_LINES_TO_WAIT,
1455 PSR_8_LINES_TO_WAIT
1456 };
1457
1458 struct intel_vbt_data {
1459 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1460 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1461
1462 /* Feature bits */
1463 unsigned int int_tv_support:1;
1464 unsigned int lvds_dither:1;
1465 unsigned int lvds_vbt:1;
1466 unsigned int int_crt_support:1;
1467 unsigned int lvds_use_ssc:1;
1468 unsigned int display_clock_mode:1;
1469 unsigned int fdi_rx_polarity_inverted:1;
1470 unsigned int has_mipi:1;
1471 int lvds_ssc_freq;
1472 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1473
1474 enum drrs_support_type drrs_type;
1475
1476 /* eDP */
1477 int edp_rate;
1478 int edp_lanes;
1479 int edp_preemphasis;
1480 int edp_vswing;
1481 bool edp_initialized;
1482 bool edp_support;
1483 int edp_bpp;
1484 struct edp_power_seq edp_pps;
1485
1486 struct {
1487 bool full_link;
1488 bool require_aux_wakeup;
1489 int idle_frames;
1490 enum psr_lines_to_wait lines_to_wait;
1491 int tp1_wakeup_time;
1492 int tp2_tp3_wakeup_time;
1493 } psr;
1494
1495 struct {
1496 u16 pwm_freq_hz;
1497 bool present;
1498 bool active_low_pwm;
1499 u8 min_brightness; /* min_brightness/255 of max */
1500 } backlight;
1501
1502 /* MIPI DSI */
1503 struct {
1504 u16 port;
1505 u16 panel_id;
1506 struct mipi_config *config;
1507 struct mipi_pps_data *pps;
1508 u8 seq_version;
1509 u32 size;
1510 u8 *data;
1511 u8 *sequence[MIPI_SEQ_MAX];
1512 } dsi;
1513
1514 int crt_ddc_pin;
1515
1516 int child_dev_num;
1517 union child_device_config *child_dev;
1518
1519 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1520 };
1521
1522 enum intel_ddb_partitioning {
1523 INTEL_DDB_PART_1_2,
1524 INTEL_DDB_PART_5_6, /* IVB+ */
1525 };
1526
1527 struct intel_wm_level {
1528 bool enable;
1529 uint32_t pri_val;
1530 uint32_t spr_val;
1531 uint32_t cur_val;
1532 uint32_t fbc_val;
1533 };
1534
1535 struct ilk_wm_values {
1536 uint32_t wm_pipe[3];
1537 uint32_t wm_lp[3];
1538 uint32_t wm_lp_spr[3];
1539 uint32_t wm_linetime[3];
1540 bool enable_fbc_wm;
1541 enum intel_ddb_partitioning partitioning;
1542 };
1543
1544 struct vlv_pipe_wm {
1545 uint16_t primary;
1546 uint16_t sprite[2];
1547 uint8_t cursor;
1548 };
1549
1550 struct vlv_sr_wm {
1551 uint16_t plane;
1552 uint8_t cursor;
1553 };
1554
1555 struct vlv_wm_values {
1556 struct vlv_pipe_wm pipe[3];
1557 struct vlv_sr_wm sr;
1558 struct {
1559 uint8_t cursor;
1560 uint8_t sprite[2];
1561 uint8_t primary;
1562 } ddl[3];
1563 uint8_t level;
1564 bool cxsr;
1565 };
1566
1567 struct skl_ddb_entry {
1568 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1569 };
1570
1571 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1572 {
1573 return entry->end - entry->start;
1574 }
1575
1576 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1577 const struct skl_ddb_entry *e2)
1578 {
1579 if (e1->start == e2->start && e1->end == e2->end)
1580 return true;
1581
1582 return false;
1583 }
1584
1585 struct skl_ddb_allocation {
1586 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1587 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1588 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
1589 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1590 };
1591
1592 struct skl_wm_values {
1593 bool dirty[I915_MAX_PIPES];
1594 struct skl_ddb_allocation ddb;
1595 uint32_t wm_linetime[I915_MAX_PIPES];
1596 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1597 uint32_t cursor[I915_MAX_PIPES][8];
1598 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1599 uint32_t cursor_trans[I915_MAX_PIPES];
1600 };
1601
1602 struct skl_wm_level {
1603 bool plane_en[I915_MAX_PLANES];
1604 bool cursor_en;
1605 uint16_t plane_res_b[I915_MAX_PLANES];
1606 uint8_t plane_res_l[I915_MAX_PLANES];
1607 uint16_t cursor_res_b;
1608 uint8_t cursor_res_l;
1609 };
1610
1611 /*
1612 * This struct helps tracking the state needed for runtime PM, which puts the
1613 * device in PCI D3 state. Notice that when this happens, nothing on the
1614 * graphics device works, even register access, so we don't get interrupts nor
1615 * anything else.
1616 *
1617 * Every piece of our code that needs to actually touch the hardware needs to
1618 * either call intel_runtime_pm_get or call intel_display_power_get with the
1619 * appropriate power domain.
1620 *
1621 * Our driver uses the autosuspend delay feature, which means we'll only really
1622 * suspend if we stay with zero refcount for a certain amount of time. The
1623 * default value is currently very conservative (see intel_runtime_pm_enable), but
1624 * it can be changed with the standard runtime PM files from sysfs.
1625 *
1626 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1627 * goes back to false exactly before we reenable the IRQs. We use this variable
1628 * to check if someone is trying to enable/disable IRQs while they're supposed
1629 * to be disabled. This shouldn't happen and we'll print some error messages in
1630 * case it happens.
1631 *
1632 * For more, read the Documentation/power/runtime_pm.txt.
1633 */
1634 struct i915_runtime_pm {
1635 bool suspended;
1636 bool irqs_enabled;
1637 };
1638
1639 enum intel_pipe_crc_source {
1640 INTEL_PIPE_CRC_SOURCE_NONE,
1641 INTEL_PIPE_CRC_SOURCE_PLANE1,
1642 INTEL_PIPE_CRC_SOURCE_PLANE2,
1643 INTEL_PIPE_CRC_SOURCE_PF,
1644 INTEL_PIPE_CRC_SOURCE_PIPE,
1645 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1646 INTEL_PIPE_CRC_SOURCE_TV,
1647 INTEL_PIPE_CRC_SOURCE_DP_B,
1648 INTEL_PIPE_CRC_SOURCE_DP_C,
1649 INTEL_PIPE_CRC_SOURCE_DP_D,
1650 INTEL_PIPE_CRC_SOURCE_AUTO,
1651 INTEL_PIPE_CRC_SOURCE_MAX,
1652 };
1653
1654 struct intel_pipe_crc_entry {
1655 uint32_t frame;
1656 uint32_t crc[5];
1657 };
1658
1659 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1660 struct intel_pipe_crc {
1661 spinlock_t lock;
1662 bool opened; /* exclusive access to the result file */
1663 struct intel_pipe_crc_entry *entries;
1664 enum intel_pipe_crc_source source;
1665 int head, tail;
1666 wait_queue_head_t wq;
1667 };
1668
1669 struct i915_frontbuffer_tracking {
1670 struct mutex lock;
1671
1672 /*
1673 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1674 * scheduled flips.
1675 */
1676 unsigned busy_bits;
1677 unsigned flip_bits;
1678 };
1679
1680 struct i915_wa_reg {
1681 u32 addr;
1682 u32 value;
1683 /* bitmask representing WA bits */
1684 u32 mask;
1685 };
1686
1687 #define I915_MAX_WA_REGS 16
1688
1689 struct i915_workarounds {
1690 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1691 u32 count;
1692 };
1693
1694 struct i915_virtual_gpu {
1695 bool active;
1696 };
1697
1698 struct i915_execbuffer_params {
1699 struct drm_device *dev;
1700 struct drm_file *file;
1701 uint32_t dispatch_flags;
1702 uint32_t args_batch_start_offset;
1703 uint64_t batch_obj_vm_offset;
1704 struct intel_engine_cs *ring;
1705 struct drm_i915_gem_object *batch_obj;
1706 struct intel_context *ctx;
1707 struct drm_i915_gem_request *request;
1708 };
1709
1710 struct drm_i915_private {
1711 struct drm_device *dev;
1712 struct kmem_cache *objects;
1713 struct kmem_cache *vmas;
1714 struct kmem_cache *requests;
1715
1716 const struct intel_device_info info;
1717
1718 int relative_constants_mode;
1719
1720 void __iomem *regs;
1721
1722 struct intel_uncore uncore;
1723
1724 struct i915_virtual_gpu vgpu;
1725
1726 struct intel_guc guc;
1727
1728 struct intel_csr csr;
1729
1730 /* Display CSR-related protection */
1731 struct mutex csr_lock;
1732
1733 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1734
1735 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1736 * controller on different i2c buses. */
1737 struct mutex gmbus_mutex;
1738
1739 /**
1740 * Base address of the gmbus and gpio block.
1741 */
1742 uint32_t gpio_mmio_base;
1743
1744 /* MMIO base address for MIPI regs */
1745 uint32_t mipi_mmio_base;
1746
1747 wait_queue_head_t gmbus_wait_queue;
1748
1749 struct pci_dev *bridge_dev;
1750 struct intel_engine_cs ring[I915_NUM_RINGS];
1751 struct drm_i915_gem_object *semaphore_obj;
1752 uint32_t last_seqno, next_seqno;
1753
1754 struct drm_dma_handle *status_page_dmah;
1755 struct resource mch_res;
1756
1757 /* protects the irq masks */
1758 spinlock_t irq_lock;
1759
1760 /* protects the mmio flip data */
1761 spinlock_t mmio_flip_lock;
1762
1763 bool display_irqs_enabled;
1764
1765 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1766 struct pm_qos_request pm_qos;
1767
1768 /* Sideband mailbox protection */
1769 struct mutex sb_lock;
1770
1771 /** Cached value of IMR to avoid reads in updating the bitfield */
1772 union {
1773 u32 irq_mask;
1774 u32 de_irq_mask[I915_MAX_PIPES];
1775 };
1776 u32 gt_irq_mask;
1777 u32 pm_irq_mask;
1778 u32 pm_rps_events;
1779 u32 pipestat_irq_mask[I915_MAX_PIPES];
1780
1781 struct i915_hotplug hotplug;
1782 struct i915_fbc fbc;
1783 struct i915_drrs drrs;
1784 struct intel_opregion opregion;
1785 struct intel_vbt_data vbt;
1786
1787 bool preserve_bios_swizzle;
1788
1789 /* overlay */
1790 struct intel_overlay *overlay;
1791
1792 /* backlight registers and fields in struct intel_panel */
1793 struct mutex backlight_lock;
1794
1795 /* LVDS info */
1796 bool no_aux_handshake;
1797
1798 /* protects panel power sequencer state */
1799 struct mutex pps_mutex;
1800
1801 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1802 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1803 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1804
1805 unsigned int fsb_freq, mem_freq, is_ddr3;
1806 unsigned int skl_boot_cdclk;
1807 unsigned int cdclk_freq, max_cdclk_freq;
1808 unsigned int max_dotclk_freq;
1809 unsigned int hpll_freq;
1810
1811 /**
1812 * wq - Driver workqueue for GEM.
1813 *
1814 * NOTE: Work items scheduled here are not allowed to grab any modeset
1815 * locks, for otherwise the flushing done in the pageflip code will
1816 * result in deadlocks.
1817 */
1818 struct workqueue_struct *wq;
1819
1820 /* Display functions */
1821 struct drm_i915_display_funcs display;
1822
1823 /* PCH chipset type */
1824 enum intel_pch pch_type;
1825 unsigned short pch_id;
1826
1827 unsigned long quirks;
1828
1829 enum modeset_restore modeset_restore;
1830 struct mutex modeset_restore_lock;
1831
1832 struct list_head vm_list; /* Global list of all address spaces */
1833 struct i915_gtt gtt; /* VM representing the global address space */
1834
1835 struct i915_gem_mm mm;
1836 DECLARE_HASHTABLE(mm_structs, 7);
1837 struct mutex mm_lock;
1838
1839 /* Kernel Modesetting */
1840
1841 struct sdvo_device_mapping sdvo_mappings[2];
1842
1843 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1844 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1845 wait_queue_head_t pending_flip_queue;
1846
1847 #ifdef CONFIG_DEBUG_FS
1848 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1849 #endif
1850
1851 int num_shared_dpll;
1852 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1853 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1854
1855 struct i915_workarounds workarounds;
1856
1857 /* Reclocking support */
1858 bool render_reclock_avail;
1859
1860 struct i915_frontbuffer_tracking fb_tracking;
1861
1862 u16 orig_clock;
1863
1864 bool mchbar_need_disable;
1865
1866 struct intel_l3_parity l3_parity;
1867
1868 /* Cannot be determined by PCIID. You must always read a register. */
1869 size_t ellc_size;
1870
1871 /* gen6+ rps state */
1872 struct intel_gen6_power_mgmt rps;
1873
1874 /* ilk-only ips/rps state. Everything in here is protected by the global
1875 * mchdev_lock in intel_pm.c */
1876 struct intel_ilk_power_mgmt ips;
1877
1878 struct i915_power_domains power_domains;
1879
1880 struct i915_psr psr;
1881
1882 struct i915_gpu_error gpu_error;
1883
1884 struct drm_i915_gem_object *vlv_pctx;
1885
1886 #ifdef CONFIG_DRM_FBDEV_EMULATION
1887 /* list of fbdev register on this device */
1888 struct intel_fbdev *fbdev;
1889 struct work_struct fbdev_suspend_work;
1890 #endif
1891
1892 struct drm_property *broadcast_rgb_property;
1893 struct drm_property *force_audio_property;
1894
1895 /* hda/i915 audio component */
1896 bool audio_component_registered;
1897
1898 uint32_t hw_context_size;
1899 struct list_head context_list;
1900
1901 u32 fdi_rx_config;
1902
1903 u32 chv_phy_control;
1904
1905 u32 suspend_count;
1906 struct i915_suspend_saved_registers regfile;
1907 struct vlv_s0ix_state vlv_s0ix_state;
1908
1909 struct {
1910 /*
1911 * Raw watermark latency values:
1912 * in 0.1us units for WM0,
1913 * in 0.5us units for WM1+.
1914 */
1915 /* primary */
1916 uint16_t pri_latency[5];
1917 /* sprite */
1918 uint16_t spr_latency[5];
1919 /* cursor */
1920 uint16_t cur_latency[5];
1921 /*
1922 * Raw watermark memory latency values
1923 * for SKL for all 8 levels
1924 * in 1us units.
1925 */
1926 uint16_t skl_latency[8];
1927
1928 /*
1929 * The skl_wm_values structure is a bit too big for stack
1930 * allocation, so we keep the staging struct where we store
1931 * intermediate results here instead.
1932 */
1933 struct skl_wm_values skl_results;
1934
1935 /* current hardware state */
1936 union {
1937 struct ilk_wm_values hw;
1938 struct skl_wm_values skl_hw;
1939 struct vlv_wm_values vlv;
1940 };
1941 } wm;
1942
1943 struct i915_runtime_pm pm;
1944
1945 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1946 struct {
1947 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1948 struct drm_i915_gem_execbuffer2 *args,
1949 struct list_head *vmas);
1950 int (*init_rings)(struct drm_device *dev);
1951 void (*cleanup_ring)(struct intel_engine_cs *ring);
1952 void (*stop_ring)(struct intel_engine_cs *ring);
1953 } gt;
1954
1955 bool edp_low_vswing;
1956
1957 /*
1958 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1959 * will be rejected. Instead look for a better place.
1960 */
1961 };
1962
1963 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1964 {
1965 return dev->dev_private;
1966 }
1967
1968 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1969 {
1970 return to_i915(dev_get_drvdata(dev));
1971 }
1972
1973 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1974 {
1975 return container_of(guc, struct drm_i915_private, guc);
1976 }
1977
1978 /* Iterate over initialised rings */
1979 #define for_each_ring(ring__, dev_priv__, i__) \
1980 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1981 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1982
1983 enum hdmi_force_audio {
1984 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1985 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1986 HDMI_AUDIO_AUTO, /* trust EDID */
1987 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1988 };
1989
1990 #define I915_GTT_OFFSET_NONE ((u32)-1)
1991
1992 struct drm_i915_gem_object_ops {
1993 /* Interface between the GEM object and its backing storage.
1994 * get_pages() is called once prior to the use of the associated set
1995 * of pages before to binding them into the GTT, and put_pages() is
1996 * called after we no longer need them. As we expect there to be
1997 * associated cost with migrating pages between the backing storage
1998 * and making them available for the GPU (e.g. clflush), we may hold
1999 * onto the pages after they are no longer referenced by the GPU
2000 * in case they may be used again shortly (for example migrating the
2001 * pages to a different memory domain within the GTT). put_pages()
2002 * will therefore most likely be called when the object itself is
2003 * being released or under memory pressure (where we attempt to
2004 * reap pages for the shrinker).
2005 */
2006 int (*get_pages)(struct drm_i915_gem_object *);
2007 void (*put_pages)(struct drm_i915_gem_object *);
2008 int (*dmabuf_export)(struct drm_i915_gem_object *);
2009 void (*release)(struct drm_i915_gem_object *);
2010 };
2011
2012 /*
2013 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2014 * considered to be the frontbuffer for the given plane interface-vise. This
2015 * doesn't mean that the hw necessarily already scans it out, but that any
2016 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2017 *
2018 * We have one bit per pipe and per scanout plane type.
2019 */
2020 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
2021 #define INTEL_FRONTBUFFER_BITS \
2022 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2023 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2024 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2025 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2026 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2027 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
2028 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2029 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2030 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2031 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2032 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2033
2034 struct drm_i915_gem_object {
2035 struct drm_gem_object base;
2036
2037 const struct drm_i915_gem_object_ops *ops;
2038
2039 /** List of VMAs backed by this object */
2040 struct list_head vma_list;
2041
2042 /** Stolen memory for this object, instead of being backed by shmem. */
2043 struct drm_mm_node *stolen;
2044 struct list_head global_list;
2045
2046 struct list_head ring_list[I915_NUM_RINGS];
2047 /** Used in execbuf to temporarily hold a ref */
2048 struct list_head obj_exec_link;
2049
2050 struct list_head batch_pool_link;
2051
2052 /**
2053 * This is set if the object is on the active lists (has pending
2054 * rendering and so a non-zero seqno), and is not set if it i s on
2055 * inactive (ready to be unbound) list.
2056 */
2057 unsigned int active:I915_NUM_RINGS;
2058
2059 /**
2060 * This is set if the object has been written to since last bound
2061 * to the GTT
2062 */
2063 unsigned int dirty:1;
2064
2065 /**
2066 * Fence register bits (if any) for this object. Will be set
2067 * as needed when mapped into the GTT.
2068 * Protected by dev->struct_mutex.
2069 */
2070 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2071
2072 /**
2073 * Advice: are the backing pages purgeable?
2074 */
2075 unsigned int madv:2;
2076
2077 /**
2078 * Current tiling mode for the object.
2079 */
2080 unsigned int tiling_mode:2;
2081 /**
2082 * Whether the tiling parameters for the currently associated fence
2083 * register have changed. Note that for the purposes of tracking
2084 * tiling changes we also treat the unfenced register, the register
2085 * slot that the object occupies whilst it executes a fenced
2086 * command (such as BLT on gen2/3), as a "fence".
2087 */
2088 unsigned int fence_dirty:1;
2089
2090 /**
2091 * Is the object at the current location in the gtt mappable and
2092 * fenceable? Used to avoid costly recalculations.
2093 */
2094 unsigned int map_and_fenceable:1;
2095
2096 /**
2097 * Whether the current gtt mapping needs to be mappable (and isn't just
2098 * mappable by accident). Track pin and fault separate for a more
2099 * accurate mappable working set.
2100 */
2101 unsigned int fault_mappable:1;
2102
2103 /*
2104 * Is the object to be mapped as read-only to the GPU
2105 * Only honoured if hardware has relevant pte bit
2106 */
2107 unsigned long gt_ro:1;
2108 unsigned int cache_level:3;
2109 unsigned int cache_dirty:1;
2110
2111 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2112
2113 unsigned int pin_display;
2114
2115 struct sg_table *pages;
2116 int pages_pin_count;
2117 struct get_page {
2118 struct scatterlist *sg;
2119 int last;
2120 } get_page;
2121
2122 /* prime dma-buf support */
2123 void *dma_buf_vmapping;
2124 int vmapping_count;
2125
2126 /** Breadcrumb of last rendering to the buffer.
2127 * There can only be one writer, but we allow for multiple readers.
2128 * If there is a writer that necessarily implies that all other
2129 * read requests are complete - but we may only be lazily clearing
2130 * the read requests. A read request is naturally the most recent
2131 * request on a ring, so we may have two different write and read
2132 * requests on one ring where the write request is older than the
2133 * read request. This allows for the CPU to read from an active
2134 * buffer by only waiting for the write to complete.
2135 * */
2136 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
2137 struct drm_i915_gem_request *last_write_req;
2138 /** Breadcrumb of last fenced GPU access to the buffer. */
2139 struct drm_i915_gem_request *last_fenced_req;
2140
2141 /** Current tiling stride for the object, if it's tiled. */
2142 uint32_t stride;
2143
2144 /** References from framebuffers, locks out tiling changes. */
2145 unsigned long framebuffer_references;
2146
2147 /** Record of address bit 17 of each page at last unbind. */
2148 unsigned long *bit_17;
2149
2150 union {
2151 /** for phy allocated objects */
2152 struct drm_dma_handle *phys_handle;
2153
2154 struct i915_gem_userptr {
2155 uintptr_t ptr;
2156 unsigned read_only :1;
2157 unsigned workers :4;
2158 #define I915_GEM_USERPTR_MAX_WORKERS 15
2159
2160 struct i915_mm_struct *mm;
2161 struct i915_mmu_object *mmu_object;
2162 struct work_struct *work;
2163 } userptr;
2164 };
2165 };
2166 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2167
2168 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2169 struct drm_i915_gem_object *new,
2170 unsigned frontbuffer_bits);
2171
2172 /**
2173 * Request queue structure.
2174 *
2175 * The request queue allows us to note sequence numbers that have been emitted
2176 * and may be associated with active buffers to be retired.
2177 *
2178 * By keeping this list, we can avoid having to do questionable sequence
2179 * number comparisons on buffer last_read|write_seqno. It also allows an
2180 * emission time to be associated with the request for tracking how far ahead
2181 * of the GPU the submission is.
2182 *
2183 * The requests are reference counted, so upon creation they should have an
2184 * initial reference taken using kref_init
2185 */
2186 struct drm_i915_gem_request {
2187 struct kref ref;
2188
2189 /** On Which ring this request was generated */
2190 struct drm_i915_private *i915;
2191 struct intel_engine_cs *ring;
2192
2193 /** GEM sequence number associated with this request. */
2194 uint32_t seqno;
2195
2196 /** Position in the ringbuffer of the start of the request */
2197 u32 head;
2198
2199 /**
2200 * Position in the ringbuffer of the start of the postfix.
2201 * This is required to calculate the maximum available ringbuffer
2202 * space without overwriting the postfix.
2203 */
2204 u32 postfix;
2205
2206 /** Position in the ringbuffer of the end of the whole request */
2207 u32 tail;
2208
2209 /**
2210 * Context and ring buffer related to this request
2211 * Contexts are refcounted, so when this request is associated with a
2212 * context, we must increment the context's refcount, to guarantee that
2213 * it persists while any request is linked to it. Requests themselves
2214 * are also refcounted, so the request will only be freed when the last
2215 * reference to it is dismissed, and the code in
2216 * i915_gem_request_free() will then decrement the refcount on the
2217 * context.
2218 */
2219 struct intel_context *ctx;
2220 struct intel_ringbuffer *ringbuf;
2221
2222 /** Batch buffer related to this request if any (used for
2223 error state dump only) */
2224 struct drm_i915_gem_object *batch_obj;
2225
2226 /** Time at which this request was emitted, in jiffies. */
2227 unsigned long emitted_jiffies;
2228
2229 /** global list entry for this request */
2230 struct list_head list;
2231
2232 struct drm_i915_file_private *file_priv;
2233 /** file_priv list entry for this request */
2234 struct list_head client_list;
2235
2236 /** process identifier submitting this request */
2237 struct pid *pid;
2238
2239 /**
2240 * The ELSP only accepts two elements at a time, so we queue
2241 * context/tail pairs on a given queue (ring->execlist_queue) until the
2242 * hardware is available. The queue serves a double purpose: we also use
2243 * it to keep track of the up to 2 contexts currently in the hardware
2244 * (usually one in execution and the other queued up by the GPU): We
2245 * only remove elements from the head of the queue when the hardware
2246 * informs us that an element has been completed.
2247 *
2248 * All accesses to the queue are mediated by a spinlock
2249 * (ring->execlist_lock).
2250 */
2251
2252 /** Execlist link in the submission queue.*/
2253 struct list_head execlist_link;
2254
2255 /** Execlists no. of times this request has been sent to the ELSP */
2256 int elsp_submitted;
2257
2258 };
2259
2260 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2261 struct intel_context *ctx,
2262 struct drm_i915_gem_request **req_out);
2263 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2264 void i915_gem_request_free(struct kref *req_ref);
2265 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2266 struct drm_file *file);
2267
2268 static inline uint32_t
2269 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2270 {
2271 return req ? req->seqno : 0;
2272 }
2273
2274 static inline struct intel_engine_cs *
2275 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2276 {
2277 return req ? req->ring : NULL;
2278 }
2279
2280 static inline struct drm_i915_gem_request *
2281 i915_gem_request_reference(struct drm_i915_gem_request *req)
2282 {
2283 if (req)
2284 kref_get(&req->ref);
2285 return req;
2286 }
2287
2288 static inline void
2289 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2290 {
2291 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2292 kref_put(&req->ref, i915_gem_request_free);
2293 }
2294
2295 static inline void
2296 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2297 {
2298 struct drm_device *dev;
2299
2300 if (!req)
2301 return;
2302
2303 dev = req->ring->dev;
2304 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2305 mutex_unlock(&dev->struct_mutex);
2306 }
2307
2308 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2309 struct drm_i915_gem_request *src)
2310 {
2311 if (src)
2312 i915_gem_request_reference(src);
2313
2314 if (*pdst)
2315 i915_gem_request_unreference(*pdst);
2316
2317 *pdst = src;
2318 }
2319
2320 /*
2321 * XXX: i915_gem_request_completed should be here but currently needs the
2322 * definition of i915_seqno_passed() which is below. It will be moved in
2323 * a later patch when the call to i915_seqno_passed() is obsoleted...
2324 */
2325
2326 /*
2327 * A command that requires special handling by the command parser.
2328 */
2329 struct drm_i915_cmd_descriptor {
2330 /*
2331 * Flags describing how the command parser processes the command.
2332 *
2333 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2334 * a length mask if not set
2335 * CMD_DESC_SKIP: The command is allowed but does not follow the
2336 * standard length encoding for the opcode range in
2337 * which it falls
2338 * CMD_DESC_REJECT: The command is never allowed
2339 * CMD_DESC_REGISTER: The command should be checked against the
2340 * register whitelist for the appropriate ring
2341 * CMD_DESC_MASTER: The command is allowed if the submitting process
2342 * is the DRM master
2343 */
2344 u32 flags;
2345 #define CMD_DESC_FIXED (1<<0)
2346 #define CMD_DESC_SKIP (1<<1)
2347 #define CMD_DESC_REJECT (1<<2)
2348 #define CMD_DESC_REGISTER (1<<3)
2349 #define CMD_DESC_BITMASK (1<<4)
2350 #define CMD_DESC_MASTER (1<<5)
2351
2352 /*
2353 * The command's unique identification bits and the bitmask to get them.
2354 * This isn't strictly the opcode field as defined in the spec and may
2355 * also include type, subtype, and/or subop fields.
2356 */
2357 struct {
2358 u32 value;
2359 u32 mask;
2360 } cmd;
2361
2362 /*
2363 * The command's length. The command is either fixed length (i.e. does
2364 * not include a length field) or has a length field mask. The flag
2365 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2366 * a length mask. All command entries in a command table must include
2367 * length information.
2368 */
2369 union {
2370 u32 fixed;
2371 u32 mask;
2372 } length;
2373
2374 /*
2375 * Describes where to find a register address in the command to check
2376 * against the ring's register whitelist. Only valid if flags has the
2377 * CMD_DESC_REGISTER bit set.
2378 *
2379 * A non-zero step value implies that the command may access multiple
2380 * registers in sequence (e.g. LRI), in that case step gives the
2381 * distance in dwords between individual offset fields.
2382 */
2383 struct {
2384 u32 offset;
2385 u32 mask;
2386 u32 step;
2387 } reg;
2388
2389 #define MAX_CMD_DESC_BITMASKS 3
2390 /*
2391 * Describes command checks where a particular dword is masked and
2392 * compared against an expected value. If the command does not match
2393 * the expected value, the parser rejects it. Only valid if flags has
2394 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2395 * are valid.
2396 *
2397 * If the check specifies a non-zero condition_mask then the parser
2398 * only performs the check when the bits specified by condition_mask
2399 * are non-zero.
2400 */
2401 struct {
2402 u32 offset;
2403 u32 mask;
2404 u32 expected;
2405 u32 condition_offset;
2406 u32 condition_mask;
2407 } bits[MAX_CMD_DESC_BITMASKS];
2408 };
2409
2410 /*
2411 * A table of commands requiring special handling by the command parser.
2412 *
2413 * Each ring has an array of tables. Each table consists of an array of command
2414 * descriptors, which must be sorted with command opcodes in ascending order.
2415 */
2416 struct drm_i915_cmd_table {
2417 const struct drm_i915_cmd_descriptor *table;
2418 int count;
2419 };
2420
2421 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2422 #define __I915__(p) ({ \
2423 struct drm_i915_private *__p; \
2424 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2425 __p = (struct drm_i915_private *)p; \
2426 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2427 __p = to_i915((struct drm_device *)p); \
2428 else \
2429 BUILD_BUG(); \
2430 __p; \
2431 })
2432 #define INTEL_INFO(p) (&__I915__(p)->info)
2433 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2434 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2435
2436 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2437 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2438 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2439 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2440 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2441 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2442 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2443 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2444 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2445 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2446 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2447 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2448 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2449 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2450 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2451 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2452 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2453 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2454 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2455 INTEL_DEVID(dev) == 0x0152 || \
2456 INTEL_DEVID(dev) == 0x015a)
2457 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2458 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2459 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2460 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2461 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2462 #define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2463 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2464 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2465 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2466 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2467 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2468 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2469 (INTEL_DEVID(dev) & 0xf) == 0xe))
2470 /* ULX machines are also considered ULT. */
2471 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2472 (INTEL_DEVID(dev) & 0xf) == 0xe)
2473 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2474 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2475 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2476 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2477 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2478 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2479 /* ULX machines are also considered ULT. */
2480 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2481 INTEL_DEVID(dev) == 0x0A1E)
2482 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2483 INTEL_DEVID(dev) == 0x1913 || \
2484 INTEL_DEVID(dev) == 0x1916 || \
2485 INTEL_DEVID(dev) == 0x1921 || \
2486 INTEL_DEVID(dev) == 0x1926)
2487 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2488 INTEL_DEVID(dev) == 0x1915 || \
2489 INTEL_DEVID(dev) == 0x191E)
2490 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2491
2492 #define SKL_REVID_A0 (0x0)
2493 #define SKL_REVID_B0 (0x1)
2494 #define SKL_REVID_C0 (0x2)
2495 #define SKL_REVID_D0 (0x3)
2496 #define SKL_REVID_E0 (0x4)
2497 #define SKL_REVID_F0 (0x5)
2498
2499 #define BXT_REVID_A0 (0x0)
2500 #define BXT_REVID_B0 (0x3)
2501 #define BXT_REVID_C0 (0x6)
2502
2503 /*
2504 * The genX designation typically refers to the render engine, so render
2505 * capability related checks should use IS_GEN, while display and other checks
2506 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2507 * chips, etc.).
2508 */
2509 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2510 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2511 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2512 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2513 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2514 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2515 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2516 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2517
2518 #define RENDER_RING (1<<RCS)
2519 #define BSD_RING (1<<VCS)
2520 #define BLT_RING (1<<BCS)
2521 #define VEBOX_RING (1<<VECS)
2522 #define BSD2_RING (1<<VCS2)
2523 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2524 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2525 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2526 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2527 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2528 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2529 __I915__(dev)->ellc_size)
2530 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2531
2532 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2533 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2534 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2535 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2536 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2537
2538 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2539 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2540
2541 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2542 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2543 /*
2544 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2545 * even when in MSI mode. This results in spurious interrupt warnings if the
2546 * legacy irq no. is shared with another device. The kernel then disables that
2547 * interrupt source and so prevents the other device from working properly.
2548 */
2549 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2550 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2551
2552 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2553 * rows, which changed the alignment requirements and fence programming.
2554 */
2555 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2556 IS_I915GM(dev)))
2557 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2558 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2559
2560 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2561 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2562 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2563
2564 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2565
2566 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2567 INTEL_INFO(dev)->gen >= 9)
2568
2569 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2570 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2571 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2572 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2573 IS_SKYLAKE(dev))
2574 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2575 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2576 IS_SKYLAKE(dev))
2577 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2578 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2579
2580 #define HAS_CSR(dev) (IS_SKYLAKE(dev))
2581
2582 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2583 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2584
2585 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2586 INTEL_INFO(dev)->gen >= 8)
2587
2588 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2589 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
2590
2591 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2592 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2593 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2594 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2595 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2596 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2597 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2598 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2599
2600 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2601 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2602 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2603 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2604 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2605 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2606 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2607 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2608
2609 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2610
2611 /* DPF == dynamic parity feature */
2612 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2613 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2614
2615 #define GT_FREQUENCY_MULTIPLIER 50
2616 #define GEN9_FREQ_SCALER 3
2617
2618 #include "i915_trace.h"
2619
2620 extern const struct drm_ioctl_desc i915_ioctls[];
2621 extern int i915_max_ioctl;
2622
2623 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2624 extern int i915_resume_switcheroo(struct drm_device *dev);
2625
2626 /* i915_params.c */
2627 struct i915_params {
2628 int modeset;
2629 int panel_ignore_lid;
2630 int semaphores;
2631 int lvds_channel_mode;
2632 int panel_use_ssc;
2633 int vbt_sdvo_panel_type;
2634 int enable_rc6;
2635 int enable_fbc;
2636 int enable_ppgtt;
2637 int enable_execlists;
2638 int enable_psr;
2639 unsigned int preliminary_hw_support;
2640 int disable_power_well;
2641 int enable_ips;
2642 int invert_brightness;
2643 int enable_cmd_parser;
2644 /* leave bools at the end to not create holes */
2645 bool enable_hangcheck;
2646 bool prefault_disable;
2647 bool load_detect_test;
2648 bool reset;
2649 bool disable_display;
2650 bool disable_vtd_wa;
2651 bool enable_guc_submission;
2652 int guc_log_level;
2653 int use_mmio_flip;
2654 int mmio_debug;
2655 bool verbose_state_checks;
2656 bool nuclear_pageflip;
2657 int edp_vswing;
2658 };
2659 extern struct i915_params i915 __read_mostly;
2660
2661 /* i915_dma.c */
2662 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2663 extern int i915_driver_unload(struct drm_device *);
2664 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2665 extern void i915_driver_lastclose(struct drm_device * dev);
2666 extern void i915_driver_preclose(struct drm_device *dev,
2667 struct drm_file *file);
2668 extern void i915_driver_postclose(struct drm_device *dev,
2669 struct drm_file *file);
2670 #ifdef CONFIG_COMPAT
2671 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2672 unsigned long arg);
2673 #endif
2674 extern int intel_gpu_reset(struct drm_device *dev);
2675 extern bool intel_has_gpu_reset(struct drm_device *dev);
2676 extern int i915_reset(struct drm_device *dev);
2677 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2678 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2679 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2680 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2681 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2682 void i915_firmware_load_error_print(const char *fw_path, int err);
2683
2684 /* intel_hotplug.c */
2685 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2686 void intel_hpd_init(struct drm_i915_private *dev_priv);
2687 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2688 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2689 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2690
2691 /* i915_irq.c */
2692 void i915_queue_hangcheck(struct drm_device *dev);
2693 __printf(3, 4)
2694 void i915_handle_error(struct drm_device *dev, bool wedged,
2695 const char *fmt, ...);
2696
2697 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2698 int intel_irq_install(struct drm_i915_private *dev_priv);
2699 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2700
2701 extern void intel_uncore_sanitize(struct drm_device *dev);
2702 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2703 bool restore_forcewake);
2704 extern void intel_uncore_init(struct drm_device *dev);
2705 extern void intel_uncore_check_errors(struct drm_device *dev);
2706 extern void intel_uncore_fini(struct drm_device *dev);
2707 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2708 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2709 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2710 enum forcewake_domains domains);
2711 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2712 enum forcewake_domains domains);
2713 /* Like above but the caller must manage the uncore.lock itself.
2714 * Must be used with I915_READ_FW and friends.
2715 */
2716 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2717 enum forcewake_domains domains);
2718 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2719 enum forcewake_domains domains);
2720 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2721 static inline bool intel_vgpu_active(struct drm_device *dev)
2722 {
2723 return to_i915(dev)->vgpu.active;
2724 }
2725
2726 void
2727 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2728 u32 status_mask);
2729
2730 void
2731 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2732 u32 status_mask);
2733
2734 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2735 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2736 void
2737 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2738 void
2739 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2740 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2741 uint32_t interrupt_mask,
2742 uint32_t enabled_irq_mask);
2743 #define ibx_enable_display_interrupt(dev_priv, bits) \
2744 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2745 #define ibx_disable_display_interrupt(dev_priv, bits) \
2746 ibx_display_interrupt_update((dev_priv), (bits), 0)
2747
2748 /* i915_gem.c */
2749 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2750 struct drm_file *file_priv);
2751 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2752 struct drm_file *file_priv);
2753 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2754 struct drm_file *file_priv);
2755 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2756 struct drm_file *file_priv);
2757 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2758 struct drm_file *file_priv);
2759 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2760 struct drm_file *file_priv);
2761 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2762 struct drm_file *file_priv);
2763 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2764 struct drm_i915_gem_request *req);
2765 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2766 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2767 struct drm_i915_gem_execbuffer2 *args,
2768 struct list_head *vmas);
2769 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2770 struct drm_file *file_priv);
2771 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2772 struct drm_file *file_priv);
2773 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2774 struct drm_file *file_priv);
2775 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2776 struct drm_file *file);
2777 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2778 struct drm_file *file);
2779 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2780 struct drm_file *file_priv);
2781 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2782 struct drm_file *file_priv);
2783 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2784 struct drm_file *file_priv);
2785 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2786 struct drm_file *file_priv);
2787 int i915_gem_init_userptr(struct drm_device *dev);
2788 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file);
2790 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
2792 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2793 struct drm_file *file_priv);
2794 void i915_gem_load(struct drm_device *dev);
2795 void *i915_gem_object_alloc(struct drm_device *dev);
2796 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2797 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2798 const struct drm_i915_gem_object_ops *ops);
2799 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2800 size_t size);
2801 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2802 struct drm_device *dev, const void *data, size_t size);
2803 void i915_init_vm(struct drm_i915_private *dev_priv,
2804 struct i915_address_space *vm);
2805 void i915_gem_free_object(struct drm_gem_object *obj);
2806 void i915_gem_vma_destroy(struct i915_vma *vma);
2807
2808 /* Flags used by pin/bind&friends. */
2809 #define PIN_MAPPABLE (1<<0)
2810 #define PIN_NONBLOCK (1<<1)
2811 #define PIN_GLOBAL (1<<2)
2812 #define PIN_OFFSET_BIAS (1<<3)
2813 #define PIN_USER (1<<4)
2814 #define PIN_UPDATE (1<<5)
2815 #define PIN_OFFSET_MASK (~4095)
2816 int __must_check
2817 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2818 struct i915_address_space *vm,
2819 uint32_t alignment,
2820 uint64_t flags);
2821 int __must_check
2822 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2823 const struct i915_ggtt_view *view,
2824 uint32_t alignment,
2825 uint64_t flags);
2826
2827 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2828 u32 flags);
2829 int __must_check i915_vma_unbind(struct i915_vma *vma);
2830 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2831 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2832 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2833
2834 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2835 int *needs_clflush);
2836
2837 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2838
2839 static inline int __sg_page_count(struct scatterlist *sg)
2840 {
2841 return sg->length >> PAGE_SHIFT;
2842 }
2843
2844 static inline struct page *
2845 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2846 {
2847 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2848 return NULL;
2849
2850 if (n < obj->get_page.last) {
2851 obj->get_page.sg = obj->pages->sgl;
2852 obj->get_page.last = 0;
2853 }
2854
2855 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2856 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2857 if (unlikely(sg_is_chain(obj->get_page.sg)))
2858 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2859 }
2860
2861 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2862 }
2863
2864 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2865 {
2866 BUG_ON(obj->pages == NULL);
2867 obj->pages_pin_count++;
2868 }
2869 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2870 {
2871 BUG_ON(obj->pages_pin_count == 0);
2872 obj->pages_pin_count--;
2873 }
2874
2875 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2876 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2877 struct intel_engine_cs *to,
2878 struct drm_i915_gem_request **to_req);
2879 void i915_vma_move_to_active(struct i915_vma *vma,
2880 struct drm_i915_gem_request *req);
2881 int i915_gem_dumb_create(struct drm_file *file_priv,
2882 struct drm_device *dev,
2883 struct drm_mode_create_dumb *args);
2884 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2885 uint32_t handle, uint64_t *offset);
2886 /**
2887 * Returns true if seq1 is later than seq2.
2888 */
2889 static inline bool
2890 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2891 {
2892 return (int32_t)(seq1 - seq2) >= 0;
2893 }
2894
2895 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2896 bool lazy_coherency)
2897 {
2898 u32 seqno;
2899
2900 BUG_ON(req == NULL);
2901
2902 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2903
2904 return i915_seqno_passed(seqno, req->seqno);
2905 }
2906
2907 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2908 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2909
2910 struct drm_i915_gem_request *
2911 i915_gem_find_active_request(struct intel_engine_cs *ring);
2912
2913 bool i915_gem_retire_requests(struct drm_device *dev);
2914 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2915 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2916 bool interruptible);
2917
2918 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2919 {
2920 return unlikely(atomic_read(&error->reset_counter)
2921 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2922 }
2923
2924 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2925 {
2926 return atomic_read(&error->reset_counter) & I915_WEDGED;
2927 }
2928
2929 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2930 {
2931 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2932 }
2933
2934 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2935 {
2936 return dev_priv->gpu_error.stop_rings == 0 ||
2937 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2938 }
2939
2940 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2941 {
2942 return dev_priv->gpu_error.stop_rings == 0 ||
2943 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2944 }
2945
2946 void i915_gem_reset(struct drm_device *dev);
2947 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2948 int __must_check i915_gem_init(struct drm_device *dev);
2949 int i915_gem_init_rings(struct drm_device *dev);
2950 int __must_check i915_gem_init_hw(struct drm_device *dev);
2951 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
2952 void i915_gem_init_swizzling(struct drm_device *dev);
2953 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2954 int __must_check i915_gpu_idle(struct drm_device *dev);
2955 int __must_check i915_gem_suspend(struct drm_device *dev);
2956 void __i915_add_request(struct drm_i915_gem_request *req,
2957 struct drm_i915_gem_object *batch_obj,
2958 bool flush_caches);
2959 #define i915_add_request(req) \
2960 __i915_add_request(req, NULL, true)
2961 #define i915_add_request_no_flush(req) \
2962 __i915_add_request(req, NULL, false)
2963 int __i915_wait_request(struct drm_i915_gem_request *req,
2964 unsigned reset_counter,
2965 bool interruptible,
2966 s64 *timeout,
2967 struct intel_rps_client *rps);
2968 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2969 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2970 int __must_check
2971 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2972 bool readonly);
2973 int __must_check
2974 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2975 bool write);
2976 int __must_check
2977 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2978 int __must_check
2979 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2980 u32 alignment,
2981 struct intel_engine_cs *pipelined,
2982 struct drm_i915_gem_request **pipelined_request,
2983 const struct i915_ggtt_view *view);
2984 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2985 const struct i915_ggtt_view *view);
2986 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2987 int align);
2988 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2989 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2990
2991 uint32_t
2992 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2993 uint32_t
2994 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2995 int tiling_mode, bool fenced);
2996
2997 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2998 enum i915_cache_level cache_level);
2999
3000 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3001 struct dma_buf *dma_buf);
3002
3003 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3004 struct drm_gem_object *gem_obj, int flags);
3005
3006 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3007 const struct i915_ggtt_view *view);
3008 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3009 struct i915_address_space *vm);
3010 static inline u64
3011 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3012 {
3013 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3014 }
3015
3016 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3017 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3018 const struct i915_ggtt_view *view);
3019 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3020 struct i915_address_space *vm);
3021
3022 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3023 struct i915_address_space *vm);
3024 struct i915_vma *
3025 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3026 struct i915_address_space *vm);
3027 struct i915_vma *
3028 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3029 const struct i915_ggtt_view *view);
3030
3031 struct i915_vma *
3032 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3033 struct i915_address_space *vm);
3034 struct i915_vma *
3035 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3036 const struct i915_ggtt_view *view);
3037
3038 static inline struct i915_vma *
3039 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3040 {
3041 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3042 }
3043 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3044
3045 /* Some GGTT VM helpers */
3046 #define i915_obj_to_ggtt(obj) \
3047 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3048 static inline bool i915_is_ggtt(struct i915_address_space *vm)
3049 {
3050 struct i915_address_space *ggtt =
3051 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3052 return vm == ggtt;
3053 }
3054
3055 static inline struct i915_hw_ppgtt *
3056 i915_vm_to_ppgtt(struct i915_address_space *vm)
3057 {
3058 WARN_ON(i915_is_ggtt(vm));
3059
3060 return container_of(vm, struct i915_hw_ppgtt, base);
3061 }
3062
3063
3064 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3065 {
3066 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3067 }
3068
3069 static inline unsigned long
3070 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3071 {
3072 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
3073 }
3074
3075 static inline int __must_check
3076 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3077 uint32_t alignment,
3078 unsigned flags)
3079 {
3080 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3081 alignment, flags | PIN_GLOBAL);
3082 }
3083
3084 static inline int
3085 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3086 {
3087 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3088 }
3089
3090 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3091 const struct i915_ggtt_view *view);
3092 static inline void
3093 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3094 {
3095 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3096 }
3097
3098 /* i915_gem_fence.c */
3099 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3100 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3101
3102 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3103 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3104
3105 void i915_gem_restore_fences(struct drm_device *dev);
3106
3107 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3108 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3109 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3110
3111 /* i915_gem_context.c */
3112 int __must_check i915_gem_context_init(struct drm_device *dev);
3113 void i915_gem_context_fini(struct drm_device *dev);
3114 void i915_gem_context_reset(struct drm_device *dev);
3115 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3116 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3117 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3118 int i915_switch_context(struct drm_i915_gem_request *req);
3119 struct intel_context *
3120 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3121 void i915_gem_context_free(struct kref *ctx_ref);
3122 struct drm_i915_gem_object *
3123 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3124 static inline void i915_gem_context_reference(struct intel_context *ctx)
3125 {
3126 kref_get(&ctx->ref);
3127 }
3128
3129 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3130 {
3131 kref_put(&ctx->ref, i915_gem_context_free);
3132 }
3133
3134 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3135 {
3136 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3137 }
3138
3139 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3140 struct drm_file *file);
3141 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3142 struct drm_file *file);
3143 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3144 struct drm_file *file_priv);
3145 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3146 struct drm_file *file_priv);
3147
3148 /* i915_gem_evict.c */
3149 int __must_check i915_gem_evict_something(struct drm_device *dev,
3150 struct i915_address_space *vm,
3151 int min_size,
3152 unsigned alignment,
3153 unsigned cache_level,
3154 unsigned long start,
3155 unsigned long end,
3156 unsigned flags);
3157 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3158 int i915_gem_evict_everything(struct drm_device *dev);
3159
3160 /* belongs in i915_gem_gtt.h */
3161 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3162 {
3163 if (INTEL_INFO(dev)->gen < 6)
3164 intel_gtt_chipset_flush();
3165 }
3166
3167 /* i915_gem_stolen.c */
3168 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3169 struct drm_mm_node *node, u64 size,
3170 unsigned alignment);
3171 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3172 struct drm_mm_node *node);
3173 int i915_gem_init_stolen(struct drm_device *dev);
3174 void i915_gem_cleanup_stolen(struct drm_device *dev);
3175 struct drm_i915_gem_object *
3176 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3177 struct drm_i915_gem_object *
3178 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3179 u32 stolen_offset,
3180 u32 gtt_offset,
3181 u32 size);
3182
3183 /* i915_gem_shrinker.c */
3184 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3185 long target,
3186 unsigned flags);
3187 #define I915_SHRINK_PURGEABLE 0x1
3188 #define I915_SHRINK_UNBOUND 0x2
3189 #define I915_SHRINK_BOUND 0x4
3190 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3191 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3192
3193
3194 /* i915_gem_tiling.c */
3195 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3196 {
3197 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3198
3199 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3200 obj->tiling_mode != I915_TILING_NONE;
3201 }
3202
3203 /* i915_gem_debug.c */
3204 #if WATCH_LISTS
3205 int i915_verify_lists(struct drm_device *dev);
3206 #else
3207 #define i915_verify_lists(dev) 0
3208 #endif
3209
3210 /* i915_debugfs.c */
3211 int i915_debugfs_init(struct drm_minor *minor);
3212 void i915_debugfs_cleanup(struct drm_minor *minor);
3213 #ifdef CONFIG_DEBUG_FS
3214 int i915_debugfs_connector_add(struct drm_connector *connector);
3215 void intel_display_crc_init(struct drm_device *dev);
3216 #else
3217 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3218 { return 0; }
3219 static inline void intel_display_crc_init(struct drm_device *dev) {}
3220 #endif
3221
3222 /* i915_gpu_error.c */
3223 __printf(2, 3)
3224 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3225 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3226 const struct i915_error_state_file_priv *error);
3227 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3228 struct drm_i915_private *i915,
3229 size_t count, loff_t pos);
3230 static inline void i915_error_state_buf_release(
3231 struct drm_i915_error_state_buf *eb)
3232 {
3233 kfree(eb->buf);
3234 }
3235 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3236 const char *error_msg);
3237 void i915_error_state_get(struct drm_device *dev,
3238 struct i915_error_state_file_priv *error_priv);
3239 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3240 void i915_destroy_error_state(struct drm_device *dev);
3241
3242 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3243 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3244
3245 /* i915_cmd_parser.c */
3246 int i915_cmd_parser_get_version(void);
3247 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3248 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3249 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3250 int i915_parse_cmds(struct intel_engine_cs *ring,
3251 struct drm_i915_gem_object *batch_obj,
3252 struct drm_i915_gem_object *shadow_batch_obj,
3253 u32 batch_start_offset,
3254 u32 batch_len,
3255 bool is_master);
3256
3257 /* i915_suspend.c */
3258 extern int i915_save_state(struct drm_device *dev);
3259 extern int i915_restore_state(struct drm_device *dev);
3260
3261 /* i915_sysfs.c */
3262 void i915_setup_sysfs(struct drm_device *dev_priv);
3263 void i915_teardown_sysfs(struct drm_device *dev_priv);
3264
3265 /* intel_i2c.c */
3266 extern int intel_setup_gmbus(struct drm_device *dev);
3267 extern void intel_teardown_gmbus(struct drm_device *dev);
3268 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3269 unsigned int pin);
3270
3271 extern struct i2c_adapter *
3272 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3273 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3274 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3275 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3276 {
3277 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3278 }
3279 extern void intel_i2c_reset(struct drm_device *dev);
3280
3281 /* intel_opregion.c */
3282 #ifdef CONFIG_ACPI
3283 extern int intel_opregion_setup(struct drm_device *dev);
3284 extern void intel_opregion_init(struct drm_device *dev);
3285 extern void intel_opregion_fini(struct drm_device *dev);
3286 extern void intel_opregion_asle_intr(struct drm_device *dev);
3287 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3288 bool enable);
3289 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3290 pci_power_t state);
3291 #else
3292 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3293 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3294 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3295 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3296 static inline int
3297 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3298 {
3299 return 0;
3300 }
3301 static inline int
3302 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3303 {
3304 return 0;
3305 }
3306 #endif
3307
3308 /* intel_acpi.c */
3309 #ifdef CONFIG_ACPI
3310 extern void intel_register_dsm_handler(void);
3311 extern void intel_unregister_dsm_handler(void);
3312 #else
3313 static inline void intel_register_dsm_handler(void) { return; }
3314 static inline void intel_unregister_dsm_handler(void) { return; }
3315 #endif /* CONFIG_ACPI */
3316
3317 /* modesetting */
3318 extern void intel_modeset_init_hw(struct drm_device *dev);
3319 extern void intel_modeset_init(struct drm_device *dev);
3320 extern void intel_modeset_gem_init(struct drm_device *dev);
3321 extern void intel_modeset_cleanup(struct drm_device *dev);
3322 extern void intel_connector_unregister(struct intel_connector *);
3323 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3324 extern void intel_display_resume(struct drm_device *dev);
3325 extern void i915_redisable_vga(struct drm_device *dev);
3326 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3327 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3328 extern void intel_init_pch_refclk(struct drm_device *dev);
3329 extern void intel_set_rps(struct drm_device *dev, u8 val);
3330 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3331 bool enable);
3332 extern void intel_detect_pch(struct drm_device *dev);
3333 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3334 extern int intel_enable_rc6(const struct drm_device *dev);
3335
3336 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3337 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3338 struct drm_file *file);
3339 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3340 struct drm_file *file);
3341
3342 /* overlay */
3343 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3344 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3345 struct intel_overlay_error_state *error);
3346
3347 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3348 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3349 struct drm_device *dev,
3350 struct intel_display_error_state *error);
3351
3352 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3353 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3354
3355 /* intel_sideband.c */
3356 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3357 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3358 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3359 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3360 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3361 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3362 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3363 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3364 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3365 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3366 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3367 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3368 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3369 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3370 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3371 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3372 enum intel_sbi_destination destination);
3373 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3374 enum intel_sbi_destination destination);
3375 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3376 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3377
3378 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3379 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3380
3381 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3382 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3383
3384 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3385 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3386 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3387 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3388
3389 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3390 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3391 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3392 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3393
3394 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3395 * will be implemented using 2 32-bit writes in an arbitrary order with
3396 * an arbitrary delay between them. This can cause the hardware to
3397 * act upon the intermediate value, possibly leading to corruption and
3398 * machine death. You have been warned.
3399 */
3400 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3401 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3402
3403 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3404 u32 upper, lower, tmp; \
3405 tmp = I915_READ(upper_reg); \
3406 do { \
3407 upper = tmp; \
3408 lower = I915_READ(lower_reg); \
3409 tmp = I915_READ(upper_reg); \
3410 } while (upper != tmp); \
3411 (u64)upper << 32 | lower; })
3412
3413 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3414 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3415
3416 /* These are untraced mmio-accessors that are only valid to be used inside
3417 * criticial sections inside IRQ handlers where forcewake is explicitly
3418 * controlled.
3419 * Think twice, and think again, before using these.
3420 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3421 * intel_uncore_forcewake_irqunlock().
3422 */
3423 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3424 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3425 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3426
3427 /* "Broadcast RGB" property */
3428 #define INTEL_BROADCAST_RGB_AUTO 0
3429 #define INTEL_BROADCAST_RGB_FULL 1
3430 #define INTEL_BROADCAST_RGB_LIMITED 2
3431
3432 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3433 {
3434 if (IS_VALLEYVIEW(dev))
3435 return VLV_VGACNTRL;
3436 else if (INTEL_INFO(dev)->gen >= 5)
3437 return CPU_VGACNTRL;
3438 else
3439 return VGACNTRL;
3440 }
3441
3442 static inline void __user *to_user_ptr(u64 address)
3443 {
3444 return (void __user *)(uintptr_t)address;
3445 }
3446
3447 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3448 {
3449 unsigned long j = msecs_to_jiffies(m);
3450
3451 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3452 }
3453
3454 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3455 {
3456 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3457 }
3458
3459 static inline unsigned long
3460 timespec_to_jiffies_timeout(const struct timespec *value)
3461 {
3462 unsigned long j = timespec_to_jiffies(value);
3463
3464 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3465 }
3466
3467 /*
3468 * If you need to wait X milliseconds between events A and B, but event B
3469 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3470 * when event A happened, then just before event B you call this function and
3471 * pass the timestamp as the first argument, and X as the second argument.
3472 */
3473 static inline void
3474 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3475 {
3476 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3477
3478 /*
3479 * Don't re-read the value of "jiffies" every time since it may change
3480 * behind our back and break the math.
3481 */
3482 tmp_jiffies = jiffies;
3483 target_jiffies = timestamp_jiffies +
3484 msecs_to_jiffies_timeout(to_wait_ms);
3485
3486 if (time_after(target_jiffies, tmp_jiffies)) {
3487 remaining_jiffies = target_jiffies - tmp_jiffies;
3488 while (remaining_jiffies)
3489 remaining_jiffies =
3490 schedule_timeout_uninterruptible(remaining_jiffies);
3491 }
3492 }
3493
3494 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3495 struct drm_i915_gem_request *req)
3496 {
3497 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3498 i915_gem_request_assign(&ring->trace_irq_req, req);
3499 }
3500
3501 #endif
This page took 0.269092 seconds and 6 git commands to generate.