drm/i915: Add infrastructure for choosing DPLLs before disabling crtcs
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
46 #include <drm/drm_gem.h>
47 #include <linux/backlight.h>
48 #include <linux/hashtable.h>
49 #include <linux/intel-iommu.h>
50 #include <linux/kref.h>
51 #include <linux/pm_qos.h>
52
53 /* General customization:
54 */
55
56 #define DRIVER_NAME "i915"
57 #define DRIVER_DESC "Intel Graphics"
58 #define DRIVER_DATE "20141024"
59
60 #undef WARN_ON
61 #define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
63 enum pipe {
64 INVALID_PIPE = -1,
65 PIPE_A = 0,
66 PIPE_B,
67 PIPE_C,
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
70 };
71 #define pipe_name(p) ((p) + 'A')
72
73 enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
79 };
80 #define transcoder_name(t) ((t) + 'A')
81
82 /*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88 #define I915_MAX_PLANES 3
89
90 enum plane {
91 PLANE_A = 0,
92 PLANE_B,
93 PLANE_C,
94 };
95 #define plane_name(p) ((p) + 'A')
96
97 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
98
99 enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106 };
107 #define port_name(p) ((p) + 'A')
108
109 #define I915_NUM_PHYS_VLV 2
110
111 enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114 };
115
116 enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119 };
120
121 enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
131 POWER_DOMAIN_TRANSCODER_EDP,
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
143 POWER_DOMAIN_VGA,
144 POWER_DOMAIN_AUDIO,
145 POWER_DOMAIN_PLLS,
146 POWER_DOMAIN_INIT,
147
148 POWER_DOMAIN_NUM,
149 };
150
151 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
154 #define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
157
158 enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169 };
170
171 #define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
177
178 #define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
180 #define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
182 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
183
184 #define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
187 #define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
190 #define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
195 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
199 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
203 #define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
207 struct drm_i915_private;
208 struct i915_mm_struct;
209 struct i915_mmu_object;
210
211 enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 DPLL_ID_WRPLL1 = 0,
217 DPLL_ID_WRPLL2 = 1,
218 };
219 #define I915_NUM_PLLS 2
220
221 struct intel_dpll_hw_state {
222 /* i9xx, pch plls */
223 uint32_t dpll;
224 uint32_t dpll_md;
225 uint32_t fp0;
226 uint32_t fp1;
227
228 /* hsw, bdw */
229 uint32_t wrpll;
230 };
231
232 struct intel_shared_dpll_config {
233 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
234 struct intel_dpll_hw_state hw_state;
235 };
236
237 struct intel_shared_dpll {
238 struct intel_shared_dpll_config config;
239 struct intel_shared_dpll_config *new_config;
240
241 int active; /* count of number of active CRTCs (i.e. DPMS on) */
242 bool on; /* is the PLL actually active? Disabled during modeset */
243 const char *name;
244 /* should match the index in the dev_priv->shared_dplls array */
245 enum intel_dpll_id id;
246 /* The mode_set hook is optional and should be used together with the
247 * intel_prepare_shared_dpll function. */
248 void (*mode_set)(struct drm_i915_private *dev_priv,
249 struct intel_shared_dpll *pll);
250 void (*enable)(struct drm_i915_private *dev_priv,
251 struct intel_shared_dpll *pll);
252 void (*disable)(struct drm_i915_private *dev_priv,
253 struct intel_shared_dpll *pll);
254 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
255 struct intel_shared_dpll *pll,
256 struct intel_dpll_hw_state *hw_state);
257 };
258
259 /* Used by dp and fdi links */
260 struct intel_link_m_n {
261 uint32_t tu;
262 uint32_t gmch_m;
263 uint32_t gmch_n;
264 uint32_t link_m;
265 uint32_t link_n;
266 };
267
268 void intel_link_compute_m_n(int bpp, int nlanes,
269 int pixel_clock, int link_clock,
270 struct intel_link_m_n *m_n);
271
272 /* Interface history:
273 *
274 * 1.1: Original.
275 * 1.2: Add Power Management
276 * 1.3: Add vblank support
277 * 1.4: Fix cmdbuffer path, add heap destroy
278 * 1.5: Add vblank pipe configuration
279 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
280 * - Support vertical blank on secondary display pipe
281 */
282 #define DRIVER_MAJOR 1
283 #define DRIVER_MINOR 6
284 #define DRIVER_PATCHLEVEL 0
285
286 #define WATCH_LISTS 0
287 #define WATCH_GTT 0
288
289 struct opregion_header;
290 struct opregion_acpi;
291 struct opregion_swsci;
292 struct opregion_asle;
293
294 struct intel_opregion {
295 struct opregion_header __iomem *header;
296 struct opregion_acpi __iomem *acpi;
297 struct opregion_swsci __iomem *swsci;
298 u32 swsci_gbda_sub_functions;
299 u32 swsci_sbcb_sub_functions;
300 struct opregion_asle __iomem *asle;
301 void __iomem *vbt;
302 u32 __iomem *lid_state;
303 struct work_struct asle_work;
304 };
305 #define OPREGION_SIZE (8*1024)
306
307 struct intel_overlay;
308 struct intel_overlay_error_state;
309
310 struct drm_local_map;
311
312 struct drm_i915_master_private {
313 struct drm_local_map *sarea;
314 struct _drm_i915_sarea *sarea_priv;
315 };
316 #define I915_FENCE_REG_NONE -1
317 #define I915_MAX_NUM_FENCES 32
318 /* 32 fences + sign bit for FENCE_REG_NONE */
319 #define I915_MAX_NUM_FENCE_BITS 6
320
321 struct drm_i915_fence_reg {
322 struct list_head lru_list;
323 struct drm_i915_gem_object *obj;
324 int pin_count;
325 };
326
327 struct sdvo_device_mapping {
328 u8 initialized;
329 u8 dvo_port;
330 u8 slave_addr;
331 u8 dvo_wiring;
332 u8 i2c_pin;
333 u8 ddc_pin;
334 };
335
336 struct intel_display_error_state;
337
338 struct drm_i915_error_state {
339 struct kref ref;
340 struct timeval time;
341
342 char error_msg[128];
343 u32 reset_count;
344 u32 suspend_count;
345
346 /* Generic register state */
347 u32 eir;
348 u32 pgtbl_er;
349 u32 ier;
350 u32 gtier[4];
351 u32 ccid;
352 u32 derrmr;
353 u32 forcewake;
354 u32 error; /* gen6+ */
355 u32 err_int; /* gen7 */
356 u32 done_reg;
357 u32 gac_eco;
358 u32 gam_ecochk;
359 u32 gab_ctl;
360 u32 gfx_mode;
361 u32 extra_instdone[I915_NUM_INSTDONE_REG];
362 u64 fence[I915_MAX_NUM_FENCES];
363 struct intel_overlay_error_state *overlay;
364 struct intel_display_error_state *display;
365 struct drm_i915_error_object *semaphore_obj;
366
367 struct drm_i915_error_ring {
368 bool valid;
369 /* Software tracked state */
370 bool waiting;
371 int hangcheck_score;
372 enum intel_ring_hangcheck_action hangcheck_action;
373 int num_requests;
374
375 /* our own tracking of ring head and tail */
376 u32 cpu_ring_head;
377 u32 cpu_ring_tail;
378
379 u32 semaphore_seqno[I915_NUM_RINGS - 1];
380
381 /* Register state */
382 u32 tail;
383 u32 head;
384 u32 ctl;
385 u32 hws;
386 u32 ipeir;
387 u32 ipehr;
388 u32 instdone;
389 u32 bbstate;
390 u32 instpm;
391 u32 instps;
392 u32 seqno;
393 u64 bbaddr;
394 u64 acthd;
395 u32 fault_reg;
396 u64 faddr;
397 u32 rc_psmi; /* sleep state */
398 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
399
400 struct drm_i915_error_object {
401 int page_count;
402 u32 gtt_offset;
403 u32 *pages[0];
404 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
405
406 struct drm_i915_error_request {
407 long jiffies;
408 u32 seqno;
409 u32 tail;
410 } *requests;
411
412 struct {
413 u32 gfx_mode;
414 union {
415 u64 pdp[4];
416 u32 pp_dir_base;
417 };
418 } vm_info;
419
420 pid_t pid;
421 char comm[TASK_COMM_LEN];
422 } ring[I915_NUM_RINGS];
423
424 struct drm_i915_error_buffer {
425 u32 size;
426 u32 name;
427 u32 rseqno, wseqno;
428 u32 gtt_offset;
429 u32 read_domains;
430 u32 write_domain;
431 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
432 s32 pinned:2;
433 u32 tiling:2;
434 u32 dirty:1;
435 u32 purgeable:1;
436 u32 userptr:1;
437 s32 ring:4;
438 u32 cache_level:3;
439 } **active_bo, **pinned_bo;
440
441 u32 *active_bo_count, *pinned_bo_count;
442 u32 vm_count;
443 };
444
445 struct intel_connector;
446 struct intel_encoder;
447 struct intel_crtc_config;
448 struct intel_plane_config;
449 struct intel_crtc;
450 struct intel_limit;
451 struct dpll;
452
453 struct drm_i915_display_funcs {
454 bool (*fbc_enabled)(struct drm_device *dev);
455 void (*enable_fbc)(struct drm_crtc *crtc);
456 void (*disable_fbc)(struct drm_device *dev);
457 int (*get_display_clock_speed)(struct drm_device *dev);
458 int (*get_fifo_size)(struct drm_device *dev, int plane);
459 /**
460 * find_dpll() - Find the best values for the PLL
461 * @limit: limits for the PLL
462 * @crtc: current CRTC
463 * @target: target frequency in kHz
464 * @refclk: reference clock frequency in kHz
465 * @match_clock: if provided, @best_clock P divider must
466 * match the P divider from @match_clock
467 * used for LVDS downclocking
468 * @best_clock: best PLL values found
469 *
470 * Returns true on success, false on failure.
471 */
472 bool (*find_dpll)(const struct intel_limit *limit,
473 struct intel_crtc *crtc,
474 int target, int refclk,
475 struct dpll *match_clock,
476 struct dpll *best_clock);
477 void (*update_wm)(struct drm_crtc *crtc);
478 void (*update_sprite_wm)(struct drm_plane *plane,
479 struct drm_crtc *crtc,
480 uint32_t sprite_width, uint32_t sprite_height,
481 int pixel_size, bool enable, bool scaled);
482 void (*modeset_global_resources)(struct drm_device *dev);
483 /* Returns the active state of the crtc, and if the crtc is active,
484 * fills out the pipe-config with the hw state. */
485 bool (*get_pipe_config)(struct intel_crtc *,
486 struct intel_crtc_config *);
487 void (*get_plane_config)(struct intel_crtc *,
488 struct intel_plane_config *);
489 int (*crtc_compute_clock)(struct intel_crtc *crtc);
490 int (*crtc_mode_set)(struct intel_crtc *crtc,
491 int x, int y,
492 struct drm_framebuffer *old_fb);
493 void (*crtc_enable)(struct drm_crtc *crtc);
494 void (*crtc_disable)(struct drm_crtc *crtc);
495 void (*off)(struct drm_crtc *crtc);
496 void (*audio_codec_enable)(struct drm_connector *connector,
497 struct intel_encoder *encoder,
498 struct drm_display_mode *mode);
499 void (*audio_codec_disable)(struct intel_encoder *encoder);
500 void (*fdi_link_train)(struct drm_crtc *crtc);
501 void (*init_clock_gating)(struct drm_device *dev);
502 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
503 struct drm_framebuffer *fb,
504 struct drm_i915_gem_object *obj,
505 struct intel_engine_cs *ring,
506 uint32_t flags);
507 void (*update_primary_plane)(struct drm_crtc *crtc,
508 struct drm_framebuffer *fb,
509 int x, int y);
510 void (*hpd_irq_setup)(struct drm_device *dev);
511 /* clock updates for mode set */
512 /* cursor updates */
513 /* render clock increase/decrease */
514 /* display clock increase/decrease */
515 /* pll clock increase/decrease */
516
517 int (*setup_backlight)(struct intel_connector *connector);
518 uint32_t (*get_backlight)(struct intel_connector *connector);
519 void (*set_backlight)(struct intel_connector *connector,
520 uint32_t level);
521 void (*disable_backlight)(struct intel_connector *connector);
522 void (*enable_backlight)(struct intel_connector *connector);
523 };
524
525 struct intel_uncore_funcs {
526 void (*force_wake_get)(struct drm_i915_private *dev_priv,
527 int fw_engine);
528 void (*force_wake_put)(struct drm_i915_private *dev_priv,
529 int fw_engine);
530
531 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
532 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
533 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
534 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
535
536 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
537 uint8_t val, bool trace);
538 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
539 uint16_t val, bool trace);
540 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
541 uint32_t val, bool trace);
542 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
543 uint64_t val, bool trace);
544 };
545
546 struct intel_uncore {
547 spinlock_t lock; /** lock is also taken in irq contexts. */
548
549 struct intel_uncore_funcs funcs;
550
551 unsigned fifo_count;
552 unsigned forcewake_count;
553
554 unsigned fw_rendercount;
555 unsigned fw_mediacount;
556
557 struct timer_list force_wake_timer;
558 };
559
560 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
561 func(is_mobile) sep \
562 func(is_i85x) sep \
563 func(is_i915g) sep \
564 func(is_i945gm) sep \
565 func(is_g33) sep \
566 func(need_gfx_hws) sep \
567 func(is_g4x) sep \
568 func(is_pineview) sep \
569 func(is_broadwater) sep \
570 func(is_crestline) sep \
571 func(is_ivybridge) sep \
572 func(is_valleyview) sep \
573 func(is_haswell) sep \
574 func(is_skylake) sep \
575 func(is_preliminary) sep \
576 func(has_fbc) sep \
577 func(has_pipe_cxsr) sep \
578 func(has_hotplug) sep \
579 func(cursor_needs_physical) sep \
580 func(has_overlay) sep \
581 func(overlay_needs_physical) sep \
582 func(supports_tv) sep \
583 func(has_llc) sep \
584 func(has_ddi) sep \
585 func(has_fpga_dbg)
586
587 #define DEFINE_FLAG(name) u8 name:1
588 #define SEP_SEMICOLON ;
589
590 struct intel_device_info {
591 u32 display_mmio_offset;
592 u16 device_id;
593 u8 num_pipes:3;
594 u8 num_sprites[I915_MAX_PIPES];
595 u8 gen;
596 u8 ring_mask; /* Rings supported by the HW */
597 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
598 /* Register offsets for the various display pipes and transcoders */
599 int pipe_offsets[I915_MAX_TRANSCODERS];
600 int trans_offsets[I915_MAX_TRANSCODERS];
601 int palette_offsets[I915_MAX_PIPES];
602 int cursor_offsets[I915_MAX_PIPES];
603 };
604
605 #undef DEFINE_FLAG
606 #undef SEP_SEMICOLON
607
608 enum i915_cache_level {
609 I915_CACHE_NONE = 0,
610 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
611 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
612 caches, eg sampler/render caches, and the
613 large Last-Level-Cache. LLC is coherent with
614 the CPU, but L3 is only visible to the GPU. */
615 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
616 };
617
618 struct i915_ctx_hang_stats {
619 /* This context had batch pending when hang was declared */
620 unsigned batch_pending;
621
622 /* This context had batch active when hang was declared */
623 unsigned batch_active;
624
625 /* Time when this context was last blamed for a GPU reset */
626 unsigned long guilty_ts;
627
628 /* This context is banned to submit more work */
629 bool banned;
630 };
631
632 /* This must match up with the value previously used for execbuf2.rsvd1. */
633 #define DEFAULT_CONTEXT_HANDLE 0
634 /**
635 * struct intel_context - as the name implies, represents a context.
636 * @ref: reference count.
637 * @user_handle: userspace tracking identity for this context.
638 * @remap_slice: l3 row remapping information.
639 * @file_priv: filp associated with this context (NULL for global default
640 * context).
641 * @hang_stats: information about the role of this context in possible GPU
642 * hangs.
643 * @vm: virtual memory space used by this context.
644 * @legacy_hw_ctx: render context backing object and whether it is correctly
645 * initialized (legacy ring submission mechanism only).
646 * @link: link in the global list of contexts.
647 *
648 * Contexts are memory images used by the hardware to store copies of their
649 * internal state.
650 */
651 struct intel_context {
652 struct kref ref;
653 int user_handle;
654 uint8_t remap_slice;
655 struct drm_i915_file_private *file_priv;
656 struct i915_ctx_hang_stats hang_stats;
657 struct i915_hw_ppgtt *ppgtt;
658
659 /* Legacy ring buffer submission */
660 struct {
661 struct drm_i915_gem_object *rcs_state;
662 bool initialized;
663 } legacy_hw_ctx;
664
665 /* Execlists */
666 bool rcs_initialized;
667 struct {
668 struct drm_i915_gem_object *state;
669 struct intel_ringbuffer *ringbuf;
670 } engine[I915_NUM_RINGS];
671
672 struct list_head link;
673 };
674
675 struct i915_fbc {
676 unsigned long size;
677 unsigned threshold;
678 unsigned int fb_id;
679 enum plane plane;
680 int y;
681
682 struct drm_mm_node compressed_fb;
683 struct drm_mm_node *compressed_llb;
684
685 bool false_color;
686
687 /* Tracks whether the HW is actually enabled, not whether the feature is
688 * possible. */
689 bool enabled;
690
691 /* On gen8 some rings cannont perform fbc clean operation so for now
692 * we are doing this on SW with mmio.
693 * This variable works in the opposite information direction
694 * of ring->fbc_dirty telling software on frontbuffer tracking
695 * to perform the cache clean on sw side.
696 */
697 bool need_sw_cache_clean;
698
699 struct intel_fbc_work {
700 struct delayed_work work;
701 struct drm_crtc *crtc;
702 struct drm_framebuffer *fb;
703 } *fbc_work;
704
705 enum no_fbc_reason {
706 FBC_OK, /* FBC is enabled */
707 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
708 FBC_NO_OUTPUT, /* no outputs enabled to compress */
709 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
710 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
711 FBC_MODE_TOO_LARGE, /* mode too large for compression */
712 FBC_BAD_PLANE, /* fbc not supported on plane */
713 FBC_NOT_TILED, /* buffer not tiled */
714 FBC_MULTIPLE_PIPES, /* more than one pipe active */
715 FBC_MODULE_PARAM,
716 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
717 } no_fbc_reason;
718 };
719
720 struct i915_drrs {
721 struct intel_connector *connector;
722 };
723
724 struct intel_dp;
725 struct i915_psr {
726 struct mutex lock;
727 bool sink_support;
728 bool source_ok;
729 struct intel_dp *enabled;
730 bool active;
731 struct delayed_work work;
732 unsigned busy_frontbuffer_bits;
733 };
734
735 enum intel_pch {
736 PCH_NONE = 0, /* No PCH present */
737 PCH_IBX, /* Ibexpeak PCH */
738 PCH_CPT, /* Cougarpoint PCH */
739 PCH_LPT, /* Lynxpoint PCH */
740 PCH_SPT, /* Sunrisepoint PCH */
741 PCH_NOP,
742 };
743
744 enum intel_sbi_destination {
745 SBI_ICLK,
746 SBI_MPHY,
747 };
748
749 #define QUIRK_PIPEA_FORCE (1<<0)
750 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
751 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
752 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
753 #define QUIRK_PIPEB_FORCE (1<<4)
754
755 struct intel_fbdev;
756 struct intel_fbc_work;
757
758 struct intel_gmbus {
759 struct i2c_adapter adapter;
760 u32 force_bit;
761 u32 reg0;
762 u32 gpio_reg;
763 struct i2c_algo_bit_data bit_algo;
764 struct drm_i915_private *dev_priv;
765 };
766
767 struct i915_suspend_saved_registers {
768 u8 saveLBB;
769 u32 saveDSPACNTR;
770 u32 saveDSPBCNTR;
771 u32 saveDSPARB;
772 u32 savePIPEACONF;
773 u32 savePIPEBCONF;
774 u32 savePIPEASRC;
775 u32 savePIPEBSRC;
776 u32 saveFPA0;
777 u32 saveFPA1;
778 u32 saveDPLL_A;
779 u32 saveDPLL_A_MD;
780 u32 saveHTOTAL_A;
781 u32 saveHBLANK_A;
782 u32 saveHSYNC_A;
783 u32 saveVTOTAL_A;
784 u32 saveVBLANK_A;
785 u32 saveVSYNC_A;
786 u32 saveBCLRPAT_A;
787 u32 saveTRANSACONF;
788 u32 saveTRANS_HTOTAL_A;
789 u32 saveTRANS_HBLANK_A;
790 u32 saveTRANS_HSYNC_A;
791 u32 saveTRANS_VTOTAL_A;
792 u32 saveTRANS_VBLANK_A;
793 u32 saveTRANS_VSYNC_A;
794 u32 savePIPEASTAT;
795 u32 saveDSPASTRIDE;
796 u32 saveDSPASIZE;
797 u32 saveDSPAPOS;
798 u32 saveDSPAADDR;
799 u32 saveDSPASURF;
800 u32 saveDSPATILEOFF;
801 u32 savePFIT_PGM_RATIOS;
802 u32 saveBLC_HIST_CTL;
803 u32 saveBLC_PWM_CTL;
804 u32 saveBLC_PWM_CTL2;
805 u32 saveBLC_HIST_CTL_B;
806 u32 saveBLC_CPU_PWM_CTL;
807 u32 saveBLC_CPU_PWM_CTL2;
808 u32 saveFPB0;
809 u32 saveFPB1;
810 u32 saveDPLL_B;
811 u32 saveDPLL_B_MD;
812 u32 saveHTOTAL_B;
813 u32 saveHBLANK_B;
814 u32 saveHSYNC_B;
815 u32 saveVTOTAL_B;
816 u32 saveVBLANK_B;
817 u32 saveVSYNC_B;
818 u32 saveBCLRPAT_B;
819 u32 saveTRANSBCONF;
820 u32 saveTRANS_HTOTAL_B;
821 u32 saveTRANS_HBLANK_B;
822 u32 saveTRANS_HSYNC_B;
823 u32 saveTRANS_VTOTAL_B;
824 u32 saveTRANS_VBLANK_B;
825 u32 saveTRANS_VSYNC_B;
826 u32 savePIPEBSTAT;
827 u32 saveDSPBSTRIDE;
828 u32 saveDSPBSIZE;
829 u32 saveDSPBPOS;
830 u32 saveDSPBADDR;
831 u32 saveDSPBSURF;
832 u32 saveDSPBTILEOFF;
833 u32 saveVGA0;
834 u32 saveVGA1;
835 u32 saveVGA_PD;
836 u32 saveVGACNTRL;
837 u32 saveADPA;
838 u32 saveLVDS;
839 u32 savePP_ON_DELAYS;
840 u32 savePP_OFF_DELAYS;
841 u32 saveDVOA;
842 u32 saveDVOB;
843 u32 saveDVOC;
844 u32 savePP_ON;
845 u32 savePP_OFF;
846 u32 savePP_CONTROL;
847 u32 savePP_DIVISOR;
848 u32 savePFIT_CONTROL;
849 u32 save_palette_a[256];
850 u32 save_palette_b[256];
851 u32 saveFBC_CONTROL;
852 u32 saveIER;
853 u32 saveIIR;
854 u32 saveIMR;
855 u32 saveDEIER;
856 u32 saveDEIMR;
857 u32 saveGTIER;
858 u32 saveGTIMR;
859 u32 saveFDI_RXA_IMR;
860 u32 saveFDI_RXB_IMR;
861 u32 saveCACHE_MODE_0;
862 u32 saveMI_ARB_STATE;
863 u32 saveSWF0[16];
864 u32 saveSWF1[16];
865 u32 saveSWF2[3];
866 u8 saveMSR;
867 u8 saveSR[8];
868 u8 saveGR[25];
869 u8 saveAR_INDEX;
870 u8 saveAR[21];
871 u8 saveDACMASK;
872 u8 saveCR[37];
873 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
874 u32 saveCURACNTR;
875 u32 saveCURAPOS;
876 u32 saveCURABASE;
877 u32 saveCURBCNTR;
878 u32 saveCURBPOS;
879 u32 saveCURBBASE;
880 u32 saveCURSIZE;
881 u32 saveDP_B;
882 u32 saveDP_C;
883 u32 saveDP_D;
884 u32 savePIPEA_GMCH_DATA_M;
885 u32 savePIPEB_GMCH_DATA_M;
886 u32 savePIPEA_GMCH_DATA_N;
887 u32 savePIPEB_GMCH_DATA_N;
888 u32 savePIPEA_DP_LINK_M;
889 u32 savePIPEB_DP_LINK_M;
890 u32 savePIPEA_DP_LINK_N;
891 u32 savePIPEB_DP_LINK_N;
892 u32 saveFDI_RXA_CTL;
893 u32 saveFDI_TXA_CTL;
894 u32 saveFDI_RXB_CTL;
895 u32 saveFDI_TXB_CTL;
896 u32 savePFA_CTL_1;
897 u32 savePFB_CTL_1;
898 u32 savePFA_WIN_SZ;
899 u32 savePFB_WIN_SZ;
900 u32 savePFA_WIN_POS;
901 u32 savePFB_WIN_POS;
902 u32 savePCH_DREF_CONTROL;
903 u32 saveDISP_ARB_CTL;
904 u32 savePIPEA_DATA_M1;
905 u32 savePIPEA_DATA_N1;
906 u32 savePIPEA_LINK_M1;
907 u32 savePIPEA_LINK_N1;
908 u32 savePIPEB_DATA_M1;
909 u32 savePIPEB_DATA_N1;
910 u32 savePIPEB_LINK_M1;
911 u32 savePIPEB_LINK_N1;
912 u32 saveMCHBAR_RENDER_STANDBY;
913 u32 savePCH_PORT_HOTPLUG;
914 };
915
916 struct vlv_s0ix_state {
917 /* GAM */
918 u32 wr_watermark;
919 u32 gfx_prio_ctrl;
920 u32 arb_mode;
921 u32 gfx_pend_tlb0;
922 u32 gfx_pend_tlb1;
923 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
924 u32 media_max_req_count;
925 u32 gfx_max_req_count;
926 u32 render_hwsp;
927 u32 ecochk;
928 u32 bsd_hwsp;
929 u32 blt_hwsp;
930 u32 tlb_rd_addr;
931
932 /* MBC */
933 u32 g3dctl;
934 u32 gsckgctl;
935 u32 mbctl;
936
937 /* GCP */
938 u32 ucgctl1;
939 u32 ucgctl3;
940 u32 rcgctl1;
941 u32 rcgctl2;
942 u32 rstctl;
943 u32 misccpctl;
944
945 /* GPM */
946 u32 gfxpause;
947 u32 rpdeuhwtc;
948 u32 rpdeuc;
949 u32 ecobus;
950 u32 pwrdwnupctl;
951 u32 rp_down_timeout;
952 u32 rp_deucsw;
953 u32 rcubmabdtmr;
954 u32 rcedata;
955 u32 spare2gh;
956
957 /* Display 1 CZ domain */
958 u32 gt_imr;
959 u32 gt_ier;
960 u32 pm_imr;
961 u32 pm_ier;
962 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
963
964 /* GT SA CZ domain */
965 u32 tilectl;
966 u32 gt_fifoctl;
967 u32 gtlc_wake_ctrl;
968 u32 gtlc_survive;
969 u32 pmwgicz;
970
971 /* Display 2 CZ domain */
972 u32 gu_ctl0;
973 u32 gu_ctl1;
974 u32 clock_gate_dis2;
975 };
976
977 struct intel_rps_ei {
978 u32 cz_clock;
979 u32 render_c0;
980 u32 media_c0;
981 };
982
983 struct intel_gen6_power_mgmt {
984 /* work and pm_iir are protected by dev_priv->irq_lock */
985 struct work_struct work;
986 u32 pm_iir;
987
988 /* Frequencies are stored in potentially platform dependent multiples.
989 * In other words, *_freq needs to be multiplied by X to be interesting.
990 * Soft limits are those which are used for the dynamic reclocking done
991 * by the driver (raise frequencies under heavy loads, and lower for
992 * lighter loads). Hard limits are those imposed by the hardware.
993 *
994 * A distinction is made for overclocking, which is never enabled by
995 * default, and is considered to be above the hard limit if it's
996 * possible at all.
997 */
998 u8 cur_freq; /* Current frequency (cached, may not == HW) */
999 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1000 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1001 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1002 u8 min_freq; /* AKA RPn. Minimum frequency */
1003 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1004 u8 rp1_freq; /* "less than" RP0 power/freqency */
1005 u8 rp0_freq; /* Non-overclocked max frequency. */
1006 u32 cz_freq;
1007
1008 u32 ei_interrupt_count;
1009
1010 int last_adj;
1011 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1012
1013 bool enabled;
1014 struct delayed_work delayed_resume_work;
1015
1016 /* manual wa residency calculations */
1017 struct intel_rps_ei up_ei, down_ei;
1018
1019 /*
1020 * Protects RPS/RC6 register access and PCU communication.
1021 * Must be taken after struct_mutex if nested.
1022 */
1023 struct mutex hw_lock;
1024 };
1025
1026 /* defined intel_pm.c */
1027 extern spinlock_t mchdev_lock;
1028
1029 struct intel_ilk_power_mgmt {
1030 u8 cur_delay;
1031 u8 min_delay;
1032 u8 max_delay;
1033 u8 fmax;
1034 u8 fstart;
1035
1036 u64 last_count1;
1037 unsigned long last_time1;
1038 unsigned long chipset_power;
1039 u64 last_count2;
1040 u64 last_time2;
1041 unsigned long gfx_power;
1042 u8 corr;
1043
1044 int c_m;
1045 int r_t;
1046
1047 struct drm_i915_gem_object *pwrctx;
1048 struct drm_i915_gem_object *renderctx;
1049 };
1050
1051 struct drm_i915_private;
1052 struct i915_power_well;
1053
1054 struct i915_power_well_ops {
1055 /*
1056 * Synchronize the well's hw state to match the current sw state, for
1057 * example enable/disable it based on the current refcount. Called
1058 * during driver init and resume time, possibly after first calling
1059 * the enable/disable handlers.
1060 */
1061 void (*sync_hw)(struct drm_i915_private *dev_priv,
1062 struct i915_power_well *power_well);
1063 /*
1064 * Enable the well and resources that depend on it (for example
1065 * interrupts located on the well). Called after the 0->1 refcount
1066 * transition.
1067 */
1068 void (*enable)(struct drm_i915_private *dev_priv,
1069 struct i915_power_well *power_well);
1070 /*
1071 * Disable the well and resources that depend on it. Called after
1072 * the 1->0 refcount transition.
1073 */
1074 void (*disable)(struct drm_i915_private *dev_priv,
1075 struct i915_power_well *power_well);
1076 /* Returns the hw enabled state. */
1077 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1078 struct i915_power_well *power_well);
1079 };
1080
1081 /* Power well structure for haswell */
1082 struct i915_power_well {
1083 const char *name;
1084 bool always_on;
1085 /* power well enable/disable usage count */
1086 int count;
1087 /* cached hw enabled state */
1088 bool hw_enabled;
1089 unsigned long domains;
1090 unsigned long data;
1091 const struct i915_power_well_ops *ops;
1092 };
1093
1094 struct i915_power_domains {
1095 /*
1096 * Power wells needed for initialization at driver init and suspend
1097 * time are on. They are kept on until after the first modeset.
1098 */
1099 bool init_power_on;
1100 bool initializing;
1101 int power_well_count;
1102
1103 struct mutex lock;
1104 int domain_use_count[POWER_DOMAIN_NUM];
1105 struct i915_power_well *power_wells;
1106 };
1107
1108 struct i915_dri1_state {
1109 unsigned allow_batchbuffer : 1;
1110 u32 __iomem *gfx_hws_cpu_addr;
1111
1112 unsigned int cpp;
1113 int back_offset;
1114 int front_offset;
1115 int current_page;
1116 int page_flipping;
1117
1118 uint32_t counter;
1119 };
1120
1121 struct i915_ums_state {
1122 /**
1123 * Flag if the X Server, and thus DRM, is not currently in
1124 * control of the device.
1125 *
1126 * This is set between LeaveVT and EnterVT. It needs to be
1127 * replaced with a semaphore. It also needs to be
1128 * transitioned away from for kernel modesetting.
1129 */
1130 int mm_suspended;
1131 };
1132
1133 #define MAX_L3_SLICES 2
1134 struct intel_l3_parity {
1135 u32 *remap_info[MAX_L3_SLICES];
1136 struct work_struct error_work;
1137 int which_slice;
1138 };
1139
1140 struct i915_gem_mm {
1141 /** Memory allocator for GTT stolen memory */
1142 struct drm_mm stolen;
1143 /** List of all objects in gtt_space. Used to restore gtt
1144 * mappings on resume */
1145 struct list_head bound_list;
1146 /**
1147 * List of objects which are not bound to the GTT (thus
1148 * are idle and not used by the GPU) but still have
1149 * (presumably uncached) pages still attached.
1150 */
1151 struct list_head unbound_list;
1152
1153 /** Usable portion of the GTT for GEM */
1154 unsigned long stolen_base; /* limited to low memory (32-bit) */
1155
1156 /** PPGTT used for aliasing the PPGTT with the GTT */
1157 struct i915_hw_ppgtt *aliasing_ppgtt;
1158
1159 struct notifier_block oom_notifier;
1160 struct shrinker shrinker;
1161 bool shrinker_no_lock_stealing;
1162
1163 /** LRU list of objects with fence regs on them. */
1164 struct list_head fence_list;
1165
1166 /**
1167 * We leave the user IRQ off as much as possible,
1168 * but this means that requests will finish and never
1169 * be retired once the system goes idle. Set a timer to
1170 * fire periodically while the ring is running. When it
1171 * fires, go retire requests.
1172 */
1173 struct delayed_work retire_work;
1174
1175 /**
1176 * When we detect an idle GPU, we want to turn on
1177 * powersaving features. So once we see that there
1178 * are no more requests outstanding and no more
1179 * arrive within a small period of time, we fire
1180 * off the idle_work.
1181 */
1182 struct delayed_work idle_work;
1183
1184 /**
1185 * Are we in a non-interruptible section of code like
1186 * modesetting?
1187 */
1188 bool interruptible;
1189
1190 /**
1191 * Is the GPU currently considered idle, or busy executing userspace
1192 * requests? Whilst idle, we attempt to power down the hardware and
1193 * display clocks. In order to reduce the effect on performance, there
1194 * is a slight delay before we do so.
1195 */
1196 bool busy;
1197
1198 /* the indicator for dispatch video commands on two BSD rings */
1199 int bsd_ring_dispatch_index;
1200
1201 /** Bit 6 swizzling required for X tiling */
1202 uint32_t bit_6_swizzle_x;
1203 /** Bit 6 swizzling required for Y tiling */
1204 uint32_t bit_6_swizzle_y;
1205
1206 /* accounting, useful for userland debugging */
1207 spinlock_t object_stat_lock;
1208 size_t object_memory;
1209 u32 object_count;
1210 };
1211
1212 struct drm_i915_error_state_buf {
1213 struct drm_i915_private *i915;
1214 unsigned bytes;
1215 unsigned size;
1216 int err;
1217 u8 *buf;
1218 loff_t start;
1219 loff_t pos;
1220 };
1221
1222 struct i915_error_state_file_priv {
1223 struct drm_device *dev;
1224 struct drm_i915_error_state *error;
1225 };
1226
1227 struct i915_gpu_error {
1228 /* For hangcheck timer */
1229 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1230 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1231 /* Hang gpu twice in this window and your context gets banned */
1232 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1233
1234 struct timer_list hangcheck_timer;
1235
1236 /* For reset and error_state handling. */
1237 spinlock_t lock;
1238 /* Protected by the above dev->gpu_error.lock. */
1239 struct drm_i915_error_state *first_error;
1240 struct work_struct work;
1241
1242
1243 unsigned long missed_irq_rings;
1244
1245 /**
1246 * State variable controlling the reset flow and count
1247 *
1248 * This is a counter which gets incremented when reset is triggered,
1249 * and again when reset has been handled. So odd values (lowest bit set)
1250 * means that reset is in progress and even values that
1251 * (reset_counter >> 1):th reset was successfully completed.
1252 *
1253 * If reset is not completed succesfully, the I915_WEDGE bit is
1254 * set meaning that hardware is terminally sour and there is no
1255 * recovery. All waiters on the reset_queue will be woken when
1256 * that happens.
1257 *
1258 * This counter is used by the wait_seqno code to notice that reset
1259 * event happened and it needs to restart the entire ioctl (since most
1260 * likely the seqno it waited for won't ever signal anytime soon).
1261 *
1262 * This is important for lock-free wait paths, where no contended lock
1263 * naturally enforces the correct ordering between the bail-out of the
1264 * waiter and the gpu reset work code.
1265 */
1266 atomic_t reset_counter;
1267
1268 #define I915_RESET_IN_PROGRESS_FLAG 1
1269 #define I915_WEDGED (1 << 31)
1270
1271 /**
1272 * Waitqueue to signal when the reset has completed. Used by clients
1273 * that wait for dev_priv->mm.wedged to settle.
1274 */
1275 wait_queue_head_t reset_queue;
1276
1277 /* Userspace knobs for gpu hang simulation;
1278 * combines both a ring mask, and extra flags
1279 */
1280 u32 stop_rings;
1281 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1282 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1283
1284 /* For missed irq/seqno simulation. */
1285 unsigned int test_irq_rings;
1286
1287 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1288 bool reload_in_reset;
1289 };
1290
1291 enum modeset_restore {
1292 MODESET_ON_LID_OPEN,
1293 MODESET_DONE,
1294 MODESET_SUSPENDED,
1295 };
1296
1297 struct ddi_vbt_port_info {
1298 /*
1299 * This is an index in the HDMI/DVI DDI buffer translation table.
1300 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1301 * populate this field.
1302 */
1303 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1304 uint8_t hdmi_level_shift;
1305
1306 uint8_t supports_dvi:1;
1307 uint8_t supports_hdmi:1;
1308 uint8_t supports_dp:1;
1309 };
1310
1311 enum drrs_support_type {
1312 DRRS_NOT_SUPPORTED = 0,
1313 STATIC_DRRS_SUPPORT = 1,
1314 SEAMLESS_DRRS_SUPPORT = 2
1315 };
1316
1317 struct intel_vbt_data {
1318 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1319 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1320
1321 /* Feature bits */
1322 unsigned int int_tv_support:1;
1323 unsigned int lvds_dither:1;
1324 unsigned int lvds_vbt:1;
1325 unsigned int int_crt_support:1;
1326 unsigned int lvds_use_ssc:1;
1327 unsigned int display_clock_mode:1;
1328 unsigned int fdi_rx_polarity_inverted:1;
1329 unsigned int has_mipi:1;
1330 int lvds_ssc_freq;
1331 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1332
1333 enum drrs_support_type drrs_type;
1334
1335 /* eDP */
1336 int edp_rate;
1337 int edp_lanes;
1338 int edp_preemphasis;
1339 int edp_vswing;
1340 bool edp_initialized;
1341 bool edp_support;
1342 int edp_bpp;
1343 struct edp_power_seq edp_pps;
1344
1345 struct {
1346 u16 pwm_freq_hz;
1347 bool present;
1348 bool active_low_pwm;
1349 u8 min_brightness; /* min_brightness/255 of max */
1350 } backlight;
1351
1352 /* MIPI DSI */
1353 struct {
1354 u16 port;
1355 u16 panel_id;
1356 struct mipi_config *config;
1357 struct mipi_pps_data *pps;
1358 u8 seq_version;
1359 u32 size;
1360 u8 *data;
1361 u8 *sequence[MIPI_SEQ_MAX];
1362 } dsi;
1363
1364 int crt_ddc_pin;
1365
1366 int child_dev_num;
1367 union child_device_config *child_dev;
1368
1369 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1370 };
1371
1372 enum intel_ddb_partitioning {
1373 INTEL_DDB_PART_1_2,
1374 INTEL_DDB_PART_5_6, /* IVB+ */
1375 };
1376
1377 struct intel_wm_level {
1378 bool enable;
1379 uint32_t pri_val;
1380 uint32_t spr_val;
1381 uint32_t cur_val;
1382 uint32_t fbc_val;
1383 };
1384
1385 struct ilk_wm_values {
1386 uint32_t wm_pipe[3];
1387 uint32_t wm_lp[3];
1388 uint32_t wm_lp_spr[3];
1389 uint32_t wm_linetime[3];
1390 bool enable_fbc_wm;
1391 enum intel_ddb_partitioning partitioning;
1392 };
1393
1394 /*
1395 * This struct helps tracking the state needed for runtime PM, which puts the
1396 * device in PCI D3 state. Notice that when this happens, nothing on the
1397 * graphics device works, even register access, so we don't get interrupts nor
1398 * anything else.
1399 *
1400 * Every piece of our code that needs to actually touch the hardware needs to
1401 * either call intel_runtime_pm_get or call intel_display_power_get with the
1402 * appropriate power domain.
1403 *
1404 * Our driver uses the autosuspend delay feature, which means we'll only really
1405 * suspend if we stay with zero refcount for a certain amount of time. The
1406 * default value is currently very conservative (see intel_runtime_pm_enable), but
1407 * it can be changed with the standard runtime PM files from sysfs.
1408 *
1409 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1410 * goes back to false exactly before we reenable the IRQs. We use this variable
1411 * to check if someone is trying to enable/disable IRQs while they're supposed
1412 * to be disabled. This shouldn't happen and we'll print some error messages in
1413 * case it happens.
1414 *
1415 * For more, read the Documentation/power/runtime_pm.txt.
1416 */
1417 struct i915_runtime_pm {
1418 bool suspended;
1419 bool irqs_enabled;
1420 };
1421
1422 enum intel_pipe_crc_source {
1423 INTEL_PIPE_CRC_SOURCE_NONE,
1424 INTEL_PIPE_CRC_SOURCE_PLANE1,
1425 INTEL_PIPE_CRC_SOURCE_PLANE2,
1426 INTEL_PIPE_CRC_SOURCE_PF,
1427 INTEL_PIPE_CRC_SOURCE_PIPE,
1428 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1429 INTEL_PIPE_CRC_SOURCE_TV,
1430 INTEL_PIPE_CRC_SOURCE_DP_B,
1431 INTEL_PIPE_CRC_SOURCE_DP_C,
1432 INTEL_PIPE_CRC_SOURCE_DP_D,
1433 INTEL_PIPE_CRC_SOURCE_AUTO,
1434 INTEL_PIPE_CRC_SOURCE_MAX,
1435 };
1436
1437 struct intel_pipe_crc_entry {
1438 uint32_t frame;
1439 uint32_t crc[5];
1440 };
1441
1442 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1443 struct intel_pipe_crc {
1444 spinlock_t lock;
1445 bool opened; /* exclusive access to the result file */
1446 struct intel_pipe_crc_entry *entries;
1447 enum intel_pipe_crc_source source;
1448 int head, tail;
1449 wait_queue_head_t wq;
1450 };
1451
1452 struct i915_frontbuffer_tracking {
1453 struct mutex lock;
1454
1455 /*
1456 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1457 * scheduled flips.
1458 */
1459 unsigned busy_bits;
1460 unsigned flip_bits;
1461 };
1462
1463 struct i915_wa_reg {
1464 u32 addr;
1465 u32 value;
1466 /* bitmask representing WA bits */
1467 u32 mask;
1468 };
1469
1470 #define I915_MAX_WA_REGS 16
1471
1472 struct i915_workarounds {
1473 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1474 u32 count;
1475 };
1476
1477 struct drm_i915_private {
1478 struct drm_device *dev;
1479 struct kmem_cache *slab;
1480
1481 const struct intel_device_info info;
1482
1483 int relative_constants_mode;
1484
1485 void __iomem *regs;
1486
1487 struct intel_uncore uncore;
1488
1489 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1490
1491
1492 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1493 * controller on different i2c buses. */
1494 struct mutex gmbus_mutex;
1495
1496 /**
1497 * Base address of the gmbus and gpio block.
1498 */
1499 uint32_t gpio_mmio_base;
1500
1501 /* MMIO base address for MIPI regs */
1502 uint32_t mipi_mmio_base;
1503
1504 wait_queue_head_t gmbus_wait_queue;
1505
1506 struct pci_dev *bridge_dev;
1507 struct intel_engine_cs ring[I915_NUM_RINGS];
1508 struct drm_i915_gem_object *semaphore_obj;
1509 uint32_t last_seqno, next_seqno;
1510
1511 struct drm_dma_handle *status_page_dmah;
1512 struct resource mch_res;
1513
1514 /* protects the irq masks */
1515 spinlock_t irq_lock;
1516
1517 /* protects the mmio flip data */
1518 spinlock_t mmio_flip_lock;
1519
1520 bool display_irqs_enabled;
1521
1522 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1523 struct pm_qos_request pm_qos;
1524
1525 /* DPIO indirect register protection */
1526 struct mutex dpio_lock;
1527
1528 /** Cached value of IMR to avoid reads in updating the bitfield */
1529 union {
1530 u32 irq_mask;
1531 u32 de_irq_mask[I915_MAX_PIPES];
1532 };
1533 u32 gt_irq_mask;
1534 u32 pm_irq_mask;
1535 u32 pm_rps_events;
1536 u32 pipestat_irq_mask[I915_MAX_PIPES];
1537
1538 struct work_struct hotplug_work;
1539 struct {
1540 unsigned long hpd_last_jiffies;
1541 int hpd_cnt;
1542 enum {
1543 HPD_ENABLED = 0,
1544 HPD_DISABLED = 1,
1545 HPD_MARK_DISABLED = 2
1546 } hpd_mark;
1547 } hpd_stats[HPD_NUM_PINS];
1548 u32 hpd_event_bits;
1549 struct delayed_work hotplug_reenable_work;
1550
1551 struct i915_fbc fbc;
1552 struct i915_drrs drrs;
1553 struct intel_opregion opregion;
1554 struct intel_vbt_data vbt;
1555
1556 bool preserve_bios_swizzle;
1557
1558 /* overlay */
1559 struct intel_overlay *overlay;
1560
1561 /* backlight registers and fields in struct intel_panel */
1562 struct mutex backlight_lock;
1563
1564 /* LVDS info */
1565 bool no_aux_handshake;
1566
1567 /* protects panel power sequencer state */
1568 struct mutex pps_mutex;
1569
1570 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1571 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1572 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1573
1574 unsigned int fsb_freq, mem_freq, is_ddr3;
1575 unsigned int vlv_cdclk_freq;
1576
1577 /**
1578 * wq - Driver workqueue for GEM.
1579 *
1580 * NOTE: Work items scheduled here are not allowed to grab any modeset
1581 * locks, for otherwise the flushing done in the pageflip code will
1582 * result in deadlocks.
1583 */
1584 struct workqueue_struct *wq;
1585
1586 /* Display functions */
1587 struct drm_i915_display_funcs display;
1588
1589 /* PCH chipset type */
1590 enum intel_pch pch_type;
1591 unsigned short pch_id;
1592
1593 unsigned long quirks;
1594
1595 enum modeset_restore modeset_restore;
1596 struct mutex modeset_restore_lock;
1597
1598 struct list_head vm_list; /* Global list of all address spaces */
1599 struct i915_gtt gtt; /* VM representing the global address space */
1600
1601 struct i915_gem_mm mm;
1602 DECLARE_HASHTABLE(mm_structs, 7);
1603 struct mutex mm_lock;
1604
1605 /* Kernel Modesetting */
1606
1607 struct sdvo_device_mapping sdvo_mappings[2];
1608
1609 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1610 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1611 wait_queue_head_t pending_flip_queue;
1612
1613 #ifdef CONFIG_DEBUG_FS
1614 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1615 #endif
1616
1617 int num_shared_dpll;
1618 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1619 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1620
1621 struct i915_workarounds workarounds;
1622
1623 /* Reclocking support */
1624 bool render_reclock_avail;
1625 bool lvds_downclock_avail;
1626 /* indicates the reduced downclock for LVDS*/
1627 int lvds_downclock;
1628
1629 struct i915_frontbuffer_tracking fb_tracking;
1630
1631 u16 orig_clock;
1632
1633 bool mchbar_need_disable;
1634
1635 struct intel_l3_parity l3_parity;
1636
1637 /* Cannot be determined by PCIID. You must always read a register. */
1638 size_t ellc_size;
1639
1640 /* gen6+ rps state */
1641 struct intel_gen6_power_mgmt rps;
1642
1643 /* ilk-only ips/rps state. Everything in here is protected by the global
1644 * mchdev_lock in intel_pm.c */
1645 struct intel_ilk_power_mgmt ips;
1646
1647 struct i915_power_domains power_domains;
1648
1649 struct i915_psr psr;
1650
1651 struct i915_gpu_error gpu_error;
1652
1653 struct drm_i915_gem_object *vlv_pctx;
1654
1655 #ifdef CONFIG_DRM_I915_FBDEV
1656 /* list of fbdev register on this device */
1657 struct intel_fbdev *fbdev;
1658 struct work_struct fbdev_suspend_work;
1659 #endif
1660
1661 struct drm_property *broadcast_rgb_property;
1662 struct drm_property *force_audio_property;
1663
1664 uint32_t hw_context_size;
1665 struct list_head context_list;
1666
1667 u32 fdi_rx_config;
1668
1669 u32 suspend_count;
1670 struct i915_suspend_saved_registers regfile;
1671 struct vlv_s0ix_state vlv_s0ix_state;
1672
1673 struct {
1674 /*
1675 * Raw watermark latency values:
1676 * in 0.1us units for WM0,
1677 * in 0.5us units for WM1+.
1678 */
1679 /* primary */
1680 uint16_t pri_latency[5];
1681 /* sprite */
1682 uint16_t spr_latency[5];
1683 /* cursor */
1684 uint16_t cur_latency[5];
1685
1686 /* current hardware state */
1687 struct ilk_wm_values hw;
1688 } wm;
1689
1690 struct i915_runtime_pm pm;
1691
1692 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1693 u32 long_hpd_port_mask;
1694 u32 short_hpd_port_mask;
1695 struct work_struct dig_port_work;
1696
1697 /*
1698 * if we get a HPD irq from DP and a HPD irq from non-DP
1699 * the non-DP HPD could block the workqueue on a mode config
1700 * mutex getting, that userspace may have taken. However
1701 * userspace is waiting on the DP workqueue to run which is
1702 * blocked behind the non-DP one.
1703 */
1704 struct workqueue_struct *dp_wq;
1705
1706 uint32_t bios_vgacntr;
1707
1708 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1709 * here! */
1710 struct i915_dri1_state dri1;
1711 /* Old ums support infrastructure, same warning applies. */
1712 struct i915_ums_state ums;
1713
1714 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1715 struct {
1716 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1717 struct intel_engine_cs *ring,
1718 struct intel_context *ctx,
1719 struct drm_i915_gem_execbuffer2 *args,
1720 struct list_head *vmas,
1721 struct drm_i915_gem_object *batch_obj,
1722 u64 exec_start, u32 flags);
1723 int (*init_rings)(struct drm_device *dev);
1724 void (*cleanup_ring)(struct intel_engine_cs *ring);
1725 void (*stop_ring)(struct intel_engine_cs *ring);
1726 } gt;
1727
1728 /*
1729 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1730 * will be rejected. Instead look for a better place.
1731 */
1732 };
1733
1734 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1735 {
1736 return dev->dev_private;
1737 }
1738
1739 /* Iterate over initialised rings */
1740 #define for_each_ring(ring__, dev_priv__, i__) \
1741 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1742 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1743
1744 enum hdmi_force_audio {
1745 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1746 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1747 HDMI_AUDIO_AUTO, /* trust EDID */
1748 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1749 };
1750
1751 #define I915_GTT_OFFSET_NONE ((u32)-1)
1752
1753 struct drm_i915_gem_object_ops {
1754 /* Interface between the GEM object and its backing storage.
1755 * get_pages() is called once prior to the use of the associated set
1756 * of pages before to binding them into the GTT, and put_pages() is
1757 * called after we no longer need them. As we expect there to be
1758 * associated cost with migrating pages between the backing storage
1759 * and making them available for the GPU (e.g. clflush), we may hold
1760 * onto the pages after they are no longer referenced by the GPU
1761 * in case they may be used again shortly (for example migrating the
1762 * pages to a different memory domain within the GTT). put_pages()
1763 * will therefore most likely be called when the object itself is
1764 * being released or under memory pressure (where we attempt to
1765 * reap pages for the shrinker).
1766 */
1767 int (*get_pages)(struct drm_i915_gem_object *);
1768 void (*put_pages)(struct drm_i915_gem_object *);
1769 int (*dmabuf_export)(struct drm_i915_gem_object *);
1770 void (*release)(struct drm_i915_gem_object *);
1771 };
1772
1773 /*
1774 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1775 * considered to be the frontbuffer for the given plane interface-vise. This
1776 * doesn't mean that the hw necessarily already scans it out, but that any
1777 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1778 *
1779 * We have one bit per pipe and per scanout plane type.
1780 */
1781 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1782 #define INTEL_FRONTBUFFER_BITS \
1783 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1784 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1785 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1786 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1787 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1788 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1789 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1790 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1791 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1792 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1793 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1794
1795 struct drm_i915_gem_object {
1796 struct drm_gem_object base;
1797
1798 const struct drm_i915_gem_object_ops *ops;
1799
1800 /** List of VMAs backed by this object */
1801 struct list_head vma_list;
1802
1803 /** Stolen memory for this object, instead of being backed by shmem. */
1804 struct drm_mm_node *stolen;
1805 struct list_head global_list;
1806
1807 struct list_head ring_list;
1808 /** Used in execbuf to temporarily hold a ref */
1809 struct list_head obj_exec_link;
1810
1811 /**
1812 * This is set if the object is on the active lists (has pending
1813 * rendering and so a non-zero seqno), and is not set if it i s on
1814 * inactive (ready to be unbound) list.
1815 */
1816 unsigned int active:1;
1817
1818 /**
1819 * This is set if the object has been written to since last bound
1820 * to the GTT
1821 */
1822 unsigned int dirty:1;
1823
1824 /**
1825 * Fence register bits (if any) for this object. Will be set
1826 * as needed when mapped into the GTT.
1827 * Protected by dev->struct_mutex.
1828 */
1829 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1830
1831 /**
1832 * Advice: are the backing pages purgeable?
1833 */
1834 unsigned int madv:2;
1835
1836 /**
1837 * Current tiling mode for the object.
1838 */
1839 unsigned int tiling_mode:2;
1840 /**
1841 * Whether the tiling parameters for the currently associated fence
1842 * register have changed. Note that for the purposes of tracking
1843 * tiling changes we also treat the unfenced register, the register
1844 * slot that the object occupies whilst it executes a fenced
1845 * command (such as BLT on gen2/3), as a "fence".
1846 */
1847 unsigned int fence_dirty:1;
1848
1849 /**
1850 * Is the object at the current location in the gtt mappable and
1851 * fenceable? Used to avoid costly recalculations.
1852 */
1853 unsigned int map_and_fenceable:1;
1854
1855 /**
1856 * Whether the current gtt mapping needs to be mappable (and isn't just
1857 * mappable by accident). Track pin and fault separate for a more
1858 * accurate mappable working set.
1859 */
1860 unsigned int fault_mappable:1;
1861 unsigned int pin_mappable:1;
1862 unsigned int pin_display:1;
1863
1864 /*
1865 * Is the object to be mapped as read-only to the GPU
1866 * Only honoured if hardware has relevant pte bit
1867 */
1868 unsigned long gt_ro:1;
1869 unsigned int cache_level:3;
1870
1871 unsigned int has_dma_mapping:1;
1872
1873 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1874
1875 struct sg_table *pages;
1876 int pages_pin_count;
1877
1878 /* prime dma-buf support */
1879 void *dma_buf_vmapping;
1880 int vmapping_count;
1881
1882 struct intel_engine_cs *ring;
1883
1884 /** Breadcrumb of last rendering to the buffer. */
1885 uint32_t last_read_seqno;
1886 uint32_t last_write_seqno;
1887 /** Breadcrumb of last fenced GPU access to the buffer. */
1888 uint32_t last_fenced_seqno;
1889
1890 /** Current tiling stride for the object, if it's tiled. */
1891 uint32_t stride;
1892
1893 /** References from framebuffers, locks out tiling changes. */
1894 unsigned long framebuffer_references;
1895
1896 /** Record of address bit 17 of each page at last unbind. */
1897 unsigned long *bit_17;
1898
1899 /** User space pin count and filp owning the pin */
1900 unsigned long user_pin_count;
1901 struct drm_file *pin_filp;
1902
1903 /** for phy allocated objects */
1904 struct drm_dma_handle *phys_handle;
1905
1906 union {
1907 struct i915_gem_userptr {
1908 uintptr_t ptr;
1909 unsigned read_only :1;
1910 unsigned workers :4;
1911 #define I915_GEM_USERPTR_MAX_WORKERS 15
1912
1913 struct i915_mm_struct *mm;
1914 struct i915_mmu_object *mmu_object;
1915 struct work_struct *work;
1916 } userptr;
1917 };
1918 };
1919 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1920
1921 void i915_gem_track_fb(struct drm_i915_gem_object *old,
1922 struct drm_i915_gem_object *new,
1923 unsigned frontbuffer_bits);
1924
1925 /**
1926 * Request queue structure.
1927 *
1928 * The request queue allows us to note sequence numbers that have been emitted
1929 * and may be associated with active buffers to be retired.
1930 *
1931 * By keeping this list, we can avoid having to do questionable
1932 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1933 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1934 */
1935 struct drm_i915_gem_request {
1936 /** On Which ring this request was generated */
1937 struct intel_engine_cs *ring;
1938
1939 /** GEM sequence number associated with this request. */
1940 uint32_t seqno;
1941
1942 /** Position in the ringbuffer of the start of the request */
1943 u32 head;
1944
1945 /** Position in the ringbuffer of the end of the request */
1946 u32 tail;
1947
1948 /** Context related to this request */
1949 struct intel_context *ctx;
1950
1951 /** Batch buffer related to this request if any */
1952 struct drm_i915_gem_object *batch_obj;
1953
1954 /** Time at which this request was emitted, in jiffies. */
1955 unsigned long emitted_jiffies;
1956
1957 /** global list entry for this request */
1958 struct list_head list;
1959
1960 struct drm_i915_file_private *file_priv;
1961 /** file_priv list entry for this request */
1962 struct list_head client_list;
1963 };
1964
1965 struct drm_i915_file_private {
1966 struct drm_i915_private *dev_priv;
1967 struct drm_file *file;
1968
1969 struct {
1970 spinlock_t lock;
1971 struct list_head request_list;
1972 struct delayed_work idle_work;
1973 } mm;
1974 struct idr context_idr;
1975
1976 atomic_t rps_wait_boost;
1977 struct intel_engine_cs *bsd_ring;
1978 };
1979
1980 /*
1981 * A command that requires special handling by the command parser.
1982 */
1983 struct drm_i915_cmd_descriptor {
1984 /*
1985 * Flags describing how the command parser processes the command.
1986 *
1987 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1988 * a length mask if not set
1989 * CMD_DESC_SKIP: The command is allowed but does not follow the
1990 * standard length encoding for the opcode range in
1991 * which it falls
1992 * CMD_DESC_REJECT: The command is never allowed
1993 * CMD_DESC_REGISTER: The command should be checked against the
1994 * register whitelist for the appropriate ring
1995 * CMD_DESC_MASTER: The command is allowed if the submitting process
1996 * is the DRM master
1997 */
1998 u32 flags;
1999 #define CMD_DESC_FIXED (1<<0)
2000 #define CMD_DESC_SKIP (1<<1)
2001 #define CMD_DESC_REJECT (1<<2)
2002 #define CMD_DESC_REGISTER (1<<3)
2003 #define CMD_DESC_BITMASK (1<<4)
2004 #define CMD_DESC_MASTER (1<<5)
2005
2006 /*
2007 * The command's unique identification bits and the bitmask to get them.
2008 * This isn't strictly the opcode field as defined in the spec and may
2009 * also include type, subtype, and/or subop fields.
2010 */
2011 struct {
2012 u32 value;
2013 u32 mask;
2014 } cmd;
2015
2016 /*
2017 * The command's length. The command is either fixed length (i.e. does
2018 * not include a length field) or has a length field mask. The flag
2019 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2020 * a length mask. All command entries in a command table must include
2021 * length information.
2022 */
2023 union {
2024 u32 fixed;
2025 u32 mask;
2026 } length;
2027
2028 /*
2029 * Describes where to find a register address in the command to check
2030 * against the ring's register whitelist. Only valid if flags has the
2031 * CMD_DESC_REGISTER bit set.
2032 */
2033 struct {
2034 u32 offset;
2035 u32 mask;
2036 } reg;
2037
2038 #define MAX_CMD_DESC_BITMASKS 3
2039 /*
2040 * Describes command checks where a particular dword is masked and
2041 * compared against an expected value. If the command does not match
2042 * the expected value, the parser rejects it. Only valid if flags has
2043 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2044 * are valid.
2045 *
2046 * If the check specifies a non-zero condition_mask then the parser
2047 * only performs the check when the bits specified by condition_mask
2048 * are non-zero.
2049 */
2050 struct {
2051 u32 offset;
2052 u32 mask;
2053 u32 expected;
2054 u32 condition_offset;
2055 u32 condition_mask;
2056 } bits[MAX_CMD_DESC_BITMASKS];
2057 };
2058
2059 /*
2060 * A table of commands requiring special handling by the command parser.
2061 *
2062 * Each ring has an array of tables. Each table consists of an array of command
2063 * descriptors, which must be sorted with command opcodes in ascending order.
2064 */
2065 struct drm_i915_cmd_table {
2066 const struct drm_i915_cmd_descriptor *table;
2067 int count;
2068 };
2069
2070 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2071 #define __I915__(p) ({ \
2072 struct drm_i915_private *__p; \
2073 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2074 __p = (struct drm_i915_private *)p; \
2075 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2076 __p = to_i915((struct drm_device *)p); \
2077 else \
2078 BUILD_BUG(); \
2079 __p; \
2080 })
2081 #define INTEL_INFO(p) (&__I915__(p)->info)
2082 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2083
2084 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2085 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2086 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2087 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2088 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2089 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2090 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2091 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2092 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2093 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2094 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2095 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2096 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2097 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2098 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2099 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2100 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2101 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2102 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2103 INTEL_DEVID(dev) == 0x0152 || \
2104 INTEL_DEVID(dev) == 0x015a)
2105 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2106 INTEL_DEVID(dev) == 0x0106 || \
2107 INTEL_DEVID(dev) == 0x010A)
2108 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2109 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2110 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2111 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2112 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2113 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2114 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2115 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2116 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2117 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2118 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2119 (INTEL_DEVID(dev) & 0xf) == 0xe))
2120 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2121 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2122 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2123 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2124 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2125 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2126 /* ULX machines are also considered ULT. */
2127 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2128 INTEL_DEVID(dev) == 0x0A1E)
2129 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2130
2131 /*
2132 * The genX designation typically refers to the render engine, so render
2133 * capability related checks should use IS_GEN, while display and other checks
2134 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2135 * chips, etc.).
2136 */
2137 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2138 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2139 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2140 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2141 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2142 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2143 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2144 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2145
2146 #define RENDER_RING (1<<RCS)
2147 #define BSD_RING (1<<VCS)
2148 #define BLT_RING (1<<BCS)
2149 #define VEBOX_RING (1<<VECS)
2150 #define BSD2_RING (1<<VCS2)
2151 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2152 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2153 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2154 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2155 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2156 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2157 __I915__(dev)->ellc_size)
2158 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2159
2160 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2161 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2162 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2163 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2164
2165 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2166 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2167
2168 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2169 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2170 /*
2171 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2172 * even when in MSI mode. This results in spurious interrupt warnings if the
2173 * legacy irq no. is shared with another device. The kernel then disables that
2174 * interrupt source and so prevents the other device from working properly.
2175 */
2176 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2177 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2178
2179 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2180 * rows, which changed the alignment requirements and fence programming.
2181 */
2182 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2183 IS_I915GM(dev)))
2184 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2185 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2186 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2187 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2188 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2189
2190 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2191 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2192 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2193
2194 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2195
2196 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2197 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2198 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2199 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2200 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2201 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2202 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2203
2204 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2205 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2206 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2207 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2208 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2209 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2210 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2211 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2212
2213 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2214 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2215 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2216 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2217 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2218 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2219 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2220
2221 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2222
2223 /* DPF == dynamic parity feature */
2224 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2225 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2226
2227 #define GT_FREQUENCY_MULTIPLIER 50
2228
2229 #include "i915_trace.h"
2230
2231 extern const struct drm_ioctl_desc i915_ioctls[];
2232 extern int i915_max_ioctl;
2233
2234 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2235 extern int i915_resume_legacy(struct drm_device *dev);
2236 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2237 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2238
2239 /* i915_params.c */
2240 struct i915_params {
2241 int modeset;
2242 int panel_ignore_lid;
2243 unsigned int powersave;
2244 int semaphores;
2245 unsigned int lvds_downclock;
2246 int lvds_channel_mode;
2247 int panel_use_ssc;
2248 int vbt_sdvo_panel_type;
2249 int enable_rc6;
2250 int enable_fbc;
2251 int enable_ppgtt;
2252 int enable_execlists;
2253 int enable_psr;
2254 unsigned int preliminary_hw_support;
2255 int disable_power_well;
2256 int enable_ips;
2257 int invert_brightness;
2258 int enable_cmd_parser;
2259 /* leave bools at the end to not create holes */
2260 bool enable_hangcheck;
2261 bool fastboot;
2262 bool prefault_disable;
2263 bool reset;
2264 bool disable_display;
2265 bool disable_vtd_wa;
2266 int use_mmio_flip;
2267 bool mmio_debug;
2268 };
2269 extern struct i915_params i915 __read_mostly;
2270
2271 /* i915_dma.c */
2272 void i915_update_dri1_breadcrumb(struct drm_device *dev);
2273 extern void i915_kernel_lost_context(struct drm_device * dev);
2274 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2275 extern int i915_driver_unload(struct drm_device *);
2276 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2277 extern void i915_driver_lastclose(struct drm_device * dev);
2278 extern void i915_driver_preclose(struct drm_device *dev,
2279 struct drm_file *file);
2280 extern void i915_driver_postclose(struct drm_device *dev,
2281 struct drm_file *file);
2282 extern int i915_driver_device_is_agp(struct drm_device * dev);
2283 #ifdef CONFIG_COMPAT
2284 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2285 unsigned long arg);
2286 #endif
2287 extern int i915_emit_box(struct drm_device *dev,
2288 struct drm_clip_rect *box,
2289 int DR1, int DR4);
2290 extern int intel_gpu_reset(struct drm_device *dev);
2291 extern int i915_reset(struct drm_device *dev);
2292 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2293 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2294 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2295 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2296 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2297 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2298
2299 /* i915_irq.c */
2300 void i915_queue_hangcheck(struct drm_device *dev);
2301 __printf(3, 4)
2302 void i915_handle_error(struct drm_device *dev, bool wedged,
2303 const char *fmt, ...);
2304
2305 void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2306 int new_delay);
2307 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2308 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2309 int intel_irq_install(struct drm_i915_private *dev_priv);
2310 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2311
2312 extern void intel_uncore_sanitize(struct drm_device *dev);
2313 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2314 bool restore_forcewake);
2315 extern void intel_uncore_init(struct drm_device *dev);
2316 extern void intel_uncore_check_errors(struct drm_device *dev);
2317 extern void intel_uncore_fini(struct drm_device *dev);
2318 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2319
2320 void
2321 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2322 u32 status_mask);
2323
2324 void
2325 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2326 u32 status_mask);
2327
2328 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2329 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2330 void
2331 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2332 void
2333 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2334 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2335 uint32_t interrupt_mask,
2336 uint32_t enabled_irq_mask);
2337 #define ibx_enable_display_interrupt(dev_priv, bits) \
2338 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2339 #define ibx_disable_display_interrupt(dev_priv, bits) \
2340 ibx_display_interrupt_update((dev_priv), (bits), 0)
2341
2342 /* i915_gem.c */
2343 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2344 struct drm_file *file_priv);
2345 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file_priv);
2347 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2348 struct drm_file *file_priv);
2349 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2350 struct drm_file *file_priv);
2351 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file_priv);
2353 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file_priv);
2355 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
2357 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file_priv);
2359 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2360 struct intel_engine_cs *ring);
2361 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2362 struct drm_file *file,
2363 struct intel_engine_cs *ring,
2364 struct drm_i915_gem_object *obj);
2365 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2366 struct drm_file *file,
2367 struct intel_engine_cs *ring,
2368 struct intel_context *ctx,
2369 struct drm_i915_gem_execbuffer2 *args,
2370 struct list_head *vmas,
2371 struct drm_i915_gem_object *batch_obj,
2372 u64 exec_start, u32 flags);
2373 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2374 struct drm_file *file_priv);
2375 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2376 struct drm_file *file_priv);
2377 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2378 struct drm_file *file_priv);
2379 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2380 struct drm_file *file_priv);
2381 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2382 struct drm_file *file_priv);
2383 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2384 struct drm_file *file);
2385 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2386 struct drm_file *file);
2387 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2388 struct drm_file *file_priv);
2389 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2390 struct drm_file *file_priv);
2391 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2392 struct drm_file *file_priv);
2393 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2394 struct drm_file *file_priv);
2395 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2396 struct drm_file *file_priv);
2397 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2398 struct drm_file *file_priv);
2399 int i915_gem_init_userptr(struct drm_device *dev);
2400 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2401 struct drm_file *file);
2402 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2403 struct drm_file *file_priv);
2404 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2405 struct drm_file *file_priv);
2406 void i915_gem_load(struct drm_device *dev);
2407 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2408 long target,
2409 unsigned flags);
2410 #define I915_SHRINK_PURGEABLE 0x1
2411 #define I915_SHRINK_UNBOUND 0x2
2412 #define I915_SHRINK_BOUND 0x4
2413 void *i915_gem_object_alloc(struct drm_device *dev);
2414 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2415 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2416 const struct drm_i915_gem_object_ops *ops);
2417 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2418 size_t size);
2419 void i915_init_vm(struct drm_i915_private *dev_priv,
2420 struct i915_address_space *vm);
2421 void i915_gem_free_object(struct drm_gem_object *obj);
2422 void i915_gem_vma_destroy(struct i915_vma *vma);
2423
2424 #define PIN_MAPPABLE 0x1
2425 #define PIN_NONBLOCK 0x2
2426 #define PIN_GLOBAL 0x4
2427 #define PIN_OFFSET_BIAS 0x8
2428 #define PIN_OFFSET_MASK (~4095)
2429 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2430 struct i915_address_space *vm,
2431 uint32_t alignment,
2432 uint64_t flags);
2433 int __must_check i915_vma_unbind(struct i915_vma *vma);
2434 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2435 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2436 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2437 void i915_gem_lastclose(struct drm_device *dev);
2438
2439 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2440 int *needs_clflush);
2441
2442 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2443 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2444 {
2445 struct sg_page_iter sg_iter;
2446
2447 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2448 return sg_page_iter_page(&sg_iter);
2449
2450 return NULL;
2451 }
2452 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2453 {
2454 BUG_ON(obj->pages == NULL);
2455 obj->pages_pin_count++;
2456 }
2457 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2458 {
2459 BUG_ON(obj->pages_pin_count == 0);
2460 obj->pages_pin_count--;
2461 }
2462
2463 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2464 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2465 struct intel_engine_cs *to);
2466 void i915_vma_move_to_active(struct i915_vma *vma,
2467 struct intel_engine_cs *ring);
2468 int i915_gem_dumb_create(struct drm_file *file_priv,
2469 struct drm_device *dev,
2470 struct drm_mode_create_dumb *args);
2471 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2472 uint32_t handle, uint64_t *offset);
2473 /**
2474 * Returns true if seq1 is later than seq2.
2475 */
2476 static inline bool
2477 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2478 {
2479 return (int32_t)(seq1 - seq2) >= 0;
2480 }
2481
2482 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2483 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2484 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2485 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2486
2487 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2488 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2489
2490 struct drm_i915_gem_request *
2491 i915_gem_find_active_request(struct intel_engine_cs *ring);
2492
2493 bool i915_gem_retire_requests(struct drm_device *dev);
2494 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2495 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2496 bool interruptible);
2497 int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2498
2499 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2500 {
2501 return unlikely(atomic_read(&error->reset_counter)
2502 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2503 }
2504
2505 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2506 {
2507 return atomic_read(&error->reset_counter) & I915_WEDGED;
2508 }
2509
2510 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2511 {
2512 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2513 }
2514
2515 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2516 {
2517 return dev_priv->gpu_error.stop_rings == 0 ||
2518 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2519 }
2520
2521 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2522 {
2523 return dev_priv->gpu_error.stop_rings == 0 ||
2524 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2525 }
2526
2527 void i915_gem_reset(struct drm_device *dev);
2528 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2529 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2530 int __must_check i915_gem_init(struct drm_device *dev);
2531 int i915_gem_init_rings(struct drm_device *dev);
2532 int __must_check i915_gem_init_hw(struct drm_device *dev);
2533 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2534 void i915_gem_init_swizzling(struct drm_device *dev);
2535 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2536 int __must_check i915_gpu_idle(struct drm_device *dev);
2537 int __must_check i915_gem_suspend(struct drm_device *dev);
2538 int __i915_add_request(struct intel_engine_cs *ring,
2539 struct drm_file *file,
2540 struct drm_i915_gem_object *batch_obj,
2541 u32 *seqno);
2542 #define i915_add_request(ring, seqno) \
2543 __i915_add_request(ring, NULL, NULL, seqno)
2544 int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2545 uint32_t seqno);
2546 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2547 int __must_check
2548 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2549 bool write);
2550 int __must_check
2551 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2552 int __must_check
2553 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2554 u32 alignment,
2555 struct intel_engine_cs *pipelined);
2556 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2557 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2558 int align);
2559 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2560 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2561
2562 uint32_t
2563 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2564 uint32_t
2565 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2566 int tiling_mode, bool fenced);
2567
2568 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2569 enum i915_cache_level cache_level);
2570
2571 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2572 struct dma_buf *dma_buf);
2573
2574 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2575 struct drm_gem_object *gem_obj, int flags);
2576
2577 void i915_gem_restore_fences(struct drm_device *dev);
2578
2579 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2580 struct i915_address_space *vm);
2581 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2582 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2583 struct i915_address_space *vm);
2584 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2585 struct i915_address_space *vm);
2586 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2587 struct i915_address_space *vm);
2588 struct i915_vma *
2589 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2590 struct i915_address_space *vm);
2591
2592 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2593 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2594 struct i915_vma *vma;
2595 list_for_each_entry(vma, &obj->vma_list, vma_link)
2596 if (vma->pin_count > 0)
2597 return true;
2598 return false;
2599 }
2600
2601 /* Some GGTT VM helpers */
2602 #define i915_obj_to_ggtt(obj) \
2603 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2604 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2605 {
2606 struct i915_address_space *ggtt =
2607 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2608 return vm == ggtt;
2609 }
2610
2611 static inline struct i915_hw_ppgtt *
2612 i915_vm_to_ppgtt(struct i915_address_space *vm)
2613 {
2614 WARN_ON(i915_is_ggtt(vm));
2615
2616 return container_of(vm, struct i915_hw_ppgtt, base);
2617 }
2618
2619
2620 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2621 {
2622 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2623 }
2624
2625 static inline unsigned long
2626 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2627 {
2628 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2629 }
2630
2631 static inline unsigned long
2632 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2633 {
2634 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2635 }
2636
2637 static inline int __must_check
2638 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2639 uint32_t alignment,
2640 unsigned flags)
2641 {
2642 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2643 alignment, flags | PIN_GLOBAL);
2644 }
2645
2646 static inline int
2647 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2648 {
2649 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2650 }
2651
2652 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2653
2654 /* i915_gem_context.c */
2655 int __must_check i915_gem_context_init(struct drm_device *dev);
2656 void i915_gem_context_fini(struct drm_device *dev);
2657 void i915_gem_context_reset(struct drm_device *dev);
2658 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2659 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2660 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2661 int i915_switch_context(struct intel_engine_cs *ring,
2662 struct intel_context *to);
2663 struct intel_context *
2664 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2665 void i915_gem_context_free(struct kref *ctx_ref);
2666 struct drm_i915_gem_object *
2667 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2668 static inline void i915_gem_context_reference(struct intel_context *ctx)
2669 {
2670 kref_get(&ctx->ref);
2671 }
2672
2673 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2674 {
2675 kref_put(&ctx->ref, i915_gem_context_free);
2676 }
2677
2678 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2679 {
2680 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2681 }
2682
2683 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2684 struct drm_file *file);
2685 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2686 struct drm_file *file);
2687
2688 /* i915_gem_evict.c */
2689 int __must_check i915_gem_evict_something(struct drm_device *dev,
2690 struct i915_address_space *vm,
2691 int min_size,
2692 unsigned alignment,
2693 unsigned cache_level,
2694 unsigned long start,
2695 unsigned long end,
2696 unsigned flags);
2697 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2698 int i915_gem_evict_everything(struct drm_device *dev);
2699
2700 /* belongs in i915_gem_gtt.h */
2701 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2702 {
2703 if (INTEL_INFO(dev)->gen < 6)
2704 intel_gtt_chipset_flush();
2705 }
2706
2707 /* i915_gem_stolen.c */
2708 int i915_gem_init_stolen(struct drm_device *dev);
2709 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2710 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2711 void i915_gem_cleanup_stolen(struct drm_device *dev);
2712 struct drm_i915_gem_object *
2713 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2714 struct drm_i915_gem_object *
2715 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2716 u32 stolen_offset,
2717 u32 gtt_offset,
2718 u32 size);
2719
2720 /* i915_gem_tiling.c */
2721 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2722 {
2723 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2724
2725 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2726 obj->tiling_mode != I915_TILING_NONE;
2727 }
2728
2729 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2730 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2731 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2732
2733 /* i915_gem_debug.c */
2734 #if WATCH_LISTS
2735 int i915_verify_lists(struct drm_device *dev);
2736 #else
2737 #define i915_verify_lists(dev) 0
2738 #endif
2739
2740 /* i915_debugfs.c */
2741 int i915_debugfs_init(struct drm_minor *minor);
2742 void i915_debugfs_cleanup(struct drm_minor *minor);
2743 #ifdef CONFIG_DEBUG_FS
2744 void intel_display_crc_init(struct drm_device *dev);
2745 #else
2746 static inline void intel_display_crc_init(struct drm_device *dev) {}
2747 #endif
2748
2749 /* i915_gpu_error.c */
2750 __printf(2, 3)
2751 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2752 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2753 const struct i915_error_state_file_priv *error);
2754 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2755 struct drm_i915_private *i915,
2756 size_t count, loff_t pos);
2757 static inline void i915_error_state_buf_release(
2758 struct drm_i915_error_state_buf *eb)
2759 {
2760 kfree(eb->buf);
2761 }
2762 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2763 const char *error_msg);
2764 void i915_error_state_get(struct drm_device *dev,
2765 struct i915_error_state_file_priv *error_priv);
2766 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2767 void i915_destroy_error_state(struct drm_device *dev);
2768
2769 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2770 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2771
2772 /* i915_cmd_parser.c */
2773 int i915_cmd_parser_get_version(void);
2774 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2775 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2776 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2777 int i915_parse_cmds(struct intel_engine_cs *ring,
2778 struct drm_i915_gem_object *batch_obj,
2779 u32 batch_start_offset,
2780 bool is_master);
2781
2782 /* i915_suspend.c */
2783 extern int i915_save_state(struct drm_device *dev);
2784 extern int i915_restore_state(struct drm_device *dev);
2785
2786 /* i915_ums.c */
2787 void i915_save_display_reg(struct drm_device *dev);
2788 void i915_restore_display_reg(struct drm_device *dev);
2789
2790 /* i915_sysfs.c */
2791 void i915_setup_sysfs(struct drm_device *dev_priv);
2792 void i915_teardown_sysfs(struct drm_device *dev_priv);
2793
2794 /* intel_i2c.c */
2795 extern int intel_setup_gmbus(struct drm_device *dev);
2796 extern void intel_teardown_gmbus(struct drm_device *dev);
2797 static inline bool intel_gmbus_is_port_valid(unsigned port)
2798 {
2799 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2800 }
2801
2802 extern struct i2c_adapter *intel_gmbus_get_adapter(
2803 struct drm_i915_private *dev_priv, unsigned port);
2804 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2805 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2806 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2807 {
2808 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2809 }
2810 extern void intel_i2c_reset(struct drm_device *dev);
2811
2812 /* intel_opregion.c */
2813 #ifdef CONFIG_ACPI
2814 extern int intel_opregion_setup(struct drm_device *dev);
2815 extern void intel_opregion_init(struct drm_device *dev);
2816 extern void intel_opregion_fini(struct drm_device *dev);
2817 extern void intel_opregion_asle_intr(struct drm_device *dev);
2818 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2819 bool enable);
2820 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2821 pci_power_t state);
2822 #else
2823 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2824 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2825 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2826 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2827 static inline int
2828 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2829 {
2830 return 0;
2831 }
2832 static inline int
2833 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2834 {
2835 return 0;
2836 }
2837 #endif
2838
2839 /* intel_acpi.c */
2840 #ifdef CONFIG_ACPI
2841 extern void intel_register_dsm_handler(void);
2842 extern void intel_unregister_dsm_handler(void);
2843 #else
2844 static inline void intel_register_dsm_handler(void) { return; }
2845 static inline void intel_unregister_dsm_handler(void) { return; }
2846 #endif /* CONFIG_ACPI */
2847
2848 /* modesetting */
2849 extern void intel_modeset_init_hw(struct drm_device *dev);
2850 extern void intel_modeset_init(struct drm_device *dev);
2851 extern void intel_modeset_gem_init(struct drm_device *dev);
2852 extern void intel_modeset_cleanup(struct drm_device *dev);
2853 extern void intel_connector_unregister(struct intel_connector *);
2854 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2855 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2856 bool force_restore);
2857 extern void i915_redisable_vga(struct drm_device *dev);
2858 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2859 extern bool intel_fbc_enabled(struct drm_device *dev);
2860 extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
2861 extern void intel_disable_fbc(struct drm_device *dev);
2862 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2863 extern void intel_init_pch_refclk(struct drm_device *dev);
2864 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2865 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2866 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2867 bool enable);
2868 extern void intel_detect_pch(struct drm_device *dev);
2869 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2870 extern int intel_enable_rc6(const struct drm_device *dev);
2871
2872 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2873 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2874 struct drm_file *file);
2875 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2876 struct drm_file *file);
2877
2878 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2879
2880 /* overlay */
2881 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2882 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2883 struct intel_overlay_error_state *error);
2884
2885 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2886 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2887 struct drm_device *dev,
2888 struct intel_display_error_state *error);
2889
2890 /* On SNB platform, before reading ring registers forcewake bit
2891 * must be set to prevent GT core from power down and stale values being
2892 * returned.
2893 */
2894 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2895 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2896 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2897
2898 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2899 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2900
2901 /* intel_sideband.c */
2902 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2903 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2904 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2905 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2906 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2907 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2908 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2909 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2910 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2911 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2912 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2913 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2914 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2915 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2916 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2917 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2918 enum intel_sbi_destination destination);
2919 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2920 enum intel_sbi_destination destination);
2921 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2922 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2923
2924 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2925 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2926
2927 #define FORCEWAKE_RENDER (1 << 0)
2928 #define FORCEWAKE_MEDIA (1 << 1)
2929 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2930
2931
2932 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2933 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2934
2935 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2936 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2937 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2938 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2939
2940 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2941 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2942 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2943 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2944
2945 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
2946 * will be implemented using 2 32-bit writes in an arbitrary order with
2947 * an arbitrary delay between them. This can cause the hardware to
2948 * act upon the intermediate value, possibly leading to corruption and
2949 * machine death. You have been warned.
2950 */
2951 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2952 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2953
2954 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2955 u32 upper = I915_READ(upper_reg); \
2956 u32 lower = I915_READ(lower_reg); \
2957 u32 tmp = I915_READ(upper_reg); \
2958 if (upper != tmp) { \
2959 upper = tmp; \
2960 lower = I915_READ(lower_reg); \
2961 WARN_ON(I915_READ(upper_reg) != upper); \
2962 } \
2963 (u64)upper << 32 | lower; })
2964
2965 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2966 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2967
2968 /* "Broadcast RGB" property */
2969 #define INTEL_BROADCAST_RGB_AUTO 0
2970 #define INTEL_BROADCAST_RGB_FULL 1
2971 #define INTEL_BROADCAST_RGB_LIMITED 2
2972
2973 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2974 {
2975 if (IS_VALLEYVIEW(dev))
2976 return VLV_VGACNTRL;
2977 else if (INTEL_INFO(dev)->gen >= 5)
2978 return CPU_VGACNTRL;
2979 else
2980 return VGACNTRL;
2981 }
2982
2983 static inline void __user *to_user_ptr(u64 address)
2984 {
2985 return (void __user *)(uintptr_t)address;
2986 }
2987
2988 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2989 {
2990 unsigned long j = msecs_to_jiffies(m);
2991
2992 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2993 }
2994
2995 static inline unsigned long
2996 timespec_to_jiffies_timeout(const struct timespec *value)
2997 {
2998 unsigned long j = timespec_to_jiffies(value);
2999
3000 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3001 }
3002
3003 /*
3004 * If you need to wait X milliseconds between events A and B, but event B
3005 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3006 * when event A happened, then just before event B you call this function and
3007 * pass the timestamp as the first argument, and X as the second argument.
3008 */
3009 static inline void
3010 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3011 {
3012 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3013
3014 /*
3015 * Don't re-read the value of "jiffies" every time since it may change
3016 * behind our back and break the math.
3017 */
3018 tmp_jiffies = jiffies;
3019 target_jiffies = timestamp_jiffies +
3020 msecs_to_jiffies_timeout(to_wait_ms);
3021
3022 if (time_after(target_jiffies, tmp_jiffies)) {
3023 remaining_jiffies = target_jiffies - tmp_jiffies;
3024 while (remaining_jiffies)
3025 remaining_jiffies =
3026 schedule_timeout_uninterruptible(remaining_jiffies);
3027 }
3028 }
3029
3030 #endif
This page took 0.103335 seconds and 6 git commands to generate.