drm/i915: add SW tracking to FBC enabling
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
46 #include <linux/backlight.h>
47 #include <linux/hashtable.h>
48 #include <linux/intel-iommu.h>
49 #include <linux/kref.h>
50 #include <linux/pm_qos.h>
51
52 /* General customization:
53 */
54
55 #define DRIVER_NAME "i915"
56 #define DRIVER_DESC "Intel Graphics"
57 #define DRIVER_DATE "20140919"
58
59 enum pipe {
60 INVALID_PIPE = -1,
61 PIPE_A = 0,
62 PIPE_B,
63 PIPE_C,
64 _PIPE_EDP,
65 I915_MAX_PIPES = _PIPE_EDP
66 };
67 #define pipe_name(p) ((p) + 'A')
68
69 enum transcoder {
70 TRANSCODER_A = 0,
71 TRANSCODER_B,
72 TRANSCODER_C,
73 TRANSCODER_EDP,
74 I915_MAX_TRANSCODERS
75 };
76 #define transcoder_name(t) ((t) + 'A')
77
78 enum plane {
79 PLANE_A = 0,
80 PLANE_B,
81 PLANE_C,
82 };
83 #define plane_name(p) ((p) + 'A')
84
85 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
86
87 enum port {
88 PORT_A = 0,
89 PORT_B,
90 PORT_C,
91 PORT_D,
92 PORT_E,
93 I915_MAX_PORTS
94 };
95 #define port_name(p) ((p) + 'A')
96
97 #define I915_NUM_PHYS_VLV 2
98
99 enum dpio_channel {
100 DPIO_CH0,
101 DPIO_CH1
102 };
103
104 enum dpio_phy {
105 DPIO_PHY0,
106 DPIO_PHY1
107 };
108
109 enum intel_display_power_domain {
110 POWER_DOMAIN_PIPE_A,
111 POWER_DOMAIN_PIPE_B,
112 POWER_DOMAIN_PIPE_C,
113 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
116 POWER_DOMAIN_TRANSCODER_A,
117 POWER_DOMAIN_TRANSCODER_B,
118 POWER_DOMAIN_TRANSCODER_C,
119 POWER_DOMAIN_TRANSCODER_EDP,
120 POWER_DOMAIN_PORT_DDI_A_2_LANES,
121 POWER_DOMAIN_PORT_DDI_A_4_LANES,
122 POWER_DOMAIN_PORT_DDI_B_2_LANES,
123 POWER_DOMAIN_PORT_DDI_B_4_LANES,
124 POWER_DOMAIN_PORT_DDI_C_2_LANES,
125 POWER_DOMAIN_PORT_DDI_C_4_LANES,
126 POWER_DOMAIN_PORT_DDI_D_2_LANES,
127 POWER_DOMAIN_PORT_DDI_D_4_LANES,
128 POWER_DOMAIN_PORT_DSI,
129 POWER_DOMAIN_PORT_CRT,
130 POWER_DOMAIN_PORT_OTHER,
131 POWER_DOMAIN_VGA,
132 POWER_DOMAIN_AUDIO,
133 POWER_DOMAIN_PLLS,
134 POWER_DOMAIN_INIT,
135
136 POWER_DOMAIN_NUM,
137 };
138
139 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
140 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
141 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
142 #define POWER_DOMAIN_TRANSCODER(tran) \
143 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
144 (tran) + POWER_DOMAIN_TRANSCODER_A)
145
146 enum hpd_pin {
147 HPD_NONE = 0,
148 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
149 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
150 HPD_CRT,
151 HPD_SDVO_B,
152 HPD_SDVO_C,
153 HPD_PORT_B,
154 HPD_PORT_C,
155 HPD_PORT_D,
156 HPD_NUM_PINS
157 };
158
159 #define I915_GEM_GPU_DOMAINS \
160 (I915_GEM_DOMAIN_RENDER | \
161 I915_GEM_DOMAIN_SAMPLER | \
162 I915_GEM_DOMAIN_COMMAND | \
163 I915_GEM_DOMAIN_INSTRUCTION | \
164 I915_GEM_DOMAIN_VERTEX)
165
166 #define for_each_pipe(__dev_priv, __p) \
167 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
168 #define for_each_plane(pipe, p) \
169 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
170 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
171
172 #define for_each_crtc(dev, crtc) \
173 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
174
175 #define for_each_intel_crtc(dev, intel_crtc) \
176 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
177
178 #define for_each_intel_encoder(dev, intel_encoder) \
179 list_for_each_entry(intel_encoder, \
180 &(dev)->mode_config.encoder_list, \
181 base.head)
182
183 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
184 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
185 if ((intel_encoder)->base.crtc == (__crtc))
186
187 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
188 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
189 if ((intel_connector)->base.encoder == (__encoder))
190
191 #define for_each_power_domain(domain, mask) \
192 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
193 if ((1 << (domain)) & (mask))
194
195 struct drm_i915_private;
196 struct i915_mm_struct;
197 struct i915_mmu_object;
198
199 enum intel_dpll_id {
200 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
201 /* real shared dpll ids must be >= 0 */
202 DPLL_ID_PCH_PLL_A = 0,
203 DPLL_ID_PCH_PLL_B = 1,
204 DPLL_ID_WRPLL1 = 0,
205 DPLL_ID_WRPLL2 = 1,
206 };
207 #define I915_NUM_PLLS 2
208
209 struct intel_dpll_hw_state {
210 /* i9xx, pch plls */
211 uint32_t dpll;
212 uint32_t dpll_md;
213 uint32_t fp0;
214 uint32_t fp1;
215
216 /* hsw, bdw */
217 uint32_t wrpll;
218 };
219
220 struct intel_shared_dpll {
221 int refcount; /* count of number of CRTCs sharing this PLL */
222 int active; /* count of number of active CRTCs (i.e. DPMS on) */
223 bool on; /* is the PLL actually active? Disabled during modeset */
224 const char *name;
225 /* should match the index in the dev_priv->shared_dplls array */
226 enum intel_dpll_id id;
227 struct intel_dpll_hw_state hw_state;
228 /* The mode_set hook is optional and should be used together with the
229 * intel_prepare_shared_dpll function. */
230 void (*mode_set)(struct drm_i915_private *dev_priv,
231 struct intel_shared_dpll *pll);
232 void (*enable)(struct drm_i915_private *dev_priv,
233 struct intel_shared_dpll *pll);
234 void (*disable)(struct drm_i915_private *dev_priv,
235 struct intel_shared_dpll *pll);
236 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
237 struct intel_shared_dpll *pll,
238 struct intel_dpll_hw_state *hw_state);
239 };
240
241 /* Used by dp and fdi links */
242 struct intel_link_m_n {
243 uint32_t tu;
244 uint32_t gmch_m;
245 uint32_t gmch_n;
246 uint32_t link_m;
247 uint32_t link_n;
248 };
249
250 void intel_link_compute_m_n(int bpp, int nlanes,
251 int pixel_clock, int link_clock,
252 struct intel_link_m_n *m_n);
253
254 /* Interface history:
255 *
256 * 1.1: Original.
257 * 1.2: Add Power Management
258 * 1.3: Add vblank support
259 * 1.4: Fix cmdbuffer path, add heap destroy
260 * 1.5: Add vblank pipe configuration
261 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
262 * - Support vertical blank on secondary display pipe
263 */
264 #define DRIVER_MAJOR 1
265 #define DRIVER_MINOR 6
266 #define DRIVER_PATCHLEVEL 0
267
268 #define WATCH_LISTS 0
269 #define WATCH_GTT 0
270
271 struct opregion_header;
272 struct opregion_acpi;
273 struct opregion_swsci;
274 struct opregion_asle;
275
276 struct intel_opregion {
277 struct opregion_header __iomem *header;
278 struct opregion_acpi __iomem *acpi;
279 struct opregion_swsci __iomem *swsci;
280 u32 swsci_gbda_sub_functions;
281 u32 swsci_sbcb_sub_functions;
282 struct opregion_asle __iomem *asle;
283 void __iomem *vbt;
284 u32 __iomem *lid_state;
285 struct work_struct asle_work;
286 };
287 #define OPREGION_SIZE (8*1024)
288
289 struct intel_overlay;
290 struct intel_overlay_error_state;
291
292 struct drm_local_map;
293
294 struct drm_i915_master_private {
295 struct drm_local_map *sarea;
296 struct _drm_i915_sarea *sarea_priv;
297 };
298 #define I915_FENCE_REG_NONE -1
299 #define I915_MAX_NUM_FENCES 32
300 /* 32 fences + sign bit for FENCE_REG_NONE */
301 #define I915_MAX_NUM_FENCE_BITS 6
302
303 struct drm_i915_fence_reg {
304 struct list_head lru_list;
305 struct drm_i915_gem_object *obj;
306 int pin_count;
307 };
308
309 struct sdvo_device_mapping {
310 u8 initialized;
311 u8 dvo_port;
312 u8 slave_addr;
313 u8 dvo_wiring;
314 u8 i2c_pin;
315 u8 ddc_pin;
316 };
317
318 struct intel_display_error_state;
319
320 struct drm_i915_error_state {
321 struct kref ref;
322 struct timeval time;
323
324 char error_msg[128];
325 u32 reset_count;
326 u32 suspend_count;
327
328 /* Generic register state */
329 u32 eir;
330 u32 pgtbl_er;
331 u32 ier;
332 u32 gtier[4];
333 u32 ccid;
334 u32 derrmr;
335 u32 forcewake;
336 u32 error; /* gen6+ */
337 u32 err_int; /* gen7 */
338 u32 done_reg;
339 u32 gac_eco;
340 u32 gam_ecochk;
341 u32 gab_ctl;
342 u32 gfx_mode;
343 u32 extra_instdone[I915_NUM_INSTDONE_REG];
344 u64 fence[I915_MAX_NUM_FENCES];
345 struct intel_overlay_error_state *overlay;
346 struct intel_display_error_state *display;
347 struct drm_i915_error_object *semaphore_obj;
348
349 struct drm_i915_error_ring {
350 bool valid;
351 /* Software tracked state */
352 bool waiting;
353 int hangcheck_score;
354 enum intel_ring_hangcheck_action hangcheck_action;
355 int num_requests;
356
357 /* our own tracking of ring head and tail */
358 u32 cpu_ring_head;
359 u32 cpu_ring_tail;
360
361 u32 semaphore_seqno[I915_NUM_RINGS - 1];
362
363 /* Register state */
364 u32 tail;
365 u32 head;
366 u32 ctl;
367 u32 hws;
368 u32 ipeir;
369 u32 ipehr;
370 u32 instdone;
371 u32 bbstate;
372 u32 instpm;
373 u32 instps;
374 u32 seqno;
375 u64 bbaddr;
376 u64 acthd;
377 u32 fault_reg;
378 u64 faddr;
379 u32 rc_psmi; /* sleep state */
380 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
381
382 struct drm_i915_error_object {
383 int page_count;
384 u32 gtt_offset;
385 u32 *pages[0];
386 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
387
388 struct drm_i915_error_request {
389 long jiffies;
390 u32 seqno;
391 u32 tail;
392 } *requests;
393
394 struct {
395 u32 gfx_mode;
396 union {
397 u64 pdp[4];
398 u32 pp_dir_base;
399 };
400 } vm_info;
401
402 pid_t pid;
403 char comm[TASK_COMM_LEN];
404 } ring[I915_NUM_RINGS];
405
406 struct drm_i915_error_buffer {
407 u32 size;
408 u32 name;
409 u32 rseqno, wseqno;
410 u32 gtt_offset;
411 u32 read_domains;
412 u32 write_domain;
413 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
414 s32 pinned:2;
415 u32 tiling:2;
416 u32 dirty:1;
417 u32 purgeable:1;
418 u32 userptr:1;
419 s32 ring:4;
420 u32 cache_level:3;
421 } **active_bo, **pinned_bo;
422
423 u32 *active_bo_count, *pinned_bo_count;
424 u32 vm_count;
425 };
426
427 struct intel_connector;
428 struct intel_crtc_config;
429 struct intel_plane_config;
430 struct intel_crtc;
431 struct intel_limit;
432 struct dpll;
433
434 struct drm_i915_display_funcs {
435 bool (*fbc_enabled)(struct drm_device *dev);
436 void (*enable_fbc)(struct drm_crtc *crtc);
437 void (*disable_fbc)(struct drm_device *dev);
438 int (*get_display_clock_speed)(struct drm_device *dev);
439 int (*get_fifo_size)(struct drm_device *dev, int plane);
440 /**
441 * find_dpll() - Find the best values for the PLL
442 * @limit: limits for the PLL
443 * @crtc: current CRTC
444 * @target: target frequency in kHz
445 * @refclk: reference clock frequency in kHz
446 * @match_clock: if provided, @best_clock P divider must
447 * match the P divider from @match_clock
448 * used for LVDS downclocking
449 * @best_clock: best PLL values found
450 *
451 * Returns true on success, false on failure.
452 */
453 bool (*find_dpll)(const struct intel_limit *limit,
454 struct drm_crtc *crtc,
455 int target, int refclk,
456 struct dpll *match_clock,
457 struct dpll *best_clock);
458 void (*update_wm)(struct drm_crtc *crtc);
459 void (*update_sprite_wm)(struct drm_plane *plane,
460 struct drm_crtc *crtc,
461 uint32_t sprite_width, uint32_t sprite_height,
462 int pixel_size, bool enable, bool scaled);
463 void (*modeset_global_resources)(struct drm_device *dev);
464 /* Returns the active state of the crtc, and if the crtc is active,
465 * fills out the pipe-config with the hw state. */
466 bool (*get_pipe_config)(struct intel_crtc *,
467 struct intel_crtc_config *);
468 void (*get_plane_config)(struct intel_crtc *,
469 struct intel_plane_config *);
470 int (*crtc_mode_set)(struct drm_crtc *crtc,
471 int x, int y,
472 struct drm_framebuffer *old_fb);
473 void (*crtc_enable)(struct drm_crtc *crtc);
474 void (*crtc_disable)(struct drm_crtc *crtc);
475 void (*off)(struct drm_crtc *crtc);
476 void (*write_eld)(struct drm_connector *connector,
477 struct drm_crtc *crtc,
478 struct drm_display_mode *mode);
479 void (*fdi_link_train)(struct drm_crtc *crtc);
480 void (*init_clock_gating)(struct drm_device *dev);
481 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
482 struct drm_framebuffer *fb,
483 struct drm_i915_gem_object *obj,
484 struct intel_engine_cs *ring,
485 uint32_t flags);
486 void (*update_primary_plane)(struct drm_crtc *crtc,
487 struct drm_framebuffer *fb,
488 int x, int y);
489 void (*hpd_irq_setup)(struct drm_device *dev);
490 /* clock updates for mode set */
491 /* cursor updates */
492 /* render clock increase/decrease */
493 /* display clock increase/decrease */
494 /* pll clock increase/decrease */
495
496 int (*setup_backlight)(struct intel_connector *connector);
497 uint32_t (*get_backlight)(struct intel_connector *connector);
498 void (*set_backlight)(struct intel_connector *connector,
499 uint32_t level);
500 void (*disable_backlight)(struct intel_connector *connector);
501 void (*enable_backlight)(struct intel_connector *connector);
502 };
503
504 struct intel_uncore_funcs {
505 void (*force_wake_get)(struct drm_i915_private *dev_priv,
506 int fw_engine);
507 void (*force_wake_put)(struct drm_i915_private *dev_priv,
508 int fw_engine);
509
510 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
511 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
512 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
513 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
514
515 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
516 uint8_t val, bool trace);
517 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
518 uint16_t val, bool trace);
519 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
520 uint32_t val, bool trace);
521 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
522 uint64_t val, bool trace);
523 };
524
525 struct intel_uncore {
526 spinlock_t lock; /** lock is also taken in irq contexts. */
527
528 struct intel_uncore_funcs funcs;
529
530 unsigned fifo_count;
531 unsigned forcewake_count;
532
533 unsigned fw_rendercount;
534 unsigned fw_mediacount;
535
536 struct timer_list force_wake_timer;
537 };
538
539 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
540 func(is_mobile) sep \
541 func(is_i85x) sep \
542 func(is_i915g) sep \
543 func(is_i945gm) sep \
544 func(is_g33) sep \
545 func(need_gfx_hws) sep \
546 func(is_g4x) sep \
547 func(is_pineview) sep \
548 func(is_broadwater) sep \
549 func(is_crestline) sep \
550 func(is_ivybridge) sep \
551 func(is_valleyview) sep \
552 func(is_haswell) sep \
553 func(is_preliminary) sep \
554 func(has_fbc) sep \
555 func(has_pipe_cxsr) sep \
556 func(has_hotplug) sep \
557 func(cursor_needs_physical) sep \
558 func(has_overlay) sep \
559 func(overlay_needs_physical) sep \
560 func(supports_tv) sep \
561 func(has_llc) sep \
562 func(has_ddi) sep \
563 func(has_fpga_dbg)
564
565 #define DEFINE_FLAG(name) u8 name:1
566 #define SEP_SEMICOLON ;
567
568 struct intel_device_info {
569 u32 display_mmio_offset;
570 u16 device_id;
571 u8 num_pipes:3;
572 u8 num_sprites[I915_MAX_PIPES];
573 u8 gen;
574 u8 ring_mask; /* Rings supported by the HW */
575 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
576 /* Register offsets for the various display pipes and transcoders */
577 int pipe_offsets[I915_MAX_TRANSCODERS];
578 int trans_offsets[I915_MAX_TRANSCODERS];
579 int palette_offsets[I915_MAX_PIPES];
580 int cursor_offsets[I915_MAX_PIPES];
581 };
582
583 #undef DEFINE_FLAG
584 #undef SEP_SEMICOLON
585
586 enum i915_cache_level {
587 I915_CACHE_NONE = 0,
588 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
589 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
590 caches, eg sampler/render caches, and the
591 large Last-Level-Cache. LLC is coherent with
592 the CPU, but L3 is only visible to the GPU. */
593 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
594 };
595
596 struct i915_ctx_hang_stats {
597 /* This context had batch pending when hang was declared */
598 unsigned batch_pending;
599
600 /* This context had batch active when hang was declared */
601 unsigned batch_active;
602
603 /* Time when this context was last blamed for a GPU reset */
604 unsigned long guilty_ts;
605
606 /* This context is banned to submit more work */
607 bool banned;
608 };
609
610 /* This must match up with the value previously used for execbuf2.rsvd1. */
611 #define DEFAULT_CONTEXT_HANDLE 0
612 /**
613 * struct intel_context - as the name implies, represents a context.
614 * @ref: reference count.
615 * @user_handle: userspace tracking identity for this context.
616 * @remap_slice: l3 row remapping information.
617 * @file_priv: filp associated with this context (NULL for global default
618 * context).
619 * @hang_stats: information about the role of this context in possible GPU
620 * hangs.
621 * @vm: virtual memory space used by this context.
622 * @legacy_hw_ctx: render context backing object and whether it is correctly
623 * initialized (legacy ring submission mechanism only).
624 * @link: link in the global list of contexts.
625 *
626 * Contexts are memory images used by the hardware to store copies of their
627 * internal state.
628 */
629 struct intel_context {
630 struct kref ref;
631 int user_handle;
632 uint8_t remap_slice;
633 struct drm_i915_file_private *file_priv;
634 struct i915_ctx_hang_stats hang_stats;
635 struct i915_hw_ppgtt *ppgtt;
636
637 /* Legacy ring buffer submission */
638 struct {
639 struct drm_i915_gem_object *rcs_state;
640 bool initialized;
641 } legacy_hw_ctx;
642
643 /* Execlists */
644 bool rcs_initialized;
645 struct {
646 struct drm_i915_gem_object *state;
647 struct intel_ringbuffer *ringbuf;
648 } engine[I915_NUM_RINGS];
649
650 struct list_head link;
651 };
652
653 struct i915_fbc {
654 unsigned long size;
655 unsigned threshold;
656 unsigned int fb_id;
657 enum plane plane;
658 int y;
659
660 struct drm_mm_node compressed_fb;
661 struct drm_mm_node *compressed_llb;
662
663 bool false_color;
664
665 /* Tracks whether the HW is actually enabled, not whether the feature is
666 * possible. */
667 bool enabled;
668
669 struct intel_fbc_work {
670 struct delayed_work work;
671 struct drm_crtc *crtc;
672 struct drm_framebuffer *fb;
673 } *fbc_work;
674
675 enum no_fbc_reason {
676 FBC_OK, /* FBC is enabled */
677 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
678 FBC_NO_OUTPUT, /* no outputs enabled to compress */
679 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
680 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
681 FBC_MODE_TOO_LARGE, /* mode too large for compression */
682 FBC_BAD_PLANE, /* fbc not supported on plane */
683 FBC_NOT_TILED, /* buffer not tiled */
684 FBC_MULTIPLE_PIPES, /* more than one pipe active */
685 FBC_MODULE_PARAM,
686 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
687 } no_fbc_reason;
688 };
689
690 struct i915_drrs {
691 struct intel_connector *connector;
692 };
693
694 struct intel_dp;
695 struct i915_psr {
696 struct mutex lock;
697 bool sink_support;
698 bool source_ok;
699 struct intel_dp *enabled;
700 bool active;
701 struct delayed_work work;
702 unsigned busy_frontbuffer_bits;
703 };
704
705 enum intel_pch {
706 PCH_NONE = 0, /* No PCH present */
707 PCH_IBX, /* Ibexpeak PCH */
708 PCH_CPT, /* Cougarpoint PCH */
709 PCH_LPT, /* Lynxpoint PCH */
710 PCH_NOP,
711 };
712
713 enum intel_sbi_destination {
714 SBI_ICLK,
715 SBI_MPHY,
716 };
717
718 #define QUIRK_PIPEA_FORCE (1<<0)
719 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
720 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
721 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
722 #define QUIRK_PIPEB_FORCE (1<<4)
723
724 struct intel_fbdev;
725 struct intel_fbc_work;
726
727 struct intel_gmbus {
728 struct i2c_adapter adapter;
729 u32 force_bit;
730 u32 reg0;
731 u32 gpio_reg;
732 struct i2c_algo_bit_data bit_algo;
733 struct drm_i915_private *dev_priv;
734 };
735
736 struct i915_suspend_saved_registers {
737 u8 saveLBB;
738 u32 saveDSPACNTR;
739 u32 saveDSPBCNTR;
740 u32 saveDSPARB;
741 u32 savePIPEACONF;
742 u32 savePIPEBCONF;
743 u32 savePIPEASRC;
744 u32 savePIPEBSRC;
745 u32 saveFPA0;
746 u32 saveFPA1;
747 u32 saveDPLL_A;
748 u32 saveDPLL_A_MD;
749 u32 saveHTOTAL_A;
750 u32 saveHBLANK_A;
751 u32 saveHSYNC_A;
752 u32 saveVTOTAL_A;
753 u32 saveVBLANK_A;
754 u32 saveVSYNC_A;
755 u32 saveBCLRPAT_A;
756 u32 saveTRANSACONF;
757 u32 saveTRANS_HTOTAL_A;
758 u32 saveTRANS_HBLANK_A;
759 u32 saveTRANS_HSYNC_A;
760 u32 saveTRANS_VTOTAL_A;
761 u32 saveTRANS_VBLANK_A;
762 u32 saveTRANS_VSYNC_A;
763 u32 savePIPEASTAT;
764 u32 saveDSPASTRIDE;
765 u32 saveDSPASIZE;
766 u32 saveDSPAPOS;
767 u32 saveDSPAADDR;
768 u32 saveDSPASURF;
769 u32 saveDSPATILEOFF;
770 u32 savePFIT_PGM_RATIOS;
771 u32 saveBLC_HIST_CTL;
772 u32 saveBLC_PWM_CTL;
773 u32 saveBLC_PWM_CTL2;
774 u32 saveBLC_HIST_CTL_B;
775 u32 saveBLC_CPU_PWM_CTL;
776 u32 saveBLC_CPU_PWM_CTL2;
777 u32 saveFPB0;
778 u32 saveFPB1;
779 u32 saveDPLL_B;
780 u32 saveDPLL_B_MD;
781 u32 saveHTOTAL_B;
782 u32 saveHBLANK_B;
783 u32 saveHSYNC_B;
784 u32 saveVTOTAL_B;
785 u32 saveVBLANK_B;
786 u32 saveVSYNC_B;
787 u32 saveBCLRPAT_B;
788 u32 saveTRANSBCONF;
789 u32 saveTRANS_HTOTAL_B;
790 u32 saveTRANS_HBLANK_B;
791 u32 saveTRANS_HSYNC_B;
792 u32 saveTRANS_VTOTAL_B;
793 u32 saveTRANS_VBLANK_B;
794 u32 saveTRANS_VSYNC_B;
795 u32 savePIPEBSTAT;
796 u32 saveDSPBSTRIDE;
797 u32 saveDSPBSIZE;
798 u32 saveDSPBPOS;
799 u32 saveDSPBADDR;
800 u32 saveDSPBSURF;
801 u32 saveDSPBTILEOFF;
802 u32 saveVGA0;
803 u32 saveVGA1;
804 u32 saveVGA_PD;
805 u32 saveVGACNTRL;
806 u32 saveADPA;
807 u32 saveLVDS;
808 u32 savePP_ON_DELAYS;
809 u32 savePP_OFF_DELAYS;
810 u32 saveDVOA;
811 u32 saveDVOB;
812 u32 saveDVOC;
813 u32 savePP_ON;
814 u32 savePP_OFF;
815 u32 savePP_CONTROL;
816 u32 savePP_DIVISOR;
817 u32 savePFIT_CONTROL;
818 u32 save_palette_a[256];
819 u32 save_palette_b[256];
820 u32 saveFBC_CONTROL;
821 u32 saveIER;
822 u32 saveIIR;
823 u32 saveIMR;
824 u32 saveDEIER;
825 u32 saveDEIMR;
826 u32 saveGTIER;
827 u32 saveGTIMR;
828 u32 saveFDI_RXA_IMR;
829 u32 saveFDI_RXB_IMR;
830 u32 saveCACHE_MODE_0;
831 u32 saveMI_ARB_STATE;
832 u32 saveSWF0[16];
833 u32 saveSWF1[16];
834 u32 saveSWF2[3];
835 u8 saveMSR;
836 u8 saveSR[8];
837 u8 saveGR[25];
838 u8 saveAR_INDEX;
839 u8 saveAR[21];
840 u8 saveDACMASK;
841 u8 saveCR[37];
842 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
843 u32 saveCURACNTR;
844 u32 saveCURAPOS;
845 u32 saveCURABASE;
846 u32 saveCURBCNTR;
847 u32 saveCURBPOS;
848 u32 saveCURBBASE;
849 u32 saveCURSIZE;
850 u32 saveDP_B;
851 u32 saveDP_C;
852 u32 saveDP_D;
853 u32 savePIPEA_GMCH_DATA_M;
854 u32 savePIPEB_GMCH_DATA_M;
855 u32 savePIPEA_GMCH_DATA_N;
856 u32 savePIPEB_GMCH_DATA_N;
857 u32 savePIPEA_DP_LINK_M;
858 u32 savePIPEB_DP_LINK_M;
859 u32 savePIPEA_DP_LINK_N;
860 u32 savePIPEB_DP_LINK_N;
861 u32 saveFDI_RXA_CTL;
862 u32 saveFDI_TXA_CTL;
863 u32 saveFDI_RXB_CTL;
864 u32 saveFDI_TXB_CTL;
865 u32 savePFA_CTL_1;
866 u32 savePFB_CTL_1;
867 u32 savePFA_WIN_SZ;
868 u32 savePFB_WIN_SZ;
869 u32 savePFA_WIN_POS;
870 u32 savePFB_WIN_POS;
871 u32 savePCH_DREF_CONTROL;
872 u32 saveDISP_ARB_CTL;
873 u32 savePIPEA_DATA_M1;
874 u32 savePIPEA_DATA_N1;
875 u32 savePIPEA_LINK_M1;
876 u32 savePIPEA_LINK_N1;
877 u32 savePIPEB_DATA_M1;
878 u32 savePIPEB_DATA_N1;
879 u32 savePIPEB_LINK_M1;
880 u32 savePIPEB_LINK_N1;
881 u32 saveMCHBAR_RENDER_STANDBY;
882 u32 savePCH_PORT_HOTPLUG;
883 };
884
885 struct vlv_s0ix_state {
886 /* GAM */
887 u32 wr_watermark;
888 u32 gfx_prio_ctrl;
889 u32 arb_mode;
890 u32 gfx_pend_tlb0;
891 u32 gfx_pend_tlb1;
892 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
893 u32 media_max_req_count;
894 u32 gfx_max_req_count;
895 u32 render_hwsp;
896 u32 ecochk;
897 u32 bsd_hwsp;
898 u32 blt_hwsp;
899 u32 tlb_rd_addr;
900
901 /* MBC */
902 u32 g3dctl;
903 u32 gsckgctl;
904 u32 mbctl;
905
906 /* GCP */
907 u32 ucgctl1;
908 u32 ucgctl3;
909 u32 rcgctl1;
910 u32 rcgctl2;
911 u32 rstctl;
912 u32 misccpctl;
913
914 /* GPM */
915 u32 gfxpause;
916 u32 rpdeuhwtc;
917 u32 rpdeuc;
918 u32 ecobus;
919 u32 pwrdwnupctl;
920 u32 rp_down_timeout;
921 u32 rp_deucsw;
922 u32 rcubmabdtmr;
923 u32 rcedata;
924 u32 spare2gh;
925
926 /* Display 1 CZ domain */
927 u32 gt_imr;
928 u32 gt_ier;
929 u32 pm_imr;
930 u32 pm_ier;
931 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
932
933 /* GT SA CZ domain */
934 u32 tilectl;
935 u32 gt_fifoctl;
936 u32 gtlc_wake_ctrl;
937 u32 gtlc_survive;
938 u32 pmwgicz;
939
940 /* Display 2 CZ domain */
941 u32 gu_ctl0;
942 u32 gu_ctl1;
943 u32 clock_gate_dis2;
944 };
945
946 struct intel_rps_ei {
947 u32 cz_clock;
948 u32 render_c0;
949 u32 media_c0;
950 };
951
952 struct intel_rps_bdw_cal {
953 u32 it_threshold_pct; /* interrupt, in percentage */
954 u32 eval_interval; /* evaluation interval, in us */
955 u32 last_ts;
956 u32 last_c0;
957 bool is_up;
958 };
959
960 struct intel_rps_bdw_turbo {
961 struct intel_rps_bdw_cal up;
962 struct intel_rps_bdw_cal down;
963 struct timer_list flip_timer;
964 u32 timeout;
965 atomic_t flip_received;
966 struct work_struct work_max_freq;
967 };
968
969 struct intel_gen6_power_mgmt {
970 /* work and pm_iir are protected by dev_priv->irq_lock */
971 struct work_struct work;
972 u32 pm_iir;
973
974 /* Frequencies are stored in potentially platform dependent multiples.
975 * In other words, *_freq needs to be multiplied by X to be interesting.
976 * Soft limits are those which are used for the dynamic reclocking done
977 * by the driver (raise frequencies under heavy loads, and lower for
978 * lighter loads). Hard limits are those imposed by the hardware.
979 *
980 * A distinction is made for overclocking, which is never enabled by
981 * default, and is considered to be above the hard limit if it's
982 * possible at all.
983 */
984 u8 cur_freq; /* Current frequency (cached, may not == HW) */
985 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
986 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
987 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
988 u8 min_freq; /* AKA RPn. Minimum frequency */
989 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
990 u8 rp1_freq; /* "less than" RP0 power/freqency */
991 u8 rp0_freq; /* Non-overclocked max frequency. */
992 u32 cz_freq;
993
994 u32 ei_interrupt_count;
995
996 int last_adj;
997 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
998
999 bool enabled;
1000 struct delayed_work delayed_resume_work;
1001
1002 bool is_bdw_sw_turbo; /* Switch of BDW software turbo */
1003 struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */
1004
1005 /* manual wa residency calculations */
1006 struct intel_rps_ei up_ei, down_ei;
1007
1008 /*
1009 * Protects RPS/RC6 register access and PCU communication.
1010 * Must be taken after struct_mutex if nested.
1011 */
1012 struct mutex hw_lock;
1013 };
1014
1015 /* defined intel_pm.c */
1016 extern spinlock_t mchdev_lock;
1017
1018 struct intel_ilk_power_mgmt {
1019 u8 cur_delay;
1020 u8 min_delay;
1021 u8 max_delay;
1022 u8 fmax;
1023 u8 fstart;
1024
1025 u64 last_count1;
1026 unsigned long last_time1;
1027 unsigned long chipset_power;
1028 u64 last_count2;
1029 u64 last_time2;
1030 unsigned long gfx_power;
1031 u8 corr;
1032
1033 int c_m;
1034 int r_t;
1035
1036 struct drm_i915_gem_object *pwrctx;
1037 struct drm_i915_gem_object *renderctx;
1038 };
1039
1040 struct drm_i915_private;
1041 struct i915_power_well;
1042
1043 struct i915_power_well_ops {
1044 /*
1045 * Synchronize the well's hw state to match the current sw state, for
1046 * example enable/disable it based on the current refcount. Called
1047 * during driver init and resume time, possibly after first calling
1048 * the enable/disable handlers.
1049 */
1050 void (*sync_hw)(struct drm_i915_private *dev_priv,
1051 struct i915_power_well *power_well);
1052 /*
1053 * Enable the well and resources that depend on it (for example
1054 * interrupts located on the well). Called after the 0->1 refcount
1055 * transition.
1056 */
1057 void (*enable)(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well);
1059 /*
1060 * Disable the well and resources that depend on it. Called after
1061 * the 1->0 refcount transition.
1062 */
1063 void (*disable)(struct drm_i915_private *dev_priv,
1064 struct i915_power_well *power_well);
1065 /* Returns the hw enabled state. */
1066 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1067 struct i915_power_well *power_well);
1068 };
1069
1070 /* Power well structure for haswell */
1071 struct i915_power_well {
1072 const char *name;
1073 bool always_on;
1074 /* power well enable/disable usage count */
1075 int count;
1076 /* cached hw enabled state */
1077 bool hw_enabled;
1078 unsigned long domains;
1079 unsigned long data;
1080 const struct i915_power_well_ops *ops;
1081 };
1082
1083 struct i915_power_domains {
1084 /*
1085 * Power wells needed for initialization at driver init and suspend
1086 * time are on. They are kept on until after the first modeset.
1087 */
1088 bool init_power_on;
1089 bool initializing;
1090 int power_well_count;
1091
1092 struct mutex lock;
1093 int domain_use_count[POWER_DOMAIN_NUM];
1094 struct i915_power_well *power_wells;
1095 };
1096
1097 struct i915_dri1_state {
1098 unsigned allow_batchbuffer : 1;
1099 u32 __iomem *gfx_hws_cpu_addr;
1100
1101 unsigned int cpp;
1102 int back_offset;
1103 int front_offset;
1104 int current_page;
1105 int page_flipping;
1106
1107 uint32_t counter;
1108 };
1109
1110 struct i915_ums_state {
1111 /**
1112 * Flag if the X Server, and thus DRM, is not currently in
1113 * control of the device.
1114 *
1115 * This is set between LeaveVT and EnterVT. It needs to be
1116 * replaced with a semaphore. It also needs to be
1117 * transitioned away from for kernel modesetting.
1118 */
1119 int mm_suspended;
1120 };
1121
1122 #define MAX_L3_SLICES 2
1123 struct intel_l3_parity {
1124 u32 *remap_info[MAX_L3_SLICES];
1125 struct work_struct error_work;
1126 int which_slice;
1127 };
1128
1129 struct i915_gem_mm {
1130 /** Memory allocator for GTT stolen memory */
1131 struct drm_mm stolen;
1132 /** List of all objects in gtt_space. Used to restore gtt
1133 * mappings on resume */
1134 struct list_head bound_list;
1135 /**
1136 * List of objects which are not bound to the GTT (thus
1137 * are idle and not used by the GPU) but still have
1138 * (presumably uncached) pages still attached.
1139 */
1140 struct list_head unbound_list;
1141
1142 /** Usable portion of the GTT for GEM */
1143 unsigned long stolen_base; /* limited to low memory (32-bit) */
1144
1145 /** PPGTT used for aliasing the PPGTT with the GTT */
1146 struct i915_hw_ppgtt *aliasing_ppgtt;
1147
1148 struct notifier_block oom_notifier;
1149 struct shrinker shrinker;
1150 bool shrinker_no_lock_stealing;
1151
1152 /** LRU list of objects with fence regs on them. */
1153 struct list_head fence_list;
1154
1155 /**
1156 * We leave the user IRQ off as much as possible,
1157 * but this means that requests will finish and never
1158 * be retired once the system goes idle. Set a timer to
1159 * fire periodically while the ring is running. When it
1160 * fires, go retire requests.
1161 */
1162 struct delayed_work retire_work;
1163
1164 /**
1165 * When we detect an idle GPU, we want to turn on
1166 * powersaving features. So once we see that there
1167 * are no more requests outstanding and no more
1168 * arrive within a small period of time, we fire
1169 * off the idle_work.
1170 */
1171 struct delayed_work idle_work;
1172
1173 /**
1174 * Are we in a non-interruptible section of code like
1175 * modesetting?
1176 */
1177 bool interruptible;
1178
1179 /**
1180 * Is the GPU currently considered idle, or busy executing userspace
1181 * requests? Whilst idle, we attempt to power down the hardware and
1182 * display clocks. In order to reduce the effect on performance, there
1183 * is a slight delay before we do so.
1184 */
1185 bool busy;
1186
1187 /* the indicator for dispatch video commands on two BSD rings */
1188 int bsd_ring_dispatch_index;
1189
1190 /** Bit 6 swizzling required for X tiling */
1191 uint32_t bit_6_swizzle_x;
1192 /** Bit 6 swizzling required for Y tiling */
1193 uint32_t bit_6_swizzle_y;
1194
1195 /* accounting, useful for userland debugging */
1196 spinlock_t object_stat_lock;
1197 size_t object_memory;
1198 u32 object_count;
1199 };
1200
1201 struct drm_i915_error_state_buf {
1202 struct drm_i915_private *i915;
1203 unsigned bytes;
1204 unsigned size;
1205 int err;
1206 u8 *buf;
1207 loff_t start;
1208 loff_t pos;
1209 };
1210
1211 struct i915_error_state_file_priv {
1212 struct drm_device *dev;
1213 struct drm_i915_error_state *error;
1214 };
1215
1216 struct i915_gpu_error {
1217 /* For hangcheck timer */
1218 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1219 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1220 /* Hang gpu twice in this window and your context gets banned */
1221 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1222
1223 struct timer_list hangcheck_timer;
1224
1225 /* For reset and error_state handling. */
1226 spinlock_t lock;
1227 /* Protected by the above dev->gpu_error.lock. */
1228 struct drm_i915_error_state *first_error;
1229 struct work_struct work;
1230
1231
1232 unsigned long missed_irq_rings;
1233
1234 /**
1235 * State variable controlling the reset flow and count
1236 *
1237 * This is a counter which gets incremented when reset is triggered,
1238 * and again when reset has been handled. So odd values (lowest bit set)
1239 * means that reset is in progress and even values that
1240 * (reset_counter >> 1):th reset was successfully completed.
1241 *
1242 * If reset is not completed succesfully, the I915_WEDGE bit is
1243 * set meaning that hardware is terminally sour and there is no
1244 * recovery. All waiters on the reset_queue will be woken when
1245 * that happens.
1246 *
1247 * This counter is used by the wait_seqno code to notice that reset
1248 * event happened and it needs to restart the entire ioctl (since most
1249 * likely the seqno it waited for won't ever signal anytime soon).
1250 *
1251 * This is important for lock-free wait paths, where no contended lock
1252 * naturally enforces the correct ordering between the bail-out of the
1253 * waiter and the gpu reset work code.
1254 */
1255 atomic_t reset_counter;
1256
1257 #define I915_RESET_IN_PROGRESS_FLAG 1
1258 #define I915_WEDGED (1 << 31)
1259
1260 /**
1261 * Waitqueue to signal when the reset has completed. Used by clients
1262 * that wait for dev_priv->mm.wedged to settle.
1263 */
1264 wait_queue_head_t reset_queue;
1265
1266 /* Userspace knobs for gpu hang simulation;
1267 * combines both a ring mask, and extra flags
1268 */
1269 u32 stop_rings;
1270 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1271 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1272
1273 /* For missed irq/seqno simulation. */
1274 unsigned int test_irq_rings;
1275
1276 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1277 bool reload_in_reset;
1278 };
1279
1280 enum modeset_restore {
1281 MODESET_ON_LID_OPEN,
1282 MODESET_DONE,
1283 MODESET_SUSPENDED,
1284 };
1285
1286 struct ddi_vbt_port_info {
1287 /*
1288 * This is an index in the HDMI/DVI DDI buffer translation table.
1289 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1290 * populate this field.
1291 */
1292 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1293 uint8_t hdmi_level_shift;
1294
1295 uint8_t supports_dvi:1;
1296 uint8_t supports_hdmi:1;
1297 uint8_t supports_dp:1;
1298 };
1299
1300 enum drrs_support_type {
1301 DRRS_NOT_SUPPORTED = 0,
1302 STATIC_DRRS_SUPPORT = 1,
1303 SEAMLESS_DRRS_SUPPORT = 2
1304 };
1305
1306 struct intel_vbt_data {
1307 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1308 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1309
1310 /* Feature bits */
1311 unsigned int int_tv_support:1;
1312 unsigned int lvds_dither:1;
1313 unsigned int lvds_vbt:1;
1314 unsigned int int_crt_support:1;
1315 unsigned int lvds_use_ssc:1;
1316 unsigned int display_clock_mode:1;
1317 unsigned int fdi_rx_polarity_inverted:1;
1318 unsigned int has_mipi:1;
1319 int lvds_ssc_freq;
1320 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1321
1322 enum drrs_support_type drrs_type;
1323
1324 /* eDP */
1325 int edp_rate;
1326 int edp_lanes;
1327 int edp_preemphasis;
1328 int edp_vswing;
1329 bool edp_initialized;
1330 bool edp_support;
1331 int edp_bpp;
1332 struct edp_power_seq edp_pps;
1333
1334 struct {
1335 u16 pwm_freq_hz;
1336 bool present;
1337 bool active_low_pwm;
1338 u8 min_brightness; /* min_brightness/255 of max */
1339 } backlight;
1340
1341 /* MIPI DSI */
1342 struct {
1343 u16 port;
1344 u16 panel_id;
1345 struct mipi_config *config;
1346 struct mipi_pps_data *pps;
1347 u8 seq_version;
1348 u32 size;
1349 u8 *data;
1350 u8 *sequence[MIPI_SEQ_MAX];
1351 } dsi;
1352
1353 int crt_ddc_pin;
1354
1355 int child_dev_num;
1356 union child_device_config *child_dev;
1357
1358 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1359 };
1360
1361 enum intel_ddb_partitioning {
1362 INTEL_DDB_PART_1_2,
1363 INTEL_DDB_PART_5_6, /* IVB+ */
1364 };
1365
1366 struct intel_wm_level {
1367 bool enable;
1368 uint32_t pri_val;
1369 uint32_t spr_val;
1370 uint32_t cur_val;
1371 uint32_t fbc_val;
1372 };
1373
1374 struct ilk_wm_values {
1375 uint32_t wm_pipe[3];
1376 uint32_t wm_lp[3];
1377 uint32_t wm_lp_spr[3];
1378 uint32_t wm_linetime[3];
1379 bool enable_fbc_wm;
1380 enum intel_ddb_partitioning partitioning;
1381 };
1382
1383 /*
1384 * This struct helps tracking the state needed for runtime PM, which puts the
1385 * device in PCI D3 state. Notice that when this happens, nothing on the
1386 * graphics device works, even register access, so we don't get interrupts nor
1387 * anything else.
1388 *
1389 * Every piece of our code that needs to actually touch the hardware needs to
1390 * either call intel_runtime_pm_get or call intel_display_power_get with the
1391 * appropriate power domain.
1392 *
1393 * Our driver uses the autosuspend delay feature, which means we'll only really
1394 * suspend if we stay with zero refcount for a certain amount of time. The
1395 * default value is currently very conservative (see intel_init_runtime_pm), but
1396 * it can be changed with the standard runtime PM files from sysfs.
1397 *
1398 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1399 * goes back to false exactly before we reenable the IRQs. We use this variable
1400 * to check if someone is trying to enable/disable IRQs while they're supposed
1401 * to be disabled. This shouldn't happen and we'll print some error messages in
1402 * case it happens.
1403 *
1404 * For more, read the Documentation/power/runtime_pm.txt.
1405 */
1406 struct i915_runtime_pm {
1407 bool suspended;
1408 bool _irqs_disabled;
1409 };
1410
1411 enum intel_pipe_crc_source {
1412 INTEL_PIPE_CRC_SOURCE_NONE,
1413 INTEL_PIPE_CRC_SOURCE_PLANE1,
1414 INTEL_PIPE_CRC_SOURCE_PLANE2,
1415 INTEL_PIPE_CRC_SOURCE_PF,
1416 INTEL_PIPE_CRC_SOURCE_PIPE,
1417 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1418 INTEL_PIPE_CRC_SOURCE_TV,
1419 INTEL_PIPE_CRC_SOURCE_DP_B,
1420 INTEL_PIPE_CRC_SOURCE_DP_C,
1421 INTEL_PIPE_CRC_SOURCE_DP_D,
1422 INTEL_PIPE_CRC_SOURCE_AUTO,
1423 INTEL_PIPE_CRC_SOURCE_MAX,
1424 };
1425
1426 struct intel_pipe_crc_entry {
1427 uint32_t frame;
1428 uint32_t crc[5];
1429 };
1430
1431 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1432 struct intel_pipe_crc {
1433 spinlock_t lock;
1434 bool opened; /* exclusive access to the result file */
1435 struct intel_pipe_crc_entry *entries;
1436 enum intel_pipe_crc_source source;
1437 int head, tail;
1438 wait_queue_head_t wq;
1439 };
1440
1441 struct i915_frontbuffer_tracking {
1442 struct mutex lock;
1443
1444 /*
1445 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1446 * scheduled flips.
1447 */
1448 unsigned busy_bits;
1449 unsigned flip_bits;
1450 };
1451
1452 struct drm_i915_private {
1453 struct drm_device *dev;
1454 struct kmem_cache *slab;
1455
1456 const struct intel_device_info info;
1457
1458 int relative_constants_mode;
1459
1460 void __iomem *regs;
1461
1462 struct intel_uncore uncore;
1463
1464 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1465
1466
1467 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1468 * controller on different i2c buses. */
1469 struct mutex gmbus_mutex;
1470
1471 /**
1472 * Base address of the gmbus and gpio block.
1473 */
1474 uint32_t gpio_mmio_base;
1475
1476 /* MMIO base address for MIPI regs */
1477 uint32_t mipi_mmio_base;
1478
1479 wait_queue_head_t gmbus_wait_queue;
1480
1481 struct pci_dev *bridge_dev;
1482 struct intel_engine_cs ring[I915_NUM_RINGS];
1483 struct drm_i915_gem_object *semaphore_obj;
1484 uint32_t last_seqno, next_seqno;
1485
1486 struct drm_dma_handle *status_page_dmah;
1487 struct resource mch_res;
1488
1489 /* protects the irq masks */
1490 spinlock_t irq_lock;
1491
1492 /* protects the mmio flip data */
1493 spinlock_t mmio_flip_lock;
1494
1495 bool display_irqs_enabled;
1496
1497 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1498 struct pm_qos_request pm_qos;
1499
1500 /* DPIO indirect register protection */
1501 struct mutex dpio_lock;
1502
1503 /** Cached value of IMR to avoid reads in updating the bitfield */
1504 union {
1505 u32 irq_mask;
1506 u32 de_irq_mask[I915_MAX_PIPES];
1507 };
1508 u32 gt_irq_mask;
1509 u32 pm_irq_mask;
1510 u32 pm_rps_events;
1511 u32 pipestat_irq_mask[I915_MAX_PIPES];
1512
1513 struct work_struct hotplug_work;
1514 struct {
1515 unsigned long hpd_last_jiffies;
1516 int hpd_cnt;
1517 enum {
1518 HPD_ENABLED = 0,
1519 HPD_DISABLED = 1,
1520 HPD_MARK_DISABLED = 2
1521 } hpd_mark;
1522 } hpd_stats[HPD_NUM_PINS];
1523 u32 hpd_event_bits;
1524 struct delayed_work hotplug_reenable_work;
1525
1526 struct i915_fbc fbc;
1527 struct i915_drrs drrs;
1528 struct intel_opregion opregion;
1529 struct intel_vbt_data vbt;
1530
1531 /* overlay */
1532 struct intel_overlay *overlay;
1533
1534 /* backlight registers and fields in struct intel_panel */
1535 struct mutex backlight_lock;
1536
1537 /* LVDS info */
1538 bool no_aux_handshake;
1539
1540 /* protects panel power sequencer state */
1541 struct mutex pps_mutex;
1542
1543 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1544 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1545 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1546
1547 unsigned int fsb_freq, mem_freq, is_ddr3;
1548 unsigned int vlv_cdclk_freq;
1549
1550 /**
1551 * wq - Driver workqueue for GEM.
1552 *
1553 * NOTE: Work items scheduled here are not allowed to grab any modeset
1554 * locks, for otherwise the flushing done in the pageflip code will
1555 * result in deadlocks.
1556 */
1557 struct workqueue_struct *wq;
1558
1559 /* Display functions */
1560 struct drm_i915_display_funcs display;
1561
1562 /* PCH chipset type */
1563 enum intel_pch pch_type;
1564 unsigned short pch_id;
1565
1566 unsigned long quirks;
1567
1568 enum modeset_restore modeset_restore;
1569 struct mutex modeset_restore_lock;
1570
1571 struct list_head vm_list; /* Global list of all address spaces */
1572 struct i915_gtt gtt; /* VM representing the global address space */
1573
1574 struct i915_gem_mm mm;
1575 DECLARE_HASHTABLE(mm_structs, 7);
1576 struct mutex mm_lock;
1577
1578 /* Kernel Modesetting */
1579
1580 struct sdvo_device_mapping sdvo_mappings[2];
1581
1582 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1583 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1584 wait_queue_head_t pending_flip_queue;
1585
1586 #ifdef CONFIG_DEBUG_FS
1587 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1588 #endif
1589
1590 int num_shared_dpll;
1591 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1592 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1593
1594 /*
1595 * workarounds are currently applied at different places and
1596 * changes are being done to consolidate them so exact count is
1597 * not clear at this point, use a max value for now.
1598 */
1599 #define I915_MAX_WA_REGS 16
1600 struct {
1601 u32 addr;
1602 u32 value;
1603 /* bitmask representing WA bits */
1604 u32 mask;
1605 } intel_wa_regs[I915_MAX_WA_REGS];
1606 u32 num_wa_regs;
1607
1608 /* Reclocking support */
1609 bool render_reclock_avail;
1610 bool lvds_downclock_avail;
1611 /* indicates the reduced downclock for LVDS*/
1612 int lvds_downclock;
1613
1614 struct i915_frontbuffer_tracking fb_tracking;
1615
1616 u16 orig_clock;
1617
1618 bool mchbar_need_disable;
1619
1620 struct intel_l3_parity l3_parity;
1621
1622 /* Cannot be determined by PCIID. You must always read a register. */
1623 size_t ellc_size;
1624
1625 /* gen6+ rps state */
1626 struct intel_gen6_power_mgmt rps;
1627
1628 /* ilk-only ips/rps state. Everything in here is protected by the global
1629 * mchdev_lock in intel_pm.c */
1630 struct intel_ilk_power_mgmt ips;
1631
1632 struct i915_power_domains power_domains;
1633
1634 struct i915_psr psr;
1635
1636 struct i915_gpu_error gpu_error;
1637
1638 struct drm_i915_gem_object *vlv_pctx;
1639
1640 #ifdef CONFIG_DRM_I915_FBDEV
1641 /* list of fbdev register on this device */
1642 struct intel_fbdev *fbdev;
1643 struct work_struct fbdev_suspend_work;
1644 #endif
1645
1646 struct drm_property *broadcast_rgb_property;
1647 struct drm_property *force_audio_property;
1648
1649 uint32_t hw_context_size;
1650 struct list_head context_list;
1651
1652 u32 fdi_rx_config;
1653
1654 u32 suspend_count;
1655 struct i915_suspend_saved_registers regfile;
1656 struct vlv_s0ix_state vlv_s0ix_state;
1657
1658 struct {
1659 /*
1660 * Raw watermark latency values:
1661 * in 0.1us units for WM0,
1662 * in 0.5us units for WM1+.
1663 */
1664 /* primary */
1665 uint16_t pri_latency[5];
1666 /* sprite */
1667 uint16_t spr_latency[5];
1668 /* cursor */
1669 uint16_t cur_latency[5];
1670
1671 /* current hardware state */
1672 struct ilk_wm_values hw;
1673 } wm;
1674
1675 struct i915_runtime_pm pm;
1676
1677 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1678 u32 long_hpd_port_mask;
1679 u32 short_hpd_port_mask;
1680 struct work_struct dig_port_work;
1681
1682 /*
1683 * if we get a HPD irq from DP and a HPD irq from non-DP
1684 * the non-DP HPD could block the workqueue on a mode config
1685 * mutex getting, that userspace may have taken. However
1686 * userspace is waiting on the DP workqueue to run which is
1687 * blocked behind the non-DP one.
1688 */
1689 struct workqueue_struct *dp_wq;
1690
1691 uint32_t bios_vgacntr;
1692
1693 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1694 * here! */
1695 struct i915_dri1_state dri1;
1696 /* Old ums support infrastructure, same warning applies. */
1697 struct i915_ums_state ums;
1698
1699 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1700 struct {
1701 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1702 struct intel_engine_cs *ring,
1703 struct intel_context *ctx,
1704 struct drm_i915_gem_execbuffer2 *args,
1705 struct list_head *vmas,
1706 struct drm_i915_gem_object *batch_obj,
1707 u64 exec_start, u32 flags);
1708 int (*init_rings)(struct drm_device *dev);
1709 void (*cleanup_ring)(struct intel_engine_cs *ring);
1710 void (*stop_ring)(struct intel_engine_cs *ring);
1711 } gt;
1712
1713 /*
1714 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1715 * will be rejected. Instead look for a better place.
1716 */
1717 };
1718
1719 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1720 {
1721 return dev->dev_private;
1722 }
1723
1724 /* Iterate over initialised rings */
1725 #define for_each_ring(ring__, dev_priv__, i__) \
1726 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1727 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1728
1729 enum hdmi_force_audio {
1730 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1731 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1732 HDMI_AUDIO_AUTO, /* trust EDID */
1733 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1734 };
1735
1736 #define I915_GTT_OFFSET_NONE ((u32)-1)
1737
1738 struct drm_i915_gem_object_ops {
1739 /* Interface between the GEM object and its backing storage.
1740 * get_pages() is called once prior to the use of the associated set
1741 * of pages before to binding them into the GTT, and put_pages() is
1742 * called after we no longer need them. As we expect there to be
1743 * associated cost with migrating pages between the backing storage
1744 * and making them available for the GPU (e.g. clflush), we may hold
1745 * onto the pages after they are no longer referenced by the GPU
1746 * in case they may be used again shortly (for example migrating the
1747 * pages to a different memory domain within the GTT). put_pages()
1748 * will therefore most likely be called when the object itself is
1749 * being released or under memory pressure (where we attempt to
1750 * reap pages for the shrinker).
1751 */
1752 int (*get_pages)(struct drm_i915_gem_object *);
1753 void (*put_pages)(struct drm_i915_gem_object *);
1754 int (*dmabuf_export)(struct drm_i915_gem_object *);
1755 void (*release)(struct drm_i915_gem_object *);
1756 };
1757
1758 /*
1759 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1760 * considered to be the frontbuffer for the given plane interface-vise. This
1761 * doesn't mean that the hw necessarily already scans it out, but that any
1762 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1763 *
1764 * We have one bit per pipe and per scanout plane type.
1765 */
1766 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1767 #define INTEL_FRONTBUFFER_BITS \
1768 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1769 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1770 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1771 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1772 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1773 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1774 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1775 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1776 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1777 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1778 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1779
1780 struct drm_i915_gem_object {
1781 struct drm_gem_object base;
1782
1783 const struct drm_i915_gem_object_ops *ops;
1784
1785 /** List of VMAs backed by this object */
1786 struct list_head vma_list;
1787
1788 /** Stolen memory for this object, instead of being backed by shmem. */
1789 struct drm_mm_node *stolen;
1790 struct list_head global_list;
1791
1792 struct list_head ring_list;
1793 /** Used in execbuf to temporarily hold a ref */
1794 struct list_head obj_exec_link;
1795
1796 /**
1797 * This is set if the object is on the active lists (has pending
1798 * rendering and so a non-zero seqno), and is not set if it i s on
1799 * inactive (ready to be unbound) list.
1800 */
1801 unsigned int active:1;
1802
1803 /**
1804 * This is set if the object has been written to since last bound
1805 * to the GTT
1806 */
1807 unsigned int dirty:1;
1808
1809 /**
1810 * Fence register bits (if any) for this object. Will be set
1811 * as needed when mapped into the GTT.
1812 * Protected by dev->struct_mutex.
1813 */
1814 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1815
1816 /**
1817 * Advice: are the backing pages purgeable?
1818 */
1819 unsigned int madv:2;
1820
1821 /**
1822 * Current tiling mode for the object.
1823 */
1824 unsigned int tiling_mode:2;
1825 /**
1826 * Whether the tiling parameters for the currently associated fence
1827 * register have changed. Note that for the purposes of tracking
1828 * tiling changes we also treat the unfenced register, the register
1829 * slot that the object occupies whilst it executes a fenced
1830 * command (such as BLT on gen2/3), as a "fence".
1831 */
1832 unsigned int fence_dirty:1;
1833
1834 /**
1835 * Is the object at the current location in the gtt mappable and
1836 * fenceable? Used to avoid costly recalculations.
1837 */
1838 unsigned int map_and_fenceable:1;
1839
1840 /**
1841 * Whether the current gtt mapping needs to be mappable (and isn't just
1842 * mappable by accident). Track pin and fault separate for a more
1843 * accurate mappable working set.
1844 */
1845 unsigned int fault_mappable:1;
1846 unsigned int pin_mappable:1;
1847 unsigned int pin_display:1;
1848
1849 /*
1850 * Is the object to be mapped as read-only to the GPU
1851 * Only honoured if hardware has relevant pte bit
1852 */
1853 unsigned long gt_ro:1;
1854 unsigned int cache_level:3;
1855
1856 unsigned int has_aliasing_ppgtt_mapping:1;
1857 unsigned int has_global_gtt_mapping:1;
1858 unsigned int has_dma_mapping:1;
1859
1860 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1861
1862 struct sg_table *pages;
1863 int pages_pin_count;
1864
1865 /* prime dma-buf support */
1866 void *dma_buf_vmapping;
1867 int vmapping_count;
1868
1869 struct intel_engine_cs *ring;
1870
1871 /** Breadcrumb of last rendering to the buffer. */
1872 uint32_t last_read_seqno;
1873 uint32_t last_write_seqno;
1874 /** Breadcrumb of last fenced GPU access to the buffer. */
1875 uint32_t last_fenced_seqno;
1876
1877 /** Current tiling stride for the object, if it's tiled. */
1878 uint32_t stride;
1879
1880 /** References from framebuffers, locks out tiling changes. */
1881 unsigned long framebuffer_references;
1882
1883 /** Record of address bit 17 of each page at last unbind. */
1884 unsigned long *bit_17;
1885
1886 /** User space pin count and filp owning the pin */
1887 unsigned long user_pin_count;
1888 struct drm_file *pin_filp;
1889
1890 /** for phy allocated objects */
1891 struct drm_dma_handle *phys_handle;
1892
1893 union {
1894 struct i915_gem_userptr {
1895 uintptr_t ptr;
1896 unsigned read_only :1;
1897 unsigned workers :4;
1898 #define I915_GEM_USERPTR_MAX_WORKERS 15
1899
1900 struct i915_mm_struct *mm;
1901 struct i915_mmu_object *mmu_object;
1902 struct work_struct *work;
1903 } userptr;
1904 };
1905 };
1906 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1907
1908 void i915_gem_track_fb(struct drm_i915_gem_object *old,
1909 struct drm_i915_gem_object *new,
1910 unsigned frontbuffer_bits);
1911
1912 /**
1913 * Request queue structure.
1914 *
1915 * The request queue allows us to note sequence numbers that have been emitted
1916 * and may be associated with active buffers to be retired.
1917 *
1918 * By keeping this list, we can avoid having to do questionable
1919 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1920 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1921 */
1922 struct drm_i915_gem_request {
1923 /** On Which ring this request was generated */
1924 struct intel_engine_cs *ring;
1925
1926 /** GEM sequence number associated with this request. */
1927 uint32_t seqno;
1928
1929 /** Position in the ringbuffer of the start of the request */
1930 u32 head;
1931
1932 /** Position in the ringbuffer of the end of the request */
1933 u32 tail;
1934
1935 /** Context related to this request */
1936 struct intel_context *ctx;
1937
1938 /** Batch buffer related to this request if any */
1939 struct drm_i915_gem_object *batch_obj;
1940
1941 /** Time at which this request was emitted, in jiffies. */
1942 unsigned long emitted_jiffies;
1943
1944 /** global list entry for this request */
1945 struct list_head list;
1946
1947 struct drm_i915_file_private *file_priv;
1948 /** file_priv list entry for this request */
1949 struct list_head client_list;
1950 };
1951
1952 struct drm_i915_file_private {
1953 struct drm_i915_private *dev_priv;
1954 struct drm_file *file;
1955
1956 struct {
1957 spinlock_t lock;
1958 struct list_head request_list;
1959 struct delayed_work idle_work;
1960 } mm;
1961 struct idr context_idr;
1962
1963 atomic_t rps_wait_boost;
1964 struct intel_engine_cs *bsd_ring;
1965 };
1966
1967 /*
1968 * A command that requires special handling by the command parser.
1969 */
1970 struct drm_i915_cmd_descriptor {
1971 /*
1972 * Flags describing how the command parser processes the command.
1973 *
1974 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1975 * a length mask if not set
1976 * CMD_DESC_SKIP: The command is allowed but does not follow the
1977 * standard length encoding for the opcode range in
1978 * which it falls
1979 * CMD_DESC_REJECT: The command is never allowed
1980 * CMD_DESC_REGISTER: The command should be checked against the
1981 * register whitelist for the appropriate ring
1982 * CMD_DESC_MASTER: The command is allowed if the submitting process
1983 * is the DRM master
1984 */
1985 u32 flags;
1986 #define CMD_DESC_FIXED (1<<0)
1987 #define CMD_DESC_SKIP (1<<1)
1988 #define CMD_DESC_REJECT (1<<2)
1989 #define CMD_DESC_REGISTER (1<<3)
1990 #define CMD_DESC_BITMASK (1<<4)
1991 #define CMD_DESC_MASTER (1<<5)
1992
1993 /*
1994 * The command's unique identification bits and the bitmask to get them.
1995 * This isn't strictly the opcode field as defined in the spec and may
1996 * also include type, subtype, and/or subop fields.
1997 */
1998 struct {
1999 u32 value;
2000 u32 mask;
2001 } cmd;
2002
2003 /*
2004 * The command's length. The command is either fixed length (i.e. does
2005 * not include a length field) or has a length field mask. The flag
2006 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2007 * a length mask. All command entries in a command table must include
2008 * length information.
2009 */
2010 union {
2011 u32 fixed;
2012 u32 mask;
2013 } length;
2014
2015 /*
2016 * Describes where to find a register address in the command to check
2017 * against the ring's register whitelist. Only valid if flags has the
2018 * CMD_DESC_REGISTER bit set.
2019 */
2020 struct {
2021 u32 offset;
2022 u32 mask;
2023 } reg;
2024
2025 #define MAX_CMD_DESC_BITMASKS 3
2026 /*
2027 * Describes command checks where a particular dword is masked and
2028 * compared against an expected value. If the command does not match
2029 * the expected value, the parser rejects it. Only valid if flags has
2030 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2031 * are valid.
2032 *
2033 * If the check specifies a non-zero condition_mask then the parser
2034 * only performs the check when the bits specified by condition_mask
2035 * are non-zero.
2036 */
2037 struct {
2038 u32 offset;
2039 u32 mask;
2040 u32 expected;
2041 u32 condition_offset;
2042 u32 condition_mask;
2043 } bits[MAX_CMD_DESC_BITMASKS];
2044 };
2045
2046 /*
2047 * A table of commands requiring special handling by the command parser.
2048 *
2049 * Each ring has an array of tables. Each table consists of an array of command
2050 * descriptors, which must be sorted with command opcodes in ascending order.
2051 */
2052 struct drm_i915_cmd_table {
2053 const struct drm_i915_cmd_descriptor *table;
2054 int count;
2055 };
2056
2057 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2058 #define __I915__(p) ({ \
2059 struct drm_i915_private *__p; \
2060 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2061 __p = (struct drm_i915_private *)p; \
2062 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2063 __p = to_i915((struct drm_device *)p); \
2064 else \
2065 BUILD_BUG(); \
2066 __p; \
2067 })
2068 #define INTEL_INFO(p) (&__I915__(p)->info)
2069 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2070
2071 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2072 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2073 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2074 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2075 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2076 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2077 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2078 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2079 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2080 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2081 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2082 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2083 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2084 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2085 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2086 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2087 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2088 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2089 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2090 INTEL_DEVID(dev) == 0x0152 || \
2091 INTEL_DEVID(dev) == 0x015a)
2092 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2093 INTEL_DEVID(dev) == 0x0106 || \
2094 INTEL_DEVID(dev) == 0x010A)
2095 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2096 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2097 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2098 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2099 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2100 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2101 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2102 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2103 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2104 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2105 (INTEL_DEVID(dev) & 0xf) == 0xe))
2106 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2107 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2108 #define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
2109 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2110 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2111 /* ULX machines are also considered ULT. */
2112 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2113 INTEL_DEVID(dev) == 0x0A1E)
2114 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2115
2116 /*
2117 * The genX designation typically refers to the render engine, so render
2118 * capability related checks should use IS_GEN, while display and other checks
2119 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2120 * chips, etc.).
2121 */
2122 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2123 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2124 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2125 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2126 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2127 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2128 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2129
2130 #define RENDER_RING (1<<RCS)
2131 #define BSD_RING (1<<VCS)
2132 #define BLT_RING (1<<BCS)
2133 #define VEBOX_RING (1<<VECS)
2134 #define BSD2_RING (1<<VCS2)
2135 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2136 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2137 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2138 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2139 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2140 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2141 to_i915(dev)->ellc_size)
2142 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2143
2144 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2145 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2146 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2147 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2148
2149 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2150 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2151
2152 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2153 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2154 /*
2155 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2156 * even when in MSI mode. This results in spurious interrupt warnings if the
2157 * legacy irq no. is shared with another device. The kernel then disables that
2158 * interrupt source and so prevents the other device from working properly.
2159 */
2160 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2161 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2162
2163 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2164 * rows, which changed the alignment requirements and fence programming.
2165 */
2166 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2167 IS_I915GM(dev)))
2168 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2169 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2170 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2171 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2172 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2173
2174 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2175 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2176 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2177
2178 #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
2179
2180 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2181 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2182 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2183 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2184 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2185
2186 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2187 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2188 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2189 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2190 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2191 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2192
2193 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2194 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2195 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2196 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2197 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2198 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2199
2200 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2201
2202 /* DPF == dynamic parity feature */
2203 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2204 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2205
2206 #define GT_FREQUENCY_MULTIPLIER 50
2207
2208 #include "i915_trace.h"
2209
2210 extern const struct drm_ioctl_desc i915_ioctls[];
2211 extern int i915_max_ioctl;
2212
2213 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2214 extern int i915_resume(struct drm_device *dev);
2215 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2216 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2217
2218 /* i915_params.c */
2219 struct i915_params {
2220 int modeset;
2221 int panel_ignore_lid;
2222 unsigned int powersave;
2223 int semaphores;
2224 unsigned int lvds_downclock;
2225 int lvds_channel_mode;
2226 int panel_use_ssc;
2227 int vbt_sdvo_panel_type;
2228 int enable_rc6;
2229 int enable_fbc;
2230 int enable_ppgtt;
2231 int enable_execlists;
2232 int enable_psr;
2233 unsigned int preliminary_hw_support;
2234 int disable_power_well;
2235 int enable_ips;
2236 int invert_brightness;
2237 int enable_cmd_parser;
2238 /* leave bools at the end to not create holes */
2239 bool enable_hangcheck;
2240 bool fastboot;
2241 bool prefault_disable;
2242 bool reset;
2243 bool disable_display;
2244 bool disable_vtd_wa;
2245 int use_mmio_flip;
2246 bool mmio_debug;
2247 };
2248 extern struct i915_params i915 __read_mostly;
2249
2250 /* i915_dma.c */
2251 void i915_update_dri1_breadcrumb(struct drm_device *dev);
2252 extern void i915_kernel_lost_context(struct drm_device * dev);
2253 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2254 extern int i915_driver_unload(struct drm_device *);
2255 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2256 extern void i915_driver_lastclose(struct drm_device * dev);
2257 extern void i915_driver_preclose(struct drm_device *dev,
2258 struct drm_file *file);
2259 extern void i915_driver_postclose(struct drm_device *dev,
2260 struct drm_file *file);
2261 extern int i915_driver_device_is_agp(struct drm_device * dev);
2262 #ifdef CONFIG_COMPAT
2263 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2264 unsigned long arg);
2265 #endif
2266 extern int i915_emit_box(struct drm_device *dev,
2267 struct drm_clip_rect *box,
2268 int DR1, int DR4);
2269 extern int intel_gpu_reset(struct drm_device *dev);
2270 extern int i915_reset(struct drm_device *dev);
2271 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2272 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2273 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2274 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2275 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2276 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2277
2278 /* i915_irq.c */
2279 void i915_queue_hangcheck(struct drm_device *dev);
2280 __printf(3, 4)
2281 void i915_handle_error(struct drm_device *dev, bool wedged,
2282 const char *fmt, ...);
2283
2284 void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2285 int new_delay);
2286 extern void intel_irq_init(struct drm_device *dev);
2287 extern void intel_hpd_init(struct drm_device *dev);
2288
2289 extern void intel_uncore_sanitize(struct drm_device *dev);
2290 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2291 bool restore_forcewake);
2292 extern void intel_uncore_init(struct drm_device *dev);
2293 extern void intel_uncore_check_errors(struct drm_device *dev);
2294 extern void intel_uncore_fini(struct drm_device *dev);
2295 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2296
2297 void
2298 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2299 u32 status_mask);
2300
2301 void
2302 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2303 u32 status_mask);
2304
2305 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2306 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2307
2308 /* i915_gem.c */
2309 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2310 struct drm_file *file_priv);
2311 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2312 struct drm_file *file_priv);
2313 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2314 struct drm_file *file_priv);
2315 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2316 struct drm_file *file_priv);
2317 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file_priv);
2319 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file_priv);
2321 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
2323 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
2325 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2326 struct intel_engine_cs *ring);
2327 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2328 struct drm_file *file,
2329 struct intel_engine_cs *ring,
2330 struct drm_i915_gem_object *obj);
2331 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2332 struct drm_file *file,
2333 struct intel_engine_cs *ring,
2334 struct intel_context *ctx,
2335 struct drm_i915_gem_execbuffer2 *args,
2336 struct list_head *vmas,
2337 struct drm_i915_gem_object *batch_obj,
2338 u64 exec_start, u32 flags);
2339 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2340 struct drm_file *file_priv);
2341 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2342 struct drm_file *file_priv);
2343 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2344 struct drm_file *file_priv);
2345 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file_priv);
2347 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2348 struct drm_file *file_priv);
2349 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2350 struct drm_file *file);
2351 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file);
2353 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file_priv);
2355 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
2357 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file_priv);
2359 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file_priv);
2361 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2362 struct drm_file *file_priv);
2363 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
2365 int i915_gem_init_userptr(struct drm_device *dev);
2366 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2367 struct drm_file *file);
2368 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2369 struct drm_file *file_priv);
2370 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
2372 void i915_gem_load(struct drm_device *dev);
2373 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2374 long target,
2375 unsigned flags);
2376 #define I915_SHRINK_PURGEABLE 0x1
2377 #define I915_SHRINK_UNBOUND 0x2
2378 #define I915_SHRINK_BOUND 0x4
2379 void *i915_gem_object_alloc(struct drm_device *dev);
2380 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2381 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2382 const struct drm_i915_gem_object_ops *ops);
2383 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2384 size_t size);
2385 void i915_init_vm(struct drm_i915_private *dev_priv,
2386 struct i915_address_space *vm);
2387 void i915_gem_free_object(struct drm_gem_object *obj);
2388 void i915_gem_vma_destroy(struct i915_vma *vma);
2389
2390 #define PIN_MAPPABLE 0x1
2391 #define PIN_NONBLOCK 0x2
2392 #define PIN_GLOBAL 0x4
2393 #define PIN_OFFSET_BIAS 0x8
2394 #define PIN_OFFSET_MASK (~4095)
2395 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2396 struct i915_address_space *vm,
2397 uint32_t alignment,
2398 uint64_t flags);
2399 int __must_check i915_vma_unbind(struct i915_vma *vma);
2400 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2401 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2402 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2403 void i915_gem_lastclose(struct drm_device *dev);
2404
2405 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2406 int *needs_clflush);
2407
2408 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2409 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2410 {
2411 struct sg_page_iter sg_iter;
2412
2413 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2414 return sg_page_iter_page(&sg_iter);
2415
2416 return NULL;
2417 }
2418 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2419 {
2420 BUG_ON(obj->pages == NULL);
2421 obj->pages_pin_count++;
2422 }
2423 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2424 {
2425 BUG_ON(obj->pages_pin_count == 0);
2426 obj->pages_pin_count--;
2427 }
2428
2429 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2430 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2431 struct intel_engine_cs *to);
2432 void i915_vma_move_to_active(struct i915_vma *vma,
2433 struct intel_engine_cs *ring);
2434 int i915_gem_dumb_create(struct drm_file *file_priv,
2435 struct drm_device *dev,
2436 struct drm_mode_create_dumb *args);
2437 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2438 uint32_t handle, uint64_t *offset);
2439 /**
2440 * Returns true if seq1 is later than seq2.
2441 */
2442 static inline bool
2443 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2444 {
2445 return (int32_t)(seq1 - seq2) >= 0;
2446 }
2447
2448 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2449 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2450 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2451 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2452
2453 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2454 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2455
2456 struct drm_i915_gem_request *
2457 i915_gem_find_active_request(struct intel_engine_cs *ring);
2458
2459 bool i915_gem_retire_requests(struct drm_device *dev);
2460 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2461 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2462 bool interruptible);
2463 int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2464
2465 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2466 {
2467 return unlikely(atomic_read(&error->reset_counter)
2468 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2469 }
2470
2471 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2472 {
2473 return atomic_read(&error->reset_counter) & I915_WEDGED;
2474 }
2475
2476 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2477 {
2478 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2479 }
2480
2481 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2482 {
2483 return dev_priv->gpu_error.stop_rings == 0 ||
2484 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2485 }
2486
2487 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2488 {
2489 return dev_priv->gpu_error.stop_rings == 0 ||
2490 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2491 }
2492
2493 void i915_gem_reset(struct drm_device *dev);
2494 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2495 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2496 int __must_check i915_gem_init(struct drm_device *dev);
2497 int i915_gem_init_rings(struct drm_device *dev);
2498 int __must_check i915_gem_init_hw(struct drm_device *dev);
2499 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2500 void i915_gem_init_swizzling(struct drm_device *dev);
2501 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2502 int __must_check i915_gpu_idle(struct drm_device *dev);
2503 int __must_check i915_gem_suspend(struct drm_device *dev);
2504 int __i915_add_request(struct intel_engine_cs *ring,
2505 struct drm_file *file,
2506 struct drm_i915_gem_object *batch_obj,
2507 u32 *seqno);
2508 #define i915_add_request(ring, seqno) \
2509 __i915_add_request(ring, NULL, NULL, seqno)
2510 int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2511 uint32_t seqno);
2512 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2513 int __must_check
2514 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2515 bool write);
2516 int __must_check
2517 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2518 int __must_check
2519 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2520 u32 alignment,
2521 struct intel_engine_cs *pipelined);
2522 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2523 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2524 int align);
2525 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2526 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2527
2528 uint32_t
2529 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2530 uint32_t
2531 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2532 int tiling_mode, bool fenced);
2533
2534 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2535 enum i915_cache_level cache_level);
2536
2537 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2538 struct dma_buf *dma_buf);
2539
2540 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2541 struct drm_gem_object *gem_obj, int flags);
2542
2543 void i915_gem_restore_fences(struct drm_device *dev);
2544
2545 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2546 struct i915_address_space *vm);
2547 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2548 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2549 struct i915_address_space *vm);
2550 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2551 struct i915_address_space *vm);
2552 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2553 struct i915_address_space *vm);
2554 struct i915_vma *
2555 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2556 struct i915_address_space *vm);
2557
2558 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2559 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2560 struct i915_vma *vma;
2561 list_for_each_entry(vma, &obj->vma_list, vma_link)
2562 if (vma->pin_count > 0)
2563 return true;
2564 return false;
2565 }
2566
2567 /* Some GGTT VM helpers */
2568 #define i915_obj_to_ggtt(obj) \
2569 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2570 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2571 {
2572 struct i915_address_space *ggtt =
2573 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2574 return vm == ggtt;
2575 }
2576
2577 static inline struct i915_hw_ppgtt *
2578 i915_vm_to_ppgtt(struct i915_address_space *vm)
2579 {
2580 WARN_ON(i915_is_ggtt(vm));
2581
2582 return container_of(vm, struct i915_hw_ppgtt, base);
2583 }
2584
2585
2586 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2587 {
2588 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2589 }
2590
2591 static inline unsigned long
2592 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2593 {
2594 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2595 }
2596
2597 static inline unsigned long
2598 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2599 {
2600 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2601 }
2602
2603 static inline int __must_check
2604 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2605 uint32_t alignment,
2606 unsigned flags)
2607 {
2608 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2609 alignment, flags | PIN_GLOBAL);
2610 }
2611
2612 static inline int
2613 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2614 {
2615 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2616 }
2617
2618 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2619
2620 /* i915_gem_context.c */
2621 int __must_check i915_gem_context_init(struct drm_device *dev);
2622 void i915_gem_context_fini(struct drm_device *dev);
2623 void i915_gem_context_reset(struct drm_device *dev);
2624 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2625 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2626 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2627 int i915_switch_context(struct intel_engine_cs *ring,
2628 struct intel_context *to);
2629 struct intel_context *
2630 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2631 void i915_gem_context_free(struct kref *ctx_ref);
2632 struct drm_i915_gem_object *
2633 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2634 static inline void i915_gem_context_reference(struct intel_context *ctx)
2635 {
2636 kref_get(&ctx->ref);
2637 }
2638
2639 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2640 {
2641 kref_put(&ctx->ref, i915_gem_context_free);
2642 }
2643
2644 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2645 {
2646 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2647 }
2648
2649 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2650 struct drm_file *file);
2651 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2652 struct drm_file *file);
2653
2654 /* i915_gem_evict.c */
2655 int __must_check i915_gem_evict_something(struct drm_device *dev,
2656 struct i915_address_space *vm,
2657 int min_size,
2658 unsigned alignment,
2659 unsigned cache_level,
2660 unsigned long start,
2661 unsigned long end,
2662 unsigned flags);
2663 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2664 int i915_gem_evict_everything(struct drm_device *dev);
2665
2666 /* belongs in i915_gem_gtt.h */
2667 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2668 {
2669 if (INTEL_INFO(dev)->gen < 6)
2670 intel_gtt_chipset_flush();
2671 }
2672
2673 /* i915_gem_stolen.c */
2674 int i915_gem_init_stolen(struct drm_device *dev);
2675 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2676 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2677 void i915_gem_cleanup_stolen(struct drm_device *dev);
2678 struct drm_i915_gem_object *
2679 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2680 struct drm_i915_gem_object *
2681 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2682 u32 stolen_offset,
2683 u32 gtt_offset,
2684 u32 size);
2685
2686 /* i915_gem_tiling.c */
2687 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2688 {
2689 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2690
2691 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2692 obj->tiling_mode != I915_TILING_NONE;
2693 }
2694
2695 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2696 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2697 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2698
2699 /* i915_gem_debug.c */
2700 #if WATCH_LISTS
2701 int i915_verify_lists(struct drm_device *dev);
2702 #else
2703 #define i915_verify_lists(dev) 0
2704 #endif
2705
2706 /* i915_debugfs.c */
2707 int i915_debugfs_init(struct drm_minor *minor);
2708 void i915_debugfs_cleanup(struct drm_minor *minor);
2709 #ifdef CONFIG_DEBUG_FS
2710 void intel_display_crc_init(struct drm_device *dev);
2711 #else
2712 static inline void intel_display_crc_init(struct drm_device *dev) {}
2713 #endif
2714
2715 /* i915_gpu_error.c */
2716 __printf(2, 3)
2717 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2718 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2719 const struct i915_error_state_file_priv *error);
2720 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2721 struct drm_i915_private *i915,
2722 size_t count, loff_t pos);
2723 static inline void i915_error_state_buf_release(
2724 struct drm_i915_error_state_buf *eb)
2725 {
2726 kfree(eb->buf);
2727 }
2728 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2729 const char *error_msg);
2730 void i915_error_state_get(struct drm_device *dev,
2731 struct i915_error_state_file_priv *error_priv);
2732 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2733 void i915_destroy_error_state(struct drm_device *dev);
2734
2735 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2736 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2737
2738 /* i915_cmd_parser.c */
2739 int i915_cmd_parser_get_version(void);
2740 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2741 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2742 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2743 int i915_parse_cmds(struct intel_engine_cs *ring,
2744 struct drm_i915_gem_object *batch_obj,
2745 u32 batch_start_offset,
2746 bool is_master);
2747
2748 /* i915_suspend.c */
2749 extern int i915_save_state(struct drm_device *dev);
2750 extern int i915_restore_state(struct drm_device *dev);
2751
2752 /* i915_ums.c */
2753 void i915_save_display_reg(struct drm_device *dev);
2754 void i915_restore_display_reg(struct drm_device *dev);
2755
2756 /* i915_sysfs.c */
2757 void i915_setup_sysfs(struct drm_device *dev_priv);
2758 void i915_teardown_sysfs(struct drm_device *dev_priv);
2759
2760 /* intel_i2c.c */
2761 extern int intel_setup_gmbus(struct drm_device *dev);
2762 extern void intel_teardown_gmbus(struct drm_device *dev);
2763 static inline bool intel_gmbus_is_port_valid(unsigned port)
2764 {
2765 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2766 }
2767
2768 extern struct i2c_adapter *intel_gmbus_get_adapter(
2769 struct drm_i915_private *dev_priv, unsigned port);
2770 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2771 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2772 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2773 {
2774 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2775 }
2776 extern void intel_i2c_reset(struct drm_device *dev);
2777
2778 /* intel_opregion.c */
2779 struct intel_encoder;
2780 #ifdef CONFIG_ACPI
2781 extern int intel_opregion_setup(struct drm_device *dev);
2782 extern void intel_opregion_init(struct drm_device *dev);
2783 extern void intel_opregion_fini(struct drm_device *dev);
2784 extern void intel_opregion_asle_intr(struct drm_device *dev);
2785 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2786 bool enable);
2787 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2788 pci_power_t state);
2789 #else
2790 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2791 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2792 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2793 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2794 static inline int
2795 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2796 {
2797 return 0;
2798 }
2799 static inline int
2800 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2801 {
2802 return 0;
2803 }
2804 #endif
2805
2806 /* intel_acpi.c */
2807 #ifdef CONFIG_ACPI
2808 extern void intel_register_dsm_handler(void);
2809 extern void intel_unregister_dsm_handler(void);
2810 #else
2811 static inline void intel_register_dsm_handler(void) { return; }
2812 static inline void intel_unregister_dsm_handler(void) { return; }
2813 #endif /* CONFIG_ACPI */
2814
2815 /* modesetting */
2816 extern void intel_modeset_init_hw(struct drm_device *dev);
2817 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2818 extern void intel_modeset_init(struct drm_device *dev);
2819 extern void intel_modeset_gem_init(struct drm_device *dev);
2820 extern void intel_modeset_cleanup(struct drm_device *dev);
2821 extern void intel_connector_unregister(struct intel_connector *);
2822 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2823 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2824 bool force_restore);
2825 extern void i915_redisable_vga(struct drm_device *dev);
2826 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2827 extern bool intel_fbc_enabled(struct drm_device *dev);
2828 extern void gen8_fbc_sw_flush(struct drm_device *dev, u32 value);
2829 extern void intel_disable_fbc(struct drm_device *dev);
2830 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2831 extern void intel_init_pch_refclk(struct drm_device *dev);
2832 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2833 extern void bdw_software_turbo(struct drm_device *dev);
2834 extern void gen8_flip_interrupt(struct drm_device *dev);
2835 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2836 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2837 bool enable);
2838 extern void intel_detect_pch(struct drm_device *dev);
2839 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2840 extern int intel_enable_rc6(const struct drm_device *dev);
2841
2842 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2843 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file);
2845 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file);
2847
2848 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2849
2850 /* overlay */
2851 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2852 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2853 struct intel_overlay_error_state *error);
2854
2855 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2856 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2857 struct drm_device *dev,
2858 struct intel_display_error_state *error);
2859
2860 /* On SNB platform, before reading ring registers forcewake bit
2861 * must be set to prevent GT core from power down and stale values being
2862 * returned.
2863 */
2864 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2865 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2866 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2867
2868 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2869 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2870
2871 /* intel_sideband.c */
2872 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2873 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2874 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2875 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2876 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2877 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2878 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2879 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2880 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2881 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2882 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2883 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2884 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2885 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2886 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2887 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2888 enum intel_sbi_destination destination);
2889 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2890 enum intel_sbi_destination destination);
2891 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2892 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2893
2894 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2895 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2896
2897 #define FORCEWAKE_RENDER (1 << 0)
2898 #define FORCEWAKE_MEDIA (1 << 1)
2899 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2900
2901
2902 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2903 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2904
2905 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2906 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2907 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2908 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2909
2910 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2911 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2912 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2913 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2914
2915 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
2916 * will be implemented using 2 32-bit writes in an arbitrary order with
2917 * an arbitrary delay between them. This can cause the hardware to
2918 * act upon the intermediate value, possibly leading to corruption and
2919 * machine death. You have been warned.
2920 */
2921 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2922 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2923
2924 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2925 u32 upper = I915_READ(upper_reg); \
2926 u32 lower = I915_READ(lower_reg); \
2927 u32 tmp = I915_READ(upper_reg); \
2928 if (upper != tmp) { \
2929 upper = tmp; \
2930 lower = I915_READ(lower_reg); \
2931 WARN_ON(I915_READ(upper_reg) != upper); \
2932 } \
2933 (u64)upper << 32 | lower; })
2934
2935 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2936 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2937
2938 /* "Broadcast RGB" property */
2939 #define INTEL_BROADCAST_RGB_AUTO 0
2940 #define INTEL_BROADCAST_RGB_FULL 1
2941 #define INTEL_BROADCAST_RGB_LIMITED 2
2942
2943 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2944 {
2945 if (IS_VALLEYVIEW(dev))
2946 return VLV_VGACNTRL;
2947 else if (INTEL_INFO(dev)->gen >= 5)
2948 return CPU_VGACNTRL;
2949 else
2950 return VGACNTRL;
2951 }
2952
2953 static inline void __user *to_user_ptr(u64 address)
2954 {
2955 return (void __user *)(uintptr_t)address;
2956 }
2957
2958 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2959 {
2960 unsigned long j = msecs_to_jiffies(m);
2961
2962 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2963 }
2964
2965 static inline unsigned long
2966 timespec_to_jiffies_timeout(const struct timespec *value)
2967 {
2968 unsigned long j = timespec_to_jiffies(value);
2969
2970 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2971 }
2972
2973 /*
2974 * If you need to wait X milliseconds between events A and B, but event B
2975 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2976 * when event A happened, then just before event B you call this function and
2977 * pass the timestamp as the first argument, and X as the second argument.
2978 */
2979 static inline void
2980 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2981 {
2982 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2983
2984 /*
2985 * Don't re-read the value of "jiffies" every time since it may change
2986 * behind our back and break the math.
2987 */
2988 tmp_jiffies = jiffies;
2989 target_jiffies = timestamp_jiffies +
2990 msecs_to_jiffies_timeout(to_wait_ms);
2991
2992 if (time_after(target_jiffies, tmp_jiffies)) {
2993 remaining_jiffies = target_jiffies - tmp_jiffies;
2994 while (remaining_jiffies)
2995 remaining_jiffies =
2996 schedule_timeout_uninterruptible(remaining_jiffies);
2997 }
2998 }
2999
3000 #endif
This page took 0.113908 seconds and 6 git commands to generate.