drm/i915: Add IS_BDW_GT3 macro.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
46 #include <linux/backlight.h>
47 #include <linux/hashtable.h>
48 #include <linux/intel-iommu.h>
49 #include <linux/kref.h>
50 #include <linux/pm_qos.h>
51
52 /* General customization:
53 */
54
55 #define DRIVER_NAME "i915"
56 #define DRIVER_DESC "Intel Graphics"
57 #define DRIVER_DATE "20140919"
58
59 enum pipe {
60 INVALID_PIPE = -1,
61 PIPE_A = 0,
62 PIPE_B,
63 PIPE_C,
64 _PIPE_EDP,
65 I915_MAX_PIPES = _PIPE_EDP
66 };
67 #define pipe_name(p) ((p) + 'A')
68
69 enum transcoder {
70 TRANSCODER_A = 0,
71 TRANSCODER_B,
72 TRANSCODER_C,
73 TRANSCODER_EDP,
74 I915_MAX_TRANSCODERS
75 };
76 #define transcoder_name(t) ((t) + 'A')
77
78 enum plane {
79 PLANE_A = 0,
80 PLANE_B,
81 PLANE_C,
82 };
83 #define plane_name(p) ((p) + 'A')
84
85 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
86
87 enum port {
88 PORT_A = 0,
89 PORT_B,
90 PORT_C,
91 PORT_D,
92 PORT_E,
93 I915_MAX_PORTS
94 };
95 #define port_name(p) ((p) + 'A')
96
97 #define I915_NUM_PHYS_VLV 2
98
99 enum dpio_channel {
100 DPIO_CH0,
101 DPIO_CH1
102 };
103
104 enum dpio_phy {
105 DPIO_PHY0,
106 DPIO_PHY1
107 };
108
109 enum intel_display_power_domain {
110 POWER_DOMAIN_PIPE_A,
111 POWER_DOMAIN_PIPE_B,
112 POWER_DOMAIN_PIPE_C,
113 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
116 POWER_DOMAIN_TRANSCODER_A,
117 POWER_DOMAIN_TRANSCODER_B,
118 POWER_DOMAIN_TRANSCODER_C,
119 POWER_DOMAIN_TRANSCODER_EDP,
120 POWER_DOMAIN_PORT_DDI_A_2_LANES,
121 POWER_DOMAIN_PORT_DDI_A_4_LANES,
122 POWER_DOMAIN_PORT_DDI_B_2_LANES,
123 POWER_DOMAIN_PORT_DDI_B_4_LANES,
124 POWER_DOMAIN_PORT_DDI_C_2_LANES,
125 POWER_DOMAIN_PORT_DDI_C_4_LANES,
126 POWER_DOMAIN_PORT_DDI_D_2_LANES,
127 POWER_DOMAIN_PORT_DDI_D_4_LANES,
128 POWER_DOMAIN_PORT_DSI,
129 POWER_DOMAIN_PORT_CRT,
130 POWER_DOMAIN_PORT_OTHER,
131 POWER_DOMAIN_VGA,
132 POWER_DOMAIN_AUDIO,
133 POWER_DOMAIN_PLLS,
134 POWER_DOMAIN_INIT,
135
136 POWER_DOMAIN_NUM,
137 };
138
139 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
140 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
141 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
142 #define POWER_DOMAIN_TRANSCODER(tran) \
143 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
144 (tran) + POWER_DOMAIN_TRANSCODER_A)
145
146 enum hpd_pin {
147 HPD_NONE = 0,
148 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
149 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
150 HPD_CRT,
151 HPD_SDVO_B,
152 HPD_SDVO_C,
153 HPD_PORT_B,
154 HPD_PORT_C,
155 HPD_PORT_D,
156 HPD_NUM_PINS
157 };
158
159 #define I915_GEM_GPU_DOMAINS \
160 (I915_GEM_DOMAIN_RENDER | \
161 I915_GEM_DOMAIN_SAMPLER | \
162 I915_GEM_DOMAIN_COMMAND | \
163 I915_GEM_DOMAIN_INSTRUCTION | \
164 I915_GEM_DOMAIN_VERTEX)
165
166 #define for_each_pipe(__dev_priv, __p) \
167 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
168 #define for_each_plane(pipe, p) \
169 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
170 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
171
172 #define for_each_crtc(dev, crtc) \
173 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
174
175 #define for_each_intel_crtc(dev, intel_crtc) \
176 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
177
178 #define for_each_intel_encoder(dev, intel_encoder) \
179 list_for_each_entry(intel_encoder, \
180 &(dev)->mode_config.encoder_list, \
181 base.head)
182
183 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
184 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
185 if ((intel_encoder)->base.crtc == (__crtc))
186
187 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
188 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
189 if ((intel_connector)->base.encoder == (__encoder))
190
191 #define for_each_power_domain(domain, mask) \
192 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
193 if ((1 << (domain)) & (mask))
194
195 struct drm_i915_private;
196 struct i915_mm_struct;
197 struct i915_mmu_object;
198
199 enum intel_dpll_id {
200 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
201 /* real shared dpll ids must be >= 0 */
202 DPLL_ID_PCH_PLL_A = 0,
203 DPLL_ID_PCH_PLL_B = 1,
204 DPLL_ID_WRPLL1 = 0,
205 DPLL_ID_WRPLL2 = 1,
206 };
207 #define I915_NUM_PLLS 2
208
209 struct intel_dpll_hw_state {
210 /* i9xx, pch plls */
211 uint32_t dpll;
212 uint32_t dpll_md;
213 uint32_t fp0;
214 uint32_t fp1;
215
216 /* hsw, bdw */
217 uint32_t wrpll;
218 };
219
220 struct intel_shared_dpll {
221 int refcount; /* count of number of CRTCs sharing this PLL */
222 int active; /* count of number of active CRTCs (i.e. DPMS on) */
223 bool on; /* is the PLL actually active? Disabled during modeset */
224 const char *name;
225 /* should match the index in the dev_priv->shared_dplls array */
226 enum intel_dpll_id id;
227 struct intel_dpll_hw_state hw_state;
228 /* The mode_set hook is optional and should be used together with the
229 * intel_prepare_shared_dpll function. */
230 void (*mode_set)(struct drm_i915_private *dev_priv,
231 struct intel_shared_dpll *pll);
232 void (*enable)(struct drm_i915_private *dev_priv,
233 struct intel_shared_dpll *pll);
234 void (*disable)(struct drm_i915_private *dev_priv,
235 struct intel_shared_dpll *pll);
236 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
237 struct intel_shared_dpll *pll,
238 struct intel_dpll_hw_state *hw_state);
239 };
240
241 /* Used by dp and fdi links */
242 struct intel_link_m_n {
243 uint32_t tu;
244 uint32_t gmch_m;
245 uint32_t gmch_n;
246 uint32_t link_m;
247 uint32_t link_n;
248 };
249
250 void intel_link_compute_m_n(int bpp, int nlanes,
251 int pixel_clock, int link_clock,
252 struct intel_link_m_n *m_n);
253
254 /* Interface history:
255 *
256 * 1.1: Original.
257 * 1.2: Add Power Management
258 * 1.3: Add vblank support
259 * 1.4: Fix cmdbuffer path, add heap destroy
260 * 1.5: Add vblank pipe configuration
261 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
262 * - Support vertical blank on secondary display pipe
263 */
264 #define DRIVER_MAJOR 1
265 #define DRIVER_MINOR 6
266 #define DRIVER_PATCHLEVEL 0
267
268 #define WATCH_LISTS 0
269 #define WATCH_GTT 0
270
271 struct opregion_header;
272 struct opregion_acpi;
273 struct opregion_swsci;
274 struct opregion_asle;
275
276 struct intel_opregion {
277 struct opregion_header __iomem *header;
278 struct opregion_acpi __iomem *acpi;
279 struct opregion_swsci __iomem *swsci;
280 u32 swsci_gbda_sub_functions;
281 u32 swsci_sbcb_sub_functions;
282 struct opregion_asle __iomem *asle;
283 void __iomem *vbt;
284 u32 __iomem *lid_state;
285 struct work_struct asle_work;
286 };
287 #define OPREGION_SIZE (8*1024)
288
289 struct intel_overlay;
290 struct intel_overlay_error_state;
291
292 struct drm_local_map;
293
294 struct drm_i915_master_private {
295 struct drm_local_map *sarea;
296 struct _drm_i915_sarea *sarea_priv;
297 };
298 #define I915_FENCE_REG_NONE -1
299 #define I915_MAX_NUM_FENCES 32
300 /* 32 fences + sign bit for FENCE_REG_NONE */
301 #define I915_MAX_NUM_FENCE_BITS 6
302
303 struct drm_i915_fence_reg {
304 struct list_head lru_list;
305 struct drm_i915_gem_object *obj;
306 int pin_count;
307 };
308
309 struct sdvo_device_mapping {
310 u8 initialized;
311 u8 dvo_port;
312 u8 slave_addr;
313 u8 dvo_wiring;
314 u8 i2c_pin;
315 u8 ddc_pin;
316 };
317
318 struct intel_display_error_state;
319
320 struct drm_i915_error_state {
321 struct kref ref;
322 struct timeval time;
323
324 char error_msg[128];
325 u32 reset_count;
326 u32 suspend_count;
327
328 /* Generic register state */
329 u32 eir;
330 u32 pgtbl_er;
331 u32 ier;
332 u32 gtier[4];
333 u32 ccid;
334 u32 derrmr;
335 u32 forcewake;
336 u32 error; /* gen6+ */
337 u32 err_int; /* gen7 */
338 u32 done_reg;
339 u32 gac_eco;
340 u32 gam_ecochk;
341 u32 gab_ctl;
342 u32 gfx_mode;
343 u32 extra_instdone[I915_NUM_INSTDONE_REG];
344 u64 fence[I915_MAX_NUM_FENCES];
345 struct intel_overlay_error_state *overlay;
346 struct intel_display_error_state *display;
347 struct drm_i915_error_object *semaphore_obj;
348
349 struct drm_i915_error_ring {
350 bool valid;
351 /* Software tracked state */
352 bool waiting;
353 int hangcheck_score;
354 enum intel_ring_hangcheck_action hangcheck_action;
355 int num_requests;
356
357 /* our own tracking of ring head and tail */
358 u32 cpu_ring_head;
359 u32 cpu_ring_tail;
360
361 u32 semaphore_seqno[I915_NUM_RINGS - 1];
362
363 /* Register state */
364 u32 tail;
365 u32 head;
366 u32 ctl;
367 u32 hws;
368 u32 ipeir;
369 u32 ipehr;
370 u32 instdone;
371 u32 bbstate;
372 u32 instpm;
373 u32 instps;
374 u32 seqno;
375 u64 bbaddr;
376 u64 acthd;
377 u32 fault_reg;
378 u64 faddr;
379 u32 rc_psmi; /* sleep state */
380 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
381
382 struct drm_i915_error_object {
383 int page_count;
384 u32 gtt_offset;
385 u32 *pages[0];
386 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
387
388 struct drm_i915_error_request {
389 long jiffies;
390 u32 seqno;
391 u32 tail;
392 } *requests;
393
394 struct {
395 u32 gfx_mode;
396 union {
397 u64 pdp[4];
398 u32 pp_dir_base;
399 };
400 } vm_info;
401
402 pid_t pid;
403 char comm[TASK_COMM_LEN];
404 } ring[I915_NUM_RINGS];
405
406 struct drm_i915_error_buffer {
407 u32 size;
408 u32 name;
409 u32 rseqno, wseqno;
410 u32 gtt_offset;
411 u32 read_domains;
412 u32 write_domain;
413 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
414 s32 pinned:2;
415 u32 tiling:2;
416 u32 dirty:1;
417 u32 purgeable:1;
418 u32 userptr:1;
419 s32 ring:4;
420 u32 cache_level:3;
421 } **active_bo, **pinned_bo;
422
423 u32 *active_bo_count, *pinned_bo_count;
424 u32 vm_count;
425 };
426
427 struct intel_connector;
428 struct intel_crtc_config;
429 struct intel_plane_config;
430 struct intel_crtc;
431 struct intel_limit;
432 struct dpll;
433
434 struct drm_i915_display_funcs {
435 bool (*fbc_enabled)(struct drm_device *dev);
436 void (*enable_fbc)(struct drm_crtc *crtc);
437 void (*disable_fbc)(struct drm_device *dev);
438 int (*get_display_clock_speed)(struct drm_device *dev);
439 int (*get_fifo_size)(struct drm_device *dev, int plane);
440 /**
441 * find_dpll() - Find the best values for the PLL
442 * @limit: limits for the PLL
443 * @crtc: current CRTC
444 * @target: target frequency in kHz
445 * @refclk: reference clock frequency in kHz
446 * @match_clock: if provided, @best_clock P divider must
447 * match the P divider from @match_clock
448 * used for LVDS downclocking
449 * @best_clock: best PLL values found
450 *
451 * Returns true on success, false on failure.
452 */
453 bool (*find_dpll)(const struct intel_limit *limit,
454 struct drm_crtc *crtc,
455 int target, int refclk,
456 struct dpll *match_clock,
457 struct dpll *best_clock);
458 void (*update_wm)(struct drm_crtc *crtc);
459 void (*update_sprite_wm)(struct drm_plane *plane,
460 struct drm_crtc *crtc,
461 uint32_t sprite_width, uint32_t sprite_height,
462 int pixel_size, bool enable, bool scaled);
463 void (*modeset_global_resources)(struct drm_device *dev);
464 /* Returns the active state of the crtc, and if the crtc is active,
465 * fills out the pipe-config with the hw state. */
466 bool (*get_pipe_config)(struct intel_crtc *,
467 struct intel_crtc_config *);
468 void (*get_plane_config)(struct intel_crtc *,
469 struct intel_plane_config *);
470 int (*crtc_mode_set)(struct drm_crtc *crtc,
471 int x, int y,
472 struct drm_framebuffer *old_fb);
473 void (*crtc_enable)(struct drm_crtc *crtc);
474 void (*crtc_disable)(struct drm_crtc *crtc);
475 void (*off)(struct drm_crtc *crtc);
476 void (*write_eld)(struct drm_connector *connector,
477 struct drm_crtc *crtc,
478 struct drm_display_mode *mode);
479 void (*fdi_link_train)(struct drm_crtc *crtc);
480 void (*init_clock_gating)(struct drm_device *dev);
481 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
482 struct drm_framebuffer *fb,
483 struct drm_i915_gem_object *obj,
484 struct intel_engine_cs *ring,
485 uint32_t flags);
486 void (*update_primary_plane)(struct drm_crtc *crtc,
487 struct drm_framebuffer *fb,
488 int x, int y);
489 void (*hpd_irq_setup)(struct drm_device *dev);
490 /* clock updates for mode set */
491 /* cursor updates */
492 /* render clock increase/decrease */
493 /* display clock increase/decrease */
494 /* pll clock increase/decrease */
495
496 int (*setup_backlight)(struct intel_connector *connector);
497 uint32_t (*get_backlight)(struct intel_connector *connector);
498 void (*set_backlight)(struct intel_connector *connector,
499 uint32_t level);
500 void (*disable_backlight)(struct intel_connector *connector);
501 void (*enable_backlight)(struct intel_connector *connector);
502 };
503
504 struct intel_uncore_funcs {
505 void (*force_wake_get)(struct drm_i915_private *dev_priv,
506 int fw_engine);
507 void (*force_wake_put)(struct drm_i915_private *dev_priv,
508 int fw_engine);
509
510 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
511 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
512 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
513 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
514
515 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
516 uint8_t val, bool trace);
517 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
518 uint16_t val, bool trace);
519 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
520 uint32_t val, bool trace);
521 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
522 uint64_t val, bool trace);
523 };
524
525 struct intel_uncore {
526 spinlock_t lock; /** lock is also taken in irq contexts. */
527
528 struct intel_uncore_funcs funcs;
529
530 unsigned fifo_count;
531 unsigned forcewake_count;
532
533 unsigned fw_rendercount;
534 unsigned fw_mediacount;
535
536 struct timer_list force_wake_timer;
537 };
538
539 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
540 func(is_mobile) sep \
541 func(is_i85x) sep \
542 func(is_i915g) sep \
543 func(is_i945gm) sep \
544 func(is_g33) sep \
545 func(need_gfx_hws) sep \
546 func(is_g4x) sep \
547 func(is_pineview) sep \
548 func(is_broadwater) sep \
549 func(is_crestline) sep \
550 func(is_ivybridge) sep \
551 func(is_valleyview) sep \
552 func(is_haswell) sep \
553 func(is_preliminary) sep \
554 func(has_fbc) sep \
555 func(has_pipe_cxsr) sep \
556 func(has_hotplug) sep \
557 func(cursor_needs_physical) sep \
558 func(has_overlay) sep \
559 func(overlay_needs_physical) sep \
560 func(supports_tv) sep \
561 func(has_llc) sep \
562 func(has_ddi) sep \
563 func(has_fpga_dbg)
564
565 #define DEFINE_FLAG(name) u8 name:1
566 #define SEP_SEMICOLON ;
567
568 struct intel_device_info {
569 u32 display_mmio_offset;
570 u16 device_id;
571 u8 num_pipes:3;
572 u8 num_sprites[I915_MAX_PIPES];
573 u8 gen;
574 u8 ring_mask; /* Rings supported by the HW */
575 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
576 /* Register offsets for the various display pipes and transcoders */
577 int pipe_offsets[I915_MAX_TRANSCODERS];
578 int trans_offsets[I915_MAX_TRANSCODERS];
579 int palette_offsets[I915_MAX_PIPES];
580 int cursor_offsets[I915_MAX_PIPES];
581 };
582
583 #undef DEFINE_FLAG
584 #undef SEP_SEMICOLON
585
586 enum i915_cache_level {
587 I915_CACHE_NONE = 0,
588 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
589 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
590 caches, eg sampler/render caches, and the
591 large Last-Level-Cache. LLC is coherent with
592 the CPU, but L3 is only visible to the GPU. */
593 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
594 };
595
596 struct i915_ctx_hang_stats {
597 /* This context had batch pending when hang was declared */
598 unsigned batch_pending;
599
600 /* This context had batch active when hang was declared */
601 unsigned batch_active;
602
603 /* Time when this context was last blamed for a GPU reset */
604 unsigned long guilty_ts;
605
606 /* This context is banned to submit more work */
607 bool banned;
608 };
609
610 /* This must match up with the value previously used for execbuf2.rsvd1. */
611 #define DEFAULT_CONTEXT_HANDLE 0
612 /**
613 * struct intel_context - as the name implies, represents a context.
614 * @ref: reference count.
615 * @user_handle: userspace tracking identity for this context.
616 * @remap_slice: l3 row remapping information.
617 * @file_priv: filp associated with this context (NULL for global default
618 * context).
619 * @hang_stats: information about the role of this context in possible GPU
620 * hangs.
621 * @vm: virtual memory space used by this context.
622 * @legacy_hw_ctx: render context backing object and whether it is correctly
623 * initialized (legacy ring submission mechanism only).
624 * @link: link in the global list of contexts.
625 *
626 * Contexts are memory images used by the hardware to store copies of their
627 * internal state.
628 */
629 struct intel_context {
630 struct kref ref;
631 int user_handle;
632 uint8_t remap_slice;
633 struct drm_i915_file_private *file_priv;
634 struct i915_ctx_hang_stats hang_stats;
635 struct i915_hw_ppgtt *ppgtt;
636
637 /* Legacy ring buffer submission */
638 struct {
639 struct drm_i915_gem_object *rcs_state;
640 bool initialized;
641 } legacy_hw_ctx;
642
643 /* Execlists */
644 bool rcs_initialized;
645 struct {
646 struct drm_i915_gem_object *state;
647 struct intel_ringbuffer *ringbuf;
648 } engine[I915_NUM_RINGS];
649
650 struct list_head link;
651 };
652
653 struct i915_fbc {
654 unsigned long size;
655 unsigned threshold;
656 unsigned int fb_id;
657 enum plane plane;
658 int y;
659
660 struct drm_mm_node compressed_fb;
661 struct drm_mm_node *compressed_llb;
662
663 bool false_color;
664
665 /* Tracks whether the HW is actually enabled, not whether the feature is
666 * possible. */
667 bool enabled;
668
669 /* On gen8 some rings cannont perform fbc clean operation so for now
670 * we are doing this on SW with mmio.
671 * This variable works in the opposite information direction
672 * of ring->fbc_dirty telling software on frontbuffer tracking
673 * to perform the cache clean on sw side.
674 */
675 bool need_sw_cache_clean;
676
677 struct intel_fbc_work {
678 struct delayed_work work;
679 struct drm_crtc *crtc;
680 struct drm_framebuffer *fb;
681 } *fbc_work;
682
683 enum no_fbc_reason {
684 FBC_OK, /* FBC is enabled */
685 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
686 FBC_NO_OUTPUT, /* no outputs enabled to compress */
687 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
688 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
689 FBC_MODE_TOO_LARGE, /* mode too large for compression */
690 FBC_BAD_PLANE, /* fbc not supported on plane */
691 FBC_NOT_TILED, /* buffer not tiled */
692 FBC_MULTIPLE_PIPES, /* more than one pipe active */
693 FBC_MODULE_PARAM,
694 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
695 } no_fbc_reason;
696 };
697
698 struct i915_drrs {
699 struct intel_connector *connector;
700 };
701
702 struct intel_dp;
703 struct i915_psr {
704 struct mutex lock;
705 bool sink_support;
706 bool source_ok;
707 struct intel_dp *enabled;
708 bool active;
709 struct delayed_work work;
710 unsigned busy_frontbuffer_bits;
711 };
712
713 enum intel_pch {
714 PCH_NONE = 0, /* No PCH present */
715 PCH_IBX, /* Ibexpeak PCH */
716 PCH_CPT, /* Cougarpoint PCH */
717 PCH_LPT, /* Lynxpoint PCH */
718 PCH_NOP,
719 };
720
721 enum intel_sbi_destination {
722 SBI_ICLK,
723 SBI_MPHY,
724 };
725
726 #define QUIRK_PIPEA_FORCE (1<<0)
727 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
728 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
729 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
730 #define QUIRK_PIPEB_FORCE (1<<4)
731
732 struct intel_fbdev;
733 struct intel_fbc_work;
734
735 struct intel_gmbus {
736 struct i2c_adapter adapter;
737 u32 force_bit;
738 u32 reg0;
739 u32 gpio_reg;
740 struct i2c_algo_bit_data bit_algo;
741 struct drm_i915_private *dev_priv;
742 };
743
744 struct i915_suspend_saved_registers {
745 u8 saveLBB;
746 u32 saveDSPACNTR;
747 u32 saveDSPBCNTR;
748 u32 saveDSPARB;
749 u32 savePIPEACONF;
750 u32 savePIPEBCONF;
751 u32 savePIPEASRC;
752 u32 savePIPEBSRC;
753 u32 saveFPA0;
754 u32 saveFPA1;
755 u32 saveDPLL_A;
756 u32 saveDPLL_A_MD;
757 u32 saveHTOTAL_A;
758 u32 saveHBLANK_A;
759 u32 saveHSYNC_A;
760 u32 saveVTOTAL_A;
761 u32 saveVBLANK_A;
762 u32 saveVSYNC_A;
763 u32 saveBCLRPAT_A;
764 u32 saveTRANSACONF;
765 u32 saveTRANS_HTOTAL_A;
766 u32 saveTRANS_HBLANK_A;
767 u32 saveTRANS_HSYNC_A;
768 u32 saveTRANS_VTOTAL_A;
769 u32 saveTRANS_VBLANK_A;
770 u32 saveTRANS_VSYNC_A;
771 u32 savePIPEASTAT;
772 u32 saveDSPASTRIDE;
773 u32 saveDSPASIZE;
774 u32 saveDSPAPOS;
775 u32 saveDSPAADDR;
776 u32 saveDSPASURF;
777 u32 saveDSPATILEOFF;
778 u32 savePFIT_PGM_RATIOS;
779 u32 saveBLC_HIST_CTL;
780 u32 saveBLC_PWM_CTL;
781 u32 saveBLC_PWM_CTL2;
782 u32 saveBLC_HIST_CTL_B;
783 u32 saveBLC_CPU_PWM_CTL;
784 u32 saveBLC_CPU_PWM_CTL2;
785 u32 saveFPB0;
786 u32 saveFPB1;
787 u32 saveDPLL_B;
788 u32 saveDPLL_B_MD;
789 u32 saveHTOTAL_B;
790 u32 saveHBLANK_B;
791 u32 saveHSYNC_B;
792 u32 saveVTOTAL_B;
793 u32 saveVBLANK_B;
794 u32 saveVSYNC_B;
795 u32 saveBCLRPAT_B;
796 u32 saveTRANSBCONF;
797 u32 saveTRANS_HTOTAL_B;
798 u32 saveTRANS_HBLANK_B;
799 u32 saveTRANS_HSYNC_B;
800 u32 saveTRANS_VTOTAL_B;
801 u32 saveTRANS_VBLANK_B;
802 u32 saveTRANS_VSYNC_B;
803 u32 savePIPEBSTAT;
804 u32 saveDSPBSTRIDE;
805 u32 saveDSPBSIZE;
806 u32 saveDSPBPOS;
807 u32 saveDSPBADDR;
808 u32 saveDSPBSURF;
809 u32 saveDSPBTILEOFF;
810 u32 saveVGA0;
811 u32 saveVGA1;
812 u32 saveVGA_PD;
813 u32 saveVGACNTRL;
814 u32 saveADPA;
815 u32 saveLVDS;
816 u32 savePP_ON_DELAYS;
817 u32 savePP_OFF_DELAYS;
818 u32 saveDVOA;
819 u32 saveDVOB;
820 u32 saveDVOC;
821 u32 savePP_ON;
822 u32 savePP_OFF;
823 u32 savePP_CONTROL;
824 u32 savePP_DIVISOR;
825 u32 savePFIT_CONTROL;
826 u32 save_palette_a[256];
827 u32 save_palette_b[256];
828 u32 saveFBC_CONTROL;
829 u32 saveIER;
830 u32 saveIIR;
831 u32 saveIMR;
832 u32 saveDEIER;
833 u32 saveDEIMR;
834 u32 saveGTIER;
835 u32 saveGTIMR;
836 u32 saveFDI_RXA_IMR;
837 u32 saveFDI_RXB_IMR;
838 u32 saveCACHE_MODE_0;
839 u32 saveMI_ARB_STATE;
840 u32 saveSWF0[16];
841 u32 saveSWF1[16];
842 u32 saveSWF2[3];
843 u8 saveMSR;
844 u8 saveSR[8];
845 u8 saveGR[25];
846 u8 saveAR_INDEX;
847 u8 saveAR[21];
848 u8 saveDACMASK;
849 u8 saveCR[37];
850 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
851 u32 saveCURACNTR;
852 u32 saveCURAPOS;
853 u32 saveCURABASE;
854 u32 saveCURBCNTR;
855 u32 saveCURBPOS;
856 u32 saveCURBBASE;
857 u32 saveCURSIZE;
858 u32 saveDP_B;
859 u32 saveDP_C;
860 u32 saveDP_D;
861 u32 savePIPEA_GMCH_DATA_M;
862 u32 savePIPEB_GMCH_DATA_M;
863 u32 savePIPEA_GMCH_DATA_N;
864 u32 savePIPEB_GMCH_DATA_N;
865 u32 savePIPEA_DP_LINK_M;
866 u32 savePIPEB_DP_LINK_M;
867 u32 savePIPEA_DP_LINK_N;
868 u32 savePIPEB_DP_LINK_N;
869 u32 saveFDI_RXA_CTL;
870 u32 saveFDI_TXA_CTL;
871 u32 saveFDI_RXB_CTL;
872 u32 saveFDI_TXB_CTL;
873 u32 savePFA_CTL_1;
874 u32 savePFB_CTL_1;
875 u32 savePFA_WIN_SZ;
876 u32 savePFB_WIN_SZ;
877 u32 savePFA_WIN_POS;
878 u32 savePFB_WIN_POS;
879 u32 savePCH_DREF_CONTROL;
880 u32 saveDISP_ARB_CTL;
881 u32 savePIPEA_DATA_M1;
882 u32 savePIPEA_DATA_N1;
883 u32 savePIPEA_LINK_M1;
884 u32 savePIPEA_LINK_N1;
885 u32 savePIPEB_DATA_M1;
886 u32 savePIPEB_DATA_N1;
887 u32 savePIPEB_LINK_M1;
888 u32 savePIPEB_LINK_N1;
889 u32 saveMCHBAR_RENDER_STANDBY;
890 u32 savePCH_PORT_HOTPLUG;
891 };
892
893 struct vlv_s0ix_state {
894 /* GAM */
895 u32 wr_watermark;
896 u32 gfx_prio_ctrl;
897 u32 arb_mode;
898 u32 gfx_pend_tlb0;
899 u32 gfx_pend_tlb1;
900 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
901 u32 media_max_req_count;
902 u32 gfx_max_req_count;
903 u32 render_hwsp;
904 u32 ecochk;
905 u32 bsd_hwsp;
906 u32 blt_hwsp;
907 u32 tlb_rd_addr;
908
909 /* MBC */
910 u32 g3dctl;
911 u32 gsckgctl;
912 u32 mbctl;
913
914 /* GCP */
915 u32 ucgctl1;
916 u32 ucgctl3;
917 u32 rcgctl1;
918 u32 rcgctl2;
919 u32 rstctl;
920 u32 misccpctl;
921
922 /* GPM */
923 u32 gfxpause;
924 u32 rpdeuhwtc;
925 u32 rpdeuc;
926 u32 ecobus;
927 u32 pwrdwnupctl;
928 u32 rp_down_timeout;
929 u32 rp_deucsw;
930 u32 rcubmabdtmr;
931 u32 rcedata;
932 u32 spare2gh;
933
934 /* Display 1 CZ domain */
935 u32 gt_imr;
936 u32 gt_ier;
937 u32 pm_imr;
938 u32 pm_ier;
939 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
940
941 /* GT SA CZ domain */
942 u32 tilectl;
943 u32 gt_fifoctl;
944 u32 gtlc_wake_ctrl;
945 u32 gtlc_survive;
946 u32 pmwgicz;
947
948 /* Display 2 CZ domain */
949 u32 gu_ctl0;
950 u32 gu_ctl1;
951 u32 clock_gate_dis2;
952 };
953
954 struct intel_rps_ei {
955 u32 cz_clock;
956 u32 render_c0;
957 u32 media_c0;
958 };
959
960 struct intel_rps_bdw_cal {
961 u32 it_threshold_pct; /* interrupt, in percentage */
962 u32 eval_interval; /* evaluation interval, in us */
963 u32 last_ts;
964 u32 last_c0;
965 bool is_up;
966 };
967
968 struct intel_rps_bdw_turbo {
969 struct intel_rps_bdw_cal up;
970 struct intel_rps_bdw_cal down;
971 struct timer_list flip_timer;
972 u32 timeout;
973 atomic_t flip_received;
974 struct work_struct work_max_freq;
975 };
976
977 struct intel_gen6_power_mgmt {
978 /* work and pm_iir are protected by dev_priv->irq_lock */
979 struct work_struct work;
980 u32 pm_iir;
981
982 /* Frequencies are stored in potentially platform dependent multiples.
983 * In other words, *_freq needs to be multiplied by X to be interesting.
984 * Soft limits are those which are used for the dynamic reclocking done
985 * by the driver (raise frequencies under heavy loads, and lower for
986 * lighter loads). Hard limits are those imposed by the hardware.
987 *
988 * A distinction is made for overclocking, which is never enabled by
989 * default, and is considered to be above the hard limit if it's
990 * possible at all.
991 */
992 u8 cur_freq; /* Current frequency (cached, may not == HW) */
993 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
994 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
995 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
996 u8 min_freq; /* AKA RPn. Minimum frequency */
997 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
998 u8 rp1_freq; /* "less than" RP0 power/freqency */
999 u8 rp0_freq; /* Non-overclocked max frequency. */
1000 u32 cz_freq;
1001
1002 u32 ei_interrupt_count;
1003
1004 int last_adj;
1005 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1006
1007 bool enabled;
1008 struct delayed_work delayed_resume_work;
1009
1010 bool is_bdw_sw_turbo; /* Switch of BDW software turbo */
1011 struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */
1012
1013 /* manual wa residency calculations */
1014 struct intel_rps_ei up_ei, down_ei;
1015
1016 /*
1017 * Protects RPS/RC6 register access and PCU communication.
1018 * Must be taken after struct_mutex if nested.
1019 */
1020 struct mutex hw_lock;
1021 };
1022
1023 /* defined intel_pm.c */
1024 extern spinlock_t mchdev_lock;
1025
1026 struct intel_ilk_power_mgmt {
1027 u8 cur_delay;
1028 u8 min_delay;
1029 u8 max_delay;
1030 u8 fmax;
1031 u8 fstart;
1032
1033 u64 last_count1;
1034 unsigned long last_time1;
1035 unsigned long chipset_power;
1036 u64 last_count2;
1037 u64 last_time2;
1038 unsigned long gfx_power;
1039 u8 corr;
1040
1041 int c_m;
1042 int r_t;
1043
1044 struct drm_i915_gem_object *pwrctx;
1045 struct drm_i915_gem_object *renderctx;
1046 };
1047
1048 struct drm_i915_private;
1049 struct i915_power_well;
1050
1051 struct i915_power_well_ops {
1052 /*
1053 * Synchronize the well's hw state to match the current sw state, for
1054 * example enable/disable it based on the current refcount. Called
1055 * during driver init and resume time, possibly after first calling
1056 * the enable/disable handlers.
1057 */
1058 void (*sync_hw)(struct drm_i915_private *dev_priv,
1059 struct i915_power_well *power_well);
1060 /*
1061 * Enable the well and resources that depend on it (for example
1062 * interrupts located on the well). Called after the 0->1 refcount
1063 * transition.
1064 */
1065 void (*enable)(struct drm_i915_private *dev_priv,
1066 struct i915_power_well *power_well);
1067 /*
1068 * Disable the well and resources that depend on it. Called after
1069 * the 1->0 refcount transition.
1070 */
1071 void (*disable)(struct drm_i915_private *dev_priv,
1072 struct i915_power_well *power_well);
1073 /* Returns the hw enabled state. */
1074 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1075 struct i915_power_well *power_well);
1076 };
1077
1078 /* Power well structure for haswell */
1079 struct i915_power_well {
1080 const char *name;
1081 bool always_on;
1082 /* power well enable/disable usage count */
1083 int count;
1084 /* cached hw enabled state */
1085 bool hw_enabled;
1086 unsigned long domains;
1087 unsigned long data;
1088 const struct i915_power_well_ops *ops;
1089 };
1090
1091 struct i915_power_domains {
1092 /*
1093 * Power wells needed for initialization at driver init and suspend
1094 * time are on. They are kept on until after the first modeset.
1095 */
1096 bool init_power_on;
1097 bool initializing;
1098 int power_well_count;
1099
1100 struct mutex lock;
1101 int domain_use_count[POWER_DOMAIN_NUM];
1102 struct i915_power_well *power_wells;
1103 };
1104
1105 struct i915_dri1_state {
1106 unsigned allow_batchbuffer : 1;
1107 u32 __iomem *gfx_hws_cpu_addr;
1108
1109 unsigned int cpp;
1110 int back_offset;
1111 int front_offset;
1112 int current_page;
1113 int page_flipping;
1114
1115 uint32_t counter;
1116 };
1117
1118 struct i915_ums_state {
1119 /**
1120 * Flag if the X Server, and thus DRM, is not currently in
1121 * control of the device.
1122 *
1123 * This is set between LeaveVT and EnterVT. It needs to be
1124 * replaced with a semaphore. It also needs to be
1125 * transitioned away from for kernel modesetting.
1126 */
1127 int mm_suspended;
1128 };
1129
1130 #define MAX_L3_SLICES 2
1131 struct intel_l3_parity {
1132 u32 *remap_info[MAX_L3_SLICES];
1133 struct work_struct error_work;
1134 int which_slice;
1135 };
1136
1137 struct i915_gem_mm {
1138 /** Memory allocator for GTT stolen memory */
1139 struct drm_mm stolen;
1140 /** List of all objects in gtt_space. Used to restore gtt
1141 * mappings on resume */
1142 struct list_head bound_list;
1143 /**
1144 * List of objects which are not bound to the GTT (thus
1145 * are idle and not used by the GPU) but still have
1146 * (presumably uncached) pages still attached.
1147 */
1148 struct list_head unbound_list;
1149
1150 /** Usable portion of the GTT for GEM */
1151 unsigned long stolen_base; /* limited to low memory (32-bit) */
1152
1153 /** PPGTT used for aliasing the PPGTT with the GTT */
1154 struct i915_hw_ppgtt *aliasing_ppgtt;
1155
1156 struct notifier_block oom_notifier;
1157 struct shrinker shrinker;
1158 bool shrinker_no_lock_stealing;
1159
1160 /** LRU list of objects with fence regs on them. */
1161 struct list_head fence_list;
1162
1163 /**
1164 * We leave the user IRQ off as much as possible,
1165 * but this means that requests will finish and never
1166 * be retired once the system goes idle. Set a timer to
1167 * fire periodically while the ring is running. When it
1168 * fires, go retire requests.
1169 */
1170 struct delayed_work retire_work;
1171
1172 /**
1173 * When we detect an idle GPU, we want to turn on
1174 * powersaving features. So once we see that there
1175 * are no more requests outstanding and no more
1176 * arrive within a small period of time, we fire
1177 * off the idle_work.
1178 */
1179 struct delayed_work idle_work;
1180
1181 /**
1182 * Are we in a non-interruptible section of code like
1183 * modesetting?
1184 */
1185 bool interruptible;
1186
1187 /**
1188 * Is the GPU currently considered idle, or busy executing userspace
1189 * requests? Whilst idle, we attempt to power down the hardware and
1190 * display clocks. In order to reduce the effect on performance, there
1191 * is a slight delay before we do so.
1192 */
1193 bool busy;
1194
1195 /* the indicator for dispatch video commands on two BSD rings */
1196 int bsd_ring_dispatch_index;
1197
1198 /** Bit 6 swizzling required for X tiling */
1199 uint32_t bit_6_swizzle_x;
1200 /** Bit 6 swizzling required for Y tiling */
1201 uint32_t bit_6_swizzle_y;
1202
1203 /* accounting, useful for userland debugging */
1204 spinlock_t object_stat_lock;
1205 size_t object_memory;
1206 u32 object_count;
1207 };
1208
1209 struct drm_i915_error_state_buf {
1210 struct drm_i915_private *i915;
1211 unsigned bytes;
1212 unsigned size;
1213 int err;
1214 u8 *buf;
1215 loff_t start;
1216 loff_t pos;
1217 };
1218
1219 struct i915_error_state_file_priv {
1220 struct drm_device *dev;
1221 struct drm_i915_error_state *error;
1222 };
1223
1224 struct i915_gpu_error {
1225 /* For hangcheck timer */
1226 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1227 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1228 /* Hang gpu twice in this window and your context gets banned */
1229 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1230
1231 struct timer_list hangcheck_timer;
1232
1233 /* For reset and error_state handling. */
1234 spinlock_t lock;
1235 /* Protected by the above dev->gpu_error.lock. */
1236 struct drm_i915_error_state *first_error;
1237 struct work_struct work;
1238
1239
1240 unsigned long missed_irq_rings;
1241
1242 /**
1243 * State variable controlling the reset flow and count
1244 *
1245 * This is a counter which gets incremented when reset is triggered,
1246 * and again when reset has been handled. So odd values (lowest bit set)
1247 * means that reset is in progress and even values that
1248 * (reset_counter >> 1):th reset was successfully completed.
1249 *
1250 * If reset is not completed succesfully, the I915_WEDGE bit is
1251 * set meaning that hardware is terminally sour and there is no
1252 * recovery. All waiters on the reset_queue will be woken when
1253 * that happens.
1254 *
1255 * This counter is used by the wait_seqno code to notice that reset
1256 * event happened and it needs to restart the entire ioctl (since most
1257 * likely the seqno it waited for won't ever signal anytime soon).
1258 *
1259 * This is important for lock-free wait paths, where no contended lock
1260 * naturally enforces the correct ordering between the bail-out of the
1261 * waiter and the gpu reset work code.
1262 */
1263 atomic_t reset_counter;
1264
1265 #define I915_RESET_IN_PROGRESS_FLAG 1
1266 #define I915_WEDGED (1 << 31)
1267
1268 /**
1269 * Waitqueue to signal when the reset has completed. Used by clients
1270 * that wait for dev_priv->mm.wedged to settle.
1271 */
1272 wait_queue_head_t reset_queue;
1273
1274 /* Userspace knobs for gpu hang simulation;
1275 * combines both a ring mask, and extra flags
1276 */
1277 u32 stop_rings;
1278 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1279 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1280
1281 /* For missed irq/seqno simulation. */
1282 unsigned int test_irq_rings;
1283
1284 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1285 bool reload_in_reset;
1286 };
1287
1288 enum modeset_restore {
1289 MODESET_ON_LID_OPEN,
1290 MODESET_DONE,
1291 MODESET_SUSPENDED,
1292 };
1293
1294 struct ddi_vbt_port_info {
1295 /*
1296 * This is an index in the HDMI/DVI DDI buffer translation table.
1297 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1298 * populate this field.
1299 */
1300 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1301 uint8_t hdmi_level_shift;
1302
1303 uint8_t supports_dvi:1;
1304 uint8_t supports_hdmi:1;
1305 uint8_t supports_dp:1;
1306 };
1307
1308 enum drrs_support_type {
1309 DRRS_NOT_SUPPORTED = 0,
1310 STATIC_DRRS_SUPPORT = 1,
1311 SEAMLESS_DRRS_SUPPORT = 2
1312 };
1313
1314 struct intel_vbt_data {
1315 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1316 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1317
1318 /* Feature bits */
1319 unsigned int int_tv_support:1;
1320 unsigned int lvds_dither:1;
1321 unsigned int lvds_vbt:1;
1322 unsigned int int_crt_support:1;
1323 unsigned int lvds_use_ssc:1;
1324 unsigned int display_clock_mode:1;
1325 unsigned int fdi_rx_polarity_inverted:1;
1326 unsigned int has_mipi:1;
1327 int lvds_ssc_freq;
1328 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1329
1330 enum drrs_support_type drrs_type;
1331
1332 /* eDP */
1333 int edp_rate;
1334 int edp_lanes;
1335 int edp_preemphasis;
1336 int edp_vswing;
1337 bool edp_initialized;
1338 bool edp_support;
1339 int edp_bpp;
1340 struct edp_power_seq edp_pps;
1341
1342 struct {
1343 u16 pwm_freq_hz;
1344 bool present;
1345 bool active_low_pwm;
1346 u8 min_brightness; /* min_brightness/255 of max */
1347 } backlight;
1348
1349 /* MIPI DSI */
1350 struct {
1351 u16 port;
1352 u16 panel_id;
1353 struct mipi_config *config;
1354 struct mipi_pps_data *pps;
1355 u8 seq_version;
1356 u32 size;
1357 u8 *data;
1358 u8 *sequence[MIPI_SEQ_MAX];
1359 } dsi;
1360
1361 int crt_ddc_pin;
1362
1363 int child_dev_num;
1364 union child_device_config *child_dev;
1365
1366 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1367 };
1368
1369 enum intel_ddb_partitioning {
1370 INTEL_DDB_PART_1_2,
1371 INTEL_DDB_PART_5_6, /* IVB+ */
1372 };
1373
1374 struct intel_wm_level {
1375 bool enable;
1376 uint32_t pri_val;
1377 uint32_t spr_val;
1378 uint32_t cur_val;
1379 uint32_t fbc_val;
1380 };
1381
1382 struct ilk_wm_values {
1383 uint32_t wm_pipe[3];
1384 uint32_t wm_lp[3];
1385 uint32_t wm_lp_spr[3];
1386 uint32_t wm_linetime[3];
1387 bool enable_fbc_wm;
1388 enum intel_ddb_partitioning partitioning;
1389 };
1390
1391 /*
1392 * This struct helps tracking the state needed for runtime PM, which puts the
1393 * device in PCI D3 state. Notice that when this happens, nothing on the
1394 * graphics device works, even register access, so we don't get interrupts nor
1395 * anything else.
1396 *
1397 * Every piece of our code that needs to actually touch the hardware needs to
1398 * either call intel_runtime_pm_get or call intel_display_power_get with the
1399 * appropriate power domain.
1400 *
1401 * Our driver uses the autosuspend delay feature, which means we'll only really
1402 * suspend if we stay with zero refcount for a certain amount of time. The
1403 * default value is currently very conservative (see intel_init_runtime_pm), but
1404 * it can be changed with the standard runtime PM files from sysfs.
1405 *
1406 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1407 * goes back to false exactly before we reenable the IRQs. We use this variable
1408 * to check if someone is trying to enable/disable IRQs while they're supposed
1409 * to be disabled. This shouldn't happen and we'll print some error messages in
1410 * case it happens.
1411 *
1412 * For more, read the Documentation/power/runtime_pm.txt.
1413 */
1414 struct i915_runtime_pm {
1415 bool suspended;
1416 bool _irqs_disabled;
1417 };
1418
1419 enum intel_pipe_crc_source {
1420 INTEL_PIPE_CRC_SOURCE_NONE,
1421 INTEL_PIPE_CRC_SOURCE_PLANE1,
1422 INTEL_PIPE_CRC_SOURCE_PLANE2,
1423 INTEL_PIPE_CRC_SOURCE_PF,
1424 INTEL_PIPE_CRC_SOURCE_PIPE,
1425 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1426 INTEL_PIPE_CRC_SOURCE_TV,
1427 INTEL_PIPE_CRC_SOURCE_DP_B,
1428 INTEL_PIPE_CRC_SOURCE_DP_C,
1429 INTEL_PIPE_CRC_SOURCE_DP_D,
1430 INTEL_PIPE_CRC_SOURCE_AUTO,
1431 INTEL_PIPE_CRC_SOURCE_MAX,
1432 };
1433
1434 struct intel_pipe_crc_entry {
1435 uint32_t frame;
1436 uint32_t crc[5];
1437 };
1438
1439 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1440 struct intel_pipe_crc {
1441 spinlock_t lock;
1442 bool opened; /* exclusive access to the result file */
1443 struct intel_pipe_crc_entry *entries;
1444 enum intel_pipe_crc_source source;
1445 int head, tail;
1446 wait_queue_head_t wq;
1447 };
1448
1449 struct i915_frontbuffer_tracking {
1450 struct mutex lock;
1451
1452 /*
1453 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1454 * scheduled flips.
1455 */
1456 unsigned busy_bits;
1457 unsigned flip_bits;
1458 };
1459
1460 struct drm_i915_private {
1461 struct drm_device *dev;
1462 struct kmem_cache *slab;
1463
1464 const struct intel_device_info info;
1465
1466 int relative_constants_mode;
1467
1468 void __iomem *regs;
1469
1470 struct intel_uncore uncore;
1471
1472 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1473
1474
1475 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1476 * controller on different i2c buses. */
1477 struct mutex gmbus_mutex;
1478
1479 /**
1480 * Base address of the gmbus and gpio block.
1481 */
1482 uint32_t gpio_mmio_base;
1483
1484 /* MMIO base address for MIPI regs */
1485 uint32_t mipi_mmio_base;
1486
1487 wait_queue_head_t gmbus_wait_queue;
1488
1489 struct pci_dev *bridge_dev;
1490 struct intel_engine_cs ring[I915_NUM_RINGS];
1491 struct drm_i915_gem_object *semaphore_obj;
1492 uint32_t last_seqno, next_seqno;
1493
1494 struct drm_dma_handle *status_page_dmah;
1495 struct resource mch_res;
1496
1497 /* protects the irq masks */
1498 spinlock_t irq_lock;
1499
1500 /* protects the mmio flip data */
1501 spinlock_t mmio_flip_lock;
1502
1503 bool display_irqs_enabled;
1504
1505 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1506 struct pm_qos_request pm_qos;
1507
1508 /* DPIO indirect register protection */
1509 struct mutex dpio_lock;
1510
1511 /** Cached value of IMR to avoid reads in updating the bitfield */
1512 union {
1513 u32 irq_mask;
1514 u32 de_irq_mask[I915_MAX_PIPES];
1515 };
1516 u32 gt_irq_mask;
1517 u32 pm_irq_mask;
1518 u32 pm_rps_events;
1519 u32 pipestat_irq_mask[I915_MAX_PIPES];
1520
1521 struct work_struct hotplug_work;
1522 struct {
1523 unsigned long hpd_last_jiffies;
1524 int hpd_cnt;
1525 enum {
1526 HPD_ENABLED = 0,
1527 HPD_DISABLED = 1,
1528 HPD_MARK_DISABLED = 2
1529 } hpd_mark;
1530 } hpd_stats[HPD_NUM_PINS];
1531 u32 hpd_event_bits;
1532 struct delayed_work hotplug_reenable_work;
1533
1534 struct i915_fbc fbc;
1535 struct i915_drrs drrs;
1536 struct intel_opregion opregion;
1537 struct intel_vbt_data vbt;
1538
1539 /* overlay */
1540 struct intel_overlay *overlay;
1541
1542 /* backlight registers and fields in struct intel_panel */
1543 struct mutex backlight_lock;
1544
1545 /* LVDS info */
1546 bool no_aux_handshake;
1547
1548 /* protects panel power sequencer state */
1549 struct mutex pps_mutex;
1550
1551 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1552 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1553 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1554
1555 unsigned int fsb_freq, mem_freq, is_ddr3;
1556 unsigned int vlv_cdclk_freq;
1557
1558 /**
1559 * wq - Driver workqueue for GEM.
1560 *
1561 * NOTE: Work items scheduled here are not allowed to grab any modeset
1562 * locks, for otherwise the flushing done in the pageflip code will
1563 * result in deadlocks.
1564 */
1565 struct workqueue_struct *wq;
1566
1567 /* Display functions */
1568 struct drm_i915_display_funcs display;
1569
1570 /* PCH chipset type */
1571 enum intel_pch pch_type;
1572 unsigned short pch_id;
1573
1574 unsigned long quirks;
1575
1576 enum modeset_restore modeset_restore;
1577 struct mutex modeset_restore_lock;
1578
1579 struct list_head vm_list; /* Global list of all address spaces */
1580 struct i915_gtt gtt; /* VM representing the global address space */
1581
1582 struct i915_gem_mm mm;
1583 DECLARE_HASHTABLE(mm_structs, 7);
1584 struct mutex mm_lock;
1585
1586 /* Kernel Modesetting */
1587
1588 struct sdvo_device_mapping sdvo_mappings[2];
1589
1590 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1591 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1592 wait_queue_head_t pending_flip_queue;
1593
1594 #ifdef CONFIG_DEBUG_FS
1595 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1596 #endif
1597
1598 int num_shared_dpll;
1599 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1600 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1601
1602 /*
1603 * workarounds are currently applied at different places and
1604 * changes are being done to consolidate them so exact count is
1605 * not clear at this point, use a max value for now.
1606 */
1607 #define I915_MAX_WA_REGS 16
1608 struct {
1609 u32 addr;
1610 u32 value;
1611 /* bitmask representing WA bits */
1612 u32 mask;
1613 } intel_wa_regs[I915_MAX_WA_REGS];
1614 u32 num_wa_regs;
1615
1616 /* Reclocking support */
1617 bool render_reclock_avail;
1618 bool lvds_downclock_avail;
1619 /* indicates the reduced downclock for LVDS*/
1620 int lvds_downclock;
1621
1622 struct i915_frontbuffer_tracking fb_tracking;
1623
1624 u16 orig_clock;
1625
1626 bool mchbar_need_disable;
1627
1628 struct intel_l3_parity l3_parity;
1629
1630 /* Cannot be determined by PCIID. You must always read a register. */
1631 size_t ellc_size;
1632
1633 /* gen6+ rps state */
1634 struct intel_gen6_power_mgmt rps;
1635
1636 /* ilk-only ips/rps state. Everything in here is protected by the global
1637 * mchdev_lock in intel_pm.c */
1638 struct intel_ilk_power_mgmt ips;
1639
1640 struct i915_power_domains power_domains;
1641
1642 struct i915_psr psr;
1643
1644 struct i915_gpu_error gpu_error;
1645
1646 struct drm_i915_gem_object *vlv_pctx;
1647
1648 #ifdef CONFIG_DRM_I915_FBDEV
1649 /* list of fbdev register on this device */
1650 struct intel_fbdev *fbdev;
1651 struct work_struct fbdev_suspend_work;
1652 #endif
1653
1654 struct drm_property *broadcast_rgb_property;
1655 struct drm_property *force_audio_property;
1656
1657 uint32_t hw_context_size;
1658 struct list_head context_list;
1659
1660 u32 fdi_rx_config;
1661
1662 u32 suspend_count;
1663 struct i915_suspend_saved_registers regfile;
1664 struct vlv_s0ix_state vlv_s0ix_state;
1665
1666 struct {
1667 /*
1668 * Raw watermark latency values:
1669 * in 0.1us units for WM0,
1670 * in 0.5us units for WM1+.
1671 */
1672 /* primary */
1673 uint16_t pri_latency[5];
1674 /* sprite */
1675 uint16_t spr_latency[5];
1676 /* cursor */
1677 uint16_t cur_latency[5];
1678
1679 /* current hardware state */
1680 struct ilk_wm_values hw;
1681 } wm;
1682
1683 struct i915_runtime_pm pm;
1684
1685 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1686 u32 long_hpd_port_mask;
1687 u32 short_hpd_port_mask;
1688 struct work_struct dig_port_work;
1689
1690 /*
1691 * if we get a HPD irq from DP and a HPD irq from non-DP
1692 * the non-DP HPD could block the workqueue on a mode config
1693 * mutex getting, that userspace may have taken. However
1694 * userspace is waiting on the DP workqueue to run which is
1695 * blocked behind the non-DP one.
1696 */
1697 struct workqueue_struct *dp_wq;
1698
1699 uint32_t bios_vgacntr;
1700
1701 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1702 * here! */
1703 struct i915_dri1_state dri1;
1704 /* Old ums support infrastructure, same warning applies. */
1705 struct i915_ums_state ums;
1706
1707 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1708 struct {
1709 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1710 struct intel_engine_cs *ring,
1711 struct intel_context *ctx,
1712 struct drm_i915_gem_execbuffer2 *args,
1713 struct list_head *vmas,
1714 struct drm_i915_gem_object *batch_obj,
1715 u64 exec_start, u32 flags);
1716 int (*init_rings)(struct drm_device *dev);
1717 void (*cleanup_ring)(struct intel_engine_cs *ring);
1718 void (*stop_ring)(struct intel_engine_cs *ring);
1719 } gt;
1720
1721 /*
1722 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1723 * will be rejected. Instead look for a better place.
1724 */
1725 };
1726
1727 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1728 {
1729 return dev->dev_private;
1730 }
1731
1732 /* Iterate over initialised rings */
1733 #define for_each_ring(ring__, dev_priv__, i__) \
1734 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1735 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1736
1737 enum hdmi_force_audio {
1738 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1739 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1740 HDMI_AUDIO_AUTO, /* trust EDID */
1741 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1742 };
1743
1744 #define I915_GTT_OFFSET_NONE ((u32)-1)
1745
1746 struct drm_i915_gem_object_ops {
1747 /* Interface between the GEM object and its backing storage.
1748 * get_pages() is called once prior to the use of the associated set
1749 * of pages before to binding them into the GTT, and put_pages() is
1750 * called after we no longer need them. As we expect there to be
1751 * associated cost with migrating pages between the backing storage
1752 * and making them available for the GPU (e.g. clflush), we may hold
1753 * onto the pages after they are no longer referenced by the GPU
1754 * in case they may be used again shortly (for example migrating the
1755 * pages to a different memory domain within the GTT). put_pages()
1756 * will therefore most likely be called when the object itself is
1757 * being released or under memory pressure (where we attempt to
1758 * reap pages for the shrinker).
1759 */
1760 int (*get_pages)(struct drm_i915_gem_object *);
1761 void (*put_pages)(struct drm_i915_gem_object *);
1762 int (*dmabuf_export)(struct drm_i915_gem_object *);
1763 void (*release)(struct drm_i915_gem_object *);
1764 };
1765
1766 /*
1767 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1768 * considered to be the frontbuffer for the given plane interface-vise. This
1769 * doesn't mean that the hw necessarily already scans it out, but that any
1770 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1771 *
1772 * We have one bit per pipe and per scanout plane type.
1773 */
1774 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1775 #define INTEL_FRONTBUFFER_BITS \
1776 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1777 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1778 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1779 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1780 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1781 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1782 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1783 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1784 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1785 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1786 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1787
1788 struct drm_i915_gem_object {
1789 struct drm_gem_object base;
1790
1791 const struct drm_i915_gem_object_ops *ops;
1792
1793 /** List of VMAs backed by this object */
1794 struct list_head vma_list;
1795
1796 /** Stolen memory for this object, instead of being backed by shmem. */
1797 struct drm_mm_node *stolen;
1798 struct list_head global_list;
1799
1800 struct list_head ring_list;
1801 /** Used in execbuf to temporarily hold a ref */
1802 struct list_head obj_exec_link;
1803
1804 /**
1805 * This is set if the object is on the active lists (has pending
1806 * rendering and so a non-zero seqno), and is not set if it i s on
1807 * inactive (ready to be unbound) list.
1808 */
1809 unsigned int active:1;
1810
1811 /**
1812 * This is set if the object has been written to since last bound
1813 * to the GTT
1814 */
1815 unsigned int dirty:1;
1816
1817 /**
1818 * Fence register bits (if any) for this object. Will be set
1819 * as needed when mapped into the GTT.
1820 * Protected by dev->struct_mutex.
1821 */
1822 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1823
1824 /**
1825 * Advice: are the backing pages purgeable?
1826 */
1827 unsigned int madv:2;
1828
1829 /**
1830 * Current tiling mode for the object.
1831 */
1832 unsigned int tiling_mode:2;
1833 /**
1834 * Whether the tiling parameters for the currently associated fence
1835 * register have changed. Note that for the purposes of tracking
1836 * tiling changes we also treat the unfenced register, the register
1837 * slot that the object occupies whilst it executes a fenced
1838 * command (such as BLT on gen2/3), as a "fence".
1839 */
1840 unsigned int fence_dirty:1;
1841
1842 /**
1843 * Is the object at the current location in the gtt mappable and
1844 * fenceable? Used to avoid costly recalculations.
1845 */
1846 unsigned int map_and_fenceable:1;
1847
1848 /**
1849 * Whether the current gtt mapping needs to be mappable (and isn't just
1850 * mappable by accident). Track pin and fault separate for a more
1851 * accurate mappable working set.
1852 */
1853 unsigned int fault_mappable:1;
1854 unsigned int pin_mappable:1;
1855 unsigned int pin_display:1;
1856
1857 /*
1858 * Is the object to be mapped as read-only to the GPU
1859 * Only honoured if hardware has relevant pte bit
1860 */
1861 unsigned long gt_ro:1;
1862 unsigned int cache_level:3;
1863
1864 unsigned int has_aliasing_ppgtt_mapping:1;
1865 unsigned int has_global_gtt_mapping:1;
1866 unsigned int has_dma_mapping:1;
1867
1868 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1869
1870 struct sg_table *pages;
1871 int pages_pin_count;
1872
1873 /* prime dma-buf support */
1874 void *dma_buf_vmapping;
1875 int vmapping_count;
1876
1877 struct intel_engine_cs *ring;
1878
1879 /** Breadcrumb of last rendering to the buffer. */
1880 uint32_t last_read_seqno;
1881 uint32_t last_write_seqno;
1882 /** Breadcrumb of last fenced GPU access to the buffer. */
1883 uint32_t last_fenced_seqno;
1884
1885 /** Current tiling stride for the object, if it's tiled. */
1886 uint32_t stride;
1887
1888 /** References from framebuffers, locks out tiling changes. */
1889 unsigned long framebuffer_references;
1890
1891 /** Record of address bit 17 of each page at last unbind. */
1892 unsigned long *bit_17;
1893
1894 /** User space pin count and filp owning the pin */
1895 unsigned long user_pin_count;
1896 struct drm_file *pin_filp;
1897
1898 /** for phy allocated objects */
1899 struct drm_dma_handle *phys_handle;
1900
1901 union {
1902 struct i915_gem_userptr {
1903 uintptr_t ptr;
1904 unsigned read_only :1;
1905 unsigned workers :4;
1906 #define I915_GEM_USERPTR_MAX_WORKERS 15
1907
1908 struct i915_mm_struct *mm;
1909 struct i915_mmu_object *mmu_object;
1910 struct work_struct *work;
1911 } userptr;
1912 };
1913 };
1914 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1915
1916 void i915_gem_track_fb(struct drm_i915_gem_object *old,
1917 struct drm_i915_gem_object *new,
1918 unsigned frontbuffer_bits);
1919
1920 /**
1921 * Request queue structure.
1922 *
1923 * The request queue allows us to note sequence numbers that have been emitted
1924 * and may be associated with active buffers to be retired.
1925 *
1926 * By keeping this list, we can avoid having to do questionable
1927 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1928 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1929 */
1930 struct drm_i915_gem_request {
1931 /** On Which ring this request was generated */
1932 struct intel_engine_cs *ring;
1933
1934 /** GEM sequence number associated with this request. */
1935 uint32_t seqno;
1936
1937 /** Position in the ringbuffer of the start of the request */
1938 u32 head;
1939
1940 /** Position in the ringbuffer of the end of the request */
1941 u32 tail;
1942
1943 /** Context related to this request */
1944 struct intel_context *ctx;
1945
1946 /** Batch buffer related to this request if any */
1947 struct drm_i915_gem_object *batch_obj;
1948
1949 /** Time at which this request was emitted, in jiffies. */
1950 unsigned long emitted_jiffies;
1951
1952 /** global list entry for this request */
1953 struct list_head list;
1954
1955 struct drm_i915_file_private *file_priv;
1956 /** file_priv list entry for this request */
1957 struct list_head client_list;
1958 };
1959
1960 struct drm_i915_file_private {
1961 struct drm_i915_private *dev_priv;
1962 struct drm_file *file;
1963
1964 struct {
1965 spinlock_t lock;
1966 struct list_head request_list;
1967 struct delayed_work idle_work;
1968 } mm;
1969 struct idr context_idr;
1970
1971 atomic_t rps_wait_boost;
1972 struct intel_engine_cs *bsd_ring;
1973 };
1974
1975 /*
1976 * A command that requires special handling by the command parser.
1977 */
1978 struct drm_i915_cmd_descriptor {
1979 /*
1980 * Flags describing how the command parser processes the command.
1981 *
1982 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1983 * a length mask if not set
1984 * CMD_DESC_SKIP: The command is allowed but does not follow the
1985 * standard length encoding for the opcode range in
1986 * which it falls
1987 * CMD_DESC_REJECT: The command is never allowed
1988 * CMD_DESC_REGISTER: The command should be checked against the
1989 * register whitelist for the appropriate ring
1990 * CMD_DESC_MASTER: The command is allowed if the submitting process
1991 * is the DRM master
1992 */
1993 u32 flags;
1994 #define CMD_DESC_FIXED (1<<0)
1995 #define CMD_DESC_SKIP (1<<1)
1996 #define CMD_DESC_REJECT (1<<2)
1997 #define CMD_DESC_REGISTER (1<<3)
1998 #define CMD_DESC_BITMASK (1<<4)
1999 #define CMD_DESC_MASTER (1<<5)
2000
2001 /*
2002 * The command's unique identification bits and the bitmask to get them.
2003 * This isn't strictly the opcode field as defined in the spec and may
2004 * also include type, subtype, and/or subop fields.
2005 */
2006 struct {
2007 u32 value;
2008 u32 mask;
2009 } cmd;
2010
2011 /*
2012 * The command's length. The command is either fixed length (i.e. does
2013 * not include a length field) or has a length field mask. The flag
2014 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2015 * a length mask. All command entries in a command table must include
2016 * length information.
2017 */
2018 union {
2019 u32 fixed;
2020 u32 mask;
2021 } length;
2022
2023 /*
2024 * Describes where to find a register address in the command to check
2025 * against the ring's register whitelist. Only valid if flags has the
2026 * CMD_DESC_REGISTER bit set.
2027 */
2028 struct {
2029 u32 offset;
2030 u32 mask;
2031 } reg;
2032
2033 #define MAX_CMD_DESC_BITMASKS 3
2034 /*
2035 * Describes command checks where a particular dword is masked and
2036 * compared against an expected value. If the command does not match
2037 * the expected value, the parser rejects it. Only valid if flags has
2038 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2039 * are valid.
2040 *
2041 * If the check specifies a non-zero condition_mask then the parser
2042 * only performs the check when the bits specified by condition_mask
2043 * are non-zero.
2044 */
2045 struct {
2046 u32 offset;
2047 u32 mask;
2048 u32 expected;
2049 u32 condition_offset;
2050 u32 condition_mask;
2051 } bits[MAX_CMD_DESC_BITMASKS];
2052 };
2053
2054 /*
2055 * A table of commands requiring special handling by the command parser.
2056 *
2057 * Each ring has an array of tables. Each table consists of an array of command
2058 * descriptors, which must be sorted with command opcodes in ascending order.
2059 */
2060 struct drm_i915_cmd_table {
2061 const struct drm_i915_cmd_descriptor *table;
2062 int count;
2063 };
2064
2065 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2066 #define __I915__(p) ({ \
2067 struct drm_i915_private *__p; \
2068 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2069 __p = (struct drm_i915_private *)p; \
2070 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2071 __p = to_i915((struct drm_device *)p); \
2072 else \
2073 BUILD_BUG(); \
2074 __p; \
2075 })
2076 #define INTEL_INFO(p) (&__I915__(p)->info)
2077 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2078
2079 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2080 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2081 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2082 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2083 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2084 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2085 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2086 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2087 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2088 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2089 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2090 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2091 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2092 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2093 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2094 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2095 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2096 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2097 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2098 INTEL_DEVID(dev) == 0x0152 || \
2099 INTEL_DEVID(dev) == 0x015a)
2100 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2101 INTEL_DEVID(dev) == 0x0106 || \
2102 INTEL_DEVID(dev) == 0x010A)
2103 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2104 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2105 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2106 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2107 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2108 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2109 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2110 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2111 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2112 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2113 (INTEL_DEVID(dev) & 0xf) == 0xe))
2114 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2115 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2116 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2117 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2118 #define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
2119 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2120 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2121 /* ULX machines are also considered ULT. */
2122 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2123 INTEL_DEVID(dev) == 0x0A1E)
2124 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2125
2126 /*
2127 * The genX designation typically refers to the render engine, so render
2128 * capability related checks should use IS_GEN, while display and other checks
2129 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2130 * chips, etc.).
2131 */
2132 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2133 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2134 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2135 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2136 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2137 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2138 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2139
2140 #define RENDER_RING (1<<RCS)
2141 #define BSD_RING (1<<VCS)
2142 #define BLT_RING (1<<BCS)
2143 #define VEBOX_RING (1<<VECS)
2144 #define BSD2_RING (1<<VCS2)
2145 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2146 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2147 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2148 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2149 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2150 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2151 to_i915(dev)->ellc_size)
2152 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2153
2154 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2155 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2156 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2157 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2158
2159 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2160 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2161
2162 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2163 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2164 /*
2165 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2166 * even when in MSI mode. This results in spurious interrupt warnings if the
2167 * legacy irq no. is shared with another device. The kernel then disables that
2168 * interrupt source and so prevents the other device from working properly.
2169 */
2170 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2171 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2172
2173 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2174 * rows, which changed the alignment requirements and fence programming.
2175 */
2176 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2177 IS_I915GM(dev)))
2178 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2179 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2180 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2181 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2182 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2183
2184 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2185 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2186 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2187
2188 #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
2189
2190 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2191 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2192 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2193 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2194 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2195
2196 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2197 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2198 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2199 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2200 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2201 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2202
2203 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2204 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2205 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2206 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2207 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2208 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2209
2210 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2211
2212 /* DPF == dynamic parity feature */
2213 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2214 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2215
2216 #define GT_FREQUENCY_MULTIPLIER 50
2217
2218 #include "i915_trace.h"
2219
2220 extern const struct drm_ioctl_desc i915_ioctls[];
2221 extern int i915_max_ioctl;
2222
2223 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2224 extern int i915_resume(struct drm_device *dev);
2225 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2226 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2227
2228 /* i915_params.c */
2229 struct i915_params {
2230 int modeset;
2231 int panel_ignore_lid;
2232 unsigned int powersave;
2233 int semaphores;
2234 unsigned int lvds_downclock;
2235 int lvds_channel_mode;
2236 int panel_use_ssc;
2237 int vbt_sdvo_panel_type;
2238 int enable_rc6;
2239 int enable_fbc;
2240 int enable_ppgtt;
2241 int enable_execlists;
2242 int enable_psr;
2243 unsigned int preliminary_hw_support;
2244 int disable_power_well;
2245 int enable_ips;
2246 int invert_brightness;
2247 int enable_cmd_parser;
2248 /* leave bools at the end to not create holes */
2249 bool enable_hangcheck;
2250 bool fastboot;
2251 bool prefault_disable;
2252 bool reset;
2253 bool disable_display;
2254 bool disable_vtd_wa;
2255 int use_mmio_flip;
2256 bool mmio_debug;
2257 };
2258 extern struct i915_params i915 __read_mostly;
2259
2260 /* i915_dma.c */
2261 void i915_update_dri1_breadcrumb(struct drm_device *dev);
2262 extern void i915_kernel_lost_context(struct drm_device * dev);
2263 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2264 extern int i915_driver_unload(struct drm_device *);
2265 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2266 extern void i915_driver_lastclose(struct drm_device * dev);
2267 extern void i915_driver_preclose(struct drm_device *dev,
2268 struct drm_file *file);
2269 extern void i915_driver_postclose(struct drm_device *dev,
2270 struct drm_file *file);
2271 extern int i915_driver_device_is_agp(struct drm_device * dev);
2272 #ifdef CONFIG_COMPAT
2273 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2274 unsigned long arg);
2275 #endif
2276 extern int i915_emit_box(struct drm_device *dev,
2277 struct drm_clip_rect *box,
2278 int DR1, int DR4);
2279 extern int intel_gpu_reset(struct drm_device *dev);
2280 extern int i915_reset(struct drm_device *dev);
2281 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2282 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2283 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2284 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2285 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2286 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2287
2288 /* i915_irq.c */
2289 void i915_queue_hangcheck(struct drm_device *dev);
2290 __printf(3, 4)
2291 void i915_handle_error(struct drm_device *dev, bool wedged,
2292 const char *fmt, ...);
2293
2294 void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2295 int new_delay);
2296 extern void intel_irq_init(struct drm_device *dev);
2297 extern void intel_hpd_init(struct drm_device *dev);
2298
2299 extern void intel_uncore_sanitize(struct drm_device *dev);
2300 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2301 bool restore_forcewake);
2302 extern void intel_uncore_init(struct drm_device *dev);
2303 extern void intel_uncore_check_errors(struct drm_device *dev);
2304 extern void intel_uncore_fini(struct drm_device *dev);
2305 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2306
2307 void
2308 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2309 u32 status_mask);
2310
2311 void
2312 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2313 u32 status_mask);
2314
2315 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2316 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2317
2318 /* i915_gem.c */
2319 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file_priv);
2321 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
2323 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
2325 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2326 struct drm_file *file_priv);
2327 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2328 struct drm_file *file_priv);
2329 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2330 struct drm_file *file_priv);
2331 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2332 struct drm_file *file_priv);
2333 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2334 struct drm_file *file_priv);
2335 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2336 struct intel_engine_cs *ring);
2337 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2338 struct drm_file *file,
2339 struct intel_engine_cs *ring,
2340 struct drm_i915_gem_object *obj);
2341 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2342 struct drm_file *file,
2343 struct intel_engine_cs *ring,
2344 struct intel_context *ctx,
2345 struct drm_i915_gem_execbuffer2 *args,
2346 struct list_head *vmas,
2347 struct drm_i915_gem_object *batch_obj,
2348 u64 exec_start, u32 flags);
2349 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2350 struct drm_file *file_priv);
2351 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2352 struct drm_file *file_priv);
2353 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file_priv);
2355 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
2357 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file_priv);
2359 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file);
2361 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2362 struct drm_file *file);
2363 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
2365 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2366 struct drm_file *file_priv);
2367 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2368 struct drm_file *file_priv);
2369 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2370 struct drm_file *file_priv);
2371 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2372 struct drm_file *file_priv);
2373 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2374 struct drm_file *file_priv);
2375 int i915_gem_init_userptr(struct drm_device *dev);
2376 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2377 struct drm_file *file);
2378 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2379 struct drm_file *file_priv);
2380 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2381 struct drm_file *file_priv);
2382 void i915_gem_load(struct drm_device *dev);
2383 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2384 long target,
2385 unsigned flags);
2386 #define I915_SHRINK_PURGEABLE 0x1
2387 #define I915_SHRINK_UNBOUND 0x2
2388 #define I915_SHRINK_BOUND 0x4
2389 void *i915_gem_object_alloc(struct drm_device *dev);
2390 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2391 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2392 const struct drm_i915_gem_object_ops *ops);
2393 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2394 size_t size);
2395 void i915_init_vm(struct drm_i915_private *dev_priv,
2396 struct i915_address_space *vm);
2397 void i915_gem_free_object(struct drm_gem_object *obj);
2398 void i915_gem_vma_destroy(struct i915_vma *vma);
2399
2400 #define PIN_MAPPABLE 0x1
2401 #define PIN_NONBLOCK 0x2
2402 #define PIN_GLOBAL 0x4
2403 #define PIN_OFFSET_BIAS 0x8
2404 #define PIN_OFFSET_MASK (~4095)
2405 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2406 struct i915_address_space *vm,
2407 uint32_t alignment,
2408 uint64_t flags);
2409 int __must_check i915_vma_unbind(struct i915_vma *vma);
2410 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2411 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2412 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2413 void i915_gem_lastclose(struct drm_device *dev);
2414
2415 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2416 int *needs_clflush);
2417
2418 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2419 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2420 {
2421 struct sg_page_iter sg_iter;
2422
2423 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2424 return sg_page_iter_page(&sg_iter);
2425
2426 return NULL;
2427 }
2428 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2429 {
2430 BUG_ON(obj->pages == NULL);
2431 obj->pages_pin_count++;
2432 }
2433 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2434 {
2435 BUG_ON(obj->pages_pin_count == 0);
2436 obj->pages_pin_count--;
2437 }
2438
2439 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2440 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2441 struct intel_engine_cs *to);
2442 void i915_vma_move_to_active(struct i915_vma *vma,
2443 struct intel_engine_cs *ring);
2444 int i915_gem_dumb_create(struct drm_file *file_priv,
2445 struct drm_device *dev,
2446 struct drm_mode_create_dumb *args);
2447 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2448 uint32_t handle, uint64_t *offset);
2449 /**
2450 * Returns true if seq1 is later than seq2.
2451 */
2452 static inline bool
2453 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2454 {
2455 return (int32_t)(seq1 - seq2) >= 0;
2456 }
2457
2458 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2459 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2460 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2461 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2462
2463 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2464 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2465
2466 struct drm_i915_gem_request *
2467 i915_gem_find_active_request(struct intel_engine_cs *ring);
2468
2469 bool i915_gem_retire_requests(struct drm_device *dev);
2470 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2471 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2472 bool interruptible);
2473 int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2474
2475 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2476 {
2477 return unlikely(atomic_read(&error->reset_counter)
2478 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2479 }
2480
2481 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2482 {
2483 return atomic_read(&error->reset_counter) & I915_WEDGED;
2484 }
2485
2486 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2487 {
2488 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2489 }
2490
2491 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2492 {
2493 return dev_priv->gpu_error.stop_rings == 0 ||
2494 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2495 }
2496
2497 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2498 {
2499 return dev_priv->gpu_error.stop_rings == 0 ||
2500 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2501 }
2502
2503 void i915_gem_reset(struct drm_device *dev);
2504 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2505 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2506 int __must_check i915_gem_init(struct drm_device *dev);
2507 int i915_gem_init_rings(struct drm_device *dev);
2508 int __must_check i915_gem_init_hw(struct drm_device *dev);
2509 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2510 void i915_gem_init_swizzling(struct drm_device *dev);
2511 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2512 int __must_check i915_gpu_idle(struct drm_device *dev);
2513 int __must_check i915_gem_suspend(struct drm_device *dev);
2514 int __i915_add_request(struct intel_engine_cs *ring,
2515 struct drm_file *file,
2516 struct drm_i915_gem_object *batch_obj,
2517 u32 *seqno);
2518 #define i915_add_request(ring, seqno) \
2519 __i915_add_request(ring, NULL, NULL, seqno)
2520 int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2521 uint32_t seqno);
2522 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2523 int __must_check
2524 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2525 bool write);
2526 int __must_check
2527 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2528 int __must_check
2529 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2530 u32 alignment,
2531 struct intel_engine_cs *pipelined);
2532 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2533 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2534 int align);
2535 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2536 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2537
2538 uint32_t
2539 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2540 uint32_t
2541 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2542 int tiling_mode, bool fenced);
2543
2544 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2545 enum i915_cache_level cache_level);
2546
2547 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2548 struct dma_buf *dma_buf);
2549
2550 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2551 struct drm_gem_object *gem_obj, int flags);
2552
2553 void i915_gem_restore_fences(struct drm_device *dev);
2554
2555 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2556 struct i915_address_space *vm);
2557 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2558 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2559 struct i915_address_space *vm);
2560 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2561 struct i915_address_space *vm);
2562 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2563 struct i915_address_space *vm);
2564 struct i915_vma *
2565 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2566 struct i915_address_space *vm);
2567
2568 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2569 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2570 struct i915_vma *vma;
2571 list_for_each_entry(vma, &obj->vma_list, vma_link)
2572 if (vma->pin_count > 0)
2573 return true;
2574 return false;
2575 }
2576
2577 /* Some GGTT VM helpers */
2578 #define i915_obj_to_ggtt(obj) \
2579 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2580 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2581 {
2582 struct i915_address_space *ggtt =
2583 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2584 return vm == ggtt;
2585 }
2586
2587 static inline struct i915_hw_ppgtt *
2588 i915_vm_to_ppgtt(struct i915_address_space *vm)
2589 {
2590 WARN_ON(i915_is_ggtt(vm));
2591
2592 return container_of(vm, struct i915_hw_ppgtt, base);
2593 }
2594
2595
2596 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2597 {
2598 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2599 }
2600
2601 static inline unsigned long
2602 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2603 {
2604 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2605 }
2606
2607 static inline unsigned long
2608 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2609 {
2610 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2611 }
2612
2613 static inline int __must_check
2614 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2615 uint32_t alignment,
2616 unsigned flags)
2617 {
2618 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2619 alignment, flags | PIN_GLOBAL);
2620 }
2621
2622 static inline int
2623 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2624 {
2625 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2626 }
2627
2628 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2629
2630 /* i915_gem_context.c */
2631 int __must_check i915_gem_context_init(struct drm_device *dev);
2632 void i915_gem_context_fini(struct drm_device *dev);
2633 void i915_gem_context_reset(struct drm_device *dev);
2634 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2635 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2636 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2637 int i915_switch_context(struct intel_engine_cs *ring,
2638 struct intel_context *to);
2639 struct intel_context *
2640 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2641 void i915_gem_context_free(struct kref *ctx_ref);
2642 struct drm_i915_gem_object *
2643 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2644 static inline void i915_gem_context_reference(struct intel_context *ctx)
2645 {
2646 kref_get(&ctx->ref);
2647 }
2648
2649 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2650 {
2651 kref_put(&ctx->ref, i915_gem_context_free);
2652 }
2653
2654 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2655 {
2656 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2657 }
2658
2659 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2660 struct drm_file *file);
2661 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2662 struct drm_file *file);
2663
2664 /* i915_gem_evict.c */
2665 int __must_check i915_gem_evict_something(struct drm_device *dev,
2666 struct i915_address_space *vm,
2667 int min_size,
2668 unsigned alignment,
2669 unsigned cache_level,
2670 unsigned long start,
2671 unsigned long end,
2672 unsigned flags);
2673 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2674 int i915_gem_evict_everything(struct drm_device *dev);
2675
2676 /* belongs in i915_gem_gtt.h */
2677 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2678 {
2679 if (INTEL_INFO(dev)->gen < 6)
2680 intel_gtt_chipset_flush();
2681 }
2682
2683 /* i915_gem_stolen.c */
2684 int i915_gem_init_stolen(struct drm_device *dev);
2685 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2686 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2687 void i915_gem_cleanup_stolen(struct drm_device *dev);
2688 struct drm_i915_gem_object *
2689 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2690 struct drm_i915_gem_object *
2691 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2692 u32 stolen_offset,
2693 u32 gtt_offset,
2694 u32 size);
2695
2696 /* i915_gem_tiling.c */
2697 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2698 {
2699 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2700
2701 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2702 obj->tiling_mode != I915_TILING_NONE;
2703 }
2704
2705 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2706 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2707 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2708
2709 /* i915_gem_debug.c */
2710 #if WATCH_LISTS
2711 int i915_verify_lists(struct drm_device *dev);
2712 #else
2713 #define i915_verify_lists(dev) 0
2714 #endif
2715
2716 /* i915_debugfs.c */
2717 int i915_debugfs_init(struct drm_minor *minor);
2718 void i915_debugfs_cleanup(struct drm_minor *minor);
2719 #ifdef CONFIG_DEBUG_FS
2720 void intel_display_crc_init(struct drm_device *dev);
2721 #else
2722 static inline void intel_display_crc_init(struct drm_device *dev) {}
2723 #endif
2724
2725 /* i915_gpu_error.c */
2726 __printf(2, 3)
2727 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2728 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2729 const struct i915_error_state_file_priv *error);
2730 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2731 struct drm_i915_private *i915,
2732 size_t count, loff_t pos);
2733 static inline void i915_error_state_buf_release(
2734 struct drm_i915_error_state_buf *eb)
2735 {
2736 kfree(eb->buf);
2737 }
2738 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2739 const char *error_msg);
2740 void i915_error_state_get(struct drm_device *dev,
2741 struct i915_error_state_file_priv *error_priv);
2742 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2743 void i915_destroy_error_state(struct drm_device *dev);
2744
2745 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2746 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2747
2748 /* i915_cmd_parser.c */
2749 int i915_cmd_parser_get_version(void);
2750 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2751 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2752 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2753 int i915_parse_cmds(struct intel_engine_cs *ring,
2754 struct drm_i915_gem_object *batch_obj,
2755 u32 batch_start_offset,
2756 bool is_master);
2757
2758 /* i915_suspend.c */
2759 extern int i915_save_state(struct drm_device *dev);
2760 extern int i915_restore_state(struct drm_device *dev);
2761
2762 /* i915_ums.c */
2763 void i915_save_display_reg(struct drm_device *dev);
2764 void i915_restore_display_reg(struct drm_device *dev);
2765
2766 /* i915_sysfs.c */
2767 void i915_setup_sysfs(struct drm_device *dev_priv);
2768 void i915_teardown_sysfs(struct drm_device *dev_priv);
2769
2770 /* intel_i2c.c */
2771 extern int intel_setup_gmbus(struct drm_device *dev);
2772 extern void intel_teardown_gmbus(struct drm_device *dev);
2773 static inline bool intel_gmbus_is_port_valid(unsigned port)
2774 {
2775 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2776 }
2777
2778 extern struct i2c_adapter *intel_gmbus_get_adapter(
2779 struct drm_i915_private *dev_priv, unsigned port);
2780 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2781 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2782 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2783 {
2784 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2785 }
2786 extern void intel_i2c_reset(struct drm_device *dev);
2787
2788 /* intel_opregion.c */
2789 struct intel_encoder;
2790 #ifdef CONFIG_ACPI
2791 extern int intel_opregion_setup(struct drm_device *dev);
2792 extern void intel_opregion_init(struct drm_device *dev);
2793 extern void intel_opregion_fini(struct drm_device *dev);
2794 extern void intel_opregion_asle_intr(struct drm_device *dev);
2795 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2796 bool enable);
2797 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2798 pci_power_t state);
2799 #else
2800 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2801 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2802 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2803 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2804 static inline int
2805 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2806 {
2807 return 0;
2808 }
2809 static inline int
2810 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2811 {
2812 return 0;
2813 }
2814 #endif
2815
2816 /* intel_acpi.c */
2817 #ifdef CONFIG_ACPI
2818 extern void intel_register_dsm_handler(void);
2819 extern void intel_unregister_dsm_handler(void);
2820 #else
2821 static inline void intel_register_dsm_handler(void) { return; }
2822 static inline void intel_unregister_dsm_handler(void) { return; }
2823 #endif /* CONFIG_ACPI */
2824
2825 /* modesetting */
2826 extern void intel_modeset_init_hw(struct drm_device *dev);
2827 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2828 extern void intel_modeset_init(struct drm_device *dev);
2829 extern void intel_modeset_gem_init(struct drm_device *dev);
2830 extern void intel_modeset_cleanup(struct drm_device *dev);
2831 extern void intel_connector_unregister(struct intel_connector *);
2832 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2833 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2834 bool force_restore);
2835 extern void i915_redisable_vga(struct drm_device *dev);
2836 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2837 extern bool intel_fbc_enabled(struct drm_device *dev);
2838 extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
2839 extern void intel_disable_fbc(struct drm_device *dev);
2840 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2841 extern void intel_init_pch_refclk(struct drm_device *dev);
2842 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2843 extern void bdw_software_turbo(struct drm_device *dev);
2844 extern void gen8_flip_interrupt(struct drm_device *dev);
2845 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2846 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2847 bool enable);
2848 extern void intel_detect_pch(struct drm_device *dev);
2849 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2850 extern int intel_enable_rc6(const struct drm_device *dev);
2851
2852 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2853 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2854 struct drm_file *file);
2855 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2856 struct drm_file *file);
2857
2858 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2859
2860 /* overlay */
2861 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2862 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2863 struct intel_overlay_error_state *error);
2864
2865 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2866 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2867 struct drm_device *dev,
2868 struct intel_display_error_state *error);
2869
2870 /* On SNB platform, before reading ring registers forcewake bit
2871 * must be set to prevent GT core from power down and stale values being
2872 * returned.
2873 */
2874 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2875 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2876 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2877
2878 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2879 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2880
2881 /* intel_sideband.c */
2882 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2883 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2884 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2885 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2886 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2887 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2888 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2889 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2890 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2891 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2892 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2893 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2894 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2895 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2896 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2897 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2898 enum intel_sbi_destination destination);
2899 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2900 enum intel_sbi_destination destination);
2901 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2902 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2903
2904 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2905 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2906
2907 #define FORCEWAKE_RENDER (1 << 0)
2908 #define FORCEWAKE_MEDIA (1 << 1)
2909 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2910
2911
2912 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2913 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2914
2915 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2916 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2917 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2918 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2919
2920 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2921 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2922 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2923 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2924
2925 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
2926 * will be implemented using 2 32-bit writes in an arbitrary order with
2927 * an arbitrary delay between them. This can cause the hardware to
2928 * act upon the intermediate value, possibly leading to corruption and
2929 * machine death. You have been warned.
2930 */
2931 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2932 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2933
2934 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2935 u32 upper = I915_READ(upper_reg); \
2936 u32 lower = I915_READ(lower_reg); \
2937 u32 tmp = I915_READ(upper_reg); \
2938 if (upper != tmp) { \
2939 upper = tmp; \
2940 lower = I915_READ(lower_reg); \
2941 WARN_ON(I915_READ(upper_reg) != upper); \
2942 } \
2943 (u64)upper << 32 | lower; })
2944
2945 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2946 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2947
2948 /* "Broadcast RGB" property */
2949 #define INTEL_BROADCAST_RGB_AUTO 0
2950 #define INTEL_BROADCAST_RGB_FULL 1
2951 #define INTEL_BROADCAST_RGB_LIMITED 2
2952
2953 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2954 {
2955 if (IS_VALLEYVIEW(dev))
2956 return VLV_VGACNTRL;
2957 else if (INTEL_INFO(dev)->gen >= 5)
2958 return CPU_VGACNTRL;
2959 else
2960 return VGACNTRL;
2961 }
2962
2963 static inline void __user *to_user_ptr(u64 address)
2964 {
2965 return (void __user *)(uintptr_t)address;
2966 }
2967
2968 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2969 {
2970 unsigned long j = msecs_to_jiffies(m);
2971
2972 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2973 }
2974
2975 static inline unsigned long
2976 timespec_to_jiffies_timeout(const struct timespec *value)
2977 {
2978 unsigned long j = timespec_to_jiffies(value);
2979
2980 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2981 }
2982
2983 /*
2984 * If you need to wait X milliseconds between events A and B, but event B
2985 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2986 * when event A happened, then just before event B you call this function and
2987 * pass the timestamp as the first argument, and X as the second argument.
2988 */
2989 static inline void
2990 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2991 {
2992 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2993
2994 /*
2995 * Don't re-read the value of "jiffies" every time since it may change
2996 * behind our back and break the math.
2997 */
2998 tmp_jiffies = jiffies;
2999 target_jiffies = timestamp_jiffies +
3000 msecs_to_jiffies_timeout(to_wait_ms);
3001
3002 if (time_after(target_jiffies, tmp_jiffies)) {
3003 remaining_jiffies = target_jiffies - tmp_jiffies;
3004 while (remaining_jiffies)
3005 remaining_jiffies =
3006 schedule_timeout_uninterruptible(remaining_jiffies);
3007 }
3008 }
3009
3010 #endif
This page took 0.135895 seconds and 6 git commands to generate.