drm/i915/skl: Add an IS_GEN9() define
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
46 #include <drm/drm_gem.h>
47 #include <linux/backlight.h>
48 #include <linux/hashtable.h>
49 #include <linux/intel-iommu.h>
50 #include <linux/kref.h>
51 #include <linux/pm_qos.h>
52
53 /* General customization:
54 */
55
56 #define DRIVER_NAME "i915"
57 #define DRIVER_DESC "Intel Graphics"
58 #define DRIVER_DATE "20140905"
59
60 enum pipe {
61 INVALID_PIPE = -1,
62 PIPE_A = 0,
63 PIPE_B,
64 PIPE_C,
65 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
67 };
68 #define pipe_name(p) ((p) + 'A')
69
70 enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
74 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
76 };
77 #define transcoder_name(t) ((t) + 'A')
78
79 enum plane {
80 PLANE_A = 0,
81 PLANE_B,
82 PLANE_C,
83 };
84 #define plane_name(p) ((p) + 'A')
85
86 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
87
88 enum port {
89 PORT_A = 0,
90 PORT_B,
91 PORT_C,
92 PORT_D,
93 PORT_E,
94 I915_MAX_PORTS
95 };
96 #define port_name(p) ((p) + 'A')
97
98 #define I915_NUM_PHYS_VLV 2
99
100 enum dpio_channel {
101 DPIO_CH0,
102 DPIO_CH1
103 };
104
105 enum dpio_phy {
106 DPIO_PHY0,
107 DPIO_PHY1
108 };
109
110 enum intel_display_power_domain {
111 POWER_DOMAIN_PIPE_A,
112 POWER_DOMAIN_PIPE_B,
113 POWER_DOMAIN_PIPE_C,
114 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
116 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
117 POWER_DOMAIN_TRANSCODER_A,
118 POWER_DOMAIN_TRANSCODER_B,
119 POWER_DOMAIN_TRANSCODER_C,
120 POWER_DOMAIN_TRANSCODER_EDP,
121 POWER_DOMAIN_PORT_DDI_A_2_LANES,
122 POWER_DOMAIN_PORT_DDI_A_4_LANES,
123 POWER_DOMAIN_PORT_DDI_B_2_LANES,
124 POWER_DOMAIN_PORT_DDI_B_4_LANES,
125 POWER_DOMAIN_PORT_DDI_C_2_LANES,
126 POWER_DOMAIN_PORT_DDI_C_4_LANES,
127 POWER_DOMAIN_PORT_DDI_D_2_LANES,
128 POWER_DOMAIN_PORT_DDI_D_4_LANES,
129 POWER_DOMAIN_PORT_DSI,
130 POWER_DOMAIN_PORT_CRT,
131 POWER_DOMAIN_PORT_OTHER,
132 POWER_DOMAIN_VGA,
133 POWER_DOMAIN_AUDIO,
134 POWER_DOMAIN_PLLS,
135 POWER_DOMAIN_INIT,
136
137 POWER_DOMAIN_NUM,
138 };
139
140 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
141 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
142 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
143 #define POWER_DOMAIN_TRANSCODER(tran) \
144 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
145 (tran) + POWER_DOMAIN_TRANSCODER_A)
146
147 enum hpd_pin {
148 HPD_NONE = 0,
149 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
150 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
151 HPD_CRT,
152 HPD_SDVO_B,
153 HPD_SDVO_C,
154 HPD_PORT_B,
155 HPD_PORT_C,
156 HPD_PORT_D,
157 HPD_NUM_PINS
158 };
159
160 #define I915_GEM_GPU_DOMAINS \
161 (I915_GEM_DOMAIN_RENDER | \
162 I915_GEM_DOMAIN_SAMPLER | \
163 I915_GEM_DOMAIN_COMMAND | \
164 I915_GEM_DOMAIN_INSTRUCTION | \
165 I915_GEM_DOMAIN_VERTEX)
166
167 #define for_each_pipe(__dev_priv, __p) \
168 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
169 #define for_each_plane(pipe, p) \
170 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
171 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
172
173 #define for_each_crtc(dev, crtc) \
174 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
175
176 #define for_each_intel_crtc(dev, intel_crtc) \
177 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
178
179 #define for_each_intel_encoder(dev, intel_encoder) \
180 list_for_each_entry(intel_encoder, \
181 &(dev)->mode_config.encoder_list, \
182 base.head)
183
184 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
185 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
186 if ((intel_encoder)->base.crtc == (__crtc))
187
188 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
189 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
190 if ((intel_connector)->base.encoder == (__encoder))
191
192 #define for_each_power_domain(domain, mask) \
193 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
194 if ((1 << (domain)) & (mask))
195
196 struct drm_i915_private;
197 struct i915_mm_struct;
198 struct i915_mmu_object;
199
200 enum intel_dpll_id {
201 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
202 /* real shared dpll ids must be >= 0 */
203 DPLL_ID_PCH_PLL_A = 0,
204 DPLL_ID_PCH_PLL_B = 1,
205 DPLL_ID_WRPLL1 = 0,
206 DPLL_ID_WRPLL2 = 1,
207 };
208 #define I915_NUM_PLLS 2
209
210 struct intel_dpll_hw_state {
211 /* i9xx, pch plls */
212 uint32_t dpll;
213 uint32_t dpll_md;
214 uint32_t fp0;
215 uint32_t fp1;
216
217 /* hsw, bdw */
218 uint32_t wrpll;
219 };
220
221 struct intel_shared_dpll {
222 int refcount; /* count of number of CRTCs sharing this PLL */
223 int active; /* count of number of active CRTCs (i.e. DPMS on) */
224 bool on; /* is the PLL actually active? Disabled during modeset */
225 const char *name;
226 /* should match the index in the dev_priv->shared_dplls array */
227 enum intel_dpll_id id;
228 struct intel_dpll_hw_state hw_state;
229 /* The mode_set hook is optional and should be used together with the
230 * intel_prepare_shared_dpll function. */
231 void (*mode_set)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll);
233 void (*enable)(struct drm_i915_private *dev_priv,
234 struct intel_shared_dpll *pll);
235 void (*disable)(struct drm_i915_private *dev_priv,
236 struct intel_shared_dpll *pll);
237 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
238 struct intel_shared_dpll *pll,
239 struct intel_dpll_hw_state *hw_state);
240 };
241
242 /* Used by dp and fdi links */
243 struct intel_link_m_n {
244 uint32_t tu;
245 uint32_t gmch_m;
246 uint32_t gmch_n;
247 uint32_t link_m;
248 uint32_t link_n;
249 };
250
251 void intel_link_compute_m_n(int bpp, int nlanes,
252 int pixel_clock, int link_clock,
253 struct intel_link_m_n *m_n);
254
255 /* Interface history:
256 *
257 * 1.1: Original.
258 * 1.2: Add Power Management
259 * 1.3: Add vblank support
260 * 1.4: Fix cmdbuffer path, add heap destroy
261 * 1.5: Add vblank pipe configuration
262 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
263 * - Support vertical blank on secondary display pipe
264 */
265 #define DRIVER_MAJOR 1
266 #define DRIVER_MINOR 6
267 #define DRIVER_PATCHLEVEL 0
268
269 #define WATCH_LISTS 0
270 #define WATCH_GTT 0
271
272 struct opregion_header;
273 struct opregion_acpi;
274 struct opregion_swsci;
275 struct opregion_asle;
276
277 struct intel_opregion {
278 struct opregion_header __iomem *header;
279 struct opregion_acpi __iomem *acpi;
280 struct opregion_swsci __iomem *swsci;
281 u32 swsci_gbda_sub_functions;
282 u32 swsci_sbcb_sub_functions;
283 struct opregion_asle __iomem *asle;
284 void __iomem *vbt;
285 u32 __iomem *lid_state;
286 struct work_struct asle_work;
287 };
288 #define OPREGION_SIZE (8*1024)
289
290 struct intel_overlay;
291 struct intel_overlay_error_state;
292
293 struct drm_local_map;
294
295 struct drm_i915_master_private {
296 struct drm_local_map *sarea;
297 struct _drm_i915_sarea *sarea_priv;
298 };
299 #define I915_FENCE_REG_NONE -1
300 #define I915_MAX_NUM_FENCES 32
301 /* 32 fences + sign bit for FENCE_REG_NONE */
302 #define I915_MAX_NUM_FENCE_BITS 6
303
304 struct drm_i915_fence_reg {
305 struct list_head lru_list;
306 struct drm_i915_gem_object *obj;
307 int pin_count;
308 };
309
310 struct sdvo_device_mapping {
311 u8 initialized;
312 u8 dvo_port;
313 u8 slave_addr;
314 u8 dvo_wiring;
315 u8 i2c_pin;
316 u8 ddc_pin;
317 };
318
319 struct intel_display_error_state;
320
321 struct drm_i915_error_state {
322 struct kref ref;
323 struct timeval time;
324
325 char error_msg[128];
326 u32 reset_count;
327 u32 suspend_count;
328
329 /* Generic register state */
330 u32 eir;
331 u32 pgtbl_er;
332 u32 ier;
333 u32 gtier[4];
334 u32 ccid;
335 u32 derrmr;
336 u32 forcewake;
337 u32 error; /* gen6+ */
338 u32 err_int; /* gen7 */
339 u32 done_reg;
340 u32 gac_eco;
341 u32 gam_ecochk;
342 u32 gab_ctl;
343 u32 gfx_mode;
344 u32 extra_instdone[I915_NUM_INSTDONE_REG];
345 u64 fence[I915_MAX_NUM_FENCES];
346 struct intel_overlay_error_state *overlay;
347 struct intel_display_error_state *display;
348 struct drm_i915_error_object *semaphore_obj;
349
350 struct drm_i915_error_ring {
351 bool valid;
352 /* Software tracked state */
353 bool waiting;
354 int hangcheck_score;
355 enum intel_ring_hangcheck_action hangcheck_action;
356 int num_requests;
357
358 /* our own tracking of ring head and tail */
359 u32 cpu_ring_head;
360 u32 cpu_ring_tail;
361
362 u32 semaphore_seqno[I915_NUM_RINGS - 1];
363
364 /* Register state */
365 u32 tail;
366 u32 head;
367 u32 ctl;
368 u32 hws;
369 u32 ipeir;
370 u32 ipehr;
371 u32 instdone;
372 u32 bbstate;
373 u32 instpm;
374 u32 instps;
375 u32 seqno;
376 u64 bbaddr;
377 u64 acthd;
378 u32 fault_reg;
379 u64 faddr;
380 u32 rc_psmi; /* sleep state */
381 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
382
383 struct drm_i915_error_object {
384 int page_count;
385 u32 gtt_offset;
386 u32 *pages[0];
387 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
388
389 struct drm_i915_error_request {
390 long jiffies;
391 u32 seqno;
392 u32 tail;
393 } *requests;
394
395 struct {
396 u32 gfx_mode;
397 union {
398 u64 pdp[4];
399 u32 pp_dir_base;
400 };
401 } vm_info;
402
403 pid_t pid;
404 char comm[TASK_COMM_LEN];
405 } ring[I915_NUM_RINGS];
406
407 struct drm_i915_error_buffer {
408 u32 size;
409 u32 name;
410 u32 rseqno, wseqno;
411 u32 gtt_offset;
412 u32 read_domains;
413 u32 write_domain;
414 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
415 s32 pinned:2;
416 u32 tiling:2;
417 u32 dirty:1;
418 u32 purgeable:1;
419 u32 userptr:1;
420 s32 ring:4;
421 u32 cache_level:3;
422 } **active_bo, **pinned_bo;
423
424 u32 *active_bo_count, *pinned_bo_count;
425 u32 vm_count;
426 };
427
428 struct intel_connector;
429 struct intel_crtc_config;
430 struct intel_plane_config;
431 struct intel_crtc;
432 struct intel_limit;
433 struct dpll;
434
435 struct drm_i915_display_funcs {
436 bool (*fbc_enabled)(struct drm_device *dev);
437 void (*enable_fbc)(struct drm_crtc *crtc);
438 void (*disable_fbc)(struct drm_device *dev);
439 int (*get_display_clock_speed)(struct drm_device *dev);
440 int (*get_fifo_size)(struct drm_device *dev, int plane);
441 /**
442 * find_dpll() - Find the best values for the PLL
443 * @limit: limits for the PLL
444 * @crtc: current CRTC
445 * @target: target frequency in kHz
446 * @refclk: reference clock frequency in kHz
447 * @match_clock: if provided, @best_clock P divider must
448 * match the P divider from @match_clock
449 * used for LVDS downclocking
450 * @best_clock: best PLL values found
451 *
452 * Returns true on success, false on failure.
453 */
454 bool (*find_dpll)(const struct intel_limit *limit,
455 struct drm_crtc *crtc,
456 int target, int refclk,
457 struct dpll *match_clock,
458 struct dpll *best_clock);
459 void (*update_wm)(struct drm_crtc *crtc);
460 void (*update_sprite_wm)(struct drm_plane *plane,
461 struct drm_crtc *crtc,
462 uint32_t sprite_width, uint32_t sprite_height,
463 int pixel_size, bool enable, bool scaled);
464 void (*modeset_global_resources)(struct drm_device *dev);
465 /* Returns the active state of the crtc, and if the crtc is active,
466 * fills out the pipe-config with the hw state. */
467 bool (*get_pipe_config)(struct intel_crtc *,
468 struct intel_crtc_config *);
469 void (*get_plane_config)(struct intel_crtc *,
470 struct intel_plane_config *);
471 int (*crtc_mode_set)(struct drm_crtc *crtc,
472 int x, int y,
473 struct drm_framebuffer *old_fb);
474 void (*crtc_enable)(struct drm_crtc *crtc);
475 void (*crtc_disable)(struct drm_crtc *crtc);
476 void (*off)(struct drm_crtc *crtc);
477 void (*write_eld)(struct drm_connector *connector,
478 struct drm_crtc *crtc,
479 struct drm_display_mode *mode);
480 void (*fdi_link_train)(struct drm_crtc *crtc);
481 void (*init_clock_gating)(struct drm_device *dev);
482 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
483 struct drm_framebuffer *fb,
484 struct drm_i915_gem_object *obj,
485 struct intel_engine_cs *ring,
486 uint32_t flags);
487 void (*update_primary_plane)(struct drm_crtc *crtc,
488 struct drm_framebuffer *fb,
489 int x, int y);
490 void (*hpd_irq_setup)(struct drm_device *dev);
491 /* clock updates for mode set */
492 /* cursor updates */
493 /* render clock increase/decrease */
494 /* display clock increase/decrease */
495 /* pll clock increase/decrease */
496
497 int (*setup_backlight)(struct intel_connector *connector);
498 uint32_t (*get_backlight)(struct intel_connector *connector);
499 void (*set_backlight)(struct intel_connector *connector,
500 uint32_t level);
501 void (*disable_backlight)(struct intel_connector *connector);
502 void (*enable_backlight)(struct intel_connector *connector);
503 };
504
505 struct intel_uncore_funcs {
506 void (*force_wake_get)(struct drm_i915_private *dev_priv,
507 int fw_engine);
508 void (*force_wake_put)(struct drm_i915_private *dev_priv,
509 int fw_engine);
510
511 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
512 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
513 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
514 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
515
516 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
517 uint8_t val, bool trace);
518 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
519 uint16_t val, bool trace);
520 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
521 uint32_t val, bool trace);
522 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
523 uint64_t val, bool trace);
524 };
525
526 struct intel_uncore {
527 spinlock_t lock; /** lock is also taken in irq contexts. */
528
529 struct intel_uncore_funcs funcs;
530
531 unsigned fifo_count;
532 unsigned forcewake_count;
533
534 unsigned fw_rendercount;
535 unsigned fw_mediacount;
536
537 struct timer_list force_wake_timer;
538 };
539
540 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
541 func(is_mobile) sep \
542 func(is_i85x) sep \
543 func(is_i915g) sep \
544 func(is_i945gm) sep \
545 func(is_g33) sep \
546 func(need_gfx_hws) sep \
547 func(is_g4x) sep \
548 func(is_pineview) sep \
549 func(is_broadwater) sep \
550 func(is_crestline) sep \
551 func(is_ivybridge) sep \
552 func(is_valleyview) sep \
553 func(is_haswell) sep \
554 func(is_preliminary) sep \
555 func(has_fbc) sep \
556 func(has_pipe_cxsr) sep \
557 func(has_hotplug) sep \
558 func(cursor_needs_physical) sep \
559 func(has_overlay) sep \
560 func(overlay_needs_physical) sep \
561 func(supports_tv) sep \
562 func(has_llc) sep \
563 func(has_ddi) sep \
564 func(has_fpga_dbg)
565
566 #define DEFINE_FLAG(name) u8 name:1
567 #define SEP_SEMICOLON ;
568
569 struct intel_device_info {
570 u32 display_mmio_offset;
571 u16 device_id;
572 u8 num_pipes:3;
573 u8 num_sprites[I915_MAX_PIPES];
574 u8 gen;
575 u8 ring_mask; /* Rings supported by the HW */
576 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
577 /* Register offsets for the various display pipes and transcoders */
578 int pipe_offsets[I915_MAX_TRANSCODERS];
579 int trans_offsets[I915_MAX_TRANSCODERS];
580 int palette_offsets[I915_MAX_PIPES];
581 int cursor_offsets[I915_MAX_PIPES];
582 };
583
584 #undef DEFINE_FLAG
585 #undef SEP_SEMICOLON
586
587 enum i915_cache_level {
588 I915_CACHE_NONE = 0,
589 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
590 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
591 caches, eg sampler/render caches, and the
592 large Last-Level-Cache. LLC is coherent with
593 the CPU, but L3 is only visible to the GPU. */
594 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
595 };
596
597 struct i915_ctx_hang_stats {
598 /* This context had batch pending when hang was declared */
599 unsigned batch_pending;
600
601 /* This context had batch active when hang was declared */
602 unsigned batch_active;
603
604 /* Time when this context was last blamed for a GPU reset */
605 unsigned long guilty_ts;
606
607 /* This context is banned to submit more work */
608 bool banned;
609 };
610
611 /* This must match up with the value previously used for execbuf2.rsvd1. */
612 #define DEFAULT_CONTEXT_HANDLE 0
613 /**
614 * struct intel_context - as the name implies, represents a context.
615 * @ref: reference count.
616 * @user_handle: userspace tracking identity for this context.
617 * @remap_slice: l3 row remapping information.
618 * @file_priv: filp associated with this context (NULL for global default
619 * context).
620 * @hang_stats: information about the role of this context in possible GPU
621 * hangs.
622 * @vm: virtual memory space used by this context.
623 * @legacy_hw_ctx: render context backing object and whether it is correctly
624 * initialized (legacy ring submission mechanism only).
625 * @link: link in the global list of contexts.
626 *
627 * Contexts are memory images used by the hardware to store copies of their
628 * internal state.
629 */
630 struct intel_context {
631 struct kref ref;
632 int user_handle;
633 uint8_t remap_slice;
634 struct drm_i915_file_private *file_priv;
635 struct i915_ctx_hang_stats hang_stats;
636 struct i915_hw_ppgtt *ppgtt;
637
638 /* Legacy ring buffer submission */
639 struct {
640 struct drm_i915_gem_object *rcs_state;
641 bool initialized;
642 } legacy_hw_ctx;
643
644 /* Execlists */
645 bool rcs_initialized;
646 struct {
647 struct drm_i915_gem_object *state;
648 struct intel_ringbuffer *ringbuf;
649 } engine[I915_NUM_RINGS];
650
651 struct list_head link;
652 };
653
654 struct i915_fbc {
655 unsigned long size;
656 unsigned threshold;
657 unsigned int fb_id;
658 enum plane plane;
659 int y;
660
661 struct drm_mm_node compressed_fb;
662 struct drm_mm_node *compressed_llb;
663
664 bool false_color;
665
666 struct intel_fbc_work {
667 struct delayed_work work;
668 struct drm_crtc *crtc;
669 struct drm_framebuffer *fb;
670 } *fbc_work;
671
672 enum no_fbc_reason {
673 FBC_OK, /* FBC is enabled */
674 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
675 FBC_NO_OUTPUT, /* no outputs enabled to compress */
676 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
677 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
678 FBC_MODE_TOO_LARGE, /* mode too large for compression */
679 FBC_BAD_PLANE, /* fbc not supported on plane */
680 FBC_NOT_TILED, /* buffer not tiled */
681 FBC_MULTIPLE_PIPES, /* more than one pipe active */
682 FBC_MODULE_PARAM,
683 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
684 } no_fbc_reason;
685 };
686
687 struct i915_drrs {
688 struct intel_connector *connector;
689 };
690
691 struct intel_dp;
692 struct i915_psr {
693 struct mutex lock;
694 bool sink_support;
695 bool source_ok;
696 struct intel_dp *enabled;
697 bool active;
698 struct delayed_work work;
699 unsigned busy_frontbuffer_bits;
700 };
701
702 enum intel_pch {
703 PCH_NONE = 0, /* No PCH present */
704 PCH_IBX, /* Ibexpeak PCH */
705 PCH_CPT, /* Cougarpoint PCH */
706 PCH_LPT, /* Lynxpoint PCH */
707 PCH_NOP,
708 };
709
710 enum intel_sbi_destination {
711 SBI_ICLK,
712 SBI_MPHY,
713 };
714
715 #define QUIRK_PIPEA_FORCE (1<<0)
716 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
717 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
718 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
719 #define QUIRK_PIPEB_FORCE (1<<4)
720
721 struct intel_fbdev;
722 struct intel_fbc_work;
723
724 struct intel_gmbus {
725 struct i2c_adapter adapter;
726 u32 force_bit;
727 u32 reg0;
728 u32 gpio_reg;
729 struct i2c_algo_bit_data bit_algo;
730 struct drm_i915_private *dev_priv;
731 };
732
733 struct i915_suspend_saved_registers {
734 u8 saveLBB;
735 u32 saveDSPACNTR;
736 u32 saveDSPBCNTR;
737 u32 saveDSPARB;
738 u32 savePIPEACONF;
739 u32 savePIPEBCONF;
740 u32 savePIPEASRC;
741 u32 savePIPEBSRC;
742 u32 saveFPA0;
743 u32 saveFPA1;
744 u32 saveDPLL_A;
745 u32 saveDPLL_A_MD;
746 u32 saveHTOTAL_A;
747 u32 saveHBLANK_A;
748 u32 saveHSYNC_A;
749 u32 saveVTOTAL_A;
750 u32 saveVBLANK_A;
751 u32 saveVSYNC_A;
752 u32 saveBCLRPAT_A;
753 u32 saveTRANSACONF;
754 u32 saveTRANS_HTOTAL_A;
755 u32 saveTRANS_HBLANK_A;
756 u32 saveTRANS_HSYNC_A;
757 u32 saveTRANS_VTOTAL_A;
758 u32 saveTRANS_VBLANK_A;
759 u32 saveTRANS_VSYNC_A;
760 u32 savePIPEASTAT;
761 u32 saveDSPASTRIDE;
762 u32 saveDSPASIZE;
763 u32 saveDSPAPOS;
764 u32 saveDSPAADDR;
765 u32 saveDSPASURF;
766 u32 saveDSPATILEOFF;
767 u32 savePFIT_PGM_RATIOS;
768 u32 saveBLC_HIST_CTL;
769 u32 saveBLC_PWM_CTL;
770 u32 saveBLC_PWM_CTL2;
771 u32 saveBLC_HIST_CTL_B;
772 u32 saveBLC_CPU_PWM_CTL;
773 u32 saveBLC_CPU_PWM_CTL2;
774 u32 saveFPB0;
775 u32 saveFPB1;
776 u32 saveDPLL_B;
777 u32 saveDPLL_B_MD;
778 u32 saveHTOTAL_B;
779 u32 saveHBLANK_B;
780 u32 saveHSYNC_B;
781 u32 saveVTOTAL_B;
782 u32 saveVBLANK_B;
783 u32 saveVSYNC_B;
784 u32 saveBCLRPAT_B;
785 u32 saveTRANSBCONF;
786 u32 saveTRANS_HTOTAL_B;
787 u32 saveTRANS_HBLANK_B;
788 u32 saveTRANS_HSYNC_B;
789 u32 saveTRANS_VTOTAL_B;
790 u32 saveTRANS_VBLANK_B;
791 u32 saveTRANS_VSYNC_B;
792 u32 savePIPEBSTAT;
793 u32 saveDSPBSTRIDE;
794 u32 saveDSPBSIZE;
795 u32 saveDSPBPOS;
796 u32 saveDSPBADDR;
797 u32 saveDSPBSURF;
798 u32 saveDSPBTILEOFF;
799 u32 saveVGA0;
800 u32 saveVGA1;
801 u32 saveVGA_PD;
802 u32 saveVGACNTRL;
803 u32 saveADPA;
804 u32 saveLVDS;
805 u32 savePP_ON_DELAYS;
806 u32 savePP_OFF_DELAYS;
807 u32 saveDVOA;
808 u32 saveDVOB;
809 u32 saveDVOC;
810 u32 savePP_ON;
811 u32 savePP_OFF;
812 u32 savePP_CONTROL;
813 u32 savePP_DIVISOR;
814 u32 savePFIT_CONTROL;
815 u32 save_palette_a[256];
816 u32 save_palette_b[256];
817 u32 saveFBC_CONTROL;
818 u32 saveIER;
819 u32 saveIIR;
820 u32 saveIMR;
821 u32 saveDEIER;
822 u32 saveDEIMR;
823 u32 saveGTIER;
824 u32 saveGTIMR;
825 u32 saveFDI_RXA_IMR;
826 u32 saveFDI_RXB_IMR;
827 u32 saveCACHE_MODE_0;
828 u32 saveMI_ARB_STATE;
829 u32 saveSWF0[16];
830 u32 saveSWF1[16];
831 u32 saveSWF2[3];
832 u8 saveMSR;
833 u8 saveSR[8];
834 u8 saveGR[25];
835 u8 saveAR_INDEX;
836 u8 saveAR[21];
837 u8 saveDACMASK;
838 u8 saveCR[37];
839 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
840 u32 saveCURACNTR;
841 u32 saveCURAPOS;
842 u32 saveCURABASE;
843 u32 saveCURBCNTR;
844 u32 saveCURBPOS;
845 u32 saveCURBBASE;
846 u32 saveCURSIZE;
847 u32 saveDP_B;
848 u32 saveDP_C;
849 u32 saveDP_D;
850 u32 savePIPEA_GMCH_DATA_M;
851 u32 savePIPEB_GMCH_DATA_M;
852 u32 savePIPEA_GMCH_DATA_N;
853 u32 savePIPEB_GMCH_DATA_N;
854 u32 savePIPEA_DP_LINK_M;
855 u32 savePIPEB_DP_LINK_M;
856 u32 savePIPEA_DP_LINK_N;
857 u32 savePIPEB_DP_LINK_N;
858 u32 saveFDI_RXA_CTL;
859 u32 saveFDI_TXA_CTL;
860 u32 saveFDI_RXB_CTL;
861 u32 saveFDI_TXB_CTL;
862 u32 savePFA_CTL_1;
863 u32 savePFB_CTL_1;
864 u32 savePFA_WIN_SZ;
865 u32 savePFB_WIN_SZ;
866 u32 savePFA_WIN_POS;
867 u32 savePFB_WIN_POS;
868 u32 savePCH_DREF_CONTROL;
869 u32 saveDISP_ARB_CTL;
870 u32 savePIPEA_DATA_M1;
871 u32 savePIPEA_DATA_N1;
872 u32 savePIPEA_LINK_M1;
873 u32 savePIPEA_LINK_N1;
874 u32 savePIPEB_DATA_M1;
875 u32 savePIPEB_DATA_N1;
876 u32 savePIPEB_LINK_M1;
877 u32 savePIPEB_LINK_N1;
878 u32 saveMCHBAR_RENDER_STANDBY;
879 u32 savePCH_PORT_HOTPLUG;
880 };
881
882 struct vlv_s0ix_state {
883 /* GAM */
884 u32 wr_watermark;
885 u32 gfx_prio_ctrl;
886 u32 arb_mode;
887 u32 gfx_pend_tlb0;
888 u32 gfx_pend_tlb1;
889 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
890 u32 media_max_req_count;
891 u32 gfx_max_req_count;
892 u32 render_hwsp;
893 u32 ecochk;
894 u32 bsd_hwsp;
895 u32 blt_hwsp;
896 u32 tlb_rd_addr;
897
898 /* MBC */
899 u32 g3dctl;
900 u32 gsckgctl;
901 u32 mbctl;
902
903 /* GCP */
904 u32 ucgctl1;
905 u32 ucgctl3;
906 u32 rcgctl1;
907 u32 rcgctl2;
908 u32 rstctl;
909 u32 misccpctl;
910
911 /* GPM */
912 u32 gfxpause;
913 u32 rpdeuhwtc;
914 u32 rpdeuc;
915 u32 ecobus;
916 u32 pwrdwnupctl;
917 u32 rp_down_timeout;
918 u32 rp_deucsw;
919 u32 rcubmabdtmr;
920 u32 rcedata;
921 u32 spare2gh;
922
923 /* Display 1 CZ domain */
924 u32 gt_imr;
925 u32 gt_ier;
926 u32 pm_imr;
927 u32 pm_ier;
928 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
929
930 /* GT SA CZ domain */
931 u32 tilectl;
932 u32 gt_fifoctl;
933 u32 gtlc_wake_ctrl;
934 u32 gtlc_survive;
935 u32 pmwgicz;
936
937 /* Display 2 CZ domain */
938 u32 gu_ctl0;
939 u32 gu_ctl1;
940 u32 clock_gate_dis2;
941 };
942
943 struct intel_rps_ei {
944 u32 cz_clock;
945 u32 render_c0;
946 u32 media_c0;
947 };
948
949 struct intel_rps_bdw_cal {
950 u32 it_threshold_pct; /* interrupt, in percentage */
951 u32 eval_interval; /* evaluation interval, in us */
952 u32 last_ts;
953 u32 last_c0;
954 bool is_up;
955 };
956
957 struct intel_rps_bdw_turbo {
958 struct intel_rps_bdw_cal up;
959 struct intel_rps_bdw_cal down;
960 struct timer_list flip_timer;
961 u32 timeout;
962 atomic_t flip_received;
963 struct work_struct work_max_freq;
964 };
965
966 struct intel_gen6_power_mgmt {
967 /* work and pm_iir are protected by dev_priv->irq_lock */
968 struct work_struct work;
969 u32 pm_iir;
970
971 /* Frequencies are stored in potentially platform dependent multiples.
972 * In other words, *_freq needs to be multiplied by X to be interesting.
973 * Soft limits are those which are used for the dynamic reclocking done
974 * by the driver (raise frequencies under heavy loads, and lower for
975 * lighter loads). Hard limits are those imposed by the hardware.
976 *
977 * A distinction is made for overclocking, which is never enabled by
978 * default, and is considered to be above the hard limit if it's
979 * possible at all.
980 */
981 u8 cur_freq; /* Current frequency (cached, may not == HW) */
982 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
983 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
984 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
985 u8 min_freq; /* AKA RPn. Minimum frequency */
986 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
987 u8 rp1_freq; /* "less than" RP0 power/freqency */
988 u8 rp0_freq; /* Non-overclocked max frequency. */
989 u32 cz_freq;
990
991 u32 ei_interrupt_count;
992
993 int last_adj;
994 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
995
996 bool enabled;
997 struct delayed_work delayed_resume_work;
998
999 bool is_bdw_sw_turbo; /* Switch of BDW software turbo */
1000 struct intel_rps_bdw_turbo sw_turbo; /* Calculate RP interrupt timing */
1001
1002 /* manual wa residency calculations */
1003 struct intel_rps_ei up_ei, down_ei;
1004
1005 /*
1006 * Protects RPS/RC6 register access and PCU communication.
1007 * Must be taken after struct_mutex if nested.
1008 */
1009 struct mutex hw_lock;
1010 };
1011
1012 /* defined intel_pm.c */
1013 extern spinlock_t mchdev_lock;
1014
1015 struct intel_ilk_power_mgmt {
1016 u8 cur_delay;
1017 u8 min_delay;
1018 u8 max_delay;
1019 u8 fmax;
1020 u8 fstart;
1021
1022 u64 last_count1;
1023 unsigned long last_time1;
1024 unsigned long chipset_power;
1025 u64 last_count2;
1026 u64 last_time2;
1027 unsigned long gfx_power;
1028 u8 corr;
1029
1030 int c_m;
1031 int r_t;
1032
1033 struct drm_i915_gem_object *pwrctx;
1034 struct drm_i915_gem_object *renderctx;
1035 };
1036
1037 struct drm_i915_private;
1038 struct i915_power_well;
1039
1040 struct i915_power_well_ops {
1041 /*
1042 * Synchronize the well's hw state to match the current sw state, for
1043 * example enable/disable it based on the current refcount. Called
1044 * during driver init and resume time, possibly after first calling
1045 * the enable/disable handlers.
1046 */
1047 void (*sync_hw)(struct drm_i915_private *dev_priv,
1048 struct i915_power_well *power_well);
1049 /*
1050 * Enable the well and resources that depend on it (for example
1051 * interrupts located on the well). Called after the 0->1 refcount
1052 * transition.
1053 */
1054 void (*enable)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056 /*
1057 * Disable the well and resources that depend on it. Called after
1058 * the 1->0 refcount transition.
1059 */
1060 void (*disable)(struct drm_i915_private *dev_priv,
1061 struct i915_power_well *power_well);
1062 /* Returns the hw enabled state. */
1063 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1064 struct i915_power_well *power_well);
1065 };
1066
1067 /* Power well structure for haswell */
1068 struct i915_power_well {
1069 const char *name;
1070 bool always_on;
1071 /* power well enable/disable usage count */
1072 int count;
1073 /* cached hw enabled state */
1074 bool hw_enabled;
1075 unsigned long domains;
1076 unsigned long data;
1077 const struct i915_power_well_ops *ops;
1078 };
1079
1080 struct i915_power_domains {
1081 /*
1082 * Power wells needed for initialization at driver init and suspend
1083 * time are on. They are kept on until after the first modeset.
1084 */
1085 bool init_power_on;
1086 bool initializing;
1087 int power_well_count;
1088
1089 struct mutex lock;
1090 int domain_use_count[POWER_DOMAIN_NUM];
1091 struct i915_power_well *power_wells;
1092 };
1093
1094 struct i915_dri1_state {
1095 unsigned allow_batchbuffer : 1;
1096 u32 __iomem *gfx_hws_cpu_addr;
1097
1098 unsigned int cpp;
1099 int back_offset;
1100 int front_offset;
1101 int current_page;
1102 int page_flipping;
1103
1104 uint32_t counter;
1105 };
1106
1107 struct i915_ums_state {
1108 /**
1109 * Flag if the X Server, and thus DRM, is not currently in
1110 * control of the device.
1111 *
1112 * This is set between LeaveVT and EnterVT. It needs to be
1113 * replaced with a semaphore. It also needs to be
1114 * transitioned away from for kernel modesetting.
1115 */
1116 int mm_suspended;
1117 };
1118
1119 #define MAX_L3_SLICES 2
1120 struct intel_l3_parity {
1121 u32 *remap_info[MAX_L3_SLICES];
1122 struct work_struct error_work;
1123 int which_slice;
1124 };
1125
1126 struct i915_gem_mm {
1127 /** Memory allocator for GTT stolen memory */
1128 struct drm_mm stolen;
1129 /** List of all objects in gtt_space. Used to restore gtt
1130 * mappings on resume */
1131 struct list_head bound_list;
1132 /**
1133 * List of objects which are not bound to the GTT (thus
1134 * are idle and not used by the GPU) but still have
1135 * (presumably uncached) pages still attached.
1136 */
1137 struct list_head unbound_list;
1138
1139 /** Usable portion of the GTT for GEM */
1140 unsigned long stolen_base; /* limited to low memory (32-bit) */
1141
1142 /** PPGTT used for aliasing the PPGTT with the GTT */
1143 struct i915_hw_ppgtt *aliasing_ppgtt;
1144
1145 struct notifier_block oom_notifier;
1146 struct shrinker shrinker;
1147 bool shrinker_no_lock_stealing;
1148
1149 /** LRU list of objects with fence regs on them. */
1150 struct list_head fence_list;
1151
1152 /**
1153 * We leave the user IRQ off as much as possible,
1154 * but this means that requests will finish and never
1155 * be retired once the system goes idle. Set a timer to
1156 * fire periodically while the ring is running. When it
1157 * fires, go retire requests.
1158 */
1159 struct delayed_work retire_work;
1160
1161 /**
1162 * When we detect an idle GPU, we want to turn on
1163 * powersaving features. So once we see that there
1164 * are no more requests outstanding and no more
1165 * arrive within a small period of time, we fire
1166 * off the idle_work.
1167 */
1168 struct delayed_work idle_work;
1169
1170 /**
1171 * Are we in a non-interruptible section of code like
1172 * modesetting?
1173 */
1174 bool interruptible;
1175
1176 /**
1177 * Is the GPU currently considered idle, or busy executing userspace
1178 * requests? Whilst idle, we attempt to power down the hardware and
1179 * display clocks. In order to reduce the effect on performance, there
1180 * is a slight delay before we do so.
1181 */
1182 bool busy;
1183
1184 /* the indicator for dispatch video commands on two BSD rings */
1185 int bsd_ring_dispatch_index;
1186
1187 /** Bit 6 swizzling required for X tiling */
1188 uint32_t bit_6_swizzle_x;
1189 /** Bit 6 swizzling required for Y tiling */
1190 uint32_t bit_6_swizzle_y;
1191
1192 /* accounting, useful for userland debugging */
1193 spinlock_t object_stat_lock;
1194 size_t object_memory;
1195 u32 object_count;
1196 };
1197
1198 struct drm_i915_error_state_buf {
1199 struct drm_i915_private *i915;
1200 unsigned bytes;
1201 unsigned size;
1202 int err;
1203 u8 *buf;
1204 loff_t start;
1205 loff_t pos;
1206 };
1207
1208 struct i915_error_state_file_priv {
1209 struct drm_device *dev;
1210 struct drm_i915_error_state *error;
1211 };
1212
1213 struct i915_gpu_error {
1214 /* For hangcheck timer */
1215 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1216 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1217 /* Hang gpu twice in this window and your context gets banned */
1218 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1219
1220 struct timer_list hangcheck_timer;
1221
1222 /* For reset and error_state handling. */
1223 spinlock_t lock;
1224 /* Protected by the above dev->gpu_error.lock. */
1225 struct drm_i915_error_state *first_error;
1226 struct work_struct work;
1227
1228
1229 unsigned long missed_irq_rings;
1230
1231 /**
1232 * State variable controlling the reset flow and count
1233 *
1234 * This is a counter which gets incremented when reset is triggered,
1235 * and again when reset has been handled. So odd values (lowest bit set)
1236 * means that reset is in progress and even values that
1237 * (reset_counter >> 1):th reset was successfully completed.
1238 *
1239 * If reset is not completed succesfully, the I915_WEDGE bit is
1240 * set meaning that hardware is terminally sour and there is no
1241 * recovery. All waiters on the reset_queue will be woken when
1242 * that happens.
1243 *
1244 * This counter is used by the wait_seqno code to notice that reset
1245 * event happened and it needs to restart the entire ioctl (since most
1246 * likely the seqno it waited for won't ever signal anytime soon).
1247 *
1248 * This is important for lock-free wait paths, where no contended lock
1249 * naturally enforces the correct ordering between the bail-out of the
1250 * waiter and the gpu reset work code.
1251 */
1252 atomic_t reset_counter;
1253
1254 #define I915_RESET_IN_PROGRESS_FLAG 1
1255 #define I915_WEDGED (1 << 31)
1256
1257 /**
1258 * Waitqueue to signal when the reset has completed. Used by clients
1259 * that wait for dev_priv->mm.wedged to settle.
1260 */
1261 wait_queue_head_t reset_queue;
1262
1263 /* Userspace knobs for gpu hang simulation;
1264 * combines both a ring mask, and extra flags
1265 */
1266 u32 stop_rings;
1267 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1268 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1269
1270 /* For missed irq/seqno simulation. */
1271 unsigned int test_irq_rings;
1272
1273 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1274 bool reload_in_reset;
1275 };
1276
1277 enum modeset_restore {
1278 MODESET_ON_LID_OPEN,
1279 MODESET_DONE,
1280 MODESET_SUSPENDED,
1281 };
1282
1283 struct ddi_vbt_port_info {
1284 /*
1285 * This is an index in the HDMI/DVI DDI buffer translation table.
1286 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1287 * populate this field.
1288 */
1289 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1290 uint8_t hdmi_level_shift;
1291
1292 uint8_t supports_dvi:1;
1293 uint8_t supports_hdmi:1;
1294 uint8_t supports_dp:1;
1295 };
1296
1297 enum drrs_support_type {
1298 DRRS_NOT_SUPPORTED = 0,
1299 STATIC_DRRS_SUPPORT = 1,
1300 SEAMLESS_DRRS_SUPPORT = 2
1301 };
1302
1303 struct intel_vbt_data {
1304 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1305 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1306
1307 /* Feature bits */
1308 unsigned int int_tv_support:1;
1309 unsigned int lvds_dither:1;
1310 unsigned int lvds_vbt:1;
1311 unsigned int int_crt_support:1;
1312 unsigned int lvds_use_ssc:1;
1313 unsigned int display_clock_mode:1;
1314 unsigned int fdi_rx_polarity_inverted:1;
1315 unsigned int has_mipi:1;
1316 int lvds_ssc_freq;
1317 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1318
1319 enum drrs_support_type drrs_type;
1320
1321 /* eDP */
1322 int edp_rate;
1323 int edp_lanes;
1324 int edp_preemphasis;
1325 int edp_vswing;
1326 bool edp_initialized;
1327 bool edp_support;
1328 int edp_bpp;
1329 struct edp_power_seq edp_pps;
1330
1331 struct {
1332 u16 pwm_freq_hz;
1333 bool present;
1334 bool active_low_pwm;
1335 u8 min_brightness; /* min_brightness/255 of max */
1336 } backlight;
1337
1338 /* MIPI DSI */
1339 struct {
1340 u16 port;
1341 u16 panel_id;
1342 struct mipi_config *config;
1343 struct mipi_pps_data *pps;
1344 u8 seq_version;
1345 u32 size;
1346 u8 *data;
1347 u8 *sequence[MIPI_SEQ_MAX];
1348 } dsi;
1349
1350 int crt_ddc_pin;
1351
1352 int child_dev_num;
1353 union child_device_config *child_dev;
1354
1355 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1356 };
1357
1358 enum intel_ddb_partitioning {
1359 INTEL_DDB_PART_1_2,
1360 INTEL_DDB_PART_5_6, /* IVB+ */
1361 };
1362
1363 struct intel_wm_level {
1364 bool enable;
1365 uint32_t pri_val;
1366 uint32_t spr_val;
1367 uint32_t cur_val;
1368 uint32_t fbc_val;
1369 };
1370
1371 struct ilk_wm_values {
1372 uint32_t wm_pipe[3];
1373 uint32_t wm_lp[3];
1374 uint32_t wm_lp_spr[3];
1375 uint32_t wm_linetime[3];
1376 bool enable_fbc_wm;
1377 enum intel_ddb_partitioning partitioning;
1378 };
1379
1380 /*
1381 * This struct helps tracking the state needed for runtime PM, which puts the
1382 * device in PCI D3 state. Notice that when this happens, nothing on the
1383 * graphics device works, even register access, so we don't get interrupts nor
1384 * anything else.
1385 *
1386 * Every piece of our code that needs to actually touch the hardware needs to
1387 * either call intel_runtime_pm_get or call intel_display_power_get with the
1388 * appropriate power domain.
1389 *
1390 * Our driver uses the autosuspend delay feature, which means we'll only really
1391 * suspend if we stay with zero refcount for a certain amount of time. The
1392 * default value is currently very conservative (see intel_init_runtime_pm), but
1393 * it can be changed with the standard runtime PM files from sysfs.
1394 *
1395 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1396 * goes back to false exactly before we reenable the IRQs. We use this variable
1397 * to check if someone is trying to enable/disable IRQs while they're supposed
1398 * to be disabled. This shouldn't happen and we'll print some error messages in
1399 * case it happens.
1400 *
1401 * For more, read the Documentation/power/runtime_pm.txt.
1402 */
1403 struct i915_runtime_pm {
1404 bool suspended;
1405 bool _irqs_disabled;
1406 };
1407
1408 enum intel_pipe_crc_source {
1409 INTEL_PIPE_CRC_SOURCE_NONE,
1410 INTEL_PIPE_CRC_SOURCE_PLANE1,
1411 INTEL_PIPE_CRC_SOURCE_PLANE2,
1412 INTEL_PIPE_CRC_SOURCE_PF,
1413 INTEL_PIPE_CRC_SOURCE_PIPE,
1414 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1415 INTEL_PIPE_CRC_SOURCE_TV,
1416 INTEL_PIPE_CRC_SOURCE_DP_B,
1417 INTEL_PIPE_CRC_SOURCE_DP_C,
1418 INTEL_PIPE_CRC_SOURCE_DP_D,
1419 INTEL_PIPE_CRC_SOURCE_AUTO,
1420 INTEL_PIPE_CRC_SOURCE_MAX,
1421 };
1422
1423 struct intel_pipe_crc_entry {
1424 uint32_t frame;
1425 uint32_t crc[5];
1426 };
1427
1428 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1429 struct intel_pipe_crc {
1430 spinlock_t lock;
1431 bool opened; /* exclusive access to the result file */
1432 struct intel_pipe_crc_entry *entries;
1433 enum intel_pipe_crc_source source;
1434 int head, tail;
1435 wait_queue_head_t wq;
1436 };
1437
1438 struct i915_frontbuffer_tracking {
1439 struct mutex lock;
1440
1441 /*
1442 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1443 * scheduled flips.
1444 */
1445 unsigned busy_bits;
1446 unsigned flip_bits;
1447 };
1448
1449 struct drm_i915_private {
1450 struct drm_device *dev;
1451 struct kmem_cache *slab;
1452
1453 const struct intel_device_info info;
1454
1455 int relative_constants_mode;
1456
1457 void __iomem *regs;
1458
1459 struct intel_uncore uncore;
1460
1461 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1462
1463
1464 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1465 * controller on different i2c buses. */
1466 struct mutex gmbus_mutex;
1467
1468 /**
1469 * Base address of the gmbus and gpio block.
1470 */
1471 uint32_t gpio_mmio_base;
1472
1473 /* MMIO base address for MIPI regs */
1474 uint32_t mipi_mmio_base;
1475
1476 wait_queue_head_t gmbus_wait_queue;
1477
1478 struct pci_dev *bridge_dev;
1479 struct intel_engine_cs ring[I915_NUM_RINGS];
1480 struct drm_i915_gem_object *semaphore_obj;
1481 uint32_t last_seqno, next_seqno;
1482
1483 struct drm_dma_handle *status_page_dmah;
1484 struct resource mch_res;
1485
1486 /* protects the irq masks */
1487 spinlock_t irq_lock;
1488
1489 /* protects the mmio flip data */
1490 spinlock_t mmio_flip_lock;
1491
1492 bool display_irqs_enabled;
1493
1494 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1495 struct pm_qos_request pm_qos;
1496
1497 /* DPIO indirect register protection */
1498 struct mutex dpio_lock;
1499
1500 /** Cached value of IMR to avoid reads in updating the bitfield */
1501 union {
1502 u32 irq_mask;
1503 u32 de_irq_mask[I915_MAX_PIPES];
1504 };
1505 u32 gt_irq_mask;
1506 u32 pm_irq_mask;
1507 u32 pm_rps_events;
1508 u32 pipestat_irq_mask[I915_MAX_PIPES];
1509
1510 struct work_struct hotplug_work;
1511 struct {
1512 unsigned long hpd_last_jiffies;
1513 int hpd_cnt;
1514 enum {
1515 HPD_ENABLED = 0,
1516 HPD_DISABLED = 1,
1517 HPD_MARK_DISABLED = 2
1518 } hpd_mark;
1519 } hpd_stats[HPD_NUM_PINS];
1520 u32 hpd_event_bits;
1521 struct delayed_work hotplug_reenable_work;
1522
1523 struct i915_fbc fbc;
1524 struct i915_drrs drrs;
1525 struct intel_opregion opregion;
1526 struct intel_vbt_data vbt;
1527
1528 /* overlay */
1529 struct intel_overlay *overlay;
1530
1531 /* backlight registers and fields in struct intel_panel */
1532 spinlock_t backlight_lock;
1533
1534 /* LVDS info */
1535 bool no_aux_handshake;
1536
1537 /* protects panel power sequencer state */
1538 struct mutex pps_mutex;
1539
1540 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1541 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1542 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1543
1544 unsigned int fsb_freq, mem_freq, is_ddr3;
1545 unsigned int vlv_cdclk_freq;
1546
1547 /**
1548 * wq - Driver workqueue for GEM.
1549 *
1550 * NOTE: Work items scheduled here are not allowed to grab any modeset
1551 * locks, for otherwise the flushing done in the pageflip code will
1552 * result in deadlocks.
1553 */
1554 struct workqueue_struct *wq;
1555
1556 /* Display functions */
1557 struct drm_i915_display_funcs display;
1558
1559 /* PCH chipset type */
1560 enum intel_pch pch_type;
1561 unsigned short pch_id;
1562
1563 unsigned long quirks;
1564
1565 enum modeset_restore modeset_restore;
1566 struct mutex modeset_restore_lock;
1567
1568 struct list_head vm_list; /* Global list of all address spaces */
1569 struct i915_gtt gtt; /* VM representing the global address space */
1570
1571 struct i915_gem_mm mm;
1572 DECLARE_HASHTABLE(mm_structs, 7);
1573 struct mutex mm_lock;
1574
1575 /* Kernel Modesetting */
1576
1577 struct sdvo_device_mapping sdvo_mappings[2];
1578
1579 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1580 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1581 wait_queue_head_t pending_flip_queue;
1582
1583 #ifdef CONFIG_DEBUG_FS
1584 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1585 #endif
1586
1587 int num_shared_dpll;
1588 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1589 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1590
1591 /*
1592 * workarounds are currently applied at different places and
1593 * changes are being done to consolidate them so exact count is
1594 * not clear at this point, use a max value for now.
1595 */
1596 #define I915_MAX_WA_REGS 16
1597 struct {
1598 u32 addr;
1599 u32 value;
1600 /* bitmask representing WA bits */
1601 u32 mask;
1602 } intel_wa_regs[I915_MAX_WA_REGS];
1603 u32 num_wa_regs;
1604
1605 /* Reclocking support */
1606 bool render_reclock_avail;
1607 bool lvds_downclock_avail;
1608 /* indicates the reduced downclock for LVDS*/
1609 int lvds_downclock;
1610
1611 struct i915_frontbuffer_tracking fb_tracking;
1612
1613 u16 orig_clock;
1614
1615 bool mchbar_need_disable;
1616
1617 struct intel_l3_parity l3_parity;
1618
1619 /* Cannot be determined by PCIID. You must always read a register. */
1620 size_t ellc_size;
1621
1622 /* gen6+ rps state */
1623 struct intel_gen6_power_mgmt rps;
1624
1625 /* ilk-only ips/rps state. Everything in here is protected by the global
1626 * mchdev_lock in intel_pm.c */
1627 struct intel_ilk_power_mgmt ips;
1628
1629 struct i915_power_domains power_domains;
1630
1631 struct i915_psr psr;
1632
1633 struct i915_gpu_error gpu_error;
1634
1635 struct drm_i915_gem_object *vlv_pctx;
1636
1637 #ifdef CONFIG_DRM_I915_FBDEV
1638 /* list of fbdev register on this device */
1639 struct intel_fbdev *fbdev;
1640 struct work_struct fbdev_suspend_work;
1641 #endif
1642
1643 struct drm_property *broadcast_rgb_property;
1644 struct drm_property *force_audio_property;
1645
1646 uint32_t hw_context_size;
1647 struct list_head context_list;
1648
1649 u32 fdi_rx_config;
1650
1651 u32 suspend_count;
1652 struct i915_suspend_saved_registers regfile;
1653 struct vlv_s0ix_state vlv_s0ix_state;
1654
1655 struct {
1656 /*
1657 * Raw watermark latency values:
1658 * in 0.1us units for WM0,
1659 * in 0.5us units for WM1+.
1660 */
1661 /* primary */
1662 uint16_t pri_latency[5];
1663 /* sprite */
1664 uint16_t spr_latency[5];
1665 /* cursor */
1666 uint16_t cur_latency[5];
1667
1668 /* current hardware state */
1669 struct ilk_wm_values hw;
1670 } wm;
1671
1672 struct i915_runtime_pm pm;
1673
1674 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1675 u32 long_hpd_port_mask;
1676 u32 short_hpd_port_mask;
1677 struct work_struct dig_port_work;
1678
1679 /*
1680 * if we get a HPD irq from DP and a HPD irq from non-DP
1681 * the non-DP HPD could block the workqueue on a mode config
1682 * mutex getting, that userspace may have taken. However
1683 * userspace is waiting on the DP workqueue to run which is
1684 * blocked behind the non-DP one.
1685 */
1686 struct workqueue_struct *dp_wq;
1687
1688 uint32_t bios_vgacntr;
1689
1690 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1691 * here! */
1692 struct i915_dri1_state dri1;
1693 /* Old ums support infrastructure, same warning applies. */
1694 struct i915_ums_state ums;
1695
1696 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1697 struct {
1698 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1699 struct intel_engine_cs *ring,
1700 struct intel_context *ctx,
1701 struct drm_i915_gem_execbuffer2 *args,
1702 struct list_head *vmas,
1703 struct drm_i915_gem_object *batch_obj,
1704 u64 exec_start, u32 flags);
1705 int (*init_rings)(struct drm_device *dev);
1706 void (*cleanup_ring)(struct intel_engine_cs *ring);
1707 void (*stop_ring)(struct intel_engine_cs *ring);
1708 } gt;
1709
1710 /*
1711 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1712 * will be rejected. Instead look for a better place.
1713 */
1714 };
1715
1716 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1717 {
1718 return dev->dev_private;
1719 }
1720
1721 /* Iterate over initialised rings */
1722 #define for_each_ring(ring__, dev_priv__, i__) \
1723 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1724 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1725
1726 enum hdmi_force_audio {
1727 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1728 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1729 HDMI_AUDIO_AUTO, /* trust EDID */
1730 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1731 };
1732
1733 #define I915_GTT_OFFSET_NONE ((u32)-1)
1734
1735 struct drm_i915_gem_object_ops {
1736 /* Interface between the GEM object and its backing storage.
1737 * get_pages() is called once prior to the use of the associated set
1738 * of pages before to binding them into the GTT, and put_pages() is
1739 * called after we no longer need them. As we expect there to be
1740 * associated cost with migrating pages between the backing storage
1741 * and making them available for the GPU (e.g. clflush), we may hold
1742 * onto the pages after they are no longer referenced by the GPU
1743 * in case they may be used again shortly (for example migrating the
1744 * pages to a different memory domain within the GTT). put_pages()
1745 * will therefore most likely be called when the object itself is
1746 * being released or under memory pressure (where we attempt to
1747 * reap pages for the shrinker).
1748 */
1749 int (*get_pages)(struct drm_i915_gem_object *);
1750 void (*put_pages)(struct drm_i915_gem_object *);
1751 int (*dmabuf_export)(struct drm_i915_gem_object *);
1752 void (*release)(struct drm_i915_gem_object *);
1753 };
1754
1755 /*
1756 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1757 * considered to be the frontbuffer for the given plane interface-vise. This
1758 * doesn't mean that the hw necessarily already scans it out, but that any
1759 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1760 *
1761 * We have one bit per pipe and per scanout plane type.
1762 */
1763 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1764 #define INTEL_FRONTBUFFER_BITS \
1765 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1766 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1767 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1768 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1769 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1770 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1771 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1772 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1773 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1774 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1775 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1776
1777 struct drm_i915_gem_object {
1778 struct drm_gem_object base;
1779
1780 const struct drm_i915_gem_object_ops *ops;
1781
1782 /** List of VMAs backed by this object */
1783 struct list_head vma_list;
1784
1785 /** Stolen memory for this object, instead of being backed by shmem. */
1786 struct drm_mm_node *stolen;
1787 struct list_head global_list;
1788
1789 struct list_head ring_list;
1790 /** Used in execbuf to temporarily hold a ref */
1791 struct list_head obj_exec_link;
1792
1793 /**
1794 * This is set if the object is on the active lists (has pending
1795 * rendering and so a non-zero seqno), and is not set if it i s on
1796 * inactive (ready to be unbound) list.
1797 */
1798 unsigned int active:1;
1799
1800 /**
1801 * This is set if the object has been written to since last bound
1802 * to the GTT
1803 */
1804 unsigned int dirty:1;
1805
1806 /**
1807 * Fence register bits (if any) for this object. Will be set
1808 * as needed when mapped into the GTT.
1809 * Protected by dev->struct_mutex.
1810 */
1811 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1812
1813 /**
1814 * Advice: are the backing pages purgeable?
1815 */
1816 unsigned int madv:2;
1817
1818 /**
1819 * Current tiling mode for the object.
1820 */
1821 unsigned int tiling_mode:2;
1822 /**
1823 * Whether the tiling parameters for the currently associated fence
1824 * register have changed. Note that for the purposes of tracking
1825 * tiling changes we also treat the unfenced register, the register
1826 * slot that the object occupies whilst it executes a fenced
1827 * command (such as BLT on gen2/3), as a "fence".
1828 */
1829 unsigned int fence_dirty:1;
1830
1831 /**
1832 * Is the object at the current location in the gtt mappable and
1833 * fenceable? Used to avoid costly recalculations.
1834 */
1835 unsigned int map_and_fenceable:1;
1836
1837 /**
1838 * Whether the current gtt mapping needs to be mappable (and isn't just
1839 * mappable by accident). Track pin and fault separate for a more
1840 * accurate mappable working set.
1841 */
1842 unsigned int fault_mappable:1;
1843 unsigned int pin_mappable:1;
1844 unsigned int pin_display:1;
1845
1846 /*
1847 * Is the object to be mapped as read-only to the GPU
1848 * Only honoured if hardware has relevant pte bit
1849 */
1850 unsigned long gt_ro:1;
1851 unsigned int cache_level:3;
1852
1853 unsigned int has_aliasing_ppgtt_mapping:1;
1854 unsigned int has_global_gtt_mapping:1;
1855 unsigned int has_dma_mapping:1;
1856
1857 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1858
1859 struct sg_table *pages;
1860 int pages_pin_count;
1861
1862 /* prime dma-buf support */
1863 void *dma_buf_vmapping;
1864 int vmapping_count;
1865
1866 struct intel_engine_cs *ring;
1867
1868 /** Breadcrumb of last rendering to the buffer. */
1869 uint32_t last_read_seqno;
1870 uint32_t last_write_seqno;
1871 /** Breadcrumb of last fenced GPU access to the buffer. */
1872 uint32_t last_fenced_seqno;
1873
1874 /** Current tiling stride for the object, if it's tiled. */
1875 uint32_t stride;
1876
1877 /** References from framebuffers, locks out tiling changes. */
1878 unsigned long framebuffer_references;
1879
1880 /** Record of address bit 17 of each page at last unbind. */
1881 unsigned long *bit_17;
1882
1883 /** User space pin count and filp owning the pin */
1884 unsigned long user_pin_count;
1885 struct drm_file *pin_filp;
1886
1887 /** for phy allocated objects */
1888 struct drm_dma_handle *phys_handle;
1889
1890 union {
1891 struct i915_gem_userptr {
1892 uintptr_t ptr;
1893 unsigned read_only :1;
1894 unsigned workers :4;
1895 #define I915_GEM_USERPTR_MAX_WORKERS 15
1896
1897 struct i915_mm_struct *mm;
1898 struct i915_mmu_object *mmu_object;
1899 struct work_struct *work;
1900 } userptr;
1901 };
1902 };
1903 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1904
1905 void i915_gem_track_fb(struct drm_i915_gem_object *old,
1906 struct drm_i915_gem_object *new,
1907 unsigned frontbuffer_bits);
1908
1909 /**
1910 * Request queue structure.
1911 *
1912 * The request queue allows us to note sequence numbers that have been emitted
1913 * and may be associated with active buffers to be retired.
1914 *
1915 * By keeping this list, we can avoid having to do questionable
1916 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1917 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1918 */
1919 struct drm_i915_gem_request {
1920 /** On Which ring this request was generated */
1921 struct intel_engine_cs *ring;
1922
1923 /** GEM sequence number associated with this request. */
1924 uint32_t seqno;
1925
1926 /** Position in the ringbuffer of the start of the request */
1927 u32 head;
1928
1929 /** Position in the ringbuffer of the end of the request */
1930 u32 tail;
1931
1932 /** Context related to this request */
1933 struct intel_context *ctx;
1934
1935 /** Batch buffer related to this request if any */
1936 struct drm_i915_gem_object *batch_obj;
1937
1938 /** Time at which this request was emitted, in jiffies. */
1939 unsigned long emitted_jiffies;
1940
1941 /** global list entry for this request */
1942 struct list_head list;
1943
1944 struct drm_i915_file_private *file_priv;
1945 /** file_priv list entry for this request */
1946 struct list_head client_list;
1947 };
1948
1949 struct drm_i915_file_private {
1950 struct drm_i915_private *dev_priv;
1951 struct drm_file *file;
1952
1953 struct {
1954 spinlock_t lock;
1955 struct list_head request_list;
1956 struct delayed_work idle_work;
1957 } mm;
1958 struct idr context_idr;
1959
1960 atomic_t rps_wait_boost;
1961 struct intel_engine_cs *bsd_ring;
1962 };
1963
1964 /*
1965 * A command that requires special handling by the command parser.
1966 */
1967 struct drm_i915_cmd_descriptor {
1968 /*
1969 * Flags describing how the command parser processes the command.
1970 *
1971 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1972 * a length mask if not set
1973 * CMD_DESC_SKIP: The command is allowed but does not follow the
1974 * standard length encoding for the opcode range in
1975 * which it falls
1976 * CMD_DESC_REJECT: The command is never allowed
1977 * CMD_DESC_REGISTER: The command should be checked against the
1978 * register whitelist for the appropriate ring
1979 * CMD_DESC_MASTER: The command is allowed if the submitting process
1980 * is the DRM master
1981 */
1982 u32 flags;
1983 #define CMD_DESC_FIXED (1<<0)
1984 #define CMD_DESC_SKIP (1<<1)
1985 #define CMD_DESC_REJECT (1<<2)
1986 #define CMD_DESC_REGISTER (1<<3)
1987 #define CMD_DESC_BITMASK (1<<4)
1988 #define CMD_DESC_MASTER (1<<5)
1989
1990 /*
1991 * The command's unique identification bits and the bitmask to get them.
1992 * This isn't strictly the opcode field as defined in the spec and may
1993 * also include type, subtype, and/or subop fields.
1994 */
1995 struct {
1996 u32 value;
1997 u32 mask;
1998 } cmd;
1999
2000 /*
2001 * The command's length. The command is either fixed length (i.e. does
2002 * not include a length field) or has a length field mask. The flag
2003 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2004 * a length mask. All command entries in a command table must include
2005 * length information.
2006 */
2007 union {
2008 u32 fixed;
2009 u32 mask;
2010 } length;
2011
2012 /*
2013 * Describes where to find a register address in the command to check
2014 * against the ring's register whitelist. Only valid if flags has the
2015 * CMD_DESC_REGISTER bit set.
2016 */
2017 struct {
2018 u32 offset;
2019 u32 mask;
2020 } reg;
2021
2022 #define MAX_CMD_DESC_BITMASKS 3
2023 /*
2024 * Describes command checks where a particular dword is masked and
2025 * compared against an expected value. If the command does not match
2026 * the expected value, the parser rejects it. Only valid if flags has
2027 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2028 * are valid.
2029 *
2030 * If the check specifies a non-zero condition_mask then the parser
2031 * only performs the check when the bits specified by condition_mask
2032 * are non-zero.
2033 */
2034 struct {
2035 u32 offset;
2036 u32 mask;
2037 u32 expected;
2038 u32 condition_offset;
2039 u32 condition_mask;
2040 } bits[MAX_CMD_DESC_BITMASKS];
2041 };
2042
2043 /*
2044 * A table of commands requiring special handling by the command parser.
2045 *
2046 * Each ring has an array of tables. Each table consists of an array of command
2047 * descriptors, which must be sorted with command opcodes in ascending order.
2048 */
2049 struct drm_i915_cmd_table {
2050 const struct drm_i915_cmd_descriptor *table;
2051 int count;
2052 };
2053
2054 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2055 #define __I915__(p) ({ \
2056 struct drm_i915_private *__p; \
2057 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2058 __p = (struct drm_i915_private *)p; \
2059 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2060 __p = to_i915((struct drm_device *)p); \
2061 else \
2062 BUILD_BUG(); \
2063 __p; \
2064 })
2065 #define INTEL_INFO(p) (&__I915__(p)->info)
2066 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2067
2068 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2069 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2070 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2071 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2072 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2073 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2074 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2075 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2076 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2077 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2078 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2079 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2080 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2081 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2082 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2083 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2084 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2085 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2086 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2087 INTEL_DEVID(dev) == 0x0152 || \
2088 INTEL_DEVID(dev) == 0x015a)
2089 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2090 INTEL_DEVID(dev) == 0x0106 || \
2091 INTEL_DEVID(dev) == 0x010A)
2092 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2093 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2094 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2095 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2096 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2097 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2098 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2099 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2100 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2101 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2102 (INTEL_DEVID(dev) & 0xf) == 0xe))
2103 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2104 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2105 #define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
2106 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2107 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2108 /* ULX machines are also considered ULT. */
2109 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2110 INTEL_DEVID(dev) == 0x0A1E)
2111 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2112
2113 /*
2114 * The genX designation typically refers to the render engine, so render
2115 * capability related checks should use IS_GEN, while display and other checks
2116 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2117 * chips, etc.).
2118 */
2119 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2120 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2121 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2122 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2123 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2124 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2125 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2126 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2127
2128 #define RENDER_RING (1<<RCS)
2129 #define BSD_RING (1<<VCS)
2130 #define BLT_RING (1<<BCS)
2131 #define VEBOX_RING (1<<VECS)
2132 #define BSD2_RING (1<<VCS2)
2133 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2134 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2135 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2136 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2137 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2138 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2139 to_i915(dev)->ellc_size)
2140 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2141
2142 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2143 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2144 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2145 #define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
2146 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2147 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2148
2149 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2150 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2151
2152 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2153 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2154 /*
2155 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2156 * even when in MSI mode. This results in spurious interrupt warnings if the
2157 * legacy irq no. is shared with another device. The kernel then disables that
2158 * interrupt source and so prevents the other device from working properly.
2159 */
2160 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2161 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2162
2163 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2164 * rows, which changed the alignment requirements and fence programming.
2165 */
2166 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2167 IS_I915GM(dev)))
2168 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2169 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2170 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2171 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2172 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2173
2174 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2175 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2176 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2177
2178 #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
2179
2180 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2181 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2182 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2183 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2184 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2185
2186 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2187 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2188 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2189 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2190 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2191 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2192
2193 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
2194 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2195 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2196 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2197 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2198 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2199
2200 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2201
2202 /* DPF == dynamic parity feature */
2203 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2204 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2205
2206 #define GT_FREQUENCY_MULTIPLIER 50
2207
2208 #include "i915_trace.h"
2209
2210 extern const struct drm_ioctl_desc i915_ioctls[];
2211 extern int i915_max_ioctl;
2212
2213 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2214 extern int i915_resume(struct drm_device *dev);
2215 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2216 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2217
2218 /* i915_params.c */
2219 struct i915_params {
2220 int modeset;
2221 int panel_ignore_lid;
2222 unsigned int powersave;
2223 int semaphores;
2224 unsigned int lvds_downclock;
2225 int lvds_channel_mode;
2226 int panel_use_ssc;
2227 int vbt_sdvo_panel_type;
2228 int enable_rc6;
2229 int enable_fbc;
2230 int enable_ppgtt;
2231 int enable_execlists;
2232 int enable_psr;
2233 unsigned int preliminary_hw_support;
2234 int disable_power_well;
2235 int enable_ips;
2236 int invert_brightness;
2237 int enable_cmd_parser;
2238 /* leave bools at the end to not create holes */
2239 bool enable_hangcheck;
2240 bool fastboot;
2241 bool prefault_disable;
2242 bool reset;
2243 bool disable_display;
2244 bool disable_vtd_wa;
2245 int use_mmio_flip;
2246 bool mmio_debug;
2247 };
2248 extern struct i915_params i915 __read_mostly;
2249
2250 /* i915_dma.c */
2251 void i915_update_dri1_breadcrumb(struct drm_device *dev);
2252 extern void i915_kernel_lost_context(struct drm_device * dev);
2253 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2254 extern int i915_driver_unload(struct drm_device *);
2255 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2256 extern void i915_driver_lastclose(struct drm_device * dev);
2257 extern void i915_driver_preclose(struct drm_device *dev,
2258 struct drm_file *file);
2259 extern void i915_driver_postclose(struct drm_device *dev,
2260 struct drm_file *file);
2261 extern int i915_driver_device_is_agp(struct drm_device * dev);
2262 #ifdef CONFIG_COMPAT
2263 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2264 unsigned long arg);
2265 #endif
2266 extern int i915_emit_box(struct drm_device *dev,
2267 struct drm_clip_rect *box,
2268 int DR1, int DR4);
2269 extern int intel_gpu_reset(struct drm_device *dev);
2270 extern int i915_reset(struct drm_device *dev);
2271 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2272 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2273 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2274 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2275 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2276 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2277
2278 /* i915_irq.c */
2279 void i915_queue_hangcheck(struct drm_device *dev);
2280 __printf(3, 4)
2281 void i915_handle_error(struct drm_device *dev, bool wedged,
2282 const char *fmt, ...);
2283
2284 void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2285 int new_delay);
2286 extern void intel_irq_init(struct drm_device *dev);
2287 extern void intel_hpd_init(struct drm_device *dev);
2288
2289 extern void intel_uncore_sanitize(struct drm_device *dev);
2290 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2291 bool restore_forcewake);
2292 extern void intel_uncore_init(struct drm_device *dev);
2293 extern void intel_uncore_check_errors(struct drm_device *dev);
2294 extern void intel_uncore_fini(struct drm_device *dev);
2295 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2296
2297 void
2298 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2299 u32 status_mask);
2300
2301 void
2302 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2303 u32 status_mask);
2304
2305 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2306 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2307
2308 /* i915_gem.c */
2309 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2310 struct drm_file *file_priv);
2311 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2312 struct drm_file *file_priv);
2313 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2314 struct drm_file *file_priv);
2315 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2316 struct drm_file *file_priv);
2317 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2318 struct drm_file *file_priv);
2319 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file_priv);
2321 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
2323 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
2325 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2326 struct intel_engine_cs *ring);
2327 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2328 struct drm_file *file,
2329 struct intel_engine_cs *ring,
2330 struct drm_i915_gem_object *obj);
2331 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2332 struct drm_file *file,
2333 struct intel_engine_cs *ring,
2334 struct intel_context *ctx,
2335 struct drm_i915_gem_execbuffer2 *args,
2336 struct list_head *vmas,
2337 struct drm_i915_gem_object *batch_obj,
2338 u64 exec_start, u32 flags);
2339 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2340 struct drm_file *file_priv);
2341 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2342 struct drm_file *file_priv);
2343 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2344 struct drm_file *file_priv);
2345 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file_priv);
2347 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2348 struct drm_file *file_priv);
2349 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2350 struct drm_file *file);
2351 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file);
2353 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2354 struct drm_file *file_priv);
2355 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2356 struct drm_file *file_priv);
2357 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2358 struct drm_file *file_priv);
2359 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file_priv);
2361 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2362 struct drm_file *file_priv);
2363 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2364 struct drm_file *file_priv);
2365 int i915_gem_init_userptr(struct drm_device *dev);
2366 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2367 struct drm_file *file);
2368 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2369 struct drm_file *file_priv);
2370 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
2372 void i915_gem_load(struct drm_device *dev);
2373 void *i915_gem_object_alloc(struct drm_device *dev);
2374 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2375 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2376 const struct drm_i915_gem_object_ops *ops);
2377 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2378 size_t size);
2379 void i915_init_vm(struct drm_i915_private *dev_priv,
2380 struct i915_address_space *vm);
2381 void i915_gem_free_object(struct drm_gem_object *obj);
2382 void i915_gem_vma_destroy(struct i915_vma *vma);
2383
2384 #define PIN_MAPPABLE 0x1
2385 #define PIN_NONBLOCK 0x2
2386 #define PIN_GLOBAL 0x4
2387 #define PIN_OFFSET_BIAS 0x8
2388 #define PIN_OFFSET_MASK (~4095)
2389 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2390 struct i915_address_space *vm,
2391 uint32_t alignment,
2392 uint64_t flags);
2393 int __must_check i915_vma_unbind(struct i915_vma *vma);
2394 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2395 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2396 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2397 void i915_gem_lastclose(struct drm_device *dev);
2398
2399 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2400 int *needs_clflush);
2401
2402 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2403 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2404 {
2405 struct sg_page_iter sg_iter;
2406
2407 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2408 return sg_page_iter_page(&sg_iter);
2409
2410 return NULL;
2411 }
2412 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2413 {
2414 BUG_ON(obj->pages == NULL);
2415 obj->pages_pin_count++;
2416 }
2417 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2418 {
2419 BUG_ON(obj->pages_pin_count == 0);
2420 obj->pages_pin_count--;
2421 }
2422
2423 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2424 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2425 struct intel_engine_cs *to);
2426 void i915_vma_move_to_active(struct i915_vma *vma,
2427 struct intel_engine_cs *ring);
2428 int i915_gem_dumb_create(struct drm_file *file_priv,
2429 struct drm_device *dev,
2430 struct drm_mode_create_dumb *args);
2431 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2432 uint32_t handle, uint64_t *offset);
2433 /**
2434 * Returns true if seq1 is later than seq2.
2435 */
2436 static inline bool
2437 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2438 {
2439 return (int32_t)(seq1 - seq2) >= 0;
2440 }
2441
2442 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2443 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2444 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2445 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2446
2447 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2448 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2449
2450 struct drm_i915_gem_request *
2451 i915_gem_find_active_request(struct intel_engine_cs *ring);
2452
2453 bool i915_gem_retire_requests(struct drm_device *dev);
2454 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2455 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2456 bool interruptible);
2457 int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2458
2459 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2460 {
2461 return unlikely(atomic_read(&error->reset_counter)
2462 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2463 }
2464
2465 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2466 {
2467 return atomic_read(&error->reset_counter) & I915_WEDGED;
2468 }
2469
2470 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2471 {
2472 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2473 }
2474
2475 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2476 {
2477 return dev_priv->gpu_error.stop_rings == 0 ||
2478 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2479 }
2480
2481 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2482 {
2483 return dev_priv->gpu_error.stop_rings == 0 ||
2484 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2485 }
2486
2487 void i915_gem_reset(struct drm_device *dev);
2488 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2489 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2490 int __must_check i915_gem_init(struct drm_device *dev);
2491 int i915_gem_init_rings(struct drm_device *dev);
2492 int __must_check i915_gem_init_hw(struct drm_device *dev);
2493 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2494 void i915_gem_init_swizzling(struct drm_device *dev);
2495 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2496 int __must_check i915_gpu_idle(struct drm_device *dev);
2497 int __must_check i915_gem_suspend(struct drm_device *dev);
2498 int __i915_add_request(struct intel_engine_cs *ring,
2499 struct drm_file *file,
2500 struct drm_i915_gem_object *batch_obj,
2501 u32 *seqno);
2502 #define i915_add_request(ring, seqno) \
2503 __i915_add_request(ring, NULL, NULL, seqno)
2504 int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2505 uint32_t seqno);
2506 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2507 int __must_check
2508 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2509 bool write);
2510 int __must_check
2511 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2512 int __must_check
2513 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2514 u32 alignment,
2515 struct intel_engine_cs *pipelined);
2516 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2517 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2518 int align);
2519 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2520 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2521
2522 uint32_t
2523 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2524 uint32_t
2525 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2526 int tiling_mode, bool fenced);
2527
2528 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2529 enum i915_cache_level cache_level);
2530
2531 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2532 struct dma_buf *dma_buf);
2533
2534 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2535 struct drm_gem_object *gem_obj, int flags);
2536
2537 void i915_gem_restore_fences(struct drm_device *dev);
2538
2539 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2540 struct i915_address_space *vm);
2541 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2542 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2543 struct i915_address_space *vm);
2544 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2545 struct i915_address_space *vm);
2546 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2547 struct i915_address_space *vm);
2548 struct i915_vma *
2549 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2550 struct i915_address_space *vm);
2551
2552 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2553 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2554 struct i915_vma *vma;
2555 list_for_each_entry(vma, &obj->vma_list, vma_link)
2556 if (vma->pin_count > 0)
2557 return true;
2558 return false;
2559 }
2560
2561 /* Some GGTT VM helpers */
2562 #define i915_obj_to_ggtt(obj) \
2563 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2564 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2565 {
2566 struct i915_address_space *ggtt =
2567 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2568 return vm == ggtt;
2569 }
2570
2571 static inline struct i915_hw_ppgtt *
2572 i915_vm_to_ppgtt(struct i915_address_space *vm)
2573 {
2574 WARN_ON(i915_is_ggtt(vm));
2575
2576 return container_of(vm, struct i915_hw_ppgtt, base);
2577 }
2578
2579
2580 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2581 {
2582 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2583 }
2584
2585 static inline unsigned long
2586 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2587 {
2588 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2589 }
2590
2591 static inline unsigned long
2592 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2593 {
2594 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2595 }
2596
2597 static inline int __must_check
2598 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2599 uint32_t alignment,
2600 unsigned flags)
2601 {
2602 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2603 alignment, flags | PIN_GLOBAL);
2604 }
2605
2606 static inline int
2607 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2608 {
2609 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2610 }
2611
2612 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2613
2614 /* i915_gem_context.c */
2615 int __must_check i915_gem_context_init(struct drm_device *dev);
2616 void i915_gem_context_fini(struct drm_device *dev);
2617 void i915_gem_context_reset(struct drm_device *dev);
2618 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2619 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2620 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2621 int i915_switch_context(struct intel_engine_cs *ring,
2622 struct intel_context *to);
2623 struct intel_context *
2624 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2625 void i915_gem_context_free(struct kref *ctx_ref);
2626 struct drm_i915_gem_object *
2627 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2628 static inline void i915_gem_context_reference(struct intel_context *ctx)
2629 {
2630 kref_get(&ctx->ref);
2631 }
2632
2633 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2634 {
2635 kref_put(&ctx->ref, i915_gem_context_free);
2636 }
2637
2638 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2639 {
2640 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2641 }
2642
2643 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2644 struct drm_file *file);
2645 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2646 struct drm_file *file);
2647
2648 /* i915_gem_evict.c */
2649 int __must_check i915_gem_evict_something(struct drm_device *dev,
2650 struct i915_address_space *vm,
2651 int min_size,
2652 unsigned alignment,
2653 unsigned cache_level,
2654 unsigned long start,
2655 unsigned long end,
2656 unsigned flags);
2657 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2658 int i915_gem_evict_everything(struct drm_device *dev);
2659
2660 /* belongs in i915_gem_gtt.h */
2661 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2662 {
2663 if (INTEL_INFO(dev)->gen < 6)
2664 intel_gtt_chipset_flush();
2665 }
2666
2667 /* i915_gem_stolen.c */
2668 int i915_gem_init_stolen(struct drm_device *dev);
2669 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2670 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2671 void i915_gem_cleanup_stolen(struct drm_device *dev);
2672 struct drm_i915_gem_object *
2673 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2674 struct drm_i915_gem_object *
2675 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2676 u32 stolen_offset,
2677 u32 gtt_offset,
2678 u32 size);
2679
2680 /* i915_gem_tiling.c */
2681 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2682 {
2683 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2684
2685 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2686 obj->tiling_mode != I915_TILING_NONE;
2687 }
2688
2689 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2690 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2691 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2692
2693 /* i915_gem_debug.c */
2694 #if WATCH_LISTS
2695 int i915_verify_lists(struct drm_device *dev);
2696 #else
2697 #define i915_verify_lists(dev) 0
2698 #endif
2699
2700 /* i915_debugfs.c */
2701 int i915_debugfs_init(struct drm_minor *minor);
2702 void i915_debugfs_cleanup(struct drm_minor *minor);
2703 #ifdef CONFIG_DEBUG_FS
2704 void intel_display_crc_init(struct drm_device *dev);
2705 #else
2706 static inline void intel_display_crc_init(struct drm_device *dev) {}
2707 #endif
2708
2709 /* i915_gpu_error.c */
2710 __printf(2, 3)
2711 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2712 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2713 const struct i915_error_state_file_priv *error);
2714 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2715 struct drm_i915_private *i915,
2716 size_t count, loff_t pos);
2717 static inline void i915_error_state_buf_release(
2718 struct drm_i915_error_state_buf *eb)
2719 {
2720 kfree(eb->buf);
2721 }
2722 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2723 const char *error_msg);
2724 void i915_error_state_get(struct drm_device *dev,
2725 struct i915_error_state_file_priv *error_priv);
2726 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2727 void i915_destroy_error_state(struct drm_device *dev);
2728
2729 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2730 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2731
2732 /* i915_cmd_parser.c */
2733 int i915_cmd_parser_get_version(void);
2734 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2735 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2736 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2737 int i915_parse_cmds(struct intel_engine_cs *ring,
2738 struct drm_i915_gem_object *batch_obj,
2739 u32 batch_start_offset,
2740 bool is_master);
2741
2742 /* i915_suspend.c */
2743 extern int i915_save_state(struct drm_device *dev);
2744 extern int i915_restore_state(struct drm_device *dev);
2745
2746 /* i915_ums.c */
2747 void i915_save_display_reg(struct drm_device *dev);
2748 void i915_restore_display_reg(struct drm_device *dev);
2749
2750 /* i915_sysfs.c */
2751 void i915_setup_sysfs(struct drm_device *dev_priv);
2752 void i915_teardown_sysfs(struct drm_device *dev_priv);
2753
2754 /* intel_i2c.c */
2755 extern int intel_setup_gmbus(struct drm_device *dev);
2756 extern void intel_teardown_gmbus(struct drm_device *dev);
2757 static inline bool intel_gmbus_is_port_valid(unsigned port)
2758 {
2759 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2760 }
2761
2762 extern struct i2c_adapter *intel_gmbus_get_adapter(
2763 struct drm_i915_private *dev_priv, unsigned port);
2764 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2765 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2766 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2767 {
2768 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2769 }
2770 extern void intel_i2c_reset(struct drm_device *dev);
2771
2772 /* intel_opregion.c */
2773 struct intel_encoder;
2774 #ifdef CONFIG_ACPI
2775 extern int intel_opregion_setup(struct drm_device *dev);
2776 extern void intel_opregion_init(struct drm_device *dev);
2777 extern void intel_opregion_fini(struct drm_device *dev);
2778 extern void intel_opregion_asle_intr(struct drm_device *dev);
2779 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2780 bool enable);
2781 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2782 pci_power_t state);
2783 #else
2784 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2785 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2786 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2787 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2788 static inline int
2789 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2790 {
2791 return 0;
2792 }
2793 static inline int
2794 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2795 {
2796 return 0;
2797 }
2798 #endif
2799
2800 /* intel_acpi.c */
2801 #ifdef CONFIG_ACPI
2802 extern void intel_register_dsm_handler(void);
2803 extern void intel_unregister_dsm_handler(void);
2804 #else
2805 static inline void intel_register_dsm_handler(void) { return; }
2806 static inline void intel_unregister_dsm_handler(void) { return; }
2807 #endif /* CONFIG_ACPI */
2808
2809 /* modesetting */
2810 extern void intel_modeset_init_hw(struct drm_device *dev);
2811 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2812 extern void intel_modeset_init(struct drm_device *dev);
2813 extern void intel_modeset_gem_init(struct drm_device *dev);
2814 extern void intel_modeset_cleanup(struct drm_device *dev);
2815 extern void intel_connector_unregister(struct intel_connector *);
2816 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2817 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2818 bool force_restore);
2819 extern void i915_redisable_vga(struct drm_device *dev);
2820 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2821 extern bool intel_fbc_enabled(struct drm_device *dev);
2822 extern void gen8_fbc_sw_flush(struct drm_device *dev, u32 value);
2823 extern void intel_disable_fbc(struct drm_device *dev);
2824 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2825 extern void intel_init_pch_refclk(struct drm_device *dev);
2826 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2827 extern void bdw_software_turbo(struct drm_device *dev);
2828 extern void gen8_flip_interrupt(struct drm_device *dev);
2829 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2830 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2831 bool enable);
2832 extern void intel_detect_pch(struct drm_device *dev);
2833 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2834 extern int intel_enable_rc6(const struct drm_device *dev);
2835
2836 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2837 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file);
2839 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
2841
2842 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2843
2844 /* overlay */
2845 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2846 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2847 struct intel_overlay_error_state *error);
2848
2849 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2850 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2851 struct drm_device *dev,
2852 struct intel_display_error_state *error);
2853
2854 /* On SNB platform, before reading ring registers forcewake bit
2855 * must be set to prevent GT core from power down and stale values being
2856 * returned.
2857 */
2858 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2859 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2860 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2861
2862 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2863 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2864
2865 /* intel_sideband.c */
2866 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2867 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2868 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2869 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2870 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2871 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2872 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2873 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2874 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2875 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2876 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2877 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2878 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2879 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2880 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2881 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2882 enum intel_sbi_destination destination);
2883 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2884 enum intel_sbi_destination destination);
2885 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2886 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2887
2888 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2889 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2890
2891 #define FORCEWAKE_RENDER (1 << 0)
2892 #define FORCEWAKE_MEDIA (1 << 1)
2893 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2894
2895
2896 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2897 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2898
2899 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2900 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2901 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2902 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2903
2904 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2905 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2906 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2907 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2908
2909 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
2910 * will be implemented using 2 32-bit writes in an arbitrary order with
2911 * an arbitrary delay between them. This can cause the hardware to
2912 * act upon the intermediate value, possibly leading to corruption and
2913 * machine death. You have been warned.
2914 */
2915 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2916 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2917
2918 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2919 u32 upper = I915_READ(upper_reg); \
2920 u32 lower = I915_READ(lower_reg); \
2921 u32 tmp = I915_READ(upper_reg); \
2922 if (upper != tmp) { \
2923 upper = tmp; \
2924 lower = I915_READ(lower_reg); \
2925 WARN_ON(I915_READ(upper_reg) != upper); \
2926 } \
2927 (u64)upper << 32 | lower; })
2928
2929 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2930 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2931
2932 /* "Broadcast RGB" property */
2933 #define INTEL_BROADCAST_RGB_AUTO 0
2934 #define INTEL_BROADCAST_RGB_FULL 1
2935 #define INTEL_BROADCAST_RGB_LIMITED 2
2936
2937 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2938 {
2939 if (IS_VALLEYVIEW(dev))
2940 return VLV_VGACNTRL;
2941 else if (INTEL_INFO(dev)->gen >= 5)
2942 return CPU_VGACNTRL;
2943 else
2944 return VGACNTRL;
2945 }
2946
2947 static inline void __user *to_user_ptr(u64 address)
2948 {
2949 return (void __user *)(uintptr_t)address;
2950 }
2951
2952 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2953 {
2954 unsigned long j = msecs_to_jiffies(m);
2955
2956 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2957 }
2958
2959 static inline unsigned long
2960 timespec_to_jiffies_timeout(const struct timespec *value)
2961 {
2962 unsigned long j = timespec_to_jiffies(value);
2963
2964 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2965 }
2966
2967 /*
2968 * If you need to wait X milliseconds between events A and B, but event B
2969 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2970 * when event A happened, then just before event B you call this function and
2971 * pass the timestamp as the first argument, and X as the second argument.
2972 */
2973 static inline void
2974 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2975 {
2976 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2977
2978 /*
2979 * Don't re-read the value of "jiffies" every time since it may change
2980 * behind our back and break the math.
2981 */
2982 tmp_jiffies = jiffies;
2983 target_jiffies = timestamp_jiffies +
2984 msecs_to_jiffies_timeout(to_wait_ms);
2985
2986 if (time_after(target_jiffies, tmp_jiffies)) {
2987 remaining_jiffies = target_jiffies - tmp_jiffies;
2988 while (remaining_jiffies)
2989 remaining_jiffies =
2990 schedule_timeout_uninterruptible(remaining_jiffies);
2991 }
2992 }
2993
2994 #endif
This page took 0.138077 seconds and 6 git commands to generate.