drm/i915: ban badly behaving contexts
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 };
103
104 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
109 enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120 };
121
122 #define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
128
129 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130
131 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
135 struct drm_i915_private;
136
137 enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142 };
143 #define I915_NUM_PLLS 2
144
145 struct intel_dpll_hw_state {
146 uint32_t dpll;
147 uint32_t dpll_md;
148 uint32_t fp0;
149 uint32_t fp1;
150 };
151
152 struct intel_shared_dpll {
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
159 struct intel_dpll_hw_state hw_state;
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
169 };
170
171 /* Used by dp and fdi links */
172 struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178 };
179
180 void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
184 struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188 };
189
190 /* Interface history:
191 *
192 * 1.1: Original.
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
195 * 1.4: Fix cmdbuffer path, add heap destroy
196 * 1.5: Add vblank pipe configuration
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
199 */
200 #define DRIVER_MAJOR 1
201 #define DRIVER_MINOR 6
202 #define DRIVER_PATCHLEVEL 0
203
204 #define WATCH_LISTS 0
205 #define WATCH_GTT 0
206
207 #define I915_GEM_PHYS_CURSOR_0 1
208 #define I915_GEM_PHYS_CURSOR_1 2
209 #define I915_GEM_PHYS_OVERLAY_REGS 3
210 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212 struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
216 struct drm_i915_gem_object *cur_obj;
217 };
218
219 struct opregion_header;
220 struct opregion_acpi;
221 struct opregion_swsci;
222 struct opregion_asle;
223
224 struct intel_opregion {
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
228 u32 swsci_gbda_sub_functions;
229 u32 swsci_sbcb_sub_functions;
230 struct opregion_asle __iomem *asle;
231 void __iomem *vbt;
232 u32 __iomem *lid_state;
233 };
234 #define OPREGION_SIZE (8*1024)
235
236 struct intel_overlay;
237 struct intel_overlay_error_state;
238
239 struct drm_i915_master_private {
240 drm_local_map_t *sarea;
241 struct _drm_i915_sarea *sarea_priv;
242 };
243 #define I915_FENCE_REG_NONE -1
244 #define I915_MAX_NUM_FENCES 32
245 /* 32 fences + sign bit for FENCE_REG_NONE */
246 #define I915_MAX_NUM_FENCE_BITS 6
247
248 struct drm_i915_fence_reg {
249 struct list_head lru_list;
250 struct drm_i915_gem_object *obj;
251 int pin_count;
252 };
253
254 struct sdvo_device_mapping {
255 u8 initialized;
256 u8 dvo_port;
257 u8 slave_addr;
258 u8 dvo_wiring;
259 u8 i2c_pin;
260 u8 ddc_pin;
261 };
262
263 struct intel_display_error_state;
264
265 struct drm_i915_error_state {
266 struct kref ref;
267 u32 eir;
268 u32 pgtbl_er;
269 u32 ier;
270 u32 ccid;
271 u32 derrmr;
272 u32 forcewake;
273 bool waiting[I915_NUM_RINGS];
274 u32 pipestat[I915_MAX_PIPES];
275 u32 tail[I915_NUM_RINGS];
276 u32 head[I915_NUM_RINGS];
277 u32 ctl[I915_NUM_RINGS];
278 u32 ipeir[I915_NUM_RINGS];
279 u32 ipehr[I915_NUM_RINGS];
280 u32 instdone[I915_NUM_RINGS];
281 u32 acthd[I915_NUM_RINGS];
282 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
283 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
284 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
285 /* our own tracking of ring head and tail */
286 u32 cpu_ring_head[I915_NUM_RINGS];
287 u32 cpu_ring_tail[I915_NUM_RINGS];
288 u32 error; /* gen6+ */
289 u32 err_int; /* gen7 */
290 u32 instpm[I915_NUM_RINGS];
291 u32 instps[I915_NUM_RINGS];
292 u32 extra_instdone[I915_NUM_INSTDONE_REG];
293 u32 seqno[I915_NUM_RINGS];
294 u64 bbaddr;
295 u32 fault_reg[I915_NUM_RINGS];
296 u32 done_reg;
297 u32 faddr[I915_NUM_RINGS];
298 u64 fence[I915_MAX_NUM_FENCES];
299 struct timeval time;
300 struct drm_i915_error_ring {
301 struct drm_i915_error_object {
302 int page_count;
303 u32 gtt_offset;
304 u32 *pages[0];
305 } *ringbuffer, *batchbuffer, *ctx;
306 struct drm_i915_error_request {
307 long jiffies;
308 u32 seqno;
309 u32 tail;
310 } *requests;
311 int num_requests;
312 } ring[I915_NUM_RINGS];
313 struct drm_i915_error_buffer {
314 u32 size;
315 u32 name;
316 u32 rseqno, wseqno;
317 u32 gtt_offset;
318 u32 read_domains;
319 u32 write_domain;
320 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
321 s32 pinned:2;
322 u32 tiling:2;
323 u32 dirty:1;
324 u32 purgeable:1;
325 s32 ring:4;
326 u32 cache_level:2;
327 } **active_bo, **pinned_bo;
328 u32 *active_bo_count, *pinned_bo_count;
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331 };
332
333 struct intel_crtc_config;
334 struct intel_crtc;
335 struct intel_limit;
336 struct dpll;
337
338 struct drm_i915_display_funcs {
339 bool (*fbc_enabled)(struct drm_device *dev);
340 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
341 void (*disable_fbc)(struct drm_device *dev);
342 int (*get_display_clock_speed)(struct drm_device *dev);
343 int (*get_fifo_size)(struct drm_device *dev, int plane);
344 /**
345 * find_dpll() - Find the best values for the PLL
346 * @limit: limits for the PLL
347 * @crtc: current CRTC
348 * @target: target frequency in kHz
349 * @refclk: reference clock frequency in kHz
350 * @match_clock: if provided, @best_clock P divider must
351 * match the P divider from @match_clock
352 * used for LVDS downclocking
353 * @best_clock: best PLL values found
354 *
355 * Returns true on success, false on failure.
356 */
357 bool (*find_dpll)(const struct intel_limit *limit,
358 struct drm_crtc *crtc,
359 int target, int refclk,
360 struct dpll *match_clock,
361 struct dpll *best_clock);
362 void (*update_wm)(struct drm_device *dev);
363 void (*update_sprite_wm)(struct drm_plane *plane,
364 struct drm_crtc *crtc,
365 uint32_t sprite_width, int pixel_size,
366 bool enable, bool scaled);
367 void (*modeset_global_resources)(struct drm_device *dev);
368 /* Returns the active state of the crtc, and if the crtc is active,
369 * fills out the pipe-config with the hw state. */
370 bool (*get_pipe_config)(struct intel_crtc *,
371 struct intel_crtc_config *);
372 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
373 int (*crtc_mode_set)(struct drm_crtc *crtc,
374 int x, int y,
375 struct drm_framebuffer *old_fb);
376 void (*crtc_enable)(struct drm_crtc *crtc);
377 void (*crtc_disable)(struct drm_crtc *crtc);
378 void (*off)(struct drm_crtc *crtc);
379 void (*write_eld)(struct drm_connector *connector,
380 struct drm_crtc *crtc);
381 void (*fdi_link_train)(struct drm_crtc *crtc);
382 void (*init_clock_gating)(struct drm_device *dev);
383 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
384 struct drm_framebuffer *fb,
385 struct drm_i915_gem_object *obj,
386 uint32_t flags);
387 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
388 int x, int y);
389 void (*hpd_irq_setup)(struct drm_device *dev);
390 /* clock updates for mode set */
391 /* cursor updates */
392 /* render clock increase/decrease */
393 /* display clock increase/decrease */
394 /* pll clock increase/decrease */
395 };
396
397 struct intel_uncore_funcs {
398 void (*force_wake_get)(struct drm_i915_private *dev_priv);
399 void (*force_wake_put)(struct drm_i915_private *dev_priv);
400 };
401
402 struct intel_uncore {
403 spinlock_t lock; /** lock is also taken in irq contexts. */
404
405 struct intel_uncore_funcs funcs;
406
407 unsigned fifo_count;
408 unsigned forcewake_count;
409 };
410
411 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
412 func(is_mobile) sep \
413 func(is_i85x) sep \
414 func(is_i915g) sep \
415 func(is_i945gm) sep \
416 func(is_g33) sep \
417 func(need_gfx_hws) sep \
418 func(is_g4x) sep \
419 func(is_pineview) sep \
420 func(is_broadwater) sep \
421 func(is_crestline) sep \
422 func(is_ivybridge) sep \
423 func(is_valleyview) sep \
424 func(is_haswell) sep \
425 func(is_preliminary) sep \
426 func(has_force_wake) sep \
427 func(has_fbc) sep \
428 func(has_pipe_cxsr) sep \
429 func(has_hotplug) sep \
430 func(cursor_needs_physical) sep \
431 func(has_overlay) sep \
432 func(overlay_needs_physical) sep \
433 func(supports_tv) sep \
434 func(has_bsd_ring) sep \
435 func(has_blt_ring) sep \
436 func(has_vebox_ring) sep \
437 func(has_llc) sep \
438 func(has_ddi) sep \
439 func(has_fpga_dbg)
440
441 #define DEFINE_FLAG(name) u8 name:1
442 #define SEP_SEMICOLON ;
443
444 struct intel_device_info {
445 u32 display_mmio_offset;
446 u8 num_pipes:3;
447 u8 gen;
448 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
449 };
450
451 #undef DEFINE_FLAG
452 #undef SEP_SEMICOLON
453
454 enum i915_cache_level {
455 I915_CACHE_NONE = 0,
456 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
457 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
458 caches, eg sampler/render caches, and the
459 large Last-Level-Cache. LLC is coherent with
460 the CPU, but L3 is only visible to the GPU. */
461 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
462 };
463
464 typedef uint32_t gen6_gtt_pte_t;
465
466 struct i915_address_space {
467 struct drm_mm mm;
468 struct drm_device *dev;
469 struct list_head global_link;
470 unsigned long start; /* Start offset always 0 for dri2 */
471 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
472
473 struct {
474 dma_addr_t addr;
475 struct page *page;
476 } scratch;
477
478 /**
479 * List of objects currently involved in rendering.
480 *
481 * Includes buffers having the contents of their GPU caches
482 * flushed, not necessarily primitives. last_rendering_seqno
483 * represents when the rendering involved will be completed.
484 *
485 * A reference is held on the buffer while on this list.
486 */
487 struct list_head active_list;
488
489 /**
490 * LRU list of objects which are not in the ringbuffer and
491 * are ready to unbind, but are still in the GTT.
492 *
493 * last_rendering_seqno is 0 while an object is in this list.
494 *
495 * A reference is not held on the buffer while on this list,
496 * as merely being GTT-bound shouldn't prevent its being
497 * freed, and we'll pull it off the list in the free path.
498 */
499 struct list_head inactive_list;
500
501 /* FIXME: Need a more generic return type */
502 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
503 enum i915_cache_level level);
504 void (*clear_range)(struct i915_address_space *vm,
505 unsigned int first_entry,
506 unsigned int num_entries);
507 void (*insert_entries)(struct i915_address_space *vm,
508 struct sg_table *st,
509 unsigned int first_entry,
510 enum i915_cache_level cache_level);
511 void (*cleanup)(struct i915_address_space *vm);
512 };
513
514 /* The Graphics Translation Table is the way in which GEN hardware translates a
515 * Graphics Virtual Address into a Physical Address. In addition to the normal
516 * collateral associated with any va->pa translations GEN hardware also has a
517 * portion of the GTT which can be mapped by the CPU and remain both coherent
518 * and correct (in cases like swizzling). That region is referred to as GMADR in
519 * the spec.
520 */
521 struct i915_gtt {
522 struct i915_address_space base;
523 size_t stolen_size; /* Total size of stolen memory */
524
525 unsigned long mappable_end; /* End offset that we can CPU map */
526 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
527 phys_addr_t mappable_base; /* PA of our GMADR */
528
529 /** "Graphics Stolen Memory" holds the global PTEs */
530 void __iomem *gsm;
531
532 bool do_idle_maps;
533
534 int mtrr;
535
536 /* global gtt ops */
537 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
538 size_t *stolen, phys_addr_t *mappable_base,
539 unsigned long *mappable_end);
540 };
541 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
542
543 struct i915_hw_ppgtt {
544 struct i915_address_space base;
545 unsigned num_pd_entries;
546 struct page **pt_pages;
547 uint32_t pd_offset;
548 dma_addr_t *pt_dma_addr;
549
550 int (*enable)(struct drm_device *dev);
551 };
552
553 /**
554 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
555 * VMA's presence cannot be guaranteed before binding, or after unbinding the
556 * object into/from the address space.
557 *
558 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
559 * will always be <= an objects lifetime. So object refcounting should cover us.
560 */
561 struct i915_vma {
562 struct drm_mm_node node;
563 struct drm_i915_gem_object *obj;
564 struct i915_address_space *vm;
565
566 /** This object's place on the active/inactive lists */
567 struct list_head mm_list;
568
569 struct list_head vma_link; /* Link in the object's VMA list */
570
571 /** This vma's place in the batchbuffer or on the eviction list */
572 struct list_head exec_list;
573
574 /**
575 * Used for performing relocations during execbuffer insertion.
576 */
577 struct hlist_node exec_node;
578 unsigned long exec_handle;
579 struct drm_i915_gem_exec_object2 *exec_entry;
580
581 };
582
583 struct i915_ctx_hang_stats {
584 /* This context had batch pending when hang was declared */
585 unsigned batch_pending;
586
587 /* This context had batch active when hang was declared */
588 unsigned batch_active;
589
590 /* Time when this context was last blamed for a GPU reset */
591 unsigned long guilty_ts;
592
593 /* This context is banned to submit more work */
594 bool banned;
595 };
596
597 /* This must match up with the value previously used for execbuf2.rsvd1. */
598 #define DEFAULT_CONTEXT_ID 0
599 struct i915_hw_context {
600 struct kref ref;
601 int id;
602 bool is_initialized;
603 struct drm_i915_file_private *file_priv;
604 struct intel_ring_buffer *ring;
605 struct drm_i915_gem_object *obj;
606 struct i915_ctx_hang_stats hang_stats;
607 };
608
609 struct i915_fbc {
610 unsigned long size;
611 unsigned int fb_id;
612 enum plane plane;
613 int y;
614
615 struct drm_mm_node *compressed_fb;
616 struct drm_mm_node *compressed_llb;
617
618 struct intel_fbc_work {
619 struct delayed_work work;
620 struct drm_crtc *crtc;
621 struct drm_framebuffer *fb;
622 int interval;
623 } *fbc_work;
624
625 enum no_fbc_reason {
626 FBC_OK, /* FBC is enabled */
627 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
628 FBC_NO_OUTPUT, /* no outputs enabled to compress */
629 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
630 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
631 FBC_MODE_TOO_LARGE, /* mode too large for compression */
632 FBC_BAD_PLANE, /* fbc not supported on plane */
633 FBC_NOT_TILED, /* buffer not tiled */
634 FBC_MULTIPLE_PIPES, /* more than one pipe active */
635 FBC_MODULE_PARAM,
636 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
637 } no_fbc_reason;
638 };
639
640 enum no_psr_reason {
641 PSR_NO_SOURCE, /* Not supported on platform */
642 PSR_NO_SINK, /* Not supported by panel */
643 PSR_MODULE_PARAM,
644 PSR_CRTC_NOT_ACTIVE,
645 PSR_PWR_WELL_ENABLED,
646 PSR_NOT_TILED,
647 PSR_SPRITE_ENABLED,
648 PSR_S3D_ENABLED,
649 PSR_INTERLACED_ENABLED,
650 PSR_HSW_NOT_DDIA,
651 };
652
653 enum intel_pch {
654 PCH_NONE = 0, /* No PCH present */
655 PCH_IBX, /* Ibexpeak PCH */
656 PCH_CPT, /* Cougarpoint PCH */
657 PCH_LPT, /* Lynxpoint PCH */
658 PCH_NOP,
659 };
660
661 enum intel_sbi_destination {
662 SBI_ICLK,
663 SBI_MPHY,
664 };
665
666 #define QUIRK_PIPEA_FORCE (1<<0)
667 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
668 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
669 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
670
671 struct intel_fbdev;
672 struct intel_fbc_work;
673
674 struct intel_gmbus {
675 struct i2c_adapter adapter;
676 u32 force_bit;
677 u32 reg0;
678 u32 gpio_reg;
679 struct i2c_algo_bit_data bit_algo;
680 struct drm_i915_private *dev_priv;
681 };
682
683 struct i915_suspend_saved_registers {
684 u8 saveLBB;
685 u32 saveDSPACNTR;
686 u32 saveDSPBCNTR;
687 u32 saveDSPARB;
688 u32 savePIPEACONF;
689 u32 savePIPEBCONF;
690 u32 savePIPEASRC;
691 u32 savePIPEBSRC;
692 u32 saveFPA0;
693 u32 saveFPA1;
694 u32 saveDPLL_A;
695 u32 saveDPLL_A_MD;
696 u32 saveHTOTAL_A;
697 u32 saveHBLANK_A;
698 u32 saveHSYNC_A;
699 u32 saveVTOTAL_A;
700 u32 saveVBLANK_A;
701 u32 saveVSYNC_A;
702 u32 saveBCLRPAT_A;
703 u32 saveTRANSACONF;
704 u32 saveTRANS_HTOTAL_A;
705 u32 saveTRANS_HBLANK_A;
706 u32 saveTRANS_HSYNC_A;
707 u32 saveTRANS_VTOTAL_A;
708 u32 saveTRANS_VBLANK_A;
709 u32 saveTRANS_VSYNC_A;
710 u32 savePIPEASTAT;
711 u32 saveDSPASTRIDE;
712 u32 saveDSPASIZE;
713 u32 saveDSPAPOS;
714 u32 saveDSPAADDR;
715 u32 saveDSPASURF;
716 u32 saveDSPATILEOFF;
717 u32 savePFIT_PGM_RATIOS;
718 u32 saveBLC_HIST_CTL;
719 u32 saveBLC_PWM_CTL;
720 u32 saveBLC_PWM_CTL2;
721 u32 saveBLC_CPU_PWM_CTL;
722 u32 saveBLC_CPU_PWM_CTL2;
723 u32 saveFPB0;
724 u32 saveFPB1;
725 u32 saveDPLL_B;
726 u32 saveDPLL_B_MD;
727 u32 saveHTOTAL_B;
728 u32 saveHBLANK_B;
729 u32 saveHSYNC_B;
730 u32 saveVTOTAL_B;
731 u32 saveVBLANK_B;
732 u32 saveVSYNC_B;
733 u32 saveBCLRPAT_B;
734 u32 saveTRANSBCONF;
735 u32 saveTRANS_HTOTAL_B;
736 u32 saveTRANS_HBLANK_B;
737 u32 saveTRANS_HSYNC_B;
738 u32 saveTRANS_VTOTAL_B;
739 u32 saveTRANS_VBLANK_B;
740 u32 saveTRANS_VSYNC_B;
741 u32 savePIPEBSTAT;
742 u32 saveDSPBSTRIDE;
743 u32 saveDSPBSIZE;
744 u32 saveDSPBPOS;
745 u32 saveDSPBADDR;
746 u32 saveDSPBSURF;
747 u32 saveDSPBTILEOFF;
748 u32 saveVGA0;
749 u32 saveVGA1;
750 u32 saveVGA_PD;
751 u32 saveVGACNTRL;
752 u32 saveADPA;
753 u32 saveLVDS;
754 u32 savePP_ON_DELAYS;
755 u32 savePP_OFF_DELAYS;
756 u32 saveDVOA;
757 u32 saveDVOB;
758 u32 saveDVOC;
759 u32 savePP_ON;
760 u32 savePP_OFF;
761 u32 savePP_CONTROL;
762 u32 savePP_DIVISOR;
763 u32 savePFIT_CONTROL;
764 u32 save_palette_a[256];
765 u32 save_palette_b[256];
766 u32 saveDPFC_CB_BASE;
767 u32 saveFBC_CFB_BASE;
768 u32 saveFBC_LL_BASE;
769 u32 saveFBC_CONTROL;
770 u32 saveFBC_CONTROL2;
771 u32 saveIER;
772 u32 saveIIR;
773 u32 saveIMR;
774 u32 saveDEIER;
775 u32 saveDEIMR;
776 u32 saveGTIER;
777 u32 saveGTIMR;
778 u32 saveFDI_RXA_IMR;
779 u32 saveFDI_RXB_IMR;
780 u32 saveCACHE_MODE_0;
781 u32 saveMI_ARB_STATE;
782 u32 saveSWF0[16];
783 u32 saveSWF1[16];
784 u32 saveSWF2[3];
785 u8 saveMSR;
786 u8 saveSR[8];
787 u8 saveGR[25];
788 u8 saveAR_INDEX;
789 u8 saveAR[21];
790 u8 saveDACMASK;
791 u8 saveCR[37];
792 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
793 u32 saveCURACNTR;
794 u32 saveCURAPOS;
795 u32 saveCURABASE;
796 u32 saveCURBCNTR;
797 u32 saveCURBPOS;
798 u32 saveCURBBASE;
799 u32 saveCURSIZE;
800 u32 saveDP_B;
801 u32 saveDP_C;
802 u32 saveDP_D;
803 u32 savePIPEA_GMCH_DATA_M;
804 u32 savePIPEB_GMCH_DATA_M;
805 u32 savePIPEA_GMCH_DATA_N;
806 u32 savePIPEB_GMCH_DATA_N;
807 u32 savePIPEA_DP_LINK_M;
808 u32 savePIPEB_DP_LINK_M;
809 u32 savePIPEA_DP_LINK_N;
810 u32 savePIPEB_DP_LINK_N;
811 u32 saveFDI_RXA_CTL;
812 u32 saveFDI_TXA_CTL;
813 u32 saveFDI_RXB_CTL;
814 u32 saveFDI_TXB_CTL;
815 u32 savePFA_CTL_1;
816 u32 savePFB_CTL_1;
817 u32 savePFA_WIN_SZ;
818 u32 savePFB_WIN_SZ;
819 u32 savePFA_WIN_POS;
820 u32 savePFB_WIN_POS;
821 u32 savePCH_DREF_CONTROL;
822 u32 saveDISP_ARB_CTL;
823 u32 savePIPEA_DATA_M1;
824 u32 savePIPEA_DATA_N1;
825 u32 savePIPEA_LINK_M1;
826 u32 savePIPEA_LINK_N1;
827 u32 savePIPEB_DATA_M1;
828 u32 savePIPEB_DATA_N1;
829 u32 savePIPEB_LINK_M1;
830 u32 savePIPEB_LINK_N1;
831 u32 saveMCHBAR_RENDER_STANDBY;
832 u32 savePCH_PORT_HOTPLUG;
833 };
834
835 struct intel_gen6_power_mgmt {
836 /* work and pm_iir are protected by dev_priv->irq_lock */
837 struct work_struct work;
838 u32 pm_iir;
839
840 /* On vlv we need to manually drop to Vmin with a delayed work. */
841 struct delayed_work vlv_work;
842
843 /* The below variables an all the rps hw state are protected by
844 * dev->struct mutext. */
845 u8 cur_delay;
846 u8 min_delay;
847 u8 max_delay;
848 u8 rpe_delay;
849 u8 hw_max;
850
851 struct delayed_work delayed_resume_work;
852
853 /*
854 * Protects RPS/RC6 register access and PCU communication.
855 * Must be taken after struct_mutex if nested.
856 */
857 struct mutex hw_lock;
858 };
859
860 /* defined intel_pm.c */
861 extern spinlock_t mchdev_lock;
862
863 struct intel_ilk_power_mgmt {
864 u8 cur_delay;
865 u8 min_delay;
866 u8 max_delay;
867 u8 fmax;
868 u8 fstart;
869
870 u64 last_count1;
871 unsigned long last_time1;
872 unsigned long chipset_power;
873 u64 last_count2;
874 struct timespec last_time2;
875 unsigned long gfx_power;
876 u8 corr;
877
878 int c_m;
879 int r_t;
880
881 struct drm_i915_gem_object *pwrctx;
882 struct drm_i915_gem_object *renderctx;
883 };
884
885 /* Power well structure for haswell */
886 struct i915_power_well {
887 struct drm_device *device;
888 spinlock_t lock;
889 /* power well enable/disable usage count */
890 int count;
891 int i915_request;
892 };
893
894 struct i915_dri1_state {
895 unsigned allow_batchbuffer : 1;
896 u32 __iomem *gfx_hws_cpu_addr;
897
898 unsigned int cpp;
899 int back_offset;
900 int front_offset;
901 int current_page;
902 int page_flipping;
903
904 uint32_t counter;
905 };
906
907 struct i915_ums_state {
908 /**
909 * Flag if the X Server, and thus DRM, is not currently in
910 * control of the device.
911 *
912 * This is set between LeaveVT and EnterVT. It needs to be
913 * replaced with a semaphore. It also needs to be
914 * transitioned away from for kernel modesetting.
915 */
916 int mm_suspended;
917 };
918
919 struct intel_l3_parity {
920 u32 *remap_info;
921 struct work_struct error_work;
922 };
923
924 struct i915_gem_mm {
925 /** Memory allocator for GTT stolen memory */
926 struct drm_mm stolen;
927 /** List of all objects in gtt_space. Used to restore gtt
928 * mappings on resume */
929 struct list_head bound_list;
930 /**
931 * List of objects which are not bound to the GTT (thus
932 * are idle and not used by the GPU) but still have
933 * (presumably uncached) pages still attached.
934 */
935 struct list_head unbound_list;
936
937 /** Usable portion of the GTT for GEM */
938 unsigned long stolen_base; /* limited to low memory (32-bit) */
939
940 /** PPGTT used for aliasing the PPGTT with the GTT */
941 struct i915_hw_ppgtt *aliasing_ppgtt;
942
943 struct shrinker inactive_shrinker;
944 bool shrinker_no_lock_stealing;
945
946 /** LRU list of objects with fence regs on them. */
947 struct list_head fence_list;
948
949 /**
950 * We leave the user IRQ off as much as possible,
951 * but this means that requests will finish and never
952 * be retired once the system goes idle. Set a timer to
953 * fire periodically while the ring is running. When it
954 * fires, go retire requests.
955 */
956 struct delayed_work retire_work;
957
958 /**
959 * Are we in a non-interruptible section of code like
960 * modesetting?
961 */
962 bool interruptible;
963
964 /** Bit 6 swizzling required for X tiling */
965 uint32_t bit_6_swizzle_x;
966 /** Bit 6 swizzling required for Y tiling */
967 uint32_t bit_6_swizzle_y;
968
969 /* storage for physical objects */
970 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
971
972 /* accounting, useful for userland debugging */
973 spinlock_t object_stat_lock;
974 size_t object_memory;
975 u32 object_count;
976 };
977
978 struct drm_i915_error_state_buf {
979 unsigned bytes;
980 unsigned size;
981 int err;
982 u8 *buf;
983 loff_t start;
984 loff_t pos;
985 };
986
987 struct i915_error_state_file_priv {
988 struct drm_device *dev;
989 struct drm_i915_error_state *error;
990 };
991
992 struct i915_gpu_error {
993 /* For hangcheck timer */
994 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
995 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
996 /* Hang gpu twice in this window and your context gets banned */
997 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
998
999 struct timer_list hangcheck_timer;
1000
1001 /* For reset and error_state handling. */
1002 spinlock_t lock;
1003 /* Protected by the above dev->gpu_error.lock. */
1004 struct drm_i915_error_state *first_error;
1005 struct work_struct work;
1006
1007 /**
1008 * State variable and reset counter controlling the reset flow
1009 *
1010 * Upper bits are for the reset counter. This counter is used by the
1011 * wait_seqno code to race-free noticed that a reset event happened and
1012 * that it needs to restart the entire ioctl (since most likely the
1013 * seqno it waited for won't ever signal anytime soon).
1014 *
1015 * This is important for lock-free wait paths, where no contended lock
1016 * naturally enforces the correct ordering between the bail-out of the
1017 * waiter and the gpu reset work code.
1018 *
1019 * Lowest bit controls the reset state machine: Set means a reset is in
1020 * progress. This state will (presuming we don't have any bugs) decay
1021 * into either unset (successful reset) or the special WEDGED value (hw
1022 * terminally sour). All waiters on the reset_queue will be woken when
1023 * that happens.
1024 */
1025 atomic_t reset_counter;
1026
1027 /**
1028 * Special values/flags for reset_counter
1029 *
1030 * Note that the code relies on
1031 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1032 * being true.
1033 */
1034 #define I915_RESET_IN_PROGRESS_FLAG 1
1035 #define I915_WEDGED 0xffffffff
1036
1037 /**
1038 * Waitqueue to signal when the reset has completed. Used by clients
1039 * that wait for dev_priv->mm.wedged to settle.
1040 */
1041 wait_queue_head_t reset_queue;
1042
1043 /* For gpu hang simulation. */
1044 unsigned int stop_rings;
1045 };
1046
1047 enum modeset_restore {
1048 MODESET_ON_LID_OPEN,
1049 MODESET_DONE,
1050 MODESET_SUSPENDED,
1051 };
1052
1053 struct intel_vbt_data {
1054 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1055 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1056
1057 /* Feature bits */
1058 unsigned int int_tv_support:1;
1059 unsigned int lvds_dither:1;
1060 unsigned int lvds_vbt:1;
1061 unsigned int int_crt_support:1;
1062 unsigned int lvds_use_ssc:1;
1063 unsigned int display_clock_mode:1;
1064 unsigned int fdi_rx_polarity_inverted:1;
1065 int lvds_ssc_freq;
1066 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1067
1068 /* eDP */
1069 int edp_rate;
1070 int edp_lanes;
1071 int edp_preemphasis;
1072 int edp_vswing;
1073 bool edp_initialized;
1074 bool edp_support;
1075 int edp_bpp;
1076 struct edp_power_seq edp_pps;
1077
1078 /* MIPI DSI */
1079 struct {
1080 u16 panel_id;
1081 } dsi;
1082
1083 int crt_ddc_pin;
1084
1085 int child_dev_num;
1086 struct child_device_config *child_dev;
1087 };
1088
1089 enum intel_ddb_partitioning {
1090 INTEL_DDB_PART_1_2,
1091 INTEL_DDB_PART_5_6, /* IVB+ */
1092 };
1093
1094 struct intel_wm_level {
1095 bool enable;
1096 uint32_t pri_val;
1097 uint32_t spr_val;
1098 uint32_t cur_val;
1099 uint32_t fbc_val;
1100 };
1101
1102 /*
1103 * This struct tracks the state needed for the Package C8+ feature.
1104 *
1105 * Package states C8 and deeper are really deep PC states that can only be
1106 * reached when all the devices on the system allow it, so even if the graphics
1107 * device allows PC8+, it doesn't mean the system will actually get to these
1108 * states.
1109 *
1110 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1111 * is disabled and the GPU is idle. When these conditions are met, we manually
1112 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1113 * refclk to Fclk.
1114 *
1115 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1116 * the state of some registers, so when we come back from PC8+ we need to
1117 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1118 * need to take care of the registers kept by RC6.
1119 *
1120 * The interrupt disabling is part of the requirements. We can only leave the
1121 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1122 * can lock the machine.
1123 *
1124 * Ideally every piece of our code that needs PC8+ disabled would call
1125 * hsw_disable_package_c8, which would increment disable_count and prevent the
1126 * system from reaching PC8+. But we don't have a symmetric way to do this for
1127 * everything, so we have the requirements_met and gpu_idle variables. When we
1128 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1129 * increase it in the opposite case. The requirements_met variable is true when
1130 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1131 * variable is true when the GPU is idle.
1132 *
1133 * In addition to everything, we only actually enable PC8+ if disable_count
1134 * stays at zero for at least some seconds. This is implemented with the
1135 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1136 * consecutive times when all screens are disabled and some background app
1137 * queries the state of our connectors, or we have some application constantly
1138 * waking up to use the GPU. Only after the enable_work function actually
1139 * enables PC8+ the "enable" variable will become true, which means that it can
1140 * be false even if disable_count is 0.
1141 *
1142 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1143 * goes back to false exactly before we reenable the IRQs. We use this variable
1144 * to check if someone is trying to enable/disable IRQs while they're supposed
1145 * to be disabled. This shouldn't happen and we'll print some error messages in
1146 * case it happens, but if it actually happens we'll also update the variables
1147 * inside struct regsave so when we restore the IRQs they will contain the
1148 * latest expected values.
1149 *
1150 * For more, read "Display Sequences for Package C8" on our documentation.
1151 */
1152 struct i915_package_c8 {
1153 bool requirements_met;
1154 bool gpu_idle;
1155 bool irqs_disabled;
1156 /* Only true after the delayed work task actually enables it. */
1157 bool enabled;
1158 int disable_count;
1159 struct mutex lock;
1160 struct delayed_work enable_work;
1161
1162 struct {
1163 uint32_t deimr;
1164 uint32_t sdeimr;
1165 uint32_t gtimr;
1166 uint32_t gtier;
1167 uint32_t gen6_pmimr;
1168 } regsave;
1169 };
1170
1171 typedef struct drm_i915_private {
1172 struct drm_device *dev;
1173 struct kmem_cache *slab;
1174
1175 const struct intel_device_info *info;
1176
1177 int relative_constants_mode;
1178
1179 void __iomem *regs;
1180
1181 struct intel_uncore uncore;
1182
1183 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1184
1185
1186 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1187 * controller on different i2c buses. */
1188 struct mutex gmbus_mutex;
1189
1190 /**
1191 * Base address of the gmbus and gpio block.
1192 */
1193 uint32_t gpio_mmio_base;
1194
1195 wait_queue_head_t gmbus_wait_queue;
1196
1197 struct pci_dev *bridge_dev;
1198 struct intel_ring_buffer ring[I915_NUM_RINGS];
1199 uint32_t last_seqno, next_seqno;
1200
1201 drm_dma_handle_t *status_page_dmah;
1202 struct resource mch_res;
1203
1204 atomic_t irq_received;
1205
1206 /* protects the irq masks */
1207 spinlock_t irq_lock;
1208
1209 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1210 struct pm_qos_request pm_qos;
1211
1212 /* DPIO indirect register protection */
1213 struct mutex dpio_lock;
1214
1215 /** Cached value of IMR to avoid reads in updating the bitfield */
1216 u32 irq_mask;
1217 u32 gt_irq_mask;
1218 u32 pm_irq_mask;
1219
1220 struct work_struct hotplug_work;
1221 bool enable_hotplug_processing;
1222 struct {
1223 unsigned long hpd_last_jiffies;
1224 int hpd_cnt;
1225 enum {
1226 HPD_ENABLED = 0,
1227 HPD_DISABLED = 1,
1228 HPD_MARK_DISABLED = 2
1229 } hpd_mark;
1230 } hpd_stats[HPD_NUM_PINS];
1231 u32 hpd_event_bits;
1232 struct timer_list hotplug_reenable_timer;
1233
1234 int num_plane;
1235
1236 struct i915_fbc fbc;
1237 struct intel_opregion opregion;
1238 struct intel_vbt_data vbt;
1239
1240 /* overlay */
1241 struct intel_overlay *overlay;
1242 unsigned int sprite_scaling_enabled;
1243
1244 /* backlight */
1245 struct {
1246 int level;
1247 bool enabled;
1248 spinlock_t lock; /* bl registers and the above bl fields */
1249 struct backlight_device *device;
1250 } backlight;
1251
1252 /* LVDS info */
1253 bool no_aux_handshake;
1254
1255 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1256 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1257 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1258
1259 unsigned int fsb_freq, mem_freq, is_ddr3;
1260
1261 /**
1262 * wq - Driver workqueue for GEM.
1263 *
1264 * NOTE: Work items scheduled here are not allowed to grab any modeset
1265 * locks, for otherwise the flushing done in the pageflip code will
1266 * result in deadlocks.
1267 */
1268 struct workqueue_struct *wq;
1269
1270 /* Display functions */
1271 struct drm_i915_display_funcs display;
1272
1273 /* PCH chipset type */
1274 enum intel_pch pch_type;
1275 unsigned short pch_id;
1276
1277 unsigned long quirks;
1278
1279 enum modeset_restore modeset_restore;
1280 struct mutex modeset_restore_lock;
1281
1282 struct list_head vm_list; /* Global list of all address spaces */
1283 struct i915_gtt gtt; /* VMA representing the global address space */
1284
1285 struct i915_gem_mm mm;
1286
1287 /* Kernel Modesetting */
1288
1289 struct sdvo_device_mapping sdvo_mappings[2];
1290
1291 struct drm_crtc *plane_to_crtc_mapping[3];
1292 struct drm_crtc *pipe_to_crtc_mapping[3];
1293 wait_queue_head_t pending_flip_queue;
1294
1295 int num_shared_dpll;
1296 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1297 struct intel_ddi_plls ddi_plls;
1298
1299 /* Reclocking support */
1300 bool render_reclock_avail;
1301 bool lvds_downclock_avail;
1302 /* indicates the reduced downclock for LVDS*/
1303 int lvds_downclock;
1304 u16 orig_clock;
1305
1306 bool mchbar_need_disable;
1307
1308 struct intel_l3_parity l3_parity;
1309
1310 /* Cannot be determined by PCIID. You must always read a register. */
1311 size_t ellc_size;
1312
1313 /* gen6+ rps state */
1314 struct intel_gen6_power_mgmt rps;
1315
1316 /* ilk-only ips/rps state. Everything in here is protected by the global
1317 * mchdev_lock in intel_pm.c */
1318 struct intel_ilk_power_mgmt ips;
1319
1320 /* Haswell power well */
1321 struct i915_power_well power_well;
1322
1323 enum no_psr_reason no_psr_reason;
1324
1325 struct i915_gpu_error gpu_error;
1326
1327 struct drm_i915_gem_object *vlv_pctx;
1328
1329 /* list of fbdev register on this device */
1330 struct intel_fbdev *fbdev;
1331
1332 /*
1333 * The console may be contended at resume, but we don't
1334 * want it to block on it.
1335 */
1336 struct work_struct console_resume_work;
1337
1338 struct drm_property *broadcast_rgb_property;
1339 struct drm_property *force_audio_property;
1340
1341 bool hw_contexts_disabled;
1342 uint32_t hw_context_size;
1343
1344 u32 fdi_rx_config;
1345
1346 struct i915_suspend_saved_registers regfile;
1347
1348 struct {
1349 /*
1350 * Raw watermark latency values:
1351 * in 0.1us units for WM0,
1352 * in 0.5us units for WM1+.
1353 */
1354 /* primary */
1355 uint16_t pri_latency[5];
1356 /* sprite */
1357 uint16_t spr_latency[5];
1358 /* cursor */
1359 uint16_t cur_latency[5];
1360 } wm;
1361
1362 struct i915_package_c8 pc8;
1363
1364 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1365 * here! */
1366 struct i915_dri1_state dri1;
1367 /* Old ums support infrastructure, same warning applies. */
1368 struct i915_ums_state ums;
1369 } drm_i915_private_t;
1370
1371 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1372 {
1373 return dev->dev_private;
1374 }
1375
1376 /* Iterate over initialised rings */
1377 #define for_each_ring(ring__, dev_priv__, i__) \
1378 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1379 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1380
1381 enum hdmi_force_audio {
1382 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1383 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1384 HDMI_AUDIO_AUTO, /* trust EDID */
1385 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1386 };
1387
1388 #define I915_GTT_OFFSET_NONE ((u32)-1)
1389
1390 struct drm_i915_gem_object_ops {
1391 /* Interface between the GEM object and its backing storage.
1392 * get_pages() is called once prior to the use of the associated set
1393 * of pages before to binding them into the GTT, and put_pages() is
1394 * called after we no longer need them. As we expect there to be
1395 * associated cost with migrating pages between the backing storage
1396 * and making them available for the GPU (e.g. clflush), we may hold
1397 * onto the pages after they are no longer referenced by the GPU
1398 * in case they may be used again shortly (for example migrating the
1399 * pages to a different memory domain within the GTT). put_pages()
1400 * will therefore most likely be called when the object itself is
1401 * being released or under memory pressure (where we attempt to
1402 * reap pages for the shrinker).
1403 */
1404 int (*get_pages)(struct drm_i915_gem_object *);
1405 void (*put_pages)(struct drm_i915_gem_object *);
1406 };
1407
1408 struct drm_i915_gem_object {
1409 struct drm_gem_object base;
1410
1411 const struct drm_i915_gem_object_ops *ops;
1412
1413 /** List of VMAs backed by this object */
1414 struct list_head vma_list;
1415
1416 /** Stolen memory for this object, instead of being backed by shmem. */
1417 struct drm_mm_node *stolen;
1418 struct list_head global_list;
1419
1420 struct list_head ring_list;
1421 /** Used in execbuf to temporarily hold a ref */
1422 struct list_head obj_exec_link;
1423
1424 /**
1425 * This is set if the object is on the active lists (has pending
1426 * rendering and so a non-zero seqno), and is not set if it i s on
1427 * inactive (ready to be unbound) list.
1428 */
1429 unsigned int active:1;
1430
1431 /**
1432 * This is set if the object has been written to since last bound
1433 * to the GTT
1434 */
1435 unsigned int dirty:1;
1436
1437 /**
1438 * Fence register bits (if any) for this object. Will be set
1439 * as needed when mapped into the GTT.
1440 * Protected by dev->struct_mutex.
1441 */
1442 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1443
1444 /**
1445 * Advice: are the backing pages purgeable?
1446 */
1447 unsigned int madv:2;
1448
1449 /**
1450 * Current tiling mode for the object.
1451 */
1452 unsigned int tiling_mode:2;
1453 /**
1454 * Whether the tiling parameters for the currently associated fence
1455 * register have changed. Note that for the purposes of tracking
1456 * tiling changes we also treat the unfenced register, the register
1457 * slot that the object occupies whilst it executes a fenced
1458 * command (such as BLT on gen2/3), as a "fence".
1459 */
1460 unsigned int fence_dirty:1;
1461
1462 /** How many users have pinned this object in GTT space. The following
1463 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1464 * (via user_pin_count), execbuffer (objects are not allowed multiple
1465 * times for the same batchbuffer), and the framebuffer code. When
1466 * switching/pageflipping, the framebuffer code has at most two buffers
1467 * pinned per crtc.
1468 *
1469 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1470 * bits with absolutely no headroom. So use 4 bits. */
1471 unsigned int pin_count:4;
1472 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1473
1474 /**
1475 * Is the object at the current location in the gtt mappable and
1476 * fenceable? Used to avoid costly recalculations.
1477 */
1478 unsigned int map_and_fenceable:1;
1479
1480 /**
1481 * Whether the current gtt mapping needs to be mappable (and isn't just
1482 * mappable by accident). Track pin and fault separate for a more
1483 * accurate mappable working set.
1484 */
1485 unsigned int fault_mappable:1;
1486 unsigned int pin_mappable:1;
1487 unsigned int pin_display:1;
1488
1489 /*
1490 * Is the GPU currently using a fence to access this buffer,
1491 */
1492 unsigned int pending_fenced_gpu_access:1;
1493 unsigned int fenced_gpu_access:1;
1494
1495 unsigned int cache_level:3;
1496
1497 unsigned int has_aliasing_ppgtt_mapping:1;
1498 unsigned int has_global_gtt_mapping:1;
1499 unsigned int has_dma_mapping:1;
1500
1501 struct sg_table *pages;
1502 int pages_pin_count;
1503
1504 /* prime dma-buf support */
1505 void *dma_buf_vmapping;
1506 int vmapping_count;
1507
1508 struct intel_ring_buffer *ring;
1509
1510 /** Breadcrumb of last rendering to the buffer. */
1511 uint32_t last_read_seqno;
1512 uint32_t last_write_seqno;
1513 /** Breadcrumb of last fenced GPU access to the buffer. */
1514 uint32_t last_fenced_seqno;
1515
1516 /** Current tiling stride for the object, if it's tiled. */
1517 uint32_t stride;
1518
1519 /** Record of address bit 17 of each page at last unbind. */
1520 unsigned long *bit_17;
1521
1522 /** User space pin count and filp owning the pin */
1523 uint32_t user_pin_count;
1524 struct drm_file *pin_filp;
1525
1526 /** for phy allocated objects */
1527 struct drm_i915_gem_phys_object *phys_obj;
1528 };
1529 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1530
1531 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1532
1533 /**
1534 * Request queue structure.
1535 *
1536 * The request queue allows us to note sequence numbers that have been emitted
1537 * and may be associated with active buffers to be retired.
1538 *
1539 * By keeping this list, we can avoid having to do questionable
1540 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1541 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1542 */
1543 struct drm_i915_gem_request {
1544 /** On Which ring this request was generated */
1545 struct intel_ring_buffer *ring;
1546
1547 /** GEM sequence number associated with this request. */
1548 uint32_t seqno;
1549
1550 /** Position in the ringbuffer of the start of the request */
1551 u32 head;
1552
1553 /** Position in the ringbuffer of the end of the request */
1554 u32 tail;
1555
1556 /** Context related to this request */
1557 struct i915_hw_context *ctx;
1558
1559 /** Batch buffer related to this request if any */
1560 struct drm_i915_gem_object *batch_obj;
1561
1562 /** Time at which this request was emitted, in jiffies. */
1563 unsigned long emitted_jiffies;
1564
1565 /** global list entry for this request */
1566 struct list_head list;
1567
1568 struct drm_i915_file_private *file_priv;
1569 /** file_priv list entry for this request */
1570 struct list_head client_list;
1571 };
1572
1573 struct drm_i915_file_private {
1574 struct {
1575 spinlock_t lock;
1576 struct list_head request_list;
1577 } mm;
1578 struct idr context_idr;
1579
1580 struct i915_ctx_hang_stats hang_stats;
1581 };
1582
1583 #define INTEL_INFO(dev) (to_i915(dev)->info)
1584
1585 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1586 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1587 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1588 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1589 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1590 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1591 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1592 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1593 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1594 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1595 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1596 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1597 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1598 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1599 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1600 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1601 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1602 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1603 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1604 (dev)->pci_device == 0x0152 || \
1605 (dev)->pci_device == 0x015a)
1606 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1607 (dev)->pci_device == 0x0106 || \
1608 (dev)->pci_device == 0x010A)
1609 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1610 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1611 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1612 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1613 ((dev)->pci_device & 0xFF00) == 0x0C00)
1614 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1615 ((dev)->pci_device & 0xFF00) == 0x0A00)
1616 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1617 ((dev)->pci_device & 0x00F0) == 0x0020)
1618 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1619
1620 /*
1621 * The genX designation typically refers to the render engine, so render
1622 * capability related checks should use IS_GEN, while display and other checks
1623 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1624 * chips, etc.).
1625 */
1626 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1627 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1628 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1629 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1630 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1631 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1632
1633 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1634 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1635 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
1636 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1637 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1638 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1639
1640 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1641 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1642
1643 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1644 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1645
1646 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1647 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1648
1649 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1650 * rows, which changed the alignment requirements and fence programming.
1651 */
1652 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1653 IS_I915GM(dev)))
1654 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1655 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1656 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1657 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1658 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1659 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1660
1661 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1662 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1663 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1664
1665 #define HAS_IPS(dev) (IS_ULT(dev))
1666
1667 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1668 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1669 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1670
1671 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1672 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1673 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1674 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1675 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1676 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1677
1678 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1679 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1680 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1681 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1682 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1683 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1684
1685 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1686
1687 #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1688
1689 #define GT_FREQUENCY_MULTIPLIER 50
1690
1691 #include "i915_trace.h"
1692
1693 /**
1694 * RC6 is a special power stage which allows the GPU to enter an very
1695 * low-voltage mode when idle, using down to 0V while at this stage. This
1696 * stage is entered automatically when the GPU is idle when RC6 support is
1697 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1698 *
1699 * There are different RC6 modes available in Intel GPU, which differentiate
1700 * among each other with the latency required to enter and leave RC6 and
1701 * voltage consumed by the GPU in different states.
1702 *
1703 * The combination of the following flags define which states GPU is allowed
1704 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1705 * RC6pp is deepest RC6. Their support by hardware varies according to the
1706 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1707 * which brings the most power savings; deeper states save more power, but
1708 * require higher latency to switch to and wake up.
1709 */
1710 #define INTEL_RC6_ENABLE (1<<0)
1711 #define INTEL_RC6p_ENABLE (1<<1)
1712 #define INTEL_RC6pp_ENABLE (1<<2)
1713
1714 extern const struct drm_ioctl_desc i915_ioctls[];
1715 extern int i915_max_ioctl;
1716 extern unsigned int i915_fbpercrtc __always_unused;
1717 extern int i915_panel_ignore_lid __read_mostly;
1718 extern unsigned int i915_powersave __read_mostly;
1719 extern int i915_semaphores __read_mostly;
1720 extern unsigned int i915_lvds_downclock __read_mostly;
1721 extern int i915_lvds_channel_mode __read_mostly;
1722 extern int i915_panel_use_ssc __read_mostly;
1723 extern int i915_vbt_sdvo_panel_type __read_mostly;
1724 extern int i915_enable_rc6 __read_mostly;
1725 extern int i915_enable_fbc __read_mostly;
1726 extern bool i915_enable_hangcheck __read_mostly;
1727 extern int i915_enable_ppgtt __read_mostly;
1728 extern int i915_enable_psr __read_mostly;
1729 extern unsigned int i915_preliminary_hw_support __read_mostly;
1730 extern int i915_disable_power_well __read_mostly;
1731 extern int i915_enable_ips __read_mostly;
1732 extern bool i915_fastboot __read_mostly;
1733 extern int i915_enable_pc8 __read_mostly;
1734 extern int i915_pc8_timeout __read_mostly;
1735 extern bool i915_prefault_disable __read_mostly;
1736
1737 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1738 extern int i915_resume(struct drm_device *dev);
1739 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1740 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1741
1742 /* i915_dma.c */
1743 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1744 extern void i915_kernel_lost_context(struct drm_device * dev);
1745 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1746 extern int i915_driver_unload(struct drm_device *);
1747 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1748 extern void i915_driver_lastclose(struct drm_device * dev);
1749 extern void i915_driver_preclose(struct drm_device *dev,
1750 struct drm_file *file_priv);
1751 extern void i915_driver_postclose(struct drm_device *dev,
1752 struct drm_file *file_priv);
1753 extern int i915_driver_device_is_agp(struct drm_device * dev);
1754 #ifdef CONFIG_COMPAT
1755 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1756 unsigned long arg);
1757 #endif
1758 extern int i915_emit_box(struct drm_device *dev,
1759 struct drm_clip_rect *box,
1760 int DR1, int DR4);
1761 extern int intel_gpu_reset(struct drm_device *dev);
1762 extern int i915_reset(struct drm_device *dev);
1763 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1764 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1765 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1766 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1767
1768 extern void intel_console_resume(struct work_struct *work);
1769
1770 /* i915_irq.c */
1771 void i915_queue_hangcheck(struct drm_device *dev);
1772 void i915_handle_error(struct drm_device *dev, bool wedged);
1773
1774 extern void intel_irq_init(struct drm_device *dev);
1775 extern void intel_pm_init(struct drm_device *dev);
1776 extern void intel_hpd_init(struct drm_device *dev);
1777 extern void intel_pm_init(struct drm_device *dev);
1778
1779 extern void intel_uncore_sanitize(struct drm_device *dev);
1780 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1781 extern void intel_uncore_init(struct drm_device *dev);
1782 extern void intel_uncore_clear_errors(struct drm_device *dev);
1783 extern void intel_uncore_check_errors(struct drm_device *dev);
1784
1785 void
1786 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1787
1788 void
1789 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1790
1791 /* i915_gem.c */
1792 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1793 struct drm_file *file_priv);
1794 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1795 struct drm_file *file_priv);
1796 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1797 struct drm_file *file_priv);
1798 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1799 struct drm_file *file_priv);
1800 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1801 struct drm_file *file_priv);
1802 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1803 struct drm_file *file_priv);
1804 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1805 struct drm_file *file_priv);
1806 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1807 struct drm_file *file_priv);
1808 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1809 struct drm_file *file_priv);
1810 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1811 struct drm_file *file_priv);
1812 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1813 struct drm_file *file_priv);
1814 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1815 struct drm_file *file_priv);
1816 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1817 struct drm_file *file_priv);
1818 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1819 struct drm_file *file);
1820 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1821 struct drm_file *file);
1822 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *file_priv);
1824 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *file_priv);
1826 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *file_priv);
1828 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *file_priv);
1830 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1831 struct drm_file *file_priv);
1832 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1833 struct drm_file *file_priv);
1834 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1835 struct drm_file *file_priv);
1836 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1837 struct drm_file *file_priv);
1838 void i915_gem_load(struct drm_device *dev);
1839 void *i915_gem_object_alloc(struct drm_device *dev);
1840 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1841 int i915_gem_init_object(struct drm_gem_object *obj);
1842 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1843 const struct drm_i915_gem_object_ops *ops);
1844 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1845 size_t size);
1846 void i915_gem_free_object(struct drm_gem_object *obj);
1847 void i915_gem_vma_destroy(struct i915_vma *vma);
1848
1849 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1850 struct i915_address_space *vm,
1851 uint32_t alignment,
1852 bool map_and_fenceable,
1853 bool nonblocking);
1854 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1855 int __must_check i915_vma_unbind(struct i915_vma *vma);
1856 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1857 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1858 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1859 void i915_gem_lastclose(struct drm_device *dev);
1860
1861 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1862 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1863 {
1864 struct sg_page_iter sg_iter;
1865
1866 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1867 return sg_page_iter_page(&sg_iter);
1868
1869 return NULL;
1870 }
1871 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1872 {
1873 BUG_ON(obj->pages == NULL);
1874 obj->pages_pin_count++;
1875 }
1876 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1877 {
1878 BUG_ON(obj->pages_pin_count == 0);
1879 obj->pages_pin_count--;
1880 }
1881
1882 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1883 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1884 struct intel_ring_buffer *to);
1885 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1886 struct intel_ring_buffer *ring);
1887
1888 int i915_gem_dumb_create(struct drm_file *file_priv,
1889 struct drm_device *dev,
1890 struct drm_mode_create_dumb *args);
1891 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1892 uint32_t handle, uint64_t *offset);
1893 /**
1894 * Returns true if seq1 is later than seq2.
1895 */
1896 static inline bool
1897 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1898 {
1899 return (int32_t)(seq1 - seq2) >= 0;
1900 }
1901
1902 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1903 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1904 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1905 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1906
1907 static inline bool
1908 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1909 {
1910 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1911 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1912 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1913 return true;
1914 } else
1915 return false;
1916 }
1917
1918 static inline void
1919 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1920 {
1921 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1922 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1923 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1924 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1925 }
1926 }
1927
1928 void i915_gem_retire_requests(struct drm_device *dev);
1929 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1930 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1931 bool interruptible);
1932 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1933 {
1934 return unlikely(atomic_read(&error->reset_counter)
1935 & I915_RESET_IN_PROGRESS_FLAG);
1936 }
1937
1938 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1939 {
1940 return atomic_read(&error->reset_counter) == I915_WEDGED;
1941 }
1942
1943 void i915_gem_reset(struct drm_device *dev);
1944 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1945 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1946 int __must_check i915_gem_init(struct drm_device *dev);
1947 int __must_check i915_gem_init_hw(struct drm_device *dev);
1948 void i915_gem_l3_remap(struct drm_device *dev);
1949 void i915_gem_init_swizzling(struct drm_device *dev);
1950 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1951 int __must_check i915_gpu_idle(struct drm_device *dev);
1952 int __must_check i915_gem_idle(struct drm_device *dev);
1953 int __i915_add_request(struct intel_ring_buffer *ring,
1954 struct drm_file *file,
1955 struct drm_i915_gem_object *batch_obj,
1956 u32 *seqno);
1957 #define i915_add_request(ring, seqno) \
1958 __i915_add_request(ring, NULL, NULL, seqno)
1959 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1960 uint32_t seqno);
1961 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1962 int __must_check
1963 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1964 bool write);
1965 int __must_check
1966 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1967 int __must_check
1968 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1969 u32 alignment,
1970 struct intel_ring_buffer *pipelined);
1971 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
1972 int i915_gem_attach_phys_object(struct drm_device *dev,
1973 struct drm_i915_gem_object *obj,
1974 int id,
1975 int align);
1976 void i915_gem_detach_phys_object(struct drm_device *dev,
1977 struct drm_i915_gem_object *obj);
1978 void i915_gem_free_all_phys_object(struct drm_device *dev);
1979 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1980
1981 uint32_t
1982 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1983 uint32_t
1984 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1985 int tiling_mode, bool fenced);
1986
1987 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1988 enum i915_cache_level cache_level);
1989
1990 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1991 struct dma_buf *dma_buf);
1992
1993 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1994 struct drm_gem_object *gem_obj, int flags);
1995
1996 void i915_gem_restore_fences(struct drm_device *dev);
1997
1998 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1999 struct i915_address_space *vm);
2000 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2001 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2002 struct i915_address_space *vm);
2003 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2004 struct i915_address_space *vm);
2005 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2006 struct i915_address_space *vm);
2007 struct i915_vma *
2008 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2009 struct i915_address_space *vm);
2010 /* Some GGTT VM helpers */
2011 #define obj_to_ggtt(obj) \
2012 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2013 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2014 {
2015 struct i915_address_space *ggtt =
2016 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2017 return vm == ggtt;
2018 }
2019
2020 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2021 {
2022 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2023 }
2024
2025 static inline unsigned long
2026 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2027 {
2028 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2029 }
2030
2031 static inline unsigned long
2032 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2033 {
2034 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2035 }
2036
2037 static inline int __must_check
2038 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2039 uint32_t alignment,
2040 bool map_and_fenceable,
2041 bool nonblocking)
2042 {
2043 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2044 map_and_fenceable, nonblocking);
2045 }
2046 #undef obj_to_ggtt
2047
2048 /* i915_gem_context.c */
2049 void i915_gem_context_init(struct drm_device *dev);
2050 void i915_gem_context_fini(struct drm_device *dev);
2051 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2052 int i915_switch_context(struct intel_ring_buffer *ring,
2053 struct drm_file *file, int to_id);
2054 void i915_gem_context_free(struct kref *ctx_ref);
2055 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2056 {
2057 kref_get(&ctx->ref);
2058 }
2059
2060 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2061 {
2062 kref_put(&ctx->ref, i915_gem_context_free);
2063 }
2064
2065 struct i915_ctx_hang_stats * __must_check
2066 i915_gem_context_get_hang_stats(struct drm_device *dev,
2067 struct drm_file *file,
2068 u32 id);
2069 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2070 struct drm_file *file);
2071 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2072 struct drm_file *file);
2073
2074 /* i915_gem_gtt.c */
2075 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2076 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2077 struct drm_i915_gem_object *obj,
2078 enum i915_cache_level cache_level);
2079 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2080 struct drm_i915_gem_object *obj);
2081
2082 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2083 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2084 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2085 enum i915_cache_level cache_level);
2086 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2087 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2088 void i915_gem_init_global_gtt(struct drm_device *dev);
2089 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2090 unsigned long mappable_end, unsigned long end);
2091 int i915_gem_gtt_init(struct drm_device *dev);
2092 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2093 {
2094 if (INTEL_INFO(dev)->gen < 6)
2095 intel_gtt_chipset_flush();
2096 }
2097
2098
2099 /* i915_gem_evict.c */
2100 int __must_check i915_gem_evict_something(struct drm_device *dev,
2101 struct i915_address_space *vm,
2102 int min_size,
2103 unsigned alignment,
2104 unsigned cache_level,
2105 bool mappable,
2106 bool nonblock);
2107 int i915_gem_evict_everything(struct drm_device *dev);
2108
2109 /* i915_gem_stolen.c */
2110 int i915_gem_init_stolen(struct drm_device *dev);
2111 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2112 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2113 void i915_gem_cleanup_stolen(struct drm_device *dev);
2114 struct drm_i915_gem_object *
2115 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2116 struct drm_i915_gem_object *
2117 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2118 u32 stolen_offset,
2119 u32 gtt_offset,
2120 u32 size);
2121 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2122
2123 /* i915_gem_tiling.c */
2124 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2125 {
2126 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2127
2128 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2129 obj->tiling_mode != I915_TILING_NONE;
2130 }
2131
2132 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2133 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2134 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2135
2136 /* i915_gem_debug.c */
2137 #if WATCH_LISTS
2138 int i915_verify_lists(struct drm_device *dev);
2139 #else
2140 #define i915_verify_lists(dev) 0
2141 #endif
2142
2143 /* i915_debugfs.c */
2144 int i915_debugfs_init(struct drm_minor *minor);
2145 void i915_debugfs_cleanup(struct drm_minor *minor);
2146
2147 /* i915_gpu_error.c */
2148 __printf(2, 3)
2149 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2150 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2151 const struct i915_error_state_file_priv *error);
2152 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2153 size_t count, loff_t pos);
2154 static inline void i915_error_state_buf_release(
2155 struct drm_i915_error_state_buf *eb)
2156 {
2157 kfree(eb->buf);
2158 }
2159 void i915_capture_error_state(struct drm_device *dev);
2160 void i915_error_state_get(struct drm_device *dev,
2161 struct i915_error_state_file_priv *error_priv);
2162 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2163 void i915_destroy_error_state(struct drm_device *dev);
2164
2165 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2166 const char *i915_cache_level_str(int type);
2167
2168 /* i915_suspend.c */
2169 extern int i915_save_state(struct drm_device *dev);
2170 extern int i915_restore_state(struct drm_device *dev);
2171
2172 /* i915_ums.c */
2173 void i915_save_display_reg(struct drm_device *dev);
2174 void i915_restore_display_reg(struct drm_device *dev);
2175
2176 /* i915_sysfs.c */
2177 void i915_setup_sysfs(struct drm_device *dev_priv);
2178 void i915_teardown_sysfs(struct drm_device *dev_priv);
2179
2180 /* intel_i2c.c */
2181 extern int intel_setup_gmbus(struct drm_device *dev);
2182 extern void intel_teardown_gmbus(struct drm_device *dev);
2183 static inline bool intel_gmbus_is_port_valid(unsigned port)
2184 {
2185 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2186 }
2187
2188 extern struct i2c_adapter *intel_gmbus_get_adapter(
2189 struct drm_i915_private *dev_priv, unsigned port);
2190 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2191 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2192 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2193 {
2194 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2195 }
2196 extern void intel_i2c_reset(struct drm_device *dev);
2197
2198 /* intel_opregion.c */
2199 struct intel_encoder;
2200 extern int intel_opregion_setup(struct drm_device *dev);
2201 #ifdef CONFIG_ACPI
2202 extern void intel_opregion_init(struct drm_device *dev);
2203 extern void intel_opregion_fini(struct drm_device *dev);
2204 extern void intel_opregion_asle_intr(struct drm_device *dev);
2205 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2206 bool enable);
2207 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2208 pci_power_t state);
2209 #else
2210 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2211 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2212 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2213 static inline int
2214 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2215 {
2216 return 0;
2217 }
2218 static inline int
2219 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2220 {
2221 return 0;
2222 }
2223 #endif
2224
2225 /* intel_acpi.c */
2226 #ifdef CONFIG_ACPI
2227 extern void intel_register_dsm_handler(void);
2228 extern void intel_unregister_dsm_handler(void);
2229 #else
2230 static inline void intel_register_dsm_handler(void) { return; }
2231 static inline void intel_unregister_dsm_handler(void) { return; }
2232 #endif /* CONFIG_ACPI */
2233
2234 /* modesetting */
2235 extern void intel_modeset_init_hw(struct drm_device *dev);
2236 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2237 extern void intel_modeset_init(struct drm_device *dev);
2238 extern void intel_modeset_gem_init(struct drm_device *dev);
2239 extern void intel_modeset_cleanup(struct drm_device *dev);
2240 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2241 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2242 bool force_restore);
2243 extern void i915_redisable_vga(struct drm_device *dev);
2244 extern bool intel_fbc_enabled(struct drm_device *dev);
2245 extern void intel_disable_fbc(struct drm_device *dev);
2246 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2247 extern void intel_init_pch_refclk(struct drm_device *dev);
2248 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2249 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2250 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2251 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2252 extern void intel_detect_pch(struct drm_device *dev);
2253 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2254 extern int intel_enable_rc6(const struct drm_device *dev);
2255
2256 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2257 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2258 struct drm_file *file);
2259
2260 /* overlay */
2261 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2262 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2263 struct intel_overlay_error_state *error);
2264
2265 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2266 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2267 struct drm_device *dev,
2268 struct intel_display_error_state *error);
2269
2270 /* On SNB platform, before reading ring registers forcewake bit
2271 * must be set to prevent GT core from power down and stale values being
2272 * returned.
2273 */
2274 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2275 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2276
2277 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2278 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2279
2280 /* intel_sideband.c */
2281 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2282 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2283 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2284 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2285 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2286 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2287 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2288 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2289 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2290 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2291 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2292 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2293 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2294 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2295 enum intel_sbi_destination destination);
2296 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2297 enum intel_sbi_destination destination);
2298
2299 int vlv_gpu_freq(int ddr_freq, int val);
2300 int vlv_freq_opcode(int ddr_freq, int val);
2301
2302 #define __i915_read(x) \
2303 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2304 __i915_read(8)
2305 __i915_read(16)
2306 __i915_read(32)
2307 __i915_read(64)
2308 #undef __i915_read
2309
2310 #define __i915_write(x) \
2311 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2312 __i915_write(8)
2313 __i915_write(16)
2314 __i915_write(32)
2315 __i915_write(64)
2316 #undef __i915_write
2317
2318 #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2319 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
2320
2321 #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2322 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2323 #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2324 #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
2325
2326 #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2327 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2328 #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2329 #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
2330
2331 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2332 #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
2333
2334 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2335 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2336
2337 /* "Broadcast RGB" property */
2338 #define INTEL_BROADCAST_RGB_AUTO 0
2339 #define INTEL_BROADCAST_RGB_FULL 1
2340 #define INTEL_BROADCAST_RGB_LIMITED 2
2341
2342 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2343 {
2344 if (HAS_PCH_SPLIT(dev))
2345 return CPU_VGACNTRL;
2346 else if (IS_VALLEYVIEW(dev))
2347 return VLV_VGACNTRL;
2348 else
2349 return VGACNTRL;
2350 }
2351
2352 static inline void __user *to_user_ptr(u64 address)
2353 {
2354 return (void __user *)(uintptr_t)address;
2355 }
2356
2357 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2358 {
2359 unsigned long j = msecs_to_jiffies(m);
2360
2361 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2362 }
2363
2364 static inline unsigned long
2365 timespec_to_jiffies_timeout(const struct timespec *value)
2366 {
2367 unsigned long j = timespec_to_jiffies(value);
2368
2369 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2370 }
2371
2372 #endif
This page took 0.077158 seconds and 6 git commands to generate.