drm/i915: Parse the MIPI related VBT Block and store relevant info
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 };
103
104 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
109 enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120 };
121
122 #define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
128
129 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130
131 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
135 struct drm_i915_private;
136
137 enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142 };
143 #define I915_NUM_PLLS 2
144
145 struct intel_dpll_hw_state {
146 uint32_t dpll;
147 uint32_t dpll_md;
148 uint32_t fp0;
149 uint32_t fp1;
150 };
151
152 struct intel_shared_dpll {
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
159 struct intel_dpll_hw_state hw_state;
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
169 };
170
171 /* Used by dp and fdi links */
172 struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178 };
179
180 void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
184 struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188 };
189
190 /* Interface history:
191 *
192 * 1.1: Original.
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
195 * 1.4: Fix cmdbuffer path, add heap destroy
196 * 1.5: Add vblank pipe configuration
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
199 */
200 #define DRIVER_MAJOR 1
201 #define DRIVER_MINOR 6
202 #define DRIVER_PATCHLEVEL 0
203
204 #define WATCH_LISTS 0
205 #define WATCH_GTT 0
206
207 #define I915_GEM_PHYS_CURSOR_0 1
208 #define I915_GEM_PHYS_CURSOR_1 2
209 #define I915_GEM_PHYS_OVERLAY_REGS 3
210 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
211
212 struct drm_i915_gem_phys_object {
213 int id;
214 struct page **page_list;
215 drm_dma_handle_t *handle;
216 struct drm_i915_gem_object *cur_obj;
217 };
218
219 struct opregion_header;
220 struct opregion_acpi;
221 struct opregion_swsci;
222 struct opregion_asle;
223
224 struct intel_opregion {
225 struct opregion_header __iomem *header;
226 struct opregion_acpi __iomem *acpi;
227 struct opregion_swsci __iomem *swsci;
228 struct opregion_asle __iomem *asle;
229 void __iomem *vbt;
230 u32 __iomem *lid_state;
231 };
232 #define OPREGION_SIZE (8*1024)
233
234 struct intel_overlay;
235 struct intel_overlay_error_state;
236
237 struct drm_i915_master_private {
238 drm_local_map_t *sarea;
239 struct _drm_i915_sarea *sarea_priv;
240 };
241 #define I915_FENCE_REG_NONE -1
242 #define I915_MAX_NUM_FENCES 32
243 /* 32 fences + sign bit for FENCE_REG_NONE */
244 #define I915_MAX_NUM_FENCE_BITS 6
245
246 struct drm_i915_fence_reg {
247 struct list_head lru_list;
248 struct drm_i915_gem_object *obj;
249 int pin_count;
250 };
251
252 struct sdvo_device_mapping {
253 u8 initialized;
254 u8 dvo_port;
255 u8 slave_addr;
256 u8 dvo_wiring;
257 u8 i2c_pin;
258 u8 ddc_pin;
259 };
260
261 struct intel_display_error_state;
262
263 struct drm_i915_error_state {
264 struct kref ref;
265 u32 eir;
266 u32 pgtbl_er;
267 u32 ier;
268 u32 ccid;
269 u32 derrmr;
270 u32 forcewake;
271 bool waiting[I915_NUM_RINGS];
272 u32 pipestat[I915_MAX_PIPES];
273 u32 tail[I915_NUM_RINGS];
274 u32 head[I915_NUM_RINGS];
275 u32 ctl[I915_NUM_RINGS];
276 u32 ipeir[I915_NUM_RINGS];
277 u32 ipehr[I915_NUM_RINGS];
278 u32 instdone[I915_NUM_RINGS];
279 u32 acthd[I915_NUM_RINGS];
280 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
281 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
282 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
283 /* our own tracking of ring head and tail */
284 u32 cpu_ring_head[I915_NUM_RINGS];
285 u32 cpu_ring_tail[I915_NUM_RINGS];
286 u32 error; /* gen6+ */
287 u32 err_int; /* gen7 */
288 u32 instpm[I915_NUM_RINGS];
289 u32 instps[I915_NUM_RINGS];
290 u32 extra_instdone[I915_NUM_INSTDONE_REG];
291 u32 seqno[I915_NUM_RINGS];
292 u64 bbaddr;
293 u32 fault_reg[I915_NUM_RINGS];
294 u32 done_reg;
295 u32 faddr[I915_NUM_RINGS];
296 u64 fence[I915_MAX_NUM_FENCES];
297 struct timeval time;
298 struct drm_i915_error_ring {
299 struct drm_i915_error_object {
300 int page_count;
301 u32 gtt_offset;
302 u32 *pages[0];
303 } *ringbuffer, *batchbuffer, *ctx;
304 struct drm_i915_error_request {
305 long jiffies;
306 u32 seqno;
307 u32 tail;
308 } *requests;
309 int num_requests;
310 } ring[I915_NUM_RINGS];
311 struct drm_i915_error_buffer {
312 u32 size;
313 u32 name;
314 u32 rseqno, wseqno;
315 u32 gtt_offset;
316 u32 read_domains;
317 u32 write_domain;
318 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
319 s32 pinned:2;
320 u32 tiling:2;
321 u32 dirty:1;
322 u32 purgeable:1;
323 s32 ring:4;
324 u32 cache_level:2;
325 } **active_bo, **pinned_bo;
326 u32 *active_bo_count, *pinned_bo_count;
327 struct intel_overlay_error_state *overlay;
328 struct intel_display_error_state *display;
329 };
330
331 struct intel_crtc_config;
332 struct intel_crtc;
333 struct intel_limit;
334 struct dpll;
335
336 struct drm_i915_display_funcs {
337 bool (*fbc_enabled)(struct drm_device *dev);
338 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
339 void (*disable_fbc)(struct drm_device *dev);
340 int (*get_display_clock_speed)(struct drm_device *dev);
341 int (*get_fifo_size)(struct drm_device *dev, int plane);
342 /**
343 * find_dpll() - Find the best values for the PLL
344 * @limit: limits for the PLL
345 * @crtc: current CRTC
346 * @target: target frequency in kHz
347 * @refclk: reference clock frequency in kHz
348 * @match_clock: if provided, @best_clock P divider must
349 * match the P divider from @match_clock
350 * used for LVDS downclocking
351 * @best_clock: best PLL values found
352 *
353 * Returns true on success, false on failure.
354 */
355 bool (*find_dpll)(const struct intel_limit *limit,
356 struct drm_crtc *crtc,
357 int target, int refclk,
358 struct dpll *match_clock,
359 struct dpll *best_clock);
360 void (*update_wm)(struct drm_device *dev);
361 void (*update_sprite_wm)(struct drm_plane *plane,
362 struct drm_crtc *crtc,
363 uint32_t sprite_width, int pixel_size,
364 bool enable, bool scaled);
365 void (*modeset_global_resources)(struct drm_device *dev);
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
371 int (*crtc_mode_set)(struct drm_crtc *crtc,
372 int x, int y,
373 struct drm_framebuffer *old_fb);
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
376 void (*off)(struct drm_crtc *crtc);
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
379 void (*fdi_link_train)(struct drm_crtc *crtc);
380 void (*init_clock_gating)(struct drm_device *dev);
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
383 struct drm_i915_gem_object *obj,
384 uint32_t flags);
385 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
386 int x, int y);
387 void (*hpd_irq_setup)(struct drm_device *dev);
388 /* clock updates for mode set */
389 /* cursor updates */
390 /* render clock increase/decrease */
391 /* display clock increase/decrease */
392 /* pll clock increase/decrease */
393 };
394
395 struct intel_uncore_funcs {
396 void (*force_wake_get)(struct drm_i915_private *dev_priv);
397 void (*force_wake_put)(struct drm_i915_private *dev_priv);
398 };
399
400 struct intel_uncore {
401 spinlock_t lock; /** lock is also taken in irq contexts. */
402
403 struct intel_uncore_funcs funcs;
404
405 unsigned fifo_count;
406 unsigned forcewake_count;
407 };
408
409 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
410 func(is_mobile) sep \
411 func(is_i85x) sep \
412 func(is_i915g) sep \
413 func(is_i945gm) sep \
414 func(is_g33) sep \
415 func(need_gfx_hws) sep \
416 func(is_g4x) sep \
417 func(is_pineview) sep \
418 func(is_broadwater) sep \
419 func(is_crestline) sep \
420 func(is_ivybridge) sep \
421 func(is_valleyview) sep \
422 func(is_haswell) sep \
423 func(has_force_wake) sep \
424 func(has_fbc) sep \
425 func(has_pipe_cxsr) sep \
426 func(has_hotplug) sep \
427 func(cursor_needs_physical) sep \
428 func(has_overlay) sep \
429 func(overlay_needs_physical) sep \
430 func(supports_tv) sep \
431 func(has_bsd_ring) sep \
432 func(has_blt_ring) sep \
433 func(has_vebox_ring) sep \
434 func(has_llc) sep \
435 func(has_ddi) sep \
436 func(has_fpga_dbg)
437
438 #define DEFINE_FLAG(name) u8 name:1
439 #define SEP_SEMICOLON ;
440
441 struct intel_device_info {
442 u32 display_mmio_offset;
443 u8 num_pipes:3;
444 u8 gen;
445 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
446 };
447
448 #undef DEFINE_FLAG
449 #undef SEP_SEMICOLON
450
451 enum i915_cache_level {
452 I915_CACHE_NONE = 0,
453 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
454 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
455 caches, eg sampler/render caches, and the
456 large Last-Level-Cache. LLC is coherent with
457 the CPU, but L3 is only visible to the GPU. */
458 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
459 };
460
461 typedef uint32_t gen6_gtt_pte_t;
462
463 struct i915_address_space {
464 struct drm_mm mm;
465 struct drm_device *dev;
466 struct list_head global_link;
467 unsigned long start; /* Start offset always 0 for dri2 */
468 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
469
470 struct {
471 dma_addr_t addr;
472 struct page *page;
473 } scratch;
474
475 /**
476 * List of objects currently involved in rendering.
477 *
478 * Includes buffers having the contents of their GPU caches
479 * flushed, not necessarily primitives. last_rendering_seqno
480 * represents when the rendering involved will be completed.
481 *
482 * A reference is held on the buffer while on this list.
483 */
484 struct list_head active_list;
485
486 /**
487 * LRU list of objects which are not in the ringbuffer and
488 * are ready to unbind, but are still in the GTT.
489 *
490 * last_rendering_seqno is 0 while an object is in this list.
491 *
492 * A reference is not held on the buffer while on this list,
493 * as merely being GTT-bound shouldn't prevent its being
494 * freed, and we'll pull it off the list in the free path.
495 */
496 struct list_head inactive_list;
497
498 /* FIXME: Need a more generic return type */
499 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
500 enum i915_cache_level level);
501 void (*clear_range)(struct i915_address_space *vm,
502 unsigned int first_entry,
503 unsigned int num_entries);
504 void (*insert_entries)(struct i915_address_space *vm,
505 struct sg_table *st,
506 unsigned int first_entry,
507 enum i915_cache_level cache_level);
508 void (*cleanup)(struct i915_address_space *vm);
509 };
510
511 /* The Graphics Translation Table is the way in which GEN hardware translates a
512 * Graphics Virtual Address into a Physical Address. In addition to the normal
513 * collateral associated with any va->pa translations GEN hardware also has a
514 * portion of the GTT which can be mapped by the CPU and remain both coherent
515 * and correct (in cases like swizzling). That region is referred to as GMADR in
516 * the spec.
517 */
518 struct i915_gtt {
519 struct i915_address_space base;
520 size_t stolen_size; /* Total size of stolen memory */
521
522 unsigned long mappable_end; /* End offset that we can CPU map */
523 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
524 phys_addr_t mappable_base; /* PA of our GMADR */
525
526 /** "Graphics Stolen Memory" holds the global PTEs */
527 void __iomem *gsm;
528
529 bool do_idle_maps;
530
531 int mtrr;
532
533 /* global gtt ops */
534 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
535 size_t *stolen, phys_addr_t *mappable_base,
536 unsigned long *mappable_end);
537 };
538 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
539
540 struct i915_hw_ppgtt {
541 struct i915_address_space base;
542 unsigned num_pd_entries;
543 struct page **pt_pages;
544 uint32_t pd_offset;
545 dma_addr_t *pt_dma_addr;
546
547 int (*enable)(struct drm_device *dev);
548 };
549
550 /**
551 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
552 * VMA's presence cannot be guaranteed before binding, or after unbinding the
553 * object into/from the address space.
554 *
555 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
556 * will always be <= an objects lifetime. So object refcounting should cover us.
557 */
558 struct i915_vma {
559 struct drm_mm_node node;
560 struct drm_i915_gem_object *obj;
561 struct i915_address_space *vm;
562
563 /** This object's place on the active/inactive lists */
564 struct list_head mm_list;
565
566 struct list_head vma_link; /* Link in the object's VMA list */
567
568 /** This vma's place in the batchbuffer or on the eviction list */
569 struct list_head exec_list;
570
571 /**
572 * Used for performing relocations during execbuffer insertion.
573 */
574 struct hlist_node exec_node;
575 unsigned long exec_handle;
576 struct drm_i915_gem_exec_object2 *exec_entry;
577
578 };
579
580 struct i915_ctx_hang_stats {
581 /* This context had batch pending when hang was declared */
582 unsigned batch_pending;
583
584 /* This context had batch active when hang was declared */
585 unsigned batch_active;
586 };
587
588 /* This must match up with the value previously used for execbuf2.rsvd1. */
589 #define DEFAULT_CONTEXT_ID 0
590 struct i915_hw_context {
591 struct kref ref;
592 int id;
593 bool is_initialized;
594 struct drm_i915_file_private *file_priv;
595 struct intel_ring_buffer *ring;
596 struct drm_i915_gem_object *obj;
597 struct i915_ctx_hang_stats hang_stats;
598 };
599
600 struct i915_fbc {
601 unsigned long size;
602 unsigned int fb_id;
603 enum plane plane;
604 int y;
605
606 struct drm_mm_node *compressed_fb;
607 struct drm_mm_node *compressed_llb;
608
609 struct intel_fbc_work {
610 struct delayed_work work;
611 struct drm_crtc *crtc;
612 struct drm_framebuffer *fb;
613 int interval;
614 } *fbc_work;
615
616 enum no_fbc_reason {
617 FBC_OK, /* FBC is enabled */
618 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
619 FBC_NO_OUTPUT, /* no outputs enabled to compress */
620 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
621 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
622 FBC_MODE_TOO_LARGE, /* mode too large for compression */
623 FBC_BAD_PLANE, /* fbc not supported on plane */
624 FBC_NOT_TILED, /* buffer not tiled */
625 FBC_MULTIPLE_PIPES, /* more than one pipe active */
626 FBC_MODULE_PARAM,
627 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
628 } no_fbc_reason;
629 };
630
631 enum no_psr_reason {
632 PSR_NO_SOURCE, /* Not supported on platform */
633 PSR_NO_SINK, /* Not supported by panel */
634 PSR_MODULE_PARAM,
635 PSR_CRTC_NOT_ACTIVE,
636 PSR_PWR_WELL_ENABLED,
637 PSR_NOT_TILED,
638 PSR_SPRITE_ENABLED,
639 PSR_S3D_ENABLED,
640 PSR_INTERLACED_ENABLED,
641 PSR_HSW_NOT_DDIA,
642 };
643
644 enum intel_pch {
645 PCH_NONE = 0, /* No PCH present */
646 PCH_IBX, /* Ibexpeak PCH */
647 PCH_CPT, /* Cougarpoint PCH */
648 PCH_LPT, /* Lynxpoint PCH */
649 PCH_NOP,
650 };
651
652 enum intel_sbi_destination {
653 SBI_ICLK,
654 SBI_MPHY,
655 };
656
657 #define QUIRK_PIPEA_FORCE (1<<0)
658 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
659 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
660 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
661
662 struct intel_fbdev;
663 struct intel_fbc_work;
664
665 struct intel_gmbus {
666 struct i2c_adapter adapter;
667 u32 force_bit;
668 u32 reg0;
669 u32 gpio_reg;
670 struct i2c_algo_bit_data bit_algo;
671 struct drm_i915_private *dev_priv;
672 };
673
674 struct i915_suspend_saved_registers {
675 u8 saveLBB;
676 u32 saveDSPACNTR;
677 u32 saveDSPBCNTR;
678 u32 saveDSPARB;
679 u32 savePIPEACONF;
680 u32 savePIPEBCONF;
681 u32 savePIPEASRC;
682 u32 savePIPEBSRC;
683 u32 saveFPA0;
684 u32 saveFPA1;
685 u32 saveDPLL_A;
686 u32 saveDPLL_A_MD;
687 u32 saveHTOTAL_A;
688 u32 saveHBLANK_A;
689 u32 saveHSYNC_A;
690 u32 saveVTOTAL_A;
691 u32 saveVBLANK_A;
692 u32 saveVSYNC_A;
693 u32 saveBCLRPAT_A;
694 u32 saveTRANSACONF;
695 u32 saveTRANS_HTOTAL_A;
696 u32 saveTRANS_HBLANK_A;
697 u32 saveTRANS_HSYNC_A;
698 u32 saveTRANS_VTOTAL_A;
699 u32 saveTRANS_VBLANK_A;
700 u32 saveTRANS_VSYNC_A;
701 u32 savePIPEASTAT;
702 u32 saveDSPASTRIDE;
703 u32 saveDSPASIZE;
704 u32 saveDSPAPOS;
705 u32 saveDSPAADDR;
706 u32 saveDSPASURF;
707 u32 saveDSPATILEOFF;
708 u32 savePFIT_PGM_RATIOS;
709 u32 saveBLC_HIST_CTL;
710 u32 saveBLC_PWM_CTL;
711 u32 saveBLC_PWM_CTL2;
712 u32 saveBLC_CPU_PWM_CTL;
713 u32 saveBLC_CPU_PWM_CTL2;
714 u32 saveFPB0;
715 u32 saveFPB1;
716 u32 saveDPLL_B;
717 u32 saveDPLL_B_MD;
718 u32 saveHTOTAL_B;
719 u32 saveHBLANK_B;
720 u32 saveHSYNC_B;
721 u32 saveVTOTAL_B;
722 u32 saveVBLANK_B;
723 u32 saveVSYNC_B;
724 u32 saveBCLRPAT_B;
725 u32 saveTRANSBCONF;
726 u32 saveTRANS_HTOTAL_B;
727 u32 saveTRANS_HBLANK_B;
728 u32 saveTRANS_HSYNC_B;
729 u32 saveTRANS_VTOTAL_B;
730 u32 saveTRANS_VBLANK_B;
731 u32 saveTRANS_VSYNC_B;
732 u32 savePIPEBSTAT;
733 u32 saveDSPBSTRIDE;
734 u32 saveDSPBSIZE;
735 u32 saveDSPBPOS;
736 u32 saveDSPBADDR;
737 u32 saveDSPBSURF;
738 u32 saveDSPBTILEOFF;
739 u32 saveVGA0;
740 u32 saveVGA1;
741 u32 saveVGA_PD;
742 u32 saveVGACNTRL;
743 u32 saveADPA;
744 u32 saveLVDS;
745 u32 savePP_ON_DELAYS;
746 u32 savePP_OFF_DELAYS;
747 u32 saveDVOA;
748 u32 saveDVOB;
749 u32 saveDVOC;
750 u32 savePP_ON;
751 u32 savePP_OFF;
752 u32 savePP_CONTROL;
753 u32 savePP_DIVISOR;
754 u32 savePFIT_CONTROL;
755 u32 save_palette_a[256];
756 u32 save_palette_b[256];
757 u32 saveDPFC_CB_BASE;
758 u32 saveFBC_CFB_BASE;
759 u32 saveFBC_LL_BASE;
760 u32 saveFBC_CONTROL;
761 u32 saveFBC_CONTROL2;
762 u32 saveIER;
763 u32 saveIIR;
764 u32 saveIMR;
765 u32 saveDEIER;
766 u32 saveDEIMR;
767 u32 saveGTIER;
768 u32 saveGTIMR;
769 u32 saveFDI_RXA_IMR;
770 u32 saveFDI_RXB_IMR;
771 u32 saveCACHE_MODE_0;
772 u32 saveMI_ARB_STATE;
773 u32 saveSWF0[16];
774 u32 saveSWF1[16];
775 u32 saveSWF2[3];
776 u8 saveMSR;
777 u8 saveSR[8];
778 u8 saveGR[25];
779 u8 saveAR_INDEX;
780 u8 saveAR[21];
781 u8 saveDACMASK;
782 u8 saveCR[37];
783 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
784 u32 saveCURACNTR;
785 u32 saveCURAPOS;
786 u32 saveCURABASE;
787 u32 saveCURBCNTR;
788 u32 saveCURBPOS;
789 u32 saveCURBBASE;
790 u32 saveCURSIZE;
791 u32 saveDP_B;
792 u32 saveDP_C;
793 u32 saveDP_D;
794 u32 savePIPEA_GMCH_DATA_M;
795 u32 savePIPEB_GMCH_DATA_M;
796 u32 savePIPEA_GMCH_DATA_N;
797 u32 savePIPEB_GMCH_DATA_N;
798 u32 savePIPEA_DP_LINK_M;
799 u32 savePIPEB_DP_LINK_M;
800 u32 savePIPEA_DP_LINK_N;
801 u32 savePIPEB_DP_LINK_N;
802 u32 saveFDI_RXA_CTL;
803 u32 saveFDI_TXA_CTL;
804 u32 saveFDI_RXB_CTL;
805 u32 saveFDI_TXB_CTL;
806 u32 savePFA_CTL_1;
807 u32 savePFB_CTL_1;
808 u32 savePFA_WIN_SZ;
809 u32 savePFB_WIN_SZ;
810 u32 savePFA_WIN_POS;
811 u32 savePFB_WIN_POS;
812 u32 savePCH_DREF_CONTROL;
813 u32 saveDISP_ARB_CTL;
814 u32 savePIPEA_DATA_M1;
815 u32 savePIPEA_DATA_N1;
816 u32 savePIPEA_LINK_M1;
817 u32 savePIPEA_LINK_N1;
818 u32 savePIPEB_DATA_M1;
819 u32 savePIPEB_DATA_N1;
820 u32 savePIPEB_LINK_M1;
821 u32 savePIPEB_LINK_N1;
822 u32 saveMCHBAR_RENDER_STANDBY;
823 u32 savePCH_PORT_HOTPLUG;
824 };
825
826 struct intel_gen6_power_mgmt {
827 /* work and pm_iir are protected by dev_priv->irq_lock */
828 struct work_struct work;
829 u32 pm_iir;
830
831 /* On vlv we need to manually drop to Vmin with a delayed work. */
832 struct delayed_work vlv_work;
833
834 /* The below variables an all the rps hw state are protected by
835 * dev->struct mutext. */
836 u8 cur_delay;
837 u8 min_delay;
838 u8 max_delay;
839 u8 rpe_delay;
840 u8 hw_max;
841
842 struct delayed_work delayed_resume_work;
843
844 /*
845 * Protects RPS/RC6 register access and PCU communication.
846 * Must be taken after struct_mutex if nested.
847 */
848 struct mutex hw_lock;
849 };
850
851 /* defined intel_pm.c */
852 extern spinlock_t mchdev_lock;
853
854 struct intel_ilk_power_mgmt {
855 u8 cur_delay;
856 u8 min_delay;
857 u8 max_delay;
858 u8 fmax;
859 u8 fstart;
860
861 u64 last_count1;
862 unsigned long last_time1;
863 unsigned long chipset_power;
864 u64 last_count2;
865 struct timespec last_time2;
866 unsigned long gfx_power;
867 u8 corr;
868
869 int c_m;
870 int r_t;
871
872 struct drm_i915_gem_object *pwrctx;
873 struct drm_i915_gem_object *renderctx;
874 };
875
876 /* Power well structure for haswell */
877 struct i915_power_well {
878 struct drm_device *device;
879 spinlock_t lock;
880 /* power well enable/disable usage count */
881 int count;
882 int i915_request;
883 };
884
885 struct i915_dri1_state {
886 unsigned allow_batchbuffer : 1;
887 u32 __iomem *gfx_hws_cpu_addr;
888
889 unsigned int cpp;
890 int back_offset;
891 int front_offset;
892 int current_page;
893 int page_flipping;
894
895 uint32_t counter;
896 };
897
898 struct i915_ums_state {
899 /**
900 * Flag if the X Server, and thus DRM, is not currently in
901 * control of the device.
902 *
903 * This is set between LeaveVT and EnterVT. It needs to be
904 * replaced with a semaphore. It also needs to be
905 * transitioned away from for kernel modesetting.
906 */
907 int mm_suspended;
908 };
909
910 struct intel_l3_parity {
911 u32 *remap_info;
912 struct work_struct error_work;
913 };
914
915 struct i915_gem_mm {
916 /** Memory allocator for GTT stolen memory */
917 struct drm_mm stolen;
918 /** List of all objects in gtt_space. Used to restore gtt
919 * mappings on resume */
920 struct list_head bound_list;
921 /**
922 * List of objects which are not bound to the GTT (thus
923 * are idle and not used by the GPU) but still have
924 * (presumably uncached) pages still attached.
925 */
926 struct list_head unbound_list;
927
928 /** Usable portion of the GTT for GEM */
929 unsigned long stolen_base; /* limited to low memory (32-bit) */
930
931 /** PPGTT used for aliasing the PPGTT with the GTT */
932 struct i915_hw_ppgtt *aliasing_ppgtt;
933
934 struct shrinker inactive_shrinker;
935 bool shrinker_no_lock_stealing;
936
937 /** LRU list of objects with fence regs on them. */
938 struct list_head fence_list;
939
940 /**
941 * We leave the user IRQ off as much as possible,
942 * but this means that requests will finish and never
943 * be retired once the system goes idle. Set a timer to
944 * fire periodically while the ring is running. When it
945 * fires, go retire requests.
946 */
947 struct delayed_work retire_work;
948
949 /**
950 * Are we in a non-interruptible section of code like
951 * modesetting?
952 */
953 bool interruptible;
954
955 /** Bit 6 swizzling required for X tiling */
956 uint32_t bit_6_swizzle_x;
957 /** Bit 6 swizzling required for Y tiling */
958 uint32_t bit_6_swizzle_y;
959
960 /* storage for physical objects */
961 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
962
963 /* accounting, useful for userland debugging */
964 spinlock_t object_stat_lock;
965 size_t object_memory;
966 u32 object_count;
967 };
968
969 struct drm_i915_error_state_buf {
970 unsigned bytes;
971 unsigned size;
972 int err;
973 u8 *buf;
974 loff_t start;
975 loff_t pos;
976 };
977
978 struct i915_error_state_file_priv {
979 struct drm_device *dev;
980 struct drm_i915_error_state *error;
981 };
982
983 struct i915_gpu_error {
984 /* For hangcheck timer */
985 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
986 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
987 struct timer_list hangcheck_timer;
988
989 /* For reset and error_state handling. */
990 spinlock_t lock;
991 /* Protected by the above dev->gpu_error.lock. */
992 struct drm_i915_error_state *first_error;
993 struct work_struct work;
994
995 unsigned long last_reset;
996
997 /**
998 * State variable and reset counter controlling the reset flow
999 *
1000 * Upper bits are for the reset counter. This counter is used by the
1001 * wait_seqno code to race-free noticed that a reset event happened and
1002 * that it needs to restart the entire ioctl (since most likely the
1003 * seqno it waited for won't ever signal anytime soon).
1004 *
1005 * This is important for lock-free wait paths, where no contended lock
1006 * naturally enforces the correct ordering between the bail-out of the
1007 * waiter and the gpu reset work code.
1008 *
1009 * Lowest bit controls the reset state machine: Set means a reset is in
1010 * progress. This state will (presuming we don't have any bugs) decay
1011 * into either unset (successful reset) or the special WEDGED value (hw
1012 * terminally sour). All waiters on the reset_queue will be woken when
1013 * that happens.
1014 */
1015 atomic_t reset_counter;
1016
1017 /**
1018 * Special values/flags for reset_counter
1019 *
1020 * Note that the code relies on
1021 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1022 * being true.
1023 */
1024 #define I915_RESET_IN_PROGRESS_FLAG 1
1025 #define I915_WEDGED 0xffffffff
1026
1027 /**
1028 * Waitqueue to signal when the reset has completed. Used by clients
1029 * that wait for dev_priv->mm.wedged to settle.
1030 */
1031 wait_queue_head_t reset_queue;
1032
1033 /* For gpu hang simulation. */
1034 unsigned int stop_rings;
1035 };
1036
1037 enum modeset_restore {
1038 MODESET_ON_LID_OPEN,
1039 MODESET_DONE,
1040 MODESET_SUSPENDED,
1041 };
1042
1043 struct intel_vbt_data {
1044 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1045 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1046
1047 /* Feature bits */
1048 unsigned int int_tv_support:1;
1049 unsigned int lvds_dither:1;
1050 unsigned int lvds_vbt:1;
1051 unsigned int int_crt_support:1;
1052 unsigned int lvds_use_ssc:1;
1053 unsigned int display_clock_mode:1;
1054 unsigned int fdi_rx_polarity_inverted:1;
1055 int lvds_ssc_freq;
1056 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1057
1058 /* eDP */
1059 int edp_rate;
1060 int edp_lanes;
1061 int edp_preemphasis;
1062 int edp_vswing;
1063 bool edp_initialized;
1064 bool edp_support;
1065 int edp_bpp;
1066 struct edp_power_seq edp_pps;
1067
1068 /* MIPI DSI */
1069 struct {
1070 u16 panel_id;
1071 } dsi;
1072
1073 int crt_ddc_pin;
1074
1075 int child_dev_num;
1076 struct child_device_config *child_dev;
1077 };
1078
1079 enum intel_ddb_partitioning {
1080 INTEL_DDB_PART_1_2,
1081 INTEL_DDB_PART_5_6, /* IVB+ */
1082 };
1083
1084 struct intel_wm_level {
1085 bool enable;
1086 uint32_t pri_val;
1087 uint32_t spr_val;
1088 uint32_t cur_val;
1089 uint32_t fbc_val;
1090 };
1091
1092 /*
1093 * This struct tracks the state needed for the Package C8+ feature.
1094 *
1095 * Package states C8 and deeper are really deep PC states that can only be
1096 * reached when all the devices on the system allow it, so even if the graphics
1097 * device allows PC8+, it doesn't mean the system will actually get to these
1098 * states.
1099 *
1100 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1101 * is disabled and the GPU is idle. When these conditions are met, we manually
1102 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1103 * refclk to Fclk.
1104 *
1105 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1106 * the state of some registers, so when we come back from PC8+ we need to
1107 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1108 * need to take care of the registers kept by RC6.
1109 *
1110 * The interrupt disabling is part of the requirements. We can only leave the
1111 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1112 * can lock the machine.
1113 *
1114 * Ideally every piece of our code that needs PC8+ disabled would call
1115 * hsw_disable_package_c8, which would increment disable_count and prevent the
1116 * system from reaching PC8+. But we don't have a symmetric way to do this for
1117 * everything, so we have the requirements_met and gpu_idle variables. When we
1118 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1119 * increase it in the opposite case. The requirements_met variable is true when
1120 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1121 * variable is true when the GPU is idle.
1122 *
1123 * In addition to everything, we only actually enable PC8+ if disable_count
1124 * stays at zero for at least some seconds. This is implemented with the
1125 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1126 * consecutive times when all screens are disabled and some background app
1127 * queries the state of our connectors, or we have some application constantly
1128 * waking up to use the GPU. Only after the enable_work function actually
1129 * enables PC8+ the "enable" variable will become true, which means that it can
1130 * be false even if disable_count is 0.
1131 *
1132 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1133 * goes back to false exactly before we reenable the IRQs. We use this variable
1134 * to check if someone is trying to enable/disable IRQs while they're supposed
1135 * to be disabled. This shouldn't happen and we'll print some error messages in
1136 * case it happens, but if it actually happens we'll also update the variables
1137 * inside struct regsave so when we restore the IRQs they will contain the
1138 * latest expected values.
1139 *
1140 * For more, read "Display Sequences for Package C8" on our documentation.
1141 */
1142 struct i915_package_c8 {
1143 bool requirements_met;
1144 bool gpu_idle;
1145 bool irqs_disabled;
1146 /* Only true after the delayed work task actually enables it. */
1147 bool enabled;
1148 int disable_count;
1149 struct mutex lock;
1150 struct delayed_work enable_work;
1151
1152 struct {
1153 uint32_t deimr;
1154 uint32_t sdeimr;
1155 uint32_t gtimr;
1156 uint32_t gtier;
1157 uint32_t gen6_pmimr;
1158 } regsave;
1159 };
1160
1161 typedef struct drm_i915_private {
1162 struct drm_device *dev;
1163 struct kmem_cache *slab;
1164
1165 const struct intel_device_info *info;
1166
1167 int relative_constants_mode;
1168
1169 void __iomem *regs;
1170
1171 struct intel_uncore uncore;
1172
1173 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1174
1175
1176 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1177 * controller on different i2c buses. */
1178 struct mutex gmbus_mutex;
1179
1180 /**
1181 * Base address of the gmbus and gpio block.
1182 */
1183 uint32_t gpio_mmio_base;
1184
1185 wait_queue_head_t gmbus_wait_queue;
1186
1187 struct pci_dev *bridge_dev;
1188 struct intel_ring_buffer ring[I915_NUM_RINGS];
1189 uint32_t last_seqno, next_seqno;
1190
1191 drm_dma_handle_t *status_page_dmah;
1192 struct resource mch_res;
1193
1194 atomic_t irq_received;
1195
1196 /* protects the irq masks */
1197 spinlock_t irq_lock;
1198
1199 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1200 struct pm_qos_request pm_qos;
1201
1202 /* DPIO indirect register protection */
1203 struct mutex dpio_lock;
1204
1205 /** Cached value of IMR to avoid reads in updating the bitfield */
1206 u32 irq_mask;
1207 u32 gt_irq_mask;
1208 u32 pm_irq_mask;
1209
1210 struct work_struct hotplug_work;
1211 bool enable_hotplug_processing;
1212 struct {
1213 unsigned long hpd_last_jiffies;
1214 int hpd_cnt;
1215 enum {
1216 HPD_ENABLED = 0,
1217 HPD_DISABLED = 1,
1218 HPD_MARK_DISABLED = 2
1219 } hpd_mark;
1220 } hpd_stats[HPD_NUM_PINS];
1221 u32 hpd_event_bits;
1222 struct timer_list hotplug_reenable_timer;
1223
1224 int num_plane;
1225
1226 struct i915_fbc fbc;
1227 struct intel_opregion opregion;
1228 struct intel_vbt_data vbt;
1229
1230 /* overlay */
1231 struct intel_overlay *overlay;
1232 unsigned int sprite_scaling_enabled;
1233
1234 /* backlight */
1235 struct {
1236 int level;
1237 bool enabled;
1238 spinlock_t lock; /* bl registers and the above bl fields */
1239 struct backlight_device *device;
1240 } backlight;
1241
1242 /* LVDS info */
1243 bool no_aux_handshake;
1244
1245 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1246 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1247 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1248
1249 unsigned int fsb_freq, mem_freq, is_ddr3;
1250
1251 /**
1252 * wq - Driver workqueue for GEM.
1253 *
1254 * NOTE: Work items scheduled here are not allowed to grab any modeset
1255 * locks, for otherwise the flushing done in the pageflip code will
1256 * result in deadlocks.
1257 */
1258 struct workqueue_struct *wq;
1259
1260 /* Display functions */
1261 struct drm_i915_display_funcs display;
1262
1263 /* PCH chipset type */
1264 enum intel_pch pch_type;
1265 unsigned short pch_id;
1266
1267 unsigned long quirks;
1268
1269 enum modeset_restore modeset_restore;
1270 struct mutex modeset_restore_lock;
1271
1272 struct list_head vm_list; /* Global list of all address spaces */
1273 struct i915_gtt gtt; /* VMA representing the global address space */
1274
1275 struct i915_gem_mm mm;
1276
1277 /* Kernel Modesetting */
1278
1279 struct sdvo_device_mapping sdvo_mappings[2];
1280
1281 struct drm_crtc *plane_to_crtc_mapping[3];
1282 struct drm_crtc *pipe_to_crtc_mapping[3];
1283 wait_queue_head_t pending_flip_queue;
1284
1285 int num_shared_dpll;
1286 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1287 struct intel_ddi_plls ddi_plls;
1288
1289 /* Reclocking support */
1290 bool render_reclock_avail;
1291 bool lvds_downclock_avail;
1292 /* indicates the reduced downclock for LVDS*/
1293 int lvds_downclock;
1294 u16 orig_clock;
1295
1296 bool mchbar_need_disable;
1297
1298 struct intel_l3_parity l3_parity;
1299
1300 /* Cannot be determined by PCIID. You must always read a register. */
1301 size_t ellc_size;
1302
1303 /* gen6+ rps state */
1304 struct intel_gen6_power_mgmt rps;
1305
1306 /* ilk-only ips/rps state. Everything in here is protected by the global
1307 * mchdev_lock in intel_pm.c */
1308 struct intel_ilk_power_mgmt ips;
1309
1310 /* Haswell power well */
1311 struct i915_power_well power_well;
1312
1313 enum no_psr_reason no_psr_reason;
1314
1315 struct i915_gpu_error gpu_error;
1316
1317 struct drm_i915_gem_object *vlv_pctx;
1318
1319 /* list of fbdev register on this device */
1320 struct intel_fbdev *fbdev;
1321
1322 /*
1323 * The console may be contended at resume, but we don't
1324 * want it to block on it.
1325 */
1326 struct work_struct console_resume_work;
1327
1328 struct drm_property *broadcast_rgb_property;
1329 struct drm_property *force_audio_property;
1330
1331 bool hw_contexts_disabled;
1332 uint32_t hw_context_size;
1333
1334 u32 fdi_rx_config;
1335
1336 struct i915_suspend_saved_registers regfile;
1337
1338 struct {
1339 /*
1340 * Raw watermark latency values:
1341 * in 0.1us units for WM0,
1342 * in 0.5us units for WM1+.
1343 */
1344 /* primary */
1345 uint16_t pri_latency[5];
1346 /* sprite */
1347 uint16_t spr_latency[5];
1348 /* cursor */
1349 uint16_t cur_latency[5];
1350 } wm;
1351
1352 struct i915_package_c8 pc8;
1353
1354 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1355 * here! */
1356 struct i915_dri1_state dri1;
1357 /* Old ums support infrastructure, same warning applies. */
1358 struct i915_ums_state ums;
1359 } drm_i915_private_t;
1360
1361 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1362 {
1363 return dev->dev_private;
1364 }
1365
1366 /* Iterate over initialised rings */
1367 #define for_each_ring(ring__, dev_priv__, i__) \
1368 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1369 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1370
1371 enum hdmi_force_audio {
1372 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1373 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1374 HDMI_AUDIO_AUTO, /* trust EDID */
1375 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1376 };
1377
1378 #define I915_GTT_OFFSET_NONE ((u32)-1)
1379
1380 struct drm_i915_gem_object_ops {
1381 /* Interface between the GEM object and its backing storage.
1382 * get_pages() is called once prior to the use of the associated set
1383 * of pages before to binding them into the GTT, and put_pages() is
1384 * called after we no longer need them. As we expect there to be
1385 * associated cost with migrating pages between the backing storage
1386 * and making them available for the GPU (e.g. clflush), we may hold
1387 * onto the pages after they are no longer referenced by the GPU
1388 * in case they may be used again shortly (for example migrating the
1389 * pages to a different memory domain within the GTT). put_pages()
1390 * will therefore most likely be called when the object itself is
1391 * being released or under memory pressure (where we attempt to
1392 * reap pages for the shrinker).
1393 */
1394 int (*get_pages)(struct drm_i915_gem_object *);
1395 void (*put_pages)(struct drm_i915_gem_object *);
1396 };
1397
1398 struct drm_i915_gem_object {
1399 struct drm_gem_object base;
1400
1401 const struct drm_i915_gem_object_ops *ops;
1402
1403 /** List of VMAs backed by this object */
1404 struct list_head vma_list;
1405
1406 /** Stolen memory for this object, instead of being backed by shmem. */
1407 struct drm_mm_node *stolen;
1408 struct list_head global_list;
1409
1410 struct list_head ring_list;
1411 /** Used in execbuf to temporarily hold a ref */
1412 struct list_head obj_exec_link;
1413
1414 /**
1415 * This is set if the object is on the active lists (has pending
1416 * rendering and so a non-zero seqno), and is not set if it i s on
1417 * inactive (ready to be unbound) list.
1418 */
1419 unsigned int active:1;
1420
1421 /**
1422 * This is set if the object has been written to since last bound
1423 * to the GTT
1424 */
1425 unsigned int dirty:1;
1426
1427 /**
1428 * Fence register bits (if any) for this object. Will be set
1429 * as needed when mapped into the GTT.
1430 * Protected by dev->struct_mutex.
1431 */
1432 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1433
1434 /**
1435 * Advice: are the backing pages purgeable?
1436 */
1437 unsigned int madv:2;
1438
1439 /**
1440 * Current tiling mode for the object.
1441 */
1442 unsigned int tiling_mode:2;
1443 /**
1444 * Whether the tiling parameters for the currently associated fence
1445 * register have changed. Note that for the purposes of tracking
1446 * tiling changes we also treat the unfenced register, the register
1447 * slot that the object occupies whilst it executes a fenced
1448 * command (such as BLT on gen2/3), as a "fence".
1449 */
1450 unsigned int fence_dirty:1;
1451
1452 /** How many users have pinned this object in GTT space. The following
1453 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1454 * (via user_pin_count), execbuffer (objects are not allowed multiple
1455 * times for the same batchbuffer), and the framebuffer code. When
1456 * switching/pageflipping, the framebuffer code has at most two buffers
1457 * pinned per crtc.
1458 *
1459 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1460 * bits with absolutely no headroom. So use 4 bits. */
1461 unsigned int pin_count:4;
1462 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1463
1464 /**
1465 * Is the object at the current location in the gtt mappable and
1466 * fenceable? Used to avoid costly recalculations.
1467 */
1468 unsigned int map_and_fenceable:1;
1469
1470 /**
1471 * Whether the current gtt mapping needs to be mappable (and isn't just
1472 * mappable by accident). Track pin and fault separate for a more
1473 * accurate mappable working set.
1474 */
1475 unsigned int fault_mappable:1;
1476 unsigned int pin_mappable:1;
1477 unsigned int pin_display:1;
1478
1479 /*
1480 * Is the GPU currently using a fence to access this buffer,
1481 */
1482 unsigned int pending_fenced_gpu_access:1;
1483 unsigned int fenced_gpu_access:1;
1484
1485 unsigned int cache_level:3;
1486
1487 unsigned int has_aliasing_ppgtt_mapping:1;
1488 unsigned int has_global_gtt_mapping:1;
1489 unsigned int has_dma_mapping:1;
1490
1491 struct sg_table *pages;
1492 int pages_pin_count;
1493
1494 /* prime dma-buf support */
1495 void *dma_buf_vmapping;
1496 int vmapping_count;
1497
1498 struct intel_ring_buffer *ring;
1499
1500 /** Breadcrumb of last rendering to the buffer. */
1501 uint32_t last_read_seqno;
1502 uint32_t last_write_seqno;
1503 /** Breadcrumb of last fenced GPU access to the buffer. */
1504 uint32_t last_fenced_seqno;
1505
1506 /** Current tiling stride for the object, if it's tiled. */
1507 uint32_t stride;
1508
1509 /** Record of address bit 17 of each page at last unbind. */
1510 unsigned long *bit_17;
1511
1512 /** User space pin count and filp owning the pin */
1513 uint32_t user_pin_count;
1514 struct drm_file *pin_filp;
1515
1516 /** for phy allocated objects */
1517 struct drm_i915_gem_phys_object *phys_obj;
1518 };
1519 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1520
1521 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1522
1523 /**
1524 * Request queue structure.
1525 *
1526 * The request queue allows us to note sequence numbers that have been emitted
1527 * and may be associated with active buffers to be retired.
1528 *
1529 * By keeping this list, we can avoid having to do questionable
1530 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1531 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1532 */
1533 struct drm_i915_gem_request {
1534 /** On Which ring this request was generated */
1535 struct intel_ring_buffer *ring;
1536
1537 /** GEM sequence number associated with this request. */
1538 uint32_t seqno;
1539
1540 /** Position in the ringbuffer of the start of the request */
1541 u32 head;
1542
1543 /** Position in the ringbuffer of the end of the request */
1544 u32 tail;
1545
1546 /** Context related to this request */
1547 struct i915_hw_context *ctx;
1548
1549 /** Batch buffer related to this request if any */
1550 struct drm_i915_gem_object *batch_obj;
1551
1552 /** Time at which this request was emitted, in jiffies. */
1553 unsigned long emitted_jiffies;
1554
1555 /** global list entry for this request */
1556 struct list_head list;
1557
1558 struct drm_i915_file_private *file_priv;
1559 /** file_priv list entry for this request */
1560 struct list_head client_list;
1561 };
1562
1563 struct drm_i915_file_private {
1564 struct {
1565 spinlock_t lock;
1566 struct list_head request_list;
1567 } mm;
1568 struct idr context_idr;
1569
1570 struct i915_ctx_hang_stats hang_stats;
1571 };
1572
1573 #define INTEL_INFO(dev) (to_i915(dev)->info)
1574
1575 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1576 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1577 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1578 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1579 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1580 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1581 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1582 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1583 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1584 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1585 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1586 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1587 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1588 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1589 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1590 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1591 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1592 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1593 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1594 (dev)->pci_device == 0x0152 || \
1595 (dev)->pci_device == 0x015a)
1596 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1597 (dev)->pci_device == 0x0106 || \
1598 (dev)->pci_device == 0x010A)
1599 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1600 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1601 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1602 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1603 ((dev)->pci_device & 0xFF00) == 0x0C00)
1604 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1605 ((dev)->pci_device & 0xFF00) == 0x0A00)
1606
1607 /*
1608 * The genX designation typically refers to the render engine, so render
1609 * capability related checks should use IS_GEN, while display and other checks
1610 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1611 * chips, etc.).
1612 */
1613 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1614 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1615 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1616 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1617 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1618 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1619
1620 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1621 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1622 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
1623 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1624 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1625 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1626
1627 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1628 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1629
1630 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1631 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1632
1633 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1634 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1635
1636 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1637 * rows, which changed the alignment requirements and fence programming.
1638 */
1639 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1640 IS_I915GM(dev)))
1641 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1642 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1643 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1644 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1645 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1646 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1647
1648 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1649 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1650 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1651
1652 #define HAS_IPS(dev) (IS_ULT(dev))
1653
1654 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1655 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1656 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1657
1658 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1659 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1660 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1661 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1662 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1663 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1664
1665 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1666 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1667 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1668 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1669 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1670 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1671
1672 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1673
1674 #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1675
1676 #define GT_FREQUENCY_MULTIPLIER 50
1677
1678 #include "i915_trace.h"
1679
1680 /**
1681 * RC6 is a special power stage which allows the GPU to enter an very
1682 * low-voltage mode when idle, using down to 0V while at this stage. This
1683 * stage is entered automatically when the GPU is idle when RC6 support is
1684 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1685 *
1686 * There are different RC6 modes available in Intel GPU, which differentiate
1687 * among each other with the latency required to enter and leave RC6 and
1688 * voltage consumed by the GPU in different states.
1689 *
1690 * The combination of the following flags define which states GPU is allowed
1691 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1692 * RC6pp is deepest RC6. Their support by hardware varies according to the
1693 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1694 * which brings the most power savings; deeper states save more power, but
1695 * require higher latency to switch to and wake up.
1696 */
1697 #define INTEL_RC6_ENABLE (1<<0)
1698 #define INTEL_RC6p_ENABLE (1<<1)
1699 #define INTEL_RC6pp_ENABLE (1<<2)
1700
1701 extern const struct drm_ioctl_desc i915_ioctls[];
1702 extern int i915_max_ioctl;
1703 extern unsigned int i915_fbpercrtc __always_unused;
1704 extern int i915_panel_ignore_lid __read_mostly;
1705 extern unsigned int i915_powersave __read_mostly;
1706 extern int i915_semaphores __read_mostly;
1707 extern unsigned int i915_lvds_downclock __read_mostly;
1708 extern int i915_lvds_channel_mode __read_mostly;
1709 extern int i915_panel_use_ssc __read_mostly;
1710 extern int i915_vbt_sdvo_panel_type __read_mostly;
1711 extern int i915_enable_rc6 __read_mostly;
1712 extern int i915_enable_fbc __read_mostly;
1713 extern bool i915_enable_hangcheck __read_mostly;
1714 extern int i915_enable_ppgtt __read_mostly;
1715 extern int i915_enable_psr __read_mostly;
1716 extern unsigned int i915_preliminary_hw_support __read_mostly;
1717 extern int i915_disable_power_well __read_mostly;
1718 extern int i915_enable_ips __read_mostly;
1719 extern bool i915_fastboot __read_mostly;
1720 extern int i915_enable_pc8 __read_mostly;
1721 extern int i915_pc8_timeout __read_mostly;
1722 extern bool i915_prefault_disable __read_mostly;
1723
1724 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1725 extern int i915_resume(struct drm_device *dev);
1726 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1727 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1728
1729 /* i915_dma.c */
1730 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1731 extern void i915_kernel_lost_context(struct drm_device * dev);
1732 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1733 extern int i915_driver_unload(struct drm_device *);
1734 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1735 extern void i915_driver_lastclose(struct drm_device * dev);
1736 extern void i915_driver_preclose(struct drm_device *dev,
1737 struct drm_file *file_priv);
1738 extern void i915_driver_postclose(struct drm_device *dev,
1739 struct drm_file *file_priv);
1740 extern int i915_driver_device_is_agp(struct drm_device * dev);
1741 #ifdef CONFIG_COMPAT
1742 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1743 unsigned long arg);
1744 #endif
1745 extern int i915_emit_box(struct drm_device *dev,
1746 struct drm_clip_rect *box,
1747 int DR1, int DR4);
1748 extern int intel_gpu_reset(struct drm_device *dev);
1749 extern int i915_reset(struct drm_device *dev);
1750 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1751 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1752 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1753 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1754
1755 extern void intel_console_resume(struct work_struct *work);
1756
1757 /* i915_irq.c */
1758 void i915_queue_hangcheck(struct drm_device *dev);
1759 void i915_handle_error(struct drm_device *dev, bool wedged);
1760
1761 extern void intel_irq_init(struct drm_device *dev);
1762 extern void intel_pm_init(struct drm_device *dev);
1763 extern void intel_hpd_init(struct drm_device *dev);
1764 extern void intel_pm_init(struct drm_device *dev);
1765
1766 extern void intel_uncore_sanitize(struct drm_device *dev);
1767 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1768 extern void intel_uncore_init(struct drm_device *dev);
1769 extern void intel_uncore_clear_errors(struct drm_device *dev);
1770 extern void intel_uncore_check_errors(struct drm_device *dev);
1771
1772 void
1773 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1774
1775 void
1776 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1777
1778 /* i915_gem.c */
1779 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1780 struct drm_file *file_priv);
1781 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1782 struct drm_file *file_priv);
1783 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1784 struct drm_file *file_priv);
1785 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1786 struct drm_file *file_priv);
1787 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1788 struct drm_file *file_priv);
1789 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1790 struct drm_file *file_priv);
1791 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1792 struct drm_file *file_priv);
1793 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1794 struct drm_file *file_priv);
1795 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1796 struct drm_file *file_priv);
1797 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1798 struct drm_file *file_priv);
1799 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1800 struct drm_file *file_priv);
1801 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1802 struct drm_file *file_priv);
1803 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1804 struct drm_file *file_priv);
1805 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1806 struct drm_file *file);
1807 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1808 struct drm_file *file);
1809 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1810 struct drm_file *file_priv);
1811 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *file_priv);
1813 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *file_priv);
1815 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1816 struct drm_file *file_priv);
1817 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1818 struct drm_file *file_priv);
1819 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1820 struct drm_file *file_priv);
1821 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1822 struct drm_file *file_priv);
1823 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1824 struct drm_file *file_priv);
1825 void i915_gem_load(struct drm_device *dev);
1826 void *i915_gem_object_alloc(struct drm_device *dev);
1827 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1828 int i915_gem_init_object(struct drm_gem_object *obj);
1829 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1830 const struct drm_i915_gem_object_ops *ops);
1831 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1832 size_t size);
1833 void i915_gem_free_object(struct drm_gem_object *obj);
1834 void i915_gem_vma_destroy(struct i915_vma *vma);
1835
1836 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1837 struct i915_address_space *vm,
1838 uint32_t alignment,
1839 bool map_and_fenceable,
1840 bool nonblocking);
1841 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1842 int __must_check i915_vma_unbind(struct i915_vma *vma);
1843 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1844 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1845 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1846 void i915_gem_lastclose(struct drm_device *dev);
1847
1848 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1849 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1850 {
1851 struct sg_page_iter sg_iter;
1852
1853 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1854 return sg_page_iter_page(&sg_iter);
1855
1856 return NULL;
1857 }
1858 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1859 {
1860 BUG_ON(obj->pages == NULL);
1861 obj->pages_pin_count++;
1862 }
1863 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1864 {
1865 BUG_ON(obj->pages_pin_count == 0);
1866 obj->pages_pin_count--;
1867 }
1868
1869 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1870 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1871 struct intel_ring_buffer *to);
1872 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1873 struct intel_ring_buffer *ring);
1874
1875 int i915_gem_dumb_create(struct drm_file *file_priv,
1876 struct drm_device *dev,
1877 struct drm_mode_create_dumb *args);
1878 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1879 uint32_t handle, uint64_t *offset);
1880 /**
1881 * Returns true if seq1 is later than seq2.
1882 */
1883 static inline bool
1884 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1885 {
1886 return (int32_t)(seq1 - seq2) >= 0;
1887 }
1888
1889 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1890 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1891 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1892 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1893
1894 static inline bool
1895 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1896 {
1897 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1898 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1899 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1900 return true;
1901 } else
1902 return false;
1903 }
1904
1905 static inline void
1906 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1907 {
1908 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1909 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1910 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1911 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1912 }
1913 }
1914
1915 void i915_gem_retire_requests(struct drm_device *dev);
1916 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1917 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1918 bool interruptible);
1919 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1920 {
1921 return unlikely(atomic_read(&error->reset_counter)
1922 & I915_RESET_IN_PROGRESS_FLAG);
1923 }
1924
1925 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1926 {
1927 return atomic_read(&error->reset_counter) == I915_WEDGED;
1928 }
1929
1930 void i915_gem_reset(struct drm_device *dev);
1931 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1932 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1933 int __must_check i915_gem_init(struct drm_device *dev);
1934 int __must_check i915_gem_init_hw(struct drm_device *dev);
1935 void i915_gem_l3_remap(struct drm_device *dev);
1936 void i915_gem_init_swizzling(struct drm_device *dev);
1937 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1938 int __must_check i915_gpu_idle(struct drm_device *dev);
1939 int __must_check i915_gem_idle(struct drm_device *dev);
1940 int __i915_add_request(struct intel_ring_buffer *ring,
1941 struct drm_file *file,
1942 struct drm_i915_gem_object *batch_obj,
1943 u32 *seqno);
1944 #define i915_add_request(ring, seqno) \
1945 __i915_add_request(ring, NULL, NULL, seqno)
1946 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1947 uint32_t seqno);
1948 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1949 int __must_check
1950 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1951 bool write);
1952 int __must_check
1953 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1954 int __must_check
1955 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1956 u32 alignment,
1957 struct intel_ring_buffer *pipelined);
1958 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
1959 int i915_gem_attach_phys_object(struct drm_device *dev,
1960 struct drm_i915_gem_object *obj,
1961 int id,
1962 int align);
1963 void i915_gem_detach_phys_object(struct drm_device *dev,
1964 struct drm_i915_gem_object *obj);
1965 void i915_gem_free_all_phys_object(struct drm_device *dev);
1966 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1967
1968 uint32_t
1969 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1970 uint32_t
1971 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1972 int tiling_mode, bool fenced);
1973
1974 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1975 enum i915_cache_level cache_level);
1976
1977 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1978 struct dma_buf *dma_buf);
1979
1980 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1981 struct drm_gem_object *gem_obj, int flags);
1982
1983 void i915_gem_restore_fences(struct drm_device *dev);
1984
1985 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
1986 struct i915_address_space *vm);
1987 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
1988 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
1989 struct i915_address_space *vm);
1990 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
1991 struct i915_address_space *vm);
1992 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
1993 struct i915_address_space *vm);
1994 struct i915_vma *
1995 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
1996 struct i915_address_space *vm);
1997 /* Some GGTT VM helpers */
1998 #define obj_to_ggtt(obj) \
1999 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2000 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2001 {
2002 struct i915_address_space *ggtt =
2003 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2004 return vm == ggtt;
2005 }
2006
2007 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2008 {
2009 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2010 }
2011
2012 static inline unsigned long
2013 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2014 {
2015 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2016 }
2017
2018 static inline unsigned long
2019 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2020 {
2021 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2022 }
2023
2024 static inline int __must_check
2025 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2026 uint32_t alignment,
2027 bool map_and_fenceable,
2028 bool nonblocking)
2029 {
2030 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2031 map_and_fenceable, nonblocking);
2032 }
2033 #undef obj_to_ggtt
2034
2035 /* i915_gem_context.c */
2036 void i915_gem_context_init(struct drm_device *dev);
2037 void i915_gem_context_fini(struct drm_device *dev);
2038 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2039 int i915_switch_context(struct intel_ring_buffer *ring,
2040 struct drm_file *file, int to_id);
2041 void i915_gem_context_free(struct kref *ctx_ref);
2042 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2043 {
2044 kref_get(&ctx->ref);
2045 }
2046
2047 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2048 {
2049 kref_put(&ctx->ref, i915_gem_context_free);
2050 }
2051
2052 struct i915_ctx_hang_stats * __must_check
2053 i915_gem_context_get_hang_stats(struct drm_device *dev,
2054 struct drm_file *file,
2055 u32 id);
2056 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2057 struct drm_file *file);
2058 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2059 struct drm_file *file);
2060
2061 /* i915_gem_gtt.c */
2062 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2063 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2064 struct drm_i915_gem_object *obj,
2065 enum i915_cache_level cache_level);
2066 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2067 struct drm_i915_gem_object *obj);
2068
2069 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2070 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2071 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2072 enum i915_cache_level cache_level);
2073 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2074 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2075 void i915_gem_init_global_gtt(struct drm_device *dev);
2076 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2077 unsigned long mappable_end, unsigned long end);
2078 int i915_gem_gtt_init(struct drm_device *dev);
2079 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2080 {
2081 if (INTEL_INFO(dev)->gen < 6)
2082 intel_gtt_chipset_flush();
2083 }
2084
2085
2086 /* i915_gem_evict.c */
2087 int __must_check i915_gem_evict_something(struct drm_device *dev,
2088 struct i915_address_space *vm,
2089 int min_size,
2090 unsigned alignment,
2091 unsigned cache_level,
2092 bool mappable,
2093 bool nonblock);
2094 int i915_gem_evict_everything(struct drm_device *dev);
2095
2096 /* i915_gem_stolen.c */
2097 int i915_gem_init_stolen(struct drm_device *dev);
2098 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2099 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2100 void i915_gem_cleanup_stolen(struct drm_device *dev);
2101 struct drm_i915_gem_object *
2102 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2103 struct drm_i915_gem_object *
2104 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2105 u32 stolen_offset,
2106 u32 gtt_offset,
2107 u32 size);
2108 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2109
2110 /* i915_gem_tiling.c */
2111 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2112 {
2113 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2114
2115 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2116 obj->tiling_mode != I915_TILING_NONE;
2117 }
2118
2119 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2120 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2121 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2122
2123 /* i915_gem_debug.c */
2124 #if WATCH_LISTS
2125 int i915_verify_lists(struct drm_device *dev);
2126 #else
2127 #define i915_verify_lists(dev) 0
2128 #endif
2129
2130 /* i915_debugfs.c */
2131 int i915_debugfs_init(struct drm_minor *minor);
2132 void i915_debugfs_cleanup(struct drm_minor *minor);
2133
2134 /* i915_gpu_error.c */
2135 __printf(2, 3)
2136 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2137 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2138 const struct i915_error_state_file_priv *error);
2139 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2140 size_t count, loff_t pos);
2141 static inline void i915_error_state_buf_release(
2142 struct drm_i915_error_state_buf *eb)
2143 {
2144 kfree(eb->buf);
2145 }
2146 void i915_capture_error_state(struct drm_device *dev);
2147 void i915_error_state_get(struct drm_device *dev,
2148 struct i915_error_state_file_priv *error_priv);
2149 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2150 void i915_destroy_error_state(struct drm_device *dev);
2151
2152 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2153 const char *i915_cache_level_str(int type);
2154
2155 /* i915_suspend.c */
2156 extern int i915_save_state(struct drm_device *dev);
2157 extern int i915_restore_state(struct drm_device *dev);
2158
2159 /* i915_ums.c */
2160 void i915_save_display_reg(struct drm_device *dev);
2161 void i915_restore_display_reg(struct drm_device *dev);
2162
2163 /* i915_sysfs.c */
2164 void i915_setup_sysfs(struct drm_device *dev_priv);
2165 void i915_teardown_sysfs(struct drm_device *dev_priv);
2166
2167 /* intel_i2c.c */
2168 extern int intel_setup_gmbus(struct drm_device *dev);
2169 extern void intel_teardown_gmbus(struct drm_device *dev);
2170 static inline bool intel_gmbus_is_port_valid(unsigned port)
2171 {
2172 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2173 }
2174
2175 extern struct i2c_adapter *intel_gmbus_get_adapter(
2176 struct drm_i915_private *dev_priv, unsigned port);
2177 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2178 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2179 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2180 {
2181 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2182 }
2183 extern void intel_i2c_reset(struct drm_device *dev);
2184
2185 /* intel_opregion.c */
2186 extern int intel_opregion_setup(struct drm_device *dev);
2187 #ifdef CONFIG_ACPI
2188 extern void intel_opregion_init(struct drm_device *dev);
2189 extern void intel_opregion_fini(struct drm_device *dev);
2190 extern void intel_opregion_asle_intr(struct drm_device *dev);
2191 #else
2192 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2193 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2194 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2195 #endif
2196
2197 /* intel_acpi.c */
2198 #ifdef CONFIG_ACPI
2199 extern void intel_register_dsm_handler(void);
2200 extern void intel_unregister_dsm_handler(void);
2201 #else
2202 static inline void intel_register_dsm_handler(void) { return; }
2203 static inline void intel_unregister_dsm_handler(void) { return; }
2204 #endif /* CONFIG_ACPI */
2205
2206 /* modesetting */
2207 extern void intel_modeset_init_hw(struct drm_device *dev);
2208 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2209 extern void intel_modeset_init(struct drm_device *dev);
2210 extern void intel_modeset_gem_init(struct drm_device *dev);
2211 extern void intel_modeset_cleanup(struct drm_device *dev);
2212 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2213 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2214 bool force_restore);
2215 extern void i915_redisable_vga(struct drm_device *dev);
2216 extern bool intel_fbc_enabled(struct drm_device *dev);
2217 extern void intel_disable_fbc(struct drm_device *dev);
2218 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2219 extern void intel_init_pch_refclk(struct drm_device *dev);
2220 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2221 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2222 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2223 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2224 extern void intel_detect_pch(struct drm_device *dev);
2225 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2226 extern int intel_enable_rc6(const struct drm_device *dev);
2227
2228 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2229 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2230 struct drm_file *file);
2231
2232 /* overlay */
2233 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2234 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2235 struct intel_overlay_error_state *error);
2236
2237 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2238 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2239 struct drm_device *dev,
2240 struct intel_display_error_state *error);
2241
2242 /* On SNB platform, before reading ring registers forcewake bit
2243 * must be set to prevent GT core from power down and stale values being
2244 * returned.
2245 */
2246 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2247 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2248
2249 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2250 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2251
2252 /* intel_sideband.c */
2253 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2254 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2255 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2256 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2257 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2258 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2259 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2260 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2261 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2262 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2263 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2264 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2265 void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
2266 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2267 enum intel_sbi_destination destination);
2268 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2269 enum intel_sbi_destination destination);
2270
2271 int vlv_gpu_freq(int ddr_freq, int val);
2272 int vlv_freq_opcode(int ddr_freq, int val);
2273
2274 #define __i915_read(x) \
2275 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2276 __i915_read(8)
2277 __i915_read(16)
2278 __i915_read(32)
2279 __i915_read(64)
2280 #undef __i915_read
2281
2282 #define __i915_write(x) \
2283 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2284 __i915_write(8)
2285 __i915_write(16)
2286 __i915_write(32)
2287 __i915_write(64)
2288 #undef __i915_write
2289
2290 #define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2291 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
2292
2293 #define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2294 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2295 #define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2296 #define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
2297
2298 #define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2299 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2300 #define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2301 #define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
2302
2303 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2304 #define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
2305
2306 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2307 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2308
2309 /* "Broadcast RGB" property */
2310 #define INTEL_BROADCAST_RGB_AUTO 0
2311 #define INTEL_BROADCAST_RGB_FULL 1
2312 #define INTEL_BROADCAST_RGB_LIMITED 2
2313
2314 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2315 {
2316 if (HAS_PCH_SPLIT(dev))
2317 return CPU_VGACNTRL;
2318 else if (IS_VALLEYVIEW(dev))
2319 return VLV_VGACNTRL;
2320 else
2321 return VGACNTRL;
2322 }
2323
2324 static inline void __user *to_user_ptr(u64 address)
2325 {
2326 return (void __user *)(uintptr_t)address;
2327 }
2328
2329 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2330 {
2331 unsigned long j = msecs_to_jiffies(m);
2332
2333 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2334 }
2335
2336 static inline unsigned long
2337 timespec_to_jiffies_timeout(const struct timespec *value)
2338 {
2339 unsigned long j = timespec_to_jiffies(value);
2340
2341 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2342 }
2343
2344 #endif
This page took 0.076916 seconds and 6 git commands to generate.