drm/i915: Print RC6 info less often
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 POWER_DOMAIN_VGA,
103 };
104
105 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
110 enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121 };
122
123 #define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
129
130 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
131
132 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
136 struct drm_i915_private;
137
138 enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143 };
144 #define I915_NUM_PLLS 2
145
146 struct intel_dpll_hw_state {
147 uint32_t dpll;
148 uint32_t dpll_md;
149 uint32_t fp0;
150 uint32_t fp1;
151 };
152
153 struct intel_shared_dpll {
154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
160 struct intel_dpll_hw_state hw_state;
161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
170 };
171
172 /* Used by dp and fdi links */
173 struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179 };
180
181 void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
185 struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189 };
190
191 /* Interface history:
192 *
193 * 1.1: Original.
194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
196 * 1.4: Fix cmdbuffer path, add heap destroy
197 * 1.5: Add vblank pipe configuration
198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
200 */
201 #define DRIVER_MAJOR 1
202 #define DRIVER_MINOR 6
203 #define DRIVER_PATCHLEVEL 0
204
205 #define WATCH_LISTS 0
206 #define WATCH_GTT 0
207
208 #define I915_GEM_PHYS_CURSOR_0 1
209 #define I915_GEM_PHYS_CURSOR_1 2
210 #define I915_GEM_PHYS_OVERLAY_REGS 3
211 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213 struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
217 struct drm_i915_gem_object *cur_obj;
218 };
219
220 struct opregion_header;
221 struct opregion_acpi;
222 struct opregion_swsci;
223 struct opregion_asle;
224
225 struct intel_opregion {
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
233 u32 __iomem *lid_state;
234 };
235 #define OPREGION_SIZE (8*1024)
236
237 struct intel_overlay;
238 struct intel_overlay_error_state;
239
240 struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243 };
244 #define I915_FENCE_REG_NONE -1
245 #define I915_MAX_NUM_FENCES 32
246 /* 32 fences + sign bit for FENCE_REG_NONE */
247 #define I915_MAX_NUM_FENCE_BITS 6
248
249 struct drm_i915_fence_reg {
250 struct list_head lru_list;
251 struct drm_i915_gem_object *obj;
252 int pin_count;
253 };
254
255 struct sdvo_device_mapping {
256 u8 initialized;
257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
260 u8 i2c_pin;
261 u8 ddc_pin;
262 };
263
264 struct intel_display_error_state;
265
266 struct drm_i915_error_state {
267 struct kref ref;
268 u32 eir;
269 u32 pgtbl_er;
270 u32 ier;
271 u32 ccid;
272 u32 derrmr;
273 u32 forcewake;
274 bool waiting[I915_NUM_RINGS];
275 u32 pipestat[I915_MAX_PIPES];
276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
278 u32 ctl[I915_NUM_RINGS];
279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
289 u32 error; /* gen6+ */
290 u32 err_int; /* gen7 */
291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
294 u32 seqno[I915_NUM_RINGS];
295 u64 bbaddr;
296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
298 u32 faddr[I915_NUM_RINGS];
299 u64 fence[I915_MAX_NUM_FENCES];
300 struct timeval time;
301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
306 } *ringbuffer, *batchbuffer, *ctx;
307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
310 u32 tail;
311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
314 struct drm_i915_error_buffer {
315 u32 size;
316 u32 name;
317 u32 rseqno, wseqno;
318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
326 s32 ring:4;
327 u32 cache_level:3;
328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
330 struct intel_overlay_error_state *overlay;
331 struct intel_display_error_state *display;
332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
334 };
335
336 struct intel_crtc_config;
337 struct intel_crtc;
338 struct intel_limit;
339 struct dpll;
340
341 struct drm_i915_display_funcs {
342 bool (*fbc_enabled)(struct drm_device *dev);
343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
365 void (*update_wm)(struct drm_crtc *crtc);
366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
368 uint32_t sprite_width, int pixel_size,
369 bool enable, bool scaled);
370 void (*modeset_global_resources)(struct drm_device *dev);
371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
375 int (*crtc_mode_set)(struct drm_crtc *crtc,
376 int x, int y,
377 struct drm_framebuffer *old_fb);
378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
380 void (*off)(struct drm_crtc *crtc);
381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc,
383 struct drm_display_mode *mode);
384 void (*fdi_link_train)(struct drm_crtc *crtc);
385 void (*init_clock_gating)(struct drm_device *dev);
386 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
387 struct drm_framebuffer *fb,
388 struct drm_i915_gem_object *obj,
389 uint32_t flags);
390 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
391 int x, int y);
392 void (*hpd_irq_setup)(struct drm_device *dev);
393 /* clock updates for mode set */
394 /* cursor updates */
395 /* render clock increase/decrease */
396 /* display clock increase/decrease */
397 /* pll clock increase/decrease */
398 };
399
400 struct intel_uncore_funcs {
401 void (*force_wake_get)(struct drm_i915_private *dev_priv);
402 void (*force_wake_put)(struct drm_i915_private *dev_priv);
403
404 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
405 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
406 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
407 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
408
409 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
410 uint8_t val, bool trace);
411 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
412 uint16_t val, bool trace);
413 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
414 uint32_t val, bool trace);
415 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
416 uint64_t val, bool trace);
417 };
418
419 struct intel_uncore {
420 spinlock_t lock; /** lock is also taken in irq contexts. */
421
422 struct intel_uncore_funcs funcs;
423
424 unsigned fifo_count;
425 unsigned forcewake_count;
426
427 struct delayed_work force_wake_work;
428 };
429
430 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
431 func(is_mobile) sep \
432 func(is_i85x) sep \
433 func(is_i915g) sep \
434 func(is_i945gm) sep \
435 func(is_g33) sep \
436 func(need_gfx_hws) sep \
437 func(is_g4x) sep \
438 func(is_pineview) sep \
439 func(is_broadwater) sep \
440 func(is_crestline) sep \
441 func(is_ivybridge) sep \
442 func(is_valleyview) sep \
443 func(is_haswell) sep \
444 func(is_preliminary) sep \
445 func(has_fbc) sep \
446 func(has_pipe_cxsr) sep \
447 func(has_hotplug) sep \
448 func(cursor_needs_physical) sep \
449 func(has_overlay) sep \
450 func(overlay_needs_physical) sep \
451 func(supports_tv) sep \
452 func(has_llc) sep \
453 func(has_ddi) sep \
454 func(has_fpga_dbg)
455
456 #define DEFINE_FLAG(name) u8 name:1
457 #define SEP_SEMICOLON ;
458
459 struct intel_device_info {
460 u32 display_mmio_offset;
461 u8 num_pipes:3;
462 u8 gen;
463 u8 ring_mask; /* Rings supported by the HW */
464 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
465 };
466
467 #undef DEFINE_FLAG
468 #undef SEP_SEMICOLON
469
470 enum i915_cache_level {
471 I915_CACHE_NONE = 0,
472 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
473 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
474 caches, eg sampler/render caches, and the
475 large Last-Level-Cache. LLC is coherent with
476 the CPU, but L3 is only visible to the GPU. */
477 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
478 };
479
480 typedef uint32_t gen6_gtt_pte_t;
481
482 struct i915_address_space {
483 struct drm_mm mm;
484 struct drm_device *dev;
485 struct list_head global_link;
486 unsigned long start; /* Start offset always 0 for dri2 */
487 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
488
489 struct {
490 dma_addr_t addr;
491 struct page *page;
492 } scratch;
493
494 /**
495 * List of objects currently involved in rendering.
496 *
497 * Includes buffers having the contents of their GPU caches
498 * flushed, not necessarily primitives. last_rendering_seqno
499 * represents when the rendering involved will be completed.
500 *
501 * A reference is held on the buffer while on this list.
502 */
503 struct list_head active_list;
504
505 /**
506 * LRU list of objects which are not in the ringbuffer and
507 * are ready to unbind, but are still in the GTT.
508 *
509 * last_rendering_seqno is 0 while an object is in this list.
510 *
511 * A reference is not held on the buffer while on this list,
512 * as merely being GTT-bound shouldn't prevent its being
513 * freed, and we'll pull it off the list in the free path.
514 */
515 struct list_head inactive_list;
516
517 /* FIXME: Need a more generic return type */
518 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
519 enum i915_cache_level level);
520 void (*clear_range)(struct i915_address_space *vm,
521 unsigned int first_entry,
522 unsigned int num_entries);
523 void (*insert_entries)(struct i915_address_space *vm,
524 struct sg_table *st,
525 unsigned int first_entry,
526 enum i915_cache_level cache_level);
527 void (*cleanup)(struct i915_address_space *vm);
528 };
529
530 /* The Graphics Translation Table is the way in which GEN hardware translates a
531 * Graphics Virtual Address into a Physical Address. In addition to the normal
532 * collateral associated with any va->pa translations GEN hardware also has a
533 * portion of the GTT which can be mapped by the CPU and remain both coherent
534 * and correct (in cases like swizzling). That region is referred to as GMADR in
535 * the spec.
536 */
537 struct i915_gtt {
538 struct i915_address_space base;
539 size_t stolen_size; /* Total size of stolen memory */
540
541 unsigned long mappable_end; /* End offset that we can CPU map */
542 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
543 phys_addr_t mappable_base; /* PA of our GMADR */
544
545 /** "Graphics Stolen Memory" holds the global PTEs */
546 void __iomem *gsm;
547
548 bool do_idle_maps;
549
550 int mtrr;
551
552 /* global gtt ops */
553 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
554 size_t *stolen, phys_addr_t *mappable_base,
555 unsigned long *mappable_end);
556 };
557 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
558
559 struct i915_hw_ppgtt {
560 struct i915_address_space base;
561 unsigned num_pd_entries;
562 struct page **pt_pages;
563 uint32_t pd_offset;
564 dma_addr_t *pt_dma_addr;
565
566 int (*enable)(struct drm_device *dev);
567 };
568
569 /**
570 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
571 * VMA's presence cannot be guaranteed before binding, or after unbinding the
572 * object into/from the address space.
573 *
574 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
575 * will always be <= an objects lifetime. So object refcounting should cover us.
576 */
577 struct i915_vma {
578 struct drm_mm_node node;
579 struct drm_i915_gem_object *obj;
580 struct i915_address_space *vm;
581
582 /** This object's place on the active/inactive lists */
583 struct list_head mm_list;
584
585 struct list_head vma_link; /* Link in the object's VMA list */
586
587 /** This vma's place in the batchbuffer or on the eviction list */
588 struct list_head exec_list;
589
590 /**
591 * Used for performing relocations during execbuffer insertion.
592 */
593 struct hlist_node exec_node;
594 unsigned long exec_handle;
595 struct drm_i915_gem_exec_object2 *exec_entry;
596
597 };
598
599 struct i915_ctx_hang_stats {
600 /* This context had batch pending when hang was declared */
601 unsigned batch_pending;
602
603 /* This context had batch active when hang was declared */
604 unsigned batch_active;
605
606 /* Time when this context was last blamed for a GPU reset */
607 unsigned long guilty_ts;
608
609 /* This context is banned to submit more work */
610 bool banned;
611 };
612
613 /* This must match up with the value previously used for execbuf2.rsvd1. */
614 #define DEFAULT_CONTEXT_ID 0
615 struct i915_hw_context {
616 struct kref ref;
617 int id;
618 bool is_initialized;
619 uint8_t remap_slice;
620 struct drm_i915_file_private *file_priv;
621 struct intel_ring_buffer *ring;
622 struct drm_i915_gem_object *obj;
623 struct i915_ctx_hang_stats hang_stats;
624
625 struct list_head link;
626 };
627
628 struct i915_fbc {
629 unsigned long size;
630 unsigned int fb_id;
631 enum plane plane;
632 int y;
633
634 struct drm_mm_node *compressed_fb;
635 struct drm_mm_node *compressed_llb;
636
637 struct intel_fbc_work {
638 struct delayed_work work;
639 struct drm_crtc *crtc;
640 struct drm_framebuffer *fb;
641 int interval;
642 } *fbc_work;
643
644 enum no_fbc_reason {
645 FBC_OK, /* FBC is enabled */
646 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
647 FBC_NO_OUTPUT, /* no outputs enabled to compress */
648 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
649 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
650 FBC_MODE_TOO_LARGE, /* mode too large for compression */
651 FBC_BAD_PLANE, /* fbc not supported on plane */
652 FBC_NOT_TILED, /* buffer not tiled */
653 FBC_MULTIPLE_PIPES, /* more than one pipe active */
654 FBC_MODULE_PARAM,
655 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
656 } no_fbc_reason;
657 };
658
659 struct i915_psr {
660 bool sink_support;
661 bool source_ok;
662 };
663
664 enum intel_pch {
665 PCH_NONE = 0, /* No PCH present */
666 PCH_IBX, /* Ibexpeak PCH */
667 PCH_CPT, /* Cougarpoint PCH */
668 PCH_LPT, /* Lynxpoint PCH */
669 PCH_NOP,
670 };
671
672 enum intel_sbi_destination {
673 SBI_ICLK,
674 SBI_MPHY,
675 };
676
677 #define QUIRK_PIPEA_FORCE (1<<0)
678 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
679 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
680 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
681
682 struct intel_fbdev;
683 struct intel_fbc_work;
684
685 struct intel_gmbus {
686 struct i2c_adapter adapter;
687 u32 force_bit;
688 u32 reg0;
689 u32 gpio_reg;
690 struct i2c_algo_bit_data bit_algo;
691 struct drm_i915_private *dev_priv;
692 };
693
694 struct i915_suspend_saved_registers {
695 u8 saveLBB;
696 u32 saveDSPACNTR;
697 u32 saveDSPBCNTR;
698 u32 saveDSPARB;
699 u32 savePIPEACONF;
700 u32 savePIPEBCONF;
701 u32 savePIPEASRC;
702 u32 savePIPEBSRC;
703 u32 saveFPA0;
704 u32 saveFPA1;
705 u32 saveDPLL_A;
706 u32 saveDPLL_A_MD;
707 u32 saveHTOTAL_A;
708 u32 saveHBLANK_A;
709 u32 saveHSYNC_A;
710 u32 saveVTOTAL_A;
711 u32 saveVBLANK_A;
712 u32 saveVSYNC_A;
713 u32 saveBCLRPAT_A;
714 u32 saveTRANSACONF;
715 u32 saveTRANS_HTOTAL_A;
716 u32 saveTRANS_HBLANK_A;
717 u32 saveTRANS_HSYNC_A;
718 u32 saveTRANS_VTOTAL_A;
719 u32 saveTRANS_VBLANK_A;
720 u32 saveTRANS_VSYNC_A;
721 u32 savePIPEASTAT;
722 u32 saveDSPASTRIDE;
723 u32 saveDSPASIZE;
724 u32 saveDSPAPOS;
725 u32 saveDSPAADDR;
726 u32 saveDSPASURF;
727 u32 saveDSPATILEOFF;
728 u32 savePFIT_PGM_RATIOS;
729 u32 saveBLC_HIST_CTL;
730 u32 saveBLC_PWM_CTL;
731 u32 saveBLC_PWM_CTL2;
732 u32 saveBLC_CPU_PWM_CTL;
733 u32 saveBLC_CPU_PWM_CTL2;
734 u32 saveFPB0;
735 u32 saveFPB1;
736 u32 saveDPLL_B;
737 u32 saveDPLL_B_MD;
738 u32 saveHTOTAL_B;
739 u32 saveHBLANK_B;
740 u32 saveHSYNC_B;
741 u32 saveVTOTAL_B;
742 u32 saveVBLANK_B;
743 u32 saveVSYNC_B;
744 u32 saveBCLRPAT_B;
745 u32 saveTRANSBCONF;
746 u32 saveTRANS_HTOTAL_B;
747 u32 saveTRANS_HBLANK_B;
748 u32 saveTRANS_HSYNC_B;
749 u32 saveTRANS_VTOTAL_B;
750 u32 saveTRANS_VBLANK_B;
751 u32 saveTRANS_VSYNC_B;
752 u32 savePIPEBSTAT;
753 u32 saveDSPBSTRIDE;
754 u32 saveDSPBSIZE;
755 u32 saveDSPBPOS;
756 u32 saveDSPBADDR;
757 u32 saveDSPBSURF;
758 u32 saveDSPBTILEOFF;
759 u32 saveVGA0;
760 u32 saveVGA1;
761 u32 saveVGA_PD;
762 u32 saveVGACNTRL;
763 u32 saveADPA;
764 u32 saveLVDS;
765 u32 savePP_ON_DELAYS;
766 u32 savePP_OFF_DELAYS;
767 u32 saveDVOA;
768 u32 saveDVOB;
769 u32 saveDVOC;
770 u32 savePP_ON;
771 u32 savePP_OFF;
772 u32 savePP_CONTROL;
773 u32 savePP_DIVISOR;
774 u32 savePFIT_CONTROL;
775 u32 save_palette_a[256];
776 u32 save_palette_b[256];
777 u32 saveDPFC_CB_BASE;
778 u32 saveFBC_CFB_BASE;
779 u32 saveFBC_LL_BASE;
780 u32 saveFBC_CONTROL;
781 u32 saveFBC_CONTROL2;
782 u32 saveIER;
783 u32 saveIIR;
784 u32 saveIMR;
785 u32 saveDEIER;
786 u32 saveDEIMR;
787 u32 saveGTIER;
788 u32 saveGTIMR;
789 u32 saveFDI_RXA_IMR;
790 u32 saveFDI_RXB_IMR;
791 u32 saveCACHE_MODE_0;
792 u32 saveMI_ARB_STATE;
793 u32 saveSWF0[16];
794 u32 saveSWF1[16];
795 u32 saveSWF2[3];
796 u8 saveMSR;
797 u8 saveSR[8];
798 u8 saveGR[25];
799 u8 saveAR_INDEX;
800 u8 saveAR[21];
801 u8 saveDACMASK;
802 u8 saveCR[37];
803 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
804 u32 saveCURACNTR;
805 u32 saveCURAPOS;
806 u32 saveCURABASE;
807 u32 saveCURBCNTR;
808 u32 saveCURBPOS;
809 u32 saveCURBBASE;
810 u32 saveCURSIZE;
811 u32 saveDP_B;
812 u32 saveDP_C;
813 u32 saveDP_D;
814 u32 savePIPEA_GMCH_DATA_M;
815 u32 savePIPEB_GMCH_DATA_M;
816 u32 savePIPEA_GMCH_DATA_N;
817 u32 savePIPEB_GMCH_DATA_N;
818 u32 savePIPEA_DP_LINK_M;
819 u32 savePIPEB_DP_LINK_M;
820 u32 savePIPEA_DP_LINK_N;
821 u32 savePIPEB_DP_LINK_N;
822 u32 saveFDI_RXA_CTL;
823 u32 saveFDI_TXA_CTL;
824 u32 saveFDI_RXB_CTL;
825 u32 saveFDI_TXB_CTL;
826 u32 savePFA_CTL_1;
827 u32 savePFB_CTL_1;
828 u32 savePFA_WIN_SZ;
829 u32 savePFB_WIN_SZ;
830 u32 savePFA_WIN_POS;
831 u32 savePFB_WIN_POS;
832 u32 savePCH_DREF_CONTROL;
833 u32 saveDISP_ARB_CTL;
834 u32 savePIPEA_DATA_M1;
835 u32 savePIPEA_DATA_N1;
836 u32 savePIPEA_LINK_M1;
837 u32 savePIPEA_LINK_N1;
838 u32 savePIPEB_DATA_M1;
839 u32 savePIPEB_DATA_N1;
840 u32 savePIPEB_LINK_M1;
841 u32 savePIPEB_LINK_N1;
842 u32 saveMCHBAR_RENDER_STANDBY;
843 u32 savePCH_PORT_HOTPLUG;
844 };
845
846 struct intel_gen6_power_mgmt {
847 /* work and pm_iir are protected by dev_priv->irq_lock */
848 struct work_struct work;
849 u32 pm_iir;
850
851 /* The below variables an all the rps hw state are protected by
852 * dev->struct mutext. */
853 u8 cur_delay;
854 u8 min_delay;
855 u8 max_delay;
856 u8 rpe_delay;
857 u8 rp1_delay;
858 u8 rp0_delay;
859 u8 hw_max;
860
861 int last_adj;
862 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
863
864 bool enabled;
865 struct delayed_work delayed_resume_work;
866
867 /*
868 * Protects RPS/RC6 register access and PCU communication.
869 * Must be taken after struct_mutex if nested.
870 */
871 struct mutex hw_lock;
872 };
873
874 /* defined intel_pm.c */
875 extern spinlock_t mchdev_lock;
876
877 struct intel_ilk_power_mgmt {
878 u8 cur_delay;
879 u8 min_delay;
880 u8 max_delay;
881 u8 fmax;
882 u8 fstart;
883
884 u64 last_count1;
885 unsigned long last_time1;
886 unsigned long chipset_power;
887 u64 last_count2;
888 struct timespec last_time2;
889 unsigned long gfx_power;
890 u8 corr;
891
892 int c_m;
893 int r_t;
894
895 struct drm_i915_gem_object *pwrctx;
896 struct drm_i915_gem_object *renderctx;
897 };
898
899 /* Power well structure for haswell */
900 struct i915_power_well {
901 struct drm_device *device;
902 spinlock_t lock;
903 /* power well enable/disable usage count */
904 int count;
905 int i915_request;
906 };
907
908 struct i915_dri1_state {
909 unsigned allow_batchbuffer : 1;
910 u32 __iomem *gfx_hws_cpu_addr;
911
912 unsigned int cpp;
913 int back_offset;
914 int front_offset;
915 int current_page;
916 int page_flipping;
917
918 uint32_t counter;
919 };
920
921 struct i915_ums_state {
922 /**
923 * Flag if the X Server, and thus DRM, is not currently in
924 * control of the device.
925 *
926 * This is set between LeaveVT and EnterVT. It needs to be
927 * replaced with a semaphore. It also needs to be
928 * transitioned away from for kernel modesetting.
929 */
930 int mm_suspended;
931 };
932
933 #define MAX_L3_SLICES 2
934 struct intel_l3_parity {
935 u32 *remap_info[MAX_L3_SLICES];
936 struct work_struct error_work;
937 int which_slice;
938 };
939
940 struct i915_gem_mm {
941 /** Memory allocator for GTT stolen memory */
942 struct drm_mm stolen;
943 /** List of all objects in gtt_space. Used to restore gtt
944 * mappings on resume */
945 struct list_head bound_list;
946 /**
947 * List of objects which are not bound to the GTT (thus
948 * are idle and not used by the GPU) but still have
949 * (presumably uncached) pages still attached.
950 */
951 struct list_head unbound_list;
952
953 /** Usable portion of the GTT for GEM */
954 unsigned long stolen_base; /* limited to low memory (32-bit) */
955
956 /** PPGTT used for aliasing the PPGTT with the GTT */
957 struct i915_hw_ppgtt *aliasing_ppgtt;
958
959 struct shrinker inactive_shrinker;
960 bool shrinker_no_lock_stealing;
961
962 /** LRU list of objects with fence regs on them. */
963 struct list_head fence_list;
964
965 /**
966 * We leave the user IRQ off as much as possible,
967 * but this means that requests will finish and never
968 * be retired once the system goes idle. Set a timer to
969 * fire periodically while the ring is running. When it
970 * fires, go retire requests.
971 */
972 struct delayed_work retire_work;
973
974 /**
975 * When we detect an idle GPU, we want to turn on
976 * powersaving features. So once we see that there
977 * are no more requests outstanding and no more
978 * arrive within a small period of time, we fire
979 * off the idle_work.
980 */
981 struct delayed_work idle_work;
982
983 /**
984 * Are we in a non-interruptible section of code like
985 * modesetting?
986 */
987 bool interruptible;
988
989 /** Bit 6 swizzling required for X tiling */
990 uint32_t bit_6_swizzle_x;
991 /** Bit 6 swizzling required for Y tiling */
992 uint32_t bit_6_swizzle_y;
993
994 /* storage for physical objects */
995 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
996
997 /* accounting, useful for userland debugging */
998 spinlock_t object_stat_lock;
999 size_t object_memory;
1000 u32 object_count;
1001 };
1002
1003 struct drm_i915_error_state_buf {
1004 unsigned bytes;
1005 unsigned size;
1006 int err;
1007 u8 *buf;
1008 loff_t start;
1009 loff_t pos;
1010 };
1011
1012 struct i915_error_state_file_priv {
1013 struct drm_device *dev;
1014 struct drm_i915_error_state *error;
1015 };
1016
1017 struct i915_gpu_error {
1018 /* For hangcheck timer */
1019 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1020 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1021 /* Hang gpu twice in this window and your context gets banned */
1022 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1023
1024 struct timer_list hangcheck_timer;
1025
1026 /* For reset and error_state handling. */
1027 spinlock_t lock;
1028 /* Protected by the above dev->gpu_error.lock. */
1029 struct drm_i915_error_state *first_error;
1030 struct work_struct work;
1031
1032
1033 unsigned long missed_irq_rings;
1034
1035 /**
1036 * State variable and reset counter controlling the reset flow
1037 *
1038 * Upper bits are for the reset counter. This counter is used by the
1039 * wait_seqno code to race-free noticed that a reset event happened and
1040 * that it needs to restart the entire ioctl (since most likely the
1041 * seqno it waited for won't ever signal anytime soon).
1042 *
1043 * This is important for lock-free wait paths, where no contended lock
1044 * naturally enforces the correct ordering between the bail-out of the
1045 * waiter and the gpu reset work code.
1046 *
1047 * Lowest bit controls the reset state machine: Set means a reset is in
1048 * progress. This state will (presuming we don't have any bugs) decay
1049 * into either unset (successful reset) or the special WEDGED value (hw
1050 * terminally sour). All waiters on the reset_queue will be woken when
1051 * that happens.
1052 */
1053 atomic_t reset_counter;
1054
1055 /**
1056 * Special values/flags for reset_counter
1057 *
1058 * Note that the code relies on
1059 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1060 * being true.
1061 */
1062 #define I915_RESET_IN_PROGRESS_FLAG 1
1063 #define I915_WEDGED 0xffffffff
1064
1065 /**
1066 * Waitqueue to signal when the reset has completed. Used by clients
1067 * that wait for dev_priv->mm.wedged to settle.
1068 */
1069 wait_queue_head_t reset_queue;
1070
1071 /* For gpu hang simulation. */
1072 unsigned int stop_rings;
1073
1074 /* For missed irq/seqno simulation. */
1075 unsigned int test_irq_rings;
1076 };
1077
1078 enum modeset_restore {
1079 MODESET_ON_LID_OPEN,
1080 MODESET_DONE,
1081 MODESET_SUSPENDED,
1082 };
1083
1084 struct ddi_vbt_port_info {
1085 uint8_t hdmi_level_shift;
1086
1087 uint8_t supports_dvi:1;
1088 uint8_t supports_hdmi:1;
1089 uint8_t supports_dp:1;
1090 };
1091
1092 struct intel_vbt_data {
1093 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1094 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1095
1096 /* Feature bits */
1097 unsigned int int_tv_support:1;
1098 unsigned int lvds_dither:1;
1099 unsigned int lvds_vbt:1;
1100 unsigned int int_crt_support:1;
1101 unsigned int lvds_use_ssc:1;
1102 unsigned int display_clock_mode:1;
1103 unsigned int fdi_rx_polarity_inverted:1;
1104 int lvds_ssc_freq;
1105 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1106
1107 /* eDP */
1108 int edp_rate;
1109 int edp_lanes;
1110 int edp_preemphasis;
1111 int edp_vswing;
1112 bool edp_initialized;
1113 bool edp_support;
1114 int edp_bpp;
1115 struct edp_power_seq edp_pps;
1116
1117 /* MIPI DSI */
1118 struct {
1119 u16 panel_id;
1120 } dsi;
1121
1122 int crt_ddc_pin;
1123
1124 int child_dev_num;
1125 union child_device_config *child_dev;
1126
1127 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1128 };
1129
1130 enum intel_ddb_partitioning {
1131 INTEL_DDB_PART_1_2,
1132 INTEL_DDB_PART_5_6, /* IVB+ */
1133 };
1134
1135 struct intel_wm_level {
1136 bool enable;
1137 uint32_t pri_val;
1138 uint32_t spr_val;
1139 uint32_t cur_val;
1140 uint32_t fbc_val;
1141 };
1142
1143 struct hsw_wm_values {
1144 uint32_t wm_pipe[3];
1145 uint32_t wm_lp[3];
1146 uint32_t wm_lp_spr[3];
1147 uint32_t wm_linetime[3];
1148 bool enable_fbc_wm;
1149 enum intel_ddb_partitioning partitioning;
1150 };
1151
1152 /*
1153 * This struct tracks the state needed for the Package C8+ feature.
1154 *
1155 * Package states C8 and deeper are really deep PC states that can only be
1156 * reached when all the devices on the system allow it, so even if the graphics
1157 * device allows PC8+, it doesn't mean the system will actually get to these
1158 * states.
1159 *
1160 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1161 * is disabled and the GPU is idle. When these conditions are met, we manually
1162 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1163 * refclk to Fclk.
1164 *
1165 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1166 * the state of some registers, so when we come back from PC8+ we need to
1167 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1168 * need to take care of the registers kept by RC6.
1169 *
1170 * The interrupt disabling is part of the requirements. We can only leave the
1171 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1172 * can lock the machine.
1173 *
1174 * Ideally every piece of our code that needs PC8+ disabled would call
1175 * hsw_disable_package_c8, which would increment disable_count and prevent the
1176 * system from reaching PC8+. But we don't have a symmetric way to do this for
1177 * everything, so we have the requirements_met and gpu_idle variables. When we
1178 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1179 * increase it in the opposite case. The requirements_met variable is true when
1180 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1181 * variable is true when the GPU is idle.
1182 *
1183 * In addition to everything, we only actually enable PC8+ if disable_count
1184 * stays at zero for at least some seconds. This is implemented with the
1185 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1186 * consecutive times when all screens are disabled and some background app
1187 * queries the state of our connectors, or we have some application constantly
1188 * waking up to use the GPU. Only after the enable_work function actually
1189 * enables PC8+ the "enable" variable will become true, which means that it can
1190 * be false even if disable_count is 0.
1191 *
1192 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1193 * goes back to false exactly before we reenable the IRQs. We use this variable
1194 * to check if someone is trying to enable/disable IRQs while they're supposed
1195 * to be disabled. This shouldn't happen and we'll print some error messages in
1196 * case it happens, but if it actually happens we'll also update the variables
1197 * inside struct regsave so when we restore the IRQs they will contain the
1198 * latest expected values.
1199 *
1200 * For more, read "Display Sequences for Package C8" on our documentation.
1201 */
1202 struct i915_package_c8 {
1203 bool requirements_met;
1204 bool gpu_idle;
1205 bool irqs_disabled;
1206 /* Only true after the delayed work task actually enables it. */
1207 bool enabled;
1208 int disable_count;
1209 struct mutex lock;
1210 struct delayed_work enable_work;
1211
1212 struct {
1213 uint32_t deimr;
1214 uint32_t sdeimr;
1215 uint32_t gtimr;
1216 uint32_t gtier;
1217 uint32_t gen6_pmimr;
1218 } regsave;
1219 };
1220
1221 enum intel_pipe_crc_source {
1222 INTEL_PIPE_CRC_SOURCE_NONE,
1223 INTEL_PIPE_CRC_SOURCE_PLANE1,
1224 INTEL_PIPE_CRC_SOURCE_PLANE2,
1225 INTEL_PIPE_CRC_SOURCE_PF,
1226 INTEL_PIPE_CRC_SOURCE_PIPE,
1227 INTEL_PIPE_CRC_SOURCE_MAX,
1228 };
1229
1230 struct intel_pipe_crc_entry {
1231 uint32_t frame;
1232 uint32_t crc[5];
1233 };
1234
1235 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1236 struct intel_pipe_crc {
1237 atomic_t available; /* exclusive access to the device */
1238 struct intel_pipe_crc_entry *entries;
1239 enum intel_pipe_crc_source source;
1240 atomic_t head, tail;
1241 wait_queue_head_t wq;
1242 };
1243
1244 typedef struct drm_i915_private {
1245 struct drm_device *dev;
1246 struct kmem_cache *slab;
1247
1248 const struct intel_device_info *info;
1249
1250 int relative_constants_mode;
1251
1252 void __iomem *regs;
1253
1254 struct intel_uncore uncore;
1255
1256 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1257
1258
1259 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1260 * controller on different i2c buses. */
1261 struct mutex gmbus_mutex;
1262
1263 /**
1264 * Base address of the gmbus and gpio block.
1265 */
1266 uint32_t gpio_mmio_base;
1267
1268 wait_queue_head_t gmbus_wait_queue;
1269
1270 struct pci_dev *bridge_dev;
1271 struct intel_ring_buffer ring[I915_NUM_RINGS];
1272 uint32_t last_seqno, next_seqno;
1273
1274 drm_dma_handle_t *status_page_dmah;
1275 struct resource mch_res;
1276
1277 atomic_t irq_received;
1278
1279 /* protects the irq masks */
1280 spinlock_t irq_lock;
1281
1282 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1283 struct pm_qos_request pm_qos;
1284
1285 /* DPIO indirect register protection */
1286 struct mutex dpio_lock;
1287
1288 /** Cached value of IMR to avoid reads in updating the bitfield */
1289 u32 irq_mask;
1290 u32 gt_irq_mask;
1291 u32 pm_irq_mask;
1292
1293 struct work_struct hotplug_work;
1294 bool enable_hotplug_processing;
1295 struct {
1296 unsigned long hpd_last_jiffies;
1297 int hpd_cnt;
1298 enum {
1299 HPD_ENABLED = 0,
1300 HPD_DISABLED = 1,
1301 HPD_MARK_DISABLED = 2
1302 } hpd_mark;
1303 } hpd_stats[HPD_NUM_PINS];
1304 u32 hpd_event_bits;
1305 struct timer_list hotplug_reenable_timer;
1306
1307 int num_plane;
1308
1309 struct i915_fbc fbc;
1310 struct intel_opregion opregion;
1311 struct intel_vbt_data vbt;
1312
1313 /* overlay */
1314 struct intel_overlay *overlay;
1315 unsigned int sprite_scaling_enabled;
1316
1317 /* backlight */
1318 struct {
1319 int level;
1320 bool enabled;
1321 spinlock_t lock; /* bl registers and the above bl fields */
1322 struct backlight_device *device;
1323 } backlight;
1324
1325 /* LVDS info */
1326 bool no_aux_handshake;
1327
1328 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1329 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1330 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1331
1332 unsigned int fsb_freq, mem_freq, is_ddr3;
1333
1334 /**
1335 * wq - Driver workqueue for GEM.
1336 *
1337 * NOTE: Work items scheduled here are not allowed to grab any modeset
1338 * locks, for otherwise the flushing done in the pageflip code will
1339 * result in deadlocks.
1340 */
1341 struct workqueue_struct *wq;
1342
1343 /* Display functions */
1344 struct drm_i915_display_funcs display;
1345
1346 /* PCH chipset type */
1347 enum intel_pch pch_type;
1348 unsigned short pch_id;
1349
1350 unsigned long quirks;
1351
1352 enum modeset_restore modeset_restore;
1353 struct mutex modeset_restore_lock;
1354
1355 struct list_head vm_list; /* Global list of all address spaces */
1356 struct i915_gtt gtt; /* VMA representing the global address space */
1357
1358 struct i915_gem_mm mm;
1359
1360 /* Kernel Modesetting */
1361
1362 struct sdvo_device_mapping sdvo_mappings[2];
1363
1364 struct drm_crtc *plane_to_crtc_mapping[3];
1365 struct drm_crtc *pipe_to_crtc_mapping[3];
1366 wait_queue_head_t pending_flip_queue;
1367
1368 int num_shared_dpll;
1369 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1370 struct intel_ddi_plls ddi_plls;
1371
1372 /* Reclocking support */
1373 bool render_reclock_avail;
1374 bool lvds_downclock_avail;
1375 /* indicates the reduced downclock for LVDS*/
1376 int lvds_downclock;
1377 u16 orig_clock;
1378
1379 bool mchbar_need_disable;
1380
1381 struct intel_l3_parity l3_parity;
1382
1383 /* Cannot be determined by PCIID. You must always read a register. */
1384 size_t ellc_size;
1385
1386 /* gen6+ rps state */
1387 struct intel_gen6_power_mgmt rps;
1388
1389 /* ilk-only ips/rps state. Everything in here is protected by the global
1390 * mchdev_lock in intel_pm.c */
1391 struct intel_ilk_power_mgmt ips;
1392
1393 /* Haswell power well */
1394 struct i915_power_well power_well;
1395
1396 struct i915_psr psr;
1397
1398 struct i915_gpu_error gpu_error;
1399
1400 struct drm_i915_gem_object *vlv_pctx;
1401
1402 #ifdef CONFIG_DRM_I915_FBDEV
1403 /* list of fbdev register on this device */
1404 struct intel_fbdev *fbdev;
1405 #endif
1406
1407 /*
1408 * The console may be contended at resume, but we don't
1409 * want it to block on it.
1410 */
1411 struct work_struct console_resume_work;
1412
1413 struct drm_property *broadcast_rgb_property;
1414 struct drm_property *force_audio_property;
1415
1416 bool hw_contexts_disabled;
1417 uint32_t hw_context_size;
1418 struct list_head context_list;
1419
1420 u32 fdi_rx_config;
1421
1422 struct i915_suspend_saved_registers regfile;
1423
1424 struct {
1425 /*
1426 * Raw watermark latency values:
1427 * in 0.1us units for WM0,
1428 * in 0.5us units for WM1+.
1429 */
1430 /* primary */
1431 uint16_t pri_latency[5];
1432 /* sprite */
1433 uint16_t spr_latency[5];
1434 /* cursor */
1435 uint16_t cur_latency[5];
1436
1437 /* current hardware state */
1438 struct hsw_wm_values hw;
1439 } wm;
1440
1441 struct i915_package_c8 pc8;
1442
1443 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1444 * here! */
1445 struct i915_dri1_state dri1;
1446 /* Old ums support infrastructure, same warning applies. */
1447 struct i915_ums_state ums;
1448
1449 #ifdef CONFIG_DEBUG_FS
1450 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1451 #endif
1452 } drm_i915_private_t;
1453
1454 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1455 {
1456 return dev->dev_private;
1457 }
1458
1459 /* Iterate over initialised rings */
1460 #define for_each_ring(ring__, dev_priv__, i__) \
1461 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1462 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1463
1464 enum hdmi_force_audio {
1465 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1466 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1467 HDMI_AUDIO_AUTO, /* trust EDID */
1468 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1469 };
1470
1471 #define I915_GTT_OFFSET_NONE ((u32)-1)
1472
1473 struct drm_i915_gem_object_ops {
1474 /* Interface between the GEM object and its backing storage.
1475 * get_pages() is called once prior to the use of the associated set
1476 * of pages before to binding them into the GTT, and put_pages() is
1477 * called after we no longer need them. As we expect there to be
1478 * associated cost with migrating pages between the backing storage
1479 * and making them available for the GPU (e.g. clflush), we may hold
1480 * onto the pages after they are no longer referenced by the GPU
1481 * in case they may be used again shortly (for example migrating the
1482 * pages to a different memory domain within the GTT). put_pages()
1483 * will therefore most likely be called when the object itself is
1484 * being released or under memory pressure (where we attempt to
1485 * reap pages for the shrinker).
1486 */
1487 int (*get_pages)(struct drm_i915_gem_object *);
1488 void (*put_pages)(struct drm_i915_gem_object *);
1489 };
1490
1491 struct drm_i915_gem_object {
1492 struct drm_gem_object base;
1493
1494 const struct drm_i915_gem_object_ops *ops;
1495
1496 /** List of VMAs backed by this object */
1497 struct list_head vma_list;
1498
1499 /** Stolen memory for this object, instead of being backed by shmem. */
1500 struct drm_mm_node *stolen;
1501 struct list_head global_list;
1502
1503 struct list_head ring_list;
1504 /** Used in execbuf to temporarily hold a ref */
1505 struct list_head obj_exec_link;
1506
1507 /**
1508 * This is set if the object is on the active lists (has pending
1509 * rendering and so a non-zero seqno), and is not set if it i s on
1510 * inactive (ready to be unbound) list.
1511 */
1512 unsigned int active:1;
1513
1514 /**
1515 * This is set if the object has been written to since last bound
1516 * to the GTT
1517 */
1518 unsigned int dirty:1;
1519
1520 /**
1521 * Fence register bits (if any) for this object. Will be set
1522 * as needed when mapped into the GTT.
1523 * Protected by dev->struct_mutex.
1524 */
1525 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1526
1527 /**
1528 * Advice: are the backing pages purgeable?
1529 */
1530 unsigned int madv:2;
1531
1532 /**
1533 * Current tiling mode for the object.
1534 */
1535 unsigned int tiling_mode:2;
1536 /**
1537 * Whether the tiling parameters for the currently associated fence
1538 * register have changed. Note that for the purposes of tracking
1539 * tiling changes we also treat the unfenced register, the register
1540 * slot that the object occupies whilst it executes a fenced
1541 * command (such as BLT on gen2/3), as a "fence".
1542 */
1543 unsigned int fence_dirty:1;
1544
1545 /** How many users have pinned this object in GTT space. The following
1546 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1547 * (via user_pin_count), execbuffer (objects are not allowed multiple
1548 * times for the same batchbuffer), and the framebuffer code. When
1549 * switching/pageflipping, the framebuffer code has at most two buffers
1550 * pinned per crtc.
1551 *
1552 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1553 * bits with absolutely no headroom. So use 4 bits. */
1554 unsigned int pin_count:4;
1555 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1556
1557 /**
1558 * Is the object at the current location in the gtt mappable and
1559 * fenceable? Used to avoid costly recalculations.
1560 */
1561 unsigned int map_and_fenceable:1;
1562
1563 /**
1564 * Whether the current gtt mapping needs to be mappable (and isn't just
1565 * mappable by accident). Track pin and fault separate for a more
1566 * accurate mappable working set.
1567 */
1568 unsigned int fault_mappable:1;
1569 unsigned int pin_mappable:1;
1570 unsigned int pin_display:1;
1571
1572 /*
1573 * Is the GPU currently using a fence to access this buffer,
1574 */
1575 unsigned int pending_fenced_gpu_access:1;
1576 unsigned int fenced_gpu_access:1;
1577
1578 unsigned int cache_level:3;
1579
1580 unsigned int has_aliasing_ppgtt_mapping:1;
1581 unsigned int has_global_gtt_mapping:1;
1582 unsigned int has_dma_mapping:1;
1583
1584 struct sg_table *pages;
1585 int pages_pin_count;
1586
1587 /* prime dma-buf support */
1588 void *dma_buf_vmapping;
1589 int vmapping_count;
1590
1591 struct intel_ring_buffer *ring;
1592
1593 /** Breadcrumb of last rendering to the buffer. */
1594 uint32_t last_read_seqno;
1595 uint32_t last_write_seqno;
1596 /** Breadcrumb of last fenced GPU access to the buffer. */
1597 uint32_t last_fenced_seqno;
1598
1599 /** Current tiling stride for the object, if it's tiled. */
1600 uint32_t stride;
1601
1602 /** References from framebuffers, locks out tiling changes. */
1603 unsigned long framebuffer_references;
1604
1605 /** Record of address bit 17 of each page at last unbind. */
1606 unsigned long *bit_17;
1607
1608 /** User space pin count and filp owning the pin */
1609 unsigned long user_pin_count;
1610 struct drm_file *pin_filp;
1611
1612 /** for phy allocated objects */
1613 struct drm_i915_gem_phys_object *phys_obj;
1614 };
1615 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1616
1617 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1618
1619 /**
1620 * Request queue structure.
1621 *
1622 * The request queue allows us to note sequence numbers that have been emitted
1623 * and may be associated with active buffers to be retired.
1624 *
1625 * By keeping this list, we can avoid having to do questionable
1626 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1627 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1628 */
1629 struct drm_i915_gem_request {
1630 /** On Which ring this request was generated */
1631 struct intel_ring_buffer *ring;
1632
1633 /** GEM sequence number associated with this request. */
1634 uint32_t seqno;
1635
1636 /** Position in the ringbuffer of the start of the request */
1637 u32 head;
1638
1639 /** Position in the ringbuffer of the end of the request */
1640 u32 tail;
1641
1642 /** Context related to this request */
1643 struct i915_hw_context *ctx;
1644
1645 /** Batch buffer related to this request if any */
1646 struct drm_i915_gem_object *batch_obj;
1647
1648 /** Time at which this request was emitted, in jiffies. */
1649 unsigned long emitted_jiffies;
1650
1651 /** global list entry for this request */
1652 struct list_head list;
1653
1654 struct drm_i915_file_private *file_priv;
1655 /** file_priv list entry for this request */
1656 struct list_head client_list;
1657 };
1658
1659 struct drm_i915_file_private {
1660 struct drm_i915_private *dev_priv;
1661
1662 struct {
1663 spinlock_t lock;
1664 struct list_head request_list;
1665 struct delayed_work idle_work;
1666 } mm;
1667 struct idr context_idr;
1668
1669 struct i915_ctx_hang_stats hang_stats;
1670 atomic_t rps_wait_boost;
1671 };
1672
1673 #define INTEL_INFO(dev) (to_i915(dev)->info)
1674
1675 #define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1676 #define IS_845G(dev) ((dev)->pdev->device == 0x2562)
1677 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1678 #define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
1679 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1680 #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1681 #define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
1682 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1683 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1684 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1685 #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
1686 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1687 #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1688 #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
1689 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1690 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1691 #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
1692 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1693 #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1694 (dev)->pdev->device == 0x0152 || \
1695 (dev)->pdev->device == 0x015a)
1696 #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1697 (dev)->pdev->device == 0x0106 || \
1698 (dev)->pdev->device == 0x010A)
1699 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1700 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1701 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1702 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1703 ((dev)->pdev->device & 0xFF00) == 0x0C00)
1704 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1705 ((dev)->pdev->device & 0xFF00) == 0x0A00)
1706 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1707 ((dev)->pdev->device & 0x00F0) == 0x0020)
1708 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1709
1710 /*
1711 * The genX designation typically refers to the render engine, so render
1712 * capability related checks should use IS_GEN, while display and other checks
1713 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1714 * chips, etc.).
1715 */
1716 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1717 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1718 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1719 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1720 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1721 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1722
1723 #define RENDER_RING (1<<RCS)
1724 #define BSD_RING (1<<VCS)
1725 #define BLT_RING (1<<BCS)
1726 #define VEBOX_RING (1<<VECS)
1727 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1728 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1729 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1730 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1731 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1732 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1733
1734 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1735 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1736
1737 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1738 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1739
1740 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1741 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1742
1743 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1744 * rows, which changed the alignment requirements and fence programming.
1745 */
1746 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1747 IS_I915GM(dev)))
1748 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1749 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1750 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1751 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1752 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1753
1754 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1755 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1756 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1757
1758 #define HAS_IPS(dev) (IS_ULT(dev))
1759
1760 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1761 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1762 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1763 #define HAS_PSR(dev) (IS_HASWELL(dev))
1764
1765 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1766 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1767 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1768 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1769 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1770 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1771
1772 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1773 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1774 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1775 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1776 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1777 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1778
1779 /* DPF == dynamic parity feature */
1780 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1781 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1782
1783 #define GT_FREQUENCY_MULTIPLIER 50
1784
1785 #include "i915_trace.h"
1786
1787 extern const struct drm_ioctl_desc i915_ioctls[];
1788 extern int i915_max_ioctl;
1789 extern unsigned int i915_fbpercrtc __always_unused;
1790 extern int i915_panel_ignore_lid __read_mostly;
1791 extern unsigned int i915_powersave __read_mostly;
1792 extern int i915_semaphores __read_mostly;
1793 extern unsigned int i915_lvds_downclock __read_mostly;
1794 extern int i915_lvds_channel_mode __read_mostly;
1795 extern int i915_panel_use_ssc __read_mostly;
1796 extern int i915_vbt_sdvo_panel_type __read_mostly;
1797 extern int i915_enable_rc6 __read_mostly;
1798 extern int i915_enable_fbc __read_mostly;
1799 extern bool i915_enable_hangcheck __read_mostly;
1800 extern int i915_enable_ppgtt __read_mostly;
1801 extern int i915_enable_psr __read_mostly;
1802 extern unsigned int i915_preliminary_hw_support __read_mostly;
1803 extern int i915_disable_power_well __read_mostly;
1804 extern int i915_enable_ips __read_mostly;
1805 extern bool i915_fastboot __read_mostly;
1806 extern int i915_enable_pc8 __read_mostly;
1807 extern int i915_pc8_timeout __read_mostly;
1808 extern bool i915_prefault_disable __read_mostly;
1809
1810 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1811 extern int i915_resume(struct drm_device *dev);
1812 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1813 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1814
1815 /* i915_dma.c */
1816 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1817 extern void i915_kernel_lost_context(struct drm_device * dev);
1818 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1819 extern int i915_driver_unload(struct drm_device *);
1820 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1821 extern void i915_driver_lastclose(struct drm_device * dev);
1822 extern void i915_driver_preclose(struct drm_device *dev,
1823 struct drm_file *file_priv);
1824 extern void i915_driver_postclose(struct drm_device *dev,
1825 struct drm_file *file_priv);
1826 extern int i915_driver_device_is_agp(struct drm_device * dev);
1827 #ifdef CONFIG_COMPAT
1828 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1829 unsigned long arg);
1830 #endif
1831 extern int i915_emit_box(struct drm_device *dev,
1832 struct drm_clip_rect *box,
1833 int DR1, int DR4);
1834 extern int intel_gpu_reset(struct drm_device *dev);
1835 extern int i915_reset(struct drm_device *dev);
1836 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1837 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1838 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1839 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1840
1841 extern void intel_console_resume(struct work_struct *work);
1842
1843 /* i915_irq.c */
1844 void i915_queue_hangcheck(struct drm_device *dev);
1845 void i915_handle_error(struct drm_device *dev, bool wedged);
1846
1847 extern void intel_irq_init(struct drm_device *dev);
1848 extern void intel_pm_init(struct drm_device *dev);
1849 extern void intel_hpd_init(struct drm_device *dev);
1850 extern void intel_pm_init(struct drm_device *dev);
1851
1852 extern void intel_uncore_sanitize(struct drm_device *dev);
1853 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1854 extern void intel_uncore_init(struct drm_device *dev);
1855 extern void intel_uncore_clear_errors(struct drm_device *dev);
1856 extern void intel_uncore_check_errors(struct drm_device *dev);
1857 extern void intel_uncore_fini(struct drm_device *dev);
1858
1859 void
1860 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1861
1862 void
1863 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1864
1865 /* i915_gem.c */
1866 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1867 struct drm_file *file_priv);
1868 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1869 struct drm_file *file_priv);
1870 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1871 struct drm_file *file_priv);
1872 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1873 struct drm_file *file_priv);
1874 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1875 struct drm_file *file_priv);
1876 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1877 struct drm_file *file_priv);
1878 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1879 struct drm_file *file_priv);
1880 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1881 struct drm_file *file_priv);
1882 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1883 struct drm_file *file_priv);
1884 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1885 struct drm_file *file_priv);
1886 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1887 struct drm_file *file_priv);
1888 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1889 struct drm_file *file_priv);
1890 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1891 struct drm_file *file_priv);
1892 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1893 struct drm_file *file);
1894 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1895 struct drm_file *file);
1896 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1897 struct drm_file *file_priv);
1898 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1899 struct drm_file *file_priv);
1900 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1901 struct drm_file *file_priv);
1902 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1903 struct drm_file *file_priv);
1904 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1905 struct drm_file *file_priv);
1906 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1907 struct drm_file *file_priv);
1908 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1909 struct drm_file *file_priv);
1910 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1911 struct drm_file *file_priv);
1912 void i915_gem_load(struct drm_device *dev);
1913 void *i915_gem_object_alloc(struct drm_device *dev);
1914 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1915 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1916 const struct drm_i915_gem_object_ops *ops);
1917 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1918 size_t size);
1919 void i915_gem_free_object(struct drm_gem_object *obj);
1920 void i915_gem_vma_destroy(struct i915_vma *vma);
1921
1922 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1923 struct i915_address_space *vm,
1924 uint32_t alignment,
1925 bool map_and_fenceable,
1926 bool nonblocking);
1927 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1928 int __must_check i915_vma_unbind(struct i915_vma *vma);
1929 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1930 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1931 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1932 void i915_gem_lastclose(struct drm_device *dev);
1933
1934 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1935 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1936 {
1937 struct sg_page_iter sg_iter;
1938
1939 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1940 return sg_page_iter_page(&sg_iter);
1941
1942 return NULL;
1943 }
1944 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1945 {
1946 BUG_ON(obj->pages == NULL);
1947 obj->pages_pin_count++;
1948 }
1949 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1950 {
1951 BUG_ON(obj->pages_pin_count == 0);
1952 obj->pages_pin_count--;
1953 }
1954
1955 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1956 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1957 struct intel_ring_buffer *to);
1958 void i915_vma_move_to_active(struct i915_vma *vma,
1959 struct intel_ring_buffer *ring);
1960 int i915_gem_dumb_create(struct drm_file *file_priv,
1961 struct drm_device *dev,
1962 struct drm_mode_create_dumb *args);
1963 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1964 uint32_t handle, uint64_t *offset);
1965 /**
1966 * Returns true if seq1 is later than seq2.
1967 */
1968 static inline bool
1969 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1970 {
1971 return (int32_t)(seq1 - seq2) >= 0;
1972 }
1973
1974 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1975 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1976 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1977 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1978
1979 static inline bool
1980 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1981 {
1982 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1983 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1984 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1985 return true;
1986 } else
1987 return false;
1988 }
1989
1990 static inline void
1991 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1992 {
1993 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1994 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1995 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1996 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1997 }
1998 }
1999
2000 bool i915_gem_retire_requests(struct drm_device *dev);
2001 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
2002 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2003 bool interruptible);
2004 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2005 {
2006 return unlikely(atomic_read(&error->reset_counter)
2007 & I915_RESET_IN_PROGRESS_FLAG);
2008 }
2009
2010 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2011 {
2012 return atomic_read(&error->reset_counter) == I915_WEDGED;
2013 }
2014
2015 void i915_gem_reset(struct drm_device *dev);
2016 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2017 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2018 int __must_check i915_gem_init(struct drm_device *dev);
2019 int __must_check i915_gem_init_hw(struct drm_device *dev);
2020 int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2021 void i915_gem_init_swizzling(struct drm_device *dev);
2022 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2023 int __must_check i915_gpu_idle(struct drm_device *dev);
2024 int __must_check i915_gem_suspend(struct drm_device *dev);
2025 int __i915_add_request(struct intel_ring_buffer *ring,
2026 struct drm_file *file,
2027 struct drm_i915_gem_object *batch_obj,
2028 u32 *seqno);
2029 #define i915_add_request(ring, seqno) \
2030 __i915_add_request(ring, NULL, NULL, seqno)
2031 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2032 uint32_t seqno);
2033 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2034 int __must_check
2035 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2036 bool write);
2037 int __must_check
2038 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2039 int __must_check
2040 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2041 u32 alignment,
2042 struct intel_ring_buffer *pipelined);
2043 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2044 int i915_gem_attach_phys_object(struct drm_device *dev,
2045 struct drm_i915_gem_object *obj,
2046 int id,
2047 int align);
2048 void i915_gem_detach_phys_object(struct drm_device *dev,
2049 struct drm_i915_gem_object *obj);
2050 void i915_gem_free_all_phys_object(struct drm_device *dev);
2051 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2052 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2053
2054 uint32_t
2055 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2056 uint32_t
2057 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2058 int tiling_mode, bool fenced);
2059
2060 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2061 enum i915_cache_level cache_level);
2062
2063 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2064 struct dma_buf *dma_buf);
2065
2066 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2067 struct drm_gem_object *gem_obj, int flags);
2068
2069 void i915_gem_restore_fences(struct drm_device *dev);
2070
2071 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2072 struct i915_address_space *vm);
2073 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2074 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2075 struct i915_address_space *vm);
2076 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2077 struct i915_address_space *vm);
2078 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2079 struct i915_address_space *vm);
2080 struct i915_vma *
2081 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2082 struct i915_address_space *vm);
2083
2084 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2085
2086 /* Some GGTT VM helpers */
2087 #define obj_to_ggtt(obj) \
2088 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2089 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2090 {
2091 struct i915_address_space *ggtt =
2092 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2093 return vm == ggtt;
2094 }
2095
2096 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2097 {
2098 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2099 }
2100
2101 static inline unsigned long
2102 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2103 {
2104 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2105 }
2106
2107 static inline unsigned long
2108 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2109 {
2110 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2111 }
2112
2113 static inline int __must_check
2114 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2115 uint32_t alignment,
2116 bool map_and_fenceable,
2117 bool nonblocking)
2118 {
2119 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2120 map_and_fenceable, nonblocking);
2121 }
2122
2123 /* i915_gem_context.c */
2124 void i915_gem_context_init(struct drm_device *dev);
2125 void i915_gem_context_fini(struct drm_device *dev);
2126 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2127 int i915_switch_context(struct intel_ring_buffer *ring,
2128 struct drm_file *file, int to_id);
2129 void i915_gem_context_free(struct kref *ctx_ref);
2130 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2131 {
2132 kref_get(&ctx->ref);
2133 }
2134
2135 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2136 {
2137 kref_put(&ctx->ref, i915_gem_context_free);
2138 }
2139
2140 struct i915_ctx_hang_stats * __must_check
2141 i915_gem_context_get_hang_stats(struct drm_device *dev,
2142 struct drm_file *file,
2143 u32 id);
2144 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2145 struct drm_file *file);
2146 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2147 struct drm_file *file);
2148
2149 /* i915_gem_gtt.c */
2150 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2151 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2152 struct drm_i915_gem_object *obj,
2153 enum i915_cache_level cache_level);
2154 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2155 struct drm_i915_gem_object *obj);
2156
2157 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2158 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2159 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2160 enum i915_cache_level cache_level);
2161 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2162 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2163 void i915_gem_init_global_gtt(struct drm_device *dev);
2164 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2165 unsigned long mappable_end, unsigned long end);
2166 int i915_gem_gtt_init(struct drm_device *dev);
2167 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2168 {
2169 if (INTEL_INFO(dev)->gen < 6)
2170 intel_gtt_chipset_flush();
2171 }
2172
2173
2174 /* i915_gem_evict.c */
2175 int __must_check i915_gem_evict_something(struct drm_device *dev,
2176 struct i915_address_space *vm,
2177 int min_size,
2178 unsigned alignment,
2179 unsigned cache_level,
2180 bool mappable,
2181 bool nonblock);
2182 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2183 int i915_gem_evict_everything(struct drm_device *dev);
2184
2185 /* i915_gem_stolen.c */
2186 int i915_gem_init_stolen(struct drm_device *dev);
2187 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2188 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2189 void i915_gem_cleanup_stolen(struct drm_device *dev);
2190 struct drm_i915_gem_object *
2191 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2192 struct drm_i915_gem_object *
2193 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2194 u32 stolen_offset,
2195 u32 gtt_offset,
2196 u32 size);
2197 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2198
2199 /* i915_gem_tiling.c */
2200 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2201 {
2202 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2203
2204 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2205 obj->tiling_mode != I915_TILING_NONE;
2206 }
2207
2208 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2209 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2210 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2211
2212 /* i915_gem_debug.c */
2213 #if WATCH_LISTS
2214 int i915_verify_lists(struct drm_device *dev);
2215 #else
2216 #define i915_verify_lists(dev) 0
2217 #endif
2218
2219 /* i915_debugfs.c */
2220 int i915_debugfs_init(struct drm_minor *minor);
2221 void i915_debugfs_cleanup(struct drm_minor *minor);
2222 #ifdef CONFIG_DEBUG_FS
2223 void intel_display_crc_init(struct drm_device *dev);
2224 #else
2225 static inline void intel_display_crc_init(struct drm_device *dev) {}
2226 #endif
2227
2228 /* i915_gpu_error.c */
2229 __printf(2, 3)
2230 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2231 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2232 const struct i915_error_state_file_priv *error);
2233 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2234 size_t count, loff_t pos);
2235 static inline void i915_error_state_buf_release(
2236 struct drm_i915_error_state_buf *eb)
2237 {
2238 kfree(eb->buf);
2239 }
2240 void i915_capture_error_state(struct drm_device *dev);
2241 void i915_error_state_get(struct drm_device *dev,
2242 struct i915_error_state_file_priv *error_priv);
2243 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2244 void i915_destroy_error_state(struct drm_device *dev);
2245
2246 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2247 const char *i915_cache_level_str(int type);
2248
2249 /* i915_suspend.c */
2250 extern int i915_save_state(struct drm_device *dev);
2251 extern int i915_restore_state(struct drm_device *dev);
2252
2253 /* i915_ums.c */
2254 void i915_save_display_reg(struct drm_device *dev);
2255 void i915_restore_display_reg(struct drm_device *dev);
2256
2257 /* i915_sysfs.c */
2258 void i915_setup_sysfs(struct drm_device *dev_priv);
2259 void i915_teardown_sysfs(struct drm_device *dev_priv);
2260
2261 /* intel_i2c.c */
2262 extern int intel_setup_gmbus(struct drm_device *dev);
2263 extern void intel_teardown_gmbus(struct drm_device *dev);
2264 static inline bool intel_gmbus_is_port_valid(unsigned port)
2265 {
2266 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2267 }
2268
2269 extern struct i2c_adapter *intel_gmbus_get_adapter(
2270 struct drm_i915_private *dev_priv, unsigned port);
2271 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2272 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2273 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2274 {
2275 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2276 }
2277 extern void intel_i2c_reset(struct drm_device *dev);
2278
2279 /* intel_opregion.c */
2280 struct intel_encoder;
2281 extern int intel_opregion_setup(struct drm_device *dev);
2282 #ifdef CONFIG_ACPI
2283 extern void intel_opregion_init(struct drm_device *dev);
2284 extern void intel_opregion_fini(struct drm_device *dev);
2285 extern void intel_opregion_asle_intr(struct drm_device *dev);
2286 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2287 bool enable);
2288 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2289 pci_power_t state);
2290 #else
2291 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2292 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2293 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2294 static inline int
2295 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2296 {
2297 return 0;
2298 }
2299 static inline int
2300 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2301 {
2302 return 0;
2303 }
2304 #endif
2305
2306 /* intel_acpi.c */
2307 #ifdef CONFIG_ACPI
2308 extern void intel_register_dsm_handler(void);
2309 extern void intel_unregister_dsm_handler(void);
2310 #else
2311 static inline void intel_register_dsm_handler(void) { return; }
2312 static inline void intel_unregister_dsm_handler(void) { return; }
2313 #endif /* CONFIG_ACPI */
2314
2315 /* modesetting */
2316 extern void intel_modeset_init_hw(struct drm_device *dev);
2317 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2318 extern void intel_modeset_init(struct drm_device *dev);
2319 extern void intel_modeset_gem_init(struct drm_device *dev);
2320 extern void intel_modeset_cleanup(struct drm_device *dev);
2321 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2322 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2323 bool force_restore);
2324 extern void i915_redisable_vga(struct drm_device *dev);
2325 extern bool intel_fbc_enabled(struct drm_device *dev);
2326 extern void intel_disable_fbc(struct drm_device *dev);
2327 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2328 extern void intel_init_pch_refclk(struct drm_device *dev);
2329 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2330 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2331 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2332 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2333 extern void intel_detect_pch(struct drm_device *dev);
2334 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2335 extern int intel_enable_rc6(const struct drm_device *dev);
2336
2337 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2338 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2339 struct drm_file *file);
2340
2341 /* overlay */
2342 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2343 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2344 struct intel_overlay_error_state *error);
2345
2346 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2347 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2348 struct drm_device *dev,
2349 struct intel_display_error_state *error);
2350
2351 /* On SNB platform, before reading ring registers forcewake bit
2352 * must be set to prevent GT core from power down and stale values being
2353 * returned.
2354 */
2355 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2356 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2357
2358 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2359 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2360
2361 /* intel_sideband.c */
2362 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2363 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2364 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2365 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2366 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2367 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2368 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2369 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2370 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2371 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2372 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2373 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2374 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2375 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2376 enum intel_sbi_destination destination);
2377 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2378 enum intel_sbi_destination destination);
2379
2380 int vlv_gpu_freq(int ddr_freq, int val);
2381 int vlv_freq_opcode(int ddr_freq, int val);
2382
2383 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2384 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2385
2386 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2387 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2388 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2389 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2390
2391 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2392 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2393 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2394 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2395
2396 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2397 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2398
2399 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2400 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2401
2402 /* "Broadcast RGB" property */
2403 #define INTEL_BROADCAST_RGB_AUTO 0
2404 #define INTEL_BROADCAST_RGB_FULL 1
2405 #define INTEL_BROADCAST_RGB_LIMITED 2
2406
2407 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2408 {
2409 if (HAS_PCH_SPLIT(dev))
2410 return CPU_VGACNTRL;
2411 else if (IS_VALLEYVIEW(dev))
2412 return VLV_VGACNTRL;
2413 else
2414 return VGACNTRL;
2415 }
2416
2417 static inline void __user *to_user_ptr(u64 address)
2418 {
2419 return (void __user *)(uintptr_t)address;
2420 }
2421
2422 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2423 {
2424 unsigned long j = msecs_to_jiffies(m);
2425
2426 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2427 }
2428
2429 static inline unsigned long
2430 timespec_to_jiffies_timeout(const struct timespec *value)
2431 {
2432 unsigned long j = timespec_to_jiffies(value);
2433
2434 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2435 }
2436
2437 #endif
This page took 0.080881 seconds and 6 git commands to generate.