Merge tag 'v3.10-rc2' into drm-intel-next-queued
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102 };
103
104 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107 #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
109 enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120 };
121
122 #define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
128
129 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130
131 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
135 struct intel_pch_pll {
136 int refcount; /* count of number of CRTCs sharing this PLL */
137 int active; /* count of number of active CRTCs (i.e. DPMS on) */
138 bool on; /* is the PLL actually active? Disabled during modeset */
139 int pll_reg;
140 int fp0_reg;
141 int fp1_reg;
142 };
143 #define I915_NUM_PLLS 2
144
145 /* Used by dp and fdi links */
146 struct intel_link_m_n {
147 uint32_t tu;
148 uint32_t gmch_m;
149 uint32_t gmch_n;
150 uint32_t link_m;
151 uint32_t link_n;
152 };
153
154 void intel_link_compute_m_n(int bpp, int nlanes,
155 int pixel_clock, int link_clock,
156 struct intel_link_m_n *m_n);
157
158 struct intel_ddi_plls {
159 int spll_refcount;
160 int wrpll1_refcount;
161 int wrpll2_refcount;
162 };
163
164 /* Interface history:
165 *
166 * 1.1: Original.
167 * 1.2: Add Power Management
168 * 1.3: Add vblank support
169 * 1.4: Fix cmdbuffer path, add heap destroy
170 * 1.5: Add vblank pipe configuration
171 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
172 * - Support vertical blank on secondary display pipe
173 */
174 #define DRIVER_MAJOR 1
175 #define DRIVER_MINOR 6
176 #define DRIVER_PATCHLEVEL 0
177
178 #define WATCH_COHERENCY 0
179 #define WATCH_LISTS 0
180 #define WATCH_GTT 0
181
182 #define I915_GEM_PHYS_CURSOR_0 1
183 #define I915_GEM_PHYS_CURSOR_1 2
184 #define I915_GEM_PHYS_OVERLAY_REGS 3
185 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
186
187 struct drm_i915_gem_phys_object {
188 int id;
189 struct page **page_list;
190 drm_dma_handle_t *handle;
191 struct drm_i915_gem_object *cur_obj;
192 };
193
194 struct opregion_header;
195 struct opregion_acpi;
196 struct opregion_swsci;
197 struct opregion_asle;
198 struct drm_i915_private;
199
200 struct intel_opregion {
201 struct opregion_header __iomem *header;
202 struct opregion_acpi __iomem *acpi;
203 struct opregion_swsci __iomem *swsci;
204 struct opregion_asle __iomem *asle;
205 void __iomem *vbt;
206 u32 __iomem *lid_state;
207 };
208 #define OPREGION_SIZE (8*1024)
209
210 struct intel_overlay;
211 struct intel_overlay_error_state;
212
213 struct drm_i915_master_private {
214 drm_local_map_t *sarea;
215 struct _drm_i915_sarea *sarea_priv;
216 };
217 #define I915_FENCE_REG_NONE -1
218 #define I915_MAX_NUM_FENCES 32
219 /* 32 fences + sign bit for FENCE_REG_NONE */
220 #define I915_MAX_NUM_FENCE_BITS 6
221
222 struct drm_i915_fence_reg {
223 struct list_head lru_list;
224 struct drm_i915_gem_object *obj;
225 int pin_count;
226 };
227
228 struct sdvo_device_mapping {
229 u8 initialized;
230 u8 dvo_port;
231 u8 slave_addr;
232 u8 dvo_wiring;
233 u8 i2c_pin;
234 u8 ddc_pin;
235 };
236
237 struct intel_display_error_state;
238
239 struct drm_i915_error_state {
240 struct kref ref;
241 u32 eir;
242 u32 pgtbl_er;
243 u32 ier;
244 u32 ccid;
245 u32 derrmr;
246 u32 forcewake;
247 bool waiting[I915_NUM_RINGS];
248 u32 pipestat[I915_MAX_PIPES];
249 u32 tail[I915_NUM_RINGS];
250 u32 head[I915_NUM_RINGS];
251 u32 ctl[I915_NUM_RINGS];
252 u32 ipeir[I915_NUM_RINGS];
253 u32 ipehr[I915_NUM_RINGS];
254 u32 instdone[I915_NUM_RINGS];
255 u32 acthd[I915_NUM_RINGS];
256 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
257 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
258 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
259 /* our own tracking of ring head and tail */
260 u32 cpu_ring_head[I915_NUM_RINGS];
261 u32 cpu_ring_tail[I915_NUM_RINGS];
262 u32 error; /* gen6+ */
263 u32 err_int; /* gen7 */
264 u32 instpm[I915_NUM_RINGS];
265 u32 instps[I915_NUM_RINGS];
266 u32 extra_instdone[I915_NUM_INSTDONE_REG];
267 u32 seqno[I915_NUM_RINGS];
268 u64 bbaddr;
269 u32 fault_reg[I915_NUM_RINGS];
270 u32 done_reg;
271 u32 faddr[I915_NUM_RINGS];
272 u64 fence[I915_MAX_NUM_FENCES];
273 struct timeval time;
274 struct drm_i915_error_ring {
275 struct drm_i915_error_object {
276 int page_count;
277 u32 gtt_offset;
278 u32 *pages[0];
279 } *ringbuffer, *batchbuffer, *ctx;
280 struct drm_i915_error_request {
281 long jiffies;
282 u32 seqno;
283 u32 tail;
284 } *requests;
285 int num_requests;
286 } ring[I915_NUM_RINGS];
287 struct drm_i915_error_buffer {
288 u32 size;
289 u32 name;
290 u32 rseqno, wseqno;
291 u32 gtt_offset;
292 u32 read_domains;
293 u32 write_domain;
294 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
295 s32 pinned:2;
296 u32 tiling:2;
297 u32 dirty:1;
298 u32 purgeable:1;
299 s32 ring:4;
300 u32 cache_level:2;
301 } *active_bo, *pinned_bo;
302 u32 active_bo_count, pinned_bo_count;
303 struct intel_overlay_error_state *overlay;
304 struct intel_display_error_state *display;
305 };
306
307 struct intel_crtc_config;
308 struct intel_crtc;
309
310 struct drm_i915_display_funcs {
311 bool (*fbc_enabled)(struct drm_device *dev);
312 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
313 void (*disable_fbc)(struct drm_device *dev);
314 int (*get_display_clock_speed)(struct drm_device *dev);
315 int (*get_fifo_size)(struct drm_device *dev, int plane);
316 void (*update_wm)(struct drm_device *dev);
317 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
318 uint32_t sprite_width, int pixel_size);
319 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
320 struct drm_display_mode *mode);
321 void (*modeset_global_resources)(struct drm_device *dev);
322 /* Returns the active state of the crtc, and if the crtc is active,
323 * fills out the pipe-config with the hw state. */
324 bool (*get_pipe_config)(struct intel_crtc *,
325 struct intel_crtc_config *);
326 int (*crtc_mode_set)(struct drm_crtc *crtc,
327 int x, int y,
328 struct drm_framebuffer *old_fb);
329 void (*crtc_enable)(struct drm_crtc *crtc);
330 void (*crtc_disable)(struct drm_crtc *crtc);
331 void (*off)(struct drm_crtc *crtc);
332 void (*write_eld)(struct drm_connector *connector,
333 struct drm_crtc *crtc);
334 void (*fdi_link_train)(struct drm_crtc *crtc);
335 void (*init_clock_gating)(struct drm_device *dev);
336 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
337 struct drm_framebuffer *fb,
338 struct drm_i915_gem_object *obj);
339 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
340 int x, int y);
341 void (*hpd_irq_setup)(struct drm_device *dev);
342 /* clock updates for mode set */
343 /* cursor updates */
344 /* render clock increase/decrease */
345 /* display clock increase/decrease */
346 /* pll clock increase/decrease */
347 };
348
349 struct drm_i915_gt_funcs {
350 void (*force_wake_get)(struct drm_i915_private *dev_priv);
351 void (*force_wake_put)(struct drm_i915_private *dev_priv);
352 };
353
354 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
355 func(is_mobile) sep \
356 func(is_i85x) sep \
357 func(is_i915g) sep \
358 func(is_i945gm) sep \
359 func(is_g33) sep \
360 func(need_gfx_hws) sep \
361 func(is_g4x) sep \
362 func(is_pineview) sep \
363 func(is_broadwater) sep \
364 func(is_crestline) sep \
365 func(is_ivybridge) sep \
366 func(is_valleyview) sep \
367 func(is_haswell) sep \
368 func(has_force_wake) sep \
369 func(has_fbc) sep \
370 func(has_pipe_cxsr) sep \
371 func(has_hotplug) sep \
372 func(cursor_needs_physical) sep \
373 func(has_overlay) sep \
374 func(overlay_needs_physical) sep \
375 func(supports_tv) sep \
376 func(has_bsd_ring) sep \
377 func(has_blt_ring) sep \
378 func(has_llc) sep \
379 func(has_ddi) sep \
380 func(has_fpga_dbg)
381
382 #define DEFINE_FLAG(name) u8 name:1
383 #define SEP_SEMICOLON ;
384
385 struct intel_device_info {
386 u32 display_mmio_offset;
387 u8 num_pipes:3;
388 u8 gen;
389 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
390 };
391
392 #undef DEFINE_FLAG
393 #undef SEP_SEMICOLON
394
395 enum i915_cache_level {
396 I915_CACHE_NONE = 0,
397 I915_CACHE_LLC,
398 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
399 };
400
401 typedef uint32_t gen6_gtt_pte_t;
402
403 /* The Graphics Translation Table is the way in which GEN hardware translates a
404 * Graphics Virtual Address into a Physical Address. In addition to the normal
405 * collateral associated with any va->pa translations GEN hardware also has a
406 * portion of the GTT which can be mapped by the CPU and remain both coherent
407 * and correct (in cases like swizzling). That region is referred to as GMADR in
408 * the spec.
409 */
410 struct i915_gtt {
411 unsigned long start; /* Start offset of used GTT */
412 size_t total; /* Total size GTT can map */
413 size_t stolen_size; /* Total size of stolen memory */
414
415 unsigned long mappable_end; /* End offset that we can CPU map */
416 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
417 phys_addr_t mappable_base; /* PA of our GMADR */
418
419 /** "Graphics Stolen Memory" holds the global PTEs */
420 void __iomem *gsm;
421
422 bool do_idle_maps;
423 dma_addr_t scratch_page_dma;
424 struct page *scratch_page;
425
426 /* global gtt ops */
427 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
428 size_t *stolen, phys_addr_t *mappable_base,
429 unsigned long *mappable_end);
430 void (*gtt_remove)(struct drm_device *dev);
431 void (*gtt_clear_range)(struct drm_device *dev,
432 unsigned int first_entry,
433 unsigned int num_entries);
434 void (*gtt_insert_entries)(struct drm_device *dev,
435 struct sg_table *st,
436 unsigned int pg_start,
437 enum i915_cache_level cache_level);
438 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
439 dma_addr_t addr,
440 enum i915_cache_level level);
441 };
442 #define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
443
444 #define I915_PPGTT_PD_ENTRIES 512
445 #define I915_PPGTT_PT_ENTRIES 1024
446 struct i915_hw_ppgtt {
447 struct drm_device *dev;
448 unsigned num_pd_entries;
449 struct page **pt_pages;
450 uint32_t pd_offset;
451 dma_addr_t *pt_dma_addr;
452 dma_addr_t scratch_page_dma_addr;
453
454 /* pte functions, mirroring the interface of the global gtt. */
455 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
456 unsigned int first_entry,
457 unsigned int num_entries);
458 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
459 struct sg_table *st,
460 unsigned int pg_start,
461 enum i915_cache_level cache_level);
462 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
463 dma_addr_t addr,
464 enum i915_cache_level level);
465 int (*enable)(struct drm_device *dev);
466 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
467 };
468
469
470 /* This must match up with the value previously used for execbuf2.rsvd1. */
471 #define DEFAULT_CONTEXT_ID 0
472 struct i915_hw_context {
473 struct kref ref;
474 int id;
475 bool is_initialized;
476 struct drm_i915_file_private *file_priv;
477 struct intel_ring_buffer *ring;
478 struct drm_i915_gem_object *obj;
479 };
480
481 enum no_fbc_reason {
482 FBC_NO_OUTPUT, /* no outputs enabled to compress */
483 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
484 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
485 FBC_MODE_TOO_LARGE, /* mode too large for compression */
486 FBC_BAD_PLANE, /* fbc not supported on plane */
487 FBC_NOT_TILED, /* buffer not tiled */
488 FBC_MULTIPLE_PIPES, /* more than one pipe active */
489 FBC_MODULE_PARAM,
490 };
491
492 enum intel_pch {
493 PCH_NONE = 0, /* No PCH present */
494 PCH_IBX, /* Ibexpeak PCH */
495 PCH_CPT, /* Cougarpoint PCH */
496 PCH_LPT, /* Lynxpoint PCH */
497 PCH_NOP,
498 };
499
500 enum intel_sbi_destination {
501 SBI_ICLK,
502 SBI_MPHY,
503 };
504
505 #define QUIRK_PIPEA_FORCE (1<<0)
506 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
507 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
508
509 struct intel_fbdev;
510 struct intel_fbc_work;
511
512 struct intel_gmbus {
513 struct i2c_adapter adapter;
514 u32 force_bit;
515 u32 reg0;
516 u32 gpio_reg;
517 struct i2c_algo_bit_data bit_algo;
518 struct drm_i915_private *dev_priv;
519 };
520
521 struct i915_suspend_saved_registers {
522 u8 saveLBB;
523 u32 saveDSPACNTR;
524 u32 saveDSPBCNTR;
525 u32 saveDSPARB;
526 u32 savePIPEACONF;
527 u32 savePIPEBCONF;
528 u32 savePIPEASRC;
529 u32 savePIPEBSRC;
530 u32 saveFPA0;
531 u32 saveFPA1;
532 u32 saveDPLL_A;
533 u32 saveDPLL_A_MD;
534 u32 saveHTOTAL_A;
535 u32 saveHBLANK_A;
536 u32 saveHSYNC_A;
537 u32 saveVTOTAL_A;
538 u32 saveVBLANK_A;
539 u32 saveVSYNC_A;
540 u32 saveBCLRPAT_A;
541 u32 saveTRANSACONF;
542 u32 saveTRANS_HTOTAL_A;
543 u32 saveTRANS_HBLANK_A;
544 u32 saveTRANS_HSYNC_A;
545 u32 saveTRANS_VTOTAL_A;
546 u32 saveTRANS_VBLANK_A;
547 u32 saveTRANS_VSYNC_A;
548 u32 savePIPEASTAT;
549 u32 saveDSPASTRIDE;
550 u32 saveDSPASIZE;
551 u32 saveDSPAPOS;
552 u32 saveDSPAADDR;
553 u32 saveDSPASURF;
554 u32 saveDSPATILEOFF;
555 u32 savePFIT_PGM_RATIOS;
556 u32 saveBLC_HIST_CTL;
557 u32 saveBLC_PWM_CTL;
558 u32 saveBLC_PWM_CTL2;
559 u32 saveBLC_CPU_PWM_CTL;
560 u32 saveBLC_CPU_PWM_CTL2;
561 u32 saveFPB0;
562 u32 saveFPB1;
563 u32 saveDPLL_B;
564 u32 saveDPLL_B_MD;
565 u32 saveHTOTAL_B;
566 u32 saveHBLANK_B;
567 u32 saveHSYNC_B;
568 u32 saveVTOTAL_B;
569 u32 saveVBLANK_B;
570 u32 saveVSYNC_B;
571 u32 saveBCLRPAT_B;
572 u32 saveTRANSBCONF;
573 u32 saveTRANS_HTOTAL_B;
574 u32 saveTRANS_HBLANK_B;
575 u32 saveTRANS_HSYNC_B;
576 u32 saveTRANS_VTOTAL_B;
577 u32 saveTRANS_VBLANK_B;
578 u32 saveTRANS_VSYNC_B;
579 u32 savePIPEBSTAT;
580 u32 saveDSPBSTRIDE;
581 u32 saveDSPBSIZE;
582 u32 saveDSPBPOS;
583 u32 saveDSPBADDR;
584 u32 saveDSPBSURF;
585 u32 saveDSPBTILEOFF;
586 u32 saveVGA0;
587 u32 saveVGA1;
588 u32 saveVGA_PD;
589 u32 saveVGACNTRL;
590 u32 saveADPA;
591 u32 saveLVDS;
592 u32 savePP_ON_DELAYS;
593 u32 savePP_OFF_DELAYS;
594 u32 saveDVOA;
595 u32 saveDVOB;
596 u32 saveDVOC;
597 u32 savePP_ON;
598 u32 savePP_OFF;
599 u32 savePP_CONTROL;
600 u32 savePP_DIVISOR;
601 u32 savePFIT_CONTROL;
602 u32 save_palette_a[256];
603 u32 save_palette_b[256];
604 u32 saveDPFC_CB_BASE;
605 u32 saveFBC_CFB_BASE;
606 u32 saveFBC_LL_BASE;
607 u32 saveFBC_CONTROL;
608 u32 saveFBC_CONTROL2;
609 u32 saveIER;
610 u32 saveIIR;
611 u32 saveIMR;
612 u32 saveDEIER;
613 u32 saveDEIMR;
614 u32 saveGTIER;
615 u32 saveGTIMR;
616 u32 saveFDI_RXA_IMR;
617 u32 saveFDI_RXB_IMR;
618 u32 saveCACHE_MODE_0;
619 u32 saveMI_ARB_STATE;
620 u32 saveSWF0[16];
621 u32 saveSWF1[16];
622 u32 saveSWF2[3];
623 u8 saveMSR;
624 u8 saveSR[8];
625 u8 saveGR[25];
626 u8 saveAR_INDEX;
627 u8 saveAR[21];
628 u8 saveDACMASK;
629 u8 saveCR[37];
630 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
631 u32 saveCURACNTR;
632 u32 saveCURAPOS;
633 u32 saveCURABASE;
634 u32 saveCURBCNTR;
635 u32 saveCURBPOS;
636 u32 saveCURBBASE;
637 u32 saveCURSIZE;
638 u32 saveDP_B;
639 u32 saveDP_C;
640 u32 saveDP_D;
641 u32 savePIPEA_GMCH_DATA_M;
642 u32 savePIPEB_GMCH_DATA_M;
643 u32 savePIPEA_GMCH_DATA_N;
644 u32 savePIPEB_GMCH_DATA_N;
645 u32 savePIPEA_DP_LINK_M;
646 u32 savePIPEB_DP_LINK_M;
647 u32 savePIPEA_DP_LINK_N;
648 u32 savePIPEB_DP_LINK_N;
649 u32 saveFDI_RXA_CTL;
650 u32 saveFDI_TXA_CTL;
651 u32 saveFDI_RXB_CTL;
652 u32 saveFDI_TXB_CTL;
653 u32 savePFA_CTL_1;
654 u32 savePFB_CTL_1;
655 u32 savePFA_WIN_SZ;
656 u32 savePFB_WIN_SZ;
657 u32 savePFA_WIN_POS;
658 u32 savePFB_WIN_POS;
659 u32 savePCH_DREF_CONTROL;
660 u32 saveDISP_ARB_CTL;
661 u32 savePIPEA_DATA_M1;
662 u32 savePIPEA_DATA_N1;
663 u32 savePIPEA_LINK_M1;
664 u32 savePIPEA_LINK_N1;
665 u32 savePIPEB_DATA_M1;
666 u32 savePIPEB_DATA_N1;
667 u32 savePIPEB_LINK_M1;
668 u32 savePIPEB_LINK_N1;
669 u32 saveMCHBAR_RENDER_STANDBY;
670 u32 savePCH_PORT_HOTPLUG;
671 };
672
673 struct intel_gen6_power_mgmt {
674 struct work_struct work;
675 struct delayed_work vlv_work;
676 u32 pm_iir;
677 /* lock - irqsave spinlock that protectects the work_struct and
678 * pm_iir. */
679 spinlock_t lock;
680
681 /* The below variables an all the rps hw state are protected by
682 * dev->struct mutext. */
683 u8 cur_delay;
684 u8 min_delay;
685 u8 max_delay;
686 u8 rpe_delay;
687 u8 hw_max;
688
689 struct delayed_work delayed_resume_work;
690
691 /*
692 * Protects RPS/RC6 register access and PCU communication.
693 * Must be taken after struct_mutex if nested.
694 */
695 struct mutex hw_lock;
696 };
697
698 /* defined intel_pm.c */
699 extern spinlock_t mchdev_lock;
700
701 struct intel_ilk_power_mgmt {
702 u8 cur_delay;
703 u8 min_delay;
704 u8 max_delay;
705 u8 fmax;
706 u8 fstart;
707
708 u64 last_count1;
709 unsigned long last_time1;
710 unsigned long chipset_power;
711 u64 last_count2;
712 struct timespec last_time2;
713 unsigned long gfx_power;
714 u8 corr;
715
716 int c_m;
717 int r_t;
718
719 struct drm_i915_gem_object *pwrctx;
720 struct drm_i915_gem_object *renderctx;
721 };
722
723 struct i915_dri1_state {
724 unsigned allow_batchbuffer : 1;
725 u32 __iomem *gfx_hws_cpu_addr;
726
727 unsigned int cpp;
728 int back_offset;
729 int front_offset;
730 int current_page;
731 int page_flipping;
732
733 uint32_t counter;
734 };
735
736 struct intel_l3_parity {
737 u32 *remap_info;
738 struct work_struct error_work;
739 };
740
741 struct i915_gem_mm {
742 /** Memory allocator for GTT stolen memory */
743 struct drm_mm stolen;
744 /** Memory allocator for GTT */
745 struct drm_mm gtt_space;
746 /** List of all objects in gtt_space. Used to restore gtt
747 * mappings on resume */
748 struct list_head bound_list;
749 /**
750 * List of objects which are not bound to the GTT (thus
751 * are idle and not used by the GPU) but still have
752 * (presumably uncached) pages still attached.
753 */
754 struct list_head unbound_list;
755
756 /** Usable portion of the GTT for GEM */
757 unsigned long stolen_base; /* limited to low memory (32-bit) */
758
759 int gtt_mtrr;
760
761 /** PPGTT used for aliasing the PPGTT with the GTT */
762 struct i915_hw_ppgtt *aliasing_ppgtt;
763
764 struct shrinker inactive_shrinker;
765 bool shrinker_no_lock_stealing;
766
767 /**
768 * List of objects currently involved in rendering.
769 *
770 * Includes buffers having the contents of their GPU caches
771 * flushed, not necessarily primitives. last_rendering_seqno
772 * represents when the rendering involved will be completed.
773 *
774 * A reference is held on the buffer while on this list.
775 */
776 struct list_head active_list;
777
778 /**
779 * LRU list of objects which are not in the ringbuffer and
780 * are ready to unbind, but are still in the GTT.
781 *
782 * last_rendering_seqno is 0 while an object is in this list.
783 *
784 * A reference is not held on the buffer while on this list,
785 * as merely being GTT-bound shouldn't prevent its being
786 * freed, and we'll pull it off the list in the free path.
787 */
788 struct list_head inactive_list;
789
790 /** LRU list of objects with fence regs on them. */
791 struct list_head fence_list;
792
793 /**
794 * We leave the user IRQ off as much as possible,
795 * but this means that requests will finish and never
796 * be retired once the system goes idle. Set a timer to
797 * fire periodically while the ring is running. When it
798 * fires, go retire requests.
799 */
800 struct delayed_work retire_work;
801
802 /**
803 * Are we in a non-interruptible section of code like
804 * modesetting?
805 */
806 bool interruptible;
807
808 /**
809 * Flag if the X Server, and thus DRM, is not currently in
810 * control of the device.
811 *
812 * This is set between LeaveVT and EnterVT. It needs to be
813 * replaced with a semaphore. It also needs to be
814 * transitioned away from for kernel modesetting.
815 */
816 int suspended;
817
818 /** Bit 6 swizzling required for X tiling */
819 uint32_t bit_6_swizzle_x;
820 /** Bit 6 swizzling required for Y tiling */
821 uint32_t bit_6_swizzle_y;
822
823 /* storage for physical objects */
824 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
825
826 /* accounting, useful for userland debugging */
827 size_t object_memory;
828 u32 object_count;
829 };
830
831 struct i915_gpu_error {
832 /* For hangcheck timer */
833 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
834 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
835 struct timer_list hangcheck_timer;
836 int hangcheck_count;
837 uint32_t last_acthd[I915_NUM_RINGS];
838 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
839
840 /* For reset and error_state handling. */
841 spinlock_t lock;
842 /* Protected by the above dev->gpu_error.lock. */
843 struct drm_i915_error_state *first_error;
844 struct work_struct work;
845
846 unsigned long last_reset;
847
848 /**
849 * State variable and reset counter controlling the reset flow
850 *
851 * Upper bits are for the reset counter. This counter is used by the
852 * wait_seqno code to race-free noticed that a reset event happened and
853 * that it needs to restart the entire ioctl (since most likely the
854 * seqno it waited for won't ever signal anytime soon).
855 *
856 * This is important for lock-free wait paths, where no contended lock
857 * naturally enforces the correct ordering between the bail-out of the
858 * waiter and the gpu reset work code.
859 *
860 * Lowest bit controls the reset state machine: Set means a reset is in
861 * progress. This state will (presuming we don't have any bugs) decay
862 * into either unset (successful reset) or the special WEDGED value (hw
863 * terminally sour). All waiters on the reset_queue will be woken when
864 * that happens.
865 */
866 atomic_t reset_counter;
867
868 /**
869 * Special values/flags for reset_counter
870 *
871 * Note that the code relies on
872 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
873 * being true.
874 */
875 #define I915_RESET_IN_PROGRESS_FLAG 1
876 #define I915_WEDGED 0xffffffff
877
878 /**
879 * Waitqueue to signal when the reset has completed. Used by clients
880 * that wait for dev_priv->mm.wedged to settle.
881 */
882 wait_queue_head_t reset_queue;
883
884 /* For gpu hang simulation. */
885 unsigned int stop_rings;
886 };
887
888 enum modeset_restore {
889 MODESET_ON_LID_OPEN,
890 MODESET_DONE,
891 MODESET_SUSPENDED,
892 };
893
894 struct intel_vbt_data {
895 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
896 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
897
898 /* Feature bits */
899 unsigned int int_tv_support:1;
900 unsigned int lvds_dither:1;
901 unsigned int lvds_vbt:1;
902 unsigned int int_crt_support:1;
903 unsigned int lvds_use_ssc:1;
904 unsigned int display_clock_mode:1;
905 unsigned int fdi_rx_polarity_inverted:1;
906 int lvds_ssc_freq;
907 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
908
909 /* eDP */
910 int edp_rate;
911 int edp_lanes;
912 int edp_preemphasis;
913 int edp_vswing;
914 bool edp_initialized;
915 bool edp_support;
916 int edp_bpp;
917 struct edp_power_seq edp_pps;
918
919 int crt_ddc_pin;
920
921 int child_dev_num;
922 struct child_device_config *child_dev;
923 };
924
925 typedef struct drm_i915_private {
926 struct drm_device *dev;
927 struct kmem_cache *slab;
928
929 const struct intel_device_info *info;
930
931 int relative_constants_mode;
932
933 void __iomem *regs;
934
935 struct drm_i915_gt_funcs gt;
936 /** gt_fifo_count and the subsequent register write are synchronized
937 * with dev->struct_mutex. */
938 unsigned gt_fifo_count;
939 /** forcewake_count is protected by gt_lock */
940 unsigned forcewake_count;
941 /** gt_lock is also taken in irq contexts. */
942 spinlock_t gt_lock;
943
944 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
945
946
947 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
948 * controller on different i2c buses. */
949 struct mutex gmbus_mutex;
950
951 /**
952 * Base address of the gmbus and gpio block.
953 */
954 uint32_t gpio_mmio_base;
955
956 wait_queue_head_t gmbus_wait_queue;
957
958 struct pci_dev *bridge_dev;
959 struct intel_ring_buffer ring[I915_NUM_RINGS];
960 uint32_t last_seqno, next_seqno;
961
962 drm_dma_handle_t *status_page_dmah;
963 struct resource mch_res;
964
965 atomic_t irq_received;
966
967 /* protects the irq masks */
968 spinlock_t irq_lock;
969
970 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
971 struct pm_qos_request pm_qos;
972
973 /* DPIO indirect register protection */
974 struct mutex dpio_lock;
975
976 /** Cached value of IMR to avoid reads in updating the bitfield */
977 u32 irq_mask;
978 u32 gt_irq_mask;
979
980 struct work_struct hotplug_work;
981 bool enable_hotplug_processing;
982 struct {
983 unsigned long hpd_last_jiffies;
984 int hpd_cnt;
985 enum {
986 HPD_ENABLED = 0,
987 HPD_DISABLED = 1,
988 HPD_MARK_DISABLED = 2
989 } hpd_mark;
990 } hpd_stats[HPD_NUM_PINS];
991 u32 hpd_event_bits;
992 struct timer_list hotplug_reenable_timer;
993
994 int num_pch_pll;
995 int num_plane;
996
997 unsigned long cfb_size;
998 unsigned int cfb_fb;
999 enum plane cfb_plane;
1000 int cfb_y;
1001 struct intel_fbc_work *fbc_work;
1002
1003 struct intel_opregion opregion;
1004 struct intel_vbt_data vbt;
1005
1006 /* overlay */
1007 struct intel_overlay *overlay;
1008 unsigned int sprite_scaling_enabled;
1009
1010 /* backlight */
1011 struct {
1012 int level;
1013 bool enabled;
1014 spinlock_t lock; /* bl registers and the above bl fields */
1015 struct backlight_device *device;
1016 } backlight;
1017
1018 /* LVDS info */
1019 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1020 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1021 bool no_aux_handshake;
1022
1023 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1024 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1025 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1026
1027 unsigned int fsb_freq, mem_freq, is_ddr3;
1028
1029 struct workqueue_struct *wq;
1030
1031 /* Display functions */
1032 struct drm_i915_display_funcs display;
1033
1034 /* PCH chipset type */
1035 enum intel_pch pch_type;
1036 unsigned short pch_id;
1037
1038 unsigned long quirks;
1039
1040 enum modeset_restore modeset_restore;
1041 struct mutex modeset_restore_lock;
1042
1043 struct i915_gtt gtt;
1044
1045 struct i915_gem_mm mm;
1046
1047 /* Kernel Modesetting */
1048
1049 struct sdvo_device_mapping sdvo_mappings[2];
1050
1051 struct drm_crtc *plane_to_crtc_mapping[3];
1052 struct drm_crtc *pipe_to_crtc_mapping[3];
1053 wait_queue_head_t pending_flip_queue;
1054
1055 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
1056 struct intel_ddi_plls ddi_plls;
1057
1058 /* Reclocking support */
1059 bool render_reclock_avail;
1060 bool lvds_downclock_avail;
1061 /* indicates the reduced downclock for LVDS*/
1062 int lvds_downclock;
1063 u16 orig_clock;
1064
1065 bool mchbar_need_disable;
1066
1067 struct intel_l3_parity l3_parity;
1068
1069 /* gen6+ rps state */
1070 struct intel_gen6_power_mgmt rps;
1071
1072 /* ilk-only ips/rps state. Everything in here is protected by the global
1073 * mchdev_lock in intel_pm.c */
1074 struct intel_ilk_power_mgmt ips;
1075
1076 enum no_fbc_reason no_fbc_reason;
1077
1078 struct drm_mm_node *compressed_fb;
1079 struct drm_mm_node *compressed_llb;
1080
1081 struct i915_gpu_error gpu_error;
1082
1083 struct drm_i915_gem_object *vlv_pctx;
1084
1085 /* list of fbdev register on this device */
1086 struct intel_fbdev *fbdev;
1087
1088 /*
1089 * The console may be contended at resume, but we don't
1090 * want it to block on it.
1091 */
1092 struct work_struct console_resume_work;
1093
1094 struct drm_property *broadcast_rgb_property;
1095 struct drm_property *force_audio_property;
1096
1097 bool hw_contexts_disabled;
1098 uint32_t hw_context_size;
1099
1100 u32 fdi_rx_config;
1101
1102 struct i915_suspend_saved_registers regfile;
1103
1104 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1105 * here! */
1106 struct i915_dri1_state dri1;
1107 } drm_i915_private_t;
1108
1109 /* Iterate over initialised rings */
1110 #define for_each_ring(ring__, dev_priv__, i__) \
1111 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1112 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1113
1114 enum hdmi_force_audio {
1115 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1116 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1117 HDMI_AUDIO_AUTO, /* trust EDID */
1118 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1119 };
1120
1121 #define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1122
1123 struct drm_i915_gem_object_ops {
1124 /* Interface between the GEM object and its backing storage.
1125 * get_pages() is called once prior to the use of the associated set
1126 * of pages before to binding them into the GTT, and put_pages() is
1127 * called after we no longer need them. As we expect there to be
1128 * associated cost with migrating pages between the backing storage
1129 * and making them available for the GPU (e.g. clflush), we may hold
1130 * onto the pages after they are no longer referenced by the GPU
1131 * in case they may be used again shortly (for example migrating the
1132 * pages to a different memory domain within the GTT). put_pages()
1133 * will therefore most likely be called when the object itself is
1134 * being released or under memory pressure (where we attempt to
1135 * reap pages for the shrinker).
1136 */
1137 int (*get_pages)(struct drm_i915_gem_object *);
1138 void (*put_pages)(struct drm_i915_gem_object *);
1139 };
1140
1141 struct drm_i915_gem_object {
1142 struct drm_gem_object base;
1143
1144 const struct drm_i915_gem_object_ops *ops;
1145
1146 /** Current space allocated to this object in the GTT, if any. */
1147 struct drm_mm_node *gtt_space;
1148 /** Stolen memory for this object, instead of being backed by shmem. */
1149 struct drm_mm_node *stolen;
1150 struct list_head gtt_list;
1151
1152 /** This object's place on the active/inactive lists */
1153 struct list_head ring_list;
1154 struct list_head mm_list;
1155 /** This object's place in the batchbuffer or on the eviction list */
1156 struct list_head exec_list;
1157
1158 /**
1159 * This is set if the object is on the active lists (has pending
1160 * rendering and so a non-zero seqno), and is not set if it i s on
1161 * inactive (ready to be unbound) list.
1162 */
1163 unsigned int active:1;
1164
1165 /**
1166 * This is set if the object has been written to since last bound
1167 * to the GTT
1168 */
1169 unsigned int dirty:1;
1170
1171 /**
1172 * Fence register bits (if any) for this object. Will be set
1173 * as needed when mapped into the GTT.
1174 * Protected by dev->struct_mutex.
1175 */
1176 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1177
1178 /**
1179 * Advice: are the backing pages purgeable?
1180 */
1181 unsigned int madv:2;
1182
1183 /**
1184 * Current tiling mode for the object.
1185 */
1186 unsigned int tiling_mode:2;
1187 /**
1188 * Whether the tiling parameters for the currently associated fence
1189 * register have changed. Note that for the purposes of tracking
1190 * tiling changes we also treat the unfenced register, the register
1191 * slot that the object occupies whilst it executes a fenced
1192 * command (such as BLT on gen2/3), as a "fence".
1193 */
1194 unsigned int fence_dirty:1;
1195
1196 /** How many users have pinned this object in GTT space. The following
1197 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1198 * (via user_pin_count), execbuffer (objects are not allowed multiple
1199 * times for the same batchbuffer), and the framebuffer code. When
1200 * switching/pageflipping, the framebuffer code has at most two buffers
1201 * pinned per crtc.
1202 *
1203 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1204 * bits with absolutely no headroom. So use 4 bits. */
1205 unsigned int pin_count:4;
1206 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1207
1208 /**
1209 * Is the object at the current location in the gtt mappable and
1210 * fenceable? Used to avoid costly recalculations.
1211 */
1212 unsigned int map_and_fenceable:1;
1213
1214 /**
1215 * Whether the current gtt mapping needs to be mappable (and isn't just
1216 * mappable by accident). Track pin and fault separate for a more
1217 * accurate mappable working set.
1218 */
1219 unsigned int fault_mappable:1;
1220 unsigned int pin_mappable:1;
1221
1222 /*
1223 * Is the GPU currently using a fence to access this buffer,
1224 */
1225 unsigned int pending_fenced_gpu_access:1;
1226 unsigned int fenced_gpu_access:1;
1227
1228 unsigned int cache_level:2;
1229
1230 unsigned int has_aliasing_ppgtt_mapping:1;
1231 unsigned int has_global_gtt_mapping:1;
1232 unsigned int has_dma_mapping:1;
1233
1234 struct sg_table *pages;
1235 int pages_pin_count;
1236
1237 /* prime dma-buf support */
1238 void *dma_buf_vmapping;
1239 int vmapping_count;
1240
1241 /**
1242 * Used for performing relocations during execbuffer insertion.
1243 */
1244 struct hlist_node exec_node;
1245 unsigned long exec_handle;
1246 struct drm_i915_gem_exec_object2 *exec_entry;
1247
1248 /**
1249 * Current offset of the object in GTT space.
1250 *
1251 * This is the same as gtt_space->start
1252 */
1253 uint32_t gtt_offset;
1254
1255 struct intel_ring_buffer *ring;
1256
1257 /** Breadcrumb of last rendering to the buffer. */
1258 uint32_t last_read_seqno;
1259 uint32_t last_write_seqno;
1260 /** Breadcrumb of last fenced GPU access to the buffer. */
1261 uint32_t last_fenced_seqno;
1262
1263 /** Current tiling stride for the object, if it's tiled. */
1264 uint32_t stride;
1265
1266 /** Record of address bit 17 of each page at last unbind. */
1267 unsigned long *bit_17;
1268
1269 /** User space pin count and filp owning the pin */
1270 uint32_t user_pin_count;
1271 struct drm_file *pin_filp;
1272
1273 /** for phy allocated objects */
1274 struct drm_i915_gem_phys_object *phys_obj;
1275 };
1276 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1277
1278 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1279
1280 /**
1281 * Request queue structure.
1282 *
1283 * The request queue allows us to note sequence numbers that have been emitted
1284 * and may be associated with active buffers to be retired.
1285 *
1286 * By keeping this list, we can avoid having to do questionable
1287 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1288 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1289 */
1290 struct drm_i915_gem_request {
1291 /** On Which ring this request was generated */
1292 struct intel_ring_buffer *ring;
1293
1294 /** GEM sequence number associated with this request. */
1295 uint32_t seqno;
1296
1297 /** Postion in the ringbuffer of the end of the request */
1298 u32 tail;
1299
1300 /** Context related to this request */
1301 struct i915_hw_context *ctx;
1302
1303 /** Time at which this request was emitted, in jiffies. */
1304 unsigned long emitted_jiffies;
1305
1306 /** global list entry for this request */
1307 struct list_head list;
1308
1309 struct drm_i915_file_private *file_priv;
1310 /** file_priv list entry for this request */
1311 struct list_head client_list;
1312 };
1313
1314 struct drm_i915_file_private {
1315 struct {
1316 spinlock_t lock;
1317 struct list_head request_list;
1318 } mm;
1319 struct idr context_idr;
1320 };
1321
1322 #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1323
1324 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1325 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1326 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1327 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1328 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1329 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1330 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1331 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1332 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1333 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1334 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1335 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1336 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1337 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1338 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1339 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1340 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1341 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1342 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1343 #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1344 (dev)->pci_device == 0x0152 || \
1345 (dev)->pci_device == 0x015a)
1346 #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1347 (dev)->pci_device == 0x0106 || \
1348 (dev)->pci_device == 0x010A)
1349 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1350 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1351 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1352 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1353 ((dev)->pci_device & 0xFF00) == 0x0A00)
1354
1355 /*
1356 * The genX designation typically refers to the render engine, so render
1357 * capability related checks should use IS_GEN, while display and other checks
1358 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1359 * chips, etc.).
1360 */
1361 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1362 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1363 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1364 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1365 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1366 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1367
1368 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1369 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1370 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1371 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1372
1373 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1374 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1375
1376 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1377 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1378
1379 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1380 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1381
1382 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1383 * rows, which changed the alignment requirements and fence programming.
1384 */
1385 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1386 IS_I915GM(dev)))
1387 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1388 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1389 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1390 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1391 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1392 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1393 /* dsparb controlled by hw only */
1394 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1395
1396 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1397 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1398 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1399
1400 #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1401
1402 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1403 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1404 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1405
1406 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1407 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1408 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1409 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1410 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1411 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1412
1413 #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1414 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1415 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1416 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1417 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1418 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1419
1420 #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1421
1422 #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1423
1424 #define GT_FREQUENCY_MULTIPLIER 50
1425
1426 #include "i915_trace.h"
1427
1428 /**
1429 * RC6 is a special power stage which allows the GPU to enter an very
1430 * low-voltage mode when idle, using down to 0V while at this stage. This
1431 * stage is entered automatically when the GPU is idle when RC6 support is
1432 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1433 *
1434 * There are different RC6 modes available in Intel GPU, which differentiate
1435 * among each other with the latency required to enter and leave RC6 and
1436 * voltage consumed by the GPU in different states.
1437 *
1438 * The combination of the following flags define which states GPU is allowed
1439 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1440 * RC6pp is deepest RC6. Their support by hardware varies according to the
1441 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1442 * which brings the most power savings; deeper states save more power, but
1443 * require higher latency to switch to and wake up.
1444 */
1445 #define INTEL_RC6_ENABLE (1<<0)
1446 #define INTEL_RC6p_ENABLE (1<<1)
1447 #define INTEL_RC6pp_ENABLE (1<<2)
1448
1449 extern struct drm_ioctl_desc i915_ioctls[];
1450 extern int i915_max_ioctl;
1451 extern unsigned int i915_fbpercrtc __always_unused;
1452 extern int i915_panel_ignore_lid __read_mostly;
1453 extern unsigned int i915_powersave __read_mostly;
1454 extern int i915_semaphores __read_mostly;
1455 extern unsigned int i915_lvds_downclock __read_mostly;
1456 extern int i915_lvds_channel_mode __read_mostly;
1457 extern int i915_panel_use_ssc __read_mostly;
1458 extern int i915_vbt_sdvo_panel_type __read_mostly;
1459 extern int i915_enable_rc6 __read_mostly;
1460 extern int i915_enable_fbc __read_mostly;
1461 extern bool i915_enable_hangcheck __read_mostly;
1462 extern int i915_enable_ppgtt __read_mostly;
1463 extern unsigned int i915_preliminary_hw_support __read_mostly;
1464 extern int i915_disable_power_well __read_mostly;
1465
1466 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1467 extern int i915_resume(struct drm_device *dev);
1468 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1469 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1470
1471 /* i915_dma.c */
1472 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1473 extern void i915_kernel_lost_context(struct drm_device * dev);
1474 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1475 extern int i915_driver_unload(struct drm_device *);
1476 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1477 extern void i915_driver_lastclose(struct drm_device * dev);
1478 extern void i915_driver_preclose(struct drm_device *dev,
1479 struct drm_file *file_priv);
1480 extern void i915_driver_postclose(struct drm_device *dev,
1481 struct drm_file *file_priv);
1482 extern int i915_driver_device_is_agp(struct drm_device * dev);
1483 #ifdef CONFIG_COMPAT
1484 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1485 unsigned long arg);
1486 #endif
1487 extern int i915_emit_box(struct drm_device *dev,
1488 struct drm_clip_rect *box,
1489 int DR1, int DR4);
1490 extern int intel_gpu_reset(struct drm_device *dev);
1491 extern int i915_reset(struct drm_device *dev);
1492 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1493 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1494 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1495 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1496
1497 extern void intel_console_resume(struct work_struct *work);
1498
1499 /* i915_irq.c */
1500 void i915_hangcheck_elapsed(unsigned long data);
1501 void i915_handle_error(struct drm_device *dev, bool wedged);
1502
1503 extern void intel_irq_init(struct drm_device *dev);
1504 extern void intel_hpd_init(struct drm_device *dev);
1505 extern void intel_gt_init(struct drm_device *dev);
1506 extern void intel_gt_reset(struct drm_device *dev);
1507
1508 void i915_error_state_free(struct kref *error_ref);
1509
1510 void
1511 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1512
1513 void
1514 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1515
1516 #ifdef CONFIG_DEBUG_FS
1517 extern void i915_destroy_error_state(struct drm_device *dev);
1518 #else
1519 #define i915_destroy_error_state(x)
1520 #endif
1521
1522
1523 /* i915_gem.c */
1524 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1525 struct drm_file *file_priv);
1526 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1527 struct drm_file *file_priv);
1528 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1529 struct drm_file *file_priv);
1530 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1531 struct drm_file *file_priv);
1532 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1533 struct drm_file *file_priv);
1534 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1535 struct drm_file *file_priv);
1536 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1537 struct drm_file *file_priv);
1538 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1539 struct drm_file *file_priv);
1540 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1541 struct drm_file *file_priv);
1542 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1543 struct drm_file *file_priv);
1544 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1545 struct drm_file *file_priv);
1546 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1547 struct drm_file *file_priv);
1548 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1549 struct drm_file *file_priv);
1550 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1551 struct drm_file *file);
1552 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1553 struct drm_file *file);
1554 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1555 struct drm_file *file_priv);
1556 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1557 struct drm_file *file_priv);
1558 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1559 struct drm_file *file_priv);
1560 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1561 struct drm_file *file_priv);
1562 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1563 struct drm_file *file_priv);
1564 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1565 struct drm_file *file_priv);
1566 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1567 struct drm_file *file_priv);
1568 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1569 struct drm_file *file_priv);
1570 void i915_gem_load(struct drm_device *dev);
1571 void *i915_gem_object_alloc(struct drm_device *dev);
1572 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1573 int i915_gem_init_object(struct drm_gem_object *obj);
1574 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1575 const struct drm_i915_gem_object_ops *ops);
1576 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1577 size_t size);
1578 void i915_gem_free_object(struct drm_gem_object *obj);
1579
1580 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1581 uint32_t alignment,
1582 bool map_and_fenceable,
1583 bool nonblocking);
1584 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1585 int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1586 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1587 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1588 void i915_gem_lastclose(struct drm_device *dev);
1589
1590 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1591 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1592 {
1593 struct sg_page_iter sg_iter;
1594
1595 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1596 return sg_page_iter_page(&sg_iter);
1597
1598 return NULL;
1599 }
1600 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1601 {
1602 BUG_ON(obj->pages == NULL);
1603 obj->pages_pin_count++;
1604 }
1605 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1606 {
1607 BUG_ON(obj->pages_pin_count == 0);
1608 obj->pages_pin_count--;
1609 }
1610
1611 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1612 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1613 struct intel_ring_buffer *to);
1614 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1615 struct intel_ring_buffer *ring);
1616
1617 int i915_gem_dumb_create(struct drm_file *file_priv,
1618 struct drm_device *dev,
1619 struct drm_mode_create_dumb *args);
1620 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1621 uint32_t handle, uint64_t *offset);
1622 int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1623 uint32_t handle);
1624 /**
1625 * Returns true if seq1 is later than seq2.
1626 */
1627 static inline bool
1628 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1629 {
1630 return (int32_t)(seq1 - seq2) >= 0;
1631 }
1632
1633 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1634 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1635 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1636 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1637
1638 static inline bool
1639 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1640 {
1641 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1642 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1643 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1644 return true;
1645 } else
1646 return false;
1647 }
1648
1649 static inline void
1650 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1651 {
1652 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1653 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1654 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1655 }
1656 }
1657
1658 void i915_gem_retire_requests(struct drm_device *dev);
1659 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1660 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1661 bool interruptible);
1662 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1663 {
1664 return unlikely(atomic_read(&error->reset_counter)
1665 & I915_RESET_IN_PROGRESS_FLAG);
1666 }
1667
1668 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1669 {
1670 return atomic_read(&error->reset_counter) == I915_WEDGED;
1671 }
1672
1673 void i915_gem_reset(struct drm_device *dev);
1674 void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1675 int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1676 uint32_t read_domains,
1677 uint32_t write_domain);
1678 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1679 int __must_check i915_gem_init(struct drm_device *dev);
1680 int __must_check i915_gem_init_hw(struct drm_device *dev);
1681 void i915_gem_l3_remap(struct drm_device *dev);
1682 void i915_gem_init_swizzling(struct drm_device *dev);
1683 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1684 int __must_check i915_gpu_idle(struct drm_device *dev);
1685 int __must_check i915_gem_idle(struct drm_device *dev);
1686 int i915_add_request(struct intel_ring_buffer *ring,
1687 struct drm_file *file,
1688 u32 *seqno);
1689 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1690 uint32_t seqno);
1691 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1692 int __must_check
1693 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1694 bool write);
1695 int __must_check
1696 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1697 int __must_check
1698 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1699 u32 alignment,
1700 struct intel_ring_buffer *pipelined);
1701 int i915_gem_attach_phys_object(struct drm_device *dev,
1702 struct drm_i915_gem_object *obj,
1703 int id,
1704 int align);
1705 void i915_gem_detach_phys_object(struct drm_device *dev,
1706 struct drm_i915_gem_object *obj);
1707 void i915_gem_free_all_phys_object(struct drm_device *dev);
1708 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1709
1710 uint32_t
1711 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1712 uint32_t
1713 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1714 int tiling_mode, bool fenced);
1715
1716 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1717 enum i915_cache_level cache_level);
1718
1719 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1720 struct dma_buf *dma_buf);
1721
1722 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1723 struct drm_gem_object *gem_obj, int flags);
1724
1725 /* i915_gem_context.c */
1726 void i915_gem_context_init(struct drm_device *dev);
1727 void i915_gem_context_fini(struct drm_device *dev);
1728 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1729 int i915_switch_context(struct intel_ring_buffer *ring,
1730 struct drm_file *file, int to_id);
1731 void i915_gem_context_free(struct kref *ctx_ref);
1732 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1733 {
1734 kref_get(&ctx->ref);
1735 }
1736
1737 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1738 {
1739 kref_put(&ctx->ref, i915_gem_context_free);
1740 }
1741
1742 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1743 struct drm_file *file);
1744 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1745 struct drm_file *file);
1746
1747 /* i915_gem_gtt.c */
1748 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1749 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1750 struct drm_i915_gem_object *obj,
1751 enum i915_cache_level cache_level);
1752 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1753 struct drm_i915_gem_object *obj);
1754
1755 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1756 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1757 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1758 enum i915_cache_level cache_level);
1759 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1760 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1761 void i915_gem_init_global_gtt(struct drm_device *dev);
1762 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1763 unsigned long mappable_end, unsigned long end);
1764 int i915_gem_gtt_init(struct drm_device *dev);
1765 static inline void i915_gem_chipset_flush(struct drm_device *dev)
1766 {
1767 if (INTEL_INFO(dev)->gen < 6)
1768 intel_gtt_chipset_flush();
1769 }
1770
1771
1772 /* i915_gem_evict.c */
1773 int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1774 unsigned alignment,
1775 unsigned cache_level,
1776 bool mappable,
1777 bool nonblock);
1778 int i915_gem_evict_everything(struct drm_device *dev);
1779
1780 /* i915_gem_stolen.c */
1781 int i915_gem_init_stolen(struct drm_device *dev);
1782 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1783 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
1784 void i915_gem_cleanup_stolen(struct drm_device *dev);
1785 struct drm_i915_gem_object *
1786 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1787 struct drm_i915_gem_object *
1788 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1789 u32 stolen_offset,
1790 u32 gtt_offset,
1791 u32 size);
1792 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
1793
1794 /* i915_gem_tiling.c */
1795 inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1796 {
1797 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1798
1799 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1800 obj->tiling_mode != I915_TILING_NONE;
1801 }
1802
1803 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1804 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1805 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1806
1807 /* i915_gem_debug.c */
1808 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1809 const char *where, uint32_t mark);
1810 #if WATCH_LISTS
1811 int i915_verify_lists(struct drm_device *dev);
1812 #else
1813 #define i915_verify_lists(dev) 0
1814 #endif
1815 void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1816 int handle);
1817 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1818 const char *where, uint32_t mark);
1819
1820 /* i915_debugfs.c */
1821 int i915_debugfs_init(struct drm_minor *minor);
1822 void i915_debugfs_cleanup(struct drm_minor *minor);
1823
1824 /* i915_suspend.c */
1825 extern int i915_save_state(struct drm_device *dev);
1826 extern int i915_restore_state(struct drm_device *dev);
1827
1828 /* i915_ums.c */
1829 void i915_save_display_reg(struct drm_device *dev);
1830 void i915_restore_display_reg(struct drm_device *dev);
1831
1832 /* i915_sysfs.c */
1833 void i915_setup_sysfs(struct drm_device *dev_priv);
1834 void i915_teardown_sysfs(struct drm_device *dev_priv);
1835
1836 /* intel_i2c.c */
1837 extern int intel_setup_gmbus(struct drm_device *dev);
1838 extern void intel_teardown_gmbus(struct drm_device *dev);
1839 static inline bool intel_gmbus_is_port_valid(unsigned port)
1840 {
1841 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1842 }
1843
1844 extern struct i2c_adapter *intel_gmbus_get_adapter(
1845 struct drm_i915_private *dev_priv, unsigned port);
1846 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1847 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1848 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1849 {
1850 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1851 }
1852 extern void intel_i2c_reset(struct drm_device *dev);
1853
1854 /* intel_opregion.c */
1855 extern int intel_opregion_setup(struct drm_device *dev);
1856 #ifdef CONFIG_ACPI
1857 extern void intel_opregion_init(struct drm_device *dev);
1858 extern void intel_opregion_fini(struct drm_device *dev);
1859 extern void intel_opregion_asle_intr(struct drm_device *dev);
1860 #else
1861 static inline void intel_opregion_init(struct drm_device *dev) { return; }
1862 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1863 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1864 #endif
1865
1866 /* intel_acpi.c */
1867 #ifdef CONFIG_ACPI
1868 extern void intel_register_dsm_handler(void);
1869 extern void intel_unregister_dsm_handler(void);
1870 #else
1871 static inline void intel_register_dsm_handler(void) { return; }
1872 static inline void intel_unregister_dsm_handler(void) { return; }
1873 #endif /* CONFIG_ACPI */
1874
1875 /* modesetting */
1876 extern void intel_modeset_init_hw(struct drm_device *dev);
1877 extern void intel_modeset_suspend_hw(struct drm_device *dev);
1878 extern void intel_modeset_init(struct drm_device *dev);
1879 extern void intel_modeset_gem_init(struct drm_device *dev);
1880 extern void intel_modeset_cleanup(struct drm_device *dev);
1881 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1882 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1883 bool force_restore);
1884 extern void i915_redisable_vga(struct drm_device *dev);
1885 extern bool intel_fbc_enabled(struct drm_device *dev);
1886 extern void intel_disable_fbc(struct drm_device *dev);
1887 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1888 extern void intel_init_pch_refclk(struct drm_device *dev);
1889 extern void gen6_set_rps(struct drm_device *dev, u8 val);
1890 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1891 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1892 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
1893 extern void intel_detect_pch(struct drm_device *dev);
1894 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
1895 extern int intel_enable_rc6(const struct drm_device *dev);
1896
1897 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
1898 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1899 struct drm_file *file);
1900
1901 /* overlay */
1902 #ifdef CONFIG_DEBUG_FS
1903 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1904 extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1905
1906 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1907 extern void intel_display_print_error_state(struct seq_file *m,
1908 struct drm_device *dev,
1909 struct intel_display_error_state *error);
1910 #endif
1911
1912 /* On SNB platform, before reading ring registers forcewake bit
1913 * must be set to prevent GT core from power down and stale values being
1914 * returned.
1915 */
1916 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1917 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1918 int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1919
1920 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1921 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1922 int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1923 int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
1924 int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1925
1926 int vlv_gpu_freq(int ddr_freq, int val);
1927 int vlv_freq_opcode(int ddr_freq, int val);
1928
1929 #define __i915_read(x, y) \
1930 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1931
1932 __i915_read(8, b)
1933 __i915_read(16, w)
1934 __i915_read(32, l)
1935 __i915_read(64, q)
1936 #undef __i915_read
1937
1938 #define __i915_write(x, y) \
1939 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1940
1941 __i915_write(8, b)
1942 __i915_write(16, w)
1943 __i915_write(32, l)
1944 __i915_write(64, q)
1945 #undef __i915_write
1946
1947 #define I915_READ8(reg) i915_read8(dev_priv, (reg))
1948 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1949
1950 #define I915_READ16(reg) i915_read16(dev_priv, (reg))
1951 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1952 #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1953 #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1954
1955 #define I915_READ(reg) i915_read32(dev_priv, (reg))
1956 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
1957 #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1958 #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
1959
1960 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1961 #define I915_READ64(reg) i915_read64(dev_priv, (reg))
1962
1963 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1964 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1965
1966 /* "Broadcast RGB" property */
1967 #define INTEL_BROADCAST_RGB_AUTO 0
1968 #define INTEL_BROADCAST_RGB_FULL 1
1969 #define INTEL_BROADCAST_RGB_LIMITED 2
1970
1971 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1972 {
1973 if (HAS_PCH_SPLIT(dev))
1974 return CPU_VGACNTRL;
1975 else if (IS_VALLEYVIEW(dev))
1976 return VLV_VGACNTRL;
1977 else
1978 return VGACNTRL;
1979 }
1980
1981 static inline void __user *to_user_ptr(u64 address)
1982 {
1983 return (void __user *)(uintptr_t)address;
1984 }
1985
1986 #endif
This page took 0.073338 seconds and 6 git commands to generate.