drm/i915: Set context in request from creation even in legacy mode
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem.c
1 /*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28 #include <drm/drmP.h>
29 #include <drm/drm_vma_manager.h>
30 #include <drm/i915_drm.h>
31 #include "i915_drv.h"
32 #include "i915_vgpu.h"
33 #include "i915_trace.h"
34 #include "intel_drv.h"
35 #include <linux/shmem_fs.h>
36 #include <linux/slab.h>
37 #include <linux/swap.h>
38 #include <linux/pci.h>
39 #include <linux/dma-buf.h>
40
41 #define RQ_BUG_ON(expr)
42
43 static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
44 static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
45 static void
46 i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47 static void
48 i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
49 static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51 static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
55 static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57 {
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59 }
60
61 static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62 {
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67 }
68
69 static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70 {
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
77 obj->fence_dirty = false;
78 obj->fence_reg = I915_FENCE_REG_NONE;
79 }
80
81 /* some bookkeeping */
82 static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84 {
85 spin_lock(&dev_priv->mm.object_stat_lock);
86 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
88 spin_unlock(&dev_priv->mm.object_stat_lock);
89 }
90
91 static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93 {
94 spin_lock(&dev_priv->mm.object_stat_lock);
95 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
97 spin_unlock(&dev_priv->mm.object_stat_lock);
98 }
99
100 static int
101 i915_gem_wait_for_error(struct i915_gpu_error *error)
102 {
103 int ret;
104
105 #define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
107 if (EXIT_COND)
108 return 0;
109
110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
122 return ret;
123 }
124 #undef EXIT_COND
125
126 return 0;
127 }
128
129 int i915_mutex_lock_interruptible(struct drm_device *dev)
130 {
131 struct drm_i915_private *dev_priv = dev->dev_private;
132 int ret;
133
134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
142 WARN_ON(i915_verify_lists(dev));
143 return 0;
144 }
145
146 int
147 i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
148 struct drm_file *file)
149 {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 struct drm_i915_gem_get_aperture *args = data;
152 struct drm_i915_gem_object *obj;
153 size_t pinned;
154
155 pinned = 0;
156 mutex_lock(&dev->struct_mutex);
157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
158 if (i915_gem_obj_is_pinned(obj))
159 pinned += i915_gem_obj_ggtt_size(obj);
160 mutex_unlock(&dev->struct_mutex);
161
162 args->aper_size = dev_priv->gtt.base.total;
163 args->aper_available_size = args->aper_size - pinned;
164
165 return 0;
166 }
167
168 static int
169 i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
170 {
171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
176
177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
179
180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218 }
219
220 static void
221 i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222 {
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
241 char *vaddr = obj->phys_handle->vaddr;
242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
245 struct page *page;
246 char *dst;
247
248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
259 mark_page_accessed(page);
260 page_cache_release(page);
261 vaddr += PAGE_SIZE;
262 }
263 obj->dirty = 0;
264 }
265
266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270 }
271
272 static void
273 i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274 {
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276 }
277
278 static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282 };
283
284 static int
285 drop_pages(struct drm_i915_gem_object *obj)
286 {
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
299 }
300
301 int
302 i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304 {
305 drm_dma_handle_t *phys;
306 int ret;
307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
330 obj->phys_handle = phys;
331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
334 }
335
336 static int
337 i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340 {
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
344 int ret = 0;
345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
352
353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
368 }
369
370 drm_clflush_virt_range(vaddr, args->size);
371 i915_gem_chipset_flush(dev);
372
373 out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
376 }
377
378 void *i915_gem_object_alloc(struct drm_device *dev)
379 {
380 struct drm_i915_private *dev_priv = dev->dev_private;
381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
382 }
383
384 void i915_gem_object_free(struct drm_i915_gem_object *obj)
385 {
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
387 kmem_cache_free(dev_priv->objects, obj);
388 }
389
390 static int
391 i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
395 {
396 struct drm_i915_gem_object *obj;
397 int ret;
398 u32 handle;
399
400 size = roundup(size, PAGE_SIZE);
401 if (size == 0)
402 return -EINVAL;
403
404 /* Allocate the new object */
405 obj = i915_gem_alloc_object(dev, size);
406 if (obj == NULL)
407 return -ENOMEM;
408
409 ret = drm_gem_handle_create(file, &obj->base, &handle);
410 /* drop reference from allocate - handle holds it now */
411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
414
415 *handle_p = handle;
416 return 0;
417 }
418
419 int
420 i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423 {
424 /* have to work out size/pitch and return them */
425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
428 args->size, &args->handle);
429 }
430
431 /**
432 * Creates a new mm object and returns a handle to it.
433 */
434 int
435 i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437 {
438 struct drm_i915_gem_create *args = data;
439
440 return i915_gem_create(file, dev,
441 args->size, &args->handle);
442 }
443
444 static inline int
445 __copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448 {
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468 }
469
470 static inline int
471 __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
473 int length)
474 {
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494 }
495
496 /*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503 {
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530 }
531
532 /* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
535 static int
536 shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539 {
540 char *vaddr;
541 int ret;
542
543 if (unlikely(page_do_bit17_swizzling))
544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
555 return ret ? -EFAULT : 0;
556 }
557
558 static void
559 shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561 {
562 if (unlikely(swizzled)) {
563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578 }
579
580 /* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582 static int
583 shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586 {
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
606 return ret ? - EFAULT : 0;
607 }
608
609 static int
610 i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
614 {
615 char __user *user_data;
616 ssize_t remain;
617 loff_t offset;
618 int shmem_page_offset, page_length, ret = 0;
619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
620 int prefaulted = 0;
621 int needs_clflush = 0;
622 struct sg_page_iter sg_iter;
623
624 user_data = to_user_ptr(args->data_ptr);
625 remain = args->size;
626
627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
628
629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
630 if (ret)
631 return ret;
632
633 offset = args->offset;
634
635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
637 struct page *page = sg_page_iter_page(&sg_iter);
638
639 if (remain <= 0)
640 break;
641
642 /* Operation in this page
643 *
644 * shmem_page_offset = offset within page in shmem file
645 * page_length = bytes to copy for this page
646 */
647 shmem_page_offset = offset_in_page(offset);
648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
651
652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
660
661 mutex_unlock(&dev->struct_mutex);
662
663 if (likely(!i915.prefault_disable) && !prefaulted) {
664 ret = fault_in_multipages_writeable(user_data, remain);
665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
676
677 mutex_lock(&dev->struct_mutex);
678
679 if (ret)
680 goto out;
681
682 next_page:
683 remain -= page_length;
684 user_data += page_length;
685 offset += page_length;
686 }
687
688 out:
689 i915_gem_object_unpin_pages(obj);
690
691 return ret;
692 }
693
694 /**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699 int
700 i915_gem_pread_ioctl(struct drm_device *dev, void *data,
701 struct drm_file *file)
702 {
703 struct drm_i915_gem_pread *args = data;
704 struct drm_i915_gem_object *obj;
705 int ret = 0;
706
707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
711 to_user_ptr(args->data_ptr),
712 args->size))
713 return -EFAULT;
714
715 ret = i915_mutex_lock_interruptible(dev);
716 if (ret)
717 return ret;
718
719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
720 if (&obj->base == NULL) {
721 ret = -ENOENT;
722 goto unlock;
723 }
724
725 /* Bounds check source. */
726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
728 ret = -EINVAL;
729 goto out;
730 }
731
732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
742 ret = i915_gem_shmem_pread(dev, obj, args, file);
743
744 out:
745 drm_gem_object_unreference(&obj->base);
746 unlock:
747 mutex_unlock(&dev->struct_mutex);
748 return ret;
749 }
750
751 /* This is the fast write path which cannot handle
752 * page faults in the source data
753 */
754
755 static inline int
756 fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760 {
761 void __iomem *vaddr_atomic;
762 void *vaddr;
763 unsigned long unwritten;
764
765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
769 user_data, length);
770 io_mapping_unmap_atomic(vaddr_atomic);
771 return unwritten;
772 }
773
774 /**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
778 static int
779 i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
781 struct drm_i915_gem_pwrite *args,
782 struct drm_file *file)
783 {
784 struct drm_i915_private *dev_priv = dev->dev_private;
785 ssize_t remain;
786 loff_t offset, page_base;
787 char __user *user_data;
788 int page_offset, page_length, ret;
789
790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
801
802 user_data = to_user_ptr(args->data_ptr);
803 remain = args->size;
804
805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
806
807 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
808
809 while (remain > 0) {
810 /* Operation in this page
811 *
812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
815 */
816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
821
822 /* If we get a fault while copying data, then (presumably) our
823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
825 */
826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
829 goto out_flush;
830 }
831
832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
835 }
836
837 out_flush:
838 intel_fb_obj_flush(obj, false);
839 out_unpin:
840 i915_gem_object_ggtt_unpin(obj);
841 out:
842 return ret;
843 }
844
845 /* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
849 static int
850 shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
855 {
856 char *vaddr;
857 int ret;
858
859 if (unlikely(page_do_bit17_swizzling))
860 return -EINVAL;
861
862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
872
873 return ret ? -EFAULT : 0;
874 }
875
876 /* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
878 static int
879 shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
884 {
885 char *vaddr;
886 int ret;
887
888 vaddr = kmap(page);
889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
895 user_data,
896 page_length);
897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
905 kunmap(page);
906
907 return ret ? -EFAULT : 0;
908 }
909
910 static int
911 i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
915 {
916 ssize_t remain;
917 loff_t offset;
918 char __user *user_data;
919 int shmem_page_offset, page_length, ret = 0;
920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
921 int hit_slowpath = 0;
922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
924 struct sg_page_iter sg_iter;
925
926 user_data = to_user_ptr(args->data_ptr);
927 remain = args->size;
928
929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
930
931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
936 needs_clflush_after = cpu_write_needs_clflush(obj);
937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
940 }
941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
951 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
952
953 i915_gem_object_pin_pages(obj);
954
955 offset = args->offset;
956 obj->dirty = 1;
957
958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
960 struct page *page = sg_page_iter_page(&sg_iter);
961 int partial_cacheline_write;
962
963 if (remain <= 0)
964 break;
965
966 /* Operation in this page
967 *
968 * shmem_page_offset = offset within page in shmem file
969 * page_length = bytes to copy for this page
970 */
971 shmem_page_offset = offset_in_page(offset);
972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
976
977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
993
994 hit_slowpath = 1;
995 mutex_unlock(&dev->struct_mutex);
996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
1000
1001 mutex_lock(&dev->struct_mutex);
1002
1003 if (ret)
1004 goto out;
1005
1006 next_page:
1007 remain -= page_length;
1008 user_data += page_length;
1009 offset += page_length;
1010 }
1011
1012 out:
1013 i915_gem_object_unpin_pages(obj);
1014
1015 if (hit_slowpath) {
1016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
1025 }
1026 }
1027
1028 if (needs_clflush_after)
1029 i915_gem_chipset_flush(dev);
1030
1031 intel_fb_obj_flush(obj, false);
1032 return ret;
1033 }
1034
1035 /**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040 int
1041 i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1042 struct drm_file *file)
1043 {
1044 struct drm_i915_private *dev_priv = dev->dev_private;
1045 struct drm_i915_gem_pwrite *args = data;
1046 struct drm_i915_gem_object *obj;
1047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
1053 to_user_ptr(args->data_ptr),
1054 args->size))
1055 return -EFAULT;
1056
1057 if (likely(!i915.prefault_disable)) {
1058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
1063
1064 intel_runtime_pm_get(dev_priv);
1065
1066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
1068 goto put_rpm;
1069
1070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1071 if (&obj->base == NULL) {
1072 ret = -ENOENT;
1073 goto unlock;
1074 }
1075
1076 /* Bounds check destination. */
1077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
1079 ret = -EINVAL;
1080 goto out;
1081 }
1082
1083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
1091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
1093 ret = -EFAULT;
1094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
1100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
1103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
1107 }
1108
1109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
1115
1116 out:
1117 drm_gem_object_unreference(&obj->base);
1118 unlock:
1119 mutex_unlock(&dev->struct_mutex);
1120 put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
1123 return ret;
1124 }
1125
1126 int
1127 i915_gem_check_wedge(struct i915_gpu_error *error,
1128 bool interruptible)
1129 {
1130 if (i915_reset_in_progress(error)) {
1131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
1136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
1138 return -EIO;
1139
1140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
1147 }
1148
1149 return 0;
1150 }
1151
1152 /*
1153 * Compare arbitrary request against outstanding lazy request. Emit on match.
1154 */
1155 int
1156 i915_gem_check_olr(struct drm_i915_gem_request *req)
1157 {
1158 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
1159
1160 if (req == req->ring->outstanding_lazy_request)
1161 i915_add_request(req->ring);
1162
1163 return 0;
1164 }
1165
1166 static void fake_irq(unsigned long data)
1167 {
1168 wake_up_process((struct task_struct *)data);
1169 }
1170
1171 static bool missed_irq(struct drm_i915_private *dev_priv,
1172 struct intel_engine_cs *ring)
1173 {
1174 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1175 }
1176
1177 static int __i915_spin_request(struct drm_i915_gem_request *req)
1178 {
1179 unsigned long timeout;
1180
1181 if (i915_gem_request_get_ring(req)->irq_refcount)
1182 return -EBUSY;
1183
1184 timeout = jiffies + 1;
1185 while (!need_resched()) {
1186 if (i915_gem_request_completed(req, true))
1187 return 0;
1188
1189 if (time_after_eq(jiffies, timeout))
1190 break;
1191
1192 cpu_relax_lowlatency();
1193 }
1194 if (i915_gem_request_completed(req, false))
1195 return 0;
1196
1197 return -EAGAIN;
1198 }
1199
1200 /**
1201 * __i915_wait_request - wait until execution of request has finished
1202 * @req: duh!
1203 * @reset_counter: reset sequence associated with the given request
1204 * @interruptible: do an interruptible wait (normally yes)
1205 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1206 *
1207 * Note: It is of utmost importance that the passed in seqno and reset_counter
1208 * values have been read by the caller in an smp safe manner. Where read-side
1209 * locks are involved, it is sufficient to read the reset_counter before
1210 * unlocking the lock that protects the seqno. For lockless tricks, the
1211 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1212 * inserted.
1213 *
1214 * Returns 0 if the request was found within the alloted time. Else returns the
1215 * errno with remaining time filled in timeout argument.
1216 */
1217 int __i915_wait_request(struct drm_i915_gem_request *req,
1218 unsigned reset_counter,
1219 bool interruptible,
1220 s64 *timeout,
1221 struct intel_rps_client *rps)
1222 {
1223 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
1224 struct drm_device *dev = ring->dev;
1225 struct drm_i915_private *dev_priv = dev->dev_private;
1226 const bool irq_test_in_progress =
1227 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
1228 DEFINE_WAIT(wait);
1229 unsigned long timeout_expire;
1230 s64 before, now;
1231 int ret;
1232
1233 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
1234
1235 if (list_empty(&req->list))
1236 return 0;
1237
1238 if (i915_gem_request_completed(req, true))
1239 return 0;
1240
1241 timeout_expire = timeout ?
1242 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
1243
1244 if (INTEL_INFO(dev_priv)->gen >= 6)
1245 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
1246
1247 /* Record current time in case interrupted by signal, or wedged */
1248 trace_i915_gem_request_wait_begin(req);
1249 before = ktime_get_raw_ns();
1250
1251 /* Optimistic spin for the next jiffie before touching IRQs */
1252 ret = __i915_spin_request(req);
1253 if (ret == 0)
1254 goto out;
1255
1256 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1257 ret = -ENODEV;
1258 goto out;
1259 }
1260
1261 for (;;) {
1262 struct timer_list timer;
1263
1264 prepare_to_wait(&ring->irq_queue, &wait,
1265 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
1266
1267 /* We need to check whether any gpu reset happened in between
1268 * the caller grabbing the seqno and now ... */
1269 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1270 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1271 * is truely gone. */
1272 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1273 if (ret == 0)
1274 ret = -EAGAIN;
1275 break;
1276 }
1277
1278 if (i915_gem_request_completed(req, false)) {
1279 ret = 0;
1280 break;
1281 }
1282
1283 if (interruptible && signal_pending(current)) {
1284 ret = -ERESTARTSYS;
1285 break;
1286 }
1287
1288 if (timeout && time_after_eq(jiffies, timeout_expire)) {
1289 ret = -ETIME;
1290 break;
1291 }
1292
1293 timer.function = NULL;
1294 if (timeout || missed_irq(dev_priv, ring)) {
1295 unsigned long expire;
1296
1297 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
1298 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
1299 mod_timer(&timer, expire);
1300 }
1301
1302 io_schedule();
1303
1304 if (timer.function) {
1305 del_singleshot_timer_sync(&timer);
1306 destroy_timer_on_stack(&timer);
1307 }
1308 }
1309 if (!irq_test_in_progress)
1310 ring->irq_put(ring);
1311
1312 finish_wait(&ring->irq_queue, &wait);
1313
1314 out:
1315 now = ktime_get_raw_ns();
1316 trace_i915_gem_request_wait_end(req);
1317
1318 if (timeout) {
1319 s64 tres = *timeout - (now - before);
1320
1321 *timeout = tres < 0 ? 0 : tres;
1322
1323 /*
1324 * Apparently ktime isn't accurate enough and occasionally has a
1325 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1326 * things up to make the test happy. We allow up to 1 jiffy.
1327 *
1328 * This is a regrssion from the timespec->ktime conversion.
1329 */
1330 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1331 *timeout = 0;
1332 }
1333
1334 return ret;
1335 }
1336
1337 static inline void
1338 i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1339 {
1340 struct drm_i915_file_private *file_priv = request->file_priv;
1341
1342 if (!file_priv)
1343 return;
1344
1345 spin_lock(&file_priv->mm.lock);
1346 list_del(&request->client_list);
1347 request->file_priv = NULL;
1348 spin_unlock(&file_priv->mm.lock);
1349 }
1350
1351 static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1352 {
1353 trace_i915_gem_request_retire(request);
1354
1355 /* We know the GPU must have read the request to have
1356 * sent us the seqno + interrupt, so use the position
1357 * of tail of the request to update the last known position
1358 * of the GPU head.
1359 *
1360 * Note this requires that we are always called in request
1361 * completion order.
1362 */
1363 request->ringbuf->last_retired_head = request->postfix;
1364
1365 list_del_init(&request->list);
1366 i915_gem_request_remove_from_client(request);
1367
1368 put_pid(request->pid);
1369
1370 i915_gem_request_unreference(request);
1371 }
1372
1373 static void
1374 __i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1375 {
1376 struct intel_engine_cs *engine = req->ring;
1377 struct drm_i915_gem_request *tmp;
1378
1379 lockdep_assert_held(&engine->dev->struct_mutex);
1380
1381 if (list_empty(&req->list))
1382 return;
1383
1384 do {
1385 tmp = list_first_entry(&engine->request_list,
1386 typeof(*tmp), list);
1387
1388 i915_gem_request_retire(tmp);
1389 } while (tmp != req);
1390
1391 WARN_ON(i915_verify_lists(engine->dev));
1392 }
1393
1394 /**
1395 * Waits for a request to be signaled, and cleans up the
1396 * request and object lists appropriately for that event.
1397 */
1398 int
1399 i915_wait_request(struct drm_i915_gem_request *req)
1400 {
1401 struct drm_device *dev;
1402 struct drm_i915_private *dev_priv;
1403 bool interruptible;
1404 int ret;
1405
1406 BUG_ON(req == NULL);
1407
1408 dev = req->ring->dev;
1409 dev_priv = dev->dev_private;
1410 interruptible = dev_priv->mm.interruptible;
1411
1412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1413
1414 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1415 if (ret)
1416 return ret;
1417
1418 ret = i915_gem_check_olr(req);
1419 if (ret)
1420 return ret;
1421
1422 ret = __i915_wait_request(req,
1423 atomic_read(&dev_priv->gpu_error.reset_counter),
1424 interruptible, NULL, NULL);
1425 if (ret)
1426 return ret;
1427
1428 __i915_gem_request_retire__upto(req);
1429 return 0;
1430 }
1431
1432 /**
1433 * Ensures that all rendering to the object has completed and the object is
1434 * safe to unbind from the GTT or access from the CPU.
1435 */
1436 int
1437 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1438 bool readonly)
1439 {
1440 int ret, i;
1441
1442 if (!obj->active)
1443 return 0;
1444
1445 if (readonly) {
1446 if (obj->last_write_req != NULL) {
1447 ret = i915_wait_request(obj->last_write_req);
1448 if (ret)
1449 return ret;
1450
1451 i = obj->last_write_req->ring->id;
1452 if (obj->last_read_req[i] == obj->last_write_req)
1453 i915_gem_object_retire__read(obj, i);
1454 else
1455 i915_gem_object_retire__write(obj);
1456 }
1457 } else {
1458 for (i = 0; i < I915_NUM_RINGS; i++) {
1459 if (obj->last_read_req[i] == NULL)
1460 continue;
1461
1462 ret = i915_wait_request(obj->last_read_req[i]);
1463 if (ret)
1464 return ret;
1465
1466 i915_gem_object_retire__read(obj, i);
1467 }
1468 RQ_BUG_ON(obj->active);
1469 }
1470
1471 return 0;
1472 }
1473
1474 static void
1475 i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1476 struct drm_i915_gem_request *req)
1477 {
1478 int ring = req->ring->id;
1479
1480 if (obj->last_read_req[ring] == req)
1481 i915_gem_object_retire__read(obj, ring);
1482 else if (obj->last_write_req == req)
1483 i915_gem_object_retire__write(obj);
1484
1485 __i915_gem_request_retire__upto(req);
1486 }
1487
1488 /* A nonblocking variant of the above wait. This is a highly dangerous routine
1489 * as the object state may change during this call.
1490 */
1491 static __must_check int
1492 i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1493 struct intel_rps_client *rps,
1494 bool readonly)
1495 {
1496 struct drm_device *dev = obj->base.dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
1499 unsigned reset_counter;
1500 int ret, i, n = 0;
1501
1502 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1503 BUG_ON(!dev_priv->mm.interruptible);
1504
1505 if (!obj->active)
1506 return 0;
1507
1508 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1509 if (ret)
1510 return ret;
1511
1512 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1513
1514 if (readonly) {
1515 struct drm_i915_gem_request *req;
1516
1517 req = obj->last_write_req;
1518 if (req == NULL)
1519 return 0;
1520
1521 ret = i915_gem_check_olr(req);
1522 if (ret)
1523 goto err;
1524
1525 requests[n++] = i915_gem_request_reference(req);
1526 } else {
1527 for (i = 0; i < I915_NUM_RINGS; i++) {
1528 struct drm_i915_gem_request *req;
1529
1530 req = obj->last_read_req[i];
1531 if (req == NULL)
1532 continue;
1533
1534 ret = i915_gem_check_olr(req);
1535 if (ret)
1536 goto err;
1537
1538 requests[n++] = i915_gem_request_reference(req);
1539 }
1540 }
1541
1542 mutex_unlock(&dev->struct_mutex);
1543 for (i = 0; ret == 0 && i < n; i++)
1544 ret = __i915_wait_request(requests[i], reset_counter, true,
1545 NULL, rps);
1546 mutex_lock(&dev->struct_mutex);
1547
1548 err:
1549 for (i = 0; i < n; i++) {
1550 if (ret == 0)
1551 i915_gem_object_retire_request(obj, requests[i]);
1552 i915_gem_request_unreference(requests[i]);
1553 }
1554
1555 return ret;
1556 }
1557
1558 static struct intel_rps_client *to_rps_client(struct drm_file *file)
1559 {
1560 struct drm_i915_file_private *fpriv = file->driver_priv;
1561 return &fpriv->rps;
1562 }
1563
1564 /**
1565 * Called when user space prepares to use an object with the CPU, either
1566 * through the mmap ioctl's mapping or a GTT mapping.
1567 */
1568 int
1569 i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1570 struct drm_file *file)
1571 {
1572 struct drm_i915_gem_set_domain *args = data;
1573 struct drm_i915_gem_object *obj;
1574 uint32_t read_domains = args->read_domains;
1575 uint32_t write_domain = args->write_domain;
1576 int ret;
1577
1578 /* Only handle setting domains to types used by the CPU. */
1579 if (write_domain & I915_GEM_GPU_DOMAINS)
1580 return -EINVAL;
1581
1582 if (read_domains & I915_GEM_GPU_DOMAINS)
1583 return -EINVAL;
1584
1585 /* Having something in the write domain implies it's in the read
1586 * domain, and only that read domain. Enforce that in the request.
1587 */
1588 if (write_domain != 0 && read_domains != write_domain)
1589 return -EINVAL;
1590
1591 ret = i915_mutex_lock_interruptible(dev);
1592 if (ret)
1593 return ret;
1594
1595 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1596 if (&obj->base == NULL) {
1597 ret = -ENOENT;
1598 goto unlock;
1599 }
1600
1601 /* Try to flush the object off the GPU without holding the lock.
1602 * We will repeat the flush holding the lock in the normal manner
1603 * to catch cases where we are gazumped.
1604 */
1605 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1606 to_rps_client(file),
1607 !write_domain);
1608 if (ret)
1609 goto unref;
1610
1611 if (read_domains & I915_GEM_DOMAIN_GTT)
1612 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1613 else
1614 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1615
1616 unref:
1617 drm_gem_object_unreference(&obj->base);
1618 unlock:
1619 mutex_unlock(&dev->struct_mutex);
1620 return ret;
1621 }
1622
1623 /**
1624 * Called when user space has done writes to this buffer
1625 */
1626 int
1627 i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1628 struct drm_file *file)
1629 {
1630 struct drm_i915_gem_sw_finish *args = data;
1631 struct drm_i915_gem_object *obj;
1632 int ret = 0;
1633
1634 ret = i915_mutex_lock_interruptible(dev);
1635 if (ret)
1636 return ret;
1637
1638 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1639 if (&obj->base == NULL) {
1640 ret = -ENOENT;
1641 goto unlock;
1642 }
1643
1644 /* Pinned buffers may be scanout, so flush the cache */
1645 if (obj->pin_display)
1646 i915_gem_object_flush_cpu_write_domain(obj);
1647
1648 drm_gem_object_unreference(&obj->base);
1649 unlock:
1650 mutex_unlock(&dev->struct_mutex);
1651 return ret;
1652 }
1653
1654 /**
1655 * Maps the contents of an object, returning the address it is mapped
1656 * into.
1657 *
1658 * While the mapping holds a reference on the contents of the object, it doesn't
1659 * imply a ref on the object itself.
1660 *
1661 * IMPORTANT:
1662 *
1663 * DRM driver writers who look a this function as an example for how to do GEM
1664 * mmap support, please don't implement mmap support like here. The modern way
1665 * to implement DRM mmap support is with an mmap offset ioctl (like
1666 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1667 * That way debug tooling like valgrind will understand what's going on, hiding
1668 * the mmap call in a driver private ioctl will break that. The i915 driver only
1669 * does cpu mmaps this way because we didn't know better.
1670 */
1671 int
1672 i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1673 struct drm_file *file)
1674 {
1675 struct drm_i915_gem_mmap *args = data;
1676 struct drm_gem_object *obj;
1677 unsigned long addr;
1678
1679 if (args->flags & ~(I915_MMAP_WC))
1680 return -EINVAL;
1681
1682 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1683 return -ENODEV;
1684
1685 obj = drm_gem_object_lookup(dev, file, args->handle);
1686 if (obj == NULL)
1687 return -ENOENT;
1688
1689 /* prime objects have no backing filp to GEM mmap
1690 * pages from.
1691 */
1692 if (!obj->filp) {
1693 drm_gem_object_unreference_unlocked(obj);
1694 return -EINVAL;
1695 }
1696
1697 addr = vm_mmap(obj->filp, 0, args->size,
1698 PROT_READ | PROT_WRITE, MAP_SHARED,
1699 args->offset);
1700 if (args->flags & I915_MMAP_WC) {
1701 struct mm_struct *mm = current->mm;
1702 struct vm_area_struct *vma;
1703
1704 down_write(&mm->mmap_sem);
1705 vma = find_vma(mm, addr);
1706 if (vma)
1707 vma->vm_page_prot =
1708 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1709 else
1710 addr = -ENOMEM;
1711 up_write(&mm->mmap_sem);
1712 }
1713 drm_gem_object_unreference_unlocked(obj);
1714 if (IS_ERR((void *)addr))
1715 return addr;
1716
1717 args->addr_ptr = (uint64_t) addr;
1718
1719 return 0;
1720 }
1721
1722 /**
1723 * i915_gem_fault - fault a page into the GTT
1724 * vma: VMA in question
1725 * vmf: fault info
1726 *
1727 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1728 * from userspace. The fault handler takes care of binding the object to
1729 * the GTT (if needed), allocating and programming a fence register (again,
1730 * only if needed based on whether the old reg is still valid or the object
1731 * is tiled) and inserting a new PTE into the faulting process.
1732 *
1733 * Note that the faulting process may involve evicting existing objects
1734 * from the GTT and/or fence registers to make room. So performance may
1735 * suffer if the GTT working set is large or there are few fence registers
1736 * left.
1737 */
1738 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1739 {
1740 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1741 struct drm_device *dev = obj->base.dev;
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 struct i915_ggtt_view view = i915_ggtt_view_normal;
1744 pgoff_t page_offset;
1745 unsigned long pfn;
1746 int ret = 0;
1747 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1748
1749 intel_runtime_pm_get(dev_priv);
1750
1751 /* We don't use vmf->pgoff since that has the fake offset */
1752 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1753 PAGE_SHIFT;
1754
1755 ret = i915_mutex_lock_interruptible(dev);
1756 if (ret)
1757 goto out;
1758
1759 trace_i915_gem_object_fault(obj, page_offset, true, write);
1760
1761 /* Try to flush the object off the GPU first without holding the lock.
1762 * Upon reacquiring the lock, we will perform our sanity checks and then
1763 * repeat the flush holding the lock in the normal manner to catch cases
1764 * where we are gazumped.
1765 */
1766 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1767 if (ret)
1768 goto unlock;
1769
1770 /* Access to snoopable pages through the GTT is incoherent. */
1771 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1772 ret = -EFAULT;
1773 goto unlock;
1774 }
1775
1776 /* Use a partial view if the object is bigger than the aperture. */
1777 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1778 obj->tiling_mode == I915_TILING_NONE) {
1779 static const unsigned int chunk_size = 256; // 1 MiB
1780
1781 memset(&view, 0, sizeof(view));
1782 view.type = I915_GGTT_VIEW_PARTIAL;
1783 view.params.partial.offset = rounddown(page_offset, chunk_size);
1784 view.params.partial.size =
1785 min_t(unsigned int,
1786 chunk_size,
1787 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1788 view.params.partial.offset);
1789 }
1790
1791 /* Now pin it into the GTT if needed */
1792 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
1793 if (ret)
1794 goto unlock;
1795
1796 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1797 if (ret)
1798 goto unpin;
1799
1800 ret = i915_gem_object_get_fence(obj);
1801 if (ret)
1802 goto unpin;
1803
1804 /* Finally, remap it using the new GTT offset */
1805 pfn = dev_priv->gtt.mappable_base +
1806 i915_gem_obj_ggtt_offset_view(obj, &view);
1807 pfn >>= PAGE_SHIFT;
1808
1809 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1810 /* Overriding existing pages in partial view does not cause
1811 * us any trouble as TLBs are still valid because the fault
1812 * is due to userspace losing part of the mapping or never
1813 * having accessed it before (at this partials' range).
1814 */
1815 unsigned long base = vma->vm_start +
1816 (view.params.partial.offset << PAGE_SHIFT);
1817 unsigned int i;
1818
1819 for (i = 0; i < view.params.partial.size; i++) {
1820 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
1821 if (ret)
1822 break;
1823 }
1824
1825 obj->fault_mappable = true;
1826 } else {
1827 if (!obj->fault_mappable) {
1828 unsigned long size = min_t(unsigned long,
1829 vma->vm_end - vma->vm_start,
1830 obj->base.size);
1831 int i;
1832
1833 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1834 ret = vm_insert_pfn(vma,
1835 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1836 pfn + i);
1837 if (ret)
1838 break;
1839 }
1840
1841 obj->fault_mappable = true;
1842 } else
1843 ret = vm_insert_pfn(vma,
1844 (unsigned long)vmf->virtual_address,
1845 pfn + page_offset);
1846 }
1847 unpin:
1848 i915_gem_object_ggtt_unpin_view(obj, &view);
1849 unlock:
1850 mutex_unlock(&dev->struct_mutex);
1851 out:
1852 switch (ret) {
1853 case -EIO:
1854 /*
1855 * We eat errors when the gpu is terminally wedged to avoid
1856 * userspace unduly crashing (gl has no provisions for mmaps to
1857 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1858 * and so needs to be reported.
1859 */
1860 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
1861 ret = VM_FAULT_SIGBUS;
1862 break;
1863 }
1864 case -EAGAIN:
1865 /*
1866 * EAGAIN means the gpu is hung and we'll wait for the error
1867 * handler to reset everything when re-faulting in
1868 * i915_mutex_lock_interruptible.
1869 */
1870 case 0:
1871 case -ERESTARTSYS:
1872 case -EINTR:
1873 case -EBUSY:
1874 /*
1875 * EBUSY is ok: this just means that another thread
1876 * already did the job.
1877 */
1878 ret = VM_FAULT_NOPAGE;
1879 break;
1880 case -ENOMEM:
1881 ret = VM_FAULT_OOM;
1882 break;
1883 case -ENOSPC:
1884 case -EFAULT:
1885 ret = VM_FAULT_SIGBUS;
1886 break;
1887 default:
1888 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1889 ret = VM_FAULT_SIGBUS;
1890 break;
1891 }
1892
1893 intel_runtime_pm_put(dev_priv);
1894 return ret;
1895 }
1896
1897 /**
1898 * i915_gem_release_mmap - remove physical page mappings
1899 * @obj: obj in question
1900 *
1901 * Preserve the reservation of the mmapping with the DRM core code, but
1902 * relinquish ownership of the pages back to the system.
1903 *
1904 * It is vital that we remove the page mapping if we have mapped a tiled
1905 * object through the GTT and then lose the fence register due to
1906 * resource pressure. Similarly if the object has been moved out of the
1907 * aperture, than pages mapped into userspace must be revoked. Removing the
1908 * mapping will then trigger a page fault on the next user access, allowing
1909 * fixup by i915_gem_fault().
1910 */
1911 void
1912 i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1913 {
1914 if (!obj->fault_mappable)
1915 return;
1916
1917 drm_vma_node_unmap(&obj->base.vma_node,
1918 obj->base.dev->anon_inode->i_mapping);
1919 obj->fault_mappable = false;
1920 }
1921
1922 void
1923 i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1924 {
1925 struct drm_i915_gem_object *obj;
1926
1927 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1928 i915_gem_release_mmap(obj);
1929 }
1930
1931 uint32_t
1932 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1933 {
1934 uint32_t gtt_size;
1935
1936 if (INTEL_INFO(dev)->gen >= 4 ||
1937 tiling_mode == I915_TILING_NONE)
1938 return size;
1939
1940 /* Previous chips need a power-of-two fence region when tiling */
1941 if (INTEL_INFO(dev)->gen == 3)
1942 gtt_size = 1024*1024;
1943 else
1944 gtt_size = 512*1024;
1945
1946 while (gtt_size < size)
1947 gtt_size <<= 1;
1948
1949 return gtt_size;
1950 }
1951
1952 /**
1953 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1954 * @obj: object to check
1955 *
1956 * Return the required GTT alignment for an object, taking into account
1957 * potential fence register mapping.
1958 */
1959 uint32_t
1960 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1961 int tiling_mode, bool fenced)
1962 {
1963 /*
1964 * Minimum alignment is 4k (GTT page size), but might be greater
1965 * if a fence register is needed for the object.
1966 */
1967 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1968 tiling_mode == I915_TILING_NONE)
1969 return 4096;
1970
1971 /*
1972 * Previous chips need to be aligned to the size of the smallest
1973 * fence register that can contain the object.
1974 */
1975 return i915_gem_get_gtt_size(dev, size, tiling_mode);
1976 }
1977
1978 static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1979 {
1980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1981 int ret;
1982
1983 if (drm_vma_node_has_offset(&obj->base.vma_node))
1984 return 0;
1985
1986 dev_priv->mm.shrinker_no_lock_stealing = true;
1987
1988 ret = drm_gem_create_mmap_offset(&obj->base);
1989 if (ret != -ENOSPC)
1990 goto out;
1991
1992 /* Badly fragmented mmap space? The only way we can recover
1993 * space is by destroying unwanted objects. We can't randomly release
1994 * mmap_offsets as userspace expects them to be persistent for the
1995 * lifetime of the objects. The closest we can is to release the
1996 * offsets on purgeable objects by truncating it and marking it purged,
1997 * which prevents userspace from ever using that object again.
1998 */
1999 i915_gem_shrink(dev_priv,
2000 obj->base.size >> PAGE_SHIFT,
2001 I915_SHRINK_BOUND |
2002 I915_SHRINK_UNBOUND |
2003 I915_SHRINK_PURGEABLE);
2004 ret = drm_gem_create_mmap_offset(&obj->base);
2005 if (ret != -ENOSPC)
2006 goto out;
2007
2008 i915_gem_shrink_all(dev_priv);
2009 ret = drm_gem_create_mmap_offset(&obj->base);
2010 out:
2011 dev_priv->mm.shrinker_no_lock_stealing = false;
2012
2013 return ret;
2014 }
2015
2016 static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2017 {
2018 drm_gem_free_mmap_offset(&obj->base);
2019 }
2020
2021 int
2022 i915_gem_mmap_gtt(struct drm_file *file,
2023 struct drm_device *dev,
2024 uint32_t handle,
2025 uint64_t *offset)
2026 {
2027 struct drm_i915_gem_object *obj;
2028 int ret;
2029
2030 ret = i915_mutex_lock_interruptible(dev);
2031 if (ret)
2032 return ret;
2033
2034 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
2035 if (&obj->base == NULL) {
2036 ret = -ENOENT;
2037 goto unlock;
2038 }
2039
2040 if (obj->madv != I915_MADV_WILLNEED) {
2041 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
2042 ret = -EFAULT;
2043 goto out;
2044 }
2045
2046 ret = i915_gem_object_create_mmap_offset(obj);
2047 if (ret)
2048 goto out;
2049
2050 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
2051
2052 out:
2053 drm_gem_object_unreference(&obj->base);
2054 unlock:
2055 mutex_unlock(&dev->struct_mutex);
2056 return ret;
2057 }
2058
2059 /**
2060 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2061 * @dev: DRM device
2062 * @data: GTT mapping ioctl data
2063 * @file: GEM object info
2064 *
2065 * Simply returns the fake offset to userspace so it can mmap it.
2066 * The mmap call will end up in drm_gem_mmap(), which will set things
2067 * up so we can get faults in the handler above.
2068 *
2069 * The fault handler will take care of binding the object into the GTT
2070 * (since it may have been evicted to make room for something), allocating
2071 * a fence register, and mapping the appropriate aperture address into
2072 * userspace.
2073 */
2074 int
2075 i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file)
2077 {
2078 struct drm_i915_gem_mmap_gtt *args = data;
2079
2080 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
2081 }
2082
2083 /* Immediately discard the backing storage */
2084 static void
2085 i915_gem_object_truncate(struct drm_i915_gem_object *obj)
2086 {
2087 i915_gem_object_free_mmap_offset(obj);
2088
2089 if (obj->base.filp == NULL)
2090 return;
2091
2092 /* Our goal here is to return as much of the memory as
2093 * is possible back to the system as we are called from OOM.
2094 * To do this we must instruct the shmfs to drop all of its
2095 * backing pages, *now*.
2096 */
2097 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
2098 obj->madv = __I915_MADV_PURGED;
2099 }
2100
2101 /* Try to discard unwanted pages */
2102 static void
2103 i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
2104 {
2105 struct address_space *mapping;
2106
2107 switch (obj->madv) {
2108 case I915_MADV_DONTNEED:
2109 i915_gem_object_truncate(obj);
2110 case __I915_MADV_PURGED:
2111 return;
2112 }
2113
2114 if (obj->base.filp == NULL)
2115 return;
2116
2117 mapping = file_inode(obj->base.filp)->i_mapping,
2118 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
2119 }
2120
2121 static void
2122 i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
2123 {
2124 struct sg_page_iter sg_iter;
2125 int ret;
2126
2127 BUG_ON(obj->madv == __I915_MADV_PURGED);
2128
2129 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2130 if (ret) {
2131 /* In the event of a disaster, abandon all caches and
2132 * hope for the best.
2133 */
2134 WARN_ON(ret != -EIO);
2135 i915_gem_clflush_object(obj, true);
2136 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2137 }
2138
2139 if (i915_gem_object_needs_bit17_swizzle(obj))
2140 i915_gem_object_save_bit_17_swizzle(obj);
2141
2142 if (obj->madv == I915_MADV_DONTNEED)
2143 obj->dirty = 0;
2144
2145 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2146 struct page *page = sg_page_iter_page(&sg_iter);
2147
2148 if (obj->dirty)
2149 set_page_dirty(page);
2150
2151 if (obj->madv == I915_MADV_WILLNEED)
2152 mark_page_accessed(page);
2153
2154 page_cache_release(page);
2155 }
2156 obj->dirty = 0;
2157
2158 sg_free_table(obj->pages);
2159 kfree(obj->pages);
2160 }
2161
2162 int
2163 i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2164 {
2165 const struct drm_i915_gem_object_ops *ops = obj->ops;
2166
2167 if (obj->pages == NULL)
2168 return 0;
2169
2170 if (obj->pages_pin_count)
2171 return -EBUSY;
2172
2173 BUG_ON(i915_gem_obj_bound_any(obj));
2174
2175 /* ->put_pages might need to allocate memory for the bit17 swizzle
2176 * array, hence protect them from being reaped by removing them from gtt
2177 * lists early. */
2178 list_del(&obj->global_list);
2179
2180 ops->put_pages(obj);
2181 obj->pages = NULL;
2182
2183 i915_gem_object_invalidate(obj);
2184
2185 return 0;
2186 }
2187
2188 static int
2189 i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
2190 {
2191 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2192 int page_count, i;
2193 struct address_space *mapping;
2194 struct sg_table *st;
2195 struct scatterlist *sg;
2196 struct sg_page_iter sg_iter;
2197 struct page *page;
2198 unsigned long last_pfn = 0; /* suppress gcc warning */
2199 gfp_t gfp;
2200
2201 /* Assert that the object is not currently in any GPU domain. As it
2202 * wasn't in the GTT, there shouldn't be any way it could have been in
2203 * a GPU cache
2204 */
2205 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2206 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2207
2208 st = kmalloc(sizeof(*st), GFP_KERNEL);
2209 if (st == NULL)
2210 return -ENOMEM;
2211
2212 page_count = obj->base.size / PAGE_SIZE;
2213 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
2214 kfree(st);
2215 return -ENOMEM;
2216 }
2217
2218 /* Get the list of pages out of our struct file. They'll be pinned
2219 * at this point until we release them.
2220 *
2221 * Fail silently without starting the shrinker
2222 */
2223 mapping = file_inode(obj->base.filp)->i_mapping;
2224 gfp = mapping_gfp_mask(mapping);
2225 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
2226 gfp &= ~(__GFP_IO | __GFP_WAIT);
2227 sg = st->sgl;
2228 st->nents = 0;
2229 for (i = 0; i < page_count; i++) {
2230 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2231 if (IS_ERR(page)) {
2232 i915_gem_shrink(dev_priv,
2233 page_count,
2234 I915_SHRINK_BOUND |
2235 I915_SHRINK_UNBOUND |
2236 I915_SHRINK_PURGEABLE);
2237 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2238 }
2239 if (IS_ERR(page)) {
2240 /* We've tried hard to allocate the memory by reaping
2241 * our own buffer, now let the real VM do its job and
2242 * go down in flames if truly OOM.
2243 */
2244 i915_gem_shrink_all(dev_priv);
2245 page = shmem_read_mapping_page(mapping, i);
2246 if (IS_ERR(page))
2247 goto err_pages;
2248 }
2249 #ifdef CONFIG_SWIOTLB
2250 if (swiotlb_nr_tbl()) {
2251 st->nents++;
2252 sg_set_page(sg, page, PAGE_SIZE, 0);
2253 sg = sg_next(sg);
2254 continue;
2255 }
2256 #endif
2257 if (!i || page_to_pfn(page) != last_pfn + 1) {
2258 if (i)
2259 sg = sg_next(sg);
2260 st->nents++;
2261 sg_set_page(sg, page, PAGE_SIZE, 0);
2262 } else {
2263 sg->length += PAGE_SIZE;
2264 }
2265 last_pfn = page_to_pfn(page);
2266
2267 /* Check that the i965g/gm workaround works. */
2268 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
2269 }
2270 #ifdef CONFIG_SWIOTLB
2271 if (!swiotlb_nr_tbl())
2272 #endif
2273 sg_mark_end(sg);
2274 obj->pages = st;
2275
2276 if (i915_gem_object_needs_bit17_swizzle(obj))
2277 i915_gem_object_do_bit_17_swizzle(obj);
2278
2279 if (obj->tiling_mode != I915_TILING_NONE &&
2280 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2281 i915_gem_object_pin_pages(obj);
2282
2283 return 0;
2284
2285 err_pages:
2286 sg_mark_end(sg);
2287 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
2288 page_cache_release(sg_page_iter_page(&sg_iter));
2289 sg_free_table(st);
2290 kfree(st);
2291
2292 /* shmemfs first checks if there is enough memory to allocate the page
2293 * and reports ENOSPC should there be insufficient, along with the usual
2294 * ENOMEM for a genuine allocation failure.
2295 *
2296 * We use ENOSPC in our driver to mean that we have run out of aperture
2297 * space and so want to translate the error from shmemfs back to our
2298 * usual understanding of ENOMEM.
2299 */
2300 if (PTR_ERR(page) == -ENOSPC)
2301 return -ENOMEM;
2302 else
2303 return PTR_ERR(page);
2304 }
2305
2306 /* Ensure that the associated pages are gathered from the backing storage
2307 * and pinned into our object. i915_gem_object_get_pages() may be called
2308 * multiple times before they are released by a single call to
2309 * i915_gem_object_put_pages() - once the pages are no longer referenced
2310 * either as a result of memory pressure (reaping pages under the shrinker)
2311 * or as the object is itself released.
2312 */
2313 int
2314 i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2315 {
2316 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2317 const struct drm_i915_gem_object_ops *ops = obj->ops;
2318 int ret;
2319
2320 if (obj->pages)
2321 return 0;
2322
2323 if (obj->madv != I915_MADV_WILLNEED) {
2324 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2325 return -EFAULT;
2326 }
2327
2328 BUG_ON(obj->pages_pin_count);
2329
2330 ret = ops->get_pages(obj);
2331 if (ret)
2332 return ret;
2333
2334 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2335
2336 obj->get_page.sg = obj->pages->sgl;
2337 obj->get_page.last = 0;
2338
2339 return 0;
2340 }
2341
2342 void i915_vma_move_to_active(struct i915_vma *vma,
2343 struct intel_engine_cs *ring)
2344 {
2345 struct drm_i915_gem_object *obj = vma->obj;
2346
2347 /* Add a reference if we're newly entering the active list. */
2348 if (obj->active == 0)
2349 drm_gem_object_reference(&obj->base);
2350 obj->active |= intel_ring_flag(ring);
2351
2352 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
2353 i915_gem_request_assign(&obj->last_read_req[ring->id],
2354 intel_ring_get_request(ring));
2355
2356 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2357 }
2358
2359 static void
2360 i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2361 {
2362 RQ_BUG_ON(obj->last_write_req == NULL);
2363 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2364
2365 i915_gem_request_assign(&obj->last_write_req, NULL);
2366 intel_fb_obj_flush(obj, true);
2367 }
2368
2369 static void
2370 i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
2371 {
2372 struct i915_vma *vma;
2373
2374 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2375 RQ_BUG_ON(!(obj->active & (1 << ring)));
2376
2377 list_del_init(&obj->ring_list[ring]);
2378 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2379
2380 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2381 i915_gem_object_retire__write(obj);
2382
2383 obj->active &= ~(1 << ring);
2384 if (obj->active)
2385 return;
2386
2387 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2388 if (!list_empty(&vma->mm_list))
2389 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
2390 }
2391
2392 i915_gem_request_assign(&obj->last_fenced_req, NULL);
2393 drm_gem_object_unreference(&obj->base);
2394 }
2395
2396 static int
2397 i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
2398 {
2399 struct drm_i915_private *dev_priv = dev->dev_private;
2400 struct intel_engine_cs *ring;
2401 int ret, i, j;
2402
2403 /* Carefully retire all requests without writing to the rings */
2404 for_each_ring(ring, dev_priv, i) {
2405 ret = intel_ring_idle(ring);
2406 if (ret)
2407 return ret;
2408 }
2409 i915_gem_retire_requests(dev);
2410
2411 /* Finally reset hw state */
2412 for_each_ring(ring, dev_priv, i) {
2413 intel_ring_init_seqno(ring, seqno);
2414
2415 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2416 ring->semaphore.sync_seqno[j] = 0;
2417 }
2418
2419 return 0;
2420 }
2421
2422 int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2423 {
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 int ret;
2426
2427 if (seqno == 0)
2428 return -EINVAL;
2429
2430 /* HWS page needs to be set less than what we
2431 * will inject to ring
2432 */
2433 ret = i915_gem_init_seqno(dev, seqno - 1);
2434 if (ret)
2435 return ret;
2436
2437 /* Carefully set the last_seqno value so that wrap
2438 * detection still works
2439 */
2440 dev_priv->next_seqno = seqno;
2441 dev_priv->last_seqno = seqno - 1;
2442 if (dev_priv->last_seqno == 0)
2443 dev_priv->last_seqno--;
2444
2445 return 0;
2446 }
2447
2448 int
2449 i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2450 {
2451 struct drm_i915_private *dev_priv = dev->dev_private;
2452
2453 /* reserve 0 for non-seqno */
2454 if (dev_priv->next_seqno == 0) {
2455 int ret = i915_gem_init_seqno(dev, 0);
2456 if (ret)
2457 return ret;
2458
2459 dev_priv->next_seqno = 1;
2460 }
2461
2462 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2463 return 0;
2464 }
2465
2466 /*
2467 * NB: This function is not allowed to fail. Doing so would mean the the
2468 * request is not being tracked for completion but the work itself is
2469 * going to happen on the hardware. This would be a Bad Thing(tm).
2470 */
2471 void __i915_add_request(struct intel_engine_cs *ring,
2472 struct drm_file *file,
2473 struct drm_i915_gem_object *obj)
2474 {
2475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2476 struct drm_i915_gem_request *request;
2477 struct intel_ringbuffer *ringbuf;
2478 u32 request_start;
2479 int ret;
2480
2481 request = ring->outstanding_lazy_request;
2482 if (WARN_ON(request == NULL))
2483 return;
2484
2485 if (i915.enable_execlists) {
2486 ringbuf = request->ctx->engine[ring->id].ringbuf;
2487 } else
2488 ringbuf = ring->buffer;
2489
2490 /*
2491 * To ensure that this call will not fail, space for its emissions
2492 * should already have been reserved in the ring buffer. Let the ring
2493 * know that it is time to use that space up.
2494 */
2495 intel_ring_reserved_space_use(ringbuf);
2496
2497 request_start = intel_ring_get_tail(ringbuf);
2498 /*
2499 * Emit any outstanding flushes - execbuf can fail to emit the flush
2500 * after having emitted the batchbuffer command. Hence we need to fix
2501 * things up similar to emitting the lazy request. The difference here
2502 * is that the flush _must_ happen before the next request, no matter
2503 * what.
2504 */
2505 if (i915.enable_execlists)
2506 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
2507 else
2508 ret = intel_ring_flush_all_caches(ring);
2509 /* Not allowed to fail! */
2510 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2511
2512 /* Record the position of the start of the request so that
2513 * should we detect the updated seqno part-way through the
2514 * GPU processing the request, we never over-estimate the
2515 * position of the head.
2516 */
2517 request->postfix = intel_ring_get_tail(ringbuf);
2518
2519 if (i915.enable_execlists)
2520 ret = ring->emit_request(ringbuf, request);
2521 else {
2522 ret = ring->add_request(ring);
2523
2524 request->tail = intel_ring_get_tail(ringbuf);
2525 }
2526 /* Not allowed to fail! */
2527 WARN(ret, "emit|add_request failed: %d!\n", ret);
2528
2529 request->head = request_start;
2530
2531 /* Whilst this request exists, batch_obj will be on the
2532 * active_list, and so will hold the active reference. Only when this
2533 * request is retired will the the batch_obj be moved onto the
2534 * inactive_list and lose its active reference. Hence we do not need
2535 * to explicitly hold another reference here.
2536 */
2537 request->batch_obj = obj;
2538
2539 WARN_ON(!i915.enable_execlists && (request->ctx != ring->last_context));
2540
2541 request->emitted_jiffies = jiffies;
2542 list_add_tail(&request->list, &ring->request_list);
2543 request->file_priv = NULL;
2544
2545 if (file) {
2546 struct drm_i915_file_private *file_priv = file->driver_priv;
2547
2548 spin_lock(&file_priv->mm.lock);
2549 request->file_priv = file_priv;
2550 list_add_tail(&request->client_list,
2551 &file_priv->mm.request_list);
2552 spin_unlock(&file_priv->mm.lock);
2553
2554 request->pid = get_pid(task_pid(current));
2555 }
2556
2557 trace_i915_gem_request_add(request);
2558 ring->outstanding_lazy_request = NULL;
2559
2560 i915_queue_hangcheck(ring->dev);
2561
2562 queue_delayed_work(dev_priv->wq,
2563 &dev_priv->mm.retire_work,
2564 round_jiffies_up_relative(HZ));
2565 intel_mark_busy(dev_priv->dev);
2566
2567 /* Sanity check that the reserved size was large enough. */
2568 intel_ring_reserved_space_end(ringbuf);
2569 }
2570
2571 static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
2572 const struct intel_context *ctx)
2573 {
2574 unsigned long elapsed;
2575
2576 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2577
2578 if (ctx->hang_stats.banned)
2579 return true;
2580
2581 if (ctx->hang_stats.ban_period_seconds &&
2582 elapsed <= ctx->hang_stats.ban_period_seconds) {
2583 if (!i915_gem_context_is_default(ctx)) {
2584 DRM_DEBUG("context hanging too fast, banning!\n");
2585 return true;
2586 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2587 if (i915_stop_ring_allow_warn(dev_priv))
2588 DRM_ERROR("gpu hanging too fast, banning!\n");
2589 return true;
2590 }
2591 }
2592
2593 return false;
2594 }
2595
2596 static void i915_set_reset_status(struct drm_i915_private *dev_priv,
2597 struct intel_context *ctx,
2598 const bool guilty)
2599 {
2600 struct i915_ctx_hang_stats *hs;
2601
2602 if (WARN_ON(!ctx))
2603 return;
2604
2605 hs = &ctx->hang_stats;
2606
2607 if (guilty) {
2608 hs->banned = i915_context_is_banned(dev_priv, ctx);
2609 hs->batch_active++;
2610 hs->guilty_ts = get_seconds();
2611 } else {
2612 hs->batch_pending++;
2613 }
2614 }
2615
2616 void i915_gem_request_free(struct kref *req_ref)
2617 {
2618 struct drm_i915_gem_request *req = container_of(req_ref,
2619 typeof(*req), ref);
2620 struct intel_context *ctx = req->ctx;
2621
2622 if (ctx) {
2623 if (i915.enable_execlists) {
2624 struct intel_engine_cs *ring = req->ring;
2625
2626 if (ctx != ring->default_context)
2627 intel_lr_context_unpin(ring, ctx);
2628 }
2629
2630 i915_gem_context_unreference(ctx);
2631 }
2632
2633 kmem_cache_free(req->i915->requests, req);
2634 }
2635
2636 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2637 struct intel_context *ctx)
2638 {
2639 struct drm_i915_private *dev_priv = to_i915(ring->dev);
2640 struct drm_i915_gem_request *req;
2641 int ret;
2642
2643 if (ring->outstanding_lazy_request)
2644 return 0;
2645
2646 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2647 if (req == NULL)
2648 return -ENOMEM;
2649
2650 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
2651 if (ret)
2652 goto err;
2653
2654 kref_init(&req->ref);
2655 req->i915 = dev_priv;
2656 req->ring = ring;
2657 req->ctx = ctx;
2658 i915_gem_context_reference(req->ctx);
2659
2660 if (i915.enable_execlists)
2661 ret = intel_logical_ring_alloc_request_extras(req);
2662 else
2663 ret = intel_ring_alloc_request_extras(req);
2664 if (ret) {
2665 i915_gem_context_unreference(req->ctx);
2666 goto err;
2667 }
2668
2669 /*
2670 * Reserve space in the ring buffer for all the commands required to
2671 * eventually emit this request. This is to guarantee that the
2672 * i915_add_request() call can't fail. Note that the reserve may need
2673 * to be redone if the request is not actually submitted straight
2674 * away, e.g. because a GPU scheduler has deferred it.
2675 *
2676 * Note further that this call merely notes the reserve request. A
2677 * subsequent call to *_ring_begin() is required to actually ensure
2678 * that the reservation is available. Without the begin, if the
2679 * request creator immediately submitted the request without adding
2680 * any commands to it then there might not actually be sufficient
2681 * room for the submission commands. Unfortunately, the current
2682 * *_ring_begin() implementations potentially call back here to
2683 * i915_gem_request_alloc(). Thus calling _begin() here would lead to
2684 * infinite recursion! Until that back call path is removed, it is
2685 * necessary to do a manual _begin() outside.
2686 */
2687 intel_ring_reserved_space_reserve(req->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2688
2689 ring->outstanding_lazy_request = req;
2690 return 0;
2691
2692 err:
2693 kmem_cache_free(dev_priv->requests, req);
2694 return ret;
2695 }
2696
2697 void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2698 {
2699 intel_ring_reserved_space_cancel(req->ringbuf);
2700
2701 i915_gem_request_unreference(req);
2702 }
2703
2704 struct drm_i915_gem_request *
2705 i915_gem_find_active_request(struct intel_engine_cs *ring)
2706 {
2707 struct drm_i915_gem_request *request;
2708
2709 list_for_each_entry(request, &ring->request_list, list) {
2710 if (i915_gem_request_completed(request, false))
2711 continue;
2712
2713 return request;
2714 }
2715
2716 return NULL;
2717 }
2718
2719 static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
2720 struct intel_engine_cs *ring)
2721 {
2722 struct drm_i915_gem_request *request;
2723 bool ring_hung;
2724
2725 request = i915_gem_find_active_request(ring);
2726
2727 if (request == NULL)
2728 return;
2729
2730 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2731
2732 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
2733
2734 list_for_each_entry_continue(request, &ring->request_list, list)
2735 i915_set_reset_status(dev_priv, request->ctx, false);
2736 }
2737
2738 static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
2739 struct intel_engine_cs *ring)
2740 {
2741 while (!list_empty(&ring->active_list)) {
2742 struct drm_i915_gem_object *obj;
2743
2744 obj = list_first_entry(&ring->active_list,
2745 struct drm_i915_gem_object,
2746 ring_list[ring->id]);
2747
2748 i915_gem_object_retire__read(obj, ring->id);
2749 }
2750
2751 /*
2752 * Clear the execlists queue up before freeing the requests, as those
2753 * are the ones that keep the context and ringbuffer backing objects
2754 * pinned in place.
2755 */
2756 while (!list_empty(&ring->execlist_queue)) {
2757 struct drm_i915_gem_request *submit_req;
2758
2759 submit_req = list_first_entry(&ring->execlist_queue,
2760 struct drm_i915_gem_request,
2761 execlist_link);
2762 list_del(&submit_req->execlist_link);
2763
2764 if (submit_req->ctx != ring->default_context)
2765 intel_lr_context_unpin(ring, submit_req->ctx);
2766
2767 i915_gem_request_unreference(submit_req);
2768 }
2769
2770 /*
2771 * We must free the requests after all the corresponding objects have
2772 * been moved off active lists. Which is the same order as the normal
2773 * retire_requests function does. This is important if object hold
2774 * implicit references on things like e.g. ppgtt address spaces through
2775 * the request.
2776 */
2777 while (!list_empty(&ring->request_list)) {
2778 struct drm_i915_gem_request *request;
2779
2780 request = list_first_entry(&ring->request_list,
2781 struct drm_i915_gem_request,
2782 list);
2783
2784 i915_gem_request_retire(request);
2785 }
2786
2787 /* This may not have been flushed before the reset, so clean it now */
2788 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
2789 }
2790
2791 void i915_gem_restore_fences(struct drm_device *dev)
2792 {
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 int i;
2795
2796 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2797 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2798
2799 /*
2800 * Commit delayed tiling changes if we have an object still
2801 * attached to the fence, otherwise just clear the fence.
2802 */
2803 if (reg->obj) {
2804 i915_gem_object_update_fence(reg->obj, reg,
2805 reg->obj->tiling_mode);
2806 } else {
2807 i915_gem_write_fence(dev, i, NULL);
2808 }
2809 }
2810 }
2811
2812 void i915_gem_reset(struct drm_device *dev)
2813 {
2814 struct drm_i915_private *dev_priv = dev->dev_private;
2815 struct intel_engine_cs *ring;
2816 int i;
2817
2818 /*
2819 * Before we free the objects from the requests, we need to inspect
2820 * them for finding the guilty party. As the requests only borrow
2821 * their reference to the objects, the inspection must be done first.
2822 */
2823 for_each_ring(ring, dev_priv, i)
2824 i915_gem_reset_ring_status(dev_priv, ring);
2825
2826 for_each_ring(ring, dev_priv, i)
2827 i915_gem_reset_ring_cleanup(dev_priv, ring);
2828
2829 i915_gem_context_reset(dev);
2830
2831 i915_gem_restore_fences(dev);
2832
2833 WARN_ON(i915_verify_lists(dev));
2834 }
2835
2836 /**
2837 * This function clears the request list as sequence numbers are passed.
2838 */
2839 void
2840 i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
2841 {
2842 WARN_ON(i915_verify_lists(ring->dev));
2843
2844 /* Retire requests first as we use it above for the early return.
2845 * If we retire requests last, we may use a later seqno and so clear
2846 * the requests lists without clearing the active list, leading to
2847 * confusion.
2848 */
2849 while (!list_empty(&ring->request_list)) {
2850 struct drm_i915_gem_request *request;
2851
2852 request = list_first_entry(&ring->request_list,
2853 struct drm_i915_gem_request,
2854 list);
2855
2856 if (!i915_gem_request_completed(request, true))
2857 break;
2858
2859 i915_gem_request_retire(request);
2860 }
2861
2862 /* Move any buffers on the active list that are no longer referenced
2863 * by the ringbuffer to the flushing/inactive lists as appropriate,
2864 * before we free the context associated with the requests.
2865 */
2866 while (!list_empty(&ring->active_list)) {
2867 struct drm_i915_gem_object *obj;
2868
2869 obj = list_first_entry(&ring->active_list,
2870 struct drm_i915_gem_object,
2871 ring_list[ring->id]);
2872
2873 if (!list_empty(&obj->last_read_req[ring->id]->list))
2874 break;
2875
2876 i915_gem_object_retire__read(obj, ring->id);
2877 }
2878
2879 if (unlikely(ring->trace_irq_req &&
2880 i915_gem_request_completed(ring->trace_irq_req, true))) {
2881 ring->irq_put(ring);
2882 i915_gem_request_assign(&ring->trace_irq_req, NULL);
2883 }
2884
2885 WARN_ON(i915_verify_lists(ring->dev));
2886 }
2887
2888 bool
2889 i915_gem_retire_requests(struct drm_device *dev)
2890 {
2891 struct drm_i915_private *dev_priv = dev->dev_private;
2892 struct intel_engine_cs *ring;
2893 bool idle = true;
2894 int i;
2895
2896 for_each_ring(ring, dev_priv, i) {
2897 i915_gem_retire_requests_ring(ring);
2898 idle &= list_empty(&ring->request_list);
2899 if (i915.enable_execlists) {
2900 unsigned long flags;
2901
2902 spin_lock_irqsave(&ring->execlist_lock, flags);
2903 idle &= list_empty(&ring->execlist_queue);
2904 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2905
2906 intel_execlists_retire_requests(ring);
2907 }
2908 }
2909
2910 if (idle)
2911 mod_delayed_work(dev_priv->wq,
2912 &dev_priv->mm.idle_work,
2913 msecs_to_jiffies(100));
2914
2915 return idle;
2916 }
2917
2918 static void
2919 i915_gem_retire_work_handler(struct work_struct *work)
2920 {
2921 struct drm_i915_private *dev_priv =
2922 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2923 struct drm_device *dev = dev_priv->dev;
2924 bool idle;
2925
2926 /* Come back later if the device is busy... */
2927 idle = false;
2928 if (mutex_trylock(&dev->struct_mutex)) {
2929 idle = i915_gem_retire_requests(dev);
2930 mutex_unlock(&dev->struct_mutex);
2931 }
2932 if (!idle)
2933 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2934 round_jiffies_up_relative(HZ));
2935 }
2936
2937 static void
2938 i915_gem_idle_work_handler(struct work_struct *work)
2939 {
2940 struct drm_i915_private *dev_priv =
2941 container_of(work, typeof(*dev_priv), mm.idle_work.work);
2942 struct drm_device *dev = dev_priv->dev;
2943 struct intel_engine_cs *ring;
2944 int i;
2945
2946 for_each_ring(ring, dev_priv, i)
2947 if (!list_empty(&ring->request_list))
2948 return;
2949
2950 intel_mark_idle(dev);
2951
2952 if (mutex_trylock(&dev->struct_mutex)) {
2953 struct intel_engine_cs *ring;
2954 int i;
2955
2956 for_each_ring(ring, dev_priv, i)
2957 i915_gem_batch_pool_fini(&ring->batch_pool);
2958
2959 mutex_unlock(&dev->struct_mutex);
2960 }
2961 }
2962
2963 /**
2964 * Ensures that an object will eventually get non-busy by flushing any required
2965 * write domains, emitting any outstanding lazy request and retiring and
2966 * completed requests.
2967 */
2968 static int
2969 i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2970 {
2971 int ret, i;
2972
2973 if (!obj->active)
2974 return 0;
2975
2976 for (i = 0; i < I915_NUM_RINGS; i++) {
2977 struct drm_i915_gem_request *req;
2978
2979 req = obj->last_read_req[i];
2980 if (req == NULL)
2981 continue;
2982
2983 if (list_empty(&req->list))
2984 goto retire;
2985
2986 ret = i915_gem_check_olr(req);
2987 if (ret)
2988 return ret;
2989
2990 if (i915_gem_request_completed(req, true)) {
2991 __i915_gem_request_retire__upto(req);
2992 retire:
2993 i915_gem_object_retire__read(obj, i);
2994 }
2995 }
2996
2997 return 0;
2998 }
2999
3000 /**
3001 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3002 * @DRM_IOCTL_ARGS: standard ioctl arguments
3003 *
3004 * Returns 0 if successful, else an error is returned with the remaining time in
3005 * the timeout parameter.
3006 * -ETIME: object is still busy after timeout
3007 * -ERESTARTSYS: signal interrupted the wait
3008 * -ENONENT: object doesn't exist
3009 * Also possible, but rare:
3010 * -EAGAIN: GPU wedged
3011 * -ENOMEM: damn
3012 * -ENODEV: Internal IRQ fail
3013 * -E?: The add request failed
3014 *
3015 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3016 * non-zero timeout parameter the wait ioctl will wait for the given number of
3017 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3018 * without holding struct_mutex the object may become re-busied before this
3019 * function completes. A similar but shorter * race condition exists in the busy
3020 * ioctl
3021 */
3022 int
3023 i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3024 {
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct drm_i915_gem_wait *args = data;
3027 struct drm_i915_gem_object *obj;
3028 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3029 unsigned reset_counter;
3030 int i, n = 0;
3031 int ret;
3032
3033 if (args->flags != 0)
3034 return -EINVAL;
3035
3036 ret = i915_mutex_lock_interruptible(dev);
3037 if (ret)
3038 return ret;
3039
3040 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3041 if (&obj->base == NULL) {
3042 mutex_unlock(&dev->struct_mutex);
3043 return -ENOENT;
3044 }
3045
3046 /* Need to make sure the object gets inactive eventually. */
3047 ret = i915_gem_object_flush_active(obj);
3048 if (ret)
3049 goto out;
3050
3051 if (!obj->active)
3052 goto out;
3053
3054 /* Do this after OLR check to make sure we make forward progress polling
3055 * on this IOCTL with a timeout == 0 (like busy ioctl)
3056 */
3057 if (args->timeout_ns == 0) {
3058 ret = -ETIME;
3059 goto out;
3060 }
3061
3062 drm_gem_object_unreference(&obj->base);
3063 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3064
3065 for (i = 0; i < I915_NUM_RINGS; i++) {
3066 if (obj->last_read_req[i] == NULL)
3067 continue;
3068
3069 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3070 }
3071
3072 mutex_unlock(&dev->struct_mutex);
3073
3074 for (i = 0; i < n; i++) {
3075 if (ret == 0)
3076 ret = __i915_wait_request(req[i], reset_counter, true,
3077 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3078 file->driver_priv);
3079 i915_gem_request_unreference__unlocked(req[i]);
3080 }
3081 return ret;
3082
3083 out:
3084 drm_gem_object_unreference(&obj->base);
3085 mutex_unlock(&dev->struct_mutex);
3086 return ret;
3087 }
3088
3089 static int
3090 __i915_gem_object_sync(struct drm_i915_gem_object *obj,
3091 struct intel_engine_cs *to,
3092 struct drm_i915_gem_request *req)
3093 {
3094 struct intel_engine_cs *from;
3095 int ret;
3096
3097 from = i915_gem_request_get_ring(req);
3098 if (to == from)
3099 return 0;
3100
3101 if (i915_gem_request_completed(req, true))
3102 return 0;
3103
3104 ret = i915_gem_check_olr(req);
3105 if (ret)
3106 return ret;
3107
3108 if (!i915_semaphore_is_enabled(obj->base.dev)) {
3109 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3110 ret = __i915_wait_request(req,
3111 atomic_read(&i915->gpu_error.reset_counter),
3112 i915->mm.interruptible,
3113 NULL,
3114 &i915->rps.semaphores);
3115 if (ret)
3116 return ret;
3117
3118 i915_gem_object_retire_request(obj, req);
3119 } else {
3120 int idx = intel_ring_sync_index(from, to);
3121 u32 seqno = i915_gem_request_get_seqno(req);
3122
3123 if (seqno <= from->semaphore.sync_seqno[idx])
3124 return 0;
3125
3126 trace_i915_gem_ring_sync_to(from, to, req);
3127 ret = to->semaphore.sync_to(to, from, seqno);
3128 if (ret)
3129 return ret;
3130
3131 /* We use last_read_req because sync_to()
3132 * might have just caused seqno wrap under
3133 * the radar.
3134 */
3135 from->semaphore.sync_seqno[idx] =
3136 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3137 }
3138
3139 return 0;
3140 }
3141
3142 /**
3143 * i915_gem_object_sync - sync an object to a ring.
3144 *
3145 * @obj: object which may be in use on another ring.
3146 * @to: ring we wish to use the object on. May be NULL.
3147 *
3148 * This code is meant to abstract object synchronization with the GPU.
3149 * Calling with NULL implies synchronizing the object with the CPU
3150 * rather than a particular GPU ring. Conceptually we serialise writes
3151 * between engines inside the GPU. We only allow on engine to write
3152 * into a buffer at any time, but multiple readers. To ensure each has
3153 * a coherent view of memory, we must:
3154 *
3155 * - If there is an outstanding write request to the object, the new
3156 * request must wait for it to complete (either CPU or in hw, requests
3157 * on the same ring will be naturally ordered).
3158 *
3159 * - If we are a write request (pending_write_domain is set), the new
3160 * request must wait for outstanding read requests to complete.
3161 *
3162 * Returns 0 if successful, else propagates up the lower layer error.
3163 */
3164 int
3165 i915_gem_object_sync(struct drm_i915_gem_object *obj,
3166 struct intel_engine_cs *to)
3167 {
3168 const bool readonly = obj->base.pending_write_domain == 0;
3169 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3170 int ret, i, n;
3171
3172 if (!obj->active)
3173 return 0;
3174
3175 if (to == NULL)
3176 return i915_gem_object_wait_rendering(obj, readonly);
3177
3178 n = 0;
3179 if (readonly) {
3180 if (obj->last_write_req)
3181 req[n++] = obj->last_write_req;
3182 } else {
3183 for (i = 0; i < I915_NUM_RINGS; i++)
3184 if (obj->last_read_req[i])
3185 req[n++] = obj->last_read_req[i];
3186 }
3187 for (i = 0; i < n; i++) {
3188 ret = __i915_gem_object_sync(obj, to, req[i]);
3189 if (ret)
3190 return ret;
3191 }
3192
3193 return 0;
3194 }
3195
3196 static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3197 {
3198 u32 old_write_domain, old_read_domains;
3199
3200 /* Force a pagefault for domain tracking on next user access */
3201 i915_gem_release_mmap(obj);
3202
3203 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3204 return;
3205
3206 /* Wait for any direct GTT access to complete */
3207 mb();
3208
3209 old_read_domains = obj->base.read_domains;
3210 old_write_domain = obj->base.write_domain;
3211
3212 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3213 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3214
3215 trace_i915_gem_object_change_domain(obj,
3216 old_read_domains,
3217 old_write_domain);
3218 }
3219
3220 int i915_vma_unbind(struct i915_vma *vma)
3221 {
3222 struct drm_i915_gem_object *obj = vma->obj;
3223 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3224 int ret;
3225
3226 if (list_empty(&vma->vma_link))
3227 return 0;
3228
3229 if (!drm_mm_node_allocated(&vma->node)) {
3230 i915_gem_vma_destroy(vma);
3231 return 0;
3232 }
3233
3234 if (vma->pin_count)
3235 return -EBUSY;
3236
3237 BUG_ON(obj->pages == NULL);
3238
3239 ret = i915_gem_object_wait_rendering(obj, false);
3240 if (ret)
3241 return ret;
3242 /* Continue on if we fail due to EIO, the GPU is hung so we
3243 * should be safe and we need to cleanup or else we might
3244 * cause memory corruption through use-after-free.
3245 */
3246
3247 if (i915_is_ggtt(vma->vm) &&
3248 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3249 i915_gem_object_finish_gtt(obj);
3250
3251 /* release the fence reg _after_ flushing */
3252 ret = i915_gem_object_put_fence(obj);
3253 if (ret)
3254 return ret;
3255 }
3256
3257 trace_i915_vma_unbind(vma);
3258
3259 vma->vm->unbind_vma(vma);
3260 vma->bound = 0;
3261
3262 list_del_init(&vma->mm_list);
3263 if (i915_is_ggtt(vma->vm)) {
3264 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3265 obj->map_and_fenceable = false;
3266 } else if (vma->ggtt_view.pages) {
3267 sg_free_table(vma->ggtt_view.pages);
3268 kfree(vma->ggtt_view.pages);
3269 vma->ggtt_view.pages = NULL;
3270 }
3271 }
3272
3273 drm_mm_remove_node(&vma->node);
3274 i915_gem_vma_destroy(vma);
3275
3276 /* Since the unbound list is global, only move to that list if
3277 * no more VMAs exist. */
3278 if (list_empty(&obj->vma_list)) {
3279 i915_gem_gtt_finish_object(obj);
3280 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
3281 }
3282
3283 /* And finally now the object is completely decoupled from this vma,
3284 * we can drop its hold on the backing storage and allow it to be
3285 * reaped by the shrinker.
3286 */
3287 i915_gem_object_unpin_pages(obj);
3288
3289 return 0;
3290 }
3291
3292 int i915_gpu_idle(struct drm_device *dev)
3293 {
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 struct intel_engine_cs *ring;
3296 int ret, i;
3297
3298 /* Flush everything onto the inactive list. */
3299 for_each_ring(ring, dev_priv, i) {
3300 if (!i915.enable_execlists) {
3301 ret = i915_switch_context(ring, ring->default_context);
3302 if (ret)
3303 return ret;
3304 }
3305
3306 ret = intel_ring_idle(ring);
3307 if (ret)
3308 return ret;
3309 }
3310
3311 WARN_ON(i915_verify_lists(dev));
3312 return 0;
3313 }
3314
3315 static void i965_write_fence_reg(struct drm_device *dev, int reg,
3316 struct drm_i915_gem_object *obj)
3317 {
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 int fence_reg;
3320 int fence_pitch_shift;
3321
3322 if (INTEL_INFO(dev)->gen >= 6) {
3323 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3324 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3325 } else {
3326 fence_reg = FENCE_REG_965_0;
3327 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3328 }
3329
3330 fence_reg += reg * 8;
3331
3332 /* To w/a incoherency with non-atomic 64-bit register updates,
3333 * we split the 64-bit update into two 32-bit writes. In order
3334 * for a partial fence not to be evaluated between writes, we
3335 * precede the update with write to turn off the fence register,
3336 * and only enable the fence as the last step.
3337 *
3338 * For extra levels of paranoia, we make sure each step lands
3339 * before applying the next step.
3340 */
3341 I915_WRITE(fence_reg, 0);
3342 POSTING_READ(fence_reg);
3343
3344 if (obj) {
3345 u32 size = i915_gem_obj_ggtt_size(obj);
3346 uint64_t val;
3347
3348 /* Adjust fence size to match tiled area */
3349 if (obj->tiling_mode != I915_TILING_NONE) {
3350 uint32_t row_size = obj->stride *
3351 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3352 size = (size / row_size) * row_size;
3353 }
3354
3355 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
3356 0xfffff000) << 32;
3357 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
3358 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
3359 if (obj->tiling_mode == I915_TILING_Y)
3360 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3361 val |= I965_FENCE_REG_VALID;
3362
3363 I915_WRITE(fence_reg + 4, val >> 32);
3364 POSTING_READ(fence_reg + 4);
3365
3366 I915_WRITE(fence_reg + 0, val);
3367 POSTING_READ(fence_reg);
3368 } else {
3369 I915_WRITE(fence_reg + 4, 0);
3370 POSTING_READ(fence_reg + 4);
3371 }
3372 }
3373
3374 static void i915_write_fence_reg(struct drm_device *dev, int reg,
3375 struct drm_i915_gem_object *obj)
3376 {
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 u32 val;
3379
3380 if (obj) {
3381 u32 size = i915_gem_obj_ggtt_size(obj);
3382 int pitch_val;
3383 int tile_width;
3384
3385 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
3386 (size & -size) != size ||
3387 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3388 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3389 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
3390
3391 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3392 tile_width = 128;
3393 else
3394 tile_width = 512;
3395
3396 /* Note: pitch better be a power of two tile widths */
3397 pitch_val = obj->stride / tile_width;
3398 pitch_val = ffs(pitch_val) - 1;
3399
3400 val = i915_gem_obj_ggtt_offset(obj);
3401 if (obj->tiling_mode == I915_TILING_Y)
3402 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3403 val |= I915_FENCE_SIZE_BITS(size);
3404 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3405 val |= I830_FENCE_REG_VALID;
3406 } else
3407 val = 0;
3408
3409 if (reg < 8)
3410 reg = FENCE_REG_830_0 + reg * 4;
3411 else
3412 reg = FENCE_REG_945_8 + (reg - 8) * 4;
3413
3414 I915_WRITE(reg, val);
3415 POSTING_READ(reg);
3416 }
3417
3418 static void i830_write_fence_reg(struct drm_device *dev, int reg,
3419 struct drm_i915_gem_object *obj)
3420 {
3421 struct drm_i915_private *dev_priv = dev->dev_private;
3422 uint32_t val;
3423
3424 if (obj) {
3425 u32 size = i915_gem_obj_ggtt_size(obj);
3426 uint32_t pitch_val;
3427
3428 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
3429 (size & -size) != size ||
3430 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3431 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3432 i915_gem_obj_ggtt_offset(obj), size);
3433
3434 pitch_val = obj->stride / 128;
3435 pitch_val = ffs(pitch_val) - 1;
3436
3437 val = i915_gem_obj_ggtt_offset(obj);
3438 if (obj->tiling_mode == I915_TILING_Y)
3439 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3440 val |= I830_FENCE_SIZE_BITS(size);
3441 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3442 val |= I830_FENCE_REG_VALID;
3443 } else
3444 val = 0;
3445
3446 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3447 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3448 }
3449
3450 inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3451 {
3452 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3453 }
3454
3455 static void i915_gem_write_fence(struct drm_device *dev, int reg,
3456 struct drm_i915_gem_object *obj)
3457 {
3458 struct drm_i915_private *dev_priv = dev->dev_private;
3459
3460 /* Ensure that all CPU reads are completed before installing a fence
3461 * and all writes before removing the fence.
3462 */
3463 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3464 mb();
3465
3466 WARN(obj && (!obj->stride || !obj->tiling_mode),
3467 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3468 obj->stride, obj->tiling_mode);
3469
3470 if (IS_GEN2(dev))
3471 i830_write_fence_reg(dev, reg, obj);
3472 else if (IS_GEN3(dev))
3473 i915_write_fence_reg(dev, reg, obj);
3474 else if (INTEL_INFO(dev)->gen >= 4)
3475 i965_write_fence_reg(dev, reg, obj);
3476
3477 /* And similarly be paranoid that no direct access to this region
3478 * is reordered to before the fence is installed.
3479 */
3480 if (i915_gem_object_needs_mb(obj))
3481 mb();
3482 }
3483
3484 static inline int fence_number(struct drm_i915_private *dev_priv,
3485 struct drm_i915_fence_reg *fence)
3486 {
3487 return fence - dev_priv->fence_regs;
3488 }
3489
3490 static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3491 struct drm_i915_fence_reg *fence,
3492 bool enable)
3493 {
3494 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3495 int reg = fence_number(dev_priv, fence);
3496
3497 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
3498
3499 if (enable) {
3500 obj->fence_reg = reg;
3501 fence->obj = obj;
3502 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3503 } else {
3504 obj->fence_reg = I915_FENCE_REG_NONE;
3505 fence->obj = NULL;
3506 list_del_init(&fence->lru_list);
3507 }
3508 obj->fence_dirty = false;
3509 }
3510
3511 static int
3512 i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
3513 {
3514 if (obj->last_fenced_req) {
3515 int ret = i915_wait_request(obj->last_fenced_req);
3516 if (ret)
3517 return ret;
3518
3519 i915_gem_request_assign(&obj->last_fenced_req, NULL);
3520 }
3521
3522 return 0;
3523 }
3524
3525 int
3526 i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3527 {
3528 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3529 struct drm_i915_fence_reg *fence;
3530 int ret;
3531
3532 ret = i915_gem_object_wait_fence(obj);
3533 if (ret)
3534 return ret;
3535
3536 if (obj->fence_reg == I915_FENCE_REG_NONE)
3537 return 0;
3538
3539 fence = &dev_priv->fence_regs[obj->fence_reg];
3540
3541 if (WARN_ON(fence->pin_count))
3542 return -EBUSY;
3543
3544 i915_gem_object_fence_lost(obj);
3545 i915_gem_object_update_fence(obj, fence, false);
3546
3547 return 0;
3548 }
3549
3550 static struct drm_i915_fence_reg *
3551 i915_find_fence_reg(struct drm_device *dev)
3552 {
3553 struct drm_i915_private *dev_priv = dev->dev_private;
3554 struct drm_i915_fence_reg *reg, *avail;
3555 int i;
3556
3557 /* First try to find a free reg */
3558 avail = NULL;
3559 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3560 reg = &dev_priv->fence_regs[i];
3561 if (!reg->obj)
3562 return reg;
3563
3564 if (!reg->pin_count)
3565 avail = reg;
3566 }
3567
3568 if (avail == NULL)
3569 goto deadlock;
3570
3571 /* None available, try to steal one or wait for a user to finish */
3572 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
3573 if (reg->pin_count)
3574 continue;
3575
3576 return reg;
3577 }
3578
3579 deadlock:
3580 /* Wait for completion of pending flips which consume fences */
3581 if (intel_has_pending_fb_unpin(dev))
3582 return ERR_PTR(-EAGAIN);
3583
3584 return ERR_PTR(-EDEADLK);
3585 }
3586
3587 /**
3588 * i915_gem_object_get_fence - set up fencing for an object
3589 * @obj: object to map through a fence reg
3590 *
3591 * When mapping objects through the GTT, userspace wants to be able to write
3592 * to them without having to worry about swizzling if the object is tiled.
3593 * This function walks the fence regs looking for a free one for @obj,
3594 * stealing one if it can't find any.
3595 *
3596 * It then sets up the reg based on the object's properties: address, pitch
3597 * and tiling format.
3598 *
3599 * For an untiled surface, this removes any existing fence.
3600 */
3601 int
3602 i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
3603 {
3604 struct drm_device *dev = obj->base.dev;
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606 bool enable = obj->tiling_mode != I915_TILING_NONE;
3607 struct drm_i915_fence_reg *reg;
3608 int ret;
3609
3610 /* Have we updated the tiling parameters upon the object and so
3611 * will need to serialise the write to the associated fence register?
3612 */
3613 if (obj->fence_dirty) {
3614 ret = i915_gem_object_wait_fence(obj);
3615 if (ret)
3616 return ret;
3617 }
3618
3619 /* Just update our place in the LRU if our fence is getting reused. */
3620 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3621 reg = &dev_priv->fence_regs[obj->fence_reg];
3622 if (!obj->fence_dirty) {
3623 list_move_tail(&reg->lru_list,
3624 &dev_priv->mm.fence_list);
3625 return 0;
3626 }
3627 } else if (enable) {
3628 if (WARN_ON(!obj->map_and_fenceable))
3629 return -EINVAL;
3630
3631 reg = i915_find_fence_reg(dev);
3632 if (IS_ERR(reg))
3633 return PTR_ERR(reg);
3634
3635 if (reg->obj) {
3636 struct drm_i915_gem_object *old = reg->obj;
3637
3638 ret = i915_gem_object_wait_fence(old);
3639 if (ret)
3640 return ret;
3641
3642 i915_gem_object_fence_lost(old);
3643 }
3644 } else
3645 return 0;
3646
3647 i915_gem_object_update_fence(obj, reg, enable);
3648
3649 return 0;
3650 }
3651
3652 static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
3653 unsigned long cache_level)
3654 {
3655 struct drm_mm_node *gtt_space = &vma->node;
3656 struct drm_mm_node *other;
3657
3658 /*
3659 * On some machines we have to be careful when putting differing types
3660 * of snoopable memory together to avoid the prefetcher crossing memory
3661 * domains and dying. During vm initialisation, we decide whether or not
3662 * these constraints apply and set the drm_mm.color_adjust
3663 * appropriately.
3664 */
3665 if (vma->vm->mm.color_adjust == NULL)
3666 return true;
3667
3668 if (!drm_mm_node_allocated(gtt_space))
3669 return true;
3670
3671 if (list_empty(&gtt_space->node_list))
3672 return true;
3673
3674 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3675 if (other->allocated && !other->hole_follows && other->color != cache_level)
3676 return false;
3677
3678 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3679 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3680 return false;
3681
3682 return true;
3683 }
3684
3685 /**
3686 * Finds free space in the GTT aperture and binds the object or a view of it
3687 * there.
3688 */
3689 static struct i915_vma *
3690 i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3691 struct i915_address_space *vm,
3692 const struct i915_ggtt_view *ggtt_view,
3693 unsigned alignment,
3694 uint64_t flags)
3695 {
3696 struct drm_device *dev = obj->base.dev;
3697 struct drm_i915_private *dev_priv = dev->dev_private;
3698 u32 size, fence_size, fence_alignment, unfenced_alignment;
3699 unsigned long start =
3700 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3701 unsigned long end =
3702 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
3703 struct i915_vma *vma;
3704 int ret;
3705
3706 if (i915_is_ggtt(vm)) {
3707 u32 view_size;
3708
3709 if (WARN_ON(!ggtt_view))
3710 return ERR_PTR(-EINVAL);
3711
3712 view_size = i915_ggtt_view_size(obj, ggtt_view);
3713
3714 fence_size = i915_gem_get_gtt_size(dev,
3715 view_size,
3716 obj->tiling_mode);
3717 fence_alignment = i915_gem_get_gtt_alignment(dev,
3718 view_size,
3719 obj->tiling_mode,
3720 true);
3721 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3722 view_size,
3723 obj->tiling_mode,
3724 false);
3725 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3726 } else {
3727 fence_size = i915_gem_get_gtt_size(dev,
3728 obj->base.size,
3729 obj->tiling_mode);
3730 fence_alignment = i915_gem_get_gtt_alignment(dev,
3731 obj->base.size,
3732 obj->tiling_mode,
3733 true);
3734 unfenced_alignment =
3735 i915_gem_get_gtt_alignment(dev,
3736 obj->base.size,
3737 obj->tiling_mode,
3738 false);
3739 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3740 }
3741
3742 if (alignment == 0)
3743 alignment = flags & PIN_MAPPABLE ? fence_alignment :
3744 unfenced_alignment;
3745 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
3746 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3747 ggtt_view ? ggtt_view->type : 0,
3748 alignment);
3749 return ERR_PTR(-EINVAL);
3750 }
3751
3752 /* If binding the object/GGTT view requires more space than the entire
3753 * aperture has, reject it early before evicting everything in a vain
3754 * attempt to find space.
3755 */
3756 if (size > end) {
3757 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3758 ggtt_view ? ggtt_view->type : 0,
3759 size,
3760 flags & PIN_MAPPABLE ? "mappable" : "total",
3761 end);
3762 return ERR_PTR(-E2BIG);
3763 }
3764
3765 ret = i915_gem_object_get_pages(obj);
3766 if (ret)
3767 return ERR_PTR(ret);
3768
3769 i915_gem_object_pin_pages(obj);
3770
3771 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3772 i915_gem_obj_lookup_or_create_vma(obj, vm);
3773
3774 if (IS_ERR(vma))
3775 goto err_unpin;
3776
3777 search_free:
3778 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3779 size, alignment,
3780 obj->cache_level,
3781 start, end,
3782 DRM_MM_SEARCH_DEFAULT,
3783 DRM_MM_CREATE_DEFAULT);
3784 if (ret) {
3785 ret = i915_gem_evict_something(dev, vm, size, alignment,
3786 obj->cache_level,
3787 start, end,
3788 flags);
3789 if (ret == 0)
3790 goto search_free;
3791
3792 goto err_free_vma;
3793 }
3794 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
3795 ret = -EINVAL;
3796 goto err_remove_node;
3797 }
3798
3799 ret = i915_gem_gtt_prepare_object(obj);
3800 if (ret)
3801 goto err_remove_node;
3802
3803 trace_i915_vma_bind(vma, flags);
3804 ret = i915_vma_bind(vma, obj->cache_level, flags);
3805 if (ret)
3806 goto err_finish_gtt;
3807
3808 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
3809 list_add_tail(&vma->mm_list, &vm->inactive_list);
3810
3811 return vma;
3812
3813 err_finish_gtt:
3814 i915_gem_gtt_finish_object(obj);
3815 err_remove_node:
3816 drm_mm_remove_node(&vma->node);
3817 err_free_vma:
3818 i915_gem_vma_destroy(vma);
3819 vma = ERR_PTR(ret);
3820 err_unpin:
3821 i915_gem_object_unpin_pages(obj);
3822 return vma;
3823 }
3824
3825 bool
3826 i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3827 bool force)
3828 {
3829 /* If we don't have a page list set up, then we're not pinned
3830 * to GPU, and we can ignore the cache flush because it'll happen
3831 * again at bind time.
3832 */
3833 if (obj->pages == NULL)
3834 return false;
3835
3836 /*
3837 * Stolen memory is always coherent with the GPU as it is explicitly
3838 * marked as wc by the system, or the system is cache-coherent.
3839 */
3840 if (obj->stolen || obj->phys_handle)
3841 return false;
3842
3843 /* If the GPU is snooping the contents of the CPU cache,
3844 * we do not need to manually clear the CPU cache lines. However,
3845 * the caches are only snooped when the render cache is
3846 * flushed/invalidated. As we always have to emit invalidations
3847 * and flushes when moving into and out of the RENDER domain, correct
3848 * snooping behaviour occurs naturally as the result of our domain
3849 * tracking.
3850 */
3851 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3852 obj->cache_dirty = true;
3853 return false;
3854 }
3855
3856 trace_i915_gem_object_clflush(obj);
3857 drm_clflush_sg(obj->pages);
3858 obj->cache_dirty = false;
3859
3860 return true;
3861 }
3862
3863 /** Flushes the GTT write domain for the object if it's dirty. */
3864 static void
3865 i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3866 {
3867 uint32_t old_write_domain;
3868
3869 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3870 return;
3871
3872 /* No actual flushing is required for the GTT write domain. Writes
3873 * to it immediately go to main memory as far as we know, so there's
3874 * no chipset flush. It also doesn't land in render cache.
3875 *
3876 * However, we do have to enforce the order so that all writes through
3877 * the GTT land before any writes to the device, such as updates to
3878 * the GATT itself.
3879 */
3880 wmb();
3881
3882 old_write_domain = obj->base.write_domain;
3883 obj->base.write_domain = 0;
3884
3885 intel_fb_obj_flush(obj, false);
3886
3887 trace_i915_gem_object_change_domain(obj,
3888 obj->base.read_domains,
3889 old_write_domain);
3890 }
3891
3892 /** Flushes the CPU write domain for the object if it's dirty. */
3893 static void
3894 i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3895 {
3896 uint32_t old_write_domain;
3897
3898 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3899 return;
3900
3901 if (i915_gem_clflush_object(obj, obj->pin_display))
3902 i915_gem_chipset_flush(obj->base.dev);
3903
3904 old_write_domain = obj->base.write_domain;
3905 obj->base.write_domain = 0;
3906
3907 intel_fb_obj_flush(obj, false);
3908
3909 trace_i915_gem_object_change_domain(obj,
3910 obj->base.read_domains,
3911 old_write_domain);
3912 }
3913
3914 /**
3915 * Moves a single object to the GTT read, and possibly write domain.
3916 *
3917 * This function returns when the move is complete, including waiting on
3918 * flushes to occur.
3919 */
3920 int
3921 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3922 {
3923 uint32_t old_write_domain, old_read_domains;
3924 struct i915_vma *vma;
3925 int ret;
3926
3927 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3928 return 0;
3929
3930 ret = i915_gem_object_wait_rendering(obj, !write);
3931 if (ret)
3932 return ret;
3933
3934 /* Flush and acquire obj->pages so that we are coherent through
3935 * direct access in memory with previous cached writes through
3936 * shmemfs and that our cache domain tracking remains valid.
3937 * For example, if the obj->filp was moved to swap without us
3938 * being notified and releasing the pages, we would mistakenly
3939 * continue to assume that the obj remained out of the CPU cached
3940 * domain.
3941 */
3942 ret = i915_gem_object_get_pages(obj);
3943 if (ret)
3944 return ret;
3945
3946 i915_gem_object_flush_cpu_write_domain(obj);
3947
3948 /* Serialise direct access to this object with the barriers for
3949 * coherent writes from the GPU, by effectively invalidating the
3950 * GTT domain upon first access.
3951 */
3952 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3953 mb();
3954
3955 old_write_domain = obj->base.write_domain;
3956 old_read_domains = obj->base.read_domains;
3957
3958 /* It should now be out of any other write domains, and we can update
3959 * the domain values for our changes.
3960 */
3961 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3962 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3963 if (write) {
3964 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3965 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3966 obj->dirty = 1;
3967 }
3968
3969 if (write)
3970 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
3971
3972 trace_i915_gem_object_change_domain(obj,
3973 old_read_domains,
3974 old_write_domain);
3975
3976 /* And bump the LRU for this access */
3977 vma = i915_gem_obj_to_ggtt(obj);
3978 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
3979 list_move_tail(&vma->mm_list,
3980 &to_i915(obj->base.dev)->gtt.base.inactive_list);
3981
3982 return 0;
3983 }
3984
3985 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3986 enum i915_cache_level cache_level)
3987 {
3988 struct drm_device *dev = obj->base.dev;
3989 struct i915_vma *vma, *next;
3990 int ret;
3991
3992 if (obj->cache_level == cache_level)
3993 return 0;
3994
3995 if (i915_gem_obj_is_pinned(obj)) {
3996 DRM_DEBUG("can not change the cache level of pinned objects\n");
3997 return -EBUSY;
3998 }
3999
4000 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4001 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
4002 ret = i915_vma_unbind(vma);
4003 if (ret)
4004 return ret;
4005 }
4006 }
4007
4008 if (i915_gem_obj_bound_any(obj)) {
4009 ret = i915_gem_object_wait_rendering(obj, false);
4010 if (ret)
4011 return ret;
4012
4013 i915_gem_object_finish_gtt(obj);
4014
4015 /* Before SandyBridge, you could not use tiling or fence
4016 * registers with snooped memory, so relinquish any fences
4017 * currently pointing to our region in the aperture.
4018 */
4019 if (INTEL_INFO(dev)->gen < 6) {
4020 ret = i915_gem_object_put_fence(obj);
4021 if (ret)
4022 return ret;
4023 }
4024
4025 list_for_each_entry(vma, &obj->vma_list, vma_link)
4026 if (drm_mm_node_allocated(&vma->node)) {
4027 ret = i915_vma_bind(vma, cache_level,
4028 PIN_UPDATE);
4029 if (ret)
4030 return ret;
4031 }
4032 }
4033
4034 list_for_each_entry(vma, &obj->vma_list, vma_link)
4035 vma->node.color = cache_level;
4036 obj->cache_level = cache_level;
4037
4038 if (obj->cache_dirty &&
4039 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4040 cpu_write_needs_clflush(obj)) {
4041 if (i915_gem_clflush_object(obj, true))
4042 i915_gem_chipset_flush(obj->base.dev);
4043 }
4044
4045 return 0;
4046 }
4047
4048 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4049 struct drm_file *file)
4050 {
4051 struct drm_i915_gem_caching *args = data;
4052 struct drm_i915_gem_object *obj;
4053
4054 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4055 if (&obj->base == NULL)
4056 return -ENOENT;
4057
4058 switch (obj->cache_level) {
4059 case I915_CACHE_LLC:
4060 case I915_CACHE_L3_LLC:
4061 args->caching = I915_CACHING_CACHED;
4062 break;
4063
4064 case I915_CACHE_WT:
4065 args->caching = I915_CACHING_DISPLAY;
4066 break;
4067
4068 default:
4069 args->caching = I915_CACHING_NONE;
4070 break;
4071 }
4072
4073 drm_gem_object_unreference_unlocked(&obj->base);
4074 return 0;
4075 }
4076
4077 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4078 struct drm_file *file)
4079 {
4080 struct drm_i915_gem_caching *args = data;
4081 struct drm_i915_gem_object *obj;
4082 enum i915_cache_level level;
4083 int ret;
4084
4085 switch (args->caching) {
4086 case I915_CACHING_NONE:
4087 level = I915_CACHE_NONE;
4088 break;
4089 case I915_CACHING_CACHED:
4090 level = I915_CACHE_LLC;
4091 break;
4092 case I915_CACHING_DISPLAY:
4093 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4094 break;
4095 default:
4096 return -EINVAL;
4097 }
4098
4099 ret = i915_mutex_lock_interruptible(dev);
4100 if (ret)
4101 return ret;
4102
4103 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4104 if (&obj->base == NULL) {
4105 ret = -ENOENT;
4106 goto unlock;
4107 }
4108
4109 ret = i915_gem_object_set_cache_level(obj, level);
4110
4111 drm_gem_object_unreference(&obj->base);
4112 unlock:
4113 mutex_unlock(&dev->struct_mutex);
4114 return ret;
4115 }
4116
4117 /*
4118 * Prepare buffer for display plane (scanout, cursors, etc).
4119 * Can be called from an uninterruptible phase (modesetting) and allows
4120 * any flushes to be pipelined (for pageflips).
4121 */
4122 int
4123 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4124 u32 alignment,
4125 struct intel_engine_cs *pipelined,
4126 const struct i915_ggtt_view *view)
4127 {
4128 u32 old_read_domains, old_write_domain;
4129 int ret;
4130
4131 ret = i915_gem_object_sync(obj, pipelined);
4132 if (ret)
4133 return ret;
4134
4135 /* Mark the pin_display early so that we account for the
4136 * display coherency whilst setting up the cache domains.
4137 */
4138 obj->pin_display++;
4139
4140 /* The display engine is not coherent with the LLC cache on gen6. As
4141 * a result, we make sure that the pinning that is about to occur is
4142 * done with uncached PTEs. This is lowest common denominator for all
4143 * chipsets.
4144 *
4145 * However for gen6+, we could do better by using the GFDT bit instead
4146 * of uncaching, which would allow us to flush all the LLC-cached data
4147 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4148 */
4149 ret = i915_gem_object_set_cache_level(obj,
4150 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
4151 if (ret)
4152 goto err_unpin_display;
4153
4154 /* As the user may map the buffer once pinned in the display plane
4155 * (e.g. libkms for the bootup splash), we have to ensure that we
4156 * always use map_and_fenceable for all scanout buffers.
4157 */
4158 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4159 view->type == I915_GGTT_VIEW_NORMAL ?
4160 PIN_MAPPABLE : 0);
4161 if (ret)
4162 goto err_unpin_display;
4163
4164 i915_gem_object_flush_cpu_write_domain(obj);
4165
4166 old_write_domain = obj->base.write_domain;
4167 old_read_domains = obj->base.read_domains;
4168
4169 /* It should now be out of any other write domains, and we can update
4170 * the domain values for our changes.
4171 */
4172 obj->base.write_domain = 0;
4173 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
4174
4175 trace_i915_gem_object_change_domain(obj,
4176 old_read_domains,
4177 old_write_domain);
4178
4179 return 0;
4180
4181 err_unpin_display:
4182 obj->pin_display--;
4183 return ret;
4184 }
4185
4186 void
4187 i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4188 const struct i915_ggtt_view *view)
4189 {
4190 if (WARN_ON(obj->pin_display == 0))
4191 return;
4192
4193 i915_gem_object_ggtt_unpin_view(obj, view);
4194
4195 obj->pin_display--;
4196 }
4197
4198 /**
4199 * Moves a single object to the CPU read, and possibly write domain.
4200 *
4201 * This function returns when the move is complete, including waiting on
4202 * flushes to occur.
4203 */
4204 int
4205 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
4206 {
4207 uint32_t old_write_domain, old_read_domains;
4208 int ret;
4209
4210 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4211 return 0;
4212
4213 ret = i915_gem_object_wait_rendering(obj, !write);
4214 if (ret)
4215 return ret;
4216
4217 i915_gem_object_flush_gtt_write_domain(obj);
4218
4219 old_write_domain = obj->base.write_domain;
4220 old_read_domains = obj->base.read_domains;
4221
4222 /* Flush the CPU cache if it's still invalid. */
4223 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
4224 i915_gem_clflush_object(obj, false);
4225
4226 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
4227 }
4228
4229 /* It should now be out of any other write domains, and we can update
4230 * the domain values for our changes.
4231 */
4232 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
4233
4234 /* If we're writing through the CPU, then the GPU read domains will
4235 * need to be invalidated at next use.
4236 */
4237 if (write) {
4238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4240 }
4241
4242 if (write)
4243 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
4244
4245 trace_i915_gem_object_change_domain(obj,
4246 old_read_domains,
4247 old_write_domain);
4248
4249 return 0;
4250 }
4251
4252 /* Throttle our rendering by waiting until the ring has completed our requests
4253 * emitted over 20 msec ago.
4254 *
4255 * Note that if we were to use the current jiffies each time around the loop,
4256 * we wouldn't escape the function with any frames outstanding if the time to
4257 * render a frame was over 20ms.
4258 *
4259 * This should get us reasonable parallelism between CPU and GPU but also
4260 * relatively low latency when blocking on a particular request to finish.
4261 */
4262 static int
4263 i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
4264 {
4265 struct drm_i915_private *dev_priv = dev->dev_private;
4266 struct drm_i915_file_private *file_priv = file->driver_priv;
4267 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
4268 struct drm_i915_gem_request *request, *target = NULL;
4269 unsigned reset_counter;
4270 int ret;
4271
4272 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4273 if (ret)
4274 return ret;
4275
4276 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4277 if (ret)
4278 return ret;
4279
4280 spin_lock(&file_priv->mm.lock);
4281 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
4282 if (time_after_eq(request->emitted_jiffies, recent_enough))
4283 break;
4284
4285 target = request;
4286 }
4287 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
4288 if (target)
4289 i915_gem_request_reference(target);
4290 spin_unlock(&file_priv->mm.lock);
4291
4292 if (target == NULL)
4293 return 0;
4294
4295 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
4296 if (ret == 0)
4297 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
4298
4299 i915_gem_request_unreference__unlocked(target);
4300
4301 return ret;
4302 }
4303
4304 static bool
4305 i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4306 {
4307 struct drm_i915_gem_object *obj = vma->obj;
4308
4309 if (alignment &&
4310 vma->node.start & (alignment - 1))
4311 return true;
4312
4313 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4314 return true;
4315
4316 if (flags & PIN_OFFSET_BIAS &&
4317 vma->node.start < (flags & PIN_OFFSET_MASK))
4318 return true;
4319
4320 return false;
4321 }
4322
4323 static int
4324 i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4325 struct i915_address_space *vm,
4326 const struct i915_ggtt_view *ggtt_view,
4327 uint32_t alignment,
4328 uint64_t flags)
4329 {
4330 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4331 struct i915_vma *vma;
4332 unsigned bound;
4333 int ret;
4334
4335 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4336 return -ENODEV;
4337
4338 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
4339 return -EINVAL;
4340
4341 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4342 return -EINVAL;
4343
4344 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4345 return -EINVAL;
4346
4347 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4348 i915_gem_obj_to_vma(obj, vm);
4349
4350 if (IS_ERR(vma))
4351 return PTR_ERR(vma);
4352
4353 if (vma) {
4354 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4355 return -EBUSY;
4356
4357 if (i915_vma_misplaced(vma, alignment, flags)) {
4358 unsigned long offset;
4359 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
4360 i915_gem_obj_offset(obj, vm);
4361 WARN(vma->pin_count,
4362 "bo is already pinned in %s with incorrect alignment:"
4363 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
4364 " obj->map_and_fenceable=%d\n",
4365 ggtt_view ? "ggtt" : "ppgtt",
4366 offset,
4367 alignment,
4368 !!(flags & PIN_MAPPABLE),
4369 obj->map_and_fenceable);
4370 ret = i915_vma_unbind(vma);
4371 if (ret)
4372 return ret;
4373
4374 vma = NULL;
4375 }
4376 }
4377
4378 bound = vma ? vma->bound : 0;
4379 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
4380 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4381 flags);
4382 if (IS_ERR(vma))
4383 return PTR_ERR(vma);
4384 } else {
4385 ret = i915_vma_bind(vma, obj->cache_level, flags);
4386 if (ret)
4387 return ret;
4388 }
4389
4390 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4391 (bound ^ vma->bound) & GLOBAL_BIND) {
4392 bool mappable, fenceable;
4393 u32 fence_size, fence_alignment;
4394
4395 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4396 obj->base.size,
4397 obj->tiling_mode);
4398 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4399 obj->base.size,
4400 obj->tiling_mode,
4401 true);
4402
4403 fenceable = (vma->node.size == fence_size &&
4404 (vma->node.start & (fence_alignment - 1)) == 0);
4405
4406 mappable = (vma->node.start + fence_size <=
4407 dev_priv->gtt.mappable_end);
4408
4409 obj->map_and_fenceable = mappable && fenceable;
4410
4411 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4412 }
4413
4414 vma->pin_count++;
4415 return 0;
4416 }
4417
4418 int
4419 i915_gem_object_pin(struct drm_i915_gem_object *obj,
4420 struct i915_address_space *vm,
4421 uint32_t alignment,
4422 uint64_t flags)
4423 {
4424 return i915_gem_object_do_pin(obj, vm,
4425 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4426 alignment, flags);
4427 }
4428
4429 int
4430 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4431 const struct i915_ggtt_view *view,
4432 uint32_t alignment,
4433 uint64_t flags)
4434 {
4435 if (WARN_ONCE(!view, "no view specified"))
4436 return -EINVAL;
4437
4438 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
4439 alignment, flags | PIN_GLOBAL);
4440 }
4441
4442 void
4443 i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4444 const struct i915_ggtt_view *view)
4445 {
4446 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
4447
4448 BUG_ON(!vma);
4449 WARN_ON(vma->pin_count == 0);
4450 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
4451
4452 --vma->pin_count;
4453 }
4454
4455 bool
4456 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4457 {
4458 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4459 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4460 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4461
4462 WARN_ON(!ggtt_vma ||
4463 dev_priv->fence_regs[obj->fence_reg].pin_count >
4464 ggtt_vma->pin_count);
4465 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4466 return true;
4467 } else
4468 return false;
4469 }
4470
4471 void
4472 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4473 {
4474 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4475 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4476 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4477 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4478 }
4479 }
4480
4481 int
4482 i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4483 struct drm_file *file)
4484 {
4485 struct drm_i915_gem_busy *args = data;
4486 struct drm_i915_gem_object *obj;
4487 int ret;
4488
4489 ret = i915_mutex_lock_interruptible(dev);
4490 if (ret)
4491 return ret;
4492
4493 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4494 if (&obj->base == NULL) {
4495 ret = -ENOENT;
4496 goto unlock;
4497 }
4498
4499 /* Count all active objects as busy, even if they are currently not used
4500 * by the gpu. Users of this interface expect objects to eventually
4501 * become non-busy without any further actions, therefore emit any
4502 * necessary flushes here.
4503 */
4504 ret = i915_gem_object_flush_active(obj);
4505 if (ret)
4506 goto unref;
4507
4508 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4509 args->busy = obj->active << 16;
4510 if (obj->last_write_req)
4511 args->busy |= obj->last_write_req->ring->id;
4512
4513 unref:
4514 drm_gem_object_unreference(&obj->base);
4515 unlock:
4516 mutex_unlock(&dev->struct_mutex);
4517 return ret;
4518 }
4519
4520 int
4521 i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4522 struct drm_file *file_priv)
4523 {
4524 return i915_gem_ring_throttle(dev, file_priv);
4525 }
4526
4527 int
4528 i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4529 struct drm_file *file_priv)
4530 {
4531 struct drm_i915_private *dev_priv = dev->dev_private;
4532 struct drm_i915_gem_madvise *args = data;
4533 struct drm_i915_gem_object *obj;
4534 int ret;
4535
4536 switch (args->madv) {
4537 case I915_MADV_DONTNEED:
4538 case I915_MADV_WILLNEED:
4539 break;
4540 default:
4541 return -EINVAL;
4542 }
4543
4544 ret = i915_mutex_lock_interruptible(dev);
4545 if (ret)
4546 return ret;
4547
4548 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
4549 if (&obj->base == NULL) {
4550 ret = -ENOENT;
4551 goto unlock;
4552 }
4553
4554 if (i915_gem_obj_is_pinned(obj)) {
4555 ret = -EINVAL;
4556 goto out;
4557 }
4558
4559 if (obj->pages &&
4560 obj->tiling_mode != I915_TILING_NONE &&
4561 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4562 if (obj->madv == I915_MADV_WILLNEED)
4563 i915_gem_object_unpin_pages(obj);
4564 if (args->madv == I915_MADV_WILLNEED)
4565 i915_gem_object_pin_pages(obj);
4566 }
4567
4568 if (obj->madv != __I915_MADV_PURGED)
4569 obj->madv = args->madv;
4570
4571 /* if the object is no longer attached, discard its backing storage */
4572 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
4573 i915_gem_object_truncate(obj);
4574
4575 args->retained = obj->madv != __I915_MADV_PURGED;
4576
4577 out:
4578 drm_gem_object_unreference(&obj->base);
4579 unlock:
4580 mutex_unlock(&dev->struct_mutex);
4581 return ret;
4582 }
4583
4584 void i915_gem_object_init(struct drm_i915_gem_object *obj,
4585 const struct drm_i915_gem_object_ops *ops)
4586 {
4587 int i;
4588
4589 INIT_LIST_HEAD(&obj->global_list);
4590 for (i = 0; i < I915_NUM_RINGS; i++)
4591 INIT_LIST_HEAD(&obj->ring_list[i]);
4592 INIT_LIST_HEAD(&obj->obj_exec_link);
4593 INIT_LIST_HEAD(&obj->vma_list);
4594 INIT_LIST_HEAD(&obj->batch_pool_link);
4595
4596 obj->ops = ops;
4597
4598 obj->fence_reg = I915_FENCE_REG_NONE;
4599 obj->madv = I915_MADV_WILLNEED;
4600
4601 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4602 }
4603
4604 static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4605 .get_pages = i915_gem_object_get_pages_gtt,
4606 .put_pages = i915_gem_object_put_pages_gtt,
4607 };
4608
4609 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4610 size_t size)
4611 {
4612 struct drm_i915_gem_object *obj;
4613 struct address_space *mapping;
4614 gfp_t mask;
4615
4616 obj = i915_gem_object_alloc(dev);
4617 if (obj == NULL)
4618 return NULL;
4619
4620 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4621 i915_gem_object_free(obj);
4622 return NULL;
4623 }
4624
4625 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4626 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4627 /* 965gm cannot relocate objects above 4GiB. */
4628 mask &= ~__GFP_HIGHMEM;
4629 mask |= __GFP_DMA32;
4630 }
4631
4632 mapping = file_inode(obj->base.filp)->i_mapping;
4633 mapping_set_gfp_mask(mapping, mask);
4634
4635 i915_gem_object_init(obj, &i915_gem_object_ops);
4636
4637 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4638 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4639
4640 if (HAS_LLC(dev)) {
4641 /* On some devices, we can have the GPU use the LLC (the CPU
4642 * cache) for about a 10% performance improvement
4643 * compared to uncached. Graphics requests other than
4644 * display scanout are coherent with the CPU in
4645 * accessing this cache. This means in this mode we
4646 * don't need to clflush on the CPU side, and on the
4647 * GPU side we only need to flush internal caches to
4648 * get data visible to the CPU.
4649 *
4650 * However, we maintain the display planes as UC, and so
4651 * need to rebind when first used as such.
4652 */
4653 obj->cache_level = I915_CACHE_LLC;
4654 } else
4655 obj->cache_level = I915_CACHE_NONE;
4656
4657 trace_i915_gem_object_create(obj);
4658
4659 return obj;
4660 }
4661
4662 static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4663 {
4664 /* If we are the last user of the backing storage (be it shmemfs
4665 * pages or stolen etc), we know that the pages are going to be
4666 * immediately released. In this case, we can then skip copying
4667 * back the contents from the GPU.
4668 */
4669
4670 if (obj->madv != I915_MADV_WILLNEED)
4671 return false;
4672
4673 if (obj->base.filp == NULL)
4674 return true;
4675
4676 /* At first glance, this looks racy, but then again so would be
4677 * userspace racing mmap against close. However, the first external
4678 * reference to the filp can only be obtained through the
4679 * i915_gem_mmap_ioctl() which safeguards us against the user
4680 * acquiring such a reference whilst we are in the middle of
4681 * freeing the object.
4682 */
4683 return atomic_long_read(&obj->base.filp->f_count) == 1;
4684 }
4685
4686 void i915_gem_free_object(struct drm_gem_object *gem_obj)
4687 {
4688 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4689 struct drm_device *dev = obj->base.dev;
4690 struct drm_i915_private *dev_priv = dev->dev_private;
4691 struct i915_vma *vma, *next;
4692
4693 intel_runtime_pm_get(dev_priv);
4694
4695 trace_i915_gem_object_destroy(obj);
4696
4697 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4698 int ret;
4699
4700 vma->pin_count = 0;
4701 ret = i915_vma_unbind(vma);
4702 if (WARN_ON(ret == -ERESTARTSYS)) {
4703 bool was_interruptible;
4704
4705 was_interruptible = dev_priv->mm.interruptible;
4706 dev_priv->mm.interruptible = false;
4707
4708 WARN_ON(i915_vma_unbind(vma));
4709
4710 dev_priv->mm.interruptible = was_interruptible;
4711 }
4712 }
4713
4714 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4715 * before progressing. */
4716 if (obj->stolen)
4717 i915_gem_object_unpin_pages(obj);
4718
4719 WARN_ON(obj->frontbuffer_bits);
4720
4721 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4722 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4723 obj->tiling_mode != I915_TILING_NONE)
4724 i915_gem_object_unpin_pages(obj);
4725
4726 if (WARN_ON(obj->pages_pin_count))
4727 obj->pages_pin_count = 0;
4728 if (discard_backing_storage(obj))
4729 obj->madv = I915_MADV_DONTNEED;
4730 i915_gem_object_put_pages(obj);
4731 i915_gem_object_free_mmap_offset(obj);
4732
4733 BUG_ON(obj->pages);
4734
4735 if (obj->base.import_attach)
4736 drm_prime_gem_destroy(&obj->base, NULL);
4737
4738 if (obj->ops->release)
4739 obj->ops->release(obj);
4740
4741 drm_gem_object_release(&obj->base);
4742 i915_gem_info_remove_obj(dev_priv, obj->base.size);
4743
4744 kfree(obj->bit_17);
4745 i915_gem_object_free(obj);
4746
4747 intel_runtime_pm_put(dev_priv);
4748 }
4749
4750 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4751 struct i915_address_space *vm)
4752 {
4753 struct i915_vma *vma;
4754 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4755 if (i915_is_ggtt(vma->vm) &&
4756 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4757 continue;
4758 if (vma->vm == vm)
4759 return vma;
4760 }
4761 return NULL;
4762 }
4763
4764 struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4765 const struct i915_ggtt_view *view)
4766 {
4767 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4768 struct i915_vma *vma;
4769
4770 if (WARN_ONCE(!view, "no view specified"))
4771 return ERR_PTR(-EINVAL);
4772
4773 list_for_each_entry(vma, &obj->vma_list, vma_link)
4774 if (vma->vm == ggtt &&
4775 i915_ggtt_view_equal(&vma->ggtt_view, view))
4776 return vma;
4777 return NULL;
4778 }
4779
4780 void i915_gem_vma_destroy(struct i915_vma *vma)
4781 {
4782 struct i915_address_space *vm = NULL;
4783 WARN_ON(vma->node.allocated);
4784
4785 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4786 if (!list_empty(&vma->exec_list))
4787 return;
4788
4789 vm = vma->vm;
4790
4791 if (!i915_is_ggtt(vm))
4792 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
4793
4794 list_del(&vma->vma_link);
4795
4796 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
4797 }
4798
4799 static void
4800 i915_gem_stop_ringbuffers(struct drm_device *dev)
4801 {
4802 struct drm_i915_private *dev_priv = dev->dev_private;
4803 struct intel_engine_cs *ring;
4804 int i;
4805
4806 for_each_ring(ring, dev_priv, i)
4807 dev_priv->gt.stop_ring(ring);
4808 }
4809
4810 int
4811 i915_gem_suspend(struct drm_device *dev)
4812 {
4813 struct drm_i915_private *dev_priv = dev->dev_private;
4814 int ret = 0;
4815
4816 mutex_lock(&dev->struct_mutex);
4817 ret = i915_gpu_idle(dev);
4818 if (ret)
4819 goto err;
4820
4821 i915_gem_retire_requests(dev);
4822
4823 i915_gem_stop_ringbuffers(dev);
4824 mutex_unlock(&dev->struct_mutex);
4825
4826 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
4827 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4828 flush_delayed_work(&dev_priv->mm.idle_work);
4829
4830 /* Assert that we sucessfully flushed all the work and
4831 * reset the GPU back to its idle, low power state.
4832 */
4833 WARN_ON(dev_priv->mm.busy);
4834
4835 return 0;
4836
4837 err:
4838 mutex_unlock(&dev->struct_mutex);
4839 return ret;
4840 }
4841
4842 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
4843 {
4844 struct drm_device *dev = ring->dev;
4845 struct drm_i915_private *dev_priv = dev->dev_private;
4846 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4847 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
4848 int i, ret;
4849
4850 if (!HAS_L3_DPF(dev) || !remap_info)
4851 return 0;
4852
4853 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4854 if (ret)
4855 return ret;
4856
4857 /*
4858 * Note: We do not worry about the concurrent register cacheline hang
4859 * here because no other code should access these registers other than
4860 * at initialization time.
4861 */
4862 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4863 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4864 intel_ring_emit(ring, reg_base + i);
4865 intel_ring_emit(ring, remap_info[i/4]);
4866 }
4867
4868 intel_ring_advance(ring);
4869
4870 return ret;
4871 }
4872
4873 void i915_gem_init_swizzling(struct drm_device *dev)
4874 {
4875 struct drm_i915_private *dev_priv = dev->dev_private;
4876
4877 if (INTEL_INFO(dev)->gen < 5 ||
4878 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4879 return;
4880
4881 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4882 DISP_TILE_SURFACE_SWIZZLING);
4883
4884 if (IS_GEN5(dev))
4885 return;
4886
4887 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4888 if (IS_GEN6(dev))
4889 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4890 else if (IS_GEN7(dev))
4891 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4892 else if (IS_GEN8(dev))
4893 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4894 else
4895 BUG();
4896 }
4897
4898 static bool
4899 intel_enable_blt(struct drm_device *dev)
4900 {
4901 if (!HAS_BLT(dev))
4902 return false;
4903
4904 /* The blitter was dysfunctional on early prototypes */
4905 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4906 DRM_INFO("BLT not supported on this pre-production hardware;"
4907 " graphics performance will be degraded.\n");
4908 return false;
4909 }
4910
4911 return true;
4912 }
4913
4914 static void init_unused_ring(struct drm_device *dev, u32 base)
4915 {
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917
4918 I915_WRITE(RING_CTL(base), 0);
4919 I915_WRITE(RING_HEAD(base), 0);
4920 I915_WRITE(RING_TAIL(base), 0);
4921 I915_WRITE(RING_START(base), 0);
4922 }
4923
4924 static void init_unused_rings(struct drm_device *dev)
4925 {
4926 if (IS_I830(dev)) {
4927 init_unused_ring(dev, PRB1_BASE);
4928 init_unused_ring(dev, SRB0_BASE);
4929 init_unused_ring(dev, SRB1_BASE);
4930 init_unused_ring(dev, SRB2_BASE);
4931 init_unused_ring(dev, SRB3_BASE);
4932 } else if (IS_GEN2(dev)) {
4933 init_unused_ring(dev, SRB0_BASE);
4934 init_unused_ring(dev, SRB1_BASE);
4935 } else if (IS_GEN3(dev)) {
4936 init_unused_ring(dev, PRB1_BASE);
4937 init_unused_ring(dev, PRB2_BASE);
4938 }
4939 }
4940
4941 int i915_gem_init_rings(struct drm_device *dev)
4942 {
4943 struct drm_i915_private *dev_priv = dev->dev_private;
4944 int ret;
4945
4946 ret = intel_init_render_ring_buffer(dev);
4947 if (ret)
4948 return ret;
4949
4950 if (HAS_BSD(dev)) {
4951 ret = intel_init_bsd_ring_buffer(dev);
4952 if (ret)
4953 goto cleanup_render_ring;
4954 }
4955
4956 if (intel_enable_blt(dev)) {
4957 ret = intel_init_blt_ring_buffer(dev);
4958 if (ret)
4959 goto cleanup_bsd_ring;
4960 }
4961
4962 if (HAS_VEBOX(dev)) {
4963 ret = intel_init_vebox_ring_buffer(dev);
4964 if (ret)
4965 goto cleanup_blt_ring;
4966 }
4967
4968 if (HAS_BSD2(dev)) {
4969 ret = intel_init_bsd2_ring_buffer(dev);
4970 if (ret)
4971 goto cleanup_vebox_ring;
4972 }
4973
4974 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4975 if (ret)
4976 goto cleanup_bsd2_ring;
4977
4978 return 0;
4979
4980 cleanup_bsd2_ring:
4981 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
4982 cleanup_vebox_ring:
4983 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4984 cleanup_blt_ring:
4985 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4986 cleanup_bsd_ring:
4987 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4988 cleanup_render_ring:
4989 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4990
4991 return ret;
4992 }
4993
4994 int
4995 i915_gem_init_hw(struct drm_device *dev)
4996 {
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 struct intel_engine_cs *ring;
4999 int ret, i;
5000
5001 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5002 return -EIO;
5003
5004 /* Double layer security blanket, see i915_gem_init() */
5005 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5006
5007 if (dev_priv->ellc_size)
5008 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
5009
5010 if (IS_HASWELL(dev))
5011 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5012 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
5013
5014 if (HAS_PCH_NOP(dev)) {
5015 if (IS_IVYBRIDGE(dev)) {
5016 u32 temp = I915_READ(GEN7_MSG_CTL);
5017 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5018 I915_WRITE(GEN7_MSG_CTL, temp);
5019 } else if (INTEL_INFO(dev)->gen >= 7) {
5020 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5021 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5022 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5023 }
5024 }
5025
5026 i915_gem_init_swizzling(dev);
5027
5028 /*
5029 * At least 830 can leave some of the unused rings
5030 * "active" (ie. head != tail) after resume which
5031 * will prevent c3 entry. Makes sure all unused rings
5032 * are totally idle.
5033 */
5034 init_unused_rings(dev);
5035
5036 for_each_ring(ring, dev_priv, i) {
5037 ret = ring->init_hw(ring);
5038 if (ret)
5039 goto out;
5040 }
5041
5042 for (i = 0; i < NUM_L3_SLICES(dev); i++)
5043 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
5044
5045 ret = i915_ppgtt_init_hw(dev);
5046 if (ret && ret != -EIO) {
5047 DRM_ERROR("PPGTT enable failed %d\n", ret);
5048 i915_gem_cleanup_ringbuffer(dev);
5049 }
5050
5051 ret = i915_gem_context_enable(dev_priv);
5052 if (ret && ret != -EIO) {
5053 DRM_ERROR("Context enable failed %d\n", ret);
5054 i915_gem_cleanup_ringbuffer(dev);
5055
5056 goto out;
5057 }
5058
5059 out:
5060 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5061 return ret;
5062 }
5063
5064 int i915_gem_init(struct drm_device *dev)
5065 {
5066 struct drm_i915_private *dev_priv = dev->dev_private;
5067 int ret;
5068
5069 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5070 i915.enable_execlists);
5071
5072 mutex_lock(&dev->struct_mutex);
5073
5074 if (IS_VALLEYVIEW(dev)) {
5075 /* VLVA0 (potential hack), BIOS isn't actually waking us */
5076 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5077 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5078 VLV_GTLC_ALLOWWAKEACK), 10))
5079 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5080 }
5081
5082 if (!i915.enable_execlists) {
5083 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
5084 dev_priv->gt.init_rings = i915_gem_init_rings;
5085 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5086 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
5087 } else {
5088 dev_priv->gt.execbuf_submit = intel_execlists_submission;
5089 dev_priv->gt.init_rings = intel_logical_rings_init;
5090 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5091 dev_priv->gt.stop_ring = intel_logical_ring_stop;
5092 }
5093
5094 /* This is just a security blanket to placate dragons.
5095 * On some systems, we very sporadically observe that the first TLBs
5096 * used by the CS may be stale, despite us poking the TLB reset. If
5097 * we hold the forcewake during initialisation these problems
5098 * just magically go away.
5099 */
5100 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5101
5102 ret = i915_gem_init_userptr(dev);
5103 if (ret)
5104 goto out_unlock;
5105
5106 i915_gem_init_global_gtt(dev);
5107
5108 ret = i915_gem_context_init(dev);
5109 if (ret)
5110 goto out_unlock;
5111
5112 ret = dev_priv->gt.init_rings(dev);
5113 if (ret)
5114 goto out_unlock;
5115
5116 ret = i915_gem_init_hw(dev);
5117 if (ret == -EIO) {
5118 /* Allow ring initialisation to fail by marking the GPU as
5119 * wedged. But we only want to do this where the GPU is angry,
5120 * for all other failure, such as an allocation failure, bail.
5121 */
5122 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5123 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5124 ret = 0;
5125 }
5126
5127 out_unlock:
5128 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5129 mutex_unlock(&dev->struct_mutex);
5130
5131 return ret;
5132 }
5133
5134 void
5135 i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5136 {
5137 struct drm_i915_private *dev_priv = dev->dev_private;
5138 struct intel_engine_cs *ring;
5139 int i;
5140
5141 for_each_ring(ring, dev_priv, i)
5142 dev_priv->gt.cleanup_ring(ring);
5143 }
5144
5145 static void
5146 init_ring_lists(struct intel_engine_cs *ring)
5147 {
5148 INIT_LIST_HEAD(&ring->active_list);
5149 INIT_LIST_HEAD(&ring->request_list);
5150 }
5151
5152 void i915_init_vm(struct drm_i915_private *dev_priv,
5153 struct i915_address_space *vm)
5154 {
5155 if (!i915_is_ggtt(vm))
5156 drm_mm_init(&vm->mm, vm->start, vm->total);
5157 vm->dev = dev_priv->dev;
5158 INIT_LIST_HEAD(&vm->active_list);
5159 INIT_LIST_HEAD(&vm->inactive_list);
5160 INIT_LIST_HEAD(&vm->global_link);
5161 list_add_tail(&vm->global_link, &dev_priv->vm_list);
5162 }
5163
5164 void
5165 i915_gem_load(struct drm_device *dev)
5166 {
5167 struct drm_i915_private *dev_priv = dev->dev_private;
5168 int i;
5169
5170 dev_priv->objects =
5171 kmem_cache_create("i915_gem_object",
5172 sizeof(struct drm_i915_gem_object), 0,
5173 SLAB_HWCACHE_ALIGN,
5174 NULL);
5175 dev_priv->vmas =
5176 kmem_cache_create("i915_gem_vma",
5177 sizeof(struct i915_vma), 0,
5178 SLAB_HWCACHE_ALIGN,
5179 NULL);
5180 dev_priv->requests =
5181 kmem_cache_create("i915_gem_request",
5182 sizeof(struct drm_i915_gem_request), 0,
5183 SLAB_HWCACHE_ALIGN,
5184 NULL);
5185
5186 INIT_LIST_HEAD(&dev_priv->vm_list);
5187 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5188
5189 INIT_LIST_HEAD(&dev_priv->context_list);
5190 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5191 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
5192 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5193 for (i = 0; i < I915_NUM_RINGS; i++)
5194 init_ring_lists(&dev_priv->ring[i]);
5195 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
5196 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
5197 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5198 i915_gem_retire_work_handler);
5199 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5200 i915_gem_idle_work_handler);
5201 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
5202
5203 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5204
5205 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5206 dev_priv->num_fence_regs = 32;
5207 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5208 dev_priv->num_fence_regs = 16;
5209 else
5210 dev_priv->num_fence_regs = 8;
5211
5212 if (intel_vgpu_active(dev))
5213 dev_priv->num_fence_regs =
5214 I915_READ(vgtif_reg(avail_rs.fence_num));
5215
5216 /* Initialize fence registers to zero */
5217 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5218 i915_gem_restore_fences(dev);
5219
5220 i915_gem_detect_bit_6_swizzle(dev);
5221 init_waitqueue_head(&dev_priv->pending_flip_queue);
5222
5223 dev_priv->mm.interruptible = true;
5224
5225 i915_gem_shrinker_init(dev_priv);
5226
5227 mutex_init(&dev_priv->fb_tracking.lock);
5228 }
5229
5230 void i915_gem_release(struct drm_device *dev, struct drm_file *file)
5231 {
5232 struct drm_i915_file_private *file_priv = file->driver_priv;
5233
5234 /* Clean up our request list when the client is going away, so that
5235 * later retire_requests won't dereference our soon-to-be-gone
5236 * file_priv.
5237 */
5238 spin_lock(&file_priv->mm.lock);
5239 while (!list_empty(&file_priv->mm.request_list)) {
5240 struct drm_i915_gem_request *request;
5241
5242 request = list_first_entry(&file_priv->mm.request_list,
5243 struct drm_i915_gem_request,
5244 client_list);
5245 list_del(&request->client_list);
5246 request->file_priv = NULL;
5247 }
5248 spin_unlock(&file_priv->mm.lock);
5249
5250 if (!list_empty(&file_priv->rps.link)) {
5251 spin_lock(&to_i915(dev)->rps.client_lock);
5252 list_del(&file_priv->rps.link);
5253 spin_unlock(&to_i915(dev)->rps.client_lock);
5254 }
5255 }
5256
5257 int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5258 {
5259 struct drm_i915_file_private *file_priv;
5260 int ret;
5261
5262 DRM_DEBUG_DRIVER("\n");
5263
5264 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5265 if (!file_priv)
5266 return -ENOMEM;
5267
5268 file->driver_priv = file_priv;
5269 file_priv->dev_priv = dev->dev_private;
5270 file_priv->file = file;
5271 INIT_LIST_HEAD(&file_priv->rps.link);
5272
5273 spin_lock_init(&file_priv->mm.lock);
5274 INIT_LIST_HEAD(&file_priv->mm.request_list);
5275
5276 ret = i915_gem_context_open(dev, file);
5277 if (ret)
5278 kfree(file_priv);
5279
5280 return ret;
5281 }
5282
5283 /**
5284 * i915_gem_track_fb - update frontbuffer tracking
5285 * old: current GEM buffer for the frontbuffer slots
5286 * new: new GEM buffer for the frontbuffer slots
5287 * frontbuffer_bits: bitmask of frontbuffer slots
5288 *
5289 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5290 * from @old and setting them in @new. Both @old and @new can be NULL.
5291 */
5292 void i915_gem_track_fb(struct drm_i915_gem_object *old,
5293 struct drm_i915_gem_object *new,
5294 unsigned frontbuffer_bits)
5295 {
5296 if (old) {
5297 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5298 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5299 old->frontbuffer_bits &= ~frontbuffer_bits;
5300 }
5301
5302 if (new) {
5303 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5304 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5305 new->frontbuffer_bits |= frontbuffer_bits;
5306 }
5307 }
5308
5309 /* All the new VM stuff */
5310 unsigned long
5311 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5312 struct i915_address_space *vm)
5313 {
5314 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5315 struct i915_vma *vma;
5316
5317 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
5318
5319 list_for_each_entry(vma, &o->vma_list, vma_link) {
5320 if (i915_is_ggtt(vma->vm) &&
5321 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5322 continue;
5323 if (vma->vm == vm)
5324 return vma->node.start;
5325 }
5326
5327 WARN(1, "%s vma for this object not found.\n",
5328 i915_is_ggtt(vm) ? "global" : "ppgtt");
5329 return -1;
5330 }
5331
5332 unsigned long
5333 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5334 const struct i915_ggtt_view *view)
5335 {
5336 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5337 struct i915_vma *vma;
5338
5339 list_for_each_entry(vma, &o->vma_list, vma_link)
5340 if (vma->vm == ggtt &&
5341 i915_ggtt_view_equal(&vma->ggtt_view, view))
5342 return vma->node.start;
5343
5344 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
5345 return -1;
5346 }
5347
5348 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5349 struct i915_address_space *vm)
5350 {
5351 struct i915_vma *vma;
5352
5353 list_for_each_entry(vma, &o->vma_list, vma_link) {
5354 if (i915_is_ggtt(vma->vm) &&
5355 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5356 continue;
5357 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5358 return true;
5359 }
5360
5361 return false;
5362 }
5363
5364 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
5365 const struct i915_ggtt_view *view)
5366 {
5367 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5368 struct i915_vma *vma;
5369
5370 list_for_each_entry(vma, &o->vma_list, vma_link)
5371 if (vma->vm == ggtt &&
5372 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
5373 drm_mm_node_allocated(&vma->node))
5374 return true;
5375
5376 return false;
5377 }
5378
5379 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5380 {
5381 struct i915_vma *vma;
5382
5383 list_for_each_entry(vma, &o->vma_list, vma_link)
5384 if (drm_mm_node_allocated(&vma->node))
5385 return true;
5386
5387 return false;
5388 }
5389
5390 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5391 struct i915_address_space *vm)
5392 {
5393 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5394 struct i915_vma *vma;
5395
5396 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
5397
5398 BUG_ON(list_empty(&o->vma_list));
5399
5400 list_for_each_entry(vma, &o->vma_list, vma_link) {
5401 if (i915_is_ggtt(vma->vm) &&
5402 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5403 continue;
5404 if (vma->vm == vm)
5405 return vma->node.size;
5406 }
5407 return 0;
5408 }
5409
5410 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
5411 {
5412 struct i915_vma *vma;
5413 list_for_each_entry(vma, &obj->vma_list, vma_link)
5414 if (vma->pin_count > 0)
5415 return true;
5416
5417 return false;
5418 }
5419
This page took 0.186666 seconds and 5 git commands to generate.