2 * Copyright © 2008 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Eric Anholt <eric@anholt.net>
29 #include <drm/drm_vma_manager.h>
30 #include <drm/i915_drm.h>
32 #include "i915_trace.h"
33 #include "intel_drv.h"
34 #include <linux/oom.h>
35 #include <linux/shmem_fs.h>
36 #include <linux/slab.h>
37 #include <linux/swap.h>
38 #include <linux/pci.h>
39 #include <linux/dma-buf.h>
41 static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object
*obj
);
42 static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object
*obj
,
44 static __must_check
int
45 i915_gem_object_wait_rendering(struct drm_i915_gem_object
*obj
,
48 i915_gem_object_retire(struct drm_i915_gem_object
*obj
);
50 static void i915_gem_write_fence(struct drm_device
*dev
, int reg
,
51 struct drm_i915_gem_object
*obj
);
52 static void i915_gem_object_update_fence(struct drm_i915_gem_object
*obj
,
53 struct drm_i915_fence_reg
*fence
,
56 static unsigned long i915_gem_shrinker_count(struct shrinker
*shrinker
,
57 struct shrink_control
*sc
);
58 static unsigned long i915_gem_shrinker_scan(struct shrinker
*shrinker
,
59 struct shrink_control
*sc
);
60 static int i915_gem_shrinker_oom(struct notifier_block
*nb
,
63 static unsigned long i915_gem_shrink_all(struct drm_i915_private
*dev_priv
);
65 static bool cpu_cache_is_coherent(struct drm_device
*dev
,
66 enum i915_cache_level level
)
68 return HAS_LLC(dev
) || level
!= I915_CACHE_NONE
;
71 static bool cpu_write_needs_clflush(struct drm_i915_gem_object
*obj
)
73 if (!cpu_cache_is_coherent(obj
->base
.dev
, obj
->cache_level
))
76 return obj
->pin_display
;
79 static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object
*obj
)
82 i915_gem_release_mmap(obj
);
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
87 obj
->fence_dirty
= false;
88 obj
->fence_reg
= I915_FENCE_REG_NONE
;
91 /* some bookkeeping */
92 static void i915_gem_info_add_obj(struct drm_i915_private
*dev_priv
,
95 spin_lock(&dev_priv
->mm
.object_stat_lock
);
96 dev_priv
->mm
.object_count
++;
97 dev_priv
->mm
.object_memory
+= size
;
98 spin_unlock(&dev_priv
->mm
.object_stat_lock
);
101 static void i915_gem_info_remove_obj(struct drm_i915_private
*dev_priv
,
104 spin_lock(&dev_priv
->mm
.object_stat_lock
);
105 dev_priv
->mm
.object_count
--;
106 dev_priv
->mm
.object_memory
-= size
;
107 spin_unlock(&dev_priv
->mm
.object_stat_lock
);
111 i915_gem_wait_for_error(struct i915_gpu_error
*error
)
115 #define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
125 ret
= wait_event_interruptible_timeout(error
->reset_queue
,
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 } else if (ret
< 0) {
139 int i915_mutex_lock_interruptible(struct drm_device
*dev
)
141 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
144 ret
= i915_gem_wait_for_error(&dev_priv
->gpu_error
);
148 ret
= mutex_lock_interruptible(&dev
->struct_mutex
);
152 WARN_ON(i915_verify_lists(dev
));
157 i915_gem_object_is_inactive(struct drm_i915_gem_object
*obj
)
159 return i915_gem_obj_bound_any(obj
) && !obj
->active
;
163 i915_gem_init_ioctl(struct drm_device
*dev
, void *data
,
164 struct drm_file
*file
)
166 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
167 struct drm_i915_gem_init
*args
= data
;
169 if (drm_core_check_feature(dev
, DRIVER_MODESET
))
172 if (args
->gtt_start
>= args
->gtt_end
||
173 (args
->gtt_end
| args
->gtt_start
) & (PAGE_SIZE
- 1))
176 /* GEM with user mode setting was never supported on ilk and later. */
177 if (INTEL_INFO(dev
)->gen
>= 5)
180 mutex_lock(&dev
->struct_mutex
);
181 i915_gem_setup_global_gtt(dev
, args
->gtt_start
, args
->gtt_end
,
183 dev_priv
->gtt
.mappable_end
= args
->gtt_end
;
184 mutex_unlock(&dev
->struct_mutex
);
190 i915_gem_get_aperture_ioctl(struct drm_device
*dev
, void *data
,
191 struct drm_file
*file
)
193 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
194 struct drm_i915_gem_get_aperture
*args
= data
;
195 struct drm_i915_gem_object
*obj
;
199 mutex_lock(&dev
->struct_mutex
);
200 list_for_each_entry(obj
, &dev_priv
->mm
.bound_list
, global_list
)
201 if (i915_gem_obj_is_pinned(obj
))
202 pinned
+= i915_gem_obj_ggtt_size(obj
);
203 mutex_unlock(&dev
->struct_mutex
);
205 args
->aper_size
= dev_priv
->gtt
.base
.total
;
206 args
->aper_available_size
= args
->aper_size
- pinned
;
211 static void i915_gem_object_detach_phys(struct drm_i915_gem_object
*obj
)
213 drm_dma_handle_t
*phys
= obj
->phys_handle
;
218 if (obj
->madv
== I915_MADV_WILLNEED
) {
219 struct address_space
*mapping
= file_inode(obj
->base
.filp
)->i_mapping
;
220 char *vaddr
= phys
->vaddr
;
223 for (i
= 0; i
< obj
->base
.size
/ PAGE_SIZE
; i
++) {
224 struct page
*page
= shmem_read_mapping_page(mapping
, i
);
226 char *dst
= kmap_atomic(page
);
227 memcpy(dst
, vaddr
, PAGE_SIZE
);
228 drm_clflush_virt_range(dst
, PAGE_SIZE
);
231 set_page_dirty(page
);
232 mark_page_accessed(page
);
233 page_cache_release(page
);
237 i915_gem_chipset_flush(obj
->base
.dev
);
241 set_memory_wb((unsigned long)phys
->vaddr
, phys
->size
/ PAGE_SIZE
);
243 drm_pci_free(obj
->base
.dev
, phys
);
244 obj
->phys_handle
= NULL
;
248 i915_gem_object_attach_phys(struct drm_i915_gem_object
*obj
,
251 drm_dma_handle_t
*phys
;
252 struct address_space
*mapping
;
256 if (obj
->phys_handle
) {
257 if ((unsigned long)obj
->phys_handle
->vaddr
& (align
-1))
263 if (obj
->madv
!= I915_MADV_WILLNEED
)
266 if (obj
->base
.filp
== NULL
)
269 /* create a new object */
270 phys
= drm_pci_alloc(obj
->base
.dev
, obj
->base
.size
, align
);
276 set_memory_wc((unsigned long)vaddr
, phys
->size
/ PAGE_SIZE
);
278 mapping
= file_inode(obj
->base
.filp
)->i_mapping
;
279 for (i
= 0; i
< obj
->base
.size
/ PAGE_SIZE
; i
++) {
283 page
= shmem_read_mapping_page(mapping
, i
);
286 set_memory_wb((unsigned long)phys
->vaddr
, phys
->size
/ PAGE_SIZE
);
288 drm_pci_free(obj
->base
.dev
, phys
);
289 return PTR_ERR(page
);
292 src
= kmap_atomic(page
);
293 memcpy(vaddr
, src
, PAGE_SIZE
);
296 mark_page_accessed(page
);
297 page_cache_release(page
);
302 obj
->phys_handle
= phys
;
307 i915_gem_phys_pwrite(struct drm_i915_gem_object
*obj
,
308 struct drm_i915_gem_pwrite
*args
,
309 struct drm_file
*file_priv
)
311 struct drm_device
*dev
= obj
->base
.dev
;
312 void *vaddr
= obj
->phys_handle
->vaddr
+ args
->offset
;
313 char __user
*user_data
= to_user_ptr(args
->data_ptr
);
315 if (__copy_from_user_inatomic_nocache(vaddr
, user_data
, args
->size
)) {
316 unsigned long unwritten
;
318 /* The physical object once assigned is fixed for the lifetime
319 * of the obj, so we can safely drop the lock and continue
322 mutex_unlock(&dev
->struct_mutex
);
323 unwritten
= copy_from_user(vaddr
, user_data
, args
->size
);
324 mutex_lock(&dev
->struct_mutex
);
329 i915_gem_chipset_flush(dev
);
333 void *i915_gem_object_alloc(struct drm_device
*dev
)
335 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
336 return kmem_cache_zalloc(dev_priv
->slab
, GFP_KERNEL
);
339 void i915_gem_object_free(struct drm_i915_gem_object
*obj
)
341 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
342 kmem_cache_free(dev_priv
->slab
, obj
);
346 i915_gem_create(struct drm_file
*file
,
347 struct drm_device
*dev
,
351 struct drm_i915_gem_object
*obj
;
355 size
= roundup(size
, PAGE_SIZE
);
359 /* Allocate the new object */
360 obj
= i915_gem_alloc_object(dev
, size
);
364 ret
= drm_gem_handle_create(file
, &obj
->base
, &handle
);
365 /* drop reference from allocate - handle holds it now */
366 drm_gem_object_unreference_unlocked(&obj
->base
);
375 i915_gem_dumb_create(struct drm_file
*file
,
376 struct drm_device
*dev
,
377 struct drm_mode_create_dumb
*args
)
379 /* have to work out size/pitch and return them */
380 args
->pitch
= ALIGN(args
->width
* DIV_ROUND_UP(args
->bpp
, 8), 64);
381 args
->size
= args
->pitch
* args
->height
;
382 return i915_gem_create(file
, dev
,
383 args
->size
, &args
->handle
);
387 * Creates a new mm object and returns a handle to it.
390 i915_gem_create_ioctl(struct drm_device
*dev
, void *data
,
391 struct drm_file
*file
)
393 struct drm_i915_gem_create
*args
= data
;
395 return i915_gem_create(file
, dev
,
396 args
->size
, &args
->handle
);
400 __copy_to_user_swizzled(char __user
*cpu_vaddr
,
401 const char *gpu_vaddr
, int gpu_offset
,
404 int ret
, cpu_offset
= 0;
407 int cacheline_end
= ALIGN(gpu_offset
+ 1, 64);
408 int this_length
= min(cacheline_end
- gpu_offset
, length
);
409 int swizzled_gpu_offset
= gpu_offset
^ 64;
411 ret
= __copy_to_user(cpu_vaddr
+ cpu_offset
,
412 gpu_vaddr
+ swizzled_gpu_offset
,
417 cpu_offset
+= this_length
;
418 gpu_offset
+= this_length
;
419 length
-= this_length
;
426 __copy_from_user_swizzled(char *gpu_vaddr
, int gpu_offset
,
427 const char __user
*cpu_vaddr
,
430 int ret
, cpu_offset
= 0;
433 int cacheline_end
= ALIGN(gpu_offset
+ 1, 64);
434 int this_length
= min(cacheline_end
- gpu_offset
, length
);
435 int swizzled_gpu_offset
= gpu_offset
^ 64;
437 ret
= __copy_from_user(gpu_vaddr
+ swizzled_gpu_offset
,
438 cpu_vaddr
+ cpu_offset
,
443 cpu_offset
+= this_length
;
444 gpu_offset
+= this_length
;
445 length
-= this_length
;
452 * Pins the specified object's pages and synchronizes the object with
453 * GPU accesses. Sets needs_clflush to non-zero if the caller should
454 * flush the object from the CPU cache.
456 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object
*obj
,
466 if (!(obj
->base
.read_domains
& I915_GEM_DOMAIN_CPU
)) {
467 /* If we're not in the cpu read domain, set ourself into the gtt
468 * read domain and manually flush cachelines (if required). This
469 * optimizes for the case when the gpu will dirty the data
470 * anyway again before the next pread happens. */
471 *needs_clflush
= !cpu_cache_is_coherent(obj
->base
.dev
,
473 ret
= i915_gem_object_wait_rendering(obj
, true);
477 i915_gem_object_retire(obj
);
480 ret
= i915_gem_object_get_pages(obj
);
484 i915_gem_object_pin_pages(obj
);
489 /* Per-page copy function for the shmem pread fastpath.
490 * Flushes invalid cachelines before reading the target if
491 * needs_clflush is set. */
493 shmem_pread_fast(struct page
*page
, int shmem_page_offset
, int page_length
,
494 char __user
*user_data
,
495 bool page_do_bit17_swizzling
, bool needs_clflush
)
500 if (unlikely(page_do_bit17_swizzling
))
503 vaddr
= kmap_atomic(page
);
505 drm_clflush_virt_range(vaddr
+ shmem_page_offset
,
507 ret
= __copy_to_user_inatomic(user_data
,
508 vaddr
+ shmem_page_offset
,
510 kunmap_atomic(vaddr
);
512 return ret
? -EFAULT
: 0;
516 shmem_clflush_swizzled_range(char *addr
, unsigned long length
,
519 if (unlikely(swizzled
)) {
520 unsigned long start
= (unsigned long) addr
;
521 unsigned long end
= (unsigned long) addr
+ length
;
523 /* For swizzling simply ensure that we always flush both
524 * channels. Lame, but simple and it works. Swizzled
525 * pwrite/pread is far from a hotpath - current userspace
526 * doesn't use it at all. */
527 start
= round_down(start
, 128);
528 end
= round_up(end
, 128);
530 drm_clflush_virt_range((void *)start
, end
- start
);
532 drm_clflush_virt_range(addr
, length
);
537 /* Only difference to the fast-path function is that this can handle bit17
538 * and uses non-atomic copy and kmap functions. */
540 shmem_pread_slow(struct page
*page
, int shmem_page_offset
, int page_length
,
541 char __user
*user_data
,
542 bool page_do_bit17_swizzling
, bool needs_clflush
)
549 shmem_clflush_swizzled_range(vaddr
+ shmem_page_offset
,
551 page_do_bit17_swizzling
);
553 if (page_do_bit17_swizzling
)
554 ret
= __copy_to_user_swizzled(user_data
,
555 vaddr
, shmem_page_offset
,
558 ret
= __copy_to_user(user_data
,
559 vaddr
+ shmem_page_offset
,
563 return ret
? - EFAULT
: 0;
567 i915_gem_shmem_pread(struct drm_device
*dev
,
568 struct drm_i915_gem_object
*obj
,
569 struct drm_i915_gem_pread
*args
,
570 struct drm_file
*file
)
572 char __user
*user_data
;
575 int shmem_page_offset
, page_length
, ret
= 0;
576 int obj_do_bit17_swizzling
, page_do_bit17_swizzling
;
578 int needs_clflush
= 0;
579 struct sg_page_iter sg_iter
;
581 user_data
= to_user_ptr(args
->data_ptr
);
584 obj_do_bit17_swizzling
= i915_gem_object_needs_bit17_swizzle(obj
);
586 ret
= i915_gem_obj_prepare_shmem_read(obj
, &needs_clflush
);
590 offset
= args
->offset
;
592 for_each_sg_page(obj
->pages
->sgl
, &sg_iter
, obj
->pages
->nents
,
593 offset
>> PAGE_SHIFT
) {
594 struct page
*page
= sg_page_iter_page(&sg_iter
);
599 /* Operation in this page
601 * shmem_page_offset = offset within page in shmem file
602 * page_length = bytes to copy for this page
604 shmem_page_offset
= offset_in_page(offset
);
605 page_length
= remain
;
606 if ((shmem_page_offset
+ page_length
) > PAGE_SIZE
)
607 page_length
= PAGE_SIZE
- shmem_page_offset
;
609 page_do_bit17_swizzling
= obj_do_bit17_swizzling
&&
610 (page_to_phys(page
) & (1 << 17)) != 0;
612 ret
= shmem_pread_fast(page
, shmem_page_offset
, page_length
,
613 user_data
, page_do_bit17_swizzling
,
618 mutex_unlock(&dev
->struct_mutex
);
620 if (likely(!i915
.prefault_disable
) && !prefaulted
) {
621 ret
= fault_in_multipages_writeable(user_data
, remain
);
622 /* Userspace is tricking us, but we've already clobbered
623 * its pages with the prefault and promised to write the
624 * data up to the first fault. Hence ignore any errors
625 * and just continue. */
630 ret
= shmem_pread_slow(page
, shmem_page_offset
, page_length
,
631 user_data
, page_do_bit17_swizzling
,
634 mutex_lock(&dev
->struct_mutex
);
640 remain
-= page_length
;
641 user_data
+= page_length
;
642 offset
+= page_length
;
646 i915_gem_object_unpin_pages(obj
);
652 * Reads data from the object referenced by handle.
654 * On error, the contents of *data are undefined.
657 i915_gem_pread_ioctl(struct drm_device
*dev
, void *data
,
658 struct drm_file
*file
)
660 struct drm_i915_gem_pread
*args
= data
;
661 struct drm_i915_gem_object
*obj
;
667 if (!access_ok(VERIFY_WRITE
,
668 to_user_ptr(args
->data_ptr
),
672 ret
= i915_mutex_lock_interruptible(dev
);
676 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
677 if (&obj
->base
== NULL
) {
682 /* Bounds check source. */
683 if (args
->offset
> obj
->base
.size
||
684 args
->size
> obj
->base
.size
- args
->offset
) {
689 /* prime objects have no backing filp to GEM pread/pwrite
692 if (!obj
->base
.filp
) {
697 trace_i915_gem_object_pread(obj
, args
->offset
, args
->size
);
699 ret
= i915_gem_shmem_pread(dev
, obj
, args
, file
);
702 drm_gem_object_unreference(&obj
->base
);
704 mutex_unlock(&dev
->struct_mutex
);
708 /* This is the fast write path which cannot handle
709 * page faults in the source data
713 fast_user_write(struct io_mapping
*mapping
,
714 loff_t page_base
, int page_offset
,
715 char __user
*user_data
,
718 void __iomem
*vaddr_atomic
;
720 unsigned long unwritten
;
722 vaddr_atomic
= io_mapping_map_atomic_wc(mapping
, page_base
);
723 /* We can use the cpu mem copy function because this is X86. */
724 vaddr
= (void __force
*)vaddr_atomic
+ page_offset
;
725 unwritten
= __copy_from_user_inatomic_nocache(vaddr
,
727 io_mapping_unmap_atomic(vaddr_atomic
);
732 * This is the fast pwrite path, where we copy the data directly from the
733 * user into the GTT, uncached.
736 i915_gem_gtt_pwrite_fast(struct drm_device
*dev
,
737 struct drm_i915_gem_object
*obj
,
738 struct drm_i915_gem_pwrite
*args
,
739 struct drm_file
*file
)
741 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
743 loff_t offset
, page_base
;
744 char __user
*user_data
;
745 int page_offset
, page_length
, ret
;
747 ret
= i915_gem_obj_ggtt_pin(obj
, 0, PIN_MAPPABLE
| PIN_NONBLOCK
);
751 ret
= i915_gem_object_set_to_gtt_domain(obj
, true);
755 ret
= i915_gem_object_put_fence(obj
);
759 user_data
= to_user_ptr(args
->data_ptr
);
762 offset
= i915_gem_obj_ggtt_offset(obj
) + args
->offset
;
765 /* Operation in this page
767 * page_base = page offset within aperture
768 * page_offset = offset within page
769 * page_length = bytes to copy for this page
771 page_base
= offset
& PAGE_MASK
;
772 page_offset
= offset_in_page(offset
);
773 page_length
= remain
;
774 if ((page_offset
+ remain
) > PAGE_SIZE
)
775 page_length
= PAGE_SIZE
- page_offset
;
777 /* If we get a fault while copying data, then (presumably) our
778 * source page isn't available. Return the error and we'll
779 * retry in the slow path.
781 if (fast_user_write(dev_priv
->gtt
.mappable
, page_base
,
782 page_offset
, user_data
, page_length
)) {
787 remain
-= page_length
;
788 user_data
+= page_length
;
789 offset
+= page_length
;
793 i915_gem_object_ggtt_unpin(obj
);
798 /* Per-page copy function for the shmem pwrite fastpath.
799 * Flushes invalid cachelines before writing to the target if
800 * needs_clflush_before is set and flushes out any written cachelines after
801 * writing if needs_clflush is set. */
803 shmem_pwrite_fast(struct page
*page
, int shmem_page_offset
, int page_length
,
804 char __user
*user_data
,
805 bool page_do_bit17_swizzling
,
806 bool needs_clflush_before
,
807 bool needs_clflush_after
)
812 if (unlikely(page_do_bit17_swizzling
))
815 vaddr
= kmap_atomic(page
);
816 if (needs_clflush_before
)
817 drm_clflush_virt_range(vaddr
+ shmem_page_offset
,
819 ret
= __copy_from_user_inatomic(vaddr
+ shmem_page_offset
,
820 user_data
, page_length
);
821 if (needs_clflush_after
)
822 drm_clflush_virt_range(vaddr
+ shmem_page_offset
,
824 kunmap_atomic(vaddr
);
826 return ret
? -EFAULT
: 0;
829 /* Only difference to the fast-path function is that this can handle bit17
830 * and uses non-atomic copy and kmap functions. */
832 shmem_pwrite_slow(struct page
*page
, int shmem_page_offset
, int page_length
,
833 char __user
*user_data
,
834 bool page_do_bit17_swizzling
,
835 bool needs_clflush_before
,
836 bool needs_clflush_after
)
842 if (unlikely(needs_clflush_before
|| page_do_bit17_swizzling
))
843 shmem_clflush_swizzled_range(vaddr
+ shmem_page_offset
,
845 page_do_bit17_swizzling
);
846 if (page_do_bit17_swizzling
)
847 ret
= __copy_from_user_swizzled(vaddr
, shmem_page_offset
,
851 ret
= __copy_from_user(vaddr
+ shmem_page_offset
,
854 if (needs_clflush_after
)
855 shmem_clflush_swizzled_range(vaddr
+ shmem_page_offset
,
857 page_do_bit17_swizzling
);
860 return ret
? -EFAULT
: 0;
864 i915_gem_shmem_pwrite(struct drm_device
*dev
,
865 struct drm_i915_gem_object
*obj
,
866 struct drm_i915_gem_pwrite
*args
,
867 struct drm_file
*file
)
871 char __user
*user_data
;
872 int shmem_page_offset
, page_length
, ret
= 0;
873 int obj_do_bit17_swizzling
, page_do_bit17_swizzling
;
874 int hit_slowpath
= 0;
875 int needs_clflush_after
= 0;
876 int needs_clflush_before
= 0;
877 struct sg_page_iter sg_iter
;
879 user_data
= to_user_ptr(args
->data_ptr
);
882 obj_do_bit17_swizzling
= i915_gem_object_needs_bit17_swizzle(obj
);
884 if (obj
->base
.write_domain
!= I915_GEM_DOMAIN_CPU
) {
885 /* If we're not in the cpu write domain, set ourself into the gtt
886 * write domain and manually flush cachelines (if required). This
887 * optimizes for the case when the gpu will use the data
888 * right away and we therefore have to clflush anyway. */
889 needs_clflush_after
= cpu_write_needs_clflush(obj
);
890 ret
= i915_gem_object_wait_rendering(obj
, false);
894 i915_gem_object_retire(obj
);
896 /* Same trick applies to invalidate partially written cachelines read
898 if ((obj
->base
.read_domains
& I915_GEM_DOMAIN_CPU
) == 0)
899 needs_clflush_before
=
900 !cpu_cache_is_coherent(dev
, obj
->cache_level
);
902 ret
= i915_gem_object_get_pages(obj
);
906 i915_gem_object_pin_pages(obj
);
908 offset
= args
->offset
;
911 for_each_sg_page(obj
->pages
->sgl
, &sg_iter
, obj
->pages
->nents
,
912 offset
>> PAGE_SHIFT
) {
913 struct page
*page
= sg_page_iter_page(&sg_iter
);
914 int partial_cacheline_write
;
919 /* Operation in this page
921 * shmem_page_offset = offset within page in shmem file
922 * page_length = bytes to copy for this page
924 shmem_page_offset
= offset_in_page(offset
);
926 page_length
= remain
;
927 if ((shmem_page_offset
+ page_length
) > PAGE_SIZE
)
928 page_length
= PAGE_SIZE
- shmem_page_offset
;
930 /* If we don't overwrite a cacheline completely we need to be
931 * careful to have up-to-date data by first clflushing. Don't
932 * overcomplicate things and flush the entire patch. */
933 partial_cacheline_write
= needs_clflush_before
&&
934 ((shmem_page_offset
| page_length
)
935 & (boot_cpu_data
.x86_clflush_size
- 1));
937 page_do_bit17_swizzling
= obj_do_bit17_swizzling
&&
938 (page_to_phys(page
) & (1 << 17)) != 0;
940 ret
= shmem_pwrite_fast(page
, shmem_page_offset
, page_length
,
941 user_data
, page_do_bit17_swizzling
,
942 partial_cacheline_write
,
943 needs_clflush_after
);
948 mutex_unlock(&dev
->struct_mutex
);
949 ret
= shmem_pwrite_slow(page
, shmem_page_offset
, page_length
,
950 user_data
, page_do_bit17_swizzling
,
951 partial_cacheline_write
,
952 needs_clflush_after
);
954 mutex_lock(&dev
->struct_mutex
);
960 remain
-= page_length
;
961 user_data
+= page_length
;
962 offset
+= page_length
;
966 i915_gem_object_unpin_pages(obj
);
970 * Fixup: Flush cpu caches in case we didn't flush the dirty
971 * cachelines in-line while writing and the object moved
972 * out of the cpu write domain while we've dropped the lock.
974 if (!needs_clflush_after
&&
975 obj
->base
.write_domain
!= I915_GEM_DOMAIN_CPU
) {
976 if (i915_gem_clflush_object(obj
, obj
->pin_display
))
977 i915_gem_chipset_flush(dev
);
981 if (needs_clflush_after
)
982 i915_gem_chipset_flush(dev
);
988 * Writes data to the object referenced by handle.
990 * On error, the contents of the buffer that were to be modified are undefined.
993 i915_gem_pwrite_ioctl(struct drm_device
*dev
, void *data
,
994 struct drm_file
*file
)
996 struct drm_i915_gem_pwrite
*args
= data
;
997 struct drm_i915_gem_object
*obj
;
1000 if (args
->size
== 0)
1003 if (!access_ok(VERIFY_READ
,
1004 to_user_ptr(args
->data_ptr
),
1008 if (likely(!i915
.prefault_disable
)) {
1009 ret
= fault_in_multipages_readable(to_user_ptr(args
->data_ptr
),
1015 ret
= i915_mutex_lock_interruptible(dev
);
1019 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
1020 if (&obj
->base
== NULL
) {
1025 /* Bounds check destination. */
1026 if (args
->offset
> obj
->base
.size
||
1027 args
->size
> obj
->base
.size
- args
->offset
) {
1032 /* prime objects have no backing filp to GEM pread/pwrite
1035 if (!obj
->base
.filp
) {
1040 trace_i915_gem_object_pwrite(obj
, args
->offset
, args
->size
);
1043 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1044 * it would end up going through the fenced access, and we'll get
1045 * different detiling behavior between reading and writing.
1046 * pread/pwrite currently are reading and writing from the CPU
1047 * perspective, requiring manual detiling by the client.
1049 if (obj
->phys_handle
) {
1050 ret
= i915_gem_phys_pwrite(obj
, args
, file
);
1054 if (obj
->tiling_mode
== I915_TILING_NONE
&&
1055 obj
->base
.write_domain
!= I915_GEM_DOMAIN_CPU
&&
1056 cpu_write_needs_clflush(obj
)) {
1057 ret
= i915_gem_gtt_pwrite_fast(dev
, obj
, args
, file
);
1058 /* Note that the gtt paths might fail with non-page-backed user
1059 * pointers (e.g. gtt mappings when moving data between
1060 * textures). Fallback to the shmem path in that case. */
1063 if (ret
== -EFAULT
|| ret
== -ENOSPC
)
1064 ret
= i915_gem_shmem_pwrite(dev
, obj
, args
, file
);
1067 drm_gem_object_unreference(&obj
->base
);
1069 mutex_unlock(&dev
->struct_mutex
);
1074 i915_gem_check_wedge(struct i915_gpu_error
*error
,
1077 if (i915_reset_in_progress(error
)) {
1078 /* Non-interruptible callers can't handle -EAGAIN, hence return
1079 * -EIO unconditionally for these. */
1083 /* Recovery complete, but the reset failed ... */
1084 if (i915_terminally_wedged(error
))
1088 * Check if GPU Reset is in progress - we need intel_ring_begin
1089 * to work properly to reinit the hw state while the gpu is
1090 * still marked as reset-in-progress. Handle this with a flag.
1092 if (!error
->reload_in_reset
)
1100 * Compare seqno against outstanding lazy request. Emit a request if they are
1104 i915_gem_check_olr(struct intel_engine_cs
*ring
, u32 seqno
)
1108 BUG_ON(!mutex_is_locked(&ring
->dev
->struct_mutex
));
1111 if (seqno
== ring
->outstanding_lazy_seqno
)
1112 ret
= i915_add_request(ring
, NULL
);
1117 static void fake_irq(unsigned long data
)
1119 wake_up_process((struct task_struct
*)data
);
1122 static bool missed_irq(struct drm_i915_private
*dev_priv
,
1123 struct intel_engine_cs
*ring
)
1125 return test_bit(ring
->id
, &dev_priv
->gpu_error
.missed_irq_rings
);
1128 static bool can_wait_boost(struct drm_i915_file_private
*file_priv
)
1130 if (file_priv
== NULL
)
1133 return !atomic_xchg(&file_priv
->rps_wait_boost
, true);
1137 * __wait_seqno - wait until execution of seqno has finished
1138 * @ring: the ring expected to report seqno
1140 * @reset_counter: reset sequence associated with the given seqno
1141 * @interruptible: do an interruptible wait (normally yes)
1142 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1144 * Note: It is of utmost importance that the passed in seqno and reset_counter
1145 * values have been read by the caller in an smp safe manner. Where read-side
1146 * locks are involved, it is sufficient to read the reset_counter before
1147 * unlocking the lock that protects the seqno. For lockless tricks, the
1148 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1151 * Returns 0 if the seqno was found within the alloted time. Else returns the
1152 * errno with remaining time filled in timeout argument.
1154 static int __wait_seqno(struct intel_engine_cs
*ring
, u32 seqno
,
1155 unsigned reset_counter
,
1158 struct drm_i915_file_private
*file_priv
)
1160 struct drm_device
*dev
= ring
->dev
;
1161 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1162 const bool irq_test_in_progress
=
1163 ACCESS_ONCE(dev_priv
->gpu_error
.test_irq_rings
) & intel_ring_flag(ring
);
1165 unsigned long timeout_expire
;
1169 WARN(!intel_irqs_enabled(dev_priv
), "IRQs disabled");
1171 if (i915_seqno_passed(ring
->get_seqno(ring
, true), seqno
))
1174 timeout_expire
= timeout
? jiffies
+ nsecs_to_jiffies((u64
)*timeout
) : 0;
1176 if (INTEL_INFO(dev
)->gen
>= 6 && ring
->id
== RCS
&& can_wait_boost(file_priv
)) {
1177 gen6_rps_boost(dev_priv
);
1179 mod_delayed_work(dev_priv
->wq
,
1180 &file_priv
->mm
.idle_work
,
1181 msecs_to_jiffies(100));
1184 if (!irq_test_in_progress
&& WARN_ON(!ring
->irq_get(ring
)))
1187 /* Record current time in case interrupted by signal, or wedged */
1188 trace_i915_gem_request_wait_begin(ring
, seqno
);
1189 before
= ktime_get_raw_ns();
1191 struct timer_list timer
;
1193 prepare_to_wait(&ring
->irq_queue
, &wait
,
1194 interruptible
? TASK_INTERRUPTIBLE
: TASK_UNINTERRUPTIBLE
);
1196 /* We need to check whether any gpu reset happened in between
1197 * the caller grabbing the seqno and now ... */
1198 if (reset_counter
!= atomic_read(&dev_priv
->gpu_error
.reset_counter
)) {
1199 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1200 * is truely gone. */
1201 ret
= i915_gem_check_wedge(&dev_priv
->gpu_error
, interruptible
);
1207 if (i915_seqno_passed(ring
->get_seqno(ring
, false), seqno
)) {
1212 if (interruptible
&& signal_pending(current
)) {
1217 if (timeout
&& time_after_eq(jiffies
, timeout_expire
)) {
1222 timer
.function
= NULL
;
1223 if (timeout
|| missed_irq(dev_priv
, ring
)) {
1224 unsigned long expire
;
1226 setup_timer_on_stack(&timer
, fake_irq
, (unsigned long)current
);
1227 expire
= missed_irq(dev_priv
, ring
) ? jiffies
+ 1 : timeout_expire
;
1228 mod_timer(&timer
, expire
);
1233 if (timer
.function
) {
1234 del_singleshot_timer_sync(&timer
);
1235 destroy_timer_on_stack(&timer
);
1238 now
= ktime_get_raw_ns();
1239 trace_i915_gem_request_wait_end(ring
, seqno
);
1241 if (!irq_test_in_progress
)
1242 ring
->irq_put(ring
);
1244 finish_wait(&ring
->irq_queue
, &wait
);
1247 s64 tres
= *timeout
- (now
- before
);
1249 *timeout
= tres
< 0 ? 0 : tres
;
1256 * Waits for a sequence number to be signaled, and cleans up the
1257 * request and object lists appropriately for that event.
1260 i915_wait_seqno(struct intel_engine_cs
*ring
, uint32_t seqno
)
1262 struct drm_device
*dev
= ring
->dev
;
1263 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1264 bool interruptible
= dev_priv
->mm
.interruptible
;
1267 BUG_ON(!mutex_is_locked(&dev
->struct_mutex
));
1270 ret
= i915_gem_check_wedge(&dev_priv
->gpu_error
, interruptible
);
1274 ret
= i915_gem_check_olr(ring
, seqno
);
1278 return __wait_seqno(ring
, seqno
,
1279 atomic_read(&dev_priv
->gpu_error
.reset_counter
),
1280 interruptible
, NULL
, NULL
);
1284 i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object
*obj
,
1285 struct intel_engine_cs
*ring
)
1290 /* Manually manage the write flush as we may have not yet
1291 * retired the buffer.
1293 * Note that the last_write_seqno is always the earlier of
1294 * the two (read/write) seqno, so if we haved successfully waited,
1295 * we know we have passed the last write.
1297 obj
->last_write_seqno
= 0;
1303 * Ensures that all rendering to the object has completed and the object is
1304 * safe to unbind from the GTT or access from the CPU.
1306 static __must_check
int
1307 i915_gem_object_wait_rendering(struct drm_i915_gem_object
*obj
,
1310 struct intel_engine_cs
*ring
= obj
->ring
;
1314 seqno
= readonly
? obj
->last_write_seqno
: obj
->last_read_seqno
;
1318 ret
= i915_wait_seqno(ring
, seqno
);
1322 return i915_gem_object_wait_rendering__tail(obj
, ring
);
1325 /* A nonblocking variant of the above wait. This is a highly dangerous routine
1326 * as the object state may change during this call.
1328 static __must_check
int
1329 i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object
*obj
,
1330 struct drm_i915_file_private
*file_priv
,
1333 struct drm_device
*dev
= obj
->base
.dev
;
1334 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1335 struct intel_engine_cs
*ring
= obj
->ring
;
1336 unsigned reset_counter
;
1340 BUG_ON(!mutex_is_locked(&dev
->struct_mutex
));
1341 BUG_ON(!dev_priv
->mm
.interruptible
);
1343 seqno
= readonly
? obj
->last_write_seqno
: obj
->last_read_seqno
;
1347 ret
= i915_gem_check_wedge(&dev_priv
->gpu_error
, true);
1351 ret
= i915_gem_check_olr(ring
, seqno
);
1355 reset_counter
= atomic_read(&dev_priv
->gpu_error
.reset_counter
);
1356 mutex_unlock(&dev
->struct_mutex
);
1357 ret
= __wait_seqno(ring
, seqno
, reset_counter
, true, NULL
, file_priv
);
1358 mutex_lock(&dev
->struct_mutex
);
1362 return i915_gem_object_wait_rendering__tail(obj
, ring
);
1366 * Called when user space prepares to use an object with the CPU, either
1367 * through the mmap ioctl's mapping or a GTT mapping.
1370 i915_gem_set_domain_ioctl(struct drm_device
*dev
, void *data
,
1371 struct drm_file
*file
)
1373 struct drm_i915_gem_set_domain
*args
= data
;
1374 struct drm_i915_gem_object
*obj
;
1375 uint32_t read_domains
= args
->read_domains
;
1376 uint32_t write_domain
= args
->write_domain
;
1379 /* Only handle setting domains to types used by the CPU. */
1380 if (write_domain
& I915_GEM_GPU_DOMAINS
)
1383 if (read_domains
& I915_GEM_GPU_DOMAINS
)
1386 /* Having something in the write domain implies it's in the read
1387 * domain, and only that read domain. Enforce that in the request.
1389 if (write_domain
!= 0 && read_domains
!= write_domain
)
1392 ret
= i915_mutex_lock_interruptible(dev
);
1396 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
1397 if (&obj
->base
== NULL
) {
1402 /* Try to flush the object off the GPU without holding the lock.
1403 * We will repeat the flush holding the lock in the normal manner
1404 * to catch cases where we are gazumped.
1406 ret
= i915_gem_object_wait_rendering__nonblocking(obj
,
1412 if (read_domains
& I915_GEM_DOMAIN_GTT
) {
1413 ret
= i915_gem_object_set_to_gtt_domain(obj
, write_domain
!= 0);
1415 /* Silently promote "you're not bound, there was nothing to do"
1416 * to success, since the client was just asking us to
1417 * make sure everything was done.
1422 ret
= i915_gem_object_set_to_cpu_domain(obj
, write_domain
!= 0);
1426 drm_gem_object_unreference(&obj
->base
);
1428 mutex_unlock(&dev
->struct_mutex
);
1433 * Called when user space has done writes to this buffer
1436 i915_gem_sw_finish_ioctl(struct drm_device
*dev
, void *data
,
1437 struct drm_file
*file
)
1439 struct drm_i915_gem_sw_finish
*args
= data
;
1440 struct drm_i915_gem_object
*obj
;
1443 ret
= i915_mutex_lock_interruptible(dev
);
1447 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
1448 if (&obj
->base
== NULL
) {
1453 /* Pinned buffers may be scanout, so flush the cache */
1454 if (obj
->pin_display
)
1455 i915_gem_object_flush_cpu_write_domain(obj
, true);
1457 drm_gem_object_unreference(&obj
->base
);
1459 mutex_unlock(&dev
->struct_mutex
);
1464 * Maps the contents of an object, returning the address it is mapped
1467 * While the mapping holds a reference on the contents of the object, it doesn't
1468 * imply a ref on the object itself.
1472 * DRM driver writers who look a this function as an example for how to do GEM
1473 * mmap support, please don't implement mmap support like here. The modern way
1474 * to implement DRM mmap support is with an mmap offset ioctl (like
1475 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1476 * That way debug tooling like valgrind will understand what's going on, hiding
1477 * the mmap call in a driver private ioctl will break that. The i915 driver only
1478 * does cpu mmaps this way because we didn't know better.
1481 i915_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
1482 struct drm_file
*file
)
1484 struct drm_i915_gem_mmap
*args
= data
;
1485 struct drm_gem_object
*obj
;
1488 obj
= drm_gem_object_lookup(dev
, file
, args
->handle
);
1492 /* prime objects have no backing filp to GEM mmap
1496 drm_gem_object_unreference_unlocked(obj
);
1500 addr
= vm_mmap(obj
->filp
, 0, args
->size
,
1501 PROT_READ
| PROT_WRITE
, MAP_SHARED
,
1503 drm_gem_object_unreference_unlocked(obj
);
1504 if (IS_ERR((void *)addr
))
1507 args
->addr_ptr
= (uint64_t) addr
;
1513 * i915_gem_fault - fault a page into the GTT
1514 * vma: VMA in question
1517 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1518 * from userspace. The fault handler takes care of binding the object to
1519 * the GTT (if needed), allocating and programming a fence register (again,
1520 * only if needed based on whether the old reg is still valid or the object
1521 * is tiled) and inserting a new PTE into the faulting process.
1523 * Note that the faulting process may involve evicting existing objects
1524 * from the GTT and/or fence registers to make room. So performance may
1525 * suffer if the GTT working set is large or there are few fence registers
1528 int i915_gem_fault(struct vm_area_struct
*vma
, struct vm_fault
*vmf
)
1530 struct drm_i915_gem_object
*obj
= to_intel_bo(vma
->vm_private_data
);
1531 struct drm_device
*dev
= obj
->base
.dev
;
1532 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1533 pgoff_t page_offset
;
1536 bool write
= !!(vmf
->flags
& FAULT_FLAG_WRITE
);
1538 intel_runtime_pm_get(dev_priv
);
1540 /* We don't use vmf->pgoff since that has the fake offset */
1541 page_offset
= ((unsigned long)vmf
->virtual_address
- vma
->vm_start
) >>
1544 ret
= i915_mutex_lock_interruptible(dev
);
1548 trace_i915_gem_object_fault(obj
, page_offset
, true, write
);
1550 /* Try to flush the object off the GPU first without holding the lock.
1551 * Upon reacquiring the lock, we will perform our sanity checks and then
1552 * repeat the flush holding the lock in the normal manner to catch cases
1553 * where we are gazumped.
1555 ret
= i915_gem_object_wait_rendering__nonblocking(obj
, NULL
, !write
);
1559 /* Access to snoopable pages through the GTT is incoherent. */
1560 if (obj
->cache_level
!= I915_CACHE_NONE
&& !HAS_LLC(dev
)) {
1565 /* Now bind it into the GTT if needed */
1566 ret
= i915_gem_obj_ggtt_pin(obj
, 0, PIN_MAPPABLE
);
1570 ret
= i915_gem_object_set_to_gtt_domain(obj
, write
);
1574 ret
= i915_gem_object_get_fence(obj
);
1578 /* Finally, remap it using the new GTT offset */
1579 pfn
= dev_priv
->gtt
.mappable_base
+ i915_gem_obj_ggtt_offset(obj
);
1582 if (!obj
->fault_mappable
) {
1583 unsigned long size
= min_t(unsigned long,
1584 vma
->vm_end
- vma
->vm_start
,
1588 for (i
= 0; i
< size
>> PAGE_SHIFT
; i
++) {
1589 ret
= vm_insert_pfn(vma
,
1590 (unsigned long)vma
->vm_start
+ i
* PAGE_SIZE
,
1596 obj
->fault_mappable
= true;
1598 ret
= vm_insert_pfn(vma
,
1599 (unsigned long)vmf
->virtual_address
,
1602 i915_gem_object_ggtt_unpin(obj
);
1604 mutex_unlock(&dev
->struct_mutex
);
1609 * We eat errors when the gpu is terminally wedged to avoid
1610 * userspace unduly crashing (gl has no provisions for mmaps to
1611 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1612 * and so needs to be reported.
1614 if (!i915_terminally_wedged(&dev_priv
->gpu_error
)) {
1615 ret
= VM_FAULT_SIGBUS
;
1620 * EAGAIN means the gpu is hung and we'll wait for the error
1621 * handler to reset everything when re-faulting in
1622 * i915_mutex_lock_interruptible.
1629 * EBUSY is ok: this just means that another thread
1630 * already did the job.
1632 ret
= VM_FAULT_NOPAGE
;
1639 ret
= VM_FAULT_SIGBUS
;
1642 WARN_ONCE(ret
, "unhandled error in i915_gem_fault: %i\n", ret
);
1643 ret
= VM_FAULT_SIGBUS
;
1647 intel_runtime_pm_put(dev_priv
);
1652 * i915_gem_release_mmap - remove physical page mappings
1653 * @obj: obj in question
1655 * Preserve the reservation of the mmapping with the DRM core code, but
1656 * relinquish ownership of the pages back to the system.
1658 * It is vital that we remove the page mapping if we have mapped a tiled
1659 * object through the GTT and then lose the fence register due to
1660 * resource pressure. Similarly if the object has been moved out of the
1661 * aperture, than pages mapped into userspace must be revoked. Removing the
1662 * mapping will then trigger a page fault on the next user access, allowing
1663 * fixup by i915_gem_fault().
1666 i915_gem_release_mmap(struct drm_i915_gem_object
*obj
)
1668 if (!obj
->fault_mappable
)
1671 drm_vma_node_unmap(&obj
->base
.vma_node
,
1672 obj
->base
.dev
->anon_inode
->i_mapping
);
1673 obj
->fault_mappable
= false;
1677 i915_gem_release_all_mmaps(struct drm_i915_private
*dev_priv
)
1679 struct drm_i915_gem_object
*obj
;
1681 list_for_each_entry(obj
, &dev_priv
->mm
.bound_list
, global_list
)
1682 i915_gem_release_mmap(obj
);
1686 i915_gem_get_gtt_size(struct drm_device
*dev
, uint32_t size
, int tiling_mode
)
1690 if (INTEL_INFO(dev
)->gen
>= 4 ||
1691 tiling_mode
== I915_TILING_NONE
)
1694 /* Previous chips need a power-of-two fence region when tiling */
1695 if (INTEL_INFO(dev
)->gen
== 3)
1696 gtt_size
= 1024*1024;
1698 gtt_size
= 512*1024;
1700 while (gtt_size
< size
)
1707 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1708 * @obj: object to check
1710 * Return the required GTT alignment for an object, taking into account
1711 * potential fence register mapping.
1714 i915_gem_get_gtt_alignment(struct drm_device
*dev
, uint32_t size
,
1715 int tiling_mode
, bool fenced
)
1718 * Minimum alignment is 4k (GTT page size), but might be greater
1719 * if a fence register is needed for the object.
1721 if (INTEL_INFO(dev
)->gen
>= 4 || (!fenced
&& IS_G33(dev
)) ||
1722 tiling_mode
== I915_TILING_NONE
)
1726 * Previous chips need to be aligned to the size of the smallest
1727 * fence register that can contain the object.
1729 return i915_gem_get_gtt_size(dev
, size
, tiling_mode
);
1732 static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object
*obj
)
1734 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
1737 if (drm_vma_node_has_offset(&obj
->base
.vma_node
))
1740 dev_priv
->mm
.shrinker_no_lock_stealing
= true;
1742 ret
= drm_gem_create_mmap_offset(&obj
->base
);
1746 /* Badly fragmented mmap space? The only way we can recover
1747 * space is by destroying unwanted objects. We can't randomly release
1748 * mmap_offsets as userspace expects them to be persistent for the
1749 * lifetime of the objects. The closest we can is to release the
1750 * offsets on purgeable objects by truncating it and marking it purged,
1751 * which prevents userspace from ever using that object again.
1753 i915_gem_shrink(dev_priv
,
1754 obj
->base
.size
>> PAGE_SHIFT
,
1756 I915_SHRINK_UNBOUND
|
1757 I915_SHRINK_PURGEABLE
);
1758 ret
= drm_gem_create_mmap_offset(&obj
->base
);
1762 i915_gem_shrink_all(dev_priv
);
1763 ret
= drm_gem_create_mmap_offset(&obj
->base
);
1765 dev_priv
->mm
.shrinker_no_lock_stealing
= false;
1770 static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object
*obj
)
1772 drm_gem_free_mmap_offset(&obj
->base
);
1776 i915_gem_mmap_gtt(struct drm_file
*file
,
1777 struct drm_device
*dev
,
1781 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1782 struct drm_i915_gem_object
*obj
;
1785 ret
= i915_mutex_lock_interruptible(dev
);
1789 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, handle
));
1790 if (&obj
->base
== NULL
) {
1795 if (obj
->base
.size
> dev_priv
->gtt
.mappable_end
) {
1800 if (obj
->madv
!= I915_MADV_WILLNEED
) {
1801 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
1806 ret
= i915_gem_object_create_mmap_offset(obj
);
1810 *offset
= drm_vma_node_offset_addr(&obj
->base
.vma_node
);
1813 drm_gem_object_unreference(&obj
->base
);
1815 mutex_unlock(&dev
->struct_mutex
);
1820 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1822 * @data: GTT mapping ioctl data
1823 * @file: GEM object info
1825 * Simply returns the fake offset to userspace so it can mmap it.
1826 * The mmap call will end up in drm_gem_mmap(), which will set things
1827 * up so we can get faults in the handler above.
1829 * The fault handler will take care of binding the object into the GTT
1830 * (since it may have been evicted to make room for something), allocating
1831 * a fence register, and mapping the appropriate aperture address into
1835 i915_gem_mmap_gtt_ioctl(struct drm_device
*dev
, void *data
,
1836 struct drm_file
*file
)
1838 struct drm_i915_gem_mmap_gtt
*args
= data
;
1840 return i915_gem_mmap_gtt(file
, dev
, args
->handle
, &args
->offset
);
1844 i915_gem_object_is_purgeable(struct drm_i915_gem_object
*obj
)
1846 return obj
->madv
== I915_MADV_DONTNEED
;
1849 /* Immediately discard the backing storage */
1851 i915_gem_object_truncate(struct drm_i915_gem_object
*obj
)
1853 i915_gem_object_free_mmap_offset(obj
);
1855 if (obj
->base
.filp
== NULL
)
1858 /* Our goal here is to return as much of the memory as
1859 * is possible back to the system as we are called from OOM.
1860 * To do this we must instruct the shmfs to drop all of its
1861 * backing pages, *now*.
1863 shmem_truncate_range(file_inode(obj
->base
.filp
), 0, (loff_t
)-1);
1864 obj
->madv
= __I915_MADV_PURGED
;
1867 /* Try to discard unwanted pages */
1869 i915_gem_object_invalidate(struct drm_i915_gem_object
*obj
)
1871 struct address_space
*mapping
;
1873 switch (obj
->madv
) {
1874 case I915_MADV_DONTNEED
:
1875 i915_gem_object_truncate(obj
);
1876 case __I915_MADV_PURGED
:
1880 if (obj
->base
.filp
== NULL
)
1883 mapping
= file_inode(obj
->base
.filp
)->i_mapping
,
1884 invalidate_mapping_pages(mapping
, 0, (loff_t
)-1);
1888 i915_gem_object_put_pages_gtt(struct drm_i915_gem_object
*obj
)
1890 struct sg_page_iter sg_iter
;
1893 BUG_ON(obj
->madv
== __I915_MADV_PURGED
);
1895 ret
= i915_gem_object_set_to_cpu_domain(obj
, true);
1897 /* In the event of a disaster, abandon all caches and
1898 * hope for the best.
1900 WARN_ON(ret
!= -EIO
);
1901 i915_gem_clflush_object(obj
, true);
1902 obj
->base
.read_domains
= obj
->base
.write_domain
= I915_GEM_DOMAIN_CPU
;
1905 if (i915_gem_object_needs_bit17_swizzle(obj
))
1906 i915_gem_object_save_bit_17_swizzle(obj
);
1908 if (obj
->madv
== I915_MADV_DONTNEED
)
1911 for_each_sg_page(obj
->pages
->sgl
, &sg_iter
, obj
->pages
->nents
, 0) {
1912 struct page
*page
= sg_page_iter_page(&sg_iter
);
1915 set_page_dirty(page
);
1917 if (obj
->madv
== I915_MADV_WILLNEED
)
1918 mark_page_accessed(page
);
1920 page_cache_release(page
);
1924 sg_free_table(obj
->pages
);
1929 i915_gem_object_put_pages(struct drm_i915_gem_object
*obj
)
1931 const struct drm_i915_gem_object_ops
*ops
= obj
->ops
;
1933 if (obj
->pages
== NULL
)
1936 if (obj
->pages_pin_count
)
1939 BUG_ON(i915_gem_obj_bound_any(obj
));
1941 /* ->put_pages might need to allocate memory for the bit17 swizzle
1942 * array, hence protect them from being reaped by removing them from gtt
1944 list_del(&obj
->global_list
);
1946 ops
->put_pages(obj
);
1949 i915_gem_object_invalidate(obj
);
1955 i915_gem_shrink(struct drm_i915_private
*dev_priv
,
1956 long target
, unsigned flags
)
1959 struct list_head
*list
;
1962 { &dev_priv
->mm
.unbound_list
, I915_SHRINK_UNBOUND
},
1963 { &dev_priv
->mm
.bound_list
, I915_SHRINK_BOUND
},
1966 unsigned long count
= 0;
1969 * As we may completely rewrite the (un)bound list whilst unbinding
1970 * (due to retiring requests) we have to strictly process only
1971 * one element of the list at the time, and recheck the list
1972 * on every iteration.
1974 * In particular, we must hold a reference whilst removing the
1975 * object as we may end up waiting for and/or retiring the objects.
1976 * This might release the final reference (held by the active list)
1977 * and result in the object being freed from under us. This is
1978 * similar to the precautions the eviction code must take whilst
1981 * Also note that although these lists do not hold a reference to
1982 * the object we can safely grab one here: The final object
1983 * unreferencing and the bound_list are both protected by the
1984 * dev->struct_mutex and so we won't ever be able to observe an
1985 * object on the bound_list with a reference count equals 0.
1987 for (phase
= phases
; phase
->list
; phase
++) {
1988 struct list_head still_in_list
;
1990 if ((flags
& phase
->bit
) == 0)
1993 INIT_LIST_HEAD(&still_in_list
);
1994 while (count
< target
&& !list_empty(phase
->list
)) {
1995 struct drm_i915_gem_object
*obj
;
1996 struct i915_vma
*vma
, *v
;
1998 obj
= list_first_entry(phase
->list
,
1999 typeof(*obj
), global_list
);
2000 list_move_tail(&obj
->global_list
, &still_in_list
);
2002 if (flags
& I915_SHRINK_PURGEABLE
&&
2003 !i915_gem_object_is_purgeable(obj
))
2006 drm_gem_object_reference(&obj
->base
);
2008 /* For the unbound phase, this should be a no-op! */
2009 list_for_each_entry_safe(vma
, v
,
2010 &obj
->vma_list
, vma_link
)
2011 if (i915_vma_unbind(vma
))
2014 if (i915_gem_object_put_pages(obj
) == 0)
2015 count
+= obj
->base
.size
>> PAGE_SHIFT
;
2017 drm_gem_object_unreference(&obj
->base
);
2019 list_splice(&still_in_list
, phase
->list
);
2025 static unsigned long
2026 i915_gem_shrink_all(struct drm_i915_private
*dev_priv
)
2028 i915_gem_evict_everything(dev_priv
->dev
);
2029 return i915_gem_shrink(dev_priv
, LONG_MAX
,
2030 I915_SHRINK_BOUND
| I915_SHRINK_UNBOUND
);
2034 i915_gem_object_get_pages_gtt(struct drm_i915_gem_object
*obj
)
2036 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
2038 struct address_space
*mapping
;
2039 struct sg_table
*st
;
2040 struct scatterlist
*sg
;
2041 struct sg_page_iter sg_iter
;
2043 unsigned long last_pfn
= 0; /* suppress gcc warning */
2046 /* Assert that the object is not currently in any GPU domain. As it
2047 * wasn't in the GTT, there shouldn't be any way it could have been in
2050 BUG_ON(obj
->base
.read_domains
& I915_GEM_GPU_DOMAINS
);
2051 BUG_ON(obj
->base
.write_domain
& I915_GEM_GPU_DOMAINS
);
2053 st
= kmalloc(sizeof(*st
), GFP_KERNEL
);
2057 page_count
= obj
->base
.size
/ PAGE_SIZE
;
2058 if (sg_alloc_table(st
, page_count
, GFP_KERNEL
)) {
2063 /* Get the list of pages out of our struct file. They'll be pinned
2064 * at this point until we release them.
2066 * Fail silently without starting the shrinker
2068 mapping
= file_inode(obj
->base
.filp
)->i_mapping
;
2069 gfp
= mapping_gfp_mask(mapping
);
2070 gfp
|= __GFP_NORETRY
| __GFP_NOWARN
| __GFP_NO_KSWAPD
;
2071 gfp
&= ~(__GFP_IO
| __GFP_WAIT
);
2074 for (i
= 0; i
< page_count
; i
++) {
2075 page
= shmem_read_mapping_page_gfp(mapping
, i
, gfp
);
2077 i915_gem_shrink(dev_priv
,
2080 I915_SHRINK_UNBOUND
|
2081 I915_SHRINK_PURGEABLE
);
2082 page
= shmem_read_mapping_page_gfp(mapping
, i
, gfp
);
2085 /* We've tried hard to allocate the memory by reaping
2086 * our own buffer, now let the real VM do its job and
2087 * go down in flames if truly OOM.
2089 i915_gem_shrink_all(dev_priv
);
2090 page
= shmem_read_mapping_page(mapping
, i
);
2094 #ifdef CONFIG_SWIOTLB
2095 if (swiotlb_nr_tbl()) {
2097 sg_set_page(sg
, page
, PAGE_SIZE
, 0);
2102 if (!i
|| page_to_pfn(page
) != last_pfn
+ 1) {
2106 sg_set_page(sg
, page
, PAGE_SIZE
, 0);
2108 sg
->length
+= PAGE_SIZE
;
2110 last_pfn
= page_to_pfn(page
);
2112 /* Check that the i965g/gm workaround works. */
2113 WARN_ON((gfp
& __GFP_DMA32
) && (last_pfn
>= 0x00100000UL
));
2115 #ifdef CONFIG_SWIOTLB
2116 if (!swiotlb_nr_tbl())
2121 if (i915_gem_object_needs_bit17_swizzle(obj
))
2122 i915_gem_object_do_bit_17_swizzle(obj
);
2128 for_each_sg_page(st
->sgl
, &sg_iter
, st
->nents
, 0)
2129 page_cache_release(sg_page_iter_page(&sg_iter
));
2133 /* shmemfs first checks if there is enough memory to allocate the page
2134 * and reports ENOSPC should there be insufficient, along with the usual
2135 * ENOMEM for a genuine allocation failure.
2137 * We use ENOSPC in our driver to mean that we have run out of aperture
2138 * space and so want to translate the error from shmemfs back to our
2139 * usual understanding of ENOMEM.
2141 if (PTR_ERR(page
) == -ENOSPC
)
2144 return PTR_ERR(page
);
2147 /* Ensure that the associated pages are gathered from the backing storage
2148 * and pinned into our object. i915_gem_object_get_pages() may be called
2149 * multiple times before they are released by a single call to
2150 * i915_gem_object_put_pages() - once the pages are no longer referenced
2151 * either as a result of memory pressure (reaping pages under the shrinker)
2152 * or as the object is itself released.
2155 i915_gem_object_get_pages(struct drm_i915_gem_object
*obj
)
2157 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
2158 const struct drm_i915_gem_object_ops
*ops
= obj
->ops
;
2164 if (obj
->madv
!= I915_MADV_WILLNEED
) {
2165 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2169 BUG_ON(obj
->pages_pin_count
);
2171 ret
= ops
->get_pages(obj
);
2175 list_add_tail(&obj
->global_list
, &dev_priv
->mm
.unbound_list
);
2180 i915_gem_object_move_to_active(struct drm_i915_gem_object
*obj
,
2181 struct intel_engine_cs
*ring
)
2183 u32 seqno
= intel_ring_get_seqno(ring
);
2185 BUG_ON(ring
== NULL
);
2186 if (obj
->ring
!= ring
&& obj
->last_write_seqno
) {
2187 /* Keep the seqno relative to the current ring */
2188 obj
->last_write_seqno
= seqno
;
2192 /* Add a reference if we're newly entering the active list. */
2194 drm_gem_object_reference(&obj
->base
);
2198 list_move_tail(&obj
->ring_list
, &ring
->active_list
);
2200 obj
->last_read_seqno
= seqno
;
2203 void i915_vma_move_to_active(struct i915_vma
*vma
,
2204 struct intel_engine_cs
*ring
)
2206 list_move_tail(&vma
->mm_list
, &vma
->vm
->active_list
);
2207 return i915_gem_object_move_to_active(vma
->obj
, ring
);
2211 i915_gem_object_move_to_inactive(struct drm_i915_gem_object
*obj
)
2213 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
2214 struct i915_address_space
*vm
;
2215 struct i915_vma
*vma
;
2217 BUG_ON(obj
->base
.write_domain
& ~I915_GEM_GPU_DOMAINS
);
2218 BUG_ON(!obj
->active
);
2220 list_for_each_entry(vm
, &dev_priv
->vm_list
, global_link
) {
2221 vma
= i915_gem_obj_to_vma(obj
, vm
);
2222 if (vma
&& !list_empty(&vma
->mm_list
))
2223 list_move_tail(&vma
->mm_list
, &vm
->inactive_list
);
2226 intel_fb_obj_flush(obj
, true);
2228 list_del_init(&obj
->ring_list
);
2231 obj
->last_read_seqno
= 0;
2232 obj
->last_write_seqno
= 0;
2233 obj
->base
.write_domain
= 0;
2235 obj
->last_fenced_seqno
= 0;
2238 drm_gem_object_unreference(&obj
->base
);
2240 WARN_ON(i915_verify_lists(dev
));
2244 i915_gem_object_retire(struct drm_i915_gem_object
*obj
)
2246 struct intel_engine_cs
*ring
= obj
->ring
;
2251 if (i915_seqno_passed(ring
->get_seqno(ring
, true),
2252 obj
->last_read_seqno
))
2253 i915_gem_object_move_to_inactive(obj
);
2257 i915_gem_init_seqno(struct drm_device
*dev
, u32 seqno
)
2259 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2260 struct intel_engine_cs
*ring
;
2263 /* Carefully retire all requests without writing to the rings */
2264 for_each_ring(ring
, dev_priv
, i
) {
2265 ret
= intel_ring_idle(ring
);
2269 i915_gem_retire_requests(dev
);
2271 /* Finally reset hw state */
2272 for_each_ring(ring
, dev_priv
, i
) {
2273 intel_ring_init_seqno(ring
, seqno
);
2275 for (j
= 0; j
< ARRAY_SIZE(ring
->semaphore
.sync_seqno
); j
++)
2276 ring
->semaphore
.sync_seqno
[j
] = 0;
2282 int i915_gem_set_seqno(struct drm_device
*dev
, u32 seqno
)
2284 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2290 /* HWS page needs to be set less than what we
2291 * will inject to ring
2293 ret
= i915_gem_init_seqno(dev
, seqno
- 1);
2297 /* Carefully set the last_seqno value so that wrap
2298 * detection still works
2300 dev_priv
->next_seqno
= seqno
;
2301 dev_priv
->last_seqno
= seqno
- 1;
2302 if (dev_priv
->last_seqno
== 0)
2303 dev_priv
->last_seqno
--;
2309 i915_gem_get_seqno(struct drm_device
*dev
, u32
*seqno
)
2311 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2313 /* reserve 0 for non-seqno */
2314 if (dev_priv
->next_seqno
== 0) {
2315 int ret
= i915_gem_init_seqno(dev
, 0);
2319 dev_priv
->next_seqno
= 1;
2322 *seqno
= dev_priv
->last_seqno
= dev_priv
->next_seqno
++;
2326 int __i915_add_request(struct intel_engine_cs
*ring
,
2327 struct drm_file
*file
,
2328 struct drm_i915_gem_object
*obj
,
2331 struct drm_i915_private
*dev_priv
= ring
->dev
->dev_private
;
2332 struct drm_i915_gem_request
*request
;
2333 struct intel_ringbuffer
*ringbuf
;
2334 u32 request_ring_position
, request_start
;
2337 request
= ring
->preallocated_lazy_request
;
2338 if (WARN_ON(request
== NULL
))
2341 if (i915
.enable_execlists
) {
2342 struct intel_context
*ctx
= request
->ctx
;
2343 ringbuf
= ctx
->engine
[ring
->id
].ringbuf
;
2345 ringbuf
= ring
->buffer
;
2347 request_start
= intel_ring_get_tail(ringbuf
);
2349 * Emit any outstanding flushes - execbuf can fail to emit the flush
2350 * after having emitted the batchbuffer command. Hence we need to fix
2351 * things up similar to emitting the lazy request. The difference here
2352 * is that the flush _must_ happen before the next request, no matter
2355 if (i915
.enable_execlists
) {
2356 ret
= logical_ring_flush_all_caches(ringbuf
);
2360 ret
= intel_ring_flush_all_caches(ring
);
2365 /* Record the position of the start of the request so that
2366 * should we detect the updated seqno part-way through the
2367 * GPU processing the request, we never over-estimate the
2368 * position of the head.
2370 request_ring_position
= intel_ring_get_tail(ringbuf
);
2372 if (i915
.enable_execlists
) {
2373 ret
= ring
->emit_request(ringbuf
);
2377 ret
= ring
->add_request(ring
);
2382 request
->seqno
= intel_ring_get_seqno(ring
);
2383 request
->ring
= ring
;
2384 request
->head
= request_start
;
2385 request
->tail
= request_ring_position
;
2387 /* Whilst this request exists, batch_obj will be on the
2388 * active_list, and so will hold the active reference. Only when this
2389 * request is retired will the the batch_obj be moved onto the
2390 * inactive_list and lose its active reference. Hence we do not need
2391 * to explicitly hold another reference here.
2393 request
->batch_obj
= obj
;
2395 if (!i915
.enable_execlists
) {
2396 /* Hold a reference to the current context so that we can inspect
2397 * it later in case a hangcheck error event fires.
2399 request
->ctx
= ring
->last_context
;
2401 i915_gem_context_reference(request
->ctx
);
2404 request
->emitted_jiffies
= jiffies
;
2405 list_add_tail(&request
->list
, &ring
->request_list
);
2406 request
->file_priv
= NULL
;
2409 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
2411 spin_lock(&file_priv
->mm
.lock
);
2412 request
->file_priv
= file_priv
;
2413 list_add_tail(&request
->client_list
,
2414 &file_priv
->mm
.request_list
);
2415 spin_unlock(&file_priv
->mm
.lock
);
2418 trace_i915_gem_request_add(ring
, request
->seqno
);
2419 ring
->outstanding_lazy_seqno
= 0;
2420 ring
->preallocated_lazy_request
= NULL
;
2422 if (!dev_priv
->ums
.mm_suspended
) {
2423 i915_queue_hangcheck(ring
->dev
);
2425 cancel_delayed_work_sync(&dev_priv
->mm
.idle_work
);
2426 queue_delayed_work(dev_priv
->wq
,
2427 &dev_priv
->mm
.retire_work
,
2428 round_jiffies_up_relative(HZ
));
2429 intel_mark_busy(dev_priv
->dev
);
2433 *out_seqno
= request
->seqno
;
2438 i915_gem_request_remove_from_client(struct drm_i915_gem_request
*request
)
2440 struct drm_i915_file_private
*file_priv
= request
->file_priv
;
2445 spin_lock(&file_priv
->mm
.lock
);
2446 list_del(&request
->client_list
);
2447 request
->file_priv
= NULL
;
2448 spin_unlock(&file_priv
->mm
.lock
);
2451 static bool i915_context_is_banned(struct drm_i915_private
*dev_priv
,
2452 const struct intel_context
*ctx
)
2454 unsigned long elapsed
;
2456 elapsed
= get_seconds() - ctx
->hang_stats
.guilty_ts
;
2458 if (ctx
->hang_stats
.banned
)
2461 if (elapsed
<= DRM_I915_CTX_BAN_PERIOD
) {
2462 if (!i915_gem_context_is_default(ctx
)) {
2463 DRM_DEBUG("context hanging too fast, banning!\n");
2465 } else if (i915_stop_ring_allow_ban(dev_priv
)) {
2466 if (i915_stop_ring_allow_warn(dev_priv
))
2467 DRM_ERROR("gpu hanging too fast, banning!\n");
2475 static void i915_set_reset_status(struct drm_i915_private
*dev_priv
,
2476 struct intel_context
*ctx
,
2479 struct i915_ctx_hang_stats
*hs
;
2484 hs
= &ctx
->hang_stats
;
2487 hs
->banned
= i915_context_is_banned(dev_priv
, ctx
);
2489 hs
->guilty_ts
= get_seconds();
2491 hs
->batch_pending
++;
2495 static void i915_gem_free_request(struct drm_i915_gem_request
*request
)
2497 list_del(&request
->list
);
2498 i915_gem_request_remove_from_client(request
);
2501 i915_gem_context_unreference(request
->ctx
);
2506 struct drm_i915_gem_request
*
2507 i915_gem_find_active_request(struct intel_engine_cs
*ring
)
2509 struct drm_i915_gem_request
*request
;
2510 u32 completed_seqno
;
2512 completed_seqno
= ring
->get_seqno(ring
, false);
2514 list_for_each_entry(request
, &ring
->request_list
, list
) {
2515 if (i915_seqno_passed(completed_seqno
, request
->seqno
))
2524 static void i915_gem_reset_ring_status(struct drm_i915_private
*dev_priv
,
2525 struct intel_engine_cs
*ring
)
2527 struct drm_i915_gem_request
*request
;
2530 request
= i915_gem_find_active_request(ring
);
2532 if (request
== NULL
)
2535 ring_hung
= ring
->hangcheck
.score
>= HANGCHECK_SCORE_RING_HUNG
;
2537 i915_set_reset_status(dev_priv
, request
->ctx
, ring_hung
);
2539 list_for_each_entry_continue(request
, &ring
->request_list
, list
)
2540 i915_set_reset_status(dev_priv
, request
->ctx
, false);
2543 static void i915_gem_reset_ring_cleanup(struct drm_i915_private
*dev_priv
,
2544 struct intel_engine_cs
*ring
)
2546 while (!list_empty(&ring
->active_list
)) {
2547 struct drm_i915_gem_object
*obj
;
2549 obj
= list_first_entry(&ring
->active_list
,
2550 struct drm_i915_gem_object
,
2553 i915_gem_object_move_to_inactive(obj
);
2557 * We must free the requests after all the corresponding objects have
2558 * been moved off active lists. Which is the same order as the normal
2559 * retire_requests function does. This is important if object hold
2560 * implicit references on things like e.g. ppgtt address spaces through
2563 while (!list_empty(&ring
->request_list
)) {
2564 struct drm_i915_gem_request
*request
;
2566 request
= list_first_entry(&ring
->request_list
,
2567 struct drm_i915_gem_request
,
2570 i915_gem_free_request(request
);
2573 while (!list_empty(&ring
->execlist_queue
)) {
2574 struct intel_ctx_submit_request
*submit_req
;
2576 submit_req
= list_first_entry(&ring
->execlist_queue
,
2577 struct intel_ctx_submit_request
,
2579 list_del(&submit_req
->execlist_link
);
2580 intel_runtime_pm_put(dev_priv
);
2581 i915_gem_context_unreference(submit_req
->ctx
);
2585 /* These may not have been flush before the reset, do so now */
2586 kfree(ring
->preallocated_lazy_request
);
2587 ring
->preallocated_lazy_request
= NULL
;
2588 ring
->outstanding_lazy_seqno
= 0;
2591 void i915_gem_restore_fences(struct drm_device
*dev
)
2593 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2596 for (i
= 0; i
< dev_priv
->num_fence_regs
; i
++) {
2597 struct drm_i915_fence_reg
*reg
= &dev_priv
->fence_regs
[i
];
2600 * Commit delayed tiling changes if we have an object still
2601 * attached to the fence, otherwise just clear the fence.
2604 i915_gem_object_update_fence(reg
->obj
, reg
,
2605 reg
->obj
->tiling_mode
);
2607 i915_gem_write_fence(dev
, i
, NULL
);
2612 void i915_gem_reset(struct drm_device
*dev
)
2614 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2615 struct intel_engine_cs
*ring
;
2619 * Before we free the objects from the requests, we need to inspect
2620 * them for finding the guilty party. As the requests only borrow
2621 * their reference to the objects, the inspection must be done first.
2623 for_each_ring(ring
, dev_priv
, i
)
2624 i915_gem_reset_ring_status(dev_priv
, ring
);
2626 for_each_ring(ring
, dev_priv
, i
)
2627 i915_gem_reset_ring_cleanup(dev_priv
, ring
);
2629 i915_gem_context_reset(dev
);
2631 i915_gem_restore_fences(dev
);
2635 * This function clears the request list as sequence numbers are passed.
2638 i915_gem_retire_requests_ring(struct intel_engine_cs
*ring
)
2642 if (list_empty(&ring
->request_list
))
2645 WARN_ON(i915_verify_lists(ring
->dev
));
2647 seqno
= ring
->get_seqno(ring
, true);
2649 /* Move any buffers on the active list that are no longer referenced
2650 * by the ringbuffer to the flushing/inactive lists as appropriate,
2651 * before we free the context associated with the requests.
2653 while (!list_empty(&ring
->active_list
)) {
2654 struct drm_i915_gem_object
*obj
;
2656 obj
= list_first_entry(&ring
->active_list
,
2657 struct drm_i915_gem_object
,
2660 if (!i915_seqno_passed(seqno
, obj
->last_read_seqno
))
2663 i915_gem_object_move_to_inactive(obj
);
2667 while (!list_empty(&ring
->request_list
)) {
2668 struct drm_i915_gem_request
*request
;
2669 struct intel_ringbuffer
*ringbuf
;
2671 request
= list_first_entry(&ring
->request_list
,
2672 struct drm_i915_gem_request
,
2675 if (!i915_seqno_passed(seqno
, request
->seqno
))
2678 trace_i915_gem_request_retire(ring
, request
->seqno
);
2680 /* This is one of the few common intersection points
2681 * between legacy ringbuffer submission and execlists:
2682 * we need to tell them apart in order to find the correct
2683 * ringbuffer to which the request belongs to.
2685 if (i915
.enable_execlists
) {
2686 struct intel_context
*ctx
= request
->ctx
;
2687 ringbuf
= ctx
->engine
[ring
->id
].ringbuf
;
2689 ringbuf
= ring
->buffer
;
2691 /* We know the GPU must have read the request to have
2692 * sent us the seqno + interrupt, so use the position
2693 * of tail of the request to update the last known position
2696 ringbuf
->last_retired_head
= request
->tail
;
2698 i915_gem_free_request(request
);
2701 if (unlikely(ring
->trace_irq_seqno
&&
2702 i915_seqno_passed(seqno
, ring
->trace_irq_seqno
))) {
2703 ring
->irq_put(ring
);
2704 ring
->trace_irq_seqno
= 0;
2707 WARN_ON(i915_verify_lists(ring
->dev
));
2711 i915_gem_retire_requests(struct drm_device
*dev
)
2713 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2714 struct intel_engine_cs
*ring
;
2718 for_each_ring(ring
, dev_priv
, i
) {
2719 i915_gem_retire_requests_ring(ring
);
2720 idle
&= list_empty(&ring
->request_list
);
2724 mod_delayed_work(dev_priv
->wq
,
2725 &dev_priv
->mm
.idle_work
,
2726 msecs_to_jiffies(100));
2732 i915_gem_retire_work_handler(struct work_struct
*work
)
2734 struct drm_i915_private
*dev_priv
=
2735 container_of(work
, typeof(*dev_priv
), mm
.retire_work
.work
);
2736 struct drm_device
*dev
= dev_priv
->dev
;
2739 /* Come back later if the device is busy... */
2741 if (mutex_trylock(&dev
->struct_mutex
)) {
2742 idle
= i915_gem_retire_requests(dev
);
2743 mutex_unlock(&dev
->struct_mutex
);
2746 queue_delayed_work(dev_priv
->wq
, &dev_priv
->mm
.retire_work
,
2747 round_jiffies_up_relative(HZ
));
2751 i915_gem_idle_work_handler(struct work_struct
*work
)
2753 struct drm_i915_private
*dev_priv
=
2754 container_of(work
, typeof(*dev_priv
), mm
.idle_work
.work
);
2756 intel_mark_idle(dev_priv
->dev
);
2760 * Ensures that an object will eventually get non-busy by flushing any required
2761 * write domains, emitting any outstanding lazy request and retiring and
2762 * completed requests.
2765 i915_gem_object_flush_active(struct drm_i915_gem_object
*obj
)
2770 ret
= i915_gem_check_olr(obj
->ring
, obj
->last_read_seqno
);
2774 i915_gem_retire_requests_ring(obj
->ring
);
2781 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2782 * @DRM_IOCTL_ARGS: standard ioctl arguments
2784 * Returns 0 if successful, else an error is returned with the remaining time in
2785 * the timeout parameter.
2786 * -ETIME: object is still busy after timeout
2787 * -ERESTARTSYS: signal interrupted the wait
2788 * -ENONENT: object doesn't exist
2789 * Also possible, but rare:
2790 * -EAGAIN: GPU wedged
2792 * -ENODEV: Internal IRQ fail
2793 * -E?: The add request failed
2795 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2796 * non-zero timeout parameter the wait ioctl will wait for the given number of
2797 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2798 * without holding struct_mutex the object may become re-busied before this
2799 * function completes. A similar but shorter * race condition exists in the busy
2803 i915_gem_wait_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*file
)
2805 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2806 struct drm_i915_gem_wait
*args
= data
;
2807 struct drm_i915_gem_object
*obj
;
2808 struct intel_engine_cs
*ring
= NULL
;
2809 unsigned reset_counter
;
2813 if (args
->flags
!= 0)
2816 ret
= i915_mutex_lock_interruptible(dev
);
2820 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->bo_handle
));
2821 if (&obj
->base
== NULL
) {
2822 mutex_unlock(&dev
->struct_mutex
);
2826 /* Need to make sure the object gets inactive eventually. */
2827 ret
= i915_gem_object_flush_active(obj
);
2832 seqno
= obj
->last_read_seqno
;
2839 /* Do this after OLR check to make sure we make forward progress polling
2840 * on this IOCTL with a timeout <=0 (like busy ioctl)
2842 if (args
->timeout_ns
<= 0) {
2847 drm_gem_object_unreference(&obj
->base
);
2848 reset_counter
= atomic_read(&dev_priv
->gpu_error
.reset_counter
);
2849 mutex_unlock(&dev
->struct_mutex
);
2851 return __wait_seqno(ring
, seqno
, reset_counter
, true, &args
->timeout_ns
,
2855 drm_gem_object_unreference(&obj
->base
);
2856 mutex_unlock(&dev
->struct_mutex
);
2861 * i915_gem_object_sync - sync an object to a ring.
2863 * @obj: object which may be in use on another ring.
2864 * @to: ring we wish to use the object on. May be NULL.
2866 * This code is meant to abstract object synchronization with the GPU.
2867 * Calling with NULL implies synchronizing the object with the CPU
2868 * rather than a particular GPU ring.
2870 * Returns 0 if successful, else propagates up the lower layer error.
2873 i915_gem_object_sync(struct drm_i915_gem_object
*obj
,
2874 struct intel_engine_cs
*to
)
2876 struct intel_engine_cs
*from
= obj
->ring
;
2880 if (from
== NULL
|| to
== from
)
2883 if (to
== NULL
|| !i915_semaphore_is_enabled(obj
->base
.dev
))
2884 return i915_gem_object_wait_rendering(obj
, false);
2886 idx
= intel_ring_sync_index(from
, to
);
2888 seqno
= obj
->last_read_seqno
;
2889 /* Optimization: Avoid semaphore sync when we are sure we already
2890 * waited for an object with higher seqno */
2891 if (seqno
<= from
->semaphore
.sync_seqno
[idx
])
2894 ret
= i915_gem_check_olr(obj
->ring
, seqno
);
2898 trace_i915_gem_ring_sync_to(from
, to
, seqno
);
2899 ret
= to
->semaphore
.sync_to(to
, from
, seqno
);
2901 /* We use last_read_seqno because sync_to()
2902 * might have just caused seqno wrap under
2905 from
->semaphore
.sync_seqno
[idx
] = obj
->last_read_seqno
;
2910 static void i915_gem_object_finish_gtt(struct drm_i915_gem_object
*obj
)
2912 u32 old_write_domain
, old_read_domains
;
2914 /* Force a pagefault for domain tracking on next user access */
2915 i915_gem_release_mmap(obj
);
2917 if ((obj
->base
.read_domains
& I915_GEM_DOMAIN_GTT
) == 0)
2920 /* Wait for any direct GTT access to complete */
2923 old_read_domains
= obj
->base
.read_domains
;
2924 old_write_domain
= obj
->base
.write_domain
;
2926 obj
->base
.read_domains
&= ~I915_GEM_DOMAIN_GTT
;
2927 obj
->base
.write_domain
&= ~I915_GEM_DOMAIN_GTT
;
2929 trace_i915_gem_object_change_domain(obj
,
2934 int i915_vma_unbind(struct i915_vma
*vma
)
2936 struct drm_i915_gem_object
*obj
= vma
->obj
;
2937 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
2940 if (list_empty(&vma
->vma_link
))
2943 if (!drm_mm_node_allocated(&vma
->node
)) {
2944 i915_gem_vma_destroy(vma
);
2951 BUG_ON(obj
->pages
== NULL
);
2953 ret
= i915_gem_object_finish_gpu(obj
);
2956 /* Continue on if we fail due to EIO, the GPU is hung so we
2957 * should be safe and we need to cleanup or else we might
2958 * cause memory corruption through use-after-free.
2961 /* Throw away the active reference before moving to the unbound list */
2962 i915_gem_object_retire(obj
);
2964 if (i915_is_ggtt(vma
->vm
)) {
2965 i915_gem_object_finish_gtt(obj
);
2967 /* release the fence reg _after_ flushing */
2968 ret
= i915_gem_object_put_fence(obj
);
2973 trace_i915_vma_unbind(vma
);
2975 vma
->unbind_vma(vma
);
2977 list_del_init(&vma
->mm_list
);
2978 if (i915_is_ggtt(vma
->vm
))
2979 obj
->map_and_fenceable
= false;
2981 drm_mm_remove_node(&vma
->node
);
2982 i915_gem_vma_destroy(vma
);
2984 /* Since the unbound list is global, only move to that list if
2985 * no more VMAs exist. */
2986 if (list_empty(&obj
->vma_list
)) {
2987 i915_gem_gtt_finish_object(obj
);
2988 list_move_tail(&obj
->global_list
, &dev_priv
->mm
.unbound_list
);
2991 /* And finally now the object is completely decoupled from this vma,
2992 * we can drop its hold on the backing storage and allow it to be
2993 * reaped by the shrinker.
2995 i915_gem_object_unpin_pages(obj
);
3000 int i915_gpu_idle(struct drm_device
*dev
)
3002 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3003 struct intel_engine_cs
*ring
;
3006 /* Flush everything onto the inactive list. */
3007 for_each_ring(ring
, dev_priv
, i
) {
3008 if (!i915
.enable_execlists
) {
3009 ret
= i915_switch_context(ring
, ring
->default_context
);
3014 ret
= intel_ring_idle(ring
);
3022 static void i965_write_fence_reg(struct drm_device
*dev
, int reg
,
3023 struct drm_i915_gem_object
*obj
)
3025 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3027 int fence_pitch_shift
;
3029 if (INTEL_INFO(dev
)->gen
>= 6) {
3030 fence_reg
= FENCE_REG_SANDYBRIDGE_0
;
3031 fence_pitch_shift
= SANDYBRIDGE_FENCE_PITCH_SHIFT
;
3033 fence_reg
= FENCE_REG_965_0
;
3034 fence_pitch_shift
= I965_FENCE_PITCH_SHIFT
;
3037 fence_reg
+= reg
* 8;
3039 /* To w/a incoherency with non-atomic 64-bit register updates,
3040 * we split the 64-bit update into two 32-bit writes. In order
3041 * for a partial fence not to be evaluated between writes, we
3042 * precede the update with write to turn off the fence register,
3043 * and only enable the fence as the last step.
3045 * For extra levels of paranoia, we make sure each step lands
3046 * before applying the next step.
3048 I915_WRITE(fence_reg
, 0);
3049 POSTING_READ(fence_reg
);
3052 u32 size
= i915_gem_obj_ggtt_size(obj
);
3055 val
= (uint64_t)((i915_gem_obj_ggtt_offset(obj
) + size
- 4096) &
3057 val
|= i915_gem_obj_ggtt_offset(obj
) & 0xfffff000;
3058 val
|= (uint64_t)((obj
->stride
/ 128) - 1) << fence_pitch_shift
;
3059 if (obj
->tiling_mode
== I915_TILING_Y
)
3060 val
|= 1 << I965_FENCE_TILING_Y_SHIFT
;
3061 val
|= I965_FENCE_REG_VALID
;
3063 I915_WRITE(fence_reg
+ 4, val
>> 32);
3064 POSTING_READ(fence_reg
+ 4);
3066 I915_WRITE(fence_reg
+ 0, val
);
3067 POSTING_READ(fence_reg
);
3069 I915_WRITE(fence_reg
+ 4, 0);
3070 POSTING_READ(fence_reg
+ 4);
3074 static void i915_write_fence_reg(struct drm_device
*dev
, int reg
,
3075 struct drm_i915_gem_object
*obj
)
3077 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3081 u32 size
= i915_gem_obj_ggtt_size(obj
);
3085 WARN((i915_gem_obj_ggtt_offset(obj
) & ~I915_FENCE_START_MASK
) ||
3086 (size
& -size
) != size
||
3087 (i915_gem_obj_ggtt_offset(obj
) & (size
- 1)),
3088 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3089 i915_gem_obj_ggtt_offset(obj
), obj
->map_and_fenceable
, size
);
3091 if (obj
->tiling_mode
== I915_TILING_Y
&& HAS_128_BYTE_Y_TILING(dev
))
3096 /* Note: pitch better be a power of two tile widths */
3097 pitch_val
= obj
->stride
/ tile_width
;
3098 pitch_val
= ffs(pitch_val
) - 1;
3100 val
= i915_gem_obj_ggtt_offset(obj
);
3101 if (obj
->tiling_mode
== I915_TILING_Y
)
3102 val
|= 1 << I830_FENCE_TILING_Y_SHIFT
;
3103 val
|= I915_FENCE_SIZE_BITS(size
);
3104 val
|= pitch_val
<< I830_FENCE_PITCH_SHIFT
;
3105 val
|= I830_FENCE_REG_VALID
;
3110 reg
= FENCE_REG_830_0
+ reg
* 4;
3112 reg
= FENCE_REG_945_8
+ (reg
- 8) * 4;
3114 I915_WRITE(reg
, val
);
3118 static void i830_write_fence_reg(struct drm_device
*dev
, int reg
,
3119 struct drm_i915_gem_object
*obj
)
3121 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3125 u32 size
= i915_gem_obj_ggtt_size(obj
);
3128 WARN((i915_gem_obj_ggtt_offset(obj
) & ~I830_FENCE_START_MASK
) ||
3129 (size
& -size
) != size
||
3130 (i915_gem_obj_ggtt_offset(obj
) & (size
- 1)),
3131 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3132 i915_gem_obj_ggtt_offset(obj
), size
);
3134 pitch_val
= obj
->stride
/ 128;
3135 pitch_val
= ffs(pitch_val
) - 1;
3137 val
= i915_gem_obj_ggtt_offset(obj
);
3138 if (obj
->tiling_mode
== I915_TILING_Y
)
3139 val
|= 1 << I830_FENCE_TILING_Y_SHIFT
;
3140 val
|= I830_FENCE_SIZE_BITS(size
);
3141 val
|= pitch_val
<< I830_FENCE_PITCH_SHIFT
;
3142 val
|= I830_FENCE_REG_VALID
;
3146 I915_WRITE(FENCE_REG_830_0
+ reg
* 4, val
);
3147 POSTING_READ(FENCE_REG_830_0
+ reg
* 4);
3150 inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object
*obj
)
3152 return obj
&& obj
->base
.read_domains
& I915_GEM_DOMAIN_GTT
;
3155 static void i915_gem_write_fence(struct drm_device
*dev
, int reg
,
3156 struct drm_i915_gem_object
*obj
)
3158 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3160 /* Ensure that all CPU reads are completed before installing a fence
3161 * and all writes before removing the fence.
3163 if (i915_gem_object_needs_mb(dev_priv
->fence_regs
[reg
].obj
))
3166 WARN(obj
&& (!obj
->stride
|| !obj
->tiling_mode
),
3167 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3168 obj
->stride
, obj
->tiling_mode
);
3170 switch (INTEL_INFO(dev
)->gen
) {
3176 case 4: i965_write_fence_reg(dev
, reg
, obj
); break;
3177 case 3: i915_write_fence_reg(dev
, reg
, obj
); break;
3178 case 2: i830_write_fence_reg(dev
, reg
, obj
); break;
3182 /* And similarly be paranoid that no direct access to this region
3183 * is reordered to before the fence is installed.
3185 if (i915_gem_object_needs_mb(obj
))
3189 static inline int fence_number(struct drm_i915_private
*dev_priv
,
3190 struct drm_i915_fence_reg
*fence
)
3192 return fence
- dev_priv
->fence_regs
;
3195 static void i915_gem_object_update_fence(struct drm_i915_gem_object
*obj
,
3196 struct drm_i915_fence_reg
*fence
,
3199 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
3200 int reg
= fence_number(dev_priv
, fence
);
3202 i915_gem_write_fence(obj
->base
.dev
, reg
, enable
? obj
: NULL
);
3205 obj
->fence_reg
= reg
;
3207 list_move_tail(&fence
->lru_list
, &dev_priv
->mm
.fence_list
);
3209 obj
->fence_reg
= I915_FENCE_REG_NONE
;
3211 list_del_init(&fence
->lru_list
);
3213 obj
->fence_dirty
= false;
3217 i915_gem_object_wait_fence(struct drm_i915_gem_object
*obj
)
3219 if (obj
->last_fenced_seqno
) {
3220 int ret
= i915_wait_seqno(obj
->ring
, obj
->last_fenced_seqno
);
3224 obj
->last_fenced_seqno
= 0;
3231 i915_gem_object_put_fence(struct drm_i915_gem_object
*obj
)
3233 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
3234 struct drm_i915_fence_reg
*fence
;
3237 ret
= i915_gem_object_wait_fence(obj
);
3241 if (obj
->fence_reg
== I915_FENCE_REG_NONE
)
3244 fence
= &dev_priv
->fence_regs
[obj
->fence_reg
];
3246 if (WARN_ON(fence
->pin_count
))
3249 i915_gem_object_fence_lost(obj
);
3250 i915_gem_object_update_fence(obj
, fence
, false);
3255 static struct drm_i915_fence_reg
*
3256 i915_find_fence_reg(struct drm_device
*dev
)
3258 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3259 struct drm_i915_fence_reg
*reg
, *avail
;
3262 /* First try to find a free reg */
3264 for (i
= dev_priv
->fence_reg_start
; i
< dev_priv
->num_fence_regs
; i
++) {
3265 reg
= &dev_priv
->fence_regs
[i
];
3269 if (!reg
->pin_count
)
3276 /* None available, try to steal one or wait for a user to finish */
3277 list_for_each_entry(reg
, &dev_priv
->mm
.fence_list
, lru_list
) {
3285 /* Wait for completion of pending flips which consume fences */
3286 if (intel_has_pending_fb_unpin(dev
))
3287 return ERR_PTR(-EAGAIN
);
3289 return ERR_PTR(-EDEADLK
);
3293 * i915_gem_object_get_fence - set up fencing for an object
3294 * @obj: object to map through a fence reg
3296 * When mapping objects through the GTT, userspace wants to be able to write
3297 * to them without having to worry about swizzling if the object is tiled.
3298 * This function walks the fence regs looking for a free one for @obj,
3299 * stealing one if it can't find any.
3301 * It then sets up the reg based on the object's properties: address, pitch
3302 * and tiling format.
3304 * For an untiled surface, this removes any existing fence.
3307 i915_gem_object_get_fence(struct drm_i915_gem_object
*obj
)
3309 struct drm_device
*dev
= obj
->base
.dev
;
3310 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3311 bool enable
= obj
->tiling_mode
!= I915_TILING_NONE
;
3312 struct drm_i915_fence_reg
*reg
;
3315 /* Have we updated the tiling parameters upon the object and so
3316 * will need to serialise the write to the associated fence register?
3318 if (obj
->fence_dirty
) {
3319 ret
= i915_gem_object_wait_fence(obj
);
3324 /* Just update our place in the LRU if our fence is getting reused. */
3325 if (obj
->fence_reg
!= I915_FENCE_REG_NONE
) {
3326 reg
= &dev_priv
->fence_regs
[obj
->fence_reg
];
3327 if (!obj
->fence_dirty
) {
3328 list_move_tail(®
->lru_list
,
3329 &dev_priv
->mm
.fence_list
);
3332 } else if (enable
) {
3333 if (WARN_ON(!obj
->map_and_fenceable
))
3336 reg
= i915_find_fence_reg(dev
);
3338 return PTR_ERR(reg
);
3341 struct drm_i915_gem_object
*old
= reg
->obj
;
3343 ret
= i915_gem_object_wait_fence(old
);
3347 i915_gem_object_fence_lost(old
);
3352 i915_gem_object_update_fence(obj
, reg
, enable
);
3357 static bool i915_gem_valid_gtt_space(struct i915_vma
*vma
,
3358 unsigned long cache_level
)
3360 struct drm_mm_node
*gtt_space
= &vma
->node
;
3361 struct drm_mm_node
*other
;
3364 * On some machines we have to be careful when putting differing types
3365 * of snoopable memory together to avoid the prefetcher crossing memory
3366 * domains and dying. During vm initialisation, we decide whether or not
3367 * these constraints apply and set the drm_mm.color_adjust
3370 if (vma
->vm
->mm
.color_adjust
== NULL
)
3373 if (!drm_mm_node_allocated(gtt_space
))
3376 if (list_empty(>t_space
->node_list
))
3379 other
= list_entry(gtt_space
->node_list
.prev
, struct drm_mm_node
, node_list
);
3380 if (other
->allocated
&& !other
->hole_follows
&& other
->color
!= cache_level
)
3383 other
= list_entry(gtt_space
->node_list
.next
, struct drm_mm_node
, node_list
);
3384 if (other
->allocated
&& !gtt_space
->hole_follows
&& other
->color
!= cache_level
)
3391 * Finds free space in the GTT aperture and binds the object there.
3393 static struct i915_vma
*
3394 i915_gem_object_bind_to_vm(struct drm_i915_gem_object
*obj
,
3395 struct i915_address_space
*vm
,
3399 struct drm_device
*dev
= obj
->base
.dev
;
3400 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3401 u32 size
, fence_size
, fence_alignment
, unfenced_alignment
;
3402 unsigned long start
=
3403 flags
& PIN_OFFSET_BIAS
? flags
& PIN_OFFSET_MASK
: 0;
3405 flags
& PIN_MAPPABLE
? dev_priv
->gtt
.mappable_end
: vm
->total
;
3406 struct i915_vma
*vma
;
3409 fence_size
= i915_gem_get_gtt_size(dev
,
3412 fence_alignment
= i915_gem_get_gtt_alignment(dev
,
3414 obj
->tiling_mode
, true);
3415 unfenced_alignment
=
3416 i915_gem_get_gtt_alignment(dev
,
3418 obj
->tiling_mode
, false);
3421 alignment
= flags
& PIN_MAPPABLE
? fence_alignment
:
3423 if (flags
& PIN_MAPPABLE
&& alignment
& (fence_alignment
- 1)) {
3424 DRM_DEBUG("Invalid object alignment requested %u\n", alignment
);
3425 return ERR_PTR(-EINVAL
);
3428 size
= flags
& PIN_MAPPABLE
? fence_size
: obj
->base
.size
;
3430 /* If the object is bigger than the entire aperture, reject it early
3431 * before evicting everything in a vain attempt to find space.
3433 if (obj
->base
.size
> end
) {
3434 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
3436 flags
& PIN_MAPPABLE
? "mappable" : "total",
3438 return ERR_PTR(-E2BIG
);
3441 ret
= i915_gem_object_get_pages(obj
);
3443 return ERR_PTR(ret
);
3445 i915_gem_object_pin_pages(obj
);
3447 vma
= i915_gem_obj_lookup_or_create_vma(obj
, vm
);
3452 ret
= drm_mm_insert_node_in_range_generic(&vm
->mm
, &vma
->node
,
3456 DRM_MM_SEARCH_DEFAULT
,
3457 DRM_MM_CREATE_DEFAULT
);
3459 ret
= i915_gem_evict_something(dev
, vm
, size
, alignment
,
3468 if (WARN_ON(!i915_gem_valid_gtt_space(vma
, obj
->cache_level
))) {
3470 goto err_remove_node
;
3473 ret
= i915_gem_gtt_prepare_object(obj
);
3475 goto err_remove_node
;
3477 list_move_tail(&obj
->global_list
, &dev_priv
->mm
.bound_list
);
3478 list_add_tail(&vma
->mm_list
, &vm
->inactive_list
);
3480 if (i915_is_ggtt(vm
)) {
3481 bool mappable
, fenceable
;
3483 fenceable
= (vma
->node
.size
== fence_size
&&
3484 (vma
->node
.start
& (fence_alignment
- 1)) == 0);
3486 mappable
= (vma
->node
.start
+ obj
->base
.size
<=
3487 dev_priv
->gtt
.mappable_end
);
3489 obj
->map_and_fenceable
= mappable
&& fenceable
;
3492 WARN_ON(flags
& PIN_MAPPABLE
&& !obj
->map_and_fenceable
);
3494 trace_i915_vma_bind(vma
, flags
);
3495 vma
->bind_vma(vma
, obj
->cache_level
,
3496 flags
& (PIN_MAPPABLE
| PIN_GLOBAL
) ? GLOBAL_BIND
: 0);
3501 drm_mm_remove_node(&vma
->node
);
3503 i915_gem_vma_destroy(vma
);
3506 i915_gem_object_unpin_pages(obj
);
3511 i915_gem_clflush_object(struct drm_i915_gem_object
*obj
,
3514 /* If we don't have a page list set up, then we're not pinned
3515 * to GPU, and we can ignore the cache flush because it'll happen
3516 * again at bind time.
3518 if (obj
->pages
== NULL
)
3522 * Stolen memory is always coherent with the GPU as it is explicitly
3523 * marked as wc by the system, or the system is cache-coherent.
3528 /* If the GPU is snooping the contents of the CPU cache,
3529 * we do not need to manually clear the CPU cache lines. However,
3530 * the caches are only snooped when the render cache is
3531 * flushed/invalidated. As we always have to emit invalidations
3532 * and flushes when moving into and out of the RENDER domain, correct
3533 * snooping behaviour occurs naturally as the result of our domain
3536 if (!force
&& cpu_cache_is_coherent(obj
->base
.dev
, obj
->cache_level
))
3539 trace_i915_gem_object_clflush(obj
);
3540 drm_clflush_sg(obj
->pages
);
3545 /** Flushes the GTT write domain for the object if it's dirty. */
3547 i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object
*obj
)
3549 uint32_t old_write_domain
;
3551 if (obj
->base
.write_domain
!= I915_GEM_DOMAIN_GTT
)
3554 /* No actual flushing is required for the GTT write domain. Writes
3555 * to it immediately go to main memory as far as we know, so there's
3556 * no chipset flush. It also doesn't land in render cache.
3558 * However, we do have to enforce the order so that all writes through
3559 * the GTT land before any writes to the device, such as updates to
3564 old_write_domain
= obj
->base
.write_domain
;
3565 obj
->base
.write_domain
= 0;
3567 intel_fb_obj_flush(obj
, false);
3569 trace_i915_gem_object_change_domain(obj
,
3570 obj
->base
.read_domains
,
3574 /** Flushes the CPU write domain for the object if it's dirty. */
3576 i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object
*obj
,
3579 uint32_t old_write_domain
;
3581 if (obj
->base
.write_domain
!= I915_GEM_DOMAIN_CPU
)
3584 if (i915_gem_clflush_object(obj
, force
))
3585 i915_gem_chipset_flush(obj
->base
.dev
);
3587 old_write_domain
= obj
->base
.write_domain
;
3588 obj
->base
.write_domain
= 0;
3590 intel_fb_obj_flush(obj
, false);
3592 trace_i915_gem_object_change_domain(obj
,
3593 obj
->base
.read_domains
,
3598 * Moves a single object to the GTT read, and possibly write domain.
3600 * This function returns when the move is complete, including waiting on
3604 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object
*obj
, bool write
)
3606 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
3607 struct i915_vma
*vma
= i915_gem_obj_to_ggtt(obj
);
3608 uint32_t old_write_domain
, old_read_domains
;
3611 /* Not valid to be called on unbound objects. */
3615 if (obj
->base
.write_domain
== I915_GEM_DOMAIN_GTT
)
3618 ret
= i915_gem_object_wait_rendering(obj
, !write
);
3622 i915_gem_object_retire(obj
);
3623 i915_gem_object_flush_cpu_write_domain(obj
, false);
3625 /* Serialise direct access to this object with the barriers for
3626 * coherent writes from the GPU, by effectively invalidating the
3627 * GTT domain upon first access.
3629 if ((obj
->base
.read_domains
& I915_GEM_DOMAIN_GTT
) == 0)
3632 old_write_domain
= obj
->base
.write_domain
;
3633 old_read_domains
= obj
->base
.read_domains
;
3635 /* It should now be out of any other write domains, and we can update
3636 * the domain values for our changes.
3638 BUG_ON((obj
->base
.write_domain
& ~I915_GEM_DOMAIN_GTT
) != 0);
3639 obj
->base
.read_domains
|= I915_GEM_DOMAIN_GTT
;
3641 obj
->base
.read_domains
= I915_GEM_DOMAIN_GTT
;
3642 obj
->base
.write_domain
= I915_GEM_DOMAIN_GTT
;
3647 intel_fb_obj_invalidate(obj
, NULL
);
3649 trace_i915_gem_object_change_domain(obj
,
3653 /* And bump the LRU for this access */
3654 if (i915_gem_object_is_inactive(obj
))
3655 list_move_tail(&vma
->mm_list
,
3656 &dev_priv
->gtt
.base
.inactive_list
);
3661 int i915_gem_object_set_cache_level(struct drm_i915_gem_object
*obj
,
3662 enum i915_cache_level cache_level
)
3664 struct drm_device
*dev
= obj
->base
.dev
;
3665 struct i915_vma
*vma
, *next
;
3668 if (obj
->cache_level
== cache_level
)
3671 if (i915_gem_obj_is_pinned(obj
)) {
3672 DRM_DEBUG("can not change the cache level of pinned objects\n");
3676 list_for_each_entry_safe(vma
, next
, &obj
->vma_list
, vma_link
) {
3677 if (!i915_gem_valid_gtt_space(vma
, cache_level
)) {
3678 ret
= i915_vma_unbind(vma
);
3684 if (i915_gem_obj_bound_any(obj
)) {
3685 ret
= i915_gem_object_finish_gpu(obj
);
3689 i915_gem_object_finish_gtt(obj
);
3691 /* Before SandyBridge, you could not use tiling or fence
3692 * registers with snooped memory, so relinquish any fences
3693 * currently pointing to our region in the aperture.
3695 if (INTEL_INFO(dev
)->gen
< 6) {
3696 ret
= i915_gem_object_put_fence(obj
);
3701 list_for_each_entry(vma
, &obj
->vma_list
, vma_link
)
3702 if (drm_mm_node_allocated(&vma
->node
))
3703 vma
->bind_vma(vma
, cache_level
,
3704 obj
->has_global_gtt_mapping
? GLOBAL_BIND
: 0);
3707 list_for_each_entry(vma
, &obj
->vma_list
, vma_link
)
3708 vma
->node
.color
= cache_level
;
3709 obj
->cache_level
= cache_level
;
3711 if (cpu_write_needs_clflush(obj
)) {
3712 u32 old_read_domains
, old_write_domain
;
3714 /* If we're coming from LLC cached, then we haven't
3715 * actually been tracking whether the data is in the
3716 * CPU cache or not, since we only allow one bit set
3717 * in obj->write_domain and have been skipping the clflushes.
3718 * Just set it to the CPU cache for now.
3720 i915_gem_object_retire(obj
);
3721 WARN_ON(obj
->base
.write_domain
& ~I915_GEM_DOMAIN_CPU
);
3723 old_read_domains
= obj
->base
.read_domains
;
3724 old_write_domain
= obj
->base
.write_domain
;
3726 obj
->base
.read_domains
= I915_GEM_DOMAIN_CPU
;
3727 obj
->base
.write_domain
= I915_GEM_DOMAIN_CPU
;
3729 trace_i915_gem_object_change_domain(obj
,
3737 int i915_gem_get_caching_ioctl(struct drm_device
*dev
, void *data
,
3738 struct drm_file
*file
)
3740 struct drm_i915_gem_caching
*args
= data
;
3741 struct drm_i915_gem_object
*obj
;
3744 ret
= i915_mutex_lock_interruptible(dev
);
3748 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
3749 if (&obj
->base
== NULL
) {
3754 switch (obj
->cache_level
) {
3755 case I915_CACHE_LLC
:
3756 case I915_CACHE_L3_LLC
:
3757 args
->caching
= I915_CACHING_CACHED
;
3761 args
->caching
= I915_CACHING_DISPLAY
;
3765 args
->caching
= I915_CACHING_NONE
;
3769 drm_gem_object_unreference(&obj
->base
);
3771 mutex_unlock(&dev
->struct_mutex
);
3775 int i915_gem_set_caching_ioctl(struct drm_device
*dev
, void *data
,
3776 struct drm_file
*file
)
3778 struct drm_i915_gem_caching
*args
= data
;
3779 struct drm_i915_gem_object
*obj
;
3780 enum i915_cache_level level
;
3783 switch (args
->caching
) {
3784 case I915_CACHING_NONE
:
3785 level
= I915_CACHE_NONE
;
3787 case I915_CACHING_CACHED
:
3788 level
= I915_CACHE_LLC
;
3790 case I915_CACHING_DISPLAY
:
3791 level
= HAS_WT(dev
) ? I915_CACHE_WT
: I915_CACHE_NONE
;
3797 ret
= i915_mutex_lock_interruptible(dev
);
3801 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
3802 if (&obj
->base
== NULL
) {
3807 ret
= i915_gem_object_set_cache_level(obj
, level
);
3809 drm_gem_object_unreference(&obj
->base
);
3811 mutex_unlock(&dev
->struct_mutex
);
3815 static bool is_pin_display(struct drm_i915_gem_object
*obj
)
3817 struct i915_vma
*vma
;
3819 vma
= i915_gem_obj_to_ggtt(obj
);
3823 /* There are 3 sources that pin objects:
3824 * 1. The display engine (scanouts, sprites, cursors);
3825 * 2. Reservations for execbuffer;
3828 * We can ignore reservations as we hold the struct_mutex and
3829 * are only called outside of the reservation path. The user
3830 * can only increment pin_count once, and so if after
3831 * subtracting the potential reference by the user, any pin_count
3832 * remains, it must be due to another use by the display engine.
3834 return vma
->pin_count
- !!obj
->user_pin_count
;
3838 * Prepare buffer for display plane (scanout, cursors, etc).
3839 * Can be called from an uninterruptible phase (modesetting) and allows
3840 * any flushes to be pipelined (for pageflips).
3843 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object
*obj
,
3845 struct intel_engine_cs
*pipelined
)
3847 u32 old_read_domains
, old_write_domain
;
3848 bool was_pin_display
;
3851 if (pipelined
!= obj
->ring
) {
3852 ret
= i915_gem_object_sync(obj
, pipelined
);
3857 /* Mark the pin_display early so that we account for the
3858 * display coherency whilst setting up the cache domains.
3860 was_pin_display
= obj
->pin_display
;
3861 obj
->pin_display
= true;
3863 /* The display engine is not coherent with the LLC cache on gen6. As
3864 * a result, we make sure that the pinning that is about to occur is
3865 * done with uncached PTEs. This is lowest common denominator for all
3868 * However for gen6+, we could do better by using the GFDT bit instead
3869 * of uncaching, which would allow us to flush all the LLC-cached data
3870 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3872 ret
= i915_gem_object_set_cache_level(obj
,
3873 HAS_WT(obj
->base
.dev
) ? I915_CACHE_WT
: I915_CACHE_NONE
);
3875 goto err_unpin_display
;
3877 /* As the user may map the buffer once pinned in the display plane
3878 * (e.g. libkms for the bootup splash), we have to ensure that we
3879 * always use map_and_fenceable for all scanout buffers.
3881 ret
= i915_gem_obj_ggtt_pin(obj
, alignment
, PIN_MAPPABLE
);
3883 goto err_unpin_display
;
3885 i915_gem_object_flush_cpu_write_domain(obj
, true);
3887 old_write_domain
= obj
->base
.write_domain
;
3888 old_read_domains
= obj
->base
.read_domains
;
3890 /* It should now be out of any other write domains, and we can update
3891 * the domain values for our changes.
3893 obj
->base
.write_domain
= 0;
3894 obj
->base
.read_domains
|= I915_GEM_DOMAIN_GTT
;
3896 trace_i915_gem_object_change_domain(obj
,
3903 WARN_ON(was_pin_display
!= is_pin_display(obj
));
3904 obj
->pin_display
= was_pin_display
;
3909 i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object
*obj
)
3911 i915_gem_object_ggtt_unpin(obj
);
3912 obj
->pin_display
= is_pin_display(obj
);
3916 i915_gem_object_finish_gpu(struct drm_i915_gem_object
*obj
)
3920 if ((obj
->base
.read_domains
& I915_GEM_GPU_DOMAINS
) == 0)
3923 ret
= i915_gem_object_wait_rendering(obj
, false);
3927 /* Ensure that we invalidate the GPU's caches and TLBs. */
3928 obj
->base
.read_domains
&= ~I915_GEM_GPU_DOMAINS
;
3933 * Moves a single object to the CPU read, and possibly write domain.
3935 * This function returns when the move is complete, including waiting on
3939 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object
*obj
, bool write
)
3941 uint32_t old_write_domain
, old_read_domains
;
3944 if (obj
->base
.write_domain
== I915_GEM_DOMAIN_CPU
)
3947 ret
= i915_gem_object_wait_rendering(obj
, !write
);
3951 i915_gem_object_retire(obj
);
3952 i915_gem_object_flush_gtt_write_domain(obj
);
3954 old_write_domain
= obj
->base
.write_domain
;
3955 old_read_domains
= obj
->base
.read_domains
;
3957 /* Flush the CPU cache if it's still invalid. */
3958 if ((obj
->base
.read_domains
& I915_GEM_DOMAIN_CPU
) == 0) {
3959 i915_gem_clflush_object(obj
, false);
3961 obj
->base
.read_domains
|= I915_GEM_DOMAIN_CPU
;
3964 /* It should now be out of any other write domains, and we can update
3965 * the domain values for our changes.
3967 BUG_ON((obj
->base
.write_domain
& ~I915_GEM_DOMAIN_CPU
) != 0);
3969 /* If we're writing through the CPU, then the GPU read domains will
3970 * need to be invalidated at next use.
3973 obj
->base
.read_domains
= I915_GEM_DOMAIN_CPU
;
3974 obj
->base
.write_domain
= I915_GEM_DOMAIN_CPU
;
3978 intel_fb_obj_invalidate(obj
, NULL
);
3980 trace_i915_gem_object_change_domain(obj
,
3987 /* Throttle our rendering by waiting until the ring has completed our requests
3988 * emitted over 20 msec ago.
3990 * Note that if we were to use the current jiffies each time around the loop,
3991 * we wouldn't escape the function with any frames outstanding if the time to
3992 * render a frame was over 20ms.
3994 * This should get us reasonable parallelism between CPU and GPU but also
3995 * relatively low latency when blocking on a particular request to finish.
3998 i915_gem_ring_throttle(struct drm_device
*dev
, struct drm_file
*file
)
4000 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4001 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
4002 unsigned long recent_enough
= jiffies
- msecs_to_jiffies(20);
4003 struct drm_i915_gem_request
*request
;
4004 struct intel_engine_cs
*ring
= NULL
;
4005 unsigned reset_counter
;
4009 ret
= i915_gem_wait_for_error(&dev_priv
->gpu_error
);
4013 ret
= i915_gem_check_wedge(&dev_priv
->gpu_error
, false);
4017 spin_lock(&file_priv
->mm
.lock
);
4018 list_for_each_entry(request
, &file_priv
->mm
.request_list
, client_list
) {
4019 if (time_after_eq(request
->emitted_jiffies
, recent_enough
))
4022 ring
= request
->ring
;
4023 seqno
= request
->seqno
;
4025 reset_counter
= atomic_read(&dev_priv
->gpu_error
.reset_counter
);
4026 spin_unlock(&file_priv
->mm
.lock
);
4031 ret
= __wait_seqno(ring
, seqno
, reset_counter
, true, NULL
, NULL
);
4033 queue_delayed_work(dev_priv
->wq
, &dev_priv
->mm
.retire_work
, 0);
4039 i915_vma_misplaced(struct i915_vma
*vma
, uint32_t alignment
, uint64_t flags
)
4041 struct drm_i915_gem_object
*obj
= vma
->obj
;
4044 vma
->node
.start
& (alignment
- 1))
4047 if (flags
& PIN_MAPPABLE
&& !obj
->map_and_fenceable
)
4050 if (flags
& PIN_OFFSET_BIAS
&&
4051 vma
->node
.start
< (flags
& PIN_OFFSET_MASK
))
4058 i915_gem_object_pin(struct drm_i915_gem_object
*obj
,
4059 struct i915_address_space
*vm
,
4063 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
4064 struct i915_vma
*vma
;
4067 if (WARN_ON(vm
== &dev_priv
->mm
.aliasing_ppgtt
->base
))
4070 if (WARN_ON(flags
& (PIN_GLOBAL
| PIN_MAPPABLE
) && !i915_is_ggtt(vm
)))
4073 vma
= i915_gem_obj_to_vma(obj
, vm
);
4075 if (WARN_ON(vma
->pin_count
== DRM_I915_GEM_OBJECT_MAX_PIN_COUNT
))
4078 if (i915_vma_misplaced(vma
, alignment
, flags
)) {
4079 WARN(vma
->pin_count
,
4080 "bo is already pinned with incorrect alignment:"
4081 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
4082 " obj->map_and_fenceable=%d\n",
4083 i915_gem_obj_offset(obj
, vm
), alignment
,
4084 !!(flags
& PIN_MAPPABLE
),
4085 obj
->map_and_fenceable
);
4086 ret
= i915_vma_unbind(vma
);
4094 if (vma
== NULL
|| !drm_mm_node_allocated(&vma
->node
)) {
4095 vma
= i915_gem_object_bind_to_vm(obj
, vm
, alignment
, flags
);
4097 return PTR_ERR(vma
);
4100 if (flags
& PIN_GLOBAL
&& !obj
->has_global_gtt_mapping
)
4101 vma
->bind_vma(vma
, obj
->cache_level
, GLOBAL_BIND
);
4104 if (flags
& PIN_MAPPABLE
)
4105 obj
->pin_mappable
|= true;
4111 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object
*obj
)
4113 struct i915_vma
*vma
= i915_gem_obj_to_ggtt(obj
);
4116 BUG_ON(vma
->pin_count
== 0);
4117 BUG_ON(!i915_gem_obj_ggtt_bound(obj
));
4119 if (--vma
->pin_count
== 0)
4120 obj
->pin_mappable
= false;
4124 i915_gem_object_pin_fence(struct drm_i915_gem_object
*obj
)
4126 if (obj
->fence_reg
!= I915_FENCE_REG_NONE
) {
4127 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
4128 struct i915_vma
*ggtt_vma
= i915_gem_obj_to_ggtt(obj
);
4130 WARN_ON(!ggtt_vma
||
4131 dev_priv
->fence_regs
[obj
->fence_reg
].pin_count
>
4132 ggtt_vma
->pin_count
);
4133 dev_priv
->fence_regs
[obj
->fence_reg
].pin_count
++;
4140 i915_gem_object_unpin_fence(struct drm_i915_gem_object
*obj
)
4142 if (obj
->fence_reg
!= I915_FENCE_REG_NONE
) {
4143 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
4144 WARN_ON(dev_priv
->fence_regs
[obj
->fence_reg
].pin_count
<= 0);
4145 dev_priv
->fence_regs
[obj
->fence_reg
].pin_count
--;
4150 i915_gem_pin_ioctl(struct drm_device
*dev
, void *data
,
4151 struct drm_file
*file
)
4153 struct drm_i915_gem_pin
*args
= data
;
4154 struct drm_i915_gem_object
*obj
;
4157 if (INTEL_INFO(dev
)->gen
>= 6)
4160 ret
= i915_mutex_lock_interruptible(dev
);
4164 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
4165 if (&obj
->base
== NULL
) {
4170 if (obj
->madv
!= I915_MADV_WILLNEED
) {
4171 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
4176 if (obj
->pin_filp
!= NULL
&& obj
->pin_filp
!= file
) {
4177 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
4183 if (obj
->user_pin_count
== ULONG_MAX
) {
4188 if (obj
->user_pin_count
== 0) {
4189 ret
= i915_gem_obj_ggtt_pin(obj
, args
->alignment
, PIN_MAPPABLE
);
4194 obj
->user_pin_count
++;
4195 obj
->pin_filp
= file
;
4197 args
->offset
= i915_gem_obj_ggtt_offset(obj
);
4199 drm_gem_object_unreference(&obj
->base
);
4201 mutex_unlock(&dev
->struct_mutex
);
4206 i915_gem_unpin_ioctl(struct drm_device
*dev
, void *data
,
4207 struct drm_file
*file
)
4209 struct drm_i915_gem_pin
*args
= data
;
4210 struct drm_i915_gem_object
*obj
;
4213 ret
= i915_mutex_lock_interruptible(dev
);
4217 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
4218 if (&obj
->base
== NULL
) {
4223 if (obj
->pin_filp
!= file
) {
4224 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4229 obj
->user_pin_count
--;
4230 if (obj
->user_pin_count
== 0) {
4231 obj
->pin_filp
= NULL
;
4232 i915_gem_object_ggtt_unpin(obj
);
4236 drm_gem_object_unreference(&obj
->base
);
4238 mutex_unlock(&dev
->struct_mutex
);
4243 i915_gem_busy_ioctl(struct drm_device
*dev
, void *data
,
4244 struct drm_file
*file
)
4246 struct drm_i915_gem_busy
*args
= data
;
4247 struct drm_i915_gem_object
*obj
;
4250 ret
= i915_mutex_lock_interruptible(dev
);
4254 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, args
->handle
));
4255 if (&obj
->base
== NULL
) {
4260 /* Count all active objects as busy, even if they are currently not used
4261 * by the gpu. Users of this interface expect objects to eventually
4262 * become non-busy without any further actions, therefore emit any
4263 * necessary flushes here.
4265 ret
= i915_gem_object_flush_active(obj
);
4267 args
->busy
= obj
->active
;
4269 BUILD_BUG_ON(I915_NUM_RINGS
> 16);
4270 args
->busy
|= intel_ring_flag(obj
->ring
) << 16;
4273 drm_gem_object_unreference(&obj
->base
);
4275 mutex_unlock(&dev
->struct_mutex
);
4280 i915_gem_throttle_ioctl(struct drm_device
*dev
, void *data
,
4281 struct drm_file
*file_priv
)
4283 return i915_gem_ring_throttle(dev
, file_priv
);
4287 i915_gem_madvise_ioctl(struct drm_device
*dev
, void *data
,
4288 struct drm_file
*file_priv
)
4290 struct drm_i915_gem_madvise
*args
= data
;
4291 struct drm_i915_gem_object
*obj
;
4294 switch (args
->madv
) {
4295 case I915_MADV_DONTNEED
:
4296 case I915_MADV_WILLNEED
:
4302 ret
= i915_mutex_lock_interruptible(dev
);
4306 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file_priv
, args
->handle
));
4307 if (&obj
->base
== NULL
) {
4312 if (i915_gem_obj_is_pinned(obj
)) {
4317 if (obj
->madv
!= __I915_MADV_PURGED
)
4318 obj
->madv
= args
->madv
;
4320 /* if the object is no longer attached, discard its backing storage */
4321 if (i915_gem_object_is_purgeable(obj
) && obj
->pages
== NULL
)
4322 i915_gem_object_truncate(obj
);
4324 args
->retained
= obj
->madv
!= __I915_MADV_PURGED
;
4327 drm_gem_object_unreference(&obj
->base
);
4329 mutex_unlock(&dev
->struct_mutex
);
4333 void i915_gem_object_init(struct drm_i915_gem_object
*obj
,
4334 const struct drm_i915_gem_object_ops
*ops
)
4336 INIT_LIST_HEAD(&obj
->global_list
);
4337 INIT_LIST_HEAD(&obj
->ring_list
);
4338 INIT_LIST_HEAD(&obj
->obj_exec_link
);
4339 INIT_LIST_HEAD(&obj
->vma_list
);
4343 obj
->fence_reg
= I915_FENCE_REG_NONE
;
4344 obj
->madv
= I915_MADV_WILLNEED
;
4346 i915_gem_info_add_obj(obj
->base
.dev
->dev_private
, obj
->base
.size
);
4349 static const struct drm_i915_gem_object_ops i915_gem_object_ops
= {
4350 .get_pages
= i915_gem_object_get_pages_gtt
,
4351 .put_pages
= i915_gem_object_put_pages_gtt
,
4354 struct drm_i915_gem_object
*i915_gem_alloc_object(struct drm_device
*dev
,
4357 struct drm_i915_gem_object
*obj
;
4358 struct address_space
*mapping
;
4361 obj
= i915_gem_object_alloc(dev
);
4365 if (drm_gem_object_init(dev
, &obj
->base
, size
) != 0) {
4366 i915_gem_object_free(obj
);
4370 mask
= GFP_HIGHUSER
| __GFP_RECLAIMABLE
;
4371 if (IS_CRESTLINE(dev
) || IS_BROADWATER(dev
)) {
4372 /* 965gm cannot relocate objects above 4GiB. */
4373 mask
&= ~__GFP_HIGHMEM
;
4374 mask
|= __GFP_DMA32
;
4377 mapping
= file_inode(obj
->base
.filp
)->i_mapping
;
4378 mapping_set_gfp_mask(mapping
, mask
);
4380 i915_gem_object_init(obj
, &i915_gem_object_ops
);
4382 obj
->base
.write_domain
= I915_GEM_DOMAIN_CPU
;
4383 obj
->base
.read_domains
= I915_GEM_DOMAIN_CPU
;
4386 /* On some devices, we can have the GPU use the LLC (the CPU
4387 * cache) for about a 10% performance improvement
4388 * compared to uncached. Graphics requests other than
4389 * display scanout are coherent with the CPU in
4390 * accessing this cache. This means in this mode we
4391 * don't need to clflush on the CPU side, and on the
4392 * GPU side we only need to flush internal caches to
4393 * get data visible to the CPU.
4395 * However, we maintain the display planes as UC, and so
4396 * need to rebind when first used as such.
4398 obj
->cache_level
= I915_CACHE_LLC
;
4400 obj
->cache_level
= I915_CACHE_NONE
;
4402 trace_i915_gem_object_create(obj
);
4407 static bool discard_backing_storage(struct drm_i915_gem_object
*obj
)
4409 /* If we are the last user of the backing storage (be it shmemfs
4410 * pages or stolen etc), we know that the pages are going to be
4411 * immediately released. In this case, we can then skip copying
4412 * back the contents from the GPU.
4415 if (obj
->madv
!= I915_MADV_WILLNEED
)
4418 if (obj
->base
.filp
== NULL
)
4421 /* At first glance, this looks racy, but then again so would be
4422 * userspace racing mmap against close. However, the first external
4423 * reference to the filp can only be obtained through the
4424 * i915_gem_mmap_ioctl() which safeguards us against the user
4425 * acquiring such a reference whilst we are in the middle of
4426 * freeing the object.
4428 return atomic_long_read(&obj
->base
.filp
->f_count
) == 1;
4431 void i915_gem_free_object(struct drm_gem_object
*gem_obj
)
4433 struct drm_i915_gem_object
*obj
= to_intel_bo(gem_obj
);
4434 struct drm_device
*dev
= obj
->base
.dev
;
4435 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4436 struct i915_vma
*vma
, *next
;
4438 intel_runtime_pm_get(dev_priv
);
4440 trace_i915_gem_object_destroy(obj
);
4442 list_for_each_entry_safe(vma
, next
, &obj
->vma_list
, vma_link
) {
4446 ret
= i915_vma_unbind(vma
);
4447 if (WARN_ON(ret
== -ERESTARTSYS
)) {
4448 bool was_interruptible
;
4450 was_interruptible
= dev_priv
->mm
.interruptible
;
4451 dev_priv
->mm
.interruptible
= false;
4453 WARN_ON(i915_vma_unbind(vma
));
4455 dev_priv
->mm
.interruptible
= was_interruptible
;
4459 i915_gem_object_detach_phys(obj
);
4461 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4462 * before progressing. */
4464 i915_gem_object_unpin_pages(obj
);
4466 WARN_ON(obj
->frontbuffer_bits
);
4468 if (WARN_ON(obj
->pages_pin_count
))
4469 obj
->pages_pin_count
= 0;
4470 if (discard_backing_storage(obj
))
4471 obj
->madv
= I915_MADV_DONTNEED
;
4472 i915_gem_object_put_pages(obj
);
4473 i915_gem_object_free_mmap_offset(obj
);
4477 if (obj
->base
.import_attach
)
4478 drm_prime_gem_destroy(&obj
->base
, NULL
);
4480 if (obj
->ops
->release
)
4481 obj
->ops
->release(obj
);
4483 drm_gem_object_release(&obj
->base
);
4484 i915_gem_info_remove_obj(dev_priv
, obj
->base
.size
);
4487 i915_gem_object_free(obj
);
4489 intel_runtime_pm_put(dev_priv
);
4492 struct i915_vma
*i915_gem_obj_to_vma(struct drm_i915_gem_object
*obj
,
4493 struct i915_address_space
*vm
)
4495 struct i915_vma
*vma
;
4496 list_for_each_entry(vma
, &obj
->vma_list
, vma_link
)
4503 void i915_gem_vma_destroy(struct i915_vma
*vma
)
4505 struct i915_address_space
*vm
= NULL
;
4506 WARN_ON(vma
->node
.allocated
);
4508 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4509 if (!list_empty(&vma
->exec_list
))
4514 if (!i915_is_ggtt(vm
))
4515 i915_ppgtt_put(i915_vm_to_ppgtt(vm
));
4517 list_del(&vma
->vma_link
);
4523 i915_gem_stop_ringbuffers(struct drm_device
*dev
)
4525 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4526 struct intel_engine_cs
*ring
;
4529 for_each_ring(ring
, dev_priv
, i
)
4530 dev_priv
->gt
.stop_ring(ring
);
4534 i915_gem_suspend(struct drm_device
*dev
)
4536 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4539 mutex_lock(&dev
->struct_mutex
);
4540 if (dev_priv
->ums
.mm_suspended
)
4543 ret
= i915_gpu_idle(dev
);
4547 i915_gem_retire_requests(dev
);
4549 /* Under UMS, be paranoid and evict. */
4550 if (!drm_core_check_feature(dev
, DRIVER_MODESET
))
4551 i915_gem_evict_everything(dev
);
4553 i915_kernel_lost_context(dev
);
4554 i915_gem_stop_ringbuffers(dev
);
4556 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4557 * We need to replace this with a semaphore, or something.
4558 * And not confound ums.mm_suspended!
4560 dev_priv
->ums
.mm_suspended
= !drm_core_check_feature(dev
,
4562 mutex_unlock(&dev
->struct_mutex
);
4564 del_timer_sync(&dev_priv
->gpu_error
.hangcheck_timer
);
4565 cancel_delayed_work_sync(&dev_priv
->mm
.retire_work
);
4566 flush_delayed_work(&dev_priv
->mm
.idle_work
);
4571 mutex_unlock(&dev
->struct_mutex
);
4575 int i915_gem_l3_remap(struct intel_engine_cs
*ring
, int slice
)
4577 struct drm_device
*dev
= ring
->dev
;
4578 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4579 u32 reg_base
= GEN7_L3LOG_BASE
+ (slice
* 0x200);
4580 u32
*remap_info
= dev_priv
->l3_parity
.remap_info
[slice
];
4583 if (!HAS_L3_DPF(dev
) || !remap_info
)
4586 ret
= intel_ring_begin(ring
, GEN7_L3LOG_SIZE
/ 4 * 3);
4591 * Note: We do not worry about the concurrent register cacheline hang
4592 * here because no other code should access these registers other than
4593 * at initialization time.
4595 for (i
= 0; i
< GEN7_L3LOG_SIZE
; i
+= 4) {
4596 intel_ring_emit(ring
, MI_LOAD_REGISTER_IMM(1));
4597 intel_ring_emit(ring
, reg_base
+ i
);
4598 intel_ring_emit(ring
, remap_info
[i
/4]);
4601 intel_ring_advance(ring
);
4606 void i915_gem_init_swizzling(struct drm_device
*dev
)
4608 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4610 if (INTEL_INFO(dev
)->gen
< 5 ||
4611 dev_priv
->mm
.bit_6_swizzle_x
== I915_BIT_6_SWIZZLE_NONE
)
4614 I915_WRITE(DISP_ARB_CTL
, I915_READ(DISP_ARB_CTL
) |
4615 DISP_TILE_SURFACE_SWIZZLING
);
4620 I915_WRITE(TILECTL
, I915_READ(TILECTL
) | TILECTL_SWZCTL
);
4622 I915_WRITE(ARB_MODE
, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB
));
4623 else if (IS_GEN7(dev
))
4624 I915_WRITE(ARB_MODE
, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB
));
4625 else if (IS_GEN8(dev
))
4626 I915_WRITE(GAMTARBMODE
, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW
));
4632 intel_enable_blt(struct drm_device
*dev
)
4637 /* The blitter was dysfunctional on early prototypes */
4638 if (IS_GEN6(dev
) && dev
->pdev
->revision
< 8) {
4639 DRM_INFO("BLT not supported on this pre-production hardware;"
4640 " graphics performance will be degraded.\n");
4647 static void init_unused_ring(struct drm_device
*dev
, u32 base
)
4649 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4651 I915_WRITE(RING_CTL(base
), 0);
4652 I915_WRITE(RING_HEAD(base
), 0);
4653 I915_WRITE(RING_TAIL(base
), 0);
4654 I915_WRITE(RING_START(base
), 0);
4657 static void init_unused_rings(struct drm_device
*dev
)
4660 init_unused_ring(dev
, PRB1_BASE
);
4661 init_unused_ring(dev
, SRB0_BASE
);
4662 init_unused_ring(dev
, SRB1_BASE
);
4663 init_unused_ring(dev
, SRB2_BASE
);
4664 init_unused_ring(dev
, SRB3_BASE
);
4665 } else if (IS_GEN2(dev
)) {
4666 init_unused_ring(dev
, SRB0_BASE
);
4667 init_unused_ring(dev
, SRB1_BASE
);
4668 } else if (IS_GEN3(dev
)) {
4669 init_unused_ring(dev
, PRB1_BASE
);
4670 init_unused_ring(dev
, PRB2_BASE
);
4674 int i915_gem_init_rings(struct drm_device
*dev
)
4676 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4680 * At least 830 can leave some of the unused rings
4681 * "active" (ie. head != tail) after resume which
4682 * will prevent c3 entry. Makes sure all unused rings
4685 init_unused_rings(dev
);
4687 ret
= intel_init_render_ring_buffer(dev
);
4692 ret
= intel_init_bsd_ring_buffer(dev
);
4694 goto cleanup_render_ring
;
4697 if (intel_enable_blt(dev
)) {
4698 ret
= intel_init_blt_ring_buffer(dev
);
4700 goto cleanup_bsd_ring
;
4703 if (HAS_VEBOX(dev
)) {
4704 ret
= intel_init_vebox_ring_buffer(dev
);
4706 goto cleanup_blt_ring
;
4709 if (HAS_BSD2(dev
)) {
4710 ret
= intel_init_bsd2_ring_buffer(dev
);
4712 goto cleanup_vebox_ring
;
4715 ret
= i915_gem_set_seqno(dev
, ((u32
)~0 - 0x1000));
4717 goto cleanup_bsd2_ring
;
4722 intel_cleanup_ring_buffer(&dev_priv
->ring
[VCS2
]);
4724 intel_cleanup_ring_buffer(&dev_priv
->ring
[VECS
]);
4726 intel_cleanup_ring_buffer(&dev_priv
->ring
[BCS
]);
4728 intel_cleanup_ring_buffer(&dev_priv
->ring
[VCS
]);
4729 cleanup_render_ring
:
4730 intel_cleanup_ring_buffer(&dev_priv
->ring
[RCS
]);
4736 i915_gem_init_hw(struct drm_device
*dev
)
4738 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4741 if (INTEL_INFO(dev
)->gen
< 6 && !intel_enable_gtt())
4744 if (dev_priv
->ellc_size
)
4745 I915_WRITE(HSW_IDICR
, I915_READ(HSW_IDICR
) | IDIHASHMSK(0xf));
4747 if (IS_HASWELL(dev
))
4748 I915_WRITE(MI_PREDICATE_RESULT_2
, IS_HSW_GT3(dev
) ?
4749 LOWER_SLICE_ENABLED
: LOWER_SLICE_DISABLED
);
4751 if (HAS_PCH_NOP(dev
)) {
4752 if (IS_IVYBRIDGE(dev
)) {
4753 u32 temp
= I915_READ(GEN7_MSG_CTL
);
4754 temp
&= ~(WAIT_FOR_PCH_FLR_ACK
| WAIT_FOR_PCH_RESET_ACK
);
4755 I915_WRITE(GEN7_MSG_CTL
, temp
);
4756 } else if (INTEL_INFO(dev
)->gen
>= 7) {
4757 u32 temp
= I915_READ(HSW_NDE_RSTWRN_OPT
);
4758 temp
&= ~RESET_PCH_HANDSHAKE_ENABLE
;
4759 I915_WRITE(HSW_NDE_RSTWRN_OPT
, temp
);
4763 i915_gem_init_swizzling(dev
);
4765 ret
= dev_priv
->gt
.init_rings(dev
);
4769 for (i
= 0; i
< NUM_L3_SLICES(dev
); i
++)
4770 i915_gem_l3_remap(&dev_priv
->ring
[RCS
], i
);
4773 * XXX: Contexts should only be initialized once. Doing a switch to the
4774 * default context switch however is something we'd like to do after
4775 * reset or thaw (the latter may not actually be necessary for HW, but
4776 * goes with our code better). Context switching requires rings (for
4777 * the do_switch), but before enabling PPGTT. So don't move this.
4779 ret
= i915_gem_context_enable(dev_priv
);
4780 if (ret
&& ret
!= -EIO
) {
4781 DRM_ERROR("Context enable failed %d\n", ret
);
4782 i915_gem_cleanup_ringbuffer(dev
);
4787 ret
= i915_ppgtt_init_hw(dev
);
4788 if (ret
&& ret
!= -EIO
) {
4789 DRM_ERROR("PPGTT enable failed %d\n", ret
);
4790 i915_gem_cleanup_ringbuffer(dev
);
4796 int i915_gem_init(struct drm_device
*dev
)
4798 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4801 i915
.enable_execlists
= intel_sanitize_enable_execlists(dev
,
4802 i915
.enable_execlists
);
4804 mutex_lock(&dev
->struct_mutex
);
4806 if (IS_VALLEYVIEW(dev
)) {
4807 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4808 I915_WRITE(VLV_GTLC_WAKE_CTRL
, VLV_GTLC_ALLOWWAKEREQ
);
4809 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS
) &
4810 VLV_GTLC_ALLOWWAKEACK
), 10))
4811 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4814 if (!i915
.enable_execlists
) {
4815 dev_priv
->gt
.do_execbuf
= i915_gem_ringbuffer_submission
;
4816 dev_priv
->gt
.init_rings
= i915_gem_init_rings
;
4817 dev_priv
->gt
.cleanup_ring
= intel_cleanup_ring_buffer
;
4818 dev_priv
->gt
.stop_ring
= intel_stop_ring_buffer
;
4820 dev_priv
->gt
.do_execbuf
= intel_execlists_submission
;
4821 dev_priv
->gt
.init_rings
= intel_logical_rings_init
;
4822 dev_priv
->gt
.cleanup_ring
= intel_logical_ring_cleanup
;
4823 dev_priv
->gt
.stop_ring
= intel_logical_ring_stop
;
4826 ret
= i915_gem_init_userptr(dev
);
4828 mutex_unlock(&dev
->struct_mutex
);
4832 i915_gem_init_global_gtt(dev
);
4834 ret
= i915_gem_context_init(dev
);
4836 mutex_unlock(&dev
->struct_mutex
);
4840 ret
= i915_gem_init_hw(dev
);
4842 /* Allow ring initialisation to fail by marking the GPU as
4843 * wedged. But we only want to do this where the GPU is angry,
4844 * for all other failure, such as an allocation failure, bail.
4846 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4847 atomic_set_mask(I915_WEDGED
, &dev_priv
->gpu_error
.reset_counter
);
4850 mutex_unlock(&dev
->struct_mutex
);
4852 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4853 if (!drm_core_check_feature(dev
, DRIVER_MODESET
))
4854 dev_priv
->dri1
.allow_batchbuffer
= 1;
4859 i915_gem_cleanup_ringbuffer(struct drm_device
*dev
)
4861 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4862 struct intel_engine_cs
*ring
;
4865 for_each_ring(ring
, dev_priv
, i
)
4866 dev_priv
->gt
.cleanup_ring(ring
);
4870 i915_gem_entervt_ioctl(struct drm_device
*dev
, void *data
,
4871 struct drm_file
*file_priv
)
4873 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4876 if (drm_core_check_feature(dev
, DRIVER_MODESET
))
4879 if (i915_reset_in_progress(&dev_priv
->gpu_error
)) {
4880 DRM_ERROR("Reenabling wedged hardware, good luck\n");
4881 atomic_set(&dev_priv
->gpu_error
.reset_counter
, 0);
4884 mutex_lock(&dev
->struct_mutex
);
4885 dev_priv
->ums
.mm_suspended
= 0;
4887 ret
= i915_gem_init_hw(dev
);
4889 mutex_unlock(&dev
->struct_mutex
);
4893 BUG_ON(!list_empty(&dev_priv
->gtt
.base
.active_list
));
4895 ret
= drm_irq_install(dev
, dev
->pdev
->irq
);
4897 goto cleanup_ringbuffer
;
4898 mutex_unlock(&dev
->struct_mutex
);
4903 i915_gem_cleanup_ringbuffer(dev
);
4904 dev_priv
->ums
.mm_suspended
= 1;
4905 mutex_unlock(&dev
->struct_mutex
);
4911 i915_gem_leavevt_ioctl(struct drm_device
*dev
, void *data
,
4912 struct drm_file
*file_priv
)
4914 if (drm_core_check_feature(dev
, DRIVER_MODESET
))
4917 mutex_lock(&dev
->struct_mutex
);
4918 drm_irq_uninstall(dev
);
4919 mutex_unlock(&dev
->struct_mutex
);
4921 return i915_gem_suspend(dev
);
4925 i915_gem_lastclose(struct drm_device
*dev
)
4929 if (drm_core_check_feature(dev
, DRIVER_MODESET
))
4932 ret
= i915_gem_suspend(dev
);
4934 DRM_ERROR("failed to idle hardware: %d\n", ret
);
4938 init_ring_lists(struct intel_engine_cs
*ring
)
4940 INIT_LIST_HEAD(&ring
->active_list
);
4941 INIT_LIST_HEAD(&ring
->request_list
);
4944 void i915_init_vm(struct drm_i915_private
*dev_priv
,
4945 struct i915_address_space
*vm
)
4947 if (!i915_is_ggtt(vm
))
4948 drm_mm_init(&vm
->mm
, vm
->start
, vm
->total
);
4949 vm
->dev
= dev_priv
->dev
;
4950 INIT_LIST_HEAD(&vm
->active_list
);
4951 INIT_LIST_HEAD(&vm
->inactive_list
);
4952 INIT_LIST_HEAD(&vm
->global_link
);
4953 list_add_tail(&vm
->global_link
, &dev_priv
->vm_list
);
4957 i915_gem_load(struct drm_device
*dev
)
4959 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4963 kmem_cache_create("i915_gem_object",
4964 sizeof(struct drm_i915_gem_object
), 0,
4968 INIT_LIST_HEAD(&dev_priv
->vm_list
);
4969 i915_init_vm(dev_priv
, &dev_priv
->gtt
.base
);
4971 INIT_LIST_HEAD(&dev_priv
->context_list
);
4972 INIT_LIST_HEAD(&dev_priv
->mm
.unbound_list
);
4973 INIT_LIST_HEAD(&dev_priv
->mm
.bound_list
);
4974 INIT_LIST_HEAD(&dev_priv
->mm
.fence_list
);
4975 for (i
= 0; i
< I915_NUM_RINGS
; i
++)
4976 init_ring_lists(&dev_priv
->ring
[i
]);
4977 for (i
= 0; i
< I915_MAX_NUM_FENCES
; i
++)
4978 INIT_LIST_HEAD(&dev_priv
->fence_regs
[i
].lru_list
);
4979 INIT_DELAYED_WORK(&dev_priv
->mm
.retire_work
,
4980 i915_gem_retire_work_handler
);
4981 INIT_DELAYED_WORK(&dev_priv
->mm
.idle_work
,
4982 i915_gem_idle_work_handler
);
4983 init_waitqueue_head(&dev_priv
->gpu_error
.reset_queue
);
4985 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4986 if (!drm_core_check_feature(dev
, DRIVER_MODESET
) && IS_GEN3(dev
)) {
4987 I915_WRITE(MI_ARB_STATE
,
4988 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE
));
4991 dev_priv
->relative_constants_mode
= I915_EXEC_CONSTANTS_REL_GENERAL
;
4993 /* Old X drivers will take 0-2 for front, back, depth buffers */
4994 if (!drm_core_check_feature(dev
, DRIVER_MODESET
))
4995 dev_priv
->fence_reg_start
= 3;
4997 if (INTEL_INFO(dev
)->gen
>= 7 && !IS_VALLEYVIEW(dev
))
4998 dev_priv
->num_fence_regs
= 32;
4999 else if (INTEL_INFO(dev
)->gen
>= 4 || IS_I945G(dev
) || IS_I945GM(dev
) || IS_G33(dev
))
5000 dev_priv
->num_fence_regs
= 16;
5002 dev_priv
->num_fence_regs
= 8;
5004 /* Initialize fence registers to zero */
5005 INIT_LIST_HEAD(&dev_priv
->mm
.fence_list
);
5006 i915_gem_restore_fences(dev
);
5008 i915_gem_detect_bit_6_swizzle(dev
);
5009 init_waitqueue_head(&dev_priv
->pending_flip_queue
);
5011 dev_priv
->mm
.interruptible
= true;
5013 dev_priv
->mm
.shrinker
.scan_objects
= i915_gem_shrinker_scan
;
5014 dev_priv
->mm
.shrinker
.count_objects
= i915_gem_shrinker_count
;
5015 dev_priv
->mm
.shrinker
.seeks
= DEFAULT_SEEKS
;
5016 register_shrinker(&dev_priv
->mm
.shrinker
);
5018 dev_priv
->mm
.oom_notifier
.notifier_call
= i915_gem_shrinker_oom
;
5019 register_oom_notifier(&dev_priv
->mm
.oom_notifier
);
5021 mutex_init(&dev_priv
->fb_tracking
.lock
);
5024 void i915_gem_release(struct drm_device
*dev
, struct drm_file
*file
)
5026 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
5028 cancel_delayed_work_sync(&file_priv
->mm
.idle_work
);
5030 /* Clean up our request list when the client is going away, so that
5031 * later retire_requests won't dereference our soon-to-be-gone
5034 spin_lock(&file_priv
->mm
.lock
);
5035 while (!list_empty(&file_priv
->mm
.request_list
)) {
5036 struct drm_i915_gem_request
*request
;
5038 request
= list_first_entry(&file_priv
->mm
.request_list
,
5039 struct drm_i915_gem_request
,
5041 list_del(&request
->client_list
);
5042 request
->file_priv
= NULL
;
5044 spin_unlock(&file_priv
->mm
.lock
);
5048 i915_gem_file_idle_work_handler(struct work_struct
*work
)
5050 struct drm_i915_file_private
*file_priv
=
5051 container_of(work
, typeof(*file_priv
), mm
.idle_work
.work
);
5053 atomic_set(&file_priv
->rps_wait_boost
, false);
5056 int i915_gem_open(struct drm_device
*dev
, struct drm_file
*file
)
5058 struct drm_i915_file_private
*file_priv
;
5061 DRM_DEBUG_DRIVER("\n");
5063 file_priv
= kzalloc(sizeof(*file_priv
), GFP_KERNEL
);
5067 file
->driver_priv
= file_priv
;
5068 file_priv
->dev_priv
= dev
->dev_private
;
5069 file_priv
->file
= file
;
5071 spin_lock_init(&file_priv
->mm
.lock
);
5072 INIT_LIST_HEAD(&file_priv
->mm
.request_list
);
5073 INIT_DELAYED_WORK(&file_priv
->mm
.idle_work
,
5074 i915_gem_file_idle_work_handler
);
5076 ret
= i915_gem_context_open(dev
, file
);
5084 * i915_gem_track_fb - update frontbuffer tracking
5085 * old: current GEM buffer for the frontbuffer slots
5086 * new: new GEM buffer for the frontbuffer slots
5087 * frontbuffer_bits: bitmask of frontbuffer slots
5089 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5090 * from @old and setting them in @new. Both @old and @new can be NULL.
5092 void i915_gem_track_fb(struct drm_i915_gem_object
*old
,
5093 struct drm_i915_gem_object
*new,
5094 unsigned frontbuffer_bits
)
5097 WARN_ON(!mutex_is_locked(&old
->base
.dev
->struct_mutex
));
5098 WARN_ON(!(old
->frontbuffer_bits
& frontbuffer_bits
));
5099 old
->frontbuffer_bits
&= ~frontbuffer_bits
;
5103 WARN_ON(!mutex_is_locked(&new->base
.dev
->struct_mutex
));
5104 WARN_ON(new->frontbuffer_bits
& frontbuffer_bits
);
5105 new->frontbuffer_bits
|= frontbuffer_bits
;
5109 static bool mutex_is_locked_by(struct mutex
*mutex
, struct task_struct
*task
)
5111 if (!mutex_is_locked(mutex
))
5114 #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5115 return mutex
->owner
== task
;
5117 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5122 static bool i915_gem_shrinker_lock(struct drm_device
*dev
, bool *unlock
)
5124 if (!mutex_trylock(&dev
->struct_mutex
)) {
5125 if (!mutex_is_locked_by(&dev
->struct_mutex
, current
))
5128 if (to_i915(dev
)->mm
.shrinker_no_lock_stealing
)
5138 static int num_vma_bound(struct drm_i915_gem_object
*obj
)
5140 struct i915_vma
*vma
;
5143 list_for_each_entry(vma
, &obj
->vma_list
, vma_link
)
5144 if (drm_mm_node_allocated(&vma
->node
))
5150 static unsigned long
5151 i915_gem_shrinker_count(struct shrinker
*shrinker
, struct shrink_control
*sc
)
5153 struct drm_i915_private
*dev_priv
=
5154 container_of(shrinker
, struct drm_i915_private
, mm
.shrinker
);
5155 struct drm_device
*dev
= dev_priv
->dev
;
5156 struct drm_i915_gem_object
*obj
;
5157 unsigned long count
;
5160 if (!i915_gem_shrinker_lock(dev
, &unlock
))
5164 list_for_each_entry(obj
, &dev_priv
->mm
.unbound_list
, global_list
)
5165 if (obj
->pages_pin_count
== 0)
5166 count
+= obj
->base
.size
>> PAGE_SHIFT
;
5168 list_for_each_entry(obj
, &dev_priv
->mm
.bound_list
, global_list
) {
5169 if (!i915_gem_obj_is_pinned(obj
) &&
5170 obj
->pages_pin_count
== num_vma_bound(obj
))
5171 count
+= obj
->base
.size
>> PAGE_SHIFT
;
5175 mutex_unlock(&dev
->struct_mutex
);
5180 /* All the new VM stuff */
5181 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object
*o
,
5182 struct i915_address_space
*vm
)
5184 struct drm_i915_private
*dev_priv
= o
->base
.dev
->dev_private
;
5185 struct i915_vma
*vma
;
5187 WARN_ON(vm
== &dev_priv
->mm
.aliasing_ppgtt
->base
);
5189 list_for_each_entry(vma
, &o
->vma_list
, vma_link
) {
5191 return vma
->node
.start
;
5194 WARN(1, "%s vma for this object not found.\n",
5195 i915_is_ggtt(vm
) ? "global" : "ppgtt");
5199 bool i915_gem_obj_bound(struct drm_i915_gem_object
*o
,
5200 struct i915_address_space
*vm
)
5202 struct i915_vma
*vma
;
5204 list_for_each_entry(vma
, &o
->vma_list
, vma_link
)
5205 if (vma
->vm
== vm
&& drm_mm_node_allocated(&vma
->node
))
5211 bool i915_gem_obj_bound_any(struct drm_i915_gem_object
*o
)
5213 struct i915_vma
*vma
;
5215 list_for_each_entry(vma
, &o
->vma_list
, vma_link
)
5216 if (drm_mm_node_allocated(&vma
->node
))
5222 unsigned long i915_gem_obj_size(struct drm_i915_gem_object
*o
,
5223 struct i915_address_space
*vm
)
5225 struct drm_i915_private
*dev_priv
= o
->base
.dev
->dev_private
;
5226 struct i915_vma
*vma
;
5228 WARN_ON(vm
== &dev_priv
->mm
.aliasing_ppgtt
->base
);
5230 BUG_ON(list_empty(&o
->vma_list
));
5232 list_for_each_entry(vma
, &o
->vma_list
, vma_link
)
5234 return vma
->node
.size
;
5239 static unsigned long
5240 i915_gem_shrinker_scan(struct shrinker
*shrinker
, struct shrink_control
*sc
)
5242 struct drm_i915_private
*dev_priv
=
5243 container_of(shrinker
, struct drm_i915_private
, mm
.shrinker
);
5244 struct drm_device
*dev
= dev_priv
->dev
;
5245 unsigned long freed
;
5248 if (!i915_gem_shrinker_lock(dev
, &unlock
))
5251 freed
= i915_gem_shrink(dev_priv
,
5254 I915_SHRINK_UNBOUND
|
5255 I915_SHRINK_PURGEABLE
);
5256 if (freed
< sc
->nr_to_scan
)
5257 freed
+= i915_gem_shrink(dev_priv
,
5258 sc
->nr_to_scan
- freed
,
5260 I915_SHRINK_UNBOUND
);
5262 mutex_unlock(&dev
->struct_mutex
);
5268 i915_gem_shrinker_oom(struct notifier_block
*nb
, unsigned long event
, void *ptr
)
5270 struct drm_i915_private
*dev_priv
=
5271 container_of(nb
, struct drm_i915_private
, mm
.oom_notifier
);
5272 struct drm_device
*dev
= dev_priv
->dev
;
5273 struct drm_i915_gem_object
*obj
;
5274 unsigned long timeout
= msecs_to_jiffies(5000) + 1;
5275 unsigned long pinned
, bound
, unbound
, freed_pages
;
5276 bool was_interruptible
;
5279 while (!i915_gem_shrinker_lock(dev
, &unlock
) && --timeout
) {
5280 schedule_timeout_killable(1);
5281 if (fatal_signal_pending(current
))
5285 pr_err("Unable to purge GPU memory due lock contention.\n");
5289 was_interruptible
= dev_priv
->mm
.interruptible
;
5290 dev_priv
->mm
.interruptible
= false;
5292 freed_pages
= i915_gem_shrink_all(dev_priv
);
5294 dev_priv
->mm
.interruptible
= was_interruptible
;
5296 /* Because we may be allocating inside our own driver, we cannot
5297 * assert that there are no objects with pinned pages that are not
5298 * being pointed to by hardware.
5300 unbound
= bound
= pinned
= 0;
5301 list_for_each_entry(obj
, &dev_priv
->mm
.unbound_list
, global_list
) {
5302 if (!obj
->base
.filp
) /* not backed by a freeable object */
5305 if (obj
->pages_pin_count
)
5306 pinned
+= obj
->base
.size
;
5308 unbound
+= obj
->base
.size
;
5310 list_for_each_entry(obj
, &dev_priv
->mm
.bound_list
, global_list
) {
5311 if (!obj
->base
.filp
)
5314 if (obj
->pages_pin_count
)
5315 pinned
+= obj
->base
.size
;
5317 bound
+= obj
->base
.size
;
5321 mutex_unlock(&dev
->struct_mutex
);
5323 if (freed_pages
|| unbound
|| bound
)
5324 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5325 freed_pages
<< PAGE_SHIFT
, pinned
);
5326 if (unbound
|| bound
)
5327 pr_err("%lu and %lu bytes still available in the "
5328 "bound and unbound GPU page lists.\n",
5331 *(unsigned long *)ptr
+= freed_pages
;
5335 struct i915_vma
*i915_gem_obj_to_ggtt(struct drm_i915_gem_object
*obj
)
5337 struct i915_vma
*vma
;
5339 vma
= list_first_entry(&obj
->vma_list
, typeof(*vma
), vma_link
);
5340 if (vma
->vm
!= i915_obj_to_ggtt(obj
))