Back-merge tag 'v4.7-rc5' into drm-next
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_context.c
1 /*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28 /*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
76 * GPU. The GPU has loaded its state already and has stored away the gtt
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
88 #include <drm/drmP.h>
89 #include <drm/i915_drm.h>
90 #include "i915_drv.h"
91 #include "i915_trace.h"
92
93 #define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
95 /* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
99 #define GEN6_CONTEXT_ALIGN (64<<10)
100 #define GEN7_CONTEXT_ALIGN 4096
101
102 static size_t get_context_alignment(struct drm_i915_private *dev_priv)
103 {
104 if (IS_GEN6(dev_priv))
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108 }
109
110 static int get_context_size(struct drm_i915_private *dev_priv)
111 {
112 int ret;
113 u32 reg;
114
115 switch (INTEL_GEN(dev_priv)) {
116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
121 reg = I915_READ(GEN7_CXT_SIZE);
122 if (IS_HASWELL(dev_priv))
123 ret = HSW_CXT_TOTAL_SIZE;
124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126 break;
127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
130 default:
131 BUG();
132 }
133
134 return ret;
135 }
136
137 static void i915_gem_context_clean(struct i915_gem_context *ctx)
138 {
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
142 if (!ppgtt)
143 return;
144
145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
146 vm_link) {
147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150 }
151
152 void i915_gem_context_free(struct kref *ctx_ref)
153 {
154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
155 int i;
156
157 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
158 trace_i915_context_free(ctx);
159
160 /*
161 * This context is going away and we need to remove all VMAs still
162 * around. This is to handle imported shared objects for which
163 * destructor did not run when their handles were closed.
164 */
165 i915_gem_context_clean(ctx);
166
167 i915_ppgtt_put(ctx->ppgtt);
168
169 for (i = 0; i < I915_NUM_ENGINES; i++) {
170 struct intel_context *ce = &ctx->engine[i];
171
172 if (!ce->state)
173 continue;
174
175 WARN_ON(ce->pin_count);
176 if (ce->ringbuf)
177 intel_ringbuffer_free(ce->ringbuf);
178
179 drm_gem_object_unreference(&ce->state->base);
180 }
181
182 list_del(&ctx->link);
183
184 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
185 kfree(ctx);
186 }
187
188 struct drm_i915_gem_object *
189 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
190 {
191 struct drm_i915_gem_object *obj;
192 int ret;
193
194 lockdep_assert_held(&dev->struct_mutex);
195
196 obj = i915_gem_object_create(dev, size);
197 if (IS_ERR(obj))
198 return obj;
199
200 /*
201 * Try to make the context utilize L3 as well as LLC.
202 *
203 * On VLV we don't have L3 controls in the PTEs so we
204 * shouldn't touch the cache level, especially as that
205 * would make the object snooped which might have a
206 * negative performance impact.
207 *
208 * Snooping is required on non-llc platforms in execlist
209 * mode, but since all GGTT accesses use PAT entry 0 we
210 * get snooping anyway regardless of cache_level.
211 *
212 * This is only applicable for Ivy Bridge devices since
213 * later platforms don't have L3 control bits in the PTE.
214 */
215 if (IS_IVYBRIDGE(dev)) {
216 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
217 /* Failure shouldn't ever happen this early */
218 if (WARN_ON(ret)) {
219 drm_gem_object_unreference(&obj->base);
220 return ERR_PTR(ret);
221 }
222 }
223
224 return obj;
225 }
226
227 static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
228 {
229 int ret;
230
231 ret = ida_simple_get(&dev_priv->context_hw_ida,
232 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
233 if (ret < 0) {
234 /* Contexts are only released when no longer active.
235 * Flush any pending retires to hopefully release some
236 * stale contexts and try again.
237 */
238 i915_gem_retire_requests(dev_priv);
239 ret = ida_simple_get(&dev_priv->context_hw_ida,
240 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
241 if (ret < 0)
242 return ret;
243 }
244
245 *out = ret;
246 return 0;
247 }
248
249 static struct i915_gem_context *
250 __create_hw_context(struct drm_device *dev,
251 struct drm_i915_file_private *file_priv)
252 {
253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct i915_gem_context *ctx;
255 int ret;
256
257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
260
261 ret = assign_hw_id(dev_priv, &ctx->hw_id);
262 if (ret) {
263 kfree(ctx);
264 return ERR_PTR(ret);
265 }
266
267 kref_init(&ctx->ref);
268 list_add_tail(&ctx->link, &dev_priv->context_list);
269 ctx->i915 = dev_priv;
270
271 if (dev_priv->hw_context_size) {
272 struct drm_i915_gem_object *obj =
273 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
274 if (IS_ERR(obj)) {
275 ret = PTR_ERR(obj);
276 goto err_out;
277 }
278 ctx->engine[RCS].state = obj;
279 }
280
281 /* Default context will never have a file_priv */
282 if (file_priv != NULL) {
283 ret = idr_alloc(&file_priv->context_idr, ctx,
284 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
285 if (ret < 0)
286 goto err_out;
287 } else
288 ret = DEFAULT_CONTEXT_HANDLE;
289
290 ctx->file_priv = file_priv;
291 ctx->user_handle = ret;
292 /* NB: Mark all slices as needing a remap so that when the context first
293 * loads it will restore whatever remap state already exists. If there
294 * is no remap info, it will be a NOP. */
295 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
296
297 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
298 ctx->ring_size = 4 * PAGE_SIZE;
299 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
300 GEN8_CTX_ADDRESSING_MODE_SHIFT;
301 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
302
303 return ctx;
304
305 err_out:
306 i915_gem_context_unreference(ctx);
307 return ERR_PTR(ret);
308 }
309
310 /**
311 * The default context needs to exist per ring that uses contexts. It stores the
312 * context state of the GPU for applications that don't utilize HW contexts, as
313 * well as an idle case.
314 */
315 static struct i915_gem_context *
316 i915_gem_create_context(struct drm_device *dev,
317 struct drm_i915_file_private *file_priv)
318 {
319 struct i915_gem_context *ctx;
320
321 lockdep_assert_held(&dev->struct_mutex);
322
323 ctx = __create_hw_context(dev, file_priv);
324 if (IS_ERR(ctx))
325 return ctx;
326
327 if (USES_FULL_PPGTT(dev)) {
328 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
329
330 if (IS_ERR(ppgtt)) {
331 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
332 PTR_ERR(ppgtt));
333 idr_remove(&file_priv->context_idr, ctx->user_handle);
334 i915_gem_context_unreference(ctx);
335 return ERR_CAST(ppgtt);
336 }
337
338 ctx->ppgtt = ppgtt;
339 }
340
341 trace_i915_context_create(ctx);
342
343 return ctx;
344 }
345
346 /**
347 * i915_gem_context_create_gvt - create a GVT GEM context
348 * @dev: drm device *
349 *
350 * This function is used to create a GVT specific GEM context.
351 *
352 * Returns:
353 * pointer to i915_gem_context on success, error pointer if failed
354 *
355 */
356 struct i915_gem_context *
357 i915_gem_context_create_gvt(struct drm_device *dev)
358 {
359 struct i915_gem_context *ctx;
360 int ret;
361
362 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
363 return ERR_PTR(-ENODEV);
364
365 ret = i915_mutex_lock_interruptible(dev);
366 if (ret)
367 return ERR_PTR(ret);
368
369 ctx = i915_gem_create_context(dev, NULL);
370 if (IS_ERR(ctx))
371 goto out;
372
373 ctx->execlists_force_single_submission = true;
374 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
375 out:
376 mutex_unlock(&dev->struct_mutex);
377 return ctx;
378 }
379
380 static void i915_gem_context_unpin(struct i915_gem_context *ctx,
381 struct intel_engine_cs *engine)
382 {
383 if (i915.enable_execlists) {
384 intel_lr_context_unpin(ctx, engine);
385 } else {
386 struct intel_context *ce = &ctx->engine[engine->id];
387
388 if (ce->state)
389 i915_gem_object_ggtt_unpin(ce->state);
390
391 i915_gem_context_unreference(ctx);
392 }
393 }
394
395 void i915_gem_context_reset(struct drm_device *dev)
396 {
397 struct drm_i915_private *dev_priv = dev->dev_private;
398
399 lockdep_assert_held(&dev->struct_mutex);
400
401 if (i915.enable_execlists) {
402 struct i915_gem_context *ctx;
403
404 list_for_each_entry(ctx, &dev_priv->context_list, link)
405 intel_lr_context_reset(dev_priv, ctx);
406 }
407
408 i915_gem_context_lost(dev_priv);
409 }
410
411 int i915_gem_context_init(struct drm_device *dev)
412 {
413 struct drm_i915_private *dev_priv = dev->dev_private;
414 struct i915_gem_context *ctx;
415
416 /* Init should only be called once per module load. Eventually the
417 * restriction on the context_disabled check can be loosened. */
418 if (WARN_ON(dev_priv->kernel_context))
419 return 0;
420
421 if (intel_vgpu_active(dev_priv) &&
422 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
423 if (!i915.enable_execlists) {
424 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
425 return -EINVAL;
426 }
427 }
428
429 /* Using the simple ida interface, the max is limited by sizeof(int) */
430 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
431 ida_init(&dev_priv->context_hw_ida);
432
433 if (i915.enable_execlists) {
434 /* NB: intentionally left blank. We will allocate our own
435 * backing objects as we need them, thank you very much */
436 dev_priv->hw_context_size = 0;
437 } else if (HAS_HW_CONTEXTS(dev_priv)) {
438 dev_priv->hw_context_size =
439 round_up(get_context_size(dev_priv), 4096);
440 if (dev_priv->hw_context_size > (1<<20)) {
441 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
442 dev_priv->hw_context_size);
443 dev_priv->hw_context_size = 0;
444 }
445 }
446
447 ctx = i915_gem_create_context(dev, NULL);
448 if (IS_ERR(ctx)) {
449 DRM_ERROR("Failed to create default global context (error %ld)\n",
450 PTR_ERR(ctx));
451 return PTR_ERR(ctx);
452 }
453
454 if (!i915.enable_execlists && ctx->engine[RCS].state) {
455 int ret;
456
457 /* We may need to do things with the shrinker which
458 * require us to immediately switch back to the default
459 * context. This can cause a problem as pinning the
460 * default context also requires GTT space which may not
461 * be available. To avoid this we always pin the default
462 * context.
463 */
464 ret = i915_gem_obj_ggtt_pin(ctx->engine[RCS].state,
465 get_context_alignment(dev_priv), 0);
466 if (ret) {
467 DRM_ERROR("Failed to pinned default global context (error %d)\n",
468 ret);
469 i915_gem_context_unreference(ctx);
470 return ret;
471 }
472 }
473
474 dev_priv->kernel_context = ctx;
475
476 DRM_DEBUG_DRIVER("%s context support initialized\n",
477 i915.enable_execlists ? "LR" :
478 dev_priv->hw_context_size ? "HW" : "fake");
479 return 0;
480 }
481
482 void i915_gem_context_lost(struct drm_i915_private *dev_priv)
483 {
484 struct intel_engine_cs *engine;
485
486 lockdep_assert_held(&dev_priv->dev->struct_mutex);
487
488 for_each_engine(engine, dev_priv) {
489 if (engine->last_context) {
490 i915_gem_context_unpin(engine->last_context, engine);
491 engine->last_context = NULL;
492 }
493
494 /* Force the GPU state to be reinitialised on enabling */
495 dev_priv->kernel_context->engine[engine->id].initialised =
496 engine->init_context == NULL;
497 }
498
499 /* Force the GPU state to be reinitialised on enabling */
500 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
501 }
502
503 void i915_gem_context_fini(struct drm_device *dev)
504 {
505 struct drm_i915_private *dev_priv = dev->dev_private;
506 struct i915_gem_context *dctx = dev_priv->kernel_context;
507
508 lockdep_assert_held(&dev->struct_mutex);
509
510 if (!i915.enable_execlists && dctx->engine[RCS].state)
511 i915_gem_object_ggtt_unpin(dctx->engine[RCS].state);
512
513 i915_gem_context_unreference(dctx);
514 dev_priv->kernel_context = NULL;
515
516 ida_destroy(&dev_priv->context_hw_ida);
517 }
518
519 static int context_idr_cleanup(int id, void *p, void *data)
520 {
521 struct i915_gem_context *ctx = p;
522
523 ctx->file_priv = ERR_PTR(-EBADF);
524 i915_gem_context_unreference(ctx);
525 return 0;
526 }
527
528 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
529 {
530 struct drm_i915_file_private *file_priv = file->driver_priv;
531 struct i915_gem_context *ctx;
532
533 idr_init(&file_priv->context_idr);
534
535 mutex_lock(&dev->struct_mutex);
536 ctx = i915_gem_create_context(dev, file_priv);
537 mutex_unlock(&dev->struct_mutex);
538
539 if (IS_ERR(ctx)) {
540 idr_destroy(&file_priv->context_idr);
541 return PTR_ERR(ctx);
542 }
543
544 return 0;
545 }
546
547 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
548 {
549 struct drm_i915_file_private *file_priv = file->driver_priv;
550
551 lockdep_assert_held(&dev->struct_mutex);
552
553 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
554 idr_destroy(&file_priv->context_idr);
555 }
556
557 static inline int
558 mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
559 {
560 struct drm_i915_private *dev_priv = req->i915;
561 struct intel_engine_cs *engine = req->engine;
562 u32 flags = hw_flags | MI_MM_SPACE_GTT;
563 const int num_rings =
564 /* Use an extended w/a on ivb+ if signalling from other rings */
565 i915_semaphore_is_enabled(dev_priv) ?
566 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
567 0;
568 int len, ret;
569
570 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
571 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
572 * explicitly, so we rely on the value at ring init, stored in
573 * itlb_before_ctx_switch.
574 */
575 if (IS_GEN6(dev_priv)) {
576 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
577 if (ret)
578 return ret;
579 }
580
581 /* These flags are for resource streamer on HSW+ */
582 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
583 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
584 else if (INTEL_GEN(dev_priv) < 8)
585 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
586
587
588 len = 4;
589 if (INTEL_GEN(dev_priv) >= 7)
590 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
591
592 ret = intel_ring_begin(req, len);
593 if (ret)
594 return ret;
595
596 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
597 if (INTEL_GEN(dev_priv) >= 7) {
598 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
599 if (num_rings) {
600 struct intel_engine_cs *signaller;
601
602 intel_ring_emit(engine,
603 MI_LOAD_REGISTER_IMM(num_rings));
604 for_each_engine(signaller, dev_priv) {
605 if (signaller == engine)
606 continue;
607
608 intel_ring_emit_reg(engine,
609 RING_PSMI_CTL(signaller->mmio_base));
610 intel_ring_emit(engine,
611 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
612 }
613 }
614 }
615
616 intel_ring_emit(engine, MI_NOOP);
617 intel_ring_emit(engine, MI_SET_CONTEXT);
618 intel_ring_emit(engine,
619 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
620 flags);
621 /*
622 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
623 * WaMiSetContext_Hang:snb,ivb,vlv
624 */
625 intel_ring_emit(engine, MI_NOOP);
626
627 if (INTEL_GEN(dev_priv) >= 7) {
628 if (num_rings) {
629 struct intel_engine_cs *signaller;
630 i915_reg_t last_reg = {}; /* keep gcc quiet */
631
632 intel_ring_emit(engine,
633 MI_LOAD_REGISTER_IMM(num_rings));
634 for_each_engine(signaller, dev_priv) {
635 if (signaller == engine)
636 continue;
637
638 last_reg = RING_PSMI_CTL(signaller->mmio_base);
639 intel_ring_emit_reg(engine, last_reg);
640 intel_ring_emit(engine,
641 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
642 }
643
644 /* Insert a delay before the next switch! */
645 intel_ring_emit(engine,
646 MI_STORE_REGISTER_MEM |
647 MI_SRM_LRM_GLOBAL_GTT);
648 intel_ring_emit_reg(engine, last_reg);
649 intel_ring_emit(engine, engine->scratch.gtt_offset);
650 intel_ring_emit(engine, MI_NOOP);
651 }
652 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
653 }
654
655 intel_ring_advance(engine);
656
657 return ret;
658 }
659
660 static int remap_l3(struct drm_i915_gem_request *req, int slice)
661 {
662 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
663 struct intel_engine_cs *engine = req->engine;
664 int i, ret;
665
666 if (!remap_info)
667 return 0;
668
669 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
670 if (ret)
671 return ret;
672
673 /*
674 * Note: We do not worry about the concurrent register cacheline hang
675 * here because no other code should access these registers other than
676 * at initialization time.
677 */
678 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
679 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
680 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
681 intel_ring_emit(engine, remap_info[i]);
682 }
683 intel_ring_emit(engine, MI_NOOP);
684 intel_ring_advance(engine);
685
686 return 0;
687 }
688
689 static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
690 struct intel_engine_cs *engine,
691 struct i915_gem_context *to)
692 {
693 if (to->remap_slice)
694 return false;
695
696 if (!to->engine[RCS].initialised)
697 return false;
698
699 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
700 return false;
701
702 return to == engine->last_context;
703 }
704
705 static bool
706 needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
707 struct intel_engine_cs *engine,
708 struct i915_gem_context *to)
709 {
710 if (!ppgtt)
711 return false;
712
713 /* Always load the ppgtt on first use */
714 if (!engine->last_context)
715 return true;
716
717 /* Same context without new entries, skip */
718 if (engine->last_context == to &&
719 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
720 return false;
721
722 if (engine->id != RCS)
723 return true;
724
725 if (INTEL_GEN(engine->i915) < 8)
726 return true;
727
728 return false;
729 }
730
731 static bool
732 needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
733 struct i915_gem_context *to,
734 u32 hw_flags)
735 {
736 if (!ppgtt)
737 return false;
738
739 if (!IS_GEN8(to->i915))
740 return false;
741
742 if (hw_flags & MI_RESTORE_INHIBIT)
743 return true;
744
745 return false;
746 }
747
748 static int do_rcs_switch(struct drm_i915_gem_request *req)
749 {
750 struct i915_gem_context *to = req->ctx;
751 struct intel_engine_cs *engine = req->engine;
752 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
753 struct i915_gem_context *from;
754 u32 hw_flags;
755 int ret, i;
756
757 if (skip_rcs_switch(ppgtt, engine, to))
758 return 0;
759
760 /* Trying to pin first makes error handling easier. */
761 ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
762 get_context_alignment(engine->i915),
763 0);
764 if (ret)
765 return ret;
766
767 /*
768 * Pin can switch back to the default context if we end up calling into
769 * evict_everything - as a last ditch gtt defrag effort that also
770 * switches to the default context. Hence we need to reload from here.
771 *
772 * XXX: Doing so is painfully broken!
773 */
774 from = engine->last_context;
775
776 /*
777 * Clear this page out of any CPU caches for coherent swap-in/out. Note
778 * that thanks to write = false in this call and us not setting any gpu
779 * write domains when putting a context object onto the active list
780 * (when switching away from it), this won't block.
781 *
782 * XXX: We need a real interface to do this instead of trickery.
783 */
784 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
785 if (ret)
786 goto unpin_out;
787
788 if (needs_pd_load_pre(ppgtt, engine, to)) {
789 /* Older GENs and non render rings still want the load first,
790 * "PP_DCLV followed by PP_DIR_BASE register through Load
791 * Register Immediate commands in Ring Buffer before submitting
792 * a context."*/
793 trace_switch_mm(engine, to);
794 ret = ppgtt->switch_mm(ppgtt, req);
795 if (ret)
796 goto unpin_out;
797 }
798
799 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
800 /* NB: If we inhibit the restore, the context is not allowed to
801 * die because future work may end up depending on valid address
802 * space. This means we must enforce that a page table load
803 * occur when this occurs. */
804 hw_flags = MI_RESTORE_INHIBIT;
805 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
806 hw_flags = MI_FORCE_RESTORE;
807 else
808 hw_flags = 0;
809
810 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
811 ret = mi_set_context(req, hw_flags);
812 if (ret)
813 goto unpin_out;
814 }
815
816 /* The backing object for the context is done after switching to the
817 * *next* context. Therefore we cannot retire the previous context until
818 * the next context has already started running. In fact, the below code
819 * is a bit suboptimal because the retiring can occur simply after the
820 * MI_SET_CONTEXT instead of when the next seqno has completed.
821 */
822 if (from != NULL) {
823 from->engine[RCS].state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
824 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->engine[RCS].state), req);
825 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
826 * whole damn pipeline, we don't need to explicitly mark the
827 * object dirty. The only exception is that the context must be
828 * correct in case the object gets swapped out. Ideally we'd be
829 * able to defer doing this until we know the object would be
830 * swapped, but there is no way to do that yet.
831 */
832 from->engine[RCS].state->dirty = 1;
833
834 /* obj is kept alive until the next request by its active ref */
835 i915_gem_object_ggtt_unpin(from->engine[RCS].state);
836 i915_gem_context_unreference(from);
837 }
838 i915_gem_context_reference(to);
839 engine->last_context = to;
840
841 /* GEN8 does *not* require an explicit reload if the PDPs have been
842 * setup, and we do not wish to move them.
843 */
844 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
845 trace_switch_mm(engine, to);
846 ret = ppgtt->switch_mm(ppgtt, req);
847 /* The hardware context switch is emitted, but we haven't
848 * actually changed the state - so it's probably safe to bail
849 * here. Still, let the user know something dangerous has
850 * happened.
851 */
852 if (ret)
853 return ret;
854 }
855
856 if (ppgtt)
857 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
858
859 for (i = 0; i < MAX_L3_SLICES; i++) {
860 if (!(to->remap_slice & (1<<i)))
861 continue;
862
863 ret = remap_l3(req, i);
864 if (ret)
865 return ret;
866
867 to->remap_slice &= ~(1<<i);
868 }
869
870 if (!to->engine[RCS].initialised) {
871 if (engine->init_context) {
872 ret = engine->init_context(req);
873 if (ret)
874 return ret;
875 }
876 to->engine[RCS].initialised = true;
877 }
878
879 return 0;
880
881 unpin_out:
882 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
883 return ret;
884 }
885
886 /**
887 * i915_switch_context() - perform a GPU context switch.
888 * @req: request for which we'll execute the context switch
889 *
890 * The context life cycle is simple. The context refcount is incremented and
891 * decremented by 1 and create and destroy. If the context is in use by the GPU,
892 * it will have a refcount > 1. This allows us to destroy the context abstract
893 * object while letting the normal object tracking destroy the backing BO.
894 *
895 * This function should not be used in execlists mode. Instead the context is
896 * switched by writing to the ELSP and requests keep a reference to their
897 * context.
898 */
899 int i915_switch_context(struct drm_i915_gem_request *req)
900 {
901 struct intel_engine_cs *engine = req->engine;
902
903 WARN_ON(i915.enable_execlists);
904 lockdep_assert_held(&req->i915->dev->struct_mutex);
905
906 if (!req->ctx->engine[engine->id].state) {
907 struct i915_gem_context *to = req->ctx;
908 struct i915_hw_ppgtt *ppgtt =
909 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
910
911 if (needs_pd_load_pre(ppgtt, engine, to)) {
912 int ret;
913
914 trace_switch_mm(engine, to);
915 ret = ppgtt->switch_mm(ppgtt, req);
916 if (ret)
917 return ret;
918
919 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
920 }
921
922 if (to != engine->last_context) {
923 i915_gem_context_reference(to);
924 if (engine->last_context)
925 i915_gem_context_unreference(engine->last_context);
926 engine->last_context = to;
927 }
928
929 return 0;
930 }
931
932 return do_rcs_switch(req);
933 }
934
935 static bool contexts_enabled(struct drm_device *dev)
936 {
937 return i915.enable_execlists || to_i915(dev)->hw_context_size;
938 }
939
940 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
941 struct drm_file *file)
942 {
943 struct drm_i915_gem_context_create *args = data;
944 struct drm_i915_file_private *file_priv = file->driver_priv;
945 struct i915_gem_context *ctx;
946 int ret;
947
948 if (!contexts_enabled(dev))
949 return -ENODEV;
950
951 if (args->pad != 0)
952 return -EINVAL;
953
954 ret = i915_mutex_lock_interruptible(dev);
955 if (ret)
956 return ret;
957
958 ctx = i915_gem_create_context(dev, file_priv);
959 mutex_unlock(&dev->struct_mutex);
960 if (IS_ERR(ctx))
961 return PTR_ERR(ctx);
962
963 args->ctx_id = ctx->user_handle;
964 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
965
966 return 0;
967 }
968
969 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *file)
971 {
972 struct drm_i915_gem_context_destroy *args = data;
973 struct drm_i915_file_private *file_priv = file->driver_priv;
974 struct i915_gem_context *ctx;
975 int ret;
976
977 if (args->pad != 0)
978 return -EINVAL;
979
980 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
981 return -ENOENT;
982
983 ret = i915_mutex_lock_interruptible(dev);
984 if (ret)
985 return ret;
986
987 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
988 if (IS_ERR(ctx)) {
989 mutex_unlock(&dev->struct_mutex);
990 return PTR_ERR(ctx);
991 }
992
993 idr_remove(&file_priv->context_idr, ctx->user_handle);
994 i915_gem_context_unreference(ctx);
995 mutex_unlock(&dev->struct_mutex);
996
997 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
998 return 0;
999 }
1000
1001 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1002 struct drm_file *file)
1003 {
1004 struct drm_i915_file_private *file_priv = file->driver_priv;
1005 struct drm_i915_gem_context_param *args = data;
1006 struct i915_gem_context *ctx;
1007 int ret;
1008
1009 ret = i915_mutex_lock_interruptible(dev);
1010 if (ret)
1011 return ret;
1012
1013 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1014 if (IS_ERR(ctx)) {
1015 mutex_unlock(&dev->struct_mutex);
1016 return PTR_ERR(ctx);
1017 }
1018
1019 args->size = 0;
1020 switch (args->param) {
1021 case I915_CONTEXT_PARAM_BAN_PERIOD:
1022 args->value = ctx->hang_stats.ban_period_seconds;
1023 break;
1024 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1025 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1026 break;
1027 case I915_CONTEXT_PARAM_GTT_SIZE:
1028 if (ctx->ppgtt)
1029 args->value = ctx->ppgtt->base.total;
1030 else if (to_i915(dev)->mm.aliasing_ppgtt)
1031 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1032 else
1033 args->value = to_i915(dev)->ggtt.base.total;
1034 break;
1035 default:
1036 ret = -EINVAL;
1037 break;
1038 }
1039 mutex_unlock(&dev->struct_mutex);
1040
1041 return ret;
1042 }
1043
1044 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1045 struct drm_file *file)
1046 {
1047 struct drm_i915_file_private *file_priv = file->driver_priv;
1048 struct drm_i915_gem_context_param *args = data;
1049 struct i915_gem_context *ctx;
1050 int ret;
1051
1052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
1054 return ret;
1055
1056 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1057 if (IS_ERR(ctx)) {
1058 mutex_unlock(&dev->struct_mutex);
1059 return PTR_ERR(ctx);
1060 }
1061
1062 switch (args->param) {
1063 case I915_CONTEXT_PARAM_BAN_PERIOD:
1064 if (args->size)
1065 ret = -EINVAL;
1066 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1067 !capable(CAP_SYS_ADMIN))
1068 ret = -EPERM;
1069 else
1070 ctx->hang_stats.ban_period_seconds = args->value;
1071 break;
1072 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1073 if (args->size) {
1074 ret = -EINVAL;
1075 } else {
1076 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1077 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1078 }
1079 break;
1080 default:
1081 ret = -EINVAL;
1082 break;
1083 }
1084 mutex_unlock(&dev->struct_mutex);
1085
1086 return ret;
1087 }
1088
1089 int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1090 void *data, struct drm_file *file)
1091 {
1092 struct drm_i915_private *dev_priv = dev->dev_private;
1093 struct drm_i915_reset_stats *args = data;
1094 struct i915_ctx_hang_stats *hs;
1095 struct i915_gem_context *ctx;
1096 int ret;
1097
1098 if (args->flags || args->pad)
1099 return -EINVAL;
1100
1101 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1102 return -EPERM;
1103
1104 ret = i915_mutex_lock_interruptible(dev);
1105 if (ret)
1106 return ret;
1107
1108 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1109 if (IS_ERR(ctx)) {
1110 mutex_unlock(&dev->struct_mutex);
1111 return PTR_ERR(ctx);
1112 }
1113 hs = &ctx->hang_stats;
1114
1115 if (capable(CAP_SYS_ADMIN))
1116 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1117 else
1118 args->reset_count = 0;
1119
1120 args->batch_active = hs->batch_active;
1121 args->batch_pending = hs->batch_pending;
1122
1123 mutex_unlock(&dev->struct_mutex);
1124
1125 return 0;
1126 }
This page took 0.053345 seconds and 6 git commands to generate.