102431577dbb9dd3cf617e640afab675d2c39c76
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 /*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32 #define INTEL_GMCH_CTRL 0x52
33 #define INTEL_GMCH_ENABLED 0x4
34 #define INTEL_GMCH_MEM_MASK 0x1
35 #define INTEL_GMCH_MEM_64M 0x1
36 #define INTEL_GMCH_MEM_128M 0
37
38 #define INTEL_855_GMCH_GMS_MASK (0x7 << 4)
39 #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
40 #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
41 #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
42 #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
43 #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
44 #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
45
46 #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
47 #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
48
49 /* PCI config space */
50
51 #define HPLLCC 0xc0 /* 855 only */
52 #define GC_CLOCK_CONTROL_MASK (3 << 0)
53 #define GC_CLOCK_133_200 (0 << 0)
54 #define GC_CLOCK_100_200 (1 << 0)
55 #define GC_CLOCK_100_133 (2 << 0)
56 #define GC_CLOCK_166_250 (3 << 0)
57 #define GCFGC 0xf0 /* 915+ only */
58 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
59 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
60 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
61 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
62 #define LBB 0xf4
63
64 /* VGA stuff */
65
66 #define VGA_ST01_MDA 0x3ba
67 #define VGA_ST01_CGA 0x3da
68
69 #define VGA_MSR_WRITE 0x3c2
70 #define VGA_MSR_READ 0x3cc
71 #define VGA_MSR_MEM_EN (1<<1)
72 #define VGA_MSR_CGA_MODE (1<<0)
73
74 #define VGA_SR_INDEX 0x3c4
75 #define VGA_SR_DATA 0x3c5
76
77 #define VGA_AR_INDEX 0x3c0
78 #define VGA_AR_VID_EN (1<<5)
79 #define VGA_AR_DATA_WRITE 0x3c0
80 #define VGA_AR_DATA_READ 0x3c1
81
82 #define VGA_GR_INDEX 0x3ce
83 #define VGA_GR_DATA 0x3cf
84 /* GR05 */
85 #define VGA_GR_MEM_READ_MODE_SHIFT 3
86 #define VGA_GR_MEM_READ_MODE_PLANE 1
87 /* GR06 */
88 #define VGA_GR_MEM_MODE_MASK 0xc
89 #define VGA_GR_MEM_MODE_SHIFT 2
90 #define VGA_GR_MEM_A0000_AFFFF 0
91 #define VGA_GR_MEM_A0000_BFFFF 1
92 #define VGA_GR_MEM_B0000_B7FFF 2
93 #define VGA_GR_MEM_B0000_BFFFF 3
94
95 #define VGA_DACMASK 0x3c6
96 #define VGA_DACRX 0x3c7
97 #define VGA_DACWX 0x3c8
98 #define VGA_DACDATA 0x3c9
99
100 #define VGA_CR_INDEX_MDA 0x3b4
101 #define VGA_CR_DATA_MDA 0x3b5
102 #define VGA_CR_INDEX_CGA 0x3d4
103 #define VGA_CR_DATA_CGA 0x3d5
104
105 /*
106 * Memory interface instructions used by the kernel
107 */
108 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
109
110 #define MI_NOOP MI_INSTR(0, 0)
111 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
112 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
113 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
114 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
115 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
116 #define MI_FLUSH MI_INSTR(0x04, 0)
117 #define MI_READ_FLUSH (1 << 0)
118 #define MI_EXE_FLUSH (1 << 1)
119 #define MI_NO_WRITE_FLUSH (1 << 2)
120 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
121 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
122 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
123 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
124 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
125 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
126 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
127 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
128 #define MI_STORE_DWORD_INDEX_SHIFT 2
129 #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
130 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
131 #define MI_BATCH_NON_SECURE (1)
132 #define MI_BATCH_NON_SECURE_I965 (1<<8)
133 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
134
135 /*
136 * 3D instructions used by the kernel
137 */
138 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
139
140 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
141 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
142 #define SC_UPDATE_SCISSOR (0x1<<1)
143 #define SC_ENABLE_MASK (0x1<<0)
144 #define SC_ENABLE (0x1<<0)
145 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
146 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
147 #define SCI_YMIN_MASK (0xffff<<16)
148 #define SCI_XMIN_MASK (0xffff<<0)
149 #define SCI_YMAX_MASK (0xffff<<16)
150 #define SCI_XMAX_MASK (0xffff<<0)
151 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
152 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
153 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
154 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
155 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
156 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
157 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
158 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
159 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
160 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
161 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
162 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
163 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
164 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
165 #define BLT_DEPTH_8 (0<<24)
166 #define BLT_DEPTH_16_565 (1<<24)
167 #define BLT_DEPTH_16_1555 (2<<24)
168 #define BLT_DEPTH_32 (3<<24)
169 #define BLT_ROP_GXCOPY (0xcc<<16)
170 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
171 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
172 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
173 #define ASYNC_FLIP (1<<22)
174 #define DISPLAY_PLANE_A (0<<20)
175 #define DISPLAY_PLANE_B (1<<20)
176
177 /*
178 * Fence registers
179 */
180 #define FENCE_REG_830_0 0x2000
181 #define I830_FENCE_START_MASK 0x07f80000
182 #define I830_FENCE_TILING_Y_SHIFT 12
183 #define I830_FENCE_SIZE_BITS(size) ((get_order(size >> 19) - 1) << 8)
184 #define I830_FENCE_PITCH_SHIFT 4
185 #define I830_FENCE_REG_VALID (1<<0)
186
187 #define I915_FENCE_START_MASK 0x0ff00000
188 #define I915_FENCE_SIZE_BITS(size) ((get_order(size >> 20) - 1) << 8)
189
190 #define FENCE_REG_965_0 0x03000
191 #define I965_FENCE_PITCH_SHIFT 2
192 #define I965_FENCE_TILING_Y_SHIFT 1
193 #define I965_FENCE_REG_VALID (1<<0)
194
195 /*
196 * Instruction and interrupt control regs
197 */
198 #define PRB0_TAIL 0x02030
199 #define PRB0_HEAD 0x02034
200 #define PRB0_START 0x02038
201 #define PRB0_CTL 0x0203c
202 #define TAIL_ADDR 0x001FFFF8
203 #define HEAD_WRAP_COUNT 0xFFE00000
204 #define HEAD_WRAP_ONE 0x00200000
205 #define HEAD_ADDR 0x001FFFFC
206 #define RING_NR_PAGES 0x001FF000
207 #define RING_REPORT_MASK 0x00000006
208 #define RING_REPORT_64K 0x00000002
209 #define RING_REPORT_128K 0x00000004
210 #define RING_NO_REPORT 0x00000000
211 #define RING_VALID_MASK 0x00000001
212 #define RING_VALID 0x00000001
213 #define RING_INVALID 0x00000000
214 #define PRB1_TAIL 0x02040 /* 915+ only */
215 #define PRB1_HEAD 0x02044 /* 915+ only */
216 #define PRB1_START 0x02048 /* 915+ only */
217 #define PRB1_CTL 0x0204c /* 915+ only */
218 #define ACTHD_I965 0x02074
219 #define HWS_PGA 0x02080
220 #define HWS_ADDRESS_MASK 0xfffff000
221 #define HWS_START_ADDRESS_SHIFT 4
222 #define IPEIR 0x02088
223 #define NOPID 0x02094
224 #define HWSTAM 0x02098
225 #define SCPD0 0x0209c /* 915+ only */
226 #define IER 0x020a0
227 #define IIR 0x020a4
228 #define IMR 0x020a8
229 #define ISR 0x020ac
230 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
231 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
232 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
233 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
234 #define I915_HWB_OOM_INTERRUPT (1<<13)
235 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
236 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
237 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
238 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
239 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
240 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
241 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
242 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
243 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
244 #define I915_DEBUG_INTERRUPT (1<<2)
245 #define I915_USER_INTERRUPT (1<<1)
246 #define I915_ASLE_INTERRUPT (1<<0)
247 #define EIR 0x020b0
248 #define EMR 0x020b4
249 #define ESR 0x020b8
250 #define INSTPM 0x020c0
251 #define ACTHD 0x020c8
252 #define FW_BLC 0x020d8
253 #define FW_BLC_SELF 0x020e0 /* 915+ only */
254 #define MI_ARB_STATE 0x020e4 /* 915+ only */
255 #define CACHE_MODE_0 0x02120 /* 915+ only */
256 #define CM0_MASK_SHIFT 16
257 #define CM0_IZ_OPT_DISABLE (1<<6)
258 #define CM0_ZR_OPT_DISABLE (1<<5)
259 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
260 #define CM0_COLOR_EVICT_DISABLE (1<<3)
261 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
262 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
263 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
264
265
266 /*
267 * Framebuffer compression (915+ only)
268 */
269
270 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
271 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
272 #define FBC_CONTROL 0x03208
273 #define FBC_CTL_EN (1<<31)
274 #define FBC_CTL_PERIODIC (1<<30)
275 #define FBC_CTL_INTERVAL_SHIFT (16)
276 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
277 #define FBC_CTL_STRIDE_SHIFT (5)
278 #define FBC_CTL_FENCENO (1<<0)
279 #define FBC_COMMAND 0x0320c
280 #define FBC_CMD_COMPRESS (1<<0)
281 #define FBC_STATUS 0x03210
282 #define FBC_STAT_COMPRESSING (1<<31)
283 #define FBC_STAT_COMPRESSED (1<<30)
284 #define FBC_STAT_MODIFIED (1<<29)
285 #define FBC_STAT_CURRENT_LINE (1<<0)
286 #define FBC_CONTROL2 0x03214
287 #define FBC_CTL_FENCE_DBL (0<<4)
288 #define FBC_CTL_IDLE_IMM (0<<2)
289 #define FBC_CTL_IDLE_FULL (1<<2)
290 #define FBC_CTL_IDLE_LINE (2<<2)
291 #define FBC_CTL_IDLE_DEBUG (3<<2)
292 #define FBC_CTL_CPU_FENCE (1<<1)
293 #define FBC_CTL_PLANEA (0<<0)
294 #define FBC_CTL_PLANEB (1<<0)
295 #define FBC_FENCE_OFF 0x0321b
296
297 #define FBC_LL_SIZE (1536)
298
299 /*
300 * GPIO regs
301 */
302 #define GPIOA 0x5010
303 #define GPIOB 0x5014
304 #define GPIOC 0x5018
305 #define GPIOD 0x501c
306 #define GPIOE 0x5020
307 #define GPIOF 0x5024
308 #define GPIOG 0x5028
309 #define GPIOH 0x502c
310 # define GPIO_CLOCK_DIR_MASK (1 << 0)
311 # define GPIO_CLOCK_DIR_IN (0 << 1)
312 # define GPIO_CLOCK_DIR_OUT (1 << 1)
313 # define GPIO_CLOCK_VAL_MASK (1 << 2)
314 # define GPIO_CLOCK_VAL_OUT (1 << 3)
315 # define GPIO_CLOCK_VAL_IN (1 << 4)
316 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
317 # define GPIO_DATA_DIR_MASK (1 << 8)
318 # define GPIO_DATA_DIR_IN (0 << 9)
319 # define GPIO_DATA_DIR_OUT (1 << 9)
320 # define GPIO_DATA_VAL_MASK (1 << 10)
321 # define GPIO_DATA_VAL_OUT (1 << 11)
322 # define GPIO_DATA_VAL_IN (1 << 12)
323 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
324
325 /*
326 * Clock control & power management
327 */
328
329 #define VGA0 0x6000
330 #define VGA1 0x6004
331 #define VGA_PD 0x6010
332 #define VGA0_PD_P2_DIV_4 (1 << 7)
333 #define VGA0_PD_P1_DIV_2 (1 << 5)
334 #define VGA0_PD_P1_SHIFT 0
335 #define VGA0_PD_P1_MASK (0x1f << 0)
336 #define VGA1_PD_P2_DIV_4 (1 << 15)
337 #define VGA1_PD_P1_DIV_2 (1 << 13)
338 #define VGA1_PD_P1_SHIFT 8
339 #define VGA1_PD_P1_MASK (0x1f << 8)
340 #define DPLL_A 0x06014
341 #define DPLL_B 0x06018
342 #define DPLL_VCO_ENABLE (1 << 31)
343 #define DPLL_DVO_HIGH_SPEED (1 << 30)
344 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
345 #define DPLL_VGA_MODE_DIS (1 << 28)
346 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
347 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
348 #define DPLL_MODE_MASK (3 << 26)
349 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
350 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
351 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
352 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
353 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
354 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
355
356 #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
357 #define I915_CRC_ERROR_ENABLE (1UL<<29)
358 #define I915_CRC_DONE_ENABLE (1UL<<28)
359 #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
360 #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
361 #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
362 #define I915_DPST_EVENT_ENABLE (1UL<<23)
363 #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
364 #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
365 #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
366 #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
367 #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
368 #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
369 #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
370 #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
371 #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
372 #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
373 #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
374 #define I915_DPST_EVENT_STATUS (1UL<<7)
375 #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
376 #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
377 #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
378 #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
379 #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
380 #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
381
382 #define SRX_INDEX 0x3c4
383 #define SRX_DATA 0x3c5
384 #define SR01 1
385 #define SR01_SCREEN_OFF (1<<5)
386
387 #define PPCR 0x61204
388 #define PPCR_ON (1<<0)
389
390 #define DVOB 0x61140
391 #define DVOB_ON (1<<31)
392 #define DVOC 0x61160
393 #define DVOC_ON (1<<31)
394 #define LVDS 0x61180
395 #define LVDS_ON (1<<31)
396
397 #define ADPA 0x61100
398 #define ADPA_DPMS_MASK (~(3<<10))
399 #define ADPA_DPMS_ON (0<<10)
400 #define ADPA_DPMS_SUSPEND (1<<10)
401 #define ADPA_DPMS_STANDBY (2<<10)
402 #define ADPA_DPMS_OFF (3<<10)
403
404 #define RING_TAIL 0x00
405 #define TAIL_ADDR 0x001FFFF8
406 #define RING_HEAD 0x04
407 #define HEAD_WRAP_COUNT 0xFFE00000
408 #define HEAD_WRAP_ONE 0x00200000
409 #define HEAD_ADDR 0x001FFFFC
410 #define RING_START 0x08
411 #define START_ADDR 0xFFFFF000
412 #define RING_LEN 0x0C
413 #define RING_NR_PAGES 0x001FF000
414 #define RING_REPORT_MASK 0x00000006
415 #define RING_REPORT_64K 0x00000002
416 #define RING_REPORT_128K 0x00000004
417 #define RING_NO_REPORT 0x00000000
418 #define RING_VALID_MASK 0x00000001
419 #define RING_VALID 0x00000001
420 #define RING_INVALID 0x00000000
421
422 /* Scratch pad debug 0 reg:
423 */
424 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
425 /*
426 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
427 * this field (only one bit may be set).
428 */
429 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
430 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
431 /* i830, required in DVO non-gang */
432 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
433 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
434 #define PLL_REF_INPUT_DREFCLK (0 << 13)
435 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
436 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
437 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
438 #define PLL_REF_INPUT_MASK (3 << 13)
439 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
440 /*
441 * Parallel to Serial Load Pulse phase selection.
442 * Selects the phase for the 10X DPLL clock for the PCIe
443 * digital display port. The range is 4 to 13; 10 or more
444 * is just a flip delay. The default is 6
445 */
446 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
447 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
448 /*
449 * SDVO multiplier for 945G/GM. Not used on 965.
450 */
451 #define SDVO_MULTIPLIER_MASK 0x000000ff
452 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
453 #define SDVO_MULTIPLIER_SHIFT_VGA 0
454 #define DPLL_A_MD 0x0601c /* 965+ only */
455 /*
456 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
457 *
458 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
459 */
460 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
461 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
462 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
463 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
464 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
465 /*
466 * SDVO/UDI pixel multiplier.
467 *
468 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
469 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
470 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
471 * dummy bytes in the datastream at an increased clock rate, with both sides of
472 * the link knowing how many bytes are fill.
473 *
474 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
475 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
476 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
477 * through an SDVO command.
478 *
479 * This register field has values of multiplication factor minus 1, with
480 * a maximum multiplier of 5 for SDVO.
481 */
482 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
483 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
484 /*
485 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
486 * This best be set to the default value (3) or the CRT won't work. No,
487 * I don't entirely understand what this does...
488 */
489 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
490 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
491 #define DPLL_B_MD 0x06020 /* 965+ only */
492 #define FPA0 0x06040
493 #define FPA1 0x06044
494 #define FPB0 0x06048
495 #define FPB1 0x0604c
496 #define FP_N_DIV_MASK 0x003f0000
497 #define FP_N_DIV_SHIFT 16
498 #define FP_M1_DIV_MASK 0x00003f00
499 #define FP_M1_DIV_SHIFT 8
500 #define FP_M2_DIV_MASK 0x0000003f
501 #define FP_M2_DIV_SHIFT 0
502 #define DPLL_TEST 0x606c
503 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
504 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
505 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
506 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
507 #define DPLLB_TEST_N_BYPASS (1 << 19)
508 #define DPLLB_TEST_M_BYPASS (1 << 18)
509 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
510 #define DPLLA_TEST_N_BYPASS (1 << 3)
511 #define DPLLA_TEST_M_BYPASS (1 << 2)
512 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
513 #define D_STATE 0x6104
514 #define CG_2D_DIS 0x6200
515 #define CG_3D_DIS 0x6204
516
517 /*
518 * Palette regs
519 */
520
521 #define PALETTE_A 0x0a000
522 #define PALETTE_B 0x0a800
523
524 /* MCH MMIO space */
525
526 /*
527 * MCHBAR mirror.
528 *
529 * This mirrors the MCHBAR MMIO space whose location is determined by
530 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
531 * every way. It is not accessible from the CP register read instructions.
532 *
533 */
534 #define MCHBAR_MIRROR_BASE 0x10000
535
536 /** 915-945 and GM965 MCH register controlling DRAM channel access */
537 #define DCC 0x10200
538 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
539 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
540 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
541 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
542 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
543 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
544
545 /** 965 MCH register controlling DRAM channel configuration */
546 #define C0DRB3 0x10206
547 #define C1DRB3 0x10606
548
549 /** GM965 GM45 render standby register */
550 #define MCHBAR_RENDER_STANDBY 0x111B8
551
552 #define PEG_BAND_GAP_DATA 0x14d68
553
554 /*
555 * Overlay regs
556 */
557
558 #define OVADD 0x30000
559 #define DOVSTA 0x30008
560 #define OC_BUF (0x3<<20)
561 #define OGAMC5 0x30010
562 #define OGAMC4 0x30014
563 #define OGAMC3 0x30018
564 #define OGAMC2 0x3001c
565 #define OGAMC1 0x30020
566 #define OGAMC0 0x30024
567
568 /*
569 * Display engine regs
570 */
571
572 /* Pipe A timing regs */
573 #define HTOTAL_A 0x60000
574 #define HBLANK_A 0x60004
575 #define HSYNC_A 0x60008
576 #define VTOTAL_A 0x6000c
577 #define VBLANK_A 0x60010
578 #define VSYNC_A 0x60014
579 #define PIPEASRC 0x6001c
580 #define BCLRPAT_A 0x60020
581
582 /* Pipe B timing regs */
583 #define HTOTAL_B 0x61000
584 #define HBLANK_B 0x61004
585 #define HSYNC_B 0x61008
586 #define VTOTAL_B 0x6100c
587 #define VBLANK_B 0x61010
588 #define VSYNC_B 0x61014
589 #define PIPEBSRC 0x6101c
590 #define BCLRPAT_B 0x61020
591
592 /* VGA port control */
593 #define ADPA 0x61100
594 #define ADPA_DAC_ENABLE (1<<31)
595 #define ADPA_DAC_DISABLE 0
596 #define ADPA_PIPE_SELECT_MASK (1<<30)
597 #define ADPA_PIPE_A_SELECT 0
598 #define ADPA_PIPE_B_SELECT (1<<30)
599 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
600 #define ADPA_SETS_HVPOLARITY 0
601 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
602 #define ADPA_VSYNC_CNTL_ENABLE 0
603 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
604 #define ADPA_HSYNC_CNTL_ENABLE 0
605 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
606 #define ADPA_VSYNC_ACTIVE_LOW 0
607 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
608 #define ADPA_HSYNC_ACTIVE_LOW 0
609 #define ADPA_DPMS_MASK (~(3<<10))
610 #define ADPA_DPMS_ON (0<<10)
611 #define ADPA_DPMS_SUSPEND (1<<10)
612 #define ADPA_DPMS_STANDBY (2<<10)
613 #define ADPA_DPMS_OFF (3<<10)
614
615 /* Hotplug control (945+ only) */
616 #define PORT_HOTPLUG_EN 0x61110
617 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
618 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
619 #define HDMID_HOTPLUG_INT_EN (1 << 27)
620 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
621 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
622 #define TV_HOTPLUG_INT_EN (1 << 18)
623 #define CRT_HOTPLUG_INT_EN (1 << 9)
624 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
625
626 #define PORT_HOTPLUG_STAT 0x61114
627 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
628 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
629 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
630 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
631 #define TV_HOTPLUG_INT_STATUS (1 << 10)
632 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
633 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
634 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
635 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
636 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
637 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
638
639 /* SDVO port control */
640 #define SDVOB 0x61140
641 #define SDVOC 0x61160
642 #define SDVO_ENABLE (1 << 31)
643 #define SDVO_PIPE_B_SELECT (1 << 30)
644 #define SDVO_STALL_SELECT (1 << 29)
645 #define SDVO_INTERRUPT_ENABLE (1 << 26)
646 /**
647 * 915G/GM SDVO pixel multiplier.
648 *
649 * Programmed value is multiplier - 1, up to 5x.
650 *
651 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
652 */
653 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
654 #define SDVO_PORT_MULTIPLY_SHIFT 23
655 #define SDVO_PHASE_SELECT_MASK (15 << 19)
656 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
657 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
658 #define SDVOC_GANG_MODE (1 << 16)
659 #define SDVO_ENCODING_SDVO (0x0 << 10)
660 #define SDVO_ENCODING_HDMI (0x2 << 10)
661 /** Requird for HDMI operation */
662 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
663 #define SDVO_BORDER_ENABLE (1 << 7)
664 #define SDVO_AUDIO_ENABLE (1 << 6)
665 /** New with 965, default is to be set */
666 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
667 /** New with 965, default is to be set */
668 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
669 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
670 #define SDVO_DETECTED (1 << 2)
671 /* Bits to be preserved when writing */
672 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
673 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
674
675 /* DVO port control */
676 #define DVOA 0x61120
677 #define DVOB 0x61140
678 #define DVOC 0x61160
679 #define DVO_ENABLE (1 << 31)
680 #define DVO_PIPE_B_SELECT (1 << 30)
681 #define DVO_PIPE_STALL_UNUSED (0 << 28)
682 #define DVO_PIPE_STALL (1 << 28)
683 #define DVO_PIPE_STALL_TV (2 << 28)
684 #define DVO_PIPE_STALL_MASK (3 << 28)
685 #define DVO_USE_VGA_SYNC (1 << 15)
686 #define DVO_DATA_ORDER_I740 (0 << 14)
687 #define DVO_DATA_ORDER_FP (1 << 14)
688 #define DVO_VSYNC_DISABLE (1 << 11)
689 #define DVO_HSYNC_DISABLE (1 << 10)
690 #define DVO_VSYNC_TRISTATE (1 << 9)
691 #define DVO_HSYNC_TRISTATE (1 << 8)
692 #define DVO_BORDER_ENABLE (1 << 7)
693 #define DVO_DATA_ORDER_GBRG (1 << 6)
694 #define DVO_DATA_ORDER_RGGB (0 << 6)
695 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
696 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
697 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
698 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
699 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
700 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
701 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
702 #define DVO_PRESERVE_MASK (0x7<<24)
703 #define DVOA_SRCDIM 0x61124
704 #define DVOB_SRCDIM 0x61144
705 #define DVOC_SRCDIM 0x61164
706 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
707 #define DVO_SRCDIM_VERTICAL_SHIFT 0
708
709 /* LVDS port control */
710 #define LVDS 0x61180
711 /*
712 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
713 * the DPLL semantics change when the LVDS is assigned to that pipe.
714 */
715 #define LVDS_PORT_EN (1 << 31)
716 /* Selects pipe B for LVDS data. Must be set on pre-965. */
717 #define LVDS_PIPEB_SELECT (1 << 30)
718 /*
719 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
720 * pixel.
721 */
722 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
723 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
724 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
725 /*
726 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
727 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
728 * on.
729 */
730 #define LVDS_A3_POWER_MASK (3 << 6)
731 #define LVDS_A3_POWER_DOWN (0 << 6)
732 #define LVDS_A3_POWER_UP (3 << 6)
733 /*
734 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
735 * is set.
736 */
737 #define LVDS_CLKB_POWER_MASK (3 << 4)
738 #define LVDS_CLKB_POWER_DOWN (0 << 4)
739 #define LVDS_CLKB_POWER_UP (3 << 4)
740 /*
741 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
742 * setting for whether we are in dual-channel mode. The B3 pair will
743 * additionally only be powered up when LVDS_A3_POWER_UP is set.
744 */
745 #define LVDS_B0B3_POWER_MASK (3 << 2)
746 #define LVDS_B0B3_POWER_DOWN (0 << 2)
747 #define LVDS_B0B3_POWER_UP (3 << 2)
748
749 /* Panel power sequencing */
750 #define PP_STATUS 0x61200
751 #define PP_ON (1 << 31)
752 /*
753 * Indicates that all dependencies of the panel are on:
754 *
755 * - PLL enabled
756 * - pipe enabled
757 * - LVDS/DVOB/DVOC on
758 */
759 #define PP_READY (1 << 30)
760 #define PP_SEQUENCE_NONE (0 << 28)
761 #define PP_SEQUENCE_ON (1 << 28)
762 #define PP_SEQUENCE_OFF (2 << 28)
763 #define PP_SEQUENCE_MASK 0x30000000
764 #define PP_CONTROL 0x61204
765 #define POWER_TARGET_ON (1 << 0)
766 #define PP_ON_DELAYS 0x61208
767 #define PP_OFF_DELAYS 0x6120c
768 #define PP_DIVISOR 0x61210
769
770 /* Panel fitting */
771 #define PFIT_CONTROL 0x61230
772 #define PFIT_ENABLE (1 << 31)
773 #define PFIT_PIPE_MASK (3 << 29)
774 #define PFIT_PIPE_SHIFT 29
775 #define VERT_INTERP_DISABLE (0 << 10)
776 #define VERT_INTERP_BILINEAR (1 << 10)
777 #define VERT_INTERP_MASK (3 << 10)
778 #define VERT_AUTO_SCALE (1 << 9)
779 #define HORIZ_INTERP_DISABLE (0 << 6)
780 #define HORIZ_INTERP_BILINEAR (1 << 6)
781 #define HORIZ_INTERP_MASK (3 << 6)
782 #define HORIZ_AUTO_SCALE (1 << 5)
783 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
784 #define PFIT_PGM_RATIOS 0x61234
785 #define PFIT_VERT_SCALE_MASK 0xfff00000
786 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
787 #define PFIT_AUTO_RATIOS 0x61238
788
789 /* Backlight control */
790 #define BLC_PWM_CTL 0x61254
791 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
792 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
793 #define BLM_COMBINATION_MODE (1 << 30)
794 /*
795 * This is the most significant 15 bits of the number of backlight cycles in a
796 * complete cycle of the modulated backlight control.
797 *
798 * The actual value is this field multiplied by two.
799 */
800 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
801 #define BLM_LEGACY_MODE (1 << 16)
802 /*
803 * This is the number of cycles out of the backlight modulation cycle for which
804 * the backlight is on.
805 *
806 * This field must be no greater than the number of cycles in the complete
807 * backlight modulation cycle.
808 */
809 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
810 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
811
812 /* TV port control */
813 #define TV_CTL 0x68000
814 /** Enables the TV encoder */
815 # define TV_ENC_ENABLE (1 << 31)
816 /** Sources the TV encoder input from pipe B instead of A. */
817 # define TV_ENC_PIPEB_SELECT (1 << 30)
818 /** Outputs composite video (DAC A only) */
819 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
820 /** Outputs SVideo video (DAC B/C) */
821 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
822 /** Outputs Component video (DAC A/B/C) */
823 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
824 /** Outputs Composite and SVideo (DAC A/B/C) */
825 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
826 # define TV_TRILEVEL_SYNC (1 << 21)
827 /** Enables slow sync generation (945GM only) */
828 # define TV_SLOW_SYNC (1 << 20)
829 /** Selects 4x oversampling for 480i and 576p */
830 # define TV_OVERSAMPLE_4X (0 << 18)
831 /** Selects 2x oversampling for 720p and 1080i */
832 # define TV_OVERSAMPLE_2X (1 << 18)
833 /** Selects no oversampling for 1080p */
834 # define TV_OVERSAMPLE_NONE (2 << 18)
835 /** Selects 8x oversampling */
836 # define TV_OVERSAMPLE_8X (3 << 18)
837 /** Selects progressive mode rather than interlaced */
838 # define TV_PROGRESSIVE (1 << 17)
839 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
840 # define TV_PAL_BURST (1 << 16)
841 /** Field for setting delay of Y compared to C */
842 # define TV_YC_SKEW_MASK (7 << 12)
843 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
844 # define TV_ENC_SDP_FIX (1 << 11)
845 /**
846 * Enables a fix for the 915GM only.
847 *
848 * Not sure what it does.
849 */
850 # define TV_ENC_C0_FIX (1 << 10)
851 /** Bits that must be preserved by software */
852 # define TV_CTL_SAVE ((3 << 8) | (3 << 6))
853 # define TV_FUSE_STATE_MASK (3 << 4)
854 /** Read-only state that reports all features enabled */
855 # define TV_FUSE_STATE_ENABLED (0 << 4)
856 /** Read-only state that reports that Macrovision is disabled in hardware*/
857 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
858 /** Read-only state that reports that TV-out is disabled in hardware. */
859 # define TV_FUSE_STATE_DISABLED (2 << 4)
860 /** Normal operation */
861 # define TV_TEST_MODE_NORMAL (0 << 0)
862 /** Encoder test pattern 1 - combo pattern */
863 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
864 /** Encoder test pattern 2 - full screen vertical 75% color bars */
865 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
866 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
867 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
868 /** Encoder test pattern 4 - random noise */
869 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
870 /** Encoder test pattern 5 - linear color ramps */
871 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
872 /**
873 * This test mode forces the DACs to 50% of full output.
874 *
875 * This is used for load detection in combination with TVDAC_SENSE_MASK
876 */
877 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
878 # define TV_TEST_MODE_MASK (7 << 0)
879
880 #define TV_DAC 0x68004
881 /**
882 * Reports that DAC state change logic has reported change (RO).
883 *
884 * This gets cleared when TV_DAC_STATE_EN is cleared
885 */
886 # define TVDAC_STATE_CHG (1 << 31)
887 # define TVDAC_SENSE_MASK (7 << 28)
888 /** Reports that DAC A voltage is above the detect threshold */
889 # define TVDAC_A_SENSE (1 << 30)
890 /** Reports that DAC B voltage is above the detect threshold */
891 # define TVDAC_B_SENSE (1 << 29)
892 /** Reports that DAC C voltage is above the detect threshold */
893 # define TVDAC_C_SENSE (1 << 28)
894 /**
895 * Enables DAC state detection logic, for load-based TV detection.
896 *
897 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
898 * to off, for load detection to work.
899 */
900 # define TVDAC_STATE_CHG_EN (1 << 27)
901 /** Sets the DAC A sense value to high */
902 # define TVDAC_A_SENSE_CTL (1 << 26)
903 /** Sets the DAC B sense value to high */
904 # define TVDAC_B_SENSE_CTL (1 << 25)
905 /** Sets the DAC C sense value to high */
906 # define TVDAC_C_SENSE_CTL (1 << 24)
907 /** Overrides the ENC_ENABLE and DAC voltage levels */
908 # define DAC_CTL_OVERRIDE (1 << 7)
909 /** Sets the slew rate. Must be preserved in software */
910 # define ENC_TVDAC_SLEW_FAST (1 << 6)
911 # define DAC_A_1_3_V (0 << 4)
912 # define DAC_A_1_1_V (1 << 4)
913 # define DAC_A_0_7_V (2 << 4)
914 # define DAC_A_OFF (3 << 4)
915 # define DAC_B_1_3_V (0 << 2)
916 # define DAC_B_1_1_V (1 << 2)
917 # define DAC_B_0_7_V (2 << 2)
918 # define DAC_B_OFF (3 << 2)
919 # define DAC_C_1_3_V (0 << 0)
920 # define DAC_C_1_1_V (1 << 0)
921 # define DAC_C_0_7_V (2 << 0)
922 # define DAC_C_OFF (3 << 0)
923
924 /**
925 * CSC coefficients are stored in a floating point format with 9 bits of
926 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
927 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
928 * -1 (0x3) being the only legal negative value.
929 */
930 #define TV_CSC_Y 0x68010
931 # define TV_RY_MASK 0x07ff0000
932 # define TV_RY_SHIFT 16
933 # define TV_GY_MASK 0x00000fff
934 # define TV_GY_SHIFT 0
935
936 #define TV_CSC_Y2 0x68014
937 # define TV_BY_MASK 0x07ff0000
938 # define TV_BY_SHIFT 16
939 /**
940 * Y attenuation for component video.
941 *
942 * Stored in 1.9 fixed point.
943 */
944 # define TV_AY_MASK 0x000003ff
945 # define TV_AY_SHIFT 0
946
947 #define TV_CSC_U 0x68018
948 # define TV_RU_MASK 0x07ff0000
949 # define TV_RU_SHIFT 16
950 # define TV_GU_MASK 0x000007ff
951 # define TV_GU_SHIFT 0
952
953 #define TV_CSC_U2 0x6801c
954 # define TV_BU_MASK 0x07ff0000
955 # define TV_BU_SHIFT 16
956 /**
957 * U attenuation for component video.
958 *
959 * Stored in 1.9 fixed point.
960 */
961 # define TV_AU_MASK 0x000003ff
962 # define TV_AU_SHIFT 0
963
964 #define TV_CSC_V 0x68020
965 # define TV_RV_MASK 0x0fff0000
966 # define TV_RV_SHIFT 16
967 # define TV_GV_MASK 0x000007ff
968 # define TV_GV_SHIFT 0
969
970 #define TV_CSC_V2 0x68024
971 # define TV_BV_MASK 0x07ff0000
972 # define TV_BV_SHIFT 16
973 /**
974 * V attenuation for component video.
975 *
976 * Stored in 1.9 fixed point.
977 */
978 # define TV_AV_MASK 0x000007ff
979 # define TV_AV_SHIFT 0
980
981 #define TV_CLR_KNOBS 0x68028
982 /** 2s-complement brightness adjustment */
983 # define TV_BRIGHTNESS_MASK 0xff000000
984 # define TV_BRIGHTNESS_SHIFT 24
985 /** Contrast adjustment, as a 2.6 unsigned floating point number */
986 # define TV_CONTRAST_MASK 0x00ff0000
987 # define TV_CONTRAST_SHIFT 16
988 /** Saturation adjustment, as a 2.6 unsigned floating point number */
989 # define TV_SATURATION_MASK 0x0000ff00
990 # define TV_SATURATION_SHIFT 8
991 /** Hue adjustment, as an integer phase angle in degrees */
992 # define TV_HUE_MASK 0x000000ff
993 # define TV_HUE_SHIFT 0
994
995 #define TV_CLR_LEVEL 0x6802c
996 /** Controls the DAC level for black */
997 # define TV_BLACK_LEVEL_MASK 0x01ff0000
998 # define TV_BLACK_LEVEL_SHIFT 16
999 /** Controls the DAC level for blanking */
1000 # define TV_BLANK_LEVEL_MASK 0x000001ff
1001 # define TV_BLANK_LEVEL_SHIFT 0
1002
1003 #define TV_H_CTL_1 0x68030
1004 /** Number of pixels in the hsync. */
1005 # define TV_HSYNC_END_MASK 0x1fff0000
1006 # define TV_HSYNC_END_SHIFT 16
1007 /** Total number of pixels minus one in the line (display and blanking). */
1008 # define TV_HTOTAL_MASK 0x00001fff
1009 # define TV_HTOTAL_SHIFT 0
1010
1011 #define TV_H_CTL_2 0x68034
1012 /** Enables the colorburst (needed for non-component color) */
1013 # define TV_BURST_ENA (1 << 31)
1014 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
1015 # define TV_HBURST_START_SHIFT 16
1016 # define TV_HBURST_START_MASK 0x1fff0000
1017 /** Length of the colorburst */
1018 # define TV_HBURST_LEN_SHIFT 0
1019 # define TV_HBURST_LEN_MASK 0x0001fff
1020
1021 #define TV_H_CTL_3 0x68038
1022 /** End of hblank, measured in pixels minus one from start of hsync */
1023 # define TV_HBLANK_END_SHIFT 16
1024 # define TV_HBLANK_END_MASK 0x1fff0000
1025 /** Start of hblank, measured in pixels minus one from start of hsync */
1026 # define TV_HBLANK_START_SHIFT 0
1027 # define TV_HBLANK_START_MASK 0x0001fff
1028
1029 #define TV_V_CTL_1 0x6803c
1030 /** XXX */
1031 # define TV_NBR_END_SHIFT 16
1032 # define TV_NBR_END_MASK 0x07ff0000
1033 /** XXX */
1034 # define TV_VI_END_F1_SHIFT 8
1035 # define TV_VI_END_F1_MASK 0x00003f00
1036 /** XXX */
1037 # define TV_VI_END_F2_SHIFT 0
1038 # define TV_VI_END_F2_MASK 0x0000003f
1039
1040 #define TV_V_CTL_2 0x68040
1041 /** Length of vsync, in half lines */
1042 # define TV_VSYNC_LEN_MASK 0x07ff0000
1043 # define TV_VSYNC_LEN_SHIFT 16
1044 /** Offset of the start of vsync in field 1, measured in one less than the
1045 * number of half lines.
1046 */
1047 # define TV_VSYNC_START_F1_MASK 0x00007f00
1048 # define TV_VSYNC_START_F1_SHIFT 8
1049 /**
1050 * Offset of the start of vsync in field 2, measured in one less than the
1051 * number of half lines.
1052 */
1053 # define TV_VSYNC_START_F2_MASK 0x0000007f
1054 # define TV_VSYNC_START_F2_SHIFT 0
1055
1056 #define TV_V_CTL_3 0x68044
1057 /** Enables generation of the equalization signal */
1058 # define TV_EQUAL_ENA (1 << 31)
1059 /** Length of vsync, in half lines */
1060 # define TV_VEQ_LEN_MASK 0x007f0000
1061 # define TV_VEQ_LEN_SHIFT 16
1062 /** Offset of the start of equalization in field 1, measured in one less than
1063 * the number of half lines.
1064 */
1065 # define TV_VEQ_START_F1_MASK 0x0007f00
1066 # define TV_VEQ_START_F1_SHIFT 8
1067 /**
1068 * Offset of the start of equalization in field 2, measured in one less than
1069 * the number of half lines.
1070 */
1071 # define TV_VEQ_START_F2_MASK 0x000007f
1072 # define TV_VEQ_START_F2_SHIFT 0
1073
1074 #define TV_V_CTL_4 0x68048
1075 /**
1076 * Offset to start of vertical colorburst, measured in one less than the
1077 * number of lines from vertical start.
1078 */
1079 # define TV_VBURST_START_F1_MASK 0x003f0000
1080 # define TV_VBURST_START_F1_SHIFT 16
1081 /**
1082 * Offset to the end of vertical colorburst, measured in one less than the
1083 * number of lines from the start of NBR.
1084 */
1085 # define TV_VBURST_END_F1_MASK 0x000000ff
1086 # define TV_VBURST_END_F1_SHIFT 0
1087
1088 #define TV_V_CTL_5 0x6804c
1089 /**
1090 * Offset to start of vertical colorburst, measured in one less than the
1091 * number of lines from vertical start.
1092 */
1093 # define TV_VBURST_START_F2_MASK 0x003f0000
1094 # define TV_VBURST_START_F2_SHIFT 16
1095 /**
1096 * Offset to the end of vertical colorburst, measured in one less than the
1097 * number of lines from the start of NBR.
1098 */
1099 # define TV_VBURST_END_F2_MASK 0x000000ff
1100 # define TV_VBURST_END_F2_SHIFT 0
1101
1102 #define TV_V_CTL_6 0x68050
1103 /**
1104 * Offset to start of vertical colorburst, measured in one less than the
1105 * number of lines from vertical start.
1106 */
1107 # define TV_VBURST_START_F3_MASK 0x003f0000
1108 # define TV_VBURST_START_F3_SHIFT 16
1109 /**
1110 * Offset to the end of vertical colorburst, measured in one less than the
1111 * number of lines from the start of NBR.
1112 */
1113 # define TV_VBURST_END_F3_MASK 0x000000ff
1114 # define TV_VBURST_END_F3_SHIFT 0
1115
1116 #define TV_V_CTL_7 0x68054
1117 /**
1118 * Offset to start of vertical colorburst, measured in one less than the
1119 * number of lines from vertical start.
1120 */
1121 # define TV_VBURST_START_F4_MASK 0x003f0000
1122 # define TV_VBURST_START_F4_SHIFT 16
1123 /**
1124 * Offset to the end of vertical colorburst, measured in one less than the
1125 * number of lines from the start of NBR.
1126 */
1127 # define TV_VBURST_END_F4_MASK 0x000000ff
1128 # define TV_VBURST_END_F4_SHIFT 0
1129
1130 #define TV_SC_CTL_1 0x68060
1131 /** Turns on the first subcarrier phase generation DDA */
1132 # define TV_SC_DDA1_EN (1 << 31)
1133 /** Turns on the first subcarrier phase generation DDA */
1134 # define TV_SC_DDA2_EN (1 << 30)
1135 /** Turns on the first subcarrier phase generation DDA */
1136 # define TV_SC_DDA3_EN (1 << 29)
1137 /** Sets the subcarrier DDA to reset frequency every other field */
1138 # define TV_SC_RESET_EVERY_2 (0 << 24)
1139 /** Sets the subcarrier DDA to reset frequency every fourth field */
1140 # define TV_SC_RESET_EVERY_4 (1 << 24)
1141 /** Sets the subcarrier DDA to reset frequency every eighth field */
1142 # define TV_SC_RESET_EVERY_8 (2 << 24)
1143 /** Sets the subcarrier DDA to never reset the frequency */
1144 # define TV_SC_RESET_NEVER (3 << 24)
1145 /** Sets the peak amplitude of the colorburst.*/
1146 # define TV_BURST_LEVEL_MASK 0x00ff0000
1147 # define TV_BURST_LEVEL_SHIFT 16
1148 /** Sets the increment of the first subcarrier phase generation DDA */
1149 # define TV_SCDDA1_INC_MASK 0x00000fff
1150 # define TV_SCDDA1_INC_SHIFT 0
1151
1152 #define TV_SC_CTL_2 0x68064
1153 /** Sets the rollover for the second subcarrier phase generation DDA */
1154 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
1155 # define TV_SCDDA2_SIZE_SHIFT 16
1156 /** Sets the increent of the second subcarrier phase generation DDA */
1157 # define TV_SCDDA2_INC_MASK 0x00007fff
1158 # define TV_SCDDA2_INC_SHIFT 0
1159
1160 #define TV_SC_CTL_3 0x68068
1161 /** Sets the rollover for the third subcarrier phase generation DDA */
1162 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
1163 # define TV_SCDDA3_SIZE_SHIFT 16
1164 /** Sets the increent of the third subcarrier phase generation DDA */
1165 # define TV_SCDDA3_INC_MASK 0x00007fff
1166 # define TV_SCDDA3_INC_SHIFT 0
1167
1168 #define TV_WIN_POS 0x68070
1169 /** X coordinate of the display from the start of horizontal active */
1170 # define TV_XPOS_MASK 0x1fff0000
1171 # define TV_XPOS_SHIFT 16
1172 /** Y coordinate of the display from the start of vertical active (NBR) */
1173 # define TV_YPOS_MASK 0x00000fff
1174 # define TV_YPOS_SHIFT 0
1175
1176 #define TV_WIN_SIZE 0x68074
1177 /** Horizontal size of the display window, measured in pixels*/
1178 # define TV_XSIZE_MASK 0x1fff0000
1179 # define TV_XSIZE_SHIFT 16
1180 /**
1181 * Vertical size of the display window, measured in pixels.
1182 *
1183 * Must be even for interlaced modes.
1184 */
1185 # define TV_YSIZE_MASK 0x00000fff
1186 # define TV_YSIZE_SHIFT 0
1187
1188 #define TV_FILTER_CTL_1 0x68080
1189 /**
1190 * Enables automatic scaling calculation.
1191 *
1192 * If set, the rest of the registers are ignored, and the calculated values can
1193 * be read back from the register.
1194 */
1195 # define TV_AUTO_SCALE (1 << 31)
1196 /**
1197 * Disables the vertical filter.
1198 *
1199 * This is required on modes more than 1024 pixels wide */
1200 # define TV_V_FILTER_BYPASS (1 << 29)
1201 /** Enables adaptive vertical filtering */
1202 # define TV_VADAPT (1 << 28)
1203 # define TV_VADAPT_MODE_MASK (3 << 26)
1204 /** Selects the least adaptive vertical filtering mode */
1205 # define TV_VADAPT_MODE_LEAST (0 << 26)
1206 /** Selects the moderately adaptive vertical filtering mode */
1207 # define TV_VADAPT_MODE_MODERATE (1 << 26)
1208 /** Selects the most adaptive vertical filtering mode */
1209 # define TV_VADAPT_MODE_MOST (3 << 26)
1210 /**
1211 * Sets the horizontal scaling factor.
1212 *
1213 * This should be the fractional part of the horizontal scaling factor divided
1214 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1215 *
1216 * (src width - 1) / ((oversample * dest width) - 1)
1217 */
1218 # define TV_HSCALE_FRAC_MASK 0x00003fff
1219 # define TV_HSCALE_FRAC_SHIFT 0
1220
1221 #define TV_FILTER_CTL_2 0x68084
1222 /**
1223 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1224 *
1225 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1226 */
1227 # define TV_VSCALE_INT_MASK 0x00038000
1228 # define TV_VSCALE_INT_SHIFT 15
1229 /**
1230 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1231 *
1232 * \sa TV_VSCALE_INT_MASK
1233 */
1234 # define TV_VSCALE_FRAC_MASK 0x00007fff
1235 # define TV_VSCALE_FRAC_SHIFT 0
1236
1237 #define TV_FILTER_CTL_3 0x68088
1238 /**
1239 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1240 *
1241 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1242 *
1243 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1244 */
1245 # define TV_VSCALE_IP_INT_MASK 0x00038000
1246 # define TV_VSCALE_IP_INT_SHIFT 15
1247 /**
1248 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1249 *
1250 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1251 *
1252 * \sa TV_VSCALE_IP_INT_MASK
1253 */
1254 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1255 # define TV_VSCALE_IP_FRAC_SHIFT 0
1256
1257 #define TV_CC_CONTROL 0x68090
1258 # define TV_CC_ENABLE (1 << 31)
1259 /**
1260 * Specifies which field to send the CC data in.
1261 *
1262 * CC data is usually sent in field 0.
1263 */
1264 # define TV_CC_FID_MASK (1 << 27)
1265 # define TV_CC_FID_SHIFT 27
1266 /** Sets the horizontal position of the CC data. Usually 135. */
1267 # define TV_CC_HOFF_MASK 0x03ff0000
1268 # define TV_CC_HOFF_SHIFT 16
1269 /** Sets the vertical position of the CC data. Usually 21 */
1270 # define TV_CC_LINE_MASK 0x0000003f
1271 # define TV_CC_LINE_SHIFT 0
1272
1273 #define TV_CC_DATA 0x68094
1274 # define TV_CC_RDY (1 << 31)
1275 /** Second word of CC data to be transmitted. */
1276 # define TV_CC_DATA_2_MASK 0x007f0000
1277 # define TV_CC_DATA_2_SHIFT 16
1278 /** First word of CC data to be transmitted. */
1279 # define TV_CC_DATA_1_MASK 0x0000007f
1280 # define TV_CC_DATA_1_SHIFT 0
1281
1282 #define TV_H_LUMA_0 0x68100
1283 #define TV_H_LUMA_59 0x681ec
1284 #define TV_H_CHROMA_0 0x68200
1285 #define TV_H_CHROMA_59 0x682ec
1286 #define TV_V_LUMA_0 0x68300
1287 #define TV_V_LUMA_42 0x683a8
1288 #define TV_V_CHROMA_0 0x68400
1289 #define TV_V_CHROMA_42 0x684a8
1290
1291 /* Display & cursor control */
1292
1293 /* Pipe A */
1294 #define PIPEADSL 0x70000
1295 #define PIPEACONF 0x70008
1296 #define PIPEACONF_ENABLE (1<<31)
1297 #define PIPEACONF_DISABLE 0
1298 #define PIPEACONF_DOUBLE_WIDE (1<<30)
1299 #define I965_PIPECONF_ACTIVE (1<<30)
1300 #define PIPEACONF_SINGLE_WIDE 0
1301 #define PIPEACONF_PIPE_UNLOCKED 0
1302 #define PIPEACONF_PIPE_LOCKED (1<<25)
1303 #define PIPEACONF_PALETTE 0
1304 #define PIPEACONF_GAMMA (1<<24)
1305 #define PIPECONF_FORCE_BORDER (1<<25)
1306 #define PIPECONF_PROGRESSIVE (0 << 21)
1307 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1308 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
1309 #define PIPEASTAT 0x70024
1310 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1311 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1312 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
1313 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1314 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1315 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1316 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1317 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1318 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1319 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1320 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1321 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1322 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1323 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1324 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1325 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1326 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1327 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1328 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1329 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1330 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1331 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
1332 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1333 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1334 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1335 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1336 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1337 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1338 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
1339
1340 #define DSPARB 0x70030
1341 #define DSPARB_CSTART_MASK (0x7f << 7)
1342 #define DSPARB_CSTART_SHIFT 7
1343 #define DSPARB_BSTART_MASK (0x7f)
1344 #define DSPARB_BSTART_SHIFT 0
1345 /*
1346 * The two pipe frame counter registers are not synchronized, so
1347 * reading a stable value is somewhat tricky. The following code
1348 * should work:
1349 *
1350 * do {
1351 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1352 * PIPE_FRAME_HIGH_SHIFT;
1353 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1354 * PIPE_FRAME_LOW_SHIFT);
1355 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1356 * PIPE_FRAME_HIGH_SHIFT);
1357 * } while (high1 != high2);
1358 * frame = (high1 << 8) | low1;
1359 */
1360 #define PIPEAFRAMEHIGH 0x70040
1361 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
1362 #define PIPE_FRAME_HIGH_SHIFT 0
1363 #define PIPEAFRAMEPIXEL 0x70044
1364 #define PIPE_FRAME_LOW_MASK 0xff000000
1365 #define PIPE_FRAME_LOW_SHIFT 24
1366 #define PIPE_PIXEL_MASK 0x00ffffff
1367 #define PIPE_PIXEL_SHIFT 0
1368
1369 /* Cursor A & B regs */
1370 #define CURACNTR 0x70080
1371 #define CURSOR_MODE_DISABLE 0x00
1372 #define CURSOR_MODE_64_32B_AX 0x07
1373 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
1374 #define MCURSOR_GAMMA_ENABLE (1 << 26)
1375 #define CURABASE 0x70084
1376 #define CURAPOS 0x70088
1377 #define CURSOR_POS_MASK 0x007FF
1378 #define CURSOR_POS_SIGN 0x8000
1379 #define CURSOR_X_SHIFT 0
1380 #define CURSOR_Y_SHIFT 16
1381 #define CURBCNTR 0x700c0
1382 #define CURBBASE 0x700c4
1383 #define CURBPOS 0x700c8
1384
1385 /* Display A control */
1386 #define DSPACNTR 0x70180
1387 #define DISPLAY_PLANE_ENABLE (1<<31)
1388 #define DISPLAY_PLANE_DISABLE 0
1389 #define DISPPLANE_GAMMA_ENABLE (1<<30)
1390 #define DISPPLANE_GAMMA_DISABLE 0
1391 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1392 #define DISPPLANE_8BPP (0x2<<26)
1393 #define DISPPLANE_15_16BPP (0x4<<26)
1394 #define DISPPLANE_16BPP (0x5<<26)
1395 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1396 #define DISPPLANE_32BPP (0x7<<26)
1397 #define DISPPLANE_STEREO_ENABLE (1<<25)
1398 #define DISPPLANE_STEREO_DISABLE 0
1399 #define DISPPLANE_SEL_PIPE_MASK (1<<24)
1400 #define DISPPLANE_SEL_PIPE_A 0
1401 #define DISPPLANE_SEL_PIPE_B (1<<24)
1402 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1403 #define DISPPLANE_SRC_KEY_DISABLE 0
1404 #define DISPPLANE_LINE_DOUBLE (1<<20)
1405 #define DISPPLANE_NO_LINE_DOUBLE 0
1406 #define DISPPLANE_STEREO_POLARITY_FIRST 0
1407 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
1408 #define DSPAADDR 0x70184
1409 #define DSPASTRIDE 0x70188
1410 #define DSPAPOS 0x7018C /* reserved */
1411 #define DSPASIZE 0x70190
1412 #define DSPASURF 0x7019C /* 965+ only */
1413 #define DSPATILEOFF 0x701A4 /* 965+ only */
1414
1415 /* VBIOS flags */
1416 #define SWF00 0x71410
1417 #define SWF01 0x71414
1418 #define SWF02 0x71418
1419 #define SWF03 0x7141c
1420 #define SWF04 0x71420
1421 #define SWF05 0x71424
1422 #define SWF06 0x71428
1423 #define SWF10 0x70410
1424 #define SWF11 0x70414
1425 #define SWF14 0x71420
1426 #define SWF30 0x72414
1427 #define SWF31 0x72418
1428 #define SWF32 0x7241c
1429
1430 /* Pipe B */
1431 #define PIPEBDSL 0x71000
1432 #define PIPEBCONF 0x71008
1433 #define PIPEBSTAT 0x71024
1434 #define PIPEBFRAMEHIGH 0x71040
1435 #define PIPEBFRAMEPIXEL 0x71044
1436
1437 /* Display B control */
1438 #define DSPBCNTR 0x71180
1439 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1440 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
1441 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1442 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1443 #define DSPBADDR 0x71184
1444 #define DSPBSTRIDE 0x71188
1445 #define DSPBPOS 0x7118C
1446 #define DSPBSIZE 0x71190
1447 #define DSPBSURF 0x7119C
1448 #define DSPBTILEOFF 0x711A4
1449
1450 /* VBIOS regs */
1451 #define VGACNTRL 0x71400
1452 # define VGA_DISP_DISABLE (1 << 31)
1453 # define VGA_2X_MODE (1 << 30)
1454 # define VGA_PIPE_B_SELECT (1 << 29)
1455
1456 #endif /* _I915_REG_H_ */
This page took 0.061575 seconds and 4 git commands to generate.