27d20177708f37395020beeb4ee5c7b0f067fd83
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 /*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32 #define INTEL_GMCH_CTRL 0x52
33 #define INTEL_GMCH_VGA_DISABLE (1 << 1)
34 #define INTEL_GMCH_ENABLED 0x4
35 #define INTEL_GMCH_MEM_MASK 0x1
36 #define INTEL_GMCH_MEM_64M 0x1
37 #define INTEL_GMCH_MEM_128M 0
38
39 #define INTEL_GMCH_GMS_MASK (0xf << 4)
40 #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41 #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42 #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43 #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44 #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45 #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47 #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48 #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
49 #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50 #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51 #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52 #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53 #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54 #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
55
56 #define SNB_GMCH_CTRL 0x50
57 #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
58 #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
59 #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
60 #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
61 #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
62 #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
63 #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
64 #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
65 #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
66 #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
67 #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
68 #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
69 #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
70 #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
71 #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
72 #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
73 #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
74
75 /* PCI config space */
76
77 #define HPLLCC 0xc0 /* 855 only */
78 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
79 #define GC_CLOCK_133_200 (0 << 0)
80 #define GC_CLOCK_100_200 (1 << 0)
81 #define GC_CLOCK_100_133 (2 << 0)
82 #define GC_CLOCK_166_250 (3 << 0)
83 #define GCFGC2 0xda
84 #define GCFGC 0xf0 /* 915+ only */
85 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
86 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
87 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
88 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
89 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
90 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
91 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
92 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
93 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
94 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
95 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
96 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
97 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
98 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
99 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
100 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
101 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
102 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
103 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
104 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
105 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
106 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
107 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
108 #define LBB 0xf4
109 #define GDRST 0xc0
110 #define GDRST_FULL (0<<2)
111 #define GDRST_RENDER (1<<2)
112 #define GDRST_MEDIA (3<<2)
113
114 /* VGA stuff */
115
116 #define VGA_ST01_MDA 0x3ba
117 #define VGA_ST01_CGA 0x3da
118
119 #define VGA_MSR_WRITE 0x3c2
120 #define VGA_MSR_READ 0x3cc
121 #define VGA_MSR_MEM_EN (1<<1)
122 #define VGA_MSR_CGA_MODE (1<<0)
123
124 #define VGA_SR_INDEX 0x3c4
125 #define VGA_SR_DATA 0x3c5
126
127 #define VGA_AR_INDEX 0x3c0
128 #define VGA_AR_VID_EN (1<<5)
129 #define VGA_AR_DATA_WRITE 0x3c0
130 #define VGA_AR_DATA_READ 0x3c1
131
132 #define VGA_GR_INDEX 0x3ce
133 #define VGA_GR_DATA 0x3cf
134 /* GR05 */
135 #define VGA_GR_MEM_READ_MODE_SHIFT 3
136 #define VGA_GR_MEM_READ_MODE_PLANE 1
137 /* GR06 */
138 #define VGA_GR_MEM_MODE_MASK 0xc
139 #define VGA_GR_MEM_MODE_SHIFT 2
140 #define VGA_GR_MEM_A0000_AFFFF 0
141 #define VGA_GR_MEM_A0000_BFFFF 1
142 #define VGA_GR_MEM_B0000_B7FFF 2
143 #define VGA_GR_MEM_B0000_BFFFF 3
144
145 #define VGA_DACMASK 0x3c6
146 #define VGA_DACRX 0x3c7
147 #define VGA_DACWX 0x3c8
148 #define VGA_DACDATA 0x3c9
149
150 #define VGA_CR_INDEX_MDA 0x3b4
151 #define VGA_CR_DATA_MDA 0x3b5
152 #define VGA_CR_INDEX_CGA 0x3d4
153 #define VGA_CR_DATA_CGA 0x3d5
154
155 /*
156 * Memory interface instructions used by the kernel
157 */
158 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
159
160 #define MI_NOOP MI_INSTR(0, 0)
161 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
162 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
163 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
164 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
165 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
166 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
167 #define MI_FLUSH MI_INSTR(0x04, 0)
168 #define MI_READ_FLUSH (1 << 0)
169 #define MI_EXE_FLUSH (1 << 1)
170 #define MI_NO_WRITE_FLUSH (1 << 2)
171 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
172 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
173 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
174 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
175 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
176 #define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
177 #define MI_OVERLAY_CONTINUE (0x0<<21)
178 #define MI_OVERLAY_ON (0x1<<21)
179 #define MI_OVERLAY_OFF (0x2<<21)
180 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
181 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
182 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
183 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
184 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
185 #define MI_MM_SPACE_GTT (1<<8)
186 #define MI_MM_SPACE_PHYSICAL (0<<8)
187 #define MI_SAVE_EXT_STATE_EN (1<<3)
188 #define MI_RESTORE_EXT_STATE_EN (1<<2)
189 #define MI_RESTORE_INHIBIT (1<<0)
190 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
191 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
192 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
193 #define MI_STORE_DWORD_INDEX_SHIFT 2
194 #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
195 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
196 #define MI_BATCH_NON_SECURE (1)
197 #define MI_BATCH_NON_SECURE_I965 (1<<8)
198 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
199
200 /*
201 * 3D instructions used by the kernel
202 */
203 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
204
205 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
206 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
207 #define SC_UPDATE_SCISSOR (0x1<<1)
208 #define SC_ENABLE_MASK (0x1<<0)
209 #define SC_ENABLE (0x1<<0)
210 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
211 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
212 #define SCI_YMIN_MASK (0xffff<<16)
213 #define SCI_XMIN_MASK (0xffff<<0)
214 #define SCI_YMAX_MASK (0xffff<<16)
215 #define SCI_XMAX_MASK (0xffff<<0)
216 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
217 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
218 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
219 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
220 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
221 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
222 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
223 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
224 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
225 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
226 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
227 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
228 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
229 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
230 #define BLT_DEPTH_8 (0<<24)
231 #define BLT_DEPTH_16_565 (1<<24)
232 #define BLT_DEPTH_16_1555 (2<<24)
233 #define BLT_DEPTH_32 (3<<24)
234 #define BLT_ROP_GXCOPY (0xcc<<16)
235 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
236 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
237 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
238 #define ASYNC_FLIP (1<<22)
239 #define DISPLAY_PLANE_A (0<<20)
240 #define DISPLAY_PLANE_B (1<<20)
241 #define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
242 #define PIPE_CONTROL_QW_WRITE (1<<14)
243 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
244 #define PIPE_CONTROL_WC_FLUSH (1<<12)
245 #define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
246 #define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
247 #define PIPE_CONTROL_ISP_DIS (1<<9)
248 #define PIPE_CONTROL_NOTIFY (1<<8)
249 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
250 #define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
251
252 /*
253 * Fence registers
254 */
255 #define FENCE_REG_830_0 0x2000
256 #define FENCE_REG_945_8 0x3000
257 #define I830_FENCE_START_MASK 0x07f80000
258 #define I830_FENCE_TILING_Y_SHIFT 12
259 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
260 #define I830_FENCE_PITCH_SHIFT 4
261 #define I830_FENCE_REG_VALID (1<<0)
262 #define I915_FENCE_MAX_PITCH_VAL 4
263 #define I830_FENCE_MAX_PITCH_VAL 6
264 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
265
266 #define I915_FENCE_START_MASK 0x0ff00000
267 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
268
269 #define FENCE_REG_965_0 0x03000
270 #define I965_FENCE_PITCH_SHIFT 2
271 #define I965_FENCE_TILING_Y_SHIFT 1
272 #define I965_FENCE_REG_VALID (1<<0)
273 #define I965_FENCE_MAX_PITCH_VAL 0x0400
274
275 #define FENCE_REG_SANDYBRIDGE_0 0x100000
276 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
277
278 /*
279 * Instruction and interrupt control regs
280 */
281 #define PGTBL_ER 0x02024
282 #define PRB0_TAIL 0x02030
283 #define PRB0_HEAD 0x02034
284 #define PRB0_START 0x02038
285 #define PRB0_CTL 0x0203c
286 #define TAIL_ADDR 0x001FFFF8
287 #define HEAD_WRAP_COUNT 0xFFE00000
288 #define HEAD_WRAP_ONE 0x00200000
289 #define HEAD_ADDR 0x001FFFFC
290 #define RING_NR_PAGES 0x001FF000
291 #define RING_REPORT_MASK 0x00000006
292 #define RING_REPORT_64K 0x00000002
293 #define RING_REPORT_128K 0x00000004
294 #define RING_NO_REPORT 0x00000000
295 #define RING_VALID_MASK 0x00000001
296 #define RING_VALID 0x00000001
297 #define RING_INVALID 0x00000000
298 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
299 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
300 #define PRB1_TAIL 0x02040 /* 915+ only */
301 #define PRB1_HEAD 0x02044 /* 915+ only */
302 #define PRB1_START 0x02048 /* 915+ only */
303 #define PRB1_CTL 0x0204c /* 915+ only */
304 #define IPEIR_I965 0x02064
305 #define IPEHR_I965 0x02068
306 #define INSTDONE_I965 0x0206c
307 #define INSTPS 0x02070 /* 965+ only */
308 #define INSTDONE1 0x0207c /* 965+ only */
309 #define ACTHD_I965 0x02074
310 #define HWS_PGA 0x02080
311 #define HWS_PGA_GEN6 0x04080
312 #define HWS_ADDRESS_MASK 0xfffff000
313 #define HWS_START_ADDRESS_SHIFT 4
314 #define PWRCTXA 0x2088 /* 965GM+ only */
315 #define PWRCTX_EN (1<<0)
316 #define IPEIR 0x02088
317 #define IPEHR 0x0208c
318 #define INSTDONE 0x02090
319 #define NOPID 0x02094
320 #define HWSTAM 0x02098
321
322 #define MI_MODE 0x0209c
323 # define VS_TIMER_DISPATCH (1 << 6)
324 # define MI_FLUSH_ENABLE (1 << 11)
325
326 #define SCPD0 0x0209c /* 915+ only */
327 #define IER 0x020a0
328 #define IIR 0x020a4
329 #define IMR 0x020a8
330 #define ISR 0x020ac
331 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
332 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
333 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
334 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
335 #define I915_HWB_OOM_INTERRUPT (1<<13)
336 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
337 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
338 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
339 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
340 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
341 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
342 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
343 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
344 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
345 #define I915_DEBUG_INTERRUPT (1<<2)
346 #define I915_USER_INTERRUPT (1<<1)
347 #define I915_ASLE_INTERRUPT (1<<0)
348 #define I915_BSD_USER_INTERRUPT (1<<25)
349 #define EIR 0x020b0
350 #define EMR 0x020b4
351 #define ESR 0x020b8
352 #define GM45_ERROR_PAGE_TABLE (1<<5)
353 #define GM45_ERROR_MEM_PRIV (1<<4)
354 #define I915_ERROR_PAGE_TABLE (1<<4)
355 #define GM45_ERROR_CP_PRIV (1<<3)
356 #define I915_ERROR_MEMORY_REFRESH (1<<1)
357 #define I915_ERROR_INSTRUCTION (1<<0)
358 #define INSTPM 0x020c0
359 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
360 #define ACTHD 0x020c8
361 #define FW_BLC 0x020d8
362 #define FW_BLC2 0x020dc
363 #define FW_BLC_SELF 0x020e0 /* 915+ only */
364 #define FW_BLC_SELF_EN_MASK (1<<31)
365 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
366 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
367 #define MM_BURST_LENGTH 0x00700000
368 #define MM_FIFO_WATERMARK 0x0001F000
369 #define LM_BURST_LENGTH 0x00000700
370 #define LM_FIFO_WATERMARK 0x0000001F
371 #define MI_ARB_STATE 0x020e4 /* 915+ only */
372 #define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
373
374 /* Make render/texture TLB fetches lower priorty than associated data
375 * fetches. This is not turned on by default
376 */
377 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
378
379 /* Isoch request wait on GTT enable (Display A/B/C streams).
380 * Make isoch requests stall on the TLB update. May cause
381 * display underruns (test mode only)
382 */
383 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
384
385 /* Block grant count for isoch requests when block count is
386 * set to a finite value.
387 */
388 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
389 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
390 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
391 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
392 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
393
394 /* Enable render writes to complete in C2/C3/C4 power states.
395 * If this isn't enabled, render writes are prevented in low
396 * power states. That seems bad to me.
397 */
398 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
399
400 /* This acknowledges an async flip immediately instead
401 * of waiting for 2TLB fetches.
402 */
403 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
404
405 /* Enables non-sequential data reads through arbiter
406 */
407 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
408
409 /* Disable FSB snooping of cacheable write cycles from binner/render
410 * command stream
411 */
412 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
413
414 /* Arbiter time slice for non-isoch streams */
415 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
416 #define MI_ARB_TIME_SLICE_1 (0 << 5)
417 #define MI_ARB_TIME_SLICE_2 (1 << 5)
418 #define MI_ARB_TIME_SLICE_4 (2 << 5)
419 #define MI_ARB_TIME_SLICE_6 (3 << 5)
420 #define MI_ARB_TIME_SLICE_8 (4 << 5)
421 #define MI_ARB_TIME_SLICE_10 (5 << 5)
422 #define MI_ARB_TIME_SLICE_14 (6 << 5)
423 #define MI_ARB_TIME_SLICE_16 (7 << 5)
424
425 /* Low priority grace period page size */
426 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
427 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
428
429 /* Disable display A/B trickle feed */
430 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
431
432 /* Set display plane priority */
433 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
434 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
435
436 #define CACHE_MODE_0 0x02120 /* 915+ only */
437 #define CM0_MASK_SHIFT 16
438 #define CM0_IZ_OPT_DISABLE (1<<6)
439 #define CM0_ZR_OPT_DISABLE (1<<5)
440 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
441 #define CM0_COLOR_EVICT_DISABLE (1<<3)
442 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
443 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
444 #define BB_ADDR 0x02140 /* 8 bytes */
445 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
446 #define ECOSKPD 0x021d0
447 #define ECO_GATING_CX_ONLY (1<<3)
448 #define ECO_FLIP_DONE (1<<0)
449
450 /* GEN6 interrupt control */
451 #define GEN6_RENDER_HWSTAM 0x2098
452 #define GEN6_RENDER_IMR 0x20a8
453 #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
454 #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
455 #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
456 #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
457 #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
458 #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
459 #define GEN6_RENDER_SYNC_STATUS (1 << 2)
460 #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
461 #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
462
463 #define GEN6_BLITTER_HWSTAM 0x22098
464 #define GEN6_BLITTER_IMR 0x220a8
465 #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
466 #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
467 #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
468 #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
469 /*
470 * BSD (bit stream decoder instruction and interrupt control register defines
471 * (G4X and Ironlake only)
472 */
473
474 #define BSD_RING_TAIL 0x04030
475 #define BSD_RING_HEAD 0x04034
476 #define BSD_RING_START 0x04038
477 #define BSD_RING_CTL 0x0403c
478 #define BSD_RING_ACTHD 0x04074
479 #define BSD_HWS_PGA 0x04080
480
481 /*
482 * Framebuffer compression (915+ only)
483 */
484
485 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
486 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
487 #define FBC_CONTROL 0x03208
488 #define FBC_CTL_EN (1<<31)
489 #define FBC_CTL_PERIODIC (1<<30)
490 #define FBC_CTL_INTERVAL_SHIFT (16)
491 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
492 #define FBC_CTL_C3_IDLE (1<<13)
493 #define FBC_CTL_STRIDE_SHIFT (5)
494 #define FBC_CTL_FENCENO (1<<0)
495 #define FBC_COMMAND 0x0320c
496 #define FBC_CMD_COMPRESS (1<<0)
497 #define FBC_STATUS 0x03210
498 #define FBC_STAT_COMPRESSING (1<<31)
499 #define FBC_STAT_COMPRESSED (1<<30)
500 #define FBC_STAT_MODIFIED (1<<29)
501 #define FBC_STAT_CURRENT_LINE (1<<0)
502 #define FBC_CONTROL2 0x03214
503 #define FBC_CTL_FENCE_DBL (0<<4)
504 #define FBC_CTL_IDLE_IMM (0<<2)
505 #define FBC_CTL_IDLE_FULL (1<<2)
506 #define FBC_CTL_IDLE_LINE (2<<2)
507 #define FBC_CTL_IDLE_DEBUG (3<<2)
508 #define FBC_CTL_CPU_FENCE (1<<1)
509 #define FBC_CTL_PLANEA (0<<0)
510 #define FBC_CTL_PLANEB (1<<0)
511 #define FBC_FENCE_OFF 0x0321b
512 #define FBC_TAG 0x03300
513
514 #define FBC_LL_SIZE (1536)
515
516 /* Framebuffer compression for GM45+ */
517 #define DPFC_CB_BASE 0x3200
518 #define DPFC_CONTROL 0x3208
519 #define DPFC_CTL_EN (1<<31)
520 #define DPFC_CTL_PLANEA (0<<30)
521 #define DPFC_CTL_PLANEB (1<<30)
522 #define DPFC_CTL_FENCE_EN (1<<29)
523 #define DPFC_SR_EN (1<<10)
524 #define DPFC_CTL_LIMIT_1X (0<<6)
525 #define DPFC_CTL_LIMIT_2X (1<<6)
526 #define DPFC_CTL_LIMIT_4X (2<<6)
527 #define DPFC_RECOMP_CTL 0x320c
528 #define DPFC_RECOMP_STALL_EN (1<<27)
529 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
530 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
531 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
532 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
533 #define DPFC_STATUS 0x3210
534 #define DPFC_INVAL_SEG_SHIFT (16)
535 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
536 #define DPFC_COMP_SEG_SHIFT (0)
537 #define DPFC_COMP_SEG_MASK (0x000003ff)
538 #define DPFC_STATUS2 0x3214
539 #define DPFC_FENCE_YOFF 0x3218
540 #define DPFC_CHICKEN 0x3224
541 #define DPFC_HT_MODIFY (1<<31)
542
543 /* Framebuffer compression for Ironlake */
544 #define ILK_DPFC_CB_BASE 0x43200
545 #define ILK_DPFC_CONTROL 0x43208
546 /* The bit 28-8 is reserved */
547 #define DPFC_RESERVED (0x1FFFFF00)
548 #define ILK_DPFC_RECOMP_CTL 0x4320c
549 #define ILK_DPFC_STATUS 0x43210
550 #define ILK_DPFC_FENCE_YOFF 0x43218
551 #define ILK_DPFC_CHICKEN 0x43224
552 #define ILK_FBC_RT_BASE 0x2128
553 #define ILK_FBC_RT_VALID (1<<0)
554
555 #define ILK_DISPLAY_CHICKEN1 0x42000
556 #define ILK_FBCQ_DIS (1<<22)
557
558 /*
559 * GPIO regs
560 */
561 #define GPIOA 0x5010
562 #define GPIOB 0x5014
563 #define GPIOC 0x5018
564 #define GPIOD 0x501c
565 #define GPIOE 0x5020
566 #define GPIOF 0x5024
567 #define GPIOG 0x5028
568 #define GPIOH 0x502c
569 # define GPIO_CLOCK_DIR_MASK (1 << 0)
570 # define GPIO_CLOCK_DIR_IN (0 << 1)
571 # define GPIO_CLOCK_DIR_OUT (1 << 1)
572 # define GPIO_CLOCK_VAL_MASK (1 << 2)
573 # define GPIO_CLOCK_VAL_OUT (1 << 3)
574 # define GPIO_CLOCK_VAL_IN (1 << 4)
575 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
576 # define GPIO_DATA_DIR_MASK (1 << 8)
577 # define GPIO_DATA_DIR_IN (0 << 9)
578 # define GPIO_DATA_DIR_OUT (1 << 9)
579 # define GPIO_DATA_VAL_MASK (1 << 10)
580 # define GPIO_DATA_VAL_OUT (1 << 11)
581 # define GPIO_DATA_VAL_IN (1 << 12)
582 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
583
584 #define GMBUS0 0x5100
585 #define GMBUS1 0x5104
586 #define GMBUS2 0x5108
587 #define GMBUS3 0x510c
588 #define GMBUS4 0x5110
589 #define GMBUS5 0x5120
590
591 /*
592 * Clock control & power management
593 */
594
595 #define VGA0 0x6000
596 #define VGA1 0x6004
597 #define VGA_PD 0x6010
598 #define VGA0_PD_P2_DIV_4 (1 << 7)
599 #define VGA0_PD_P1_DIV_2 (1 << 5)
600 #define VGA0_PD_P1_SHIFT 0
601 #define VGA0_PD_P1_MASK (0x1f << 0)
602 #define VGA1_PD_P2_DIV_4 (1 << 15)
603 #define VGA1_PD_P1_DIV_2 (1 << 13)
604 #define VGA1_PD_P1_SHIFT 8
605 #define VGA1_PD_P1_MASK (0x1f << 8)
606 #define DPLL_A 0x06014
607 #define DPLL_B 0x06018
608 #define DPLL_VCO_ENABLE (1 << 31)
609 #define DPLL_DVO_HIGH_SPEED (1 << 30)
610 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
611 #define DPLL_VGA_MODE_DIS (1 << 28)
612 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
613 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
614 #define DPLL_MODE_MASK (3 << 26)
615 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
616 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
617 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
618 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
619 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
620 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
621 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
622
623 #define SRX_INDEX 0x3c4
624 #define SRX_DATA 0x3c5
625 #define SR01 1
626 #define SR01_SCREEN_OFF (1<<5)
627
628 #define PPCR 0x61204
629 #define PPCR_ON (1<<0)
630
631 #define DVOB 0x61140
632 #define DVOB_ON (1<<31)
633 #define DVOC 0x61160
634 #define DVOC_ON (1<<31)
635 #define LVDS 0x61180
636 #define LVDS_ON (1<<31)
637
638 #define ADPA 0x61100
639 #define ADPA_DPMS_MASK (~(3<<10))
640 #define ADPA_DPMS_ON (0<<10)
641 #define ADPA_DPMS_SUSPEND (1<<10)
642 #define ADPA_DPMS_STANDBY (2<<10)
643 #define ADPA_DPMS_OFF (3<<10)
644
645 #define RING_TAIL 0x00
646 #define TAIL_ADDR 0x001FFFF8
647 #define RING_HEAD 0x04
648 #define HEAD_WRAP_COUNT 0xFFE00000
649 #define HEAD_WRAP_ONE 0x00200000
650 #define HEAD_ADDR 0x001FFFFC
651 #define RING_START 0x08
652 #define START_ADDR 0xFFFFF000
653 #define RING_LEN 0x0C
654 #define RING_NR_PAGES 0x001FF000
655 #define RING_REPORT_MASK 0x00000006
656 #define RING_REPORT_64K 0x00000002
657 #define RING_REPORT_128K 0x00000004
658 #define RING_NO_REPORT 0x00000000
659 #define RING_VALID_MASK 0x00000001
660 #define RING_VALID 0x00000001
661 #define RING_INVALID 0x00000000
662
663 /* Scratch pad debug 0 reg:
664 */
665 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
666 /*
667 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
668 * this field (only one bit may be set).
669 */
670 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
671 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
672 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
673 /* i830, required in DVO non-gang */
674 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
675 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
676 #define PLL_REF_INPUT_DREFCLK (0 << 13)
677 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
678 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
679 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
680 #define PLL_REF_INPUT_MASK (3 << 13)
681 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
682 /* Ironlake */
683 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
684 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
685 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
686 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
687 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
688
689 /*
690 * Parallel to Serial Load Pulse phase selection.
691 * Selects the phase for the 10X DPLL clock for the PCIe
692 * digital display port. The range is 4 to 13; 10 or more
693 * is just a flip delay. The default is 6
694 */
695 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
696 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
697 /*
698 * SDVO multiplier for 945G/GM. Not used on 965.
699 */
700 #define SDVO_MULTIPLIER_MASK 0x000000ff
701 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
702 #define SDVO_MULTIPLIER_SHIFT_VGA 0
703 #define DPLL_A_MD 0x0601c /* 965+ only */
704 /*
705 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
706 *
707 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
708 */
709 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
710 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
711 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
712 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
713 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
714 /*
715 * SDVO/UDI pixel multiplier.
716 *
717 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
718 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
719 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
720 * dummy bytes in the datastream at an increased clock rate, with both sides of
721 * the link knowing how many bytes are fill.
722 *
723 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
724 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
725 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
726 * through an SDVO command.
727 *
728 * This register field has values of multiplication factor minus 1, with
729 * a maximum multiplier of 5 for SDVO.
730 */
731 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
732 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
733 /*
734 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
735 * This best be set to the default value (3) or the CRT won't work. No,
736 * I don't entirely understand what this does...
737 */
738 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
739 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
740 #define DPLL_B_MD 0x06020 /* 965+ only */
741 #define FPA0 0x06040
742 #define FPA1 0x06044
743 #define FPB0 0x06048
744 #define FPB1 0x0604c
745 #define FP_N_DIV_MASK 0x003f0000
746 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
747 #define FP_N_DIV_SHIFT 16
748 #define FP_M1_DIV_MASK 0x00003f00
749 #define FP_M1_DIV_SHIFT 8
750 #define FP_M2_DIV_MASK 0x0000003f
751 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
752 #define FP_M2_DIV_SHIFT 0
753 #define DPLL_TEST 0x606c
754 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
755 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
756 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
757 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
758 #define DPLLB_TEST_N_BYPASS (1 << 19)
759 #define DPLLB_TEST_M_BYPASS (1 << 18)
760 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
761 #define DPLLA_TEST_N_BYPASS (1 << 3)
762 #define DPLLA_TEST_M_BYPASS (1 << 2)
763 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
764 #define D_STATE 0x6104
765 #define DSTATE_PLL_D3_OFF (1<<3)
766 #define DSTATE_GFX_CLOCK_GATING (1<<1)
767 #define DSTATE_DOT_CLOCK_GATING (1<<0)
768 #define DSPCLK_GATE_D 0x6200
769 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
770 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
771 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
772 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
773 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
774 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
775 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
776 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
777 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
778 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
779 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
780 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
781 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
782 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
783 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
784 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
785 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
786 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
787 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
788 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
789 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
790 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
791 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
792 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
793 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
794 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
795 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
796 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
797 /**
798 * This bit must be set on the 830 to prevent hangs when turning off the
799 * overlay scaler.
800 */
801 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
802 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
803 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
804 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
805 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
806
807 #define RENCLK_GATE_D1 0x6204
808 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
809 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
810 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
811 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
812 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
813 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
814 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
815 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
816 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
817 /** This bit must be unset on 855,865 */
818 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
819 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
820 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
821 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
822 /** This bit must be set on 855,865. */
823 # define SV_CLOCK_GATE_DISABLE (1 << 0)
824 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
825 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
826 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
827 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
828 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
829 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
830 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
831 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
832 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
833 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
834 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
835 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
836 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
837 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
838 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
839 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
840 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
841
842 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
843 /** This bit must always be set on 965G/965GM */
844 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
845 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
846 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
847 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
848 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
849 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
850 /** This bit must always be set on 965G */
851 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
852 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
853 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
854 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
855 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
856 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
857 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
858 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
859 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
860 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
861 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
862 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
863 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
864 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
865 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
866 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
867 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
868 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
869 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
870
871 #define RENCLK_GATE_D2 0x6208
872 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
873 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
874 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
875 #define RAMCLK_GATE_D 0x6210 /* CRL only */
876 #define DEUC 0x6214 /* CRL only */
877
878 /*
879 * Palette regs
880 */
881
882 #define PALETTE_A 0x0a000
883 #define PALETTE_B 0x0a800
884
885 /* MCH MMIO space */
886
887 /*
888 * MCHBAR mirror.
889 *
890 * This mirrors the MCHBAR MMIO space whose location is determined by
891 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
892 * every way. It is not accessible from the CP register read instructions.
893 *
894 */
895 #define MCHBAR_MIRROR_BASE 0x10000
896
897 /** 915-945 and GM965 MCH register controlling DRAM channel access */
898 #define DCC 0x10200
899 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
900 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
901 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
902 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
903 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
904 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
905
906 /** Pineview MCH register contains DDR3 setting */
907 #define CSHRDDR3CTL 0x101a8
908 #define CSHRDDR3CTL_DDR3 (1 << 2)
909
910 /** 965 MCH register controlling DRAM channel configuration */
911 #define C0DRB3 0x10206
912 #define C1DRB3 0x10606
913
914 /* Clocking configuration register */
915 #define CLKCFG 0x10c00
916 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
917 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
918 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
919 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
920 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
921 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
922 /* Note, below two are guess */
923 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
924 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
925 #define CLKCFG_FSB_MASK (7 << 0)
926 #define CLKCFG_MEM_533 (1 << 4)
927 #define CLKCFG_MEM_667 (2 << 4)
928 #define CLKCFG_MEM_800 (3 << 4)
929 #define CLKCFG_MEM_MASK (7 << 4)
930
931 #define TSC1 0x11001
932 #define TSE (1<<0)
933 #define TR1 0x11006
934 #define TSFS 0x11020
935 #define TSFS_SLOPE_MASK 0x0000ff00
936 #define TSFS_SLOPE_SHIFT 8
937 #define TSFS_INTR_MASK 0x000000ff
938
939 #define CRSTANDVID 0x11100
940 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
941 #define PXVFREQ_PX_MASK 0x7f000000
942 #define PXVFREQ_PX_SHIFT 24
943 #define VIDFREQ_BASE 0x11110
944 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
945 #define VIDFREQ2 0x11114
946 #define VIDFREQ3 0x11118
947 #define VIDFREQ4 0x1111c
948 #define VIDFREQ_P0_MASK 0x1f000000
949 #define VIDFREQ_P0_SHIFT 24
950 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
951 #define VIDFREQ_P0_CSCLK_SHIFT 20
952 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
953 #define VIDFREQ_P0_CRCLK_SHIFT 16
954 #define VIDFREQ_P1_MASK 0x00001f00
955 #define VIDFREQ_P1_SHIFT 8
956 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
957 #define VIDFREQ_P1_CSCLK_SHIFT 4
958 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
959 #define INTTOEXT_BASE_ILK 0x11300
960 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
961 #define INTTOEXT_MAP3_SHIFT 24
962 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
963 #define INTTOEXT_MAP2_SHIFT 16
964 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
965 #define INTTOEXT_MAP1_SHIFT 8
966 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
967 #define INTTOEXT_MAP0_SHIFT 0
968 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
969 #define MEMSWCTL 0x11170 /* Ironlake only */
970 #define MEMCTL_CMD_MASK 0xe000
971 #define MEMCTL_CMD_SHIFT 13
972 #define MEMCTL_CMD_RCLK_OFF 0
973 #define MEMCTL_CMD_RCLK_ON 1
974 #define MEMCTL_CMD_CHFREQ 2
975 #define MEMCTL_CMD_CHVID 3
976 #define MEMCTL_CMD_VMMOFF 4
977 #define MEMCTL_CMD_VMMON 5
978 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
979 when command complete */
980 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
981 #define MEMCTL_FREQ_SHIFT 8
982 #define MEMCTL_SFCAVM (1<<7)
983 #define MEMCTL_TGT_VID_MASK 0x007f
984 #define MEMIHYST 0x1117c
985 #define MEMINTREN 0x11180 /* 16 bits */
986 #define MEMINT_RSEXIT_EN (1<<8)
987 #define MEMINT_CX_SUPR_EN (1<<7)
988 #define MEMINT_CONT_BUSY_EN (1<<6)
989 #define MEMINT_AVG_BUSY_EN (1<<5)
990 #define MEMINT_EVAL_CHG_EN (1<<4)
991 #define MEMINT_MON_IDLE_EN (1<<3)
992 #define MEMINT_UP_EVAL_EN (1<<2)
993 #define MEMINT_DOWN_EVAL_EN (1<<1)
994 #define MEMINT_SW_CMD_EN (1<<0)
995 #define MEMINTRSTR 0x11182 /* 16 bits */
996 #define MEM_RSEXIT_MASK 0xc000
997 #define MEM_RSEXIT_SHIFT 14
998 #define MEM_CONT_BUSY_MASK 0x3000
999 #define MEM_CONT_BUSY_SHIFT 12
1000 #define MEM_AVG_BUSY_MASK 0x0c00
1001 #define MEM_AVG_BUSY_SHIFT 10
1002 #define MEM_EVAL_CHG_MASK 0x0300
1003 #define MEM_EVAL_BUSY_SHIFT 8
1004 #define MEM_MON_IDLE_MASK 0x00c0
1005 #define MEM_MON_IDLE_SHIFT 6
1006 #define MEM_UP_EVAL_MASK 0x0030
1007 #define MEM_UP_EVAL_SHIFT 4
1008 #define MEM_DOWN_EVAL_MASK 0x000c
1009 #define MEM_DOWN_EVAL_SHIFT 2
1010 #define MEM_SW_CMD_MASK 0x0003
1011 #define MEM_INT_STEER_GFX 0
1012 #define MEM_INT_STEER_CMR 1
1013 #define MEM_INT_STEER_SMI 2
1014 #define MEM_INT_STEER_SCI 3
1015 #define MEMINTRSTS 0x11184
1016 #define MEMINT_RSEXIT (1<<7)
1017 #define MEMINT_CONT_BUSY (1<<6)
1018 #define MEMINT_AVG_BUSY (1<<5)
1019 #define MEMINT_EVAL_CHG (1<<4)
1020 #define MEMINT_MON_IDLE (1<<3)
1021 #define MEMINT_UP_EVAL (1<<2)
1022 #define MEMINT_DOWN_EVAL (1<<1)
1023 #define MEMINT_SW_CMD (1<<0)
1024 #define MEMMODECTL 0x11190
1025 #define MEMMODE_BOOST_EN (1<<31)
1026 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1027 #define MEMMODE_BOOST_FREQ_SHIFT 24
1028 #define MEMMODE_IDLE_MODE_MASK 0x00030000
1029 #define MEMMODE_IDLE_MODE_SHIFT 16
1030 #define MEMMODE_IDLE_MODE_EVAL 0
1031 #define MEMMODE_IDLE_MODE_CONT 1
1032 #define MEMMODE_HWIDLE_EN (1<<15)
1033 #define MEMMODE_SWMODE_EN (1<<14)
1034 #define MEMMODE_RCLK_GATE (1<<13)
1035 #define MEMMODE_HW_UPDATE (1<<12)
1036 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1037 #define MEMMODE_FSTART_SHIFT 8
1038 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1039 #define MEMMODE_FMAX_SHIFT 4
1040 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1041 #define RCBMAXAVG 0x1119c
1042 #define MEMSWCTL2 0x1119e /* Cantiga only */
1043 #define SWMEMCMD_RENDER_OFF (0 << 13)
1044 #define SWMEMCMD_RENDER_ON (1 << 13)
1045 #define SWMEMCMD_SWFREQ (2 << 13)
1046 #define SWMEMCMD_TARVID (3 << 13)
1047 #define SWMEMCMD_VRM_OFF (4 << 13)
1048 #define SWMEMCMD_VRM_ON (5 << 13)
1049 #define CMDSTS (1<<12)
1050 #define SFCAVM (1<<11)
1051 #define SWFREQ_MASK 0x0380 /* P0-7 */
1052 #define SWFREQ_SHIFT 7
1053 #define TARVID_MASK 0x001f
1054 #define MEMSTAT_CTG 0x111a0
1055 #define RCBMINAVG 0x111a0
1056 #define RCUPEI 0x111b0
1057 #define RCDNEI 0x111b4
1058 #define MCHBAR_RENDER_STANDBY 0x111b8
1059 #define RCX_SW_EXIT (1<<23)
1060 #define RSX_STATUS_MASK 0x00700000
1061 #define VIDCTL 0x111c0
1062 #define VIDSTS 0x111c8
1063 #define VIDSTART 0x111cc /* 8 bits */
1064 #define MEMSTAT_ILK 0x111f8
1065 #define MEMSTAT_VID_MASK 0x7f00
1066 #define MEMSTAT_VID_SHIFT 8
1067 #define MEMSTAT_PSTATE_MASK 0x00f8
1068 #define MEMSTAT_PSTATE_SHIFT 3
1069 #define MEMSTAT_MON_ACTV (1<<2)
1070 #define MEMSTAT_SRC_CTL_MASK 0x0003
1071 #define MEMSTAT_SRC_CTL_CORE 0
1072 #define MEMSTAT_SRC_CTL_TRB 1
1073 #define MEMSTAT_SRC_CTL_THM 2
1074 #define MEMSTAT_SRC_CTL_STDBY 3
1075 #define RCPREVBSYTUPAVG 0x113b8
1076 #define RCPREVBSYTDNAVG 0x113bc
1077 #define PMMISC 0x11214
1078 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1079 #define SDEW 0x1124c
1080 #define CSIEW0 0x11250
1081 #define CSIEW1 0x11254
1082 #define CSIEW2 0x11258
1083 #define PEW 0x1125c
1084 #define DEW 0x11270
1085 #define MCHAFE 0x112c0
1086 #define CSIEC 0x112e0
1087 #define DMIEC 0x112e4
1088 #define DDREC 0x112e8
1089 #define PEG0EC 0x112ec
1090 #define PEG1EC 0x112f0
1091 #define GFXEC 0x112f4
1092 #define RPPREVBSYTUPAVG 0x113b8
1093 #define RPPREVBSYTDNAVG 0x113bc
1094 #define ECR 0x11600
1095 #define ECR_GPFE (1<<31)
1096 #define ECR_IMONE (1<<30)
1097 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1098 #define OGW0 0x11608
1099 #define OGW1 0x1160c
1100 #define EG0 0x11610
1101 #define EG1 0x11614
1102 #define EG2 0x11618
1103 #define EG3 0x1161c
1104 #define EG4 0x11620
1105 #define EG5 0x11624
1106 #define EG6 0x11628
1107 #define EG7 0x1162c
1108 #define PXW 0x11664
1109 #define PXWL 0x11680
1110 #define LCFUSE02 0x116c0
1111 #define LCFUSE_HIV_MASK 0x000000ff
1112 #define CSIPLL0 0x12c10
1113 #define DDRMPLL1 0X12c20
1114 #define PEG_BAND_GAP_DATA 0x14d68
1115
1116 /*
1117 * Logical Context regs
1118 */
1119 #define CCID 0x2180
1120 #define CCID_EN (1<<0)
1121 /*
1122 * Overlay regs
1123 */
1124
1125 #define OVADD 0x30000
1126 #define DOVSTA 0x30008
1127 #define OC_BUF (0x3<<20)
1128 #define OGAMC5 0x30010
1129 #define OGAMC4 0x30014
1130 #define OGAMC3 0x30018
1131 #define OGAMC2 0x3001c
1132 #define OGAMC1 0x30020
1133 #define OGAMC0 0x30024
1134
1135 /*
1136 * Display engine regs
1137 */
1138
1139 /* Pipe A timing regs */
1140 #define HTOTAL_A 0x60000
1141 #define HBLANK_A 0x60004
1142 #define HSYNC_A 0x60008
1143 #define VTOTAL_A 0x6000c
1144 #define VBLANK_A 0x60010
1145 #define VSYNC_A 0x60014
1146 #define PIPEASRC 0x6001c
1147 #define BCLRPAT_A 0x60020
1148
1149 /* Pipe B timing regs */
1150 #define HTOTAL_B 0x61000
1151 #define HBLANK_B 0x61004
1152 #define HSYNC_B 0x61008
1153 #define VTOTAL_B 0x6100c
1154 #define VBLANK_B 0x61010
1155 #define VSYNC_B 0x61014
1156 #define PIPEBSRC 0x6101c
1157 #define BCLRPAT_B 0x61020
1158
1159 /* VGA port control */
1160 #define ADPA 0x61100
1161 #define ADPA_DAC_ENABLE (1<<31)
1162 #define ADPA_DAC_DISABLE 0
1163 #define ADPA_PIPE_SELECT_MASK (1<<30)
1164 #define ADPA_PIPE_A_SELECT 0
1165 #define ADPA_PIPE_B_SELECT (1<<30)
1166 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
1167 #define ADPA_SETS_HVPOLARITY 0
1168 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1169 #define ADPA_VSYNC_CNTL_ENABLE 0
1170 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1171 #define ADPA_HSYNC_CNTL_ENABLE 0
1172 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1173 #define ADPA_VSYNC_ACTIVE_LOW 0
1174 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1175 #define ADPA_HSYNC_ACTIVE_LOW 0
1176 #define ADPA_DPMS_MASK (~(3<<10))
1177 #define ADPA_DPMS_ON (0<<10)
1178 #define ADPA_DPMS_SUSPEND (1<<10)
1179 #define ADPA_DPMS_STANDBY (2<<10)
1180 #define ADPA_DPMS_OFF (3<<10)
1181
1182 /* Hotplug control (945+ only) */
1183 #define PORT_HOTPLUG_EN 0x61110
1184 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
1185 #define DPB_HOTPLUG_INT_EN (1 << 29)
1186 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
1187 #define DPC_HOTPLUG_INT_EN (1 << 28)
1188 #define HDMID_HOTPLUG_INT_EN (1 << 27)
1189 #define DPD_HOTPLUG_INT_EN (1 << 27)
1190 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
1191 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
1192 #define TV_HOTPLUG_INT_EN (1 << 18)
1193 #define CRT_HOTPLUG_INT_EN (1 << 9)
1194 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
1195 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1196 /* must use period 64 on GM45 according to docs */
1197 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1198 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1199 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1200 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1201 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1202 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1203 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1204 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1205 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1206 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1207 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1208 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1209
1210 #define PORT_HOTPLUG_STAT 0x61114
1211 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
1212 #define DPB_HOTPLUG_INT_STATUS (1 << 29)
1213 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
1214 #define DPC_HOTPLUG_INT_STATUS (1 << 28)
1215 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
1216 #define DPD_HOTPLUG_INT_STATUS (1 << 27)
1217 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
1218 #define TV_HOTPLUG_INT_STATUS (1 << 10)
1219 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1220 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1221 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1222 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1223 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1224 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1225
1226 /* SDVO port control */
1227 #define SDVOB 0x61140
1228 #define SDVOC 0x61160
1229 #define SDVO_ENABLE (1 << 31)
1230 #define SDVO_PIPE_B_SELECT (1 << 30)
1231 #define SDVO_STALL_SELECT (1 << 29)
1232 #define SDVO_INTERRUPT_ENABLE (1 << 26)
1233 /**
1234 * 915G/GM SDVO pixel multiplier.
1235 *
1236 * Programmed value is multiplier - 1, up to 5x.
1237 *
1238 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1239 */
1240 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1241 #define SDVO_PORT_MULTIPLY_SHIFT 23
1242 #define SDVO_PHASE_SELECT_MASK (15 << 19)
1243 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1244 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1245 #define SDVOC_GANG_MODE (1 << 16)
1246 #define SDVO_ENCODING_SDVO (0x0 << 10)
1247 #define SDVO_ENCODING_HDMI (0x2 << 10)
1248 /** Requird for HDMI operation */
1249 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
1250 #define SDVO_BORDER_ENABLE (1 << 7)
1251 #define SDVO_AUDIO_ENABLE (1 << 6)
1252 /** New with 965, default is to be set */
1253 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1254 /** New with 965, default is to be set */
1255 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1256 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
1257 #define SDVO_DETECTED (1 << 2)
1258 /* Bits to be preserved when writing */
1259 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1260 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1261
1262 /* DVO port control */
1263 #define DVOA 0x61120
1264 #define DVOB 0x61140
1265 #define DVOC 0x61160
1266 #define DVO_ENABLE (1 << 31)
1267 #define DVO_PIPE_B_SELECT (1 << 30)
1268 #define DVO_PIPE_STALL_UNUSED (0 << 28)
1269 #define DVO_PIPE_STALL (1 << 28)
1270 #define DVO_PIPE_STALL_TV (2 << 28)
1271 #define DVO_PIPE_STALL_MASK (3 << 28)
1272 #define DVO_USE_VGA_SYNC (1 << 15)
1273 #define DVO_DATA_ORDER_I740 (0 << 14)
1274 #define DVO_DATA_ORDER_FP (1 << 14)
1275 #define DVO_VSYNC_DISABLE (1 << 11)
1276 #define DVO_HSYNC_DISABLE (1 << 10)
1277 #define DVO_VSYNC_TRISTATE (1 << 9)
1278 #define DVO_HSYNC_TRISTATE (1 << 8)
1279 #define DVO_BORDER_ENABLE (1 << 7)
1280 #define DVO_DATA_ORDER_GBRG (1 << 6)
1281 #define DVO_DATA_ORDER_RGGB (0 << 6)
1282 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1283 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1284 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1285 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1286 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1287 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1288 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1289 #define DVO_PRESERVE_MASK (0x7<<24)
1290 #define DVOA_SRCDIM 0x61124
1291 #define DVOB_SRCDIM 0x61144
1292 #define DVOC_SRCDIM 0x61164
1293 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1294 #define DVO_SRCDIM_VERTICAL_SHIFT 0
1295
1296 /* LVDS port control */
1297 #define LVDS 0x61180
1298 /*
1299 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1300 * the DPLL semantics change when the LVDS is assigned to that pipe.
1301 */
1302 #define LVDS_PORT_EN (1 << 31)
1303 /* Selects pipe B for LVDS data. Must be set on pre-965. */
1304 #define LVDS_PIPEB_SELECT (1 << 30)
1305 /* LVDS dithering flag on 965/g4x platform */
1306 #define LVDS_ENABLE_DITHER (1 << 25)
1307 /* Enable border for unscaled (or aspect-scaled) display */
1308 #define LVDS_BORDER_ENABLE (1 << 15)
1309 /*
1310 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1311 * pixel.
1312 */
1313 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1314 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1315 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1316 /*
1317 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1318 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1319 * on.
1320 */
1321 #define LVDS_A3_POWER_MASK (3 << 6)
1322 #define LVDS_A3_POWER_DOWN (0 << 6)
1323 #define LVDS_A3_POWER_UP (3 << 6)
1324 /*
1325 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1326 * is set.
1327 */
1328 #define LVDS_CLKB_POWER_MASK (3 << 4)
1329 #define LVDS_CLKB_POWER_DOWN (0 << 4)
1330 #define LVDS_CLKB_POWER_UP (3 << 4)
1331 /*
1332 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1333 * setting for whether we are in dual-channel mode. The B3 pair will
1334 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1335 */
1336 #define LVDS_B0B3_POWER_MASK (3 << 2)
1337 #define LVDS_B0B3_POWER_DOWN (0 << 2)
1338 #define LVDS_B0B3_POWER_UP (3 << 2)
1339
1340 /* Panel power sequencing */
1341 #define PP_STATUS 0x61200
1342 #define PP_ON (1 << 31)
1343 /*
1344 * Indicates that all dependencies of the panel are on:
1345 *
1346 * - PLL enabled
1347 * - pipe enabled
1348 * - LVDS/DVOB/DVOC on
1349 */
1350 #define PP_READY (1 << 30)
1351 #define PP_SEQUENCE_NONE (0 << 28)
1352 #define PP_SEQUENCE_ON (1 << 28)
1353 #define PP_SEQUENCE_OFF (2 << 28)
1354 #define PP_SEQUENCE_MASK 0x30000000
1355 #define PP_CONTROL 0x61204
1356 #define POWER_TARGET_ON (1 << 0)
1357 #define PP_ON_DELAYS 0x61208
1358 #define PP_OFF_DELAYS 0x6120c
1359 #define PP_DIVISOR 0x61210
1360
1361 /* Panel fitting */
1362 #define PFIT_CONTROL 0x61230
1363 #define PFIT_ENABLE (1 << 31)
1364 #define PFIT_PIPE_MASK (3 << 29)
1365 #define PFIT_PIPE_SHIFT 29
1366 #define VERT_INTERP_DISABLE (0 << 10)
1367 #define VERT_INTERP_BILINEAR (1 << 10)
1368 #define VERT_INTERP_MASK (3 << 10)
1369 #define VERT_AUTO_SCALE (1 << 9)
1370 #define HORIZ_INTERP_DISABLE (0 << 6)
1371 #define HORIZ_INTERP_BILINEAR (1 << 6)
1372 #define HORIZ_INTERP_MASK (3 << 6)
1373 #define HORIZ_AUTO_SCALE (1 << 5)
1374 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1375 #define PFIT_FILTER_FUZZY (0 << 24)
1376 #define PFIT_SCALING_AUTO (0 << 26)
1377 #define PFIT_SCALING_PROGRAMMED (1 << 26)
1378 #define PFIT_SCALING_PILLAR (2 << 26)
1379 #define PFIT_SCALING_LETTER (3 << 26)
1380 #define PFIT_PGM_RATIOS 0x61234
1381 #define PFIT_VERT_SCALE_MASK 0xfff00000
1382 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1383 /* Pre-965 */
1384 #define PFIT_VERT_SCALE_SHIFT 20
1385 #define PFIT_VERT_SCALE_MASK 0xfff00000
1386 #define PFIT_HORIZ_SCALE_SHIFT 4
1387 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1388 /* 965+ */
1389 #define PFIT_VERT_SCALE_SHIFT_965 16
1390 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1391 #define PFIT_HORIZ_SCALE_SHIFT_965 0
1392 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1393
1394 #define PFIT_AUTO_RATIOS 0x61238
1395
1396 /* Backlight control */
1397 #define BLC_PWM_CTL 0x61254
1398 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1399 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
1400 #define BLM_COMBINATION_MODE (1 << 30)
1401 /*
1402 * This is the most significant 15 bits of the number of backlight cycles in a
1403 * complete cycle of the modulated backlight control.
1404 *
1405 * The actual value is this field multiplied by two.
1406 */
1407 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1408 #define BLM_LEGACY_MODE (1 << 16)
1409 /*
1410 * This is the number of cycles out of the backlight modulation cycle for which
1411 * the backlight is on.
1412 *
1413 * This field must be no greater than the number of cycles in the complete
1414 * backlight modulation cycle.
1415 */
1416 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1417 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1418
1419 #define BLC_HIST_CTL 0x61260
1420
1421 /* TV port control */
1422 #define TV_CTL 0x68000
1423 /** Enables the TV encoder */
1424 # define TV_ENC_ENABLE (1 << 31)
1425 /** Sources the TV encoder input from pipe B instead of A. */
1426 # define TV_ENC_PIPEB_SELECT (1 << 30)
1427 /** Outputs composite video (DAC A only) */
1428 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1429 /** Outputs SVideo video (DAC B/C) */
1430 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1431 /** Outputs Component video (DAC A/B/C) */
1432 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1433 /** Outputs Composite and SVideo (DAC A/B/C) */
1434 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1435 # define TV_TRILEVEL_SYNC (1 << 21)
1436 /** Enables slow sync generation (945GM only) */
1437 # define TV_SLOW_SYNC (1 << 20)
1438 /** Selects 4x oversampling for 480i and 576p */
1439 # define TV_OVERSAMPLE_4X (0 << 18)
1440 /** Selects 2x oversampling for 720p and 1080i */
1441 # define TV_OVERSAMPLE_2X (1 << 18)
1442 /** Selects no oversampling for 1080p */
1443 # define TV_OVERSAMPLE_NONE (2 << 18)
1444 /** Selects 8x oversampling */
1445 # define TV_OVERSAMPLE_8X (3 << 18)
1446 /** Selects progressive mode rather than interlaced */
1447 # define TV_PROGRESSIVE (1 << 17)
1448 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1449 # define TV_PAL_BURST (1 << 16)
1450 /** Field for setting delay of Y compared to C */
1451 # define TV_YC_SKEW_MASK (7 << 12)
1452 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1453 # define TV_ENC_SDP_FIX (1 << 11)
1454 /**
1455 * Enables a fix for the 915GM only.
1456 *
1457 * Not sure what it does.
1458 */
1459 # define TV_ENC_C0_FIX (1 << 10)
1460 /** Bits that must be preserved by software */
1461 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1462 # define TV_FUSE_STATE_MASK (3 << 4)
1463 /** Read-only state that reports all features enabled */
1464 # define TV_FUSE_STATE_ENABLED (0 << 4)
1465 /** Read-only state that reports that Macrovision is disabled in hardware*/
1466 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1467 /** Read-only state that reports that TV-out is disabled in hardware. */
1468 # define TV_FUSE_STATE_DISABLED (2 << 4)
1469 /** Normal operation */
1470 # define TV_TEST_MODE_NORMAL (0 << 0)
1471 /** Encoder test pattern 1 - combo pattern */
1472 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
1473 /** Encoder test pattern 2 - full screen vertical 75% color bars */
1474 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
1475 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
1476 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
1477 /** Encoder test pattern 4 - random noise */
1478 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
1479 /** Encoder test pattern 5 - linear color ramps */
1480 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
1481 /**
1482 * This test mode forces the DACs to 50% of full output.
1483 *
1484 * This is used for load detection in combination with TVDAC_SENSE_MASK
1485 */
1486 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1487 # define TV_TEST_MODE_MASK (7 << 0)
1488
1489 #define TV_DAC 0x68004
1490 # define TV_DAC_SAVE 0x00ffff00
1491 /**
1492 * Reports that DAC state change logic has reported change (RO).
1493 *
1494 * This gets cleared when TV_DAC_STATE_EN is cleared
1495 */
1496 # define TVDAC_STATE_CHG (1 << 31)
1497 # define TVDAC_SENSE_MASK (7 << 28)
1498 /** Reports that DAC A voltage is above the detect threshold */
1499 # define TVDAC_A_SENSE (1 << 30)
1500 /** Reports that DAC B voltage is above the detect threshold */
1501 # define TVDAC_B_SENSE (1 << 29)
1502 /** Reports that DAC C voltage is above the detect threshold */
1503 # define TVDAC_C_SENSE (1 << 28)
1504 /**
1505 * Enables DAC state detection logic, for load-based TV detection.
1506 *
1507 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1508 * to off, for load detection to work.
1509 */
1510 # define TVDAC_STATE_CHG_EN (1 << 27)
1511 /** Sets the DAC A sense value to high */
1512 # define TVDAC_A_SENSE_CTL (1 << 26)
1513 /** Sets the DAC B sense value to high */
1514 # define TVDAC_B_SENSE_CTL (1 << 25)
1515 /** Sets the DAC C sense value to high */
1516 # define TVDAC_C_SENSE_CTL (1 << 24)
1517 /** Overrides the ENC_ENABLE and DAC voltage levels */
1518 # define DAC_CTL_OVERRIDE (1 << 7)
1519 /** Sets the slew rate. Must be preserved in software */
1520 # define ENC_TVDAC_SLEW_FAST (1 << 6)
1521 # define DAC_A_1_3_V (0 << 4)
1522 # define DAC_A_1_1_V (1 << 4)
1523 # define DAC_A_0_7_V (2 << 4)
1524 # define DAC_A_MASK (3 << 4)
1525 # define DAC_B_1_3_V (0 << 2)
1526 # define DAC_B_1_1_V (1 << 2)
1527 # define DAC_B_0_7_V (2 << 2)
1528 # define DAC_B_MASK (3 << 2)
1529 # define DAC_C_1_3_V (0 << 0)
1530 # define DAC_C_1_1_V (1 << 0)
1531 # define DAC_C_0_7_V (2 << 0)
1532 # define DAC_C_MASK (3 << 0)
1533
1534 /**
1535 * CSC coefficients are stored in a floating point format with 9 bits of
1536 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1537 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1538 * -1 (0x3) being the only legal negative value.
1539 */
1540 #define TV_CSC_Y 0x68010
1541 # define TV_RY_MASK 0x07ff0000
1542 # define TV_RY_SHIFT 16
1543 # define TV_GY_MASK 0x00000fff
1544 # define TV_GY_SHIFT 0
1545
1546 #define TV_CSC_Y2 0x68014
1547 # define TV_BY_MASK 0x07ff0000
1548 # define TV_BY_SHIFT 16
1549 /**
1550 * Y attenuation for component video.
1551 *
1552 * Stored in 1.9 fixed point.
1553 */
1554 # define TV_AY_MASK 0x000003ff
1555 # define TV_AY_SHIFT 0
1556
1557 #define TV_CSC_U 0x68018
1558 # define TV_RU_MASK 0x07ff0000
1559 # define TV_RU_SHIFT 16
1560 # define TV_GU_MASK 0x000007ff
1561 # define TV_GU_SHIFT 0
1562
1563 #define TV_CSC_U2 0x6801c
1564 # define TV_BU_MASK 0x07ff0000
1565 # define TV_BU_SHIFT 16
1566 /**
1567 * U attenuation for component video.
1568 *
1569 * Stored in 1.9 fixed point.
1570 */
1571 # define TV_AU_MASK 0x000003ff
1572 # define TV_AU_SHIFT 0
1573
1574 #define TV_CSC_V 0x68020
1575 # define TV_RV_MASK 0x0fff0000
1576 # define TV_RV_SHIFT 16
1577 # define TV_GV_MASK 0x000007ff
1578 # define TV_GV_SHIFT 0
1579
1580 #define TV_CSC_V2 0x68024
1581 # define TV_BV_MASK 0x07ff0000
1582 # define TV_BV_SHIFT 16
1583 /**
1584 * V attenuation for component video.
1585 *
1586 * Stored in 1.9 fixed point.
1587 */
1588 # define TV_AV_MASK 0x000007ff
1589 # define TV_AV_SHIFT 0
1590
1591 #define TV_CLR_KNOBS 0x68028
1592 /** 2s-complement brightness adjustment */
1593 # define TV_BRIGHTNESS_MASK 0xff000000
1594 # define TV_BRIGHTNESS_SHIFT 24
1595 /** Contrast adjustment, as a 2.6 unsigned floating point number */
1596 # define TV_CONTRAST_MASK 0x00ff0000
1597 # define TV_CONTRAST_SHIFT 16
1598 /** Saturation adjustment, as a 2.6 unsigned floating point number */
1599 # define TV_SATURATION_MASK 0x0000ff00
1600 # define TV_SATURATION_SHIFT 8
1601 /** Hue adjustment, as an integer phase angle in degrees */
1602 # define TV_HUE_MASK 0x000000ff
1603 # define TV_HUE_SHIFT 0
1604
1605 #define TV_CLR_LEVEL 0x6802c
1606 /** Controls the DAC level for black */
1607 # define TV_BLACK_LEVEL_MASK 0x01ff0000
1608 # define TV_BLACK_LEVEL_SHIFT 16
1609 /** Controls the DAC level for blanking */
1610 # define TV_BLANK_LEVEL_MASK 0x000001ff
1611 # define TV_BLANK_LEVEL_SHIFT 0
1612
1613 #define TV_H_CTL_1 0x68030
1614 /** Number of pixels in the hsync. */
1615 # define TV_HSYNC_END_MASK 0x1fff0000
1616 # define TV_HSYNC_END_SHIFT 16
1617 /** Total number of pixels minus one in the line (display and blanking). */
1618 # define TV_HTOTAL_MASK 0x00001fff
1619 # define TV_HTOTAL_SHIFT 0
1620
1621 #define TV_H_CTL_2 0x68034
1622 /** Enables the colorburst (needed for non-component color) */
1623 # define TV_BURST_ENA (1 << 31)
1624 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
1625 # define TV_HBURST_START_SHIFT 16
1626 # define TV_HBURST_START_MASK 0x1fff0000
1627 /** Length of the colorburst */
1628 # define TV_HBURST_LEN_SHIFT 0
1629 # define TV_HBURST_LEN_MASK 0x0001fff
1630
1631 #define TV_H_CTL_3 0x68038
1632 /** End of hblank, measured in pixels minus one from start of hsync */
1633 # define TV_HBLANK_END_SHIFT 16
1634 # define TV_HBLANK_END_MASK 0x1fff0000
1635 /** Start of hblank, measured in pixels minus one from start of hsync */
1636 # define TV_HBLANK_START_SHIFT 0
1637 # define TV_HBLANK_START_MASK 0x0001fff
1638
1639 #define TV_V_CTL_1 0x6803c
1640 /** XXX */
1641 # define TV_NBR_END_SHIFT 16
1642 # define TV_NBR_END_MASK 0x07ff0000
1643 /** XXX */
1644 # define TV_VI_END_F1_SHIFT 8
1645 # define TV_VI_END_F1_MASK 0x00003f00
1646 /** XXX */
1647 # define TV_VI_END_F2_SHIFT 0
1648 # define TV_VI_END_F2_MASK 0x0000003f
1649
1650 #define TV_V_CTL_2 0x68040
1651 /** Length of vsync, in half lines */
1652 # define TV_VSYNC_LEN_MASK 0x07ff0000
1653 # define TV_VSYNC_LEN_SHIFT 16
1654 /** Offset of the start of vsync in field 1, measured in one less than the
1655 * number of half lines.
1656 */
1657 # define TV_VSYNC_START_F1_MASK 0x00007f00
1658 # define TV_VSYNC_START_F1_SHIFT 8
1659 /**
1660 * Offset of the start of vsync in field 2, measured in one less than the
1661 * number of half lines.
1662 */
1663 # define TV_VSYNC_START_F2_MASK 0x0000007f
1664 # define TV_VSYNC_START_F2_SHIFT 0
1665
1666 #define TV_V_CTL_3 0x68044
1667 /** Enables generation of the equalization signal */
1668 # define TV_EQUAL_ENA (1 << 31)
1669 /** Length of vsync, in half lines */
1670 # define TV_VEQ_LEN_MASK 0x007f0000
1671 # define TV_VEQ_LEN_SHIFT 16
1672 /** Offset of the start of equalization in field 1, measured in one less than
1673 * the number of half lines.
1674 */
1675 # define TV_VEQ_START_F1_MASK 0x0007f00
1676 # define TV_VEQ_START_F1_SHIFT 8
1677 /**
1678 * Offset of the start of equalization in field 2, measured in one less than
1679 * the number of half lines.
1680 */
1681 # define TV_VEQ_START_F2_MASK 0x000007f
1682 # define TV_VEQ_START_F2_SHIFT 0
1683
1684 #define TV_V_CTL_4 0x68048
1685 /**
1686 * Offset to start of vertical colorburst, measured in one less than the
1687 * number of lines from vertical start.
1688 */
1689 # define TV_VBURST_START_F1_MASK 0x003f0000
1690 # define TV_VBURST_START_F1_SHIFT 16
1691 /**
1692 * Offset to the end of vertical colorburst, measured in one less than the
1693 * number of lines from the start of NBR.
1694 */
1695 # define TV_VBURST_END_F1_MASK 0x000000ff
1696 # define TV_VBURST_END_F1_SHIFT 0
1697
1698 #define TV_V_CTL_5 0x6804c
1699 /**
1700 * Offset to start of vertical colorburst, measured in one less than the
1701 * number of lines from vertical start.
1702 */
1703 # define TV_VBURST_START_F2_MASK 0x003f0000
1704 # define TV_VBURST_START_F2_SHIFT 16
1705 /**
1706 * Offset to the end of vertical colorburst, measured in one less than the
1707 * number of lines from the start of NBR.
1708 */
1709 # define TV_VBURST_END_F2_MASK 0x000000ff
1710 # define TV_VBURST_END_F2_SHIFT 0
1711
1712 #define TV_V_CTL_6 0x68050
1713 /**
1714 * Offset to start of vertical colorburst, measured in one less than the
1715 * number of lines from vertical start.
1716 */
1717 # define TV_VBURST_START_F3_MASK 0x003f0000
1718 # define TV_VBURST_START_F3_SHIFT 16
1719 /**
1720 * Offset to the end of vertical colorburst, measured in one less than the
1721 * number of lines from the start of NBR.
1722 */
1723 # define TV_VBURST_END_F3_MASK 0x000000ff
1724 # define TV_VBURST_END_F3_SHIFT 0
1725
1726 #define TV_V_CTL_7 0x68054
1727 /**
1728 * Offset to start of vertical colorburst, measured in one less than the
1729 * number of lines from vertical start.
1730 */
1731 # define TV_VBURST_START_F4_MASK 0x003f0000
1732 # define TV_VBURST_START_F4_SHIFT 16
1733 /**
1734 * Offset to the end of vertical colorburst, measured in one less than the
1735 * number of lines from the start of NBR.
1736 */
1737 # define TV_VBURST_END_F4_MASK 0x000000ff
1738 # define TV_VBURST_END_F4_SHIFT 0
1739
1740 #define TV_SC_CTL_1 0x68060
1741 /** Turns on the first subcarrier phase generation DDA */
1742 # define TV_SC_DDA1_EN (1 << 31)
1743 /** Turns on the first subcarrier phase generation DDA */
1744 # define TV_SC_DDA2_EN (1 << 30)
1745 /** Turns on the first subcarrier phase generation DDA */
1746 # define TV_SC_DDA3_EN (1 << 29)
1747 /** Sets the subcarrier DDA to reset frequency every other field */
1748 # define TV_SC_RESET_EVERY_2 (0 << 24)
1749 /** Sets the subcarrier DDA to reset frequency every fourth field */
1750 # define TV_SC_RESET_EVERY_4 (1 << 24)
1751 /** Sets the subcarrier DDA to reset frequency every eighth field */
1752 # define TV_SC_RESET_EVERY_8 (2 << 24)
1753 /** Sets the subcarrier DDA to never reset the frequency */
1754 # define TV_SC_RESET_NEVER (3 << 24)
1755 /** Sets the peak amplitude of the colorburst.*/
1756 # define TV_BURST_LEVEL_MASK 0x00ff0000
1757 # define TV_BURST_LEVEL_SHIFT 16
1758 /** Sets the increment of the first subcarrier phase generation DDA */
1759 # define TV_SCDDA1_INC_MASK 0x00000fff
1760 # define TV_SCDDA1_INC_SHIFT 0
1761
1762 #define TV_SC_CTL_2 0x68064
1763 /** Sets the rollover for the second subcarrier phase generation DDA */
1764 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
1765 # define TV_SCDDA2_SIZE_SHIFT 16
1766 /** Sets the increent of the second subcarrier phase generation DDA */
1767 # define TV_SCDDA2_INC_MASK 0x00007fff
1768 # define TV_SCDDA2_INC_SHIFT 0
1769
1770 #define TV_SC_CTL_3 0x68068
1771 /** Sets the rollover for the third subcarrier phase generation DDA */
1772 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
1773 # define TV_SCDDA3_SIZE_SHIFT 16
1774 /** Sets the increent of the third subcarrier phase generation DDA */
1775 # define TV_SCDDA3_INC_MASK 0x00007fff
1776 # define TV_SCDDA3_INC_SHIFT 0
1777
1778 #define TV_WIN_POS 0x68070
1779 /** X coordinate of the display from the start of horizontal active */
1780 # define TV_XPOS_MASK 0x1fff0000
1781 # define TV_XPOS_SHIFT 16
1782 /** Y coordinate of the display from the start of vertical active (NBR) */
1783 # define TV_YPOS_MASK 0x00000fff
1784 # define TV_YPOS_SHIFT 0
1785
1786 #define TV_WIN_SIZE 0x68074
1787 /** Horizontal size of the display window, measured in pixels*/
1788 # define TV_XSIZE_MASK 0x1fff0000
1789 # define TV_XSIZE_SHIFT 16
1790 /**
1791 * Vertical size of the display window, measured in pixels.
1792 *
1793 * Must be even for interlaced modes.
1794 */
1795 # define TV_YSIZE_MASK 0x00000fff
1796 # define TV_YSIZE_SHIFT 0
1797
1798 #define TV_FILTER_CTL_1 0x68080
1799 /**
1800 * Enables automatic scaling calculation.
1801 *
1802 * If set, the rest of the registers are ignored, and the calculated values can
1803 * be read back from the register.
1804 */
1805 # define TV_AUTO_SCALE (1 << 31)
1806 /**
1807 * Disables the vertical filter.
1808 *
1809 * This is required on modes more than 1024 pixels wide */
1810 # define TV_V_FILTER_BYPASS (1 << 29)
1811 /** Enables adaptive vertical filtering */
1812 # define TV_VADAPT (1 << 28)
1813 # define TV_VADAPT_MODE_MASK (3 << 26)
1814 /** Selects the least adaptive vertical filtering mode */
1815 # define TV_VADAPT_MODE_LEAST (0 << 26)
1816 /** Selects the moderately adaptive vertical filtering mode */
1817 # define TV_VADAPT_MODE_MODERATE (1 << 26)
1818 /** Selects the most adaptive vertical filtering mode */
1819 # define TV_VADAPT_MODE_MOST (3 << 26)
1820 /**
1821 * Sets the horizontal scaling factor.
1822 *
1823 * This should be the fractional part of the horizontal scaling factor divided
1824 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1825 *
1826 * (src width - 1) / ((oversample * dest width) - 1)
1827 */
1828 # define TV_HSCALE_FRAC_MASK 0x00003fff
1829 # define TV_HSCALE_FRAC_SHIFT 0
1830
1831 #define TV_FILTER_CTL_2 0x68084
1832 /**
1833 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1834 *
1835 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1836 */
1837 # define TV_VSCALE_INT_MASK 0x00038000
1838 # define TV_VSCALE_INT_SHIFT 15
1839 /**
1840 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1841 *
1842 * \sa TV_VSCALE_INT_MASK
1843 */
1844 # define TV_VSCALE_FRAC_MASK 0x00007fff
1845 # define TV_VSCALE_FRAC_SHIFT 0
1846
1847 #define TV_FILTER_CTL_3 0x68088
1848 /**
1849 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1850 *
1851 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1852 *
1853 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1854 */
1855 # define TV_VSCALE_IP_INT_MASK 0x00038000
1856 # define TV_VSCALE_IP_INT_SHIFT 15
1857 /**
1858 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1859 *
1860 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1861 *
1862 * \sa TV_VSCALE_IP_INT_MASK
1863 */
1864 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1865 # define TV_VSCALE_IP_FRAC_SHIFT 0
1866
1867 #define TV_CC_CONTROL 0x68090
1868 # define TV_CC_ENABLE (1 << 31)
1869 /**
1870 * Specifies which field to send the CC data in.
1871 *
1872 * CC data is usually sent in field 0.
1873 */
1874 # define TV_CC_FID_MASK (1 << 27)
1875 # define TV_CC_FID_SHIFT 27
1876 /** Sets the horizontal position of the CC data. Usually 135. */
1877 # define TV_CC_HOFF_MASK 0x03ff0000
1878 # define TV_CC_HOFF_SHIFT 16
1879 /** Sets the vertical position of the CC data. Usually 21 */
1880 # define TV_CC_LINE_MASK 0x0000003f
1881 # define TV_CC_LINE_SHIFT 0
1882
1883 #define TV_CC_DATA 0x68094
1884 # define TV_CC_RDY (1 << 31)
1885 /** Second word of CC data to be transmitted. */
1886 # define TV_CC_DATA_2_MASK 0x007f0000
1887 # define TV_CC_DATA_2_SHIFT 16
1888 /** First word of CC data to be transmitted. */
1889 # define TV_CC_DATA_1_MASK 0x0000007f
1890 # define TV_CC_DATA_1_SHIFT 0
1891
1892 #define TV_H_LUMA_0 0x68100
1893 #define TV_H_LUMA_59 0x681ec
1894 #define TV_H_CHROMA_0 0x68200
1895 #define TV_H_CHROMA_59 0x682ec
1896 #define TV_V_LUMA_0 0x68300
1897 #define TV_V_LUMA_42 0x683a8
1898 #define TV_V_CHROMA_0 0x68400
1899 #define TV_V_CHROMA_42 0x684a8
1900
1901 /* Display Port */
1902 #define DP_A 0x64000 /* eDP */
1903 #define DP_B 0x64100
1904 #define DP_C 0x64200
1905 #define DP_D 0x64300
1906
1907 #define DP_PORT_EN (1 << 31)
1908 #define DP_PIPEB_SELECT (1 << 30)
1909
1910 /* Link training mode - select a suitable mode for each stage */
1911 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
1912 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
1913 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1914 #define DP_LINK_TRAIN_OFF (3 << 28)
1915 #define DP_LINK_TRAIN_MASK (3 << 28)
1916 #define DP_LINK_TRAIN_SHIFT 28
1917
1918 /* CPT Link training mode */
1919 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1920 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1921 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1922 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1923 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1924 #define DP_LINK_TRAIN_SHIFT_CPT 8
1925
1926 /* Signal voltages. These are mostly controlled by the other end */
1927 #define DP_VOLTAGE_0_4 (0 << 25)
1928 #define DP_VOLTAGE_0_6 (1 << 25)
1929 #define DP_VOLTAGE_0_8 (2 << 25)
1930 #define DP_VOLTAGE_1_2 (3 << 25)
1931 #define DP_VOLTAGE_MASK (7 << 25)
1932 #define DP_VOLTAGE_SHIFT 25
1933
1934 /* Signal pre-emphasis levels, like voltages, the other end tells us what
1935 * they want
1936 */
1937 #define DP_PRE_EMPHASIS_0 (0 << 22)
1938 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
1939 #define DP_PRE_EMPHASIS_6 (2 << 22)
1940 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
1941 #define DP_PRE_EMPHASIS_MASK (7 << 22)
1942 #define DP_PRE_EMPHASIS_SHIFT 22
1943
1944 /* How many wires to use. I guess 3 was too hard */
1945 #define DP_PORT_WIDTH_1 (0 << 19)
1946 #define DP_PORT_WIDTH_2 (1 << 19)
1947 #define DP_PORT_WIDTH_4 (3 << 19)
1948 #define DP_PORT_WIDTH_MASK (7 << 19)
1949
1950 /* Mystic DPCD version 1.1 special mode */
1951 #define DP_ENHANCED_FRAMING (1 << 18)
1952
1953 /* eDP */
1954 #define DP_PLL_FREQ_270MHZ (0 << 16)
1955 #define DP_PLL_FREQ_160MHZ (1 << 16)
1956 #define DP_PLL_FREQ_MASK (3 << 16)
1957
1958 /** locked once port is enabled */
1959 #define DP_PORT_REVERSAL (1 << 15)
1960
1961 /* eDP */
1962 #define DP_PLL_ENABLE (1 << 14)
1963
1964 /** sends the clock on lane 15 of the PEG for debug */
1965 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1966
1967 #define DP_SCRAMBLING_DISABLE (1 << 12)
1968 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
1969
1970 /** limit RGB values to avoid confusing TVs */
1971 #define DP_COLOR_RANGE_16_235 (1 << 8)
1972
1973 /** Turn on the audio link */
1974 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1975
1976 /** vs and hs sync polarity */
1977 #define DP_SYNC_VS_HIGH (1 << 4)
1978 #define DP_SYNC_HS_HIGH (1 << 3)
1979
1980 /** A fantasy */
1981 #define DP_DETECTED (1 << 2)
1982
1983 /** The aux channel provides a way to talk to the
1984 * signal sink for DDC etc. Max packet size supported
1985 * is 20 bytes in each direction, hence the 5 fixed
1986 * data registers
1987 */
1988 #define DPA_AUX_CH_CTL 0x64010
1989 #define DPA_AUX_CH_DATA1 0x64014
1990 #define DPA_AUX_CH_DATA2 0x64018
1991 #define DPA_AUX_CH_DATA3 0x6401c
1992 #define DPA_AUX_CH_DATA4 0x64020
1993 #define DPA_AUX_CH_DATA5 0x64024
1994
1995 #define DPB_AUX_CH_CTL 0x64110
1996 #define DPB_AUX_CH_DATA1 0x64114
1997 #define DPB_AUX_CH_DATA2 0x64118
1998 #define DPB_AUX_CH_DATA3 0x6411c
1999 #define DPB_AUX_CH_DATA4 0x64120
2000 #define DPB_AUX_CH_DATA5 0x64124
2001
2002 #define DPC_AUX_CH_CTL 0x64210
2003 #define DPC_AUX_CH_DATA1 0x64214
2004 #define DPC_AUX_CH_DATA2 0x64218
2005 #define DPC_AUX_CH_DATA3 0x6421c
2006 #define DPC_AUX_CH_DATA4 0x64220
2007 #define DPC_AUX_CH_DATA5 0x64224
2008
2009 #define DPD_AUX_CH_CTL 0x64310
2010 #define DPD_AUX_CH_DATA1 0x64314
2011 #define DPD_AUX_CH_DATA2 0x64318
2012 #define DPD_AUX_CH_DATA3 0x6431c
2013 #define DPD_AUX_CH_DATA4 0x64320
2014 #define DPD_AUX_CH_DATA5 0x64324
2015
2016 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2017 #define DP_AUX_CH_CTL_DONE (1 << 30)
2018 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2019 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2020 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2021 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2022 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2023 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2024 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2025 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2026 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2027 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2028 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2029 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2030 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2031 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2032 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2033 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2034 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2035 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2036 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2037
2038 /*
2039 * Computing GMCH M and N values for the Display Port link
2040 *
2041 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2042 *
2043 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2044 *
2045 * The GMCH value is used internally
2046 *
2047 * bytes_per_pixel is the number of bytes coming out of the plane,
2048 * which is after the LUTs, so we want the bytes for our color format.
2049 * For our current usage, this is always 3, one byte for R, G and B.
2050 */
2051 #define PIPEA_GMCH_DATA_M 0x70050
2052 #define PIPEB_GMCH_DATA_M 0x71050
2053
2054 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2055 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2056 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2057
2058 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
2059
2060 #define PIPEA_GMCH_DATA_N 0x70054
2061 #define PIPEB_GMCH_DATA_N 0x71054
2062 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
2063
2064 /*
2065 * Computing Link M and N values for the Display Port link
2066 *
2067 * Link M / N = pixel_clock / ls_clk
2068 *
2069 * (the DP spec calls pixel_clock the 'strm_clk')
2070 *
2071 * The Link value is transmitted in the Main Stream
2072 * Attributes and VB-ID.
2073 */
2074
2075 #define PIPEA_DP_LINK_M 0x70060
2076 #define PIPEB_DP_LINK_M 0x71060
2077 #define PIPEA_DP_LINK_M_MASK (0xffffff)
2078
2079 #define PIPEA_DP_LINK_N 0x70064
2080 #define PIPEB_DP_LINK_N 0x71064
2081 #define PIPEA_DP_LINK_N_MASK (0xffffff)
2082
2083 /* Display & cursor control */
2084
2085 /* Pipe A */
2086 #define PIPEADSL 0x70000
2087 #define DSL_LINEMASK 0x00000fff
2088 #define PIPEACONF 0x70008
2089 #define PIPEACONF_ENABLE (1<<31)
2090 #define PIPEACONF_DISABLE 0
2091 #define PIPEACONF_DOUBLE_WIDE (1<<30)
2092 #define I965_PIPECONF_ACTIVE (1<<30)
2093 #define PIPEACONF_SINGLE_WIDE 0
2094 #define PIPEACONF_PIPE_UNLOCKED 0
2095 #define PIPEACONF_PIPE_LOCKED (1<<25)
2096 #define PIPEACONF_PALETTE 0
2097 #define PIPEACONF_GAMMA (1<<24)
2098 #define PIPECONF_FORCE_BORDER (1<<25)
2099 #define PIPECONF_PROGRESSIVE (0 << 21)
2100 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2101 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
2102 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
2103 #define PIPECONF_BPP_MASK (0x000000e0)
2104 #define PIPECONF_BPP_8 (0<<5)
2105 #define PIPECONF_BPP_10 (1<<5)
2106 #define PIPECONF_BPP_6 (2<<5)
2107 #define PIPECONF_BPP_12 (3<<5)
2108 #define PIPECONF_DITHER_EN (1<<4)
2109 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2110 #define PIPECONF_DITHER_TYPE_SP (0<<2)
2111 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2112 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2113 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
2114 #define PIPEASTAT 0x70024
2115 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2116 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2117 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
2118 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2119 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2120 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2121 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2122 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2123 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2124 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2125 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2126 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2127 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2128 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2129 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2130 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2131 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2132 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2133 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2134 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2135 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2136 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
2137 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2138 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2139 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2140 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2141 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2142 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2143 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2144 #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2145 #define PIPE_8BPC (0 << 5)
2146 #define PIPE_10BPC (1 << 5)
2147 #define PIPE_6BPC (2 << 5)
2148 #define PIPE_12BPC (3 << 5)
2149
2150 #define DSPARB 0x70030
2151 #define DSPARB_CSTART_MASK (0x7f << 7)
2152 #define DSPARB_CSTART_SHIFT 7
2153 #define DSPARB_BSTART_MASK (0x7f)
2154 #define DSPARB_BSTART_SHIFT 0
2155 #define DSPARB_BEND_SHIFT 9 /* on 855 */
2156 #define DSPARB_AEND_SHIFT 0
2157
2158 #define DSPFW1 0x70034
2159 #define DSPFW_SR_SHIFT 23
2160 #define DSPFW_SR_MASK (0x1ff<<23)
2161 #define DSPFW_CURSORB_SHIFT 16
2162 #define DSPFW_CURSORB_MASK (0x3f<<16)
2163 #define DSPFW_PLANEB_SHIFT 8
2164 #define DSPFW_PLANEB_MASK (0x7f<<8)
2165 #define DSPFW_PLANEA_MASK (0x7f)
2166 #define DSPFW2 0x70038
2167 #define DSPFW_CURSORA_MASK 0x00003f00
2168 #define DSPFW_CURSORA_SHIFT 8
2169 #define DSPFW_PLANEC_MASK (0x7f)
2170 #define DSPFW3 0x7003c
2171 #define DSPFW_HPLL_SR_EN (1<<31)
2172 #define DSPFW_CURSOR_SR_SHIFT 24
2173 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
2174 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2175 #define DSPFW_HPLL_CURSOR_SHIFT 16
2176 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2177 #define DSPFW_HPLL_SR_MASK (0x1ff)
2178
2179 /* FIFO watermark sizes etc */
2180 #define G4X_FIFO_LINE_SIZE 64
2181 #define I915_FIFO_LINE_SIZE 64
2182 #define I830_FIFO_LINE_SIZE 32
2183
2184 #define G4X_FIFO_SIZE 127
2185 #define I965_FIFO_SIZE 512
2186 #define I945_FIFO_SIZE 127
2187 #define I915_FIFO_SIZE 95
2188 #define I855GM_FIFO_SIZE 127 /* In cachelines */
2189 #define I830_FIFO_SIZE 95
2190
2191 #define G4X_MAX_WM 0x3f
2192 #define I915_MAX_WM 0x3f
2193
2194 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2195 #define PINEVIEW_FIFO_LINE_SIZE 64
2196 #define PINEVIEW_MAX_WM 0x1ff
2197 #define PINEVIEW_DFT_WM 0x3f
2198 #define PINEVIEW_DFT_HPLLOFF_WM 0
2199 #define PINEVIEW_GUARD_WM 10
2200 #define PINEVIEW_CURSOR_FIFO 64
2201 #define PINEVIEW_CURSOR_MAX_WM 0x3f
2202 #define PINEVIEW_CURSOR_DFT_WM 0
2203 #define PINEVIEW_CURSOR_GUARD_WM 5
2204
2205 #define I965_CURSOR_FIFO 64
2206 #define I965_CURSOR_MAX_WM 32
2207 #define I965_CURSOR_DFT_WM 8
2208
2209 /* define the Watermark register on Ironlake */
2210 #define WM0_PIPEA_ILK 0x45100
2211 #define WM0_PIPE_PLANE_MASK (0x7f<<16)
2212 #define WM0_PIPE_PLANE_SHIFT 16
2213 #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2214 #define WM0_PIPE_SPRITE_SHIFT 8
2215 #define WM0_PIPE_CURSOR_MASK (0x1f)
2216
2217 #define WM0_PIPEB_ILK 0x45104
2218 #define WM1_LP_ILK 0x45108
2219 #define WM1_LP_SR_EN (1<<31)
2220 #define WM1_LP_LATENCY_SHIFT 24
2221 #define WM1_LP_LATENCY_MASK (0x7f<<24)
2222 #define WM1_LP_FBC_LP1_MASK (0xf<<20)
2223 #define WM1_LP_FBC_LP1_SHIFT 20
2224 #define WM1_LP_SR_MASK (0x1ff<<8)
2225 #define WM1_LP_SR_SHIFT 8
2226 #define WM1_LP_CURSOR_MASK (0x3f)
2227 #define WM2_LP_ILK 0x4510c
2228 #define WM2_LP_EN (1<<31)
2229 #define WM3_LP_ILK 0x45110
2230 #define WM3_LP_EN (1<<31)
2231 #define WM1S_LP_ILK 0x45120
2232 #define WM1S_LP_EN (1<<31)
2233
2234 /* Memory latency timer register */
2235 #define MLTR_ILK 0x11222
2236 /* the unit of memory self-refresh latency time is 0.5us */
2237 #define ILK_SRLT_MASK 0x3f
2238
2239 /* define the fifo size on Ironlake */
2240 #define ILK_DISPLAY_FIFO 128
2241 #define ILK_DISPLAY_MAXWM 64
2242 #define ILK_DISPLAY_DFTWM 8
2243 #define ILK_CURSOR_FIFO 32
2244 #define ILK_CURSOR_MAXWM 16
2245 #define ILK_CURSOR_DFTWM 8
2246
2247 #define ILK_DISPLAY_SR_FIFO 512
2248 #define ILK_DISPLAY_MAX_SRWM 0x1ff
2249 #define ILK_DISPLAY_DFT_SRWM 0x3f
2250 #define ILK_CURSOR_SR_FIFO 64
2251 #define ILK_CURSOR_MAX_SRWM 0x3f
2252 #define ILK_CURSOR_DFT_SRWM 8
2253
2254 #define ILK_FIFO_LINE_SIZE 64
2255
2256 /*
2257 * The two pipe frame counter registers are not synchronized, so
2258 * reading a stable value is somewhat tricky. The following code
2259 * should work:
2260 *
2261 * do {
2262 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2263 * PIPE_FRAME_HIGH_SHIFT;
2264 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2265 * PIPE_FRAME_LOW_SHIFT);
2266 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2267 * PIPE_FRAME_HIGH_SHIFT);
2268 * } while (high1 != high2);
2269 * frame = (high1 << 8) | low1;
2270 */
2271 #define PIPEAFRAMEHIGH 0x70040
2272 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
2273 #define PIPE_FRAME_HIGH_SHIFT 0
2274 #define PIPEAFRAMEPIXEL 0x70044
2275 #define PIPE_FRAME_LOW_MASK 0xff000000
2276 #define PIPE_FRAME_LOW_SHIFT 24
2277 #define PIPE_PIXEL_MASK 0x00ffffff
2278 #define PIPE_PIXEL_SHIFT 0
2279 /* GM45+ just has to be different */
2280 #define PIPEA_FRMCOUNT_GM45 0x70040
2281 #define PIPEA_FLIPCOUNT_GM45 0x70044
2282
2283 /* Cursor A & B regs */
2284 #define CURACNTR 0x70080
2285 /* Old style CUR*CNTR flags (desktop 8xx) */
2286 #define CURSOR_ENABLE 0x80000000
2287 #define CURSOR_GAMMA_ENABLE 0x40000000
2288 #define CURSOR_STRIDE_MASK 0x30000000
2289 #define CURSOR_FORMAT_SHIFT 24
2290 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2291 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2292 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2293 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2294 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2295 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2296 /* New style CUR*CNTR flags */
2297 #define CURSOR_MODE 0x27
2298 #define CURSOR_MODE_DISABLE 0x00
2299 #define CURSOR_MODE_64_32B_AX 0x07
2300 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
2301 #define MCURSOR_PIPE_SELECT (1 << 28)
2302 #define MCURSOR_PIPE_A 0x00
2303 #define MCURSOR_PIPE_B (1 << 28)
2304 #define MCURSOR_GAMMA_ENABLE (1 << 26)
2305 #define CURABASE 0x70084
2306 #define CURAPOS 0x70088
2307 #define CURSOR_POS_MASK 0x007FF
2308 #define CURSOR_POS_SIGN 0x8000
2309 #define CURSOR_X_SHIFT 0
2310 #define CURSOR_Y_SHIFT 16
2311 #define CURSIZE 0x700a0
2312 #define CURBCNTR 0x700c0
2313 #define CURBBASE 0x700c4
2314 #define CURBPOS 0x700c8
2315
2316 /* Display A control */
2317 #define DSPACNTR 0x70180
2318 #define DISPLAY_PLANE_ENABLE (1<<31)
2319 #define DISPLAY_PLANE_DISABLE 0
2320 #define DISPPLANE_GAMMA_ENABLE (1<<30)
2321 #define DISPPLANE_GAMMA_DISABLE 0
2322 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2323 #define DISPPLANE_8BPP (0x2<<26)
2324 #define DISPPLANE_15_16BPP (0x4<<26)
2325 #define DISPPLANE_16BPP (0x5<<26)
2326 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2327 #define DISPPLANE_32BPP (0x7<<26)
2328 #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
2329 #define DISPPLANE_STEREO_ENABLE (1<<25)
2330 #define DISPPLANE_STEREO_DISABLE 0
2331 #define DISPPLANE_SEL_PIPE_MASK (1<<24)
2332 #define DISPPLANE_SEL_PIPE_A 0
2333 #define DISPPLANE_SEL_PIPE_B (1<<24)
2334 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2335 #define DISPPLANE_SRC_KEY_DISABLE 0
2336 #define DISPPLANE_LINE_DOUBLE (1<<20)
2337 #define DISPPLANE_NO_LINE_DOUBLE 0
2338 #define DISPPLANE_STEREO_POLARITY_FIRST 0
2339 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
2340 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
2341 #define DISPPLANE_TILED (1<<10)
2342 #define DSPAADDR 0x70184
2343 #define DSPASTRIDE 0x70188
2344 #define DSPAPOS 0x7018C /* reserved */
2345 #define DSPASIZE 0x70190
2346 #define DSPASURF 0x7019C /* 965+ only */
2347 #define DSPATILEOFF 0x701A4 /* 965+ only */
2348
2349 /* VBIOS flags */
2350 #define SWF00 0x71410
2351 #define SWF01 0x71414
2352 #define SWF02 0x71418
2353 #define SWF03 0x7141c
2354 #define SWF04 0x71420
2355 #define SWF05 0x71424
2356 #define SWF06 0x71428
2357 #define SWF10 0x70410
2358 #define SWF11 0x70414
2359 #define SWF14 0x71420
2360 #define SWF30 0x72414
2361 #define SWF31 0x72418
2362 #define SWF32 0x7241c
2363
2364 /* Pipe B */
2365 #define PIPEBDSL 0x71000
2366 #define PIPEBCONF 0x71008
2367 #define PIPEBSTAT 0x71024
2368 #define PIPEBFRAMEHIGH 0x71040
2369 #define PIPEBFRAMEPIXEL 0x71044
2370 #define PIPEB_FRMCOUNT_GM45 0x71040
2371 #define PIPEB_FLIPCOUNT_GM45 0x71044
2372
2373
2374 /* Display B control */
2375 #define DSPBCNTR 0x71180
2376 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2377 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
2378 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2379 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2380 #define DSPBADDR 0x71184
2381 #define DSPBSTRIDE 0x71188
2382 #define DSPBPOS 0x7118C
2383 #define DSPBSIZE 0x71190
2384 #define DSPBSURF 0x7119C
2385 #define DSPBTILEOFF 0x711A4
2386
2387 /* VBIOS regs */
2388 #define VGACNTRL 0x71400
2389 # define VGA_DISP_DISABLE (1 << 31)
2390 # define VGA_2X_MODE (1 << 30)
2391 # define VGA_PIPE_B_SELECT (1 << 29)
2392
2393 /* Ironlake */
2394
2395 #define CPU_VGACNTRL 0x41000
2396
2397 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2398 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2399 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2400 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2401 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2402 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2403 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
2404 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2405 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2406
2407 /* refresh rate hardware control */
2408 #define RR_HW_CTL 0x45300
2409 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2410 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2411
2412 #define FDI_PLL_BIOS_0 0x46000
2413 #define FDI_PLL_FB_CLOCK_MASK 0xff
2414 #define FDI_PLL_BIOS_1 0x46004
2415 #define FDI_PLL_BIOS_2 0x46008
2416 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2417 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
2418 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
2419
2420 #define PCH_DSPCLK_GATE_D 0x42020
2421 # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2422 # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2423
2424 #define PCH_3DCGDIS0 0x46020
2425 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2426 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2427
2428 #define FDI_PLL_FREQ_CTL 0x46030
2429 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2430 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2431 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2432
2433
2434 #define PIPEA_DATA_M1 0x60030
2435 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2436 #define TU_SIZE_MASK 0x7e000000
2437 #define PIPEA_DATA_M1_OFFSET 0
2438 #define PIPEA_DATA_N1 0x60034
2439 #define PIPEA_DATA_N1_OFFSET 0
2440
2441 #define PIPEA_DATA_M2 0x60038
2442 #define PIPEA_DATA_M2_OFFSET 0
2443 #define PIPEA_DATA_N2 0x6003c
2444 #define PIPEA_DATA_N2_OFFSET 0
2445
2446 #define PIPEA_LINK_M1 0x60040
2447 #define PIPEA_LINK_M1_OFFSET 0
2448 #define PIPEA_LINK_N1 0x60044
2449 #define PIPEA_LINK_N1_OFFSET 0
2450
2451 #define PIPEA_LINK_M2 0x60048
2452 #define PIPEA_LINK_M2_OFFSET 0
2453 #define PIPEA_LINK_N2 0x6004c
2454 #define PIPEA_LINK_N2_OFFSET 0
2455
2456 /* PIPEB timing regs are same start from 0x61000 */
2457
2458 #define PIPEB_DATA_M1 0x61030
2459 #define PIPEB_DATA_M1_OFFSET 0
2460 #define PIPEB_DATA_N1 0x61034
2461 #define PIPEB_DATA_N1_OFFSET 0
2462
2463 #define PIPEB_DATA_M2 0x61038
2464 #define PIPEB_DATA_M2_OFFSET 0
2465 #define PIPEB_DATA_N2 0x6103c
2466 #define PIPEB_DATA_N2_OFFSET 0
2467
2468 #define PIPEB_LINK_M1 0x61040
2469 #define PIPEB_LINK_M1_OFFSET 0
2470 #define PIPEB_LINK_N1 0x61044
2471 #define PIPEB_LINK_N1_OFFSET 0
2472
2473 #define PIPEB_LINK_M2 0x61048
2474 #define PIPEB_LINK_M2_OFFSET 0
2475 #define PIPEB_LINK_N2 0x6104c
2476 #define PIPEB_LINK_N2_OFFSET 0
2477
2478 /* CPU panel fitter */
2479 #define PFA_CTL_1 0x68080
2480 #define PFB_CTL_1 0x68880
2481 #define PF_ENABLE (1<<31)
2482 #define PF_FILTER_MASK (3<<23)
2483 #define PF_FILTER_PROGRAMMED (0<<23)
2484 #define PF_FILTER_MED_3x3 (1<<23)
2485 #define PF_FILTER_EDGE_ENHANCE (2<<23)
2486 #define PF_FILTER_EDGE_SOFTEN (3<<23)
2487 #define PFA_WIN_SZ 0x68074
2488 #define PFB_WIN_SZ 0x68874
2489 #define PFA_WIN_POS 0x68070
2490 #define PFB_WIN_POS 0x68870
2491
2492 /* legacy palette */
2493 #define LGC_PALETTE_A 0x4a000
2494 #define LGC_PALETTE_B 0x4a800
2495
2496 /* interrupts */
2497 #define DE_MASTER_IRQ_CONTROL (1 << 31)
2498 #define DE_SPRITEB_FLIP_DONE (1 << 29)
2499 #define DE_SPRITEA_FLIP_DONE (1 << 28)
2500 #define DE_PLANEB_FLIP_DONE (1 << 27)
2501 #define DE_PLANEA_FLIP_DONE (1 << 26)
2502 #define DE_PCU_EVENT (1 << 25)
2503 #define DE_GTT_FAULT (1 << 24)
2504 #define DE_POISON (1 << 23)
2505 #define DE_PERFORM_COUNTER (1 << 22)
2506 #define DE_PCH_EVENT (1 << 21)
2507 #define DE_AUX_CHANNEL_A (1 << 20)
2508 #define DE_DP_A_HOTPLUG (1 << 19)
2509 #define DE_GSE (1 << 18)
2510 #define DE_PIPEB_VBLANK (1 << 15)
2511 #define DE_PIPEB_EVEN_FIELD (1 << 14)
2512 #define DE_PIPEB_ODD_FIELD (1 << 13)
2513 #define DE_PIPEB_LINE_COMPARE (1 << 12)
2514 #define DE_PIPEB_VSYNC (1 << 11)
2515 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2516 #define DE_PIPEA_VBLANK (1 << 7)
2517 #define DE_PIPEA_EVEN_FIELD (1 << 6)
2518 #define DE_PIPEA_ODD_FIELD (1 << 5)
2519 #define DE_PIPEA_LINE_COMPARE (1 << 4)
2520 #define DE_PIPEA_VSYNC (1 << 3)
2521 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2522
2523 #define DEISR 0x44000
2524 #define DEIMR 0x44004
2525 #define DEIIR 0x44008
2526 #define DEIER 0x4400c
2527
2528 /* GT interrupt */
2529 #define GT_PIPE_NOTIFY (1 << 4)
2530 #define GT_SYNC_STATUS (1 << 2)
2531 #define GT_USER_INTERRUPT (1 << 0)
2532 #define GT_BSD_USER_INTERRUPT (1 << 5)
2533
2534
2535 #define GTISR 0x44010
2536 #define GTIMR 0x44014
2537 #define GTIIR 0x44018
2538 #define GTIER 0x4401c
2539
2540 #define ILK_DISPLAY_CHICKEN2 0x42004
2541 #define ILK_DPARB_GATE (1<<22)
2542 #define ILK_VSDPFD_FULL (1<<21)
2543 #define ILK_DSPCLK_GATE 0x42020
2544 #define ILK_DPARB_CLK_GATE (1<<5)
2545 /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2546 #define ILK_CLK_FBC (1<<7)
2547 #define ILK_DPFC_DIS1 (1<<8)
2548 #define ILK_DPFC_DIS2 (1<<9)
2549
2550 #define DISP_ARB_CTL 0x45000
2551 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2552 #define DISP_FBC_WM_DIS (1<<15)
2553
2554 /* PCH */
2555
2556 /* south display engine interrupt */
2557 #define SDE_CRT_HOTPLUG (1 << 11)
2558 #define SDE_PORTD_HOTPLUG (1 << 10)
2559 #define SDE_PORTC_HOTPLUG (1 << 9)
2560 #define SDE_PORTB_HOTPLUG (1 << 8)
2561 #define SDE_SDVOB_HOTPLUG (1 << 6)
2562 #define SDE_HOTPLUG_MASK (0xf << 8)
2563 /* CPT */
2564 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
2565 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2566 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2567 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2568
2569 #define SDEISR 0xc4000
2570 #define SDEIMR 0xc4004
2571 #define SDEIIR 0xc4008
2572 #define SDEIER 0xc400c
2573
2574 /* digital port hotplug */
2575 #define PCH_PORT_HOTPLUG 0xc4030
2576 #define PORTD_HOTPLUG_ENABLE (1 << 20)
2577 #define PORTD_PULSE_DURATION_2ms (0)
2578 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2579 #define PORTD_PULSE_DURATION_6ms (2 << 18)
2580 #define PORTD_PULSE_DURATION_100ms (3 << 18)
2581 #define PORTD_HOTPLUG_NO_DETECT (0)
2582 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2583 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2584 #define PORTC_HOTPLUG_ENABLE (1 << 12)
2585 #define PORTC_PULSE_DURATION_2ms (0)
2586 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2587 #define PORTC_PULSE_DURATION_6ms (2 << 10)
2588 #define PORTC_PULSE_DURATION_100ms (3 << 10)
2589 #define PORTC_HOTPLUG_NO_DETECT (0)
2590 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2591 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2592 #define PORTB_HOTPLUG_ENABLE (1 << 4)
2593 #define PORTB_PULSE_DURATION_2ms (0)
2594 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2595 #define PORTB_PULSE_DURATION_6ms (2 << 2)
2596 #define PORTB_PULSE_DURATION_100ms (3 << 2)
2597 #define PORTB_HOTPLUG_NO_DETECT (0)
2598 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2599 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2600
2601 #define PCH_GPIOA 0xc5010
2602 #define PCH_GPIOB 0xc5014
2603 #define PCH_GPIOC 0xc5018
2604 #define PCH_GPIOD 0xc501c
2605 #define PCH_GPIOE 0xc5020
2606 #define PCH_GPIOF 0xc5024
2607
2608 #define PCH_GMBUS0 0xc5100
2609 #define PCH_GMBUS1 0xc5104
2610 #define PCH_GMBUS2 0xc5108
2611 #define PCH_GMBUS3 0xc510c
2612 #define PCH_GMBUS4 0xc5110
2613 #define PCH_GMBUS5 0xc5120
2614
2615 #define PCH_DPLL_A 0xc6014
2616 #define PCH_DPLL_B 0xc6018
2617
2618 #define PCH_FPA0 0xc6040
2619 #define PCH_FPA1 0xc6044
2620 #define PCH_FPB0 0xc6048
2621 #define PCH_FPB1 0xc604c
2622
2623 #define PCH_DPLL_TEST 0xc606c
2624
2625 #define PCH_DREF_CONTROL 0xC6200
2626 #define DREF_CONTROL_MASK 0x7fc3
2627 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2628 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2629 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2630 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2631 #define DREF_SSC_SOURCE_DISABLE (0<<11)
2632 #define DREF_SSC_SOURCE_ENABLE (2<<11)
2633 #define DREF_SSC_SOURCE_MASK (3<<11)
2634 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2635 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2636 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
2637 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
2638 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2639 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2640 #define DREF_SSC4_DOWNSPREAD (0<<6)
2641 #define DREF_SSC4_CENTERSPREAD (1<<6)
2642 #define DREF_SSC1_DISABLE (0<<1)
2643 #define DREF_SSC1_ENABLE (1<<1)
2644 #define DREF_SSC4_DISABLE (0)
2645 #define DREF_SSC4_ENABLE (1)
2646
2647 #define PCH_RAWCLK_FREQ 0xc6204
2648 #define FDL_TP1_TIMER_SHIFT 12
2649 #define FDL_TP1_TIMER_MASK (3<<12)
2650 #define FDL_TP2_TIMER_SHIFT 10
2651 #define FDL_TP2_TIMER_MASK (3<<10)
2652 #define RAWCLK_FREQ_MASK 0x3ff
2653
2654 #define PCH_DPLL_TMR_CFG 0xc6208
2655
2656 #define PCH_SSC4_PARMS 0xc6210
2657 #define PCH_SSC4_AUX_PARMS 0xc6214
2658
2659 #define PCH_DPLL_SEL 0xc7000
2660 #define TRANSA_DPLL_ENABLE (1<<3)
2661 #define TRANSA_DPLLB_SEL (1<<0)
2662 #define TRANSA_DPLLA_SEL 0
2663 #define TRANSB_DPLL_ENABLE (1<<7)
2664 #define TRANSB_DPLLB_SEL (1<<4)
2665 #define TRANSB_DPLLA_SEL (0)
2666 #define TRANSC_DPLL_ENABLE (1<<11)
2667 #define TRANSC_DPLLB_SEL (1<<8)
2668 #define TRANSC_DPLLA_SEL (0)
2669
2670 /* transcoder */
2671
2672 #define TRANS_HTOTAL_A 0xe0000
2673 #define TRANS_HTOTAL_SHIFT 16
2674 #define TRANS_HACTIVE_SHIFT 0
2675 #define TRANS_HBLANK_A 0xe0004
2676 #define TRANS_HBLANK_END_SHIFT 16
2677 #define TRANS_HBLANK_START_SHIFT 0
2678 #define TRANS_HSYNC_A 0xe0008
2679 #define TRANS_HSYNC_END_SHIFT 16
2680 #define TRANS_HSYNC_START_SHIFT 0
2681 #define TRANS_VTOTAL_A 0xe000c
2682 #define TRANS_VTOTAL_SHIFT 16
2683 #define TRANS_VACTIVE_SHIFT 0
2684 #define TRANS_VBLANK_A 0xe0010
2685 #define TRANS_VBLANK_END_SHIFT 16
2686 #define TRANS_VBLANK_START_SHIFT 0
2687 #define TRANS_VSYNC_A 0xe0014
2688 #define TRANS_VSYNC_END_SHIFT 16
2689 #define TRANS_VSYNC_START_SHIFT 0
2690
2691 #define TRANSA_DATA_M1 0xe0030
2692 #define TRANSA_DATA_N1 0xe0034
2693 #define TRANSA_DATA_M2 0xe0038
2694 #define TRANSA_DATA_N2 0xe003c
2695 #define TRANSA_DP_LINK_M1 0xe0040
2696 #define TRANSA_DP_LINK_N1 0xe0044
2697 #define TRANSA_DP_LINK_M2 0xe0048
2698 #define TRANSA_DP_LINK_N2 0xe004c
2699
2700 #define TRANS_HTOTAL_B 0xe1000
2701 #define TRANS_HBLANK_B 0xe1004
2702 #define TRANS_HSYNC_B 0xe1008
2703 #define TRANS_VTOTAL_B 0xe100c
2704 #define TRANS_VBLANK_B 0xe1010
2705 #define TRANS_VSYNC_B 0xe1014
2706
2707 #define TRANSB_DATA_M1 0xe1030
2708 #define TRANSB_DATA_N1 0xe1034
2709 #define TRANSB_DATA_M2 0xe1038
2710 #define TRANSB_DATA_N2 0xe103c
2711 #define TRANSB_DP_LINK_M1 0xe1040
2712 #define TRANSB_DP_LINK_N1 0xe1044
2713 #define TRANSB_DP_LINK_M2 0xe1048
2714 #define TRANSB_DP_LINK_N2 0xe104c
2715
2716 #define TRANSACONF 0xf0008
2717 #define TRANSBCONF 0xf1008
2718 #define TRANS_DISABLE (0<<31)
2719 #define TRANS_ENABLE (1<<31)
2720 #define TRANS_STATE_MASK (1<<30)
2721 #define TRANS_STATE_DISABLE (0<<30)
2722 #define TRANS_STATE_ENABLE (1<<30)
2723 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
2724 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
2725 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
2726 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
2727 #define TRANS_DP_AUDIO_ONLY (1<<26)
2728 #define TRANS_DP_VIDEO_AUDIO (0<<26)
2729 #define TRANS_PROGRESSIVE (0<<21)
2730 #define TRANS_8BPC (0<<5)
2731 #define TRANS_10BPC (1<<5)
2732 #define TRANS_6BPC (2<<5)
2733 #define TRANS_12BPC (3<<5)
2734
2735 #define FDI_RXA_CHICKEN 0xc200c
2736 #define FDI_RXB_CHICKEN 0xc2010
2737 #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2738
2739 /* CPU: FDI_TX */
2740 #define FDI_TXA_CTL 0x60100
2741 #define FDI_TXB_CTL 0x61100
2742 #define FDI_TX_DISABLE (0<<31)
2743 #define FDI_TX_ENABLE (1<<31)
2744 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2745 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2746 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2747 #define FDI_LINK_TRAIN_NONE (3<<28)
2748 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2749 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2750 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2751 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2752 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2753 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2754 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2755 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2756 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2757 SNB has different settings. */
2758 /* SNB A-stepping */
2759 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2760 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2761 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2762 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2763 /* SNB B-stepping */
2764 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2765 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2766 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2767 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2768 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
2769 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
2770 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
2771 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
2772 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
2773 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2774 /* Ironlake: hardwired to 1 */
2775 #define FDI_TX_PLL_ENABLE (1<<14)
2776 /* both Tx and Rx */
2777 #define FDI_SCRAMBLING_ENABLE (0<<7)
2778 #define FDI_SCRAMBLING_DISABLE (1<<7)
2779
2780 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2781 #define FDI_RXA_CTL 0xf000c
2782 #define FDI_RXB_CTL 0xf100c
2783 #define FDI_RX_ENABLE (1<<31)
2784 #define FDI_RX_DISABLE (0<<31)
2785 /* train, dp width same as FDI_TX */
2786 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
2787 #define FDI_8BPC (0<<16)
2788 #define FDI_10BPC (1<<16)
2789 #define FDI_6BPC (2<<16)
2790 #define FDI_12BPC (3<<16)
2791 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2792 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2793 #define FDI_RX_PLL_ENABLE (1<<13)
2794 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2795 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2796 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2797 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2798 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2799 #define FDI_SEL_RAWCLK (0<<4)
2800 #define FDI_SEL_PCDCLK (1<<4)
2801 /* CPT */
2802 #define FDI_AUTO_TRAINING (1<<10)
2803 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2804 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2805 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2806 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2807 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
2808
2809 #define FDI_RXA_MISC 0xf0010
2810 #define FDI_RXB_MISC 0xf1010
2811 #define FDI_RXA_TUSIZE1 0xf0030
2812 #define FDI_RXA_TUSIZE2 0xf0038
2813 #define FDI_RXB_TUSIZE1 0xf1030
2814 #define FDI_RXB_TUSIZE2 0xf1038
2815
2816 /* FDI_RX interrupt register format */
2817 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
2818 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2819 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2820 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2821 #define FDI_RX_FS_CODE_ERR (1<<6)
2822 #define FDI_RX_FE_CODE_ERR (1<<5)
2823 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2824 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
2825 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2826 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2827 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2828
2829 #define FDI_RXA_IIR 0xf0014
2830 #define FDI_RXA_IMR 0xf0018
2831 #define FDI_RXB_IIR 0xf1014
2832 #define FDI_RXB_IMR 0xf1018
2833
2834 #define FDI_PLL_CTL_1 0xfe000
2835 #define FDI_PLL_CTL_2 0xfe004
2836
2837 /* CRT */
2838 #define PCH_ADPA 0xe1100
2839 #define ADPA_TRANS_SELECT_MASK (1<<30)
2840 #define ADPA_TRANS_A_SELECT 0
2841 #define ADPA_TRANS_B_SELECT (1<<30)
2842 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2843 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2844 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2845 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2846 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2847 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2848 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2849 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2850 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2851 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2852 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2853 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2854 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2855 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2856 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2857 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2858 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2859 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2860 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2861
2862 /* or SDVOB */
2863 #define HDMIB 0xe1140
2864 #define PORT_ENABLE (1 << 31)
2865 #define TRANSCODER_A (0)
2866 #define TRANSCODER_B (1 << 30)
2867 #define COLOR_FORMAT_8bpc (0)
2868 #define COLOR_FORMAT_12bpc (3 << 26)
2869 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
2870 #define SDVO_ENCODING (0)
2871 #define TMDS_ENCODING (2 << 10)
2872 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2873 /* CPT */
2874 #define HDMI_MODE_SELECT (1 << 9)
2875 #define DVI_MODE_SELECT (0)
2876 #define SDVOB_BORDER_ENABLE (1 << 7)
2877 #define AUDIO_ENABLE (1 << 6)
2878 #define VSYNC_ACTIVE_HIGH (1 << 4)
2879 #define HSYNC_ACTIVE_HIGH (1 << 3)
2880 #define PORT_DETECTED (1 << 2)
2881
2882 /* PCH SDVOB multiplex with HDMIB */
2883 #define PCH_SDVOB HDMIB
2884
2885 #define HDMIC 0xe1150
2886 #define HDMID 0xe1160
2887
2888 #define PCH_LVDS 0xe1180
2889 #define LVDS_DETECTED (1 << 1)
2890
2891 #define BLC_PWM_CPU_CTL2 0x48250
2892 #define PWM_ENABLE (1 << 31)
2893 #define PWM_PIPE_A (0 << 29)
2894 #define PWM_PIPE_B (1 << 29)
2895 #define BLC_PWM_CPU_CTL 0x48254
2896
2897 #define BLC_PWM_PCH_CTL1 0xc8250
2898 #define PWM_PCH_ENABLE (1 << 31)
2899 #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2900 #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2901 #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2902 #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2903
2904 #define BLC_PWM_PCH_CTL2 0xc8254
2905
2906 #define PCH_PP_STATUS 0xc7200
2907 #define PCH_PP_CONTROL 0xc7204
2908 #define PANEL_UNLOCK_REGS (0xabcd << 16)
2909 #define EDP_FORCE_VDD (1 << 3)
2910 #define EDP_BLC_ENABLE (1 << 2)
2911 #define PANEL_POWER_RESET (1 << 1)
2912 #define PANEL_POWER_OFF (0 << 0)
2913 #define PANEL_POWER_ON (1 << 0)
2914 #define PCH_PP_ON_DELAYS 0xc7208
2915 #define EDP_PANEL (1 << 30)
2916 #define PCH_PP_OFF_DELAYS 0xc720c
2917 #define PCH_PP_DIVISOR 0xc7210
2918
2919 #define PCH_DP_B 0xe4100
2920 #define PCH_DPB_AUX_CH_CTL 0xe4110
2921 #define PCH_DPB_AUX_CH_DATA1 0xe4114
2922 #define PCH_DPB_AUX_CH_DATA2 0xe4118
2923 #define PCH_DPB_AUX_CH_DATA3 0xe411c
2924 #define PCH_DPB_AUX_CH_DATA4 0xe4120
2925 #define PCH_DPB_AUX_CH_DATA5 0xe4124
2926
2927 #define PCH_DP_C 0xe4200
2928 #define PCH_DPC_AUX_CH_CTL 0xe4210
2929 #define PCH_DPC_AUX_CH_DATA1 0xe4214
2930 #define PCH_DPC_AUX_CH_DATA2 0xe4218
2931 #define PCH_DPC_AUX_CH_DATA3 0xe421c
2932 #define PCH_DPC_AUX_CH_DATA4 0xe4220
2933 #define PCH_DPC_AUX_CH_DATA5 0xe4224
2934
2935 #define PCH_DP_D 0xe4300
2936 #define PCH_DPD_AUX_CH_CTL 0xe4310
2937 #define PCH_DPD_AUX_CH_DATA1 0xe4314
2938 #define PCH_DPD_AUX_CH_DATA2 0xe4318
2939 #define PCH_DPD_AUX_CH_DATA3 0xe431c
2940 #define PCH_DPD_AUX_CH_DATA4 0xe4320
2941 #define PCH_DPD_AUX_CH_DATA5 0xe4324
2942
2943 /* CPT */
2944 #define PORT_TRANS_A_SEL_CPT 0
2945 #define PORT_TRANS_B_SEL_CPT (1<<29)
2946 #define PORT_TRANS_C_SEL_CPT (2<<29)
2947 #define PORT_TRANS_SEL_MASK (3<<29)
2948
2949 #define TRANS_DP_CTL_A 0xe0300
2950 #define TRANS_DP_CTL_B 0xe1300
2951 #define TRANS_DP_CTL_C 0xe2300
2952 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
2953 #define TRANS_DP_PORT_SEL_B (0<<29)
2954 #define TRANS_DP_PORT_SEL_C (1<<29)
2955 #define TRANS_DP_PORT_SEL_D (2<<29)
2956 #define TRANS_DP_PORT_SEL_MASK (3<<29)
2957 #define TRANS_DP_AUDIO_ONLY (1<<26)
2958 #define TRANS_DP_ENH_FRAMING (1<<18)
2959 #define TRANS_DP_8BPC (0<<9)
2960 #define TRANS_DP_10BPC (1<<9)
2961 #define TRANS_DP_6BPC (2<<9)
2962 #define TRANS_DP_12BPC (3<<9)
2963 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
2964 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
2965 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
2966 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
2967 #define TRANS_DP_SYNC_MASK (3<<3)
2968
2969 /* SNB eDP training params */
2970 /* SNB A-stepping */
2971 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2972 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2973 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2974 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2975 /* SNB B-stepping */
2976 #define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2977 #define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2978 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2979 #define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2980 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
2981
2982 #endif /* _I915_REG_H_ */
This page took 0.096794 seconds and 4 git commands to generate.