drm/i915: Naming constants to be written to GEN9_PG_ENABLE
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29 #define _PLANE(plane, a, b) _PIPE(plane, a, b)
30 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
34 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
36
37 #define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
50
51 /* PCI config space */
52
53 #define HPLLCC 0xc0 /* 855 only */
54 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
55 #define GC_CLOCK_133_200 (0 << 0)
56 #define GC_CLOCK_100_200 (1 << 0)
57 #define GC_CLOCK_100_133 (2 << 0)
58 #define GC_CLOCK_166_250 (3 << 0)
59 #define GCFGC2 0xda
60 #define GCFGC 0xf0 /* 915+ only */
61 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
64 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
70 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
71 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
90 #define GCDGMBUS 0xcc
91 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
93
94 /* Graphics reset regs */
95 #define I915_GDRST 0xc0 /* PCI config register */
96 #define GRDOM_FULL (0<<2)
97 #define GRDOM_RENDER (1<<2)
98 #define GRDOM_MEDIA (3<<2)
99 #define GRDOM_MASK (3<<2)
100 #define GRDOM_RESET_STATUS (1<<1)
101 #define GRDOM_RESET_ENABLE (1<<0)
102
103 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104 #define ILK_GRDOM_FULL (0<<1)
105 #define ILK_GRDOM_RENDER (1<<1)
106 #define ILK_GRDOM_MEDIA (3<<1)
107 #define ILK_GRDOM_MASK (3<<1)
108 #define ILK_GRDOM_RESET_ENABLE (1<<0)
109
110 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111 #define GEN6_MBC_SNPCR_SHIFT 21
112 #define GEN6_MBC_SNPCR_MASK (3<<21)
113 #define GEN6_MBC_SNPCR_MAX (0<<21)
114 #define GEN6_MBC_SNPCR_MED (1<<21)
115 #define GEN6_MBC_SNPCR_LOW (2<<21)
116 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
118 #define VLV_G3DCTL 0x9024
119 #define VLV_GSCKGCTL 0x9028
120
121 #define GEN6_MBCTL 0x0907c
122 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
128 #define GEN6_GDRST 0x941c
129 #define GEN6_GRDOM_FULL (1 << 0)
130 #define GEN6_GRDOM_RENDER (1 << 1)
131 #define GEN6_GRDOM_MEDIA (1 << 2)
132 #define GEN6_GRDOM_BLT (1 << 3)
133
134 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137 #define PP_DIR_DCLV_2G 0xffffffff
138
139 #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140 #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
142 #define GEN8_R_PWR_CLK_STATE 0x20C8
143 #define GEN8_RPCS_ENABLE (1 << 31)
144 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
145 #define GEN8_RPCS_S_CNT_SHIFT 15
146 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
147 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
148 #define GEN8_RPCS_SS_CNT_SHIFT 8
149 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
150 #define GEN8_RPCS_EU_MAX_SHIFT 4
151 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
152 #define GEN8_RPCS_EU_MIN_SHIFT 0
153 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
154
155 #define GAM_ECOCHK 0x4090
156 #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
157 #define ECOCHK_SNB_BIT (1<<10)
158 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
159 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
160 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
161 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
162 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
163 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
164 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
165 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
166
167 #define GAC_ECO_BITS 0x14090
168 #define ECOBITS_SNB_BIT (1<<13)
169 #define ECOBITS_PPGTT_CACHE64B (3<<8)
170 #define ECOBITS_PPGTT_CACHE4B (0<<8)
171
172 #define GAB_CTL 0x24000
173 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
174
175 #define GEN7_BIOS_RESERVED 0x1082C0
176 #define GEN7_BIOS_RESERVED_1M (0 << 5)
177 #define GEN7_BIOS_RESERVED_256K (1 << 5)
178 #define GEN8_BIOS_RESERVED_SHIFT 7
179 #define GEN7_BIOS_RESERVED_MASK 0x1
180 #define GEN8_BIOS_RESERVED_MASK 0x3
181
182
183 /* VGA stuff */
184
185 #define VGA_ST01_MDA 0x3ba
186 #define VGA_ST01_CGA 0x3da
187
188 #define VGA_MSR_WRITE 0x3c2
189 #define VGA_MSR_READ 0x3cc
190 #define VGA_MSR_MEM_EN (1<<1)
191 #define VGA_MSR_CGA_MODE (1<<0)
192
193 #define VGA_SR_INDEX 0x3c4
194 #define SR01 1
195 #define VGA_SR_DATA 0x3c5
196
197 #define VGA_AR_INDEX 0x3c0
198 #define VGA_AR_VID_EN (1<<5)
199 #define VGA_AR_DATA_WRITE 0x3c0
200 #define VGA_AR_DATA_READ 0x3c1
201
202 #define VGA_GR_INDEX 0x3ce
203 #define VGA_GR_DATA 0x3cf
204 /* GR05 */
205 #define VGA_GR_MEM_READ_MODE_SHIFT 3
206 #define VGA_GR_MEM_READ_MODE_PLANE 1
207 /* GR06 */
208 #define VGA_GR_MEM_MODE_MASK 0xc
209 #define VGA_GR_MEM_MODE_SHIFT 2
210 #define VGA_GR_MEM_A0000_AFFFF 0
211 #define VGA_GR_MEM_A0000_BFFFF 1
212 #define VGA_GR_MEM_B0000_B7FFF 2
213 #define VGA_GR_MEM_B0000_BFFFF 3
214
215 #define VGA_DACMASK 0x3c6
216 #define VGA_DACRX 0x3c7
217 #define VGA_DACWX 0x3c8
218 #define VGA_DACDATA 0x3c9
219
220 #define VGA_CR_INDEX_MDA 0x3b4
221 #define VGA_CR_DATA_MDA 0x3b5
222 #define VGA_CR_INDEX_CGA 0x3d4
223 #define VGA_CR_DATA_CGA 0x3d5
224
225 /*
226 * Instruction field definitions used by the command parser
227 */
228 #define INSTR_CLIENT_SHIFT 29
229 #define INSTR_CLIENT_MASK 0xE0000000
230 #define INSTR_MI_CLIENT 0x0
231 #define INSTR_BC_CLIENT 0x2
232 #define INSTR_RC_CLIENT 0x3
233 #define INSTR_SUBCLIENT_SHIFT 27
234 #define INSTR_SUBCLIENT_MASK 0x18000000
235 #define INSTR_MEDIA_SUBCLIENT 0x2
236 #define INSTR_26_TO_24_MASK 0x7000000
237 #define INSTR_26_TO_24_SHIFT 24
238
239 /*
240 * Memory interface instructions used by the kernel
241 */
242 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
243 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
244 #define MI_GLOBAL_GTT (1<<22)
245
246 #define MI_NOOP MI_INSTR(0, 0)
247 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
248 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
249 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
250 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
251 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
252 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
253 #define MI_FLUSH MI_INSTR(0x04, 0)
254 #define MI_READ_FLUSH (1 << 0)
255 #define MI_EXE_FLUSH (1 << 1)
256 #define MI_NO_WRITE_FLUSH (1 << 2)
257 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
258 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
259 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
260 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
261 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
262 #define MI_ARB_ENABLE (1<<0)
263 #define MI_ARB_DISABLE (0<<0)
264 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
265 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
266 #define MI_SUSPEND_FLUSH_EN (1<<0)
267 #define MI_SET_APPID MI_INSTR(0x0e, 0)
268 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
269 #define MI_OVERLAY_CONTINUE (0x0<<21)
270 #define MI_OVERLAY_ON (0x1<<21)
271 #define MI_OVERLAY_OFF (0x2<<21)
272 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
273 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
274 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
275 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
276 /* IVB has funny definitions for which plane to flip. */
277 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
278 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
279 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
280 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
281 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
282 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
283 /* SKL ones */
284 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
285 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
286 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
287 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
288 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
289 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
290 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
291 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
292 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
293 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
294 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
295 #define MI_SEMAPHORE_UPDATE (1<<21)
296 #define MI_SEMAPHORE_COMPARE (1<<20)
297 #define MI_SEMAPHORE_REGISTER (1<<18)
298 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
299 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
300 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
301 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
302 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
303 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
304 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
305 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
306 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
307 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
308 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
309 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
310 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
311 #define MI_SEMAPHORE_SYNC_MASK (3<<16)
312 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
313 #define MI_MM_SPACE_GTT (1<<8)
314 #define MI_MM_SPACE_PHYSICAL (0<<8)
315 #define MI_SAVE_EXT_STATE_EN (1<<3)
316 #define MI_RESTORE_EXT_STATE_EN (1<<2)
317 #define MI_FORCE_RESTORE (1<<1)
318 #define MI_RESTORE_INHIBIT (1<<0)
319 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
320 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
321 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
322 #define MI_SEMAPHORE_POLL (1<<15)
323 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
324 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
325 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
326 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
327 #define MI_USE_GGTT (1 << 22) /* g4x+ */
328 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
329 #define MI_STORE_DWORD_INDEX_SHIFT 2
330 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
331 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
332 * simply ignores the register load under certain conditions.
333 * - One can actually load arbitrary many arbitrary registers: Simply issue x
334 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
335 */
336 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
337 #define MI_LRI_FORCE_POSTED (1<<12)
338 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
339 #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
340 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
341 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
342 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
343 #define MI_INVALIDATE_TLB (1<<18)
344 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
345 #define MI_FLUSH_DW_OP_MASK (3<<14)
346 #define MI_FLUSH_DW_NOTIFY (1<<8)
347 #define MI_INVALIDATE_BSD (1<<7)
348 #define MI_FLUSH_DW_USE_GTT (1<<2)
349 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
350 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
351 #define MI_BATCH_NON_SECURE (1)
352 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
353 #define MI_BATCH_NON_SECURE_I965 (1<<8)
354 #define MI_BATCH_PPGTT_HSW (1<<8)
355 #define MI_BATCH_NON_SECURE_HSW (1<<13)
356 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
357 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
358 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
359
360 #define MI_PREDICATE_SRC0 (0x2400)
361 #define MI_PREDICATE_SRC1 (0x2408)
362
363 #define MI_PREDICATE_RESULT_2 (0x2214)
364 #define LOWER_SLICE_ENABLED (1<<0)
365 #define LOWER_SLICE_DISABLED (0<<0)
366
367 /*
368 * 3D instructions used by the kernel
369 */
370 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
371
372 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
373 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
374 #define SC_UPDATE_SCISSOR (0x1<<1)
375 #define SC_ENABLE_MASK (0x1<<0)
376 #define SC_ENABLE (0x1<<0)
377 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
378 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
379 #define SCI_YMIN_MASK (0xffff<<16)
380 #define SCI_XMIN_MASK (0xffff<<0)
381 #define SCI_YMAX_MASK (0xffff<<16)
382 #define SCI_XMAX_MASK (0xffff<<0)
383 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
384 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
385 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
386 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
387 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
388 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
389 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
390 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
391 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
392
393 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
394 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
395 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
396 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
397 #define BLT_WRITE_A (2<<20)
398 #define BLT_WRITE_RGB (1<<20)
399 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
400 #define BLT_DEPTH_8 (0<<24)
401 #define BLT_DEPTH_16_565 (1<<24)
402 #define BLT_DEPTH_16_1555 (2<<24)
403 #define BLT_DEPTH_32 (3<<24)
404 #define BLT_ROP_SRC_COPY (0xcc<<16)
405 #define BLT_ROP_COLOR_COPY (0xf0<<16)
406 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
407 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
408 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
409 #define ASYNC_FLIP (1<<22)
410 #define DISPLAY_PLANE_A (0<<20)
411 #define DISPLAY_PLANE_B (1<<20)
412 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
413 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
414 #define PIPE_CONTROL_MMIO_WRITE (1<<23)
415 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
416 #define PIPE_CONTROL_CS_STALL (1<<20)
417 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
418 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
419 #define PIPE_CONTROL_QW_WRITE (1<<14)
420 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
421 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
422 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
423 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
424 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
425 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
426 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
427 #define PIPE_CONTROL_NOTIFY (1<<8)
428 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
429 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
430 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
431 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
432 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
433 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
434 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
435
436 /*
437 * Commands used only by the command parser
438 */
439 #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
440 #define MI_ARB_CHECK MI_INSTR(0x05, 0)
441 #define MI_RS_CONTROL MI_INSTR(0x06, 0)
442 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
443 #define MI_PREDICATE MI_INSTR(0x0C, 0)
444 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
445 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
446 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
447 #define MI_URB_CLEAR MI_INSTR(0x19, 0)
448 #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
449 #define MI_CLFLUSH MI_INSTR(0x27, 0)
450 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
451 #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
452 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
453 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
454 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
455 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
456 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
457 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
458
459 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
460 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
461 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
462 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
463 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
464 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
465 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
466 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
467 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
468 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
469 #define GFX_OP_3DSTATE_SO_DECL_LIST \
470 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
471
472 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
473 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
474 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
475 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
476 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
477 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
478 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
479 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
480 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
481 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
482
483 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
484
485 #define COLOR_BLT ((0x2<<29)|(0x40<<22))
486 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
487
488 /*
489 * Registers used only by the command parser
490 */
491 #define BCS_SWCTRL 0x22200
492
493 #define GPGPU_THREADS_DISPATCHED 0x2290
494 #define HS_INVOCATION_COUNT 0x2300
495 #define DS_INVOCATION_COUNT 0x2308
496 #define IA_VERTICES_COUNT 0x2310
497 #define IA_PRIMITIVES_COUNT 0x2318
498 #define VS_INVOCATION_COUNT 0x2320
499 #define GS_INVOCATION_COUNT 0x2328
500 #define GS_PRIMITIVES_COUNT 0x2330
501 #define CL_INVOCATION_COUNT 0x2338
502 #define CL_PRIMITIVES_COUNT 0x2340
503 #define PS_INVOCATION_COUNT 0x2348
504 #define PS_DEPTH_COUNT 0x2350
505
506 /* There are the 4 64-bit counter registers, one for each stream output */
507 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
508
509 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
510
511 #define GEN7_3DPRIM_END_OFFSET 0x2420
512 #define GEN7_3DPRIM_START_VERTEX 0x2430
513 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
514 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
515 #define GEN7_3DPRIM_START_INSTANCE 0x243C
516 #define GEN7_3DPRIM_BASE_VERTEX 0x2440
517
518 #define OACONTROL 0x2360
519
520 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
521 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
522 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
523 _GEN7_PIPEA_DE_LOAD_SL, \
524 _GEN7_PIPEB_DE_LOAD_SL)
525
526 /*
527 * Reset registers
528 */
529 #define DEBUG_RESET_I830 0x6070
530 #define DEBUG_RESET_FULL (1<<7)
531 #define DEBUG_RESET_RENDER (1<<8)
532 #define DEBUG_RESET_DISPLAY (1<<9)
533
534 /*
535 * IOSF sideband
536 */
537 #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
538 #define IOSF_DEVFN_SHIFT 24
539 #define IOSF_OPCODE_SHIFT 16
540 #define IOSF_PORT_SHIFT 8
541 #define IOSF_BYTE_ENABLES_SHIFT 4
542 #define IOSF_BAR_SHIFT 1
543 #define IOSF_SB_BUSY (1<<0)
544 #define IOSF_PORT_BUNIT 0x3
545 #define IOSF_PORT_PUNIT 0x4
546 #define IOSF_PORT_NC 0x11
547 #define IOSF_PORT_DPIO 0x12
548 #define IOSF_PORT_DPIO_2 0x1a
549 #define IOSF_PORT_GPIO_NC 0x13
550 #define IOSF_PORT_CCK 0x14
551 #define IOSF_PORT_CCU 0xA9
552 #define IOSF_PORT_GPS_CORE 0x48
553 #define IOSF_PORT_FLISDSI 0x1B
554 #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
555 #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
556
557 /* See configdb bunit SB addr map */
558 #define BUNIT_REG_BISOC 0x11
559
560 #define PUNIT_REG_DSPFREQ 0x36
561 #define DSPFREQSTAT_SHIFT_CHV 24
562 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
563 #define DSPFREQGUAR_SHIFT_CHV 8
564 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
565 #define DSPFREQSTAT_SHIFT 30
566 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
567 #define DSPFREQGUAR_SHIFT 14
568 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
569 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
570 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
571 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
572 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
573 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
574 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
575 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
576 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
577 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
578 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
579 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
580 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
581 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
582 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
583 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
584
585 /* See the PUNIT HAS v0.8 for the below bits */
586 enum punit_power_well {
587 PUNIT_POWER_WELL_RENDER = 0,
588 PUNIT_POWER_WELL_MEDIA = 1,
589 PUNIT_POWER_WELL_DISP2D = 3,
590 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
591 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
592 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
593 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
594 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
595 PUNIT_POWER_WELL_DPIO_RX0 = 10,
596 PUNIT_POWER_WELL_DPIO_RX1 = 11,
597 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
598 /* FIXME: guesswork below */
599 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
600 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
601 PUNIT_POWER_WELL_DPIO_RX2 = 15,
602
603 PUNIT_POWER_WELL_NUM,
604 };
605
606 enum skl_disp_power_wells {
607 SKL_DISP_PW_MISC_IO,
608 SKL_DISP_PW_DDI_A_E,
609 SKL_DISP_PW_DDI_B,
610 SKL_DISP_PW_DDI_C,
611 SKL_DISP_PW_DDI_D,
612 SKL_DISP_PW_1 = 14,
613 SKL_DISP_PW_2,
614 };
615
616 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
617 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
618
619 #define PUNIT_REG_PWRGT_CTRL 0x60
620 #define PUNIT_REG_PWRGT_STATUS 0x61
621 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
622 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
623 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
624 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
625 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
626
627 #define PUNIT_REG_GPU_LFM 0xd3
628 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
629 #define PUNIT_REG_GPU_FREQ_STS 0xd8
630 #define GPLLENABLE (1<<4)
631 #define GENFREQSTATUS (1<<0)
632 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
633 #define PUNIT_REG_CZ_TIMESTAMP 0xce
634
635 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
636 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
637
638 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
639 #define FB_GFX_FREQ_FUSE_MASK 0xff
640 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
641 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
642 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
643
644 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
645 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
646
647 #define PUNIT_REG_DDR_SETUP2 0x139
648 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
649 #define FORCE_DDR_LOW_FREQ (1 << 1)
650 #define FORCE_DDR_HIGH_FREQ (1 << 0)
651
652 #define PUNIT_GPU_STATUS_REG 0xdb
653 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
654 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
655 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
656 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
657
658 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
659 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
660 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
661
662 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
663 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
664 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
665 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
666 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
667 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
668 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
669 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
670 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
671 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
672
673 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
674
675 /* vlv2 north clock has */
676 #define CCK_FUSE_REG 0x8
677 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
678 #define CCK_REG_DSI_PLL_FUSE 0x44
679 #define CCK_REG_DSI_PLL_CONTROL 0x48
680 #define DSI_PLL_VCO_EN (1 << 31)
681 #define DSI_PLL_LDO_GATE (1 << 30)
682 #define DSI_PLL_P1_POST_DIV_SHIFT 17
683 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
684 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
685 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
686 #define DSI_PLL_MUX_MASK (3 << 9)
687 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
688 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
689 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
690 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
691 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
692 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
693 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
694 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
695 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
696 #define DSI_PLL_LOCK (1 << 0)
697 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
698 #define DSI_PLL_LFSR (1 << 31)
699 #define DSI_PLL_FRACTION_EN (1 << 30)
700 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
701 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
702 #define DSI_PLL_USYNC_CNT_SHIFT 18
703 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
704 #define DSI_PLL_N1_DIV_SHIFT 16
705 #define DSI_PLL_N1_DIV_MASK (3 << 16)
706 #define DSI_PLL_M1_DIV_SHIFT 0
707 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
708 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
709 #define DISPLAY_TRUNK_FORCE_ON (1 << 17)
710 #define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
711 #define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
712 #define DISPLAY_FREQUENCY_STATUS_SHIFT 8
713 #define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
714
715 /**
716 * DOC: DPIO
717 *
718 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
719 * ports. DPIO is the name given to such a display PHY. These PHYs
720 * don't follow the standard programming model using direct MMIO
721 * registers, and instead their registers must be accessed trough IOSF
722 * sideband. VLV has one such PHY for driving ports B and C, and CHV
723 * adds another PHY for driving port D. Each PHY responds to specific
724 * IOSF-SB port.
725 *
726 * Each display PHY is made up of one or two channels. Each channel
727 * houses a common lane part which contains the PLL and other common
728 * logic. CH0 common lane also contains the IOSF-SB logic for the
729 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
730 * must be running when any DPIO registers are accessed.
731 *
732 * In addition to having their own registers, the PHYs are also
733 * controlled through some dedicated signals from the display
734 * controller. These include PLL reference clock enable, PLL enable,
735 * and CRI clock selection, for example.
736 *
737 * Eeach channel also has two splines (also called data lanes), and
738 * each spline is made up of one Physical Access Coding Sub-Layer
739 * (PCS) block and two TX lanes. So each channel has two PCS blocks
740 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
741 * data/clock pairs depending on the output type.
742 *
743 * Additionally the PHY also contains an AUX lane with AUX blocks
744 * for each channel. This is used for DP AUX communication, but
745 * this fact isn't really relevant for the driver since AUX is
746 * controlled from the display controller side. No DPIO registers
747 * need to be accessed during AUX communication,
748 *
749 * Generally the common lane corresponds to the pipe and
750 * the spline (PCS/TX) corresponds to the port.
751 *
752 * For dual channel PHY (VLV/CHV):
753 *
754 * pipe A == CMN/PLL/REF CH0
755 *
756 * pipe B == CMN/PLL/REF CH1
757 *
758 * port B == PCS/TX CH0
759 *
760 * port C == PCS/TX CH1
761 *
762 * This is especially important when we cross the streams
763 * ie. drive port B with pipe B, or port C with pipe A.
764 *
765 * For single channel PHY (CHV):
766 *
767 * pipe C == CMN/PLL/REF CH0
768 *
769 * port D == PCS/TX CH0
770 *
771 * Note: digital port B is DDI0, digital port C is DDI1,
772 * digital port D is DDI2
773 */
774 /*
775 * Dual channel PHY (VLV/CHV)
776 * ---------------------------------
777 * | CH0 | CH1 |
778 * | CMN/PLL/REF | CMN/PLL/REF |
779 * |---------------|---------------| Display PHY
780 * | PCS01 | PCS23 | PCS01 | PCS23 |
781 * |-------|-------|-------|-------|
782 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
783 * ---------------------------------
784 * | DDI0 | DDI1 | DP/HDMI ports
785 * ---------------------------------
786 *
787 * Single channel PHY (CHV)
788 * -----------------
789 * | CH0 |
790 * | CMN/PLL/REF |
791 * |---------------| Display PHY
792 * | PCS01 | PCS23 |
793 * |-------|-------|
794 * |TX0|TX1|TX2|TX3|
795 * -----------------
796 * | DDI2 | DP/HDMI port
797 * -----------------
798 */
799 #define DPIO_DEVFN 0
800
801 #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
802 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
803 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
804 #define DPIO_SFR_BYPASS (1<<1)
805 #define DPIO_CMNRST (1<<0)
806
807 #define DPIO_PHY(pipe) ((pipe) >> 1)
808 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
809
810 /*
811 * Per pipe/PLL DPIO regs
812 */
813 #define _VLV_PLL_DW3_CH0 0x800c
814 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
815 #define DPIO_POST_DIV_DAC 0
816 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
817 #define DPIO_POST_DIV_LVDS1 2
818 #define DPIO_POST_DIV_LVDS2 3
819 #define DPIO_K_SHIFT (24) /* 4 bits */
820 #define DPIO_P1_SHIFT (21) /* 3 bits */
821 #define DPIO_P2_SHIFT (16) /* 5 bits */
822 #define DPIO_N_SHIFT (12) /* 4 bits */
823 #define DPIO_ENABLE_CALIBRATION (1<<11)
824 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
825 #define DPIO_M2DIV_MASK 0xff
826 #define _VLV_PLL_DW3_CH1 0x802c
827 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
828
829 #define _VLV_PLL_DW5_CH0 0x8014
830 #define DPIO_REFSEL_OVERRIDE 27
831 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
832 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
833 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
834 #define DPIO_PLL_REFCLK_SEL_MASK 3
835 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
836 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
837 #define _VLV_PLL_DW5_CH1 0x8034
838 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
839
840 #define _VLV_PLL_DW7_CH0 0x801c
841 #define _VLV_PLL_DW7_CH1 0x803c
842 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
843
844 #define _VLV_PLL_DW8_CH0 0x8040
845 #define _VLV_PLL_DW8_CH1 0x8060
846 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
847
848 #define VLV_PLL_DW9_BCAST 0xc044
849 #define _VLV_PLL_DW9_CH0 0x8044
850 #define _VLV_PLL_DW9_CH1 0x8064
851 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
852
853 #define _VLV_PLL_DW10_CH0 0x8048
854 #define _VLV_PLL_DW10_CH1 0x8068
855 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
856
857 #define _VLV_PLL_DW11_CH0 0x804c
858 #define _VLV_PLL_DW11_CH1 0x806c
859 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
860
861 /* Spec for ref block start counts at DW10 */
862 #define VLV_REF_DW13 0x80ac
863
864 #define VLV_CMN_DW0 0x8100
865
866 /*
867 * Per DDI channel DPIO regs
868 */
869
870 #define _VLV_PCS_DW0_CH0 0x8200
871 #define _VLV_PCS_DW0_CH1 0x8400
872 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
873 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
874 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
875 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
876 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
877
878 #define _VLV_PCS01_DW0_CH0 0x200
879 #define _VLV_PCS23_DW0_CH0 0x400
880 #define _VLV_PCS01_DW0_CH1 0x2600
881 #define _VLV_PCS23_DW0_CH1 0x2800
882 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
883 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
884
885 #define _VLV_PCS_DW1_CH0 0x8204
886 #define _VLV_PCS_DW1_CH1 0x8404
887 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
888 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
889 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
890 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
891 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
892 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
893
894 #define _VLV_PCS01_DW1_CH0 0x204
895 #define _VLV_PCS23_DW1_CH0 0x404
896 #define _VLV_PCS01_DW1_CH1 0x2604
897 #define _VLV_PCS23_DW1_CH1 0x2804
898 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
899 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
900
901 #define _VLV_PCS_DW8_CH0 0x8220
902 #define _VLV_PCS_DW8_CH1 0x8420
903 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
904 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
905 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
906
907 #define _VLV_PCS01_DW8_CH0 0x0220
908 #define _VLV_PCS23_DW8_CH0 0x0420
909 #define _VLV_PCS01_DW8_CH1 0x2620
910 #define _VLV_PCS23_DW8_CH1 0x2820
911 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
912 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
913
914 #define _VLV_PCS_DW9_CH0 0x8224
915 #define _VLV_PCS_DW9_CH1 0x8424
916 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
917 #define DPIO_PCS_TX2MARGIN_000 (0<<13)
918 #define DPIO_PCS_TX2MARGIN_101 (1<<13)
919 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
920 #define DPIO_PCS_TX1MARGIN_000 (0<<10)
921 #define DPIO_PCS_TX1MARGIN_101 (1<<10)
922 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
923
924 #define _VLV_PCS01_DW9_CH0 0x224
925 #define _VLV_PCS23_DW9_CH0 0x424
926 #define _VLV_PCS01_DW9_CH1 0x2624
927 #define _VLV_PCS23_DW9_CH1 0x2824
928 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
929 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
930
931 #define _CHV_PCS_DW10_CH0 0x8228
932 #define _CHV_PCS_DW10_CH1 0x8428
933 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
934 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
935 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
936 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
937 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
938 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
939 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
940 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
941 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
942
943 #define _VLV_PCS01_DW10_CH0 0x0228
944 #define _VLV_PCS23_DW10_CH0 0x0428
945 #define _VLV_PCS01_DW10_CH1 0x2628
946 #define _VLV_PCS23_DW10_CH1 0x2828
947 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
948 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
949
950 #define _VLV_PCS_DW11_CH0 0x822c
951 #define _VLV_PCS_DW11_CH1 0x842c
952 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
953 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
954 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
955 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
956
957 #define _VLV_PCS01_DW11_CH0 0x022c
958 #define _VLV_PCS23_DW11_CH0 0x042c
959 #define _VLV_PCS01_DW11_CH1 0x262c
960 #define _VLV_PCS23_DW11_CH1 0x282c
961 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
962 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
963
964 #define _VLV_PCS_DW12_CH0 0x8230
965 #define _VLV_PCS_DW12_CH1 0x8430
966 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
967
968 #define _VLV_PCS_DW14_CH0 0x8238
969 #define _VLV_PCS_DW14_CH1 0x8438
970 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
971
972 #define _VLV_PCS_DW23_CH0 0x825c
973 #define _VLV_PCS_DW23_CH1 0x845c
974 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
975
976 #define _VLV_TX_DW2_CH0 0x8288
977 #define _VLV_TX_DW2_CH1 0x8488
978 #define DPIO_SWING_MARGIN000_SHIFT 16
979 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
980 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
981 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
982
983 #define _VLV_TX_DW3_CH0 0x828c
984 #define _VLV_TX_DW3_CH1 0x848c
985 /* The following bit for CHV phy */
986 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
987 #define DPIO_SWING_MARGIN101_SHIFT 16
988 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
989 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
990
991 #define _VLV_TX_DW4_CH0 0x8290
992 #define _VLV_TX_DW4_CH1 0x8490
993 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
994 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
995 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
996 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
997 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
998
999 #define _VLV_TX3_DW4_CH0 0x690
1000 #define _VLV_TX3_DW4_CH1 0x2a90
1001 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1002
1003 #define _VLV_TX_DW5_CH0 0x8294
1004 #define _VLV_TX_DW5_CH1 0x8494
1005 #define DPIO_TX_OCALINIT_EN (1<<31)
1006 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1007
1008 #define _VLV_TX_DW11_CH0 0x82ac
1009 #define _VLV_TX_DW11_CH1 0x84ac
1010 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1011
1012 #define _VLV_TX_DW14_CH0 0x82b8
1013 #define _VLV_TX_DW14_CH1 0x84b8
1014 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1015
1016 /* CHV dpPhy registers */
1017 #define _CHV_PLL_DW0_CH0 0x8000
1018 #define _CHV_PLL_DW0_CH1 0x8180
1019 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1020
1021 #define _CHV_PLL_DW1_CH0 0x8004
1022 #define _CHV_PLL_DW1_CH1 0x8184
1023 #define DPIO_CHV_N_DIV_SHIFT 8
1024 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1025 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1026
1027 #define _CHV_PLL_DW2_CH0 0x8008
1028 #define _CHV_PLL_DW2_CH1 0x8188
1029 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1030
1031 #define _CHV_PLL_DW3_CH0 0x800c
1032 #define _CHV_PLL_DW3_CH1 0x818c
1033 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1034 #define DPIO_CHV_FIRST_MOD (0 << 8)
1035 #define DPIO_CHV_SECOND_MOD (1 << 8)
1036 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1037 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1038 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1039
1040 #define _CHV_PLL_DW6_CH0 0x8018
1041 #define _CHV_PLL_DW6_CH1 0x8198
1042 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1043 #define DPIO_CHV_INT_COEFF_SHIFT 8
1044 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1045 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1046
1047 #define _CHV_PLL_DW8_CH0 0x8020
1048 #define _CHV_PLL_DW8_CH1 0x81A0
1049 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1050 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1051 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1052
1053 #define _CHV_PLL_DW9_CH0 0x8024
1054 #define _CHV_PLL_DW9_CH1 0x81A4
1055 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1056 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1057 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1058 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1059
1060 #define _CHV_CMN_DW5_CH0 0x8114
1061 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1062 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1063 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1064 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1065 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1066 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1067 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1068 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1069
1070 #define _CHV_CMN_DW13_CH0 0x8134
1071 #define _CHV_CMN_DW0_CH1 0x8080
1072 #define DPIO_CHV_S1_DIV_SHIFT 21
1073 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1074 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1075 #define DPIO_CHV_K_DIV_SHIFT 4
1076 #define DPIO_PLL_FREQLOCK (1 << 1)
1077 #define DPIO_PLL_LOCK (1 << 0)
1078 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1079
1080 #define _CHV_CMN_DW14_CH0 0x8138
1081 #define _CHV_CMN_DW1_CH1 0x8084
1082 #define DPIO_AFC_RECAL (1 << 14)
1083 #define DPIO_DCLKP_EN (1 << 13)
1084 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1085 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1086 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1087 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1088 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1089 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1090 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1091 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1092 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1093
1094 #define _CHV_CMN_DW19_CH0 0x814c
1095 #define _CHV_CMN_DW6_CH1 0x8098
1096 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1097 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1098
1099 #define CHV_CMN_DW30 0x8178
1100 #define DPIO_LRC_BYPASS (1 << 3)
1101
1102 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1103 (lane) * 0x200 + (offset))
1104
1105 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1106 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1107 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1108 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1109 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1110 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1111 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1112 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1113 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1114 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1115 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1116 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1117 #define DPIO_FRC_LATENCY_SHFIT 8
1118 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1119 #define DPIO_UPAR_SHIFT 30
1120 /*
1121 * Fence registers
1122 */
1123 #define FENCE_REG_830_0 0x2000
1124 #define FENCE_REG_945_8 0x3000
1125 #define I830_FENCE_START_MASK 0x07f80000
1126 #define I830_FENCE_TILING_Y_SHIFT 12
1127 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
1128 #define I830_FENCE_PITCH_SHIFT 4
1129 #define I830_FENCE_REG_VALID (1<<0)
1130 #define I915_FENCE_MAX_PITCH_VAL 4
1131 #define I830_FENCE_MAX_PITCH_VAL 6
1132 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
1133
1134 #define I915_FENCE_START_MASK 0x0ff00000
1135 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
1136
1137 #define FENCE_REG_965_0 0x03000
1138 #define I965_FENCE_PITCH_SHIFT 2
1139 #define I965_FENCE_TILING_Y_SHIFT 1
1140 #define I965_FENCE_REG_VALID (1<<0)
1141 #define I965_FENCE_MAX_PITCH_VAL 0x0400
1142
1143 #define FENCE_REG_SANDYBRIDGE_0 0x100000
1144 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
1145 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
1146
1147
1148 /* control register for cpu gtt access */
1149 #define TILECTL 0x101000
1150 #define TILECTL_SWZCTL (1 << 0)
1151 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1152 #define TILECTL_BACKSNOOP_DIS (1 << 3)
1153
1154 /*
1155 * Instruction and interrupt control regs
1156 */
1157 #define PGTBL_CTL 0x02020
1158 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1159 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
1160 #define PGTBL_ER 0x02024
1161 #define PRB0_BASE (0x2030-0x30)
1162 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1163 #define PRB2_BASE (0x2050-0x30) /* gen3 */
1164 #define SRB0_BASE (0x2100-0x30) /* gen2 */
1165 #define SRB1_BASE (0x2110-0x30) /* gen2 */
1166 #define SRB2_BASE (0x2120-0x30) /* 830 */
1167 #define SRB3_BASE (0x2130-0x30) /* 830 */
1168 #define RENDER_RING_BASE 0x02000
1169 #define BSD_RING_BASE 0x04000
1170 #define GEN6_BSD_RING_BASE 0x12000
1171 #define GEN8_BSD2_RING_BASE 0x1c000
1172 #define VEBOX_RING_BASE 0x1a000
1173 #define BLT_RING_BASE 0x22000
1174 #define RING_TAIL(base) ((base)+0x30)
1175 #define RING_HEAD(base) ((base)+0x34)
1176 #define RING_START(base) ((base)+0x38)
1177 #define RING_CTL(base) ((base)+0x3c)
1178 #define RING_SYNC_0(base) ((base)+0x40)
1179 #define RING_SYNC_1(base) ((base)+0x44)
1180 #define RING_SYNC_2(base) ((base)+0x48)
1181 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1182 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1183 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1184 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1185 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1186 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1187 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1188 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1189 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1190 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1191 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1192 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
1193 #define GEN6_NOSYNC 0
1194 #define RING_PSMI_CTL(base) ((base)+0x50)
1195 #define RING_MAX_IDLE(base) ((base)+0x54)
1196 #define RING_HWS_PGA(base) ((base)+0x80)
1197 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
1198
1199 #define GEN7_WR_WATERMARK 0x4028
1200 #define GEN7_GFX_PRIO_CTRL 0x402C
1201 #define ARB_MODE 0x4030
1202 #define ARB_MODE_SWIZZLE_SNB (1<<4)
1203 #define ARB_MODE_SWIZZLE_IVB (1<<5)
1204 #define GEN7_GFX_PEND_TLB0 0x4034
1205 #define GEN7_GFX_PEND_TLB1 0x4038
1206 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1207 #define GEN7_LRA_LIMITS_BASE 0x403C
1208 #define GEN7_LRA_LIMITS_REG_NUM 13
1209 #define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1210 #define GEN7_GFX_MAX_REQ_COUNT 0x4074
1211
1212 #define GAMTARBMODE 0x04a08
1213 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
1214 #define ARB_MODE_SWIZZLE_BDW (1<<1)
1215 #define RENDER_HWS_PGA_GEN7 (0x04080)
1216 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
1217 #define RING_FAULT_GTTSEL_MASK (1<<11)
1218 #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1219 #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1220 #define RING_FAULT_VALID (1<<0)
1221 #define DONE_REG 0x40b0
1222 #define GEN8_PRIVATE_PAT 0x40e0
1223 #define BSD_HWS_PGA_GEN7 (0x04180)
1224 #define BLT_HWS_PGA_GEN7 (0x04280)
1225 #define VEBOX_HWS_PGA_GEN7 (0x04380)
1226 #define RING_ACTHD(base) ((base)+0x74)
1227 #define RING_ACTHD_UDW(base) ((base)+0x5c)
1228 #define RING_NOPID(base) ((base)+0x94)
1229 #define RING_IMR(base) ((base)+0xa8)
1230 #define RING_HWSTAM(base) ((base)+0x98)
1231 #define RING_TIMESTAMP(base) ((base)+0x358)
1232 #define TAIL_ADDR 0x001FFFF8
1233 #define HEAD_WRAP_COUNT 0xFFE00000
1234 #define HEAD_WRAP_ONE 0x00200000
1235 #define HEAD_ADDR 0x001FFFFC
1236 #define RING_NR_PAGES 0x001FF000
1237 #define RING_REPORT_MASK 0x00000006
1238 #define RING_REPORT_64K 0x00000002
1239 #define RING_REPORT_128K 0x00000004
1240 #define RING_NO_REPORT 0x00000000
1241 #define RING_VALID_MASK 0x00000001
1242 #define RING_VALID 0x00000001
1243 #define RING_INVALID 0x00000000
1244 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1245 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1246 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
1247
1248 #define GEN7_TLB_RD_ADDR 0x4700
1249
1250 #if 0
1251 #define PRB0_TAIL 0x02030
1252 #define PRB0_HEAD 0x02034
1253 #define PRB0_START 0x02038
1254 #define PRB0_CTL 0x0203c
1255 #define PRB1_TAIL 0x02040 /* 915+ only */
1256 #define PRB1_HEAD 0x02044 /* 915+ only */
1257 #define PRB1_START 0x02048 /* 915+ only */
1258 #define PRB1_CTL 0x0204c /* 915+ only */
1259 #endif
1260 #define IPEIR_I965 0x02064
1261 #define IPEHR_I965 0x02068
1262 #define INSTDONE_I965 0x0206c
1263 #define GEN7_INSTDONE_1 0x0206c
1264 #define GEN7_SC_INSTDONE 0x07100
1265 #define GEN7_SAMPLER_INSTDONE 0x0e160
1266 #define GEN7_ROW_INSTDONE 0x0e164
1267 #define I915_NUM_INSTDONE_REG 4
1268 #define RING_IPEIR(base) ((base)+0x64)
1269 #define RING_IPEHR(base) ((base)+0x68)
1270 #define RING_INSTDONE(base) ((base)+0x6c)
1271 #define RING_INSTPS(base) ((base)+0x70)
1272 #define RING_DMA_FADD(base) ((base)+0x78)
1273 #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
1274 #define RING_INSTPM(base) ((base)+0xc0)
1275 #define RING_MI_MODE(base) ((base)+0x9c)
1276 #define INSTPS 0x02070 /* 965+ only */
1277 #define INSTDONE1 0x0207c /* 965+ only */
1278 #define ACTHD_I965 0x02074
1279 #define HWS_PGA 0x02080
1280 #define HWS_ADDRESS_MASK 0xfffff000
1281 #define HWS_START_ADDRESS_SHIFT 4
1282 #define PWRCTXA 0x2088 /* 965GM+ only */
1283 #define PWRCTX_EN (1<<0)
1284 #define IPEIR 0x02088
1285 #define IPEHR 0x0208c
1286 #define INSTDONE 0x02090
1287 #define NOPID 0x02094
1288 #define HWSTAM 0x02098
1289 #define DMA_FADD_I8XX 0x020d0
1290 #define RING_BBSTATE(base) ((base)+0x110)
1291 #define RING_BBADDR(base) ((base)+0x140)
1292 #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
1293
1294 #define ERROR_GEN6 0x040a0
1295 #define GEN7_ERR_INT 0x44040
1296 #define ERR_INT_POISON (1<<31)
1297 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
1298 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
1299 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
1300 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
1301 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
1302 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
1303 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
1304 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
1305 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
1306
1307 #define GEN8_FAULT_TLB_DATA0 0x04b10
1308 #define GEN8_FAULT_TLB_DATA1 0x04b14
1309
1310 #define FPGA_DBG 0x42300
1311 #define FPGA_DBG_RM_NOCLAIM (1<<31)
1312
1313 #define DERRMR 0x44050
1314 /* Note that HBLANK events are reserved on bdw+ */
1315 #define DERRMR_PIPEA_SCANLINE (1<<0)
1316 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1317 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1318 #define DERRMR_PIPEA_VBLANK (1<<3)
1319 #define DERRMR_PIPEA_HBLANK (1<<5)
1320 #define DERRMR_PIPEB_SCANLINE (1<<8)
1321 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1322 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1323 #define DERRMR_PIPEB_VBLANK (1<<11)
1324 #define DERRMR_PIPEB_HBLANK (1<<13)
1325 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1326 #define DERRMR_PIPEC_SCANLINE (1<<14)
1327 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1328 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1329 #define DERRMR_PIPEC_VBLANK (1<<21)
1330 #define DERRMR_PIPEC_HBLANK (1<<22)
1331
1332
1333 /* GM45+ chicken bits -- debug workaround bits that may be required
1334 * for various sorts of correct behavior. The top 16 bits of each are
1335 * the enables for writing to the corresponding low bit.
1336 */
1337 #define _3D_CHICKEN 0x02084
1338 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
1339 #define _3D_CHICKEN2 0x0208c
1340 /* Disables pipelining of read flushes past the SF-WIZ interface.
1341 * Required on all Ironlake steppings according to the B-Spec, but the
1342 * particular danger of not doing so is not specified.
1343 */
1344 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1345 #define _3D_CHICKEN3 0x02090
1346 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1347 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
1348 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1349 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
1350
1351 #define MI_MODE 0x0209c
1352 # define VS_TIMER_DISPATCH (1 << 6)
1353 # define MI_FLUSH_ENABLE (1 << 12)
1354 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
1355 # define MODE_IDLE (1 << 9)
1356 # define STOP_RING (1 << 8)
1357
1358 #define GEN6_GT_MODE 0x20d0
1359 #define GEN7_GT_MODE 0x7008
1360 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1361 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1362 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1363 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1364 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
1365 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
1366 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1367 #define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
1368
1369 #define GFX_MODE 0x02520
1370 #define GFX_MODE_GEN7 0x0229c
1371 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1372 #define GFX_RUN_LIST_ENABLE (1<<15)
1373 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1374 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
1375 #define GFX_REPLAY_MODE (1<<11)
1376 #define GFX_PSMI_GRANULARITY (1<<10)
1377 #define GFX_PPGTT_ENABLE (1<<9)
1378
1379 #define VLV_DISPLAY_BASE 0x180000
1380 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
1381
1382 #define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1383 #define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
1384 #define SCPD0 0x0209c /* 915+ only */
1385 #define IER 0x020a0
1386 #define IIR 0x020a4
1387 #define IMR 0x020a8
1388 #define ISR 0x020ac
1389 #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
1390 #define GINT_DIS (1<<22)
1391 #define GCFG_DIS (1<<8)
1392 #define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
1393 #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1394 #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1395 #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1396 #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1397 #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
1398 #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
1399 #define VLV_PCBR_ADDR_SHIFT 12
1400
1401 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1402 #define EIR 0x020b0
1403 #define EMR 0x020b4
1404 #define ESR 0x020b8
1405 #define GM45_ERROR_PAGE_TABLE (1<<5)
1406 #define GM45_ERROR_MEM_PRIV (1<<4)
1407 #define I915_ERROR_PAGE_TABLE (1<<4)
1408 #define GM45_ERROR_CP_PRIV (1<<3)
1409 #define I915_ERROR_MEMORY_REFRESH (1<<1)
1410 #define I915_ERROR_INSTRUCTION (1<<0)
1411 #define INSTPM 0x020c0
1412 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
1413 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1414 will not assert AGPBUSY# and will only
1415 be delivered when out of C3. */
1416 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
1417 #define INSTPM_TLB_INVALIDATE (1<<9)
1418 #define INSTPM_SYNC_FLUSH (1<<5)
1419 #define ACTHD 0x020c8
1420 #define MEM_MODE 0x020cc
1421 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1422 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1423 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
1424 #define FW_BLC 0x020d8
1425 #define FW_BLC2 0x020dc
1426 #define FW_BLC_SELF 0x020e0 /* 915+ only */
1427 #define FW_BLC_SELF_EN_MASK (1<<31)
1428 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1429 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
1430 #define MM_BURST_LENGTH 0x00700000
1431 #define MM_FIFO_WATERMARK 0x0001F000
1432 #define LM_BURST_LENGTH 0x00000700
1433 #define LM_FIFO_WATERMARK 0x0000001F
1434 #define MI_ARB_STATE 0x020e4 /* 915+ only */
1435
1436 /* Make render/texture TLB fetches lower priorty than associated data
1437 * fetches. This is not turned on by default
1438 */
1439 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1440
1441 /* Isoch request wait on GTT enable (Display A/B/C streams).
1442 * Make isoch requests stall on the TLB update. May cause
1443 * display underruns (test mode only)
1444 */
1445 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1446
1447 /* Block grant count for isoch requests when block count is
1448 * set to a finite value.
1449 */
1450 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1451 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1452 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1453 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1454 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1455
1456 /* Enable render writes to complete in C2/C3/C4 power states.
1457 * If this isn't enabled, render writes are prevented in low
1458 * power states. That seems bad to me.
1459 */
1460 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1461
1462 /* This acknowledges an async flip immediately instead
1463 * of waiting for 2TLB fetches.
1464 */
1465 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1466
1467 /* Enables non-sequential data reads through arbiter
1468 */
1469 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
1470
1471 /* Disable FSB snooping of cacheable write cycles from binner/render
1472 * command stream
1473 */
1474 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1475
1476 /* Arbiter time slice for non-isoch streams */
1477 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
1478 #define MI_ARB_TIME_SLICE_1 (0 << 5)
1479 #define MI_ARB_TIME_SLICE_2 (1 << 5)
1480 #define MI_ARB_TIME_SLICE_4 (2 << 5)
1481 #define MI_ARB_TIME_SLICE_6 (3 << 5)
1482 #define MI_ARB_TIME_SLICE_8 (4 << 5)
1483 #define MI_ARB_TIME_SLICE_10 (5 << 5)
1484 #define MI_ARB_TIME_SLICE_14 (6 << 5)
1485 #define MI_ARB_TIME_SLICE_16 (7 << 5)
1486
1487 /* Low priority grace period page size */
1488 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1489 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1490
1491 /* Disable display A/B trickle feed */
1492 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1493
1494 /* Set display plane priority */
1495 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1496 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1497
1498 #define MI_STATE 0x020e4 /* gen2 only */
1499 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1500 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1501
1502 #define CACHE_MODE_0 0x02120 /* 915+ only */
1503 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1504 #define CM0_IZ_OPT_DISABLE (1<<6)
1505 #define CM0_ZR_OPT_DISABLE (1<<5)
1506 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
1507 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
1508 #define CM0_COLOR_EVICT_DISABLE (1<<3)
1509 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
1510 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1511 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1512 #define GFX_FLSH_CNTL_GEN6 0x101008
1513 #define GFX_FLSH_CNTL_EN (1<<0)
1514 #define ECOSKPD 0x021d0
1515 #define ECO_GATING_CX_ONLY (1<<3)
1516 #define ECO_FLIP_DONE (1<<0)
1517
1518 #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1519 #define RC_OP_FLUSH_ENABLE (1<<0)
1520 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1521 #define CACHE_MODE_1 0x7004 /* IVB+ */
1522 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1523 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
1524 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
1525
1526 #define GEN6_BLITTER_ECOSKPD 0x221d0
1527 #define GEN6_BLITTER_LOCK_SHIFT 16
1528 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1529
1530 #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1531 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
1532 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1533 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
1534
1535 /* Fuse readout registers for GT */
1536 #define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
1537 #define CHV_FGT_DISABLE_SS0 (1 << 10)
1538 #define CHV_FGT_DISABLE_SS1 (1 << 11)
1539 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1540 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1541 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1542 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1543 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1544 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1545 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1546 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1547
1548 #define GEN8_FUSE2 0x9120
1549 #define GEN8_F2_S_ENA_SHIFT 25
1550 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1551
1552 #define GEN9_F2_SS_DIS_SHIFT 20
1553 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1554
1555 #define GEN8_EU_DISABLE0 0x9134
1556 #define GEN8_EU_DISABLE1 0x9138
1557 #define GEN8_EU_DISABLE2 0x913c
1558
1559 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
1560 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1561 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1562 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1563 #define GEN6_BSD_GO_INDICATOR (1 << 4)
1564
1565 /* On modern GEN architectures interrupt control consists of two sets
1566 * of registers. The first set pertains to the ring generating the
1567 * interrupt. The second control is for the functional block generating the
1568 * interrupt. These are PM, GT, DE, etc.
1569 *
1570 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1571 * GT interrupt bits, so we don't need to duplicate the defines.
1572 *
1573 * These defines should cover us well from SNB->HSW with minor exceptions
1574 * it can also work on ILK.
1575 */
1576 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1577 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1578 #define GT_BLT_USER_INTERRUPT (1 << 22)
1579 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1580 #define GT_BSD_USER_INTERRUPT (1 << 12)
1581 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
1582 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
1583 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1584 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1585 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1586 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1587 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1588 #define GT_RENDER_USER_INTERRUPT (1 << 0)
1589
1590 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1591 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1592
1593 #define GT_PARITY_ERROR(dev) \
1594 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
1595 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
1596
1597 /* These are all the "old" interrupts */
1598 #define ILK_BSD_USER_INTERRUPT (1<<5)
1599
1600 #define I915_PM_INTERRUPT (1<<31)
1601 #define I915_ISP_INTERRUPT (1<<22)
1602 #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1603 #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1604 #define I915_MIPIC_INTERRUPT (1<<19)
1605 #define I915_MIPIA_INTERRUPT (1<<18)
1606 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1607 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1608 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1609 #define I915_MASTER_ERROR_INTERRUPT (1<<15)
1610 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1611 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
1612 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1613 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
1614 #define I915_HWB_OOM_INTERRUPT (1<<13)
1615 #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
1616 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
1617 #define I915_MISC_INTERRUPT (1<<11)
1618 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1619 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
1620 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1621 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
1622 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1623 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
1624 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1625 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1626 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1627 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1628 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1629 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1630 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
1631 #define I915_DEBUG_INTERRUPT (1<<2)
1632 #define I915_WINVALID_INTERRUPT (1<<1)
1633 #define I915_USER_INTERRUPT (1<<1)
1634 #define I915_ASLE_INTERRUPT (1<<0)
1635 #define I915_BSD_USER_INTERRUPT (1<<25)
1636
1637 #define GEN6_BSD_RNCID 0x12198
1638
1639 #define GEN7_FF_THREAD_MODE 0x20a0
1640 #define GEN7_FF_SCHED_MASK 0x0077070
1641 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
1642 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1643 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1644 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1645 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
1646 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
1647 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1648 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1649 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1650 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
1651 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1652 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1653 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1654 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
1655
1656 /*
1657 * Framebuffer compression (915+ only)
1658 */
1659
1660 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1661 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
1662 #define FBC_CONTROL 0x03208
1663 #define FBC_CTL_EN (1<<31)
1664 #define FBC_CTL_PERIODIC (1<<30)
1665 #define FBC_CTL_INTERVAL_SHIFT (16)
1666 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
1667 #define FBC_CTL_C3_IDLE (1<<13)
1668 #define FBC_CTL_STRIDE_SHIFT (5)
1669 #define FBC_CTL_FENCENO_SHIFT (0)
1670 #define FBC_COMMAND 0x0320c
1671 #define FBC_CMD_COMPRESS (1<<0)
1672 #define FBC_STATUS 0x03210
1673 #define FBC_STAT_COMPRESSING (1<<31)
1674 #define FBC_STAT_COMPRESSED (1<<30)
1675 #define FBC_STAT_MODIFIED (1<<29)
1676 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
1677 #define FBC_CONTROL2 0x03214
1678 #define FBC_CTL_FENCE_DBL (0<<4)
1679 #define FBC_CTL_IDLE_IMM (0<<2)
1680 #define FBC_CTL_IDLE_FULL (1<<2)
1681 #define FBC_CTL_IDLE_LINE (2<<2)
1682 #define FBC_CTL_IDLE_DEBUG (3<<2)
1683 #define FBC_CTL_CPU_FENCE (1<<1)
1684 #define FBC_CTL_PLANE(plane) ((plane)<<0)
1685 #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
1686 #define FBC_TAG 0x03300
1687
1688 #define FBC_LL_SIZE (1536)
1689
1690 /* Framebuffer compression for GM45+ */
1691 #define DPFC_CB_BASE 0x3200
1692 #define DPFC_CONTROL 0x3208
1693 #define DPFC_CTL_EN (1<<31)
1694 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
1695 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
1696 #define DPFC_CTL_FENCE_EN (1<<29)
1697 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
1698 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
1699 #define DPFC_SR_EN (1<<10)
1700 #define DPFC_CTL_LIMIT_1X (0<<6)
1701 #define DPFC_CTL_LIMIT_2X (1<<6)
1702 #define DPFC_CTL_LIMIT_4X (2<<6)
1703 #define DPFC_RECOMP_CTL 0x320c
1704 #define DPFC_RECOMP_STALL_EN (1<<27)
1705 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
1706 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1707 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1708 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1709 #define DPFC_STATUS 0x3210
1710 #define DPFC_INVAL_SEG_SHIFT (16)
1711 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
1712 #define DPFC_COMP_SEG_SHIFT (0)
1713 #define DPFC_COMP_SEG_MASK (0x000003ff)
1714 #define DPFC_STATUS2 0x3214
1715 #define DPFC_FENCE_YOFF 0x3218
1716 #define DPFC_CHICKEN 0x3224
1717 #define DPFC_HT_MODIFY (1<<31)
1718
1719 /* Framebuffer compression for Ironlake */
1720 #define ILK_DPFC_CB_BASE 0x43200
1721 #define ILK_DPFC_CONTROL 0x43208
1722 #define FBC_CTL_FALSE_COLOR (1<<10)
1723 /* The bit 28-8 is reserved */
1724 #define DPFC_RESERVED (0x1FFFFF00)
1725 #define ILK_DPFC_RECOMP_CTL 0x4320c
1726 #define ILK_DPFC_STATUS 0x43210
1727 #define ILK_DPFC_FENCE_YOFF 0x43218
1728 #define ILK_DPFC_CHICKEN 0x43224
1729 #define ILK_FBC_RT_BASE 0x2128
1730 #define ILK_FBC_RT_VALID (1<<0)
1731 #define SNB_FBC_FRONT_BUFFER (1<<1)
1732
1733 #define ILK_DISPLAY_CHICKEN1 0x42000
1734 #define ILK_FBCQ_DIS (1<<22)
1735 #define ILK_PABSTRETCH_DIS (1<<21)
1736
1737
1738 /*
1739 * Framebuffer compression for Sandybridge
1740 *
1741 * The following two registers are of type GTTMMADR
1742 */
1743 #define SNB_DPFC_CTL_SA 0x100100
1744 #define SNB_CPU_FENCE_ENABLE (1<<29)
1745 #define DPFC_CPU_FENCE_OFFSET 0x100104
1746
1747 /* Framebuffer compression for Ivybridge */
1748 #define IVB_FBC_RT_BASE 0x7020
1749
1750 #define IPS_CTL 0x43408
1751 #define IPS_ENABLE (1 << 31)
1752
1753 #define MSG_FBC_REND_STATE 0x50380
1754 #define FBC_REND_NUKE (1<<2)
1755 #define FBC_REND_CACHE_CLEAN (1<<1)
1756
1757 /*
1758 * GPIO regs
1759 */
1760 #define GPIOA 0x5010
1761 #define GPIOB 0x5014
1762 #define GPIOC 0x5018
1763 #define GPIOD 0x501c
1764 #define GPIOE 0x5020
1765 #define GPIOF 0x5024
1766 #define GPIOG 0x5028
1767 #define GPIOH 0x502c
1768 # define GPIO_CLOCK_DIR_MASK (1 << 0)
1769 # define GPIO_CLOCK_DIR_IN (0 << 1)
1770 # define GPIO_CLOCK_DIR_OUT (1 << 1)
1771 # define GPIO_CLOCK_VAL_MASK (1 << 2)
1772 # define GPIO_CLOCK_VAL_OUT (1 << 3)
1773 # define GPIO_CLOCK_VAL_IN (1 << 4)
1774 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1775 # define GPIO_DATA_DIR_MASK (1 << 8)
1776 # define GPIO_DATA_DIR_IN (0 << 9)
1777 # define GPIO_DATA_DIR_OUT (1 << 9)
1778 # define GPIO_DATA_VAL_MASK (1 << 10)
1779 # define GPIO_DATA_VAL_OUT (1 << 11)
1780 # define GPIO_DATA_VAL_IN (1 << 12)
1781 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1782
1783 #define GMBUS0 0x5100 /* clock/port select */
1784 #define GMBUS_RATE_100KHZ (0<<8)
1785 #define GMBUS_RATE_50KHZ (1<<8)
1786 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1787 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1788 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1789 #define GMBUS_PIN_DISABLED 0
1790 #define GMBUS_PIN_SSC 1
1791 #define GMBUS_PIN_VGADDC 2
1792 #define GMBUS_PIN_PANEL 3
1793 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
1794 #define GMBUS_PIN_DPC 4 /* HDMIC */
1795 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
1796 #define GMBUS_PIN_DPD 6 /* HDMID */
1797 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */
1798 #define GMBUS_NUM_PINS 7 /* including 0 */
1799 #define GMBUS1 0x5104 /* command/status */
1800 #define GMBUS_SW_CLR_INT (1<<31)
1801 #define GMBUS_SW_RDY (1<<30)
1802 #define GMBUS_ENT (1<<29) /* enable timeout */
1803 #define GMBUS_CYCLE_NONE (0<<25)
1804 #define GMBUS_CYCLE_WAIT (1<<25)
1805 #define GMBUS_CYCLE_INDEX (2<<25)
1806 #define GMBUS_CYCLE_STOP (4<<25)
1807 #define GMBUS_BYTE_COUNT_SHIFT 16
1808 #define GMBUS_SLAVE_INDEX_SHIFT 8
1809 #define GMBUS_SLAVE_ADDR_SHIFT 1
1810 #define GMBUS_SLAVE_READ (1<<0)
1811 #define GMBUS_SLAVE_WRITE (0<<0)
1812 #define GMBUS2 0x5108 /* status */
1813 #define GMBUS_INUSE (1<<15)
1814 #define GMBUS_HW_WAIT_PHASE (1<<14)
1815 #define GMBUS_STALL_TIMEOUT (1<<13)
1816 #define GMBUS_INT (1<<12)
1817 #define GMBUS_HW_RDY (1<<11)
1818 #define GMBUS_SATOER (1<<10)
1819 #define GMBUS_ACTIVE (1<<9)
1820 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
1821 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1822 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1823 #define GMBUS_NAK_EN (1<<3)
1824 #define GMBUS_IDLE_EN (1<<2)
1825 #define GMBUS_HW_WAIT_EN (1<<1)
1826 #define GMBUS_HW_RDY_EN (1<<0)
1827 #define GMBUS5 0x5120 /* byte index */
1828 #define GMBUS_2BYTE_INDEX_EN (1<<31)
1829
1830 /*
1831 * Clock control & power management
1832 */
1833 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1834 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1835 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1836 #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
1837
1838 #define VGA0 0x6000
1839 #define VGA1 0x6004
1840 #define VGA_PD 0x6010
1841 #define VGA0_PD_P2_DIV_4 (1 << 7)
1842 #define VGA0_PD_P1_DIV_2 (1 << 5)
1843 #define VGA0_PD_P1_SHIFT 0
1844 #define VGA0_PD_P1_MASK (0x1f << 0)
1845 #define VGA1_PD_P2_DIV_4 (1 << 15)
1846 #define VGA1_PD_P1_DIV_2 (1 << 13)
1847 #define VGA1_PD_P1_SHIFT 8
1848 #define VGA1_PD_P1_MASK (0x1f << 8)
1849 #define DPLL_VCO_ENABLE (1 << 31)
1850 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
1851 #define DPLL_DVO_2X_MODE (1 << 30)
1852 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
1853 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
1854 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
1855 #define DPLL_VGA_MODE_DIS (1 << 28)
1856 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1857 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1858 #define DPLL_MODE_MASK (3 << 26)
1859 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1860 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1861 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1862 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1863 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1864 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
1865 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
1866 #define DPLL_LOCK_VLV (1<<15)
1867 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
1868 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
1869 #define DPLL_SSC_REF_CLOCK_CHV (1<<13)
1870 #define DPLL_PORTC_READY_MASK (0xf << 4)
1871 #define DPLL_PORTB_READY_MASK (0xf)
1872
1873 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1874
1875 /* Additional CHV pll/phy registers */
1876 #define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1877 #define DPLL_PORTD_READY_MASK (0xf)
1878 #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1879 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
1880 #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1881 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
1882
1883 /*
1884 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1885 * this field (only one bit may be set).
1886 */
1887 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1888 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
1889 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
1890 /* i830, required in DVO non-gang */
1891 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
1892 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1893 #define PLL_REF_INPUT_DREFCLK (0 << 13)
1894 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1895 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1896 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1897 #define PLL_REF_INPUT_MASK (3 << 13)
1898 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
1899 /* Ironlake */
1900 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1901 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1902 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1903 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1904 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1905
1906 /*
1907 * Parallel to Serial Load Pulse phase selection.
1908 * Selects the phase for the 10X DPLL clock for the PCIe
1909 * digital display port. The range is 4 to 13; 10 or more
1910 * is just a flip delay. The default is 6
1911 */
1912 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1913 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1914 /*
1915 * SDVO multiplier for 945G/GM. Not used on 965.
1916 */
1917 #define SDVO_MULTIPLIER_MASK 0x000000ff
1918 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
1919 #define SDVO_MULTIPLIER_SHIFT_VGA 0
1920
1921 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1922 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1923 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1924 #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
1925
1926 /*
1927 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1928 *
1929 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1930 */
1931 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1932 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
1933 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1934 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1935 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1936 /*
1937 * SDVO/UDI pixel multiplier.
1938 *
1939 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1940 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1941 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1942 * dummy bytes in the datastream at an increased clock rate, with both sides of
1943 * the link knowing how many bytes are fill.
1944 *
1945 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1946 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1947 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1948 * through an SDVO command.
1949 *
1950 * This register field has values of multiplication factor minus 1, with
1951 * a maximum multiplier of 5 for SDVO.
1952 */
1953 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1954 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1955 /*
1956 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1957 * This best be set to the default value (3) or the CRT won't work. No,
1958 * I don't entirely understand what this does...
1959 */
1960 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1961 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
1962
1963 #define _FPA0 0x06040
1964 #define _FPA1 0x06044
1965 #define _FPB0 0x06048
1966 #define _FPB1 0x0604c
1967 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1968 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1969 #define FP_N_DIV_MASK 0x003f0000
1970 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
1971 #define FP_N_DIV_SHIFT 16
1972 #define FP_M1_DIV_MASK 0x00003f00
1973 #define FP_M1_DIV_SHIFT 8
1974 #define FP_M2_DIV_MASK 0x0000003f
1975 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
1976 #define FP_M2_DIV_SHIFT 0
1977 #define DPLL_TEST 0x606c
1978 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1979 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1980 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1981 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1982 #define DPLLB_TEST_N_BYPASS (1 << 19)
1983 #define DPLLB_TEST_M_BYPASS (1 << 18)
1984 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1985 #define DPLLA_TEST_N_BYPASS (1 << 3)
1986 #define DPLLA_TEST_M_BYPASS (1 << 2)
1987 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1988 #define D_STATE 0x6104
1989 #define DSTATE_GFX_RESET_I830 (1<<6)
1990 #define DSTATE_PLL_D3_OFF (1<<3)
1991 #define DSTATE_GFX_CLOCK_GATING (1<<1)
1992 #define DSTATE_DOT_CLOCK_GATING (1<<0)
1993 #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
1994 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1995 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1996 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1997 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1998 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1999 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2000 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2001 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2002 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2003 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2004 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2005 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2006 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2007 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2008 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2009 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2010 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2011 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2012 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2013 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2014 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2015 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2016 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2017 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2018 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2019 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2020 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2021 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
2022 /*
2023 * This bit must be set on the 830 to prevent hangs when turning off the
2024 * overlay scaler.
2025 */
2026 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2027 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2028 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2029 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2030 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2031
2032 #define RENCLK_GATE_D1 0x6204
2033 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2034 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2035 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2036 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2037 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2038 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2039 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2040 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2041 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
2042 /* This bit must be unset on 855,865 */
2043 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
2044 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2045 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
2046 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
2047 /* This bit must be set on 855,865. */
2048 # define SV_CLOCK_GATE_DISABLE (1 << 0)
2049 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2050 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2051 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2052 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2053 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2054 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2055 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2056 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2057 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2058 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2059 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2060 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2061 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2062 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2063 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2064 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2065 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2066
2067 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
2068 /* This bit must always be set on 965G/965GM */
2069 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2070 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2071 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2072 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2073 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2074 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
2075 /* This bit must always be set on 965G */
2076 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2077 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2078 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2079 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2080 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2081 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2082 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2083 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2084 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2085 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2086 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2087 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2088 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2089 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2090 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2091 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2092 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2093 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2094 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2095
2096 #define RENCLK_GATE_D2 0x6208
2097 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2098 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2099 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
2100
2101 #define VDECCLK_GATE_D 0x620C /* g4x only */
2102 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2103
2104 #define RAMCLK_GATE_D 0x6210 /* CRL only */
2105 #define DEUC 0x6214 /* CRL only */
2106
2107 #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
2108 #define FW_CSPWRDWNEN (1<<15)
2109
2110 #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2111
2112 #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2113 #define CDCLK_FREQ_SHIFT 4
2114 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2115 #define CZCLK_FREQ_MASK 0xf
2116
2117 #define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2118 #define PFI_CREDIT_63 (9 << 28) /* chv only */
2119 #define PFI_CREDIT_31 (8 << 28) /* chv only */
2120 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2121 #define PFI_CREDIT_RESEND (1 << 27)
2122 #define VGA_FAST_MODE_DISABLE (1 << 14)
2123
2124 #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2125
2126 /*
2127 * Palette regs
2128 */
2129 #define PALETTE_A_OFFSET 0xa000
2130 #define PALETTE_B_OFFSET 0xa800
2131 #define CHV_PALETTE_C_OFFSET 0xc000
2132 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2133 dev_priv->info.display_mmio_offset)
2134
2135 /* MCH MMIO space */
2136
2137 /*
2138 * MCHBAR mirror.
2139 *
2140 * This mirrors the MCHBAR MMIO space whose location is determined by
2141 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2142 * every way. It is not accessible from the CP register read instructions.
2143 *
2144 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2145 * just read.
2146 */
2147 #define MCHBAR_MIRROR_BASE 0x10000
2148
2149 #define MCHBAR_MIRROR_BASE_SNB 0x140000
2150
2151 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
2152 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
2153
2154 /* 915-945 and GM965 MCH register controlling DRAM channel access */
2155 #define DCC 0x10200
2156 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2157 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2158 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2159 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
2160 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
2161 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
2162 #define DCC2 0x10204
2163 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
2164
2165 /* Pineview MCH register contains DDR3 setting */
2166 #define CSHRDDR3CTL 0x101a8
2167 #define CSHRDDR3CTL_DDR3 (1 << 2)
2168
2169 /* 965 MCH register controlling DRAM channel configuration */
2170 #define C0DRB3 0x10206
2171 #define C1DRB3 0x10606
2172
2173 /* snb MCH registers for reading the DRAM channel configuration */
2174 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2175 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2176 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2177 #define MAD_DIMM_ECC_MASK (0x3 << 24)
2178 #define MAD_DIMM_ECC_OFF (0x0 << 24)
2179 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2180 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2181 #define MAD_DIMM_ECC_ON (0x3 << 24)
2182 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2183 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2184 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2185 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2186 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2187 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2188 #define MAD_DIMM_A_SELECT (0x1 << 16)
2189 /* DIMM sizes are in multiples of 256mb. */
2190 #define MAD_DIMM_B_SIZE_SHIFT 8
2191 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2192 #define MAD_DIMM_A_SIZE_SHIFT 0
2193 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2194
2195 /* snb MCH registers for priority tuning */
2196 #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2197 #define MCH_SSKPD_WM0_MASK 0x3f
2198 #define MCH_SSKPD_WM0_VAL 0xc
2199
2200 #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2201
2202 /* Clocking configuration register */
2203 #define CLKCFG 0x10c00
2204 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
2205 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2206 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2207 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2208 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2209 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
2210 /* Note, below two are guess */
2211 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
2212 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
2213 #define CLKCFG_FSB_MASK (7 << 0)
2214 #define CLKCFG_MEM_533 (1 << 4)
2215 #define CLKCFG_MEM_667 (2 << 4)
2216 #define CLKCFG_MEM_800 (3 << 4)
2217 #define CLKCFG_MEM_MASK (7 << 4)
2218
2219 #define TSC1 0x11001
2220 #define TSE (1<<0)
2221 #define TR1 0x11006
2222 #define TSFS 0x11020
2223 #define TSFS_SLOPE_MASK 0x0000ff00
2224 #define TSFS_SLOPE_SHIFT 8
2225 #define TSFS_INTR_MASK 0x000000ff
2226
2227 #define CRSTANDVID 0x11100
2228 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2229 #define PXVFREQ_PX_MASK 0x7f000000
2230 #define PXVFREQ_PX_SHIFT 24
2231 #define VIDFREQ_BASE 0x11110
2232 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2233 #define VIDFREQ2 0x11114
2234 #define VIDFREQ3 0x11118
2235 #define VIDFREQ4 0x1111c
2236 #define VIDFREQ_P0_MASK 0x1f000000
2237 #define VIDFREQ_P0_SHIFT 24
2238 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2239 #define VIDFREQ_P0_CSCLK_SHIFT 20
2240 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2241 #define VIDFREQ_P0_CRCLK_SHIFT 16
2242 #define VIDFREQ_P1_MASK 0x00001f00
2243 #define VIDFREQ_P1_SHIFT 8
2244 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2245 #define VIDFREQ_P1_CSCLK_SHIFT 4
2246 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2247 #define INTTOEXT_BASE_ILK 0x11300
2248 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2249 #define INTTOEXT_MAP3_SHIFT 24
2250 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2251 #define INTTOEXT_MAP2_SHIFT 16
2252 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2253 #define INTTOEXT_MAP1_SHIFT 8
2254 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2255 #define INTTOEXT_MAP0_SHIFT 0
2256 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2257 #define MEMSWCTL 0x11170 /* Ironlake only */
2258 #define MEMCTL_CMD_MASK 0xe000
2259 #define MEMCTL_CMD_SHIFT 13
2260 #define MEMCTL_CMD_RCLK_OFF 0
2261 #define MEMCTL_CMD_RCLK_ON 1
2262 #define MEMCTL_CMD_CHFREQ 2
2263 #define MEMCTL_CMD_CHVID 3
2264 #define MEMCTL_CMD_VMMOFF 4
2265 #define MEMCTL_CMD_VMMON 5
2266 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2267 when command complete */
2268 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2269 #define MEMCTL_FREQ_SHIFT 8
2270 #define MEMCTL_SFCAVM (1<<7)
2271 #define MEMCTL_TGT_VID_MASK 0x007f
2272 #define MEMIHYST 0x1117c
2273 #define MEMINTREN 0x11180 /* 16 bits */
2274 #define MEMINT_RSEXIT_EN (1<<8)
2275 #define MEMINT_CX_SUPR_EN (1<<7)
2276 #define MEMINT_CONT_BUSY_EN (1<<6)
2277 #define MEMINT_AVG_BUSY_EN (1<<5)
2278 #define MEMINT_EVAL_CHG_EN (1<<4)
2279 #define MEMINT_MON_IDLE_EN (1<<3)
2280 #define MEMINT_UP_EVAL_EN (1<<2)
2281 #define MEMINT_DOWN_EVAL_EN (1<<1)
2282 #define MEMINT_SW_CMD_EN (1<<0)
2283 #define MEMINTRSTR 0x11182 /* 16 bits */
2284 #define MEM_RSEXIT_MASK 0xc000
2285 #define MEM_RSEXIT_SHIFT 14
2286 #define MEM_CONT_BUSY_MASK 0x3000
2287 #define MEM_CONT_BUSY_SHIFT 12
2288 #define MEM_AVG_BUSY_MASK 0x0c00
2289 #define MEM_AVG_BUSY_SHIFT 10
2290 #define MEM_EVAL_CHG_MASK 0x0300
2291 #define MEM_EVAL_BUSY_SHIFT 8
2292 #define MEM_MON_IDLE_MASK 0x00c0
2293 #define MEM_MON_IDLE_SHIFT 6
2294 #define MEM_UP_EVAL_MASK 0x0030
2295 #define MEM_UP_EVAL_SHIFT 4
2296 #define MEM_DOWN_EVAL_MASK 0x000c
2297 #define MEM_DOWN_EVAL_SHIFT 2
2298 #define MEM_SW_CMD_MASK 0x0003
2299 #define MEM_INT_STEER_GFX 0
2300 #define MEM_INT_STEER_CMR 1
2301 #define MEM_INT_STEER_SMI 2
2302 #define MEM_INT_STEER_SCI 3
2303 #define MEMINTRSTS 0x11184
2304 #define MEMINT_RSEXIT (1<<7)
2305 #define MEMINT_CONT_BUSY (1<<6)
2306 #define MEMINT_AVG_BUSY (1<<5)
2307 #define MEMINT_EVAL_CHG (1<<4)
2308 #define MEMINT_MON_IDLE (1<<3)
2309 #define MEMINT_UP_EVAL (1<<2)
2310 #define MEMINT_DOWN_EVAL (1<<1)
2311 #define MEMINT_SW_CMD (1<<0)
2312 #define MEMMODECTL 0x11190
2313 #define MEMMODE_BOOST_EN (1<<31)
2314 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2315 #define MEMMODE_BOOST_FREQ_SHIFT 24
2316 #define MEMMODE_IDLE_MODE_MASK 0x00030000
2317 #define MEMMODE_IDLE_MODE_SHIFT 16
2318 #define MEMMODE_IDLE_MODE_EVAL 0
2319 #define MEMMODE_IDLE_MODE_CONT 1
2320 #define MEMMODE_HWIDLE_EN (1<<15)
2321 #define MEMMODE_SWMODE_EN (1<<14)
2322 #define MEMMODE_RCLK_GATE (1<<13)
2323 #define MEMMODE_HW_UPDATE (1<<12)
2324 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2325 #define MEMMODE_FSTART_SHIFT 8
2326 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2327 #define MEMMODE_FMAX_SHIFT 4
2328 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2329 #define RCBMAXAVG 0x1119c
2330 #define MEMSWCTL2 0x1119e /* Cantiga only */
2331 #define SWMEMCMD_RENDER_OFF (0 << 13)
2332 #define SWMEMCMD_RENDER_ON (1 << 13)
2333 #define SWMEMCMD_SWFREQ (2 << 13)
2334 #define SWMEMCMD_TARVID (3 << 13)
2335 #define SWMEMCMD_VRM_OFF (4 << 13)
2336 #define SWMEMCMD_VRM_ON (5 << 13)
2337 #define CMDSTS (1<<12)
2338 #define SFCAVM (1<<11)
2339 #define SWFREQ_MASK 0x0380 /* P0-7 */
2340 #define SWFREQ_SHIFT 7
2341 #define TARVID_MASK 0x001f
2342 #define MEMSTAT_CTG 0x111a0
2343 #define RCBMINAVG 0x111a0
2344 #define RCUPEI 0x111b0
2345 #define RCDNEI 0x111b4
2346 #define RSTDBYCTL 0x111b8
2347 #define RS1EN (1<<31)
2348 #define RS2EN (1<<30)
2349 #define RS3EN (1<<29)
2350 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2351 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2352 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2353 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2354 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2355 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2356 #define RSX_STATUS_MASK (7<<20)
2357 #define RSX_STATUS_ON (0<<20)
2358 #define RSX_STATUS_RC1 (1<<20)
2359 #define RSX_STATUS_RC1E (2<<20)
2360 #define RSX_STATUS_RS1 (3<<20)
2361 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2362 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2363 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2364 #define RSX_STATUS_RSVD2 (7<<20)
2365 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2366 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2367 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
2368 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2369 #define RS1CONTSAV_MASK (3<<14)
2370 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2371 #define RS1CONTSAV_RSVD (1<<14)
2372 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2373 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2374 #define NORMSLEXLAT_MASK (3<<12)
2375 #define SLOW_RS123 (0<<12)
2376 #define SLOW_RS23 (1<<12)
2377 #define SLOW_RS3 (2<<12)
2378 #define NORMAL_RS123 (3<<12)
2379 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2380 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2381 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2382 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2383 #define RS_CSTATE_MASK (3<<4)
2384 #define RS_CSTATE_C367_RS1 (0<<4)
2385 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2386 #define RS_CSTATE_RSVD (2<<4)
2387 #define RS_CSTATE_C367_RS2 (3<<4)
2388 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2389 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
2390 #define VIDCTL 0x111c0
2391 #define VIDSTS 0x111c8
2392 #define VIDSTART 0x111cc /* 8 bits */
2393 #define MEMSTAT_ILK 0x111f8
2394 #define MEMSTAT_VID_MASK 0x7f00
2395 #define MEMSTAT_VID_SHIFT 8
2396 #define MEMSTAT_PSTATE_MASK 0x00f8
2397 #define MEMSTAT_PSTATE_SHIFT 3
2398 #define MEMSTAT_MON_ACTV (1<<2)
2399 #define MEMSTAT_SRC_CTL_MASK 0x0003
2400 #define MEMSTAT_SRC_CTL_CORE 0
2401 #define MEMSTAT_SRC_CTL_TRB 1
2402 #define MEMSTAT_SRC_CTL_THM 2
2403 #define MEMSTAT_SRC_CTL_STDBY 3
2404 #define RCPREVBSYTUPAVG 0x113b8
2405 #define RCPREVBSYTDNAVG 0x113bc
2406 #define PMMISC 0x11214
2407 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
2408 #define SDEW 0x1124c
2409 #define CSIEW0 0x11250
2410 #define CSIEW1 0x11254
2411 #define CSIEW2 0x11258
2412 #define PEW 0x1125c
2413 #define DEW 0x11270
2414 #define MCHAFE 0x112c0
2415 #define CSIEC 0x112e0
2416 #define DMIEC 0x112e4
2417 #define DDREC 0x112e8
2418 #define PEG0EC 0x112ec
2419 #define PEG1EC 0x112f0
2420 #define GFXEC 0x112f4
2421 #define RPPREVBSYTUPAVG 0x113b8
2422 #define RPPREVBSYTDNAVG 0x113bc
2423 #define ECR 0x11600
2424 #define ECR_GPFE (1<<31)
2425 #define ECR_IMONE (1<<30)
2426 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2427 #define OGW0 0x11608
2428 #define OGW1 0x1160c
2429 #define EG0 0x11610
2430 #define EG1 0x11614
2431 #define EG2 0x11618
2432 #define EG3 0x1161c
2433 #define EG4 0x11620
2434 #define EG5 0x11624
2435 #define EG6 0x11628
2436 #define EG7 0x1162c
2437 #define PXW 0x11664
2438 #define PXWL 0x11680
2439 #define LCFUSE02 0x116c0
2440 #define LCFUSE_HIV_MASK 0x000000ff
2441 #define CSIPLL0 0x12c10
2442 #define DDRMPLL1 0X12c20
2443 #define PEG_BAND_GAP_DATA 0x14d68
2444
2445 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
2446 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2447
2448 #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2449 #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2450 #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
2451
2452 #define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2453 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2454 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2455 INTERVAL_1_33_US(us) : \
2456 INTERVAL_1_28_US(us))
2457
2458 /*
2459 * Logical Context regs
2460 */
2461 #define CCID 0x2180
2462 #define CCID_EN (1<<0)
2463 /*
2464 * Notes on SNB/IVB/VLV context size:
2465 * - Power context is saved elsewhere (LLC or stolen)
2466 * - Ring/execlist context is saved on SNB, not on IVB
2467 * - Extended context size already includes render context size
2468 * - We always need to follow the extended context size.
2469 * SNB BSpec has comments indicating that we should use the
2470 * render context size instead if execlists are disabled, but
2471 * based on empirical testing that's just nonsense.
2472 * - Pipelined/VF state is saved on SNB/IVB respectively
2473 * - GT1 size just indicates how much of render context
2474 * doesn't need saving on GT1
2475 */
2476 #define CXT_SIZE 0x21a0
2477 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2478 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2479 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2480 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2481 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
2482 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
2483 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2484 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2485 #define GEN7_CXT_SIZE 0x21a8
2486 #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2487 #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
2488 #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2489 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2490 #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2491 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
2492 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
2493 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2494 /* Haswell does have the CXT_SIZE register however it does not appear to be
2495 * valid. Now, docs explain in dwords what is in the context object. The full
2496 * size is 70720 bytes, however, the power context and execlist context will
2497 * never be saved (power context is stored elsewhere, and execlists don't work
2498 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2499 */
2500 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
2501 /* Same as Haswell, but 72064 bytes now. */
2502 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2503
2504 #define CHV_CLK_CTL1 0x101100
2505 #define VLV_CLK_CTL2 0x101104
2506 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2507
2508 /*
2509 * Overlay regs
2510 */
2511
2512 #define OVADD 0x30000
2513 #define DOVSTA 0x30008
2514 #define OC_BUF (0x3<<20)
2515 #define OGAMC5 0x30010
2516 #define OGAMC4 0x30014
2517 #define OGAMC3 0x30018
2518 #define OGAMC2 0x3001c
2519 #define OGAMC1 0x30020
2520 #define OGAMC0 0x30024
2521
2522 /*
2523 * Display engine regs
2524 */
2525
2526 /* Pipe A CRC regs */
2527 #define _PIPE_CRC_CTL_A 0x60050
2528 #define PIPE_CRC_ENABLE (1 << 31)
2529 /* ivb+ source selection */
2530 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2531 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2532 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
2533 /* ilk+ source selection */
2534 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2535 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2536 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2537 /* embedded DP port on the north display block, reserved on ivb */
2538 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2539 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
2540 /* vlv source selection */
2541 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2542 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2543 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2544 /* with DP port the pipe source is invalid */
2545 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2546 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2547 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2548 /* gen3+ source selection */
2549 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2550 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2551 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2552 /* with DP/TV port the pipe source is invalid */
2553 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2554 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2555 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2556 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2557 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2558 /* gen2 doesn't have source selection bits */
2559 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
2560
2561 #define _PIPE_CRC_RES_1_A_IVB 0x60064
2562 #define _PIPE_CRC_RES_2_A_IVB 0x60068
2563 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
2564 #define _PIPE_CRC_RES_4_A_IVB 0x60070
2565 #define _PIPE_CRC_RES_5_A_IVB 0x60074
2566
2567 #define _PIPE_CRC_RES_RED_A 0x60060
2568 #define _PIPE_CRC_RES_GREEN_A 0x60064
2569 #define _PIPE_CRC_RES_BLUE_A 0x60068
2570 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2571 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
2572
2573 /* Pipe B CRC regs */
2574 #define _PIPE_CRC_RES_1_B_IVB 0x61064
2575 #define _PIPE_CRC_RES_2_B_IVB 0x61068
2576 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
2577 #define _PIPE_CRC_RES_4_B_IVB 0x61070
2578 #define _PIPE_CRC_RES_5_B_IVB 0x61074
2579
2580 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
2581 #define PIPE_CRC_RES_1_IVB(pipe) \
2582 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
2583 #define PIPE_CRC_RES_2_IVB(pipe) \
2584 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
2585 #define PIPE_CRC_RES_3_IVB(pipe) \
2586 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
2587 #define PIPE_CRC_RES_4_IVB(pipe) \
2588 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
2589 #define PIPE_CRC_RES_5_IVB(pipe) \
2590 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
2591
2592 #define PIPE_CRC_RES_RED(pipe) \
2593 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
2594 #define PIPE_CRC_RES_GREEN(pipe) \
2595 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
2596 #define PIPE_CRC_RES_BLUE(pipe) \
2597 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
2598 #define PIPE_CRC_RES_RES1_I915(pipe) \
2599 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
2600 #define PIPE_CRC_RES_RES2_G4X(pipe) \
2601 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
2602
2603 /* Pipe A timing regs */
2604 #define _HTOTAL_A 0x60000
2605 #define _HBLANK_A 0x60004
2606 #define _HSYNC_A 0x60008
2607 #define _VTOTAL_A 0x6000c
2608 #define _VBLANK_A 0x60010
2609 #define _VSYNC_A 0x60014
2610 #define _PIPEASRC 0x6001c
2611 #define _BCLRPAT_A 0x60020
2612 #define _VSYNCSHIFT_A 0x60028
2613 #define _PIPE_MULT_A 0x6002c
2614
2615 /* Pipe B timing regs */
2616 #define _HTOTAL_B 0x61000
2617 #define _HBLANK_B 0x61004
2618 #define _HSYNC_B 0x61008
2619 #define _VTOTAL_B 0x6100c
2620 #define _VBLANK_B 0x61010
2621 #define _VSYNC_B 0x61014
2622 #define _PIPEBSRC 0x6101c
2623 #define _BCLRPAT_B 0x61020
2624 #define _VSYNCSHIFT_B 0x61028
2625 #define _PIPE_MULT_B 0x6102c
2626
2627 #define TRANSCODER_A_OFFSET 0x60000
2628 #define TRANSCODER_B_OFFSET 0x61000
2629 #define TRANSCODER_C_OFFSET 0x62000
2630 #define CHV_TRANSCODER_C_OFFSET 0x63000
2631 #define TRANSCODER_EDP_OFFSET 0x6f000
2632
2633 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2634 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2635 dev_priv->info.display_mmio_offset)
2636
2637 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2638 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2639 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2640 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2641 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2642 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2643 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2644 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2645 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
2646 #define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
2647
2648 /* VLV eDP PSR registers */
2649 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2650 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2651 #define VLV_EDP_PSR_ENABLE (1<<0)
2652 #define VLV_EDP_PSR_RESET (1<<1)
2653 #define VLV_EDP_PSR_MODE_MASK (7<<2)
2654 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2655 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2656 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2657 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2658 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2659 #define VLV_EDP_PSR_DBL_FRAME (1<<10)
2660 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2661 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2662 #define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2663
2664 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2665 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2666 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2667 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2668 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2669 #define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2670
2671 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2672 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2673 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2674 #define VLV_EDP_PSR_CURR_STATE_MASK 7
2675 #define VLV_EDP_PSR_DISABLED (0<<0)
2676 #define VLV_EDP_PSR_INACTIVE (1<<0)
2677 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2678 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2679 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2680 #define VLV_EDP_PSR_EXIT (5<<0)
2681 #define VLV_EDP_PSR_IN_TRANS (1<<7)
2682 #define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2683
2684 /* HSW+ eDP PSR registers */
2685 #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
2686 #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2687 #define EDP_PSR_ENABLE (1<<31)
2688 #define BDW_PSR_SINGLE_FRAME (1<<30)
2689 #define EDP_PSR_LINK_DISABLE (0<<27)
2690 #define EDP_PSR_LINK_STANDBY (1<<27)
2691 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2692 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2693 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2694 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2695 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2696 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2697 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2698 #define EDP_PSR_TP1_TP2_SEL (0<<11)
2699 #define EDP_PSR_TP1_TP3_SEL (1<<11)
2700 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2701 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2702 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2703 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2704 #define EDP_PSR_TP1_TIME_500us (0<<4)
2705 #define EDP_PSR_TP1_TIME_100us (1<<4)
2706 #define EDP_PSR_TP1_TIME_2500us (2<<4)
2707 #define EDP_PSR_TP1_TIME_0us (3<<4)
2708 #define EDP_PSR_IDLE_FRAME_SHIFT 0
2709
2710 #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2711 #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2712 #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2713 #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2714 #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2715 #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2716
2717 #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2718 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
2719 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2720 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2721 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2722 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2723 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2724 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2725 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2726 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
2727 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2728 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2729 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2730 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2731 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2732 #define EDP_PSR_STATUS_COUNT_SHIFT 16
2733 #define EDP_PSR_STATUS_COUNT_MASK 0xf
2734 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2735 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2736 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2737 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2738 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2739 #define EDP_PSR_STATUS_IDLE_MASK 0xf
2740
2741 #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
2742 #define EDP_PSR_PERF_CNT_MASK 0xffffff
2743
2744 #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2745 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2746 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2747 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2748
2749 #define EDP_PSR2_CTL 0x6f900
2750 #define EDP_PSR2_ENABLE (1<<31)
2751 #define EDP_SU_TRACK_ENABLE (1<<30)
2752 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
2753 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
2754 #define EDP_PSR2_TP2_TIME_500 (0<<8)
2755 #define EDP_PSR2_TP2_TIME_100 (1<<8)
2756 #define EDP_PSR2_TP2_TIME_2500 (2<<8)
2757 #define EDP_PSR2_TP2_TIME_50 (3<<8)
2758 #define EDP_PSR2_TP2_TIME_MASK (3<<8)
2759 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
2760 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
2761 #define EDP_PSR2_IDLE_MASK 0xf
2762
2763 /* VGA port control */
2764 #define ADPA 0x61100
2765 #define PCH_ADPA 0xe1100
2766 #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
2767
2768 #define ADPA_DAC_ENABLE (1<<31)
2769 #define ADPA_DAC_DISABLE 0
2770 #define ADPA_PIPE_SELECT_MASK (1<<30)
2771 #define ADPA_PIPE_A_SELECT 0
2772 #define ADPA_PIPE_B_SELECT (1<<30)
2773 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
2774 /* CPT uses bits 29:30 for pch transcoder select */
2775 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2776 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2777 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2778 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2779 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2780 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2781 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2782 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2783 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2784 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2785 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2786 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2787 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2788 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2789 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2790 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2791 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2792 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2793 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2794 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
2795 #define ADPA_SETS_HVPOLARITY 0
2796 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
2797 #define ADPA_VSYNC_CNTL_ENABLE 0
2798 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
2799 #define ADPA_HSYNC_CNTL_ENABLE 0
2800 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2801 #define ADPA_VSYNC_ACTIVE_LOW 0
2802 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2803 #define ADPA_HSYNC_ACTIVE_LOW 0
2804 #define ADPA_DPMS_MASK (~(3<<10))
2805 #define ADPA_DPMS_ON (0<<10)
2806 #define ADPA_DPMS_SUSPEND (1<<10)
2807 #define ADPA_DPMS_STANDBY (2<<10)
2808 #define ADPA_DPMS_OFF (3<<10)
2809
2810
2811 /* Hotplug control (945+ only) */
2812 #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
2813 #define PORTB_HOTPLUG_INT_EN (1 << 29)
2814 #define PORTC_HOTPLUG_INT_EN (1 << 28)
2815 #define PORTD_HOTPLUG_INT_EN (1 << 27)
2816 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
2817 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
2818 #define TV_HOTPLUG_INT_EN (1 << 18)
2819 #define CRT_HOTPLUG_INT_EN (1 << 9)
2820 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2821 PORTC_HOTPLUG_INT_EN | \
2822 PORTD_HOTPLUG_INT_EN | \
2823 SDVOC_HOTPLUG_INT_EN | \
2824 SDVOB_HOTPLUG_INT_EN | \
2825 CRT_HOTPLUG_INT_EN)
2826 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
2827 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2828 /* must use period 64 on GM45 according to docs */
2829 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2830 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2831 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2832 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2833 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2834 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2835 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2836 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2837 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2838 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2839 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2840 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
2841
2842 #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
2843 /*
2844 * HDMI/DP bits are gen4+
2845 *
2846 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2847 * Please check the detailed lore in the commit message for for experimental
2848 * evidence.
2849 */
2850 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2851 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2852 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2853 /* VLV DP/HDMI bits again match Bspec */
2854 #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2855 #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2856 #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
2857 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2858 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2859 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
2860 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2861 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2862 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
2863 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
2864 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2865 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
2866 /* CRT/TV common between gen3+ */
2867 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
2868 #define TV_HOTPLUG_INT_STATUS (1 << 10)
2869 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2870 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2871 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2872 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
2873 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2874 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2875 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
2876 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2877
2878 /* SDVO is different across gen3/4 */
2879 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2880 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
2881 /*
2882 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2883 * since reality corrobates that they're the same as on gen3. But keep these
2884 * bits here (and the comment!) to help any other lost wanderers back onto the
2885 * right tracks.
2886 */
2887 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2888 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2889 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2890 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
2891 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2892 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2893 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2894 PORTB_HOTPLUG_INT_STATUS | \
2895 PORTC_HOTPLUG_INT_STATUS | \
2896 PORTD_HOTPLUG_INT_STATUS)
2897
2898 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2899 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2900 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2901 PORTB_HOTPLUG_INT_STATUS | \
2902 PORTC_HOTPLUG_INT_STATUS | \
2903 PORTD_HOTPLUG_INT_STATUS)
2904
2905 /* SDVO and HDMI port control.
2906 * The same register may be used for SDVO or HDMI */
2907 #define GEN3_SDVOB 0x61140
2908 #define GEN3_SDVOC 0x61160
2909 #define GEN4_HDMIB GEN3_SDVOB
2910 #define GEN4_HDMIC GEN3_SDVOC
2911 #define CHV_HDMID 0x6116C
2912 #define PCH_SDVOB 0xe1140
2913 #define PCH_HDMIB PCH_SDVOB
2914 #define PCH_HDMIC 0xe1150
2915 #define PCH_HDMID 0xe1160
2916
2917 #define PORT_DFT_I9XX 0x61150
2918 #define DC_BALANCE_RESET (1 << 25)
2919 #define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
2920 #define DC_BALANCE_RESET_VLV (1 << 31)
2921 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
2922 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
2923 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
2924 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
2925
2926 /* Gen 3 SDVO bits: */
2927 #define SDVO_ENABLE (1 << 31)
2928 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2929 #define SDVO_PIPE_SEL_MASK (1 << 30)
2930 #define SDVO_PIPE_B_SELECT (1 << 30)
2931 #define SDVO_STALL_SELECT (1 << 29)
2932 #define SDVO_INTERRUPT_ENABLE (1 << 26)
2933 /*
2934 * 915G/GM SDVO pixel multiplier.
2935 * Programmed value is multiplier - 1, up to 5x.
2936 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2937 */
2938 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
2939 #define SDVO_PORT_MULTIPLY_SHIFT 23
2940 #define SDVO_PHASE_SELECT_MASK (15 << 19)
2941 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2942 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2943 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2944 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2945 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2946 #define SDVO_DETECTED (1 << 2)
2947 /* Bits to be preserved when writing */
2948 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2949 SDVO_INTERRUPT_ENABLE)
2950 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2951
2952 /* Gen 4 SDVO/HDMI bits: */
2953 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
2954 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
2955 #define SDVO_ENCODING_SDVO (0 << 10)
2956 #define SDVO_ENCODING_HDMI (2 << 10)
2957 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2958 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
2959 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
2960 #define SDVO_AUDIO_ENABLE (1 << 6)
2961 /* VSYNC/HSYNC bits new with 965, default is to be set */
2962 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2963 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2964
2965 /* Gen 5 (IBX) SDVO/HDMI bits: */
2966 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
2967 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2968
2969 /* Gen 6 (CPT) SDVO/HDMI bits: */
2970 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2971 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
2972
2973 /* CHV SDVO/HDMI bits: */
2974 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2975 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2976
2977
2978 /* DVO port control */
2979 #define DVOA 0x61120
2980 #define DVOB 0x61140
2981 #define DVOC 0x61160
2982 #define DVO_ENABLE (1 << 31)
2983 #define DVO_PIPE_B_SELECT (1 << 30)
2984 #define DVO_PIPE_STALL_UNUSED (0 << 28)
2985 #define DVO_PIPE_STALL (1 << 28)
2986 #define DVO_PIPE_STALL_TV (2 << 28)
2987 #define DVO_PIPE_STALL_MASK (3 << 28)
2988 #define DVO_USE_VGA_SYNC (1 << 15)
2989 #define DVO_DATA_ORDER_I740 (0 << 14)
2990 #define DVO_DATA_ORDER_FP (1 << 14)
2991 #define DVO_VSYNC_DISABLE (1 << 11)
2992 #define DVO_HSYNC_DISABLE (1 << 10)
2993 #define DVO_VSYNC_TRISTATE (1 << 9)
2994 #define DVO_HSYNC_TRISTATE (1 << 8)
2995 #define DVO_BORDER_ENABLE (1 << 7)
2996 #define DVO_DATA_ORDER_GBRG (1 << 6)
2997 #define DVO_DATA_ORDER_RGGB (0 << 6)
2998 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2999 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3000 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3001 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3002 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3003 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3004 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3005 #define DVO_PRESERVE_MASK (0x7<<24)
3006 #define DVOA_SRCDIM 0x61124
3007 #define DVOB_SRCDIM 0x61144
3008 #define DVOC_SRCDIM 0x61164
3009 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3010 #define DVO_SRCDIM_VERTICAL_SHIFT 0
3011
3012 /* LVDS port control */
3013 #define LVDS 0x61180
3014 /*
3015 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3016 * the DPLL semantics change when the LVDS is assigned to that pipe.
3017 */
3018 #define LVDS_PORT_EN (1 << 31)
3019 /* Selects pipe B for LVDS data. Must be set on pre-965. */
3020 #define LVDS_PIPEB_SELECT (1 << 30)
3021 #define LVDS_PIPE_MASK (1 << 30)
3022 #define LVDS_PIPE(pipe) ((pipe) << 30)
3023 /* LVDS dithering flag on 965/g4x platform */
3024 #define LVDS_ENABLE_DITHER (1 << 25)
3025 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
3026 #define LVDS_VSYNC_POLARITY (1 << 21)
3027 #define LVDS_HSYNC_POLARITY (1 << 20)
3028
3029 /* Enable border for unscaled (or aspect-scaled) display */
3030 #define LVDS_BORDER_ENABLE (1 << 15)
3031 /*
3032 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3033 * pixel.
3034 */
3035 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3036 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3037 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3038 /*
3039 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3040 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3041 * on.
3042 */
3043 #define LVDS_A3_POWER_MASK (3 << 6)
3044 #define LVDS_A3_POWER_DOWN (0 << 6)
3045 #define LVDS_A3_POWER_UP (3 << 6)
3046 /*
3047 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3048 * is set.
3049 */
3050 #define LVDS_CLKB_POWER_MASK (3 << 4)
3051 #define LVDS_CLKB_POWER_DOWN (0 << 4)
3052 #define LVDS_CLKB_POWER_UP (3 << 4)
3053 /*
3054 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3055 * setting for whether we are in dual-channel mode. The B3 pair will
3056 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3057 */
3058 #define LVDS_B0B3_POWER_MASK (3 << 2)
3059 #define LVDS_B0B3_POWER_DOWN (0 << 2)
3060 #define LVDS_B0B3_POWER_UP (3 << 2)
3061
3062 /* Video Data Island Packet control */
3063 #define VIDEO_DIP_DATA 0x61178
3064 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
3065 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3066 * of the infoframe structure specified by CEA-861. */
3067 #define VIDEO_DIP_DATA_SIZE 32
3068 #define VIDEO_DIP_VSC_DATA_SIZE 36
3069 #define VIDEO_DIP_CTL 0x61170
3070 /* Pre HSW: */
3071 #define VIDEO_DIP_ENABLE (1 << 31)
3072 #define VIDEO_DIP_PORT(port) ((port) << 29)
3073 #define VIDEO_DIP_PORT_MASK (3 << 29)
3074 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
3075 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
3076 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
3077 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3078 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
3079 #define VIDEO_DIP_SELECT_AVI (0 << 19)
3080 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3081 #define VIDEO_DIP_SELECT_SPD (3 << 19)
3082 #define VIDEO_DIP_SELECT_MASK (3 << 19)
3083 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
3084 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3085 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
3086 #define VIDEO_DIP_FREQ_MASK (3 << 16)
3087 /* HSW and later: */
3088 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3089 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
3090 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
3091 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3092 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
3093 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3094
3095 /* Panel power sequencing */
3096 #define PP_STATUS 0x61200
3097 #define PP_ON (1 << 31)
3098 /*
3099 * Indicates that all dependencies of the panel are on:
3100 *
3101 * - PLL enabled
3102 * - pipe enabled
3103 * - LVDS/DVOB/DVOC on
3104 */
3105 #define PP_READY (1 << 30)
3106 #define PP_SEQUENCE_NONE (0 << 28)
3107 #define PP_SEQUENCE_POWER_UP (1 << 28)
3108 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
3109 #define PP_SEQUENCE_MASK (3 << 28)
3110 #define PP_SEQUENCE_SHIFT 28
3111 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3112 #define PP_SEQUENCE_STATE_MASK 0x0000000f
3113 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3114 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3115 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3116 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3117 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3118 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3119 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3120 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3121 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
3122 #define PP_CONTROL 0x61204
3123 #define POWER_TARGET_ON (1 << 0)
3124 #define PP_ON_DELAYS 0x61208
3125 #define PP_OFF_DELAYS 0x6120c
3126 #define PP_DIVISOR 0x61210
3127
3128 /* Panel fitting */
3129 #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
3130 #define PFIT_ENABLE (1 << 31)
3131 #define PFIT_PIPE_MASK (3 << 29)
3132 #define PFIT_PIPE_SHIFT 29
3133 #define VERT_INTERP_DISABLE (0 << 10)
3134 #define VERT_INTERP_BILINEAR (1 << 10)
3135 #define VERT_INTERP_MASK (3 << 10)
3136 #define VERT_AUTO_SCALE (1 << 9)
3137 #define HORIZ_INTERP_DISABLE (0 << 6)
3138 #define HORIZ_INTERP_BILINEAR (1 << 6)
3139 #define HORIZ_INTERP_MASK (3 << 6)
3140 #define HORIZ_AUTO_SCALE (1 << 5)
3141 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3142 #define PFIT_FILTER_FUZZY (0 << 24)
3143 #define PFIT_SCALING_AUTO (0 << 26)
3144 #define PFIT_SCALING_PROGRAMMED (1 << 26)
3145 #define PFIT_SCALING_PILLAR (2 << 26)
3146 #define PFIT_SCALING_LETTER (3 << 26)
3147 #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3148 /* Pre-965 */
3149 #define PFIT_VERT_SCALE_SHIFT 20
3150 #define PFIT_VERT_SCALE_MASK 0xfff00000
3151 #define PFIT_HORIZ_SCALE_SHIFT 4
3152 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3153 /* 965+ */
3154 #define PFIT_VERT_SCALE_SHIFT_965 16
3155 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3156 #define PFIT_HORIZ_SCALE_SHIFT_965 0
3157 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3158
3159 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
3160
3161 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3162 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
3163 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3164 _VLV_BLC_PWM_CTL2_B)
3165
3166 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3167 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
3168 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3169 _VLV_BLC_PWM_CTL_B)
3170
3171 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3172 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
3173 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3174 _VLV_BLC_HIST_CTL_B)
3175
3176 /* Backlight control */
3177 #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3178 #define BLM_PWM_ENABLE (1 << 31)
3179 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3180 #define BLM_PIPE_SELECT (1 << 29)
3181 #define BLM_PIPE_SELECT_IVB (3 << 29)
3182 #define BLM_PIPE_A (0 << 29)
3183 #define BLM_PIPE_B (1 << 29)
3184 #define BLM_PIPE_C (2 << 29) /* ivb + */
3185 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3186 #define BLM_TRANSCODER_B BLM_PIPE_B
3187 #define BLM_TRANSCODER_C BLM_PIPE_C
3188 #define BLM_TRANSCODER_EDP (3 << 29)
3189 #define BLM_PIPE(pipe) ((pipe) << 29)
3190 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3191 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3192 #define BLM_PHASE_IN_ENABLE (1 << 25)
3193 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3194 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3195 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3196 #define BLM_PHASE_IN_COUNT_SHIFT (8)
3197 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3198 #define BLM_PHASE_IN_INCR_SHIFT (0)
3199 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
3200 #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
3201 /*
3202 * This is the most significant 15 bits of the number of backlight cycles in a
3203 * complete cycle of the modulated backlight control.
3204 *
3205 * The actual value is this field multiplied by two.
3206 */
3207 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3208 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3209 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
3210 /*
3211 * This is the number of cycles out of the backlight modulation cycle for which
3212 * the backlight is on.
3213 *
3214 * This field must be no greater than the number of cycles in the complete
3215 * backlight modulation cycle.
3216 */
3217 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3218 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
3219 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3220 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
3221
3222 #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
3223
3224 /* New registers for PCH-split platforms. Safe where new bits show up, the
3225 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3226 #define BLC_PWM_CPU_CTL2 0x48250
3227 #define BLC_PWM_CPU_CTL 0x48254
3228
3229 #define HSW_BLC_PWM2_CTL 0x48350
3230
3231 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3232 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3233 #define BLC_PWM_PCH_CTL1 0xc8250
3234 #define BLM_PCH_PWM_ENABLE (1 << 31)
3235 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3236 #define BLM_PCH_POLARITY (1 << 29)
3237 #define BLC_PWM_PCH_CTL2 0xc8254
3238
3239 #define UTIL_PIN_CTL 0x48400
3240 #define UTIL_PIN_ENABLE (1 << 31)
3241
3242 #define PCH_GTC_CTL 0xe7000
3243 #define PCH_GTC_ENABLE (1 << 31)
3244
3245 /* TV port control */
3246 #define TV_CTL 0x68000
3247 /* Enables the TV encoder */
3248 # define TV_ENC_ENABLE (1 << 31)
3249 /* Sources the TV encoder input from pipe B instead of A. */
3250 # define TV_ENC_PIPEB_SELECT (1 << 30)
3251 /* Outputs composite video (DAC A only) */
3252 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
3253 /* Outputs SVideo video (DAC B/C) */
3254 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
3255 /* Outputs Component video (DAC A/B/C) */
3256 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
3257 /* Outputs Composite and SVideo (DAC A/B/C) */
3258 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3259 # define TV_TRILEVEL_SYNC (1 << 21)
3260 /* Enables slow sync generation (945GM only) */
3261 # define TV_SLOW_SYNC (1 << 20)
3262 /* Selects 4x oversampling for 480i and 576p */
3263 # define TV_OVERSAMPLE_4X (0 << 18)
3264 /* Selects 2x oversampling for 720p and 1080i */
3265 # define TV_OVERSAMPLE_2X (1 << 18)
3266 /* Selects no oversampling for 1080p */
3267 # define TV_OVERSAMPLE_NONE (2 << 18)
3268 /* Selects 8x oversampling */
3269 # define TV_OVERSAMPLE_8X (3 << 18)
3270 /* Selects progressive mode rather than interlaced */
3271 # define TV_PROGRESSIVE (1 << 17)
3272 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
3273 # define TV_PAL_BURST (1 << 16)
3274 /* Field for setting delay of Y compared to C */
3275 # define TV_YC_SKEW_MASK (7 << 12)
3276 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3277 # define TV_ENC_SDP_FIX (1 << 11)
3278 /*
3279 * Enables a fix for the 915GM only.
3280 *
3281 * Not sure what it does.
3282 */
3283 # define TV_ENC_C0_FIX (1 << 10)
3284 /* Bits that must be preserved by software */
3285 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3286 # define TV_FUSE_STATE_MASK (3 << 4)
3287 /* Read-only state that reports all features enabled */
3288 # define TV_FUSE_STATE_ENABLED (0 << 4)
3289 /* Read-only state that reports that Macrovision is disabled in hardware*/
3290 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
3291 /* Read-only state that reports that TV-out is disabled in hardware. */
3292 # define TV_FUSE_STATE_DISABLED (2 << 4)
3293 /* Normal operation */
3294 # define TV_TEST_MODE_NORMAL (0 << 0)
3295 /* Encoder test pattern 1 - combo pattern */
3296 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
3297 /* Encoder test pattern 2 - full screen vertical 75% color bars */
3298 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
3299 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
3300 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
3301 /* Encoder test pattern 4 - random noise */
3302 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
3303 /* Encoder test pattern 5 - linear color ramps */
3304 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
3305 /*
3306 * This test mode forces the DACs to 50% of full output.
3307 *
3308 * This is used for load detection in combination with TVDAC_SENSE_MASK
3309 */
3310 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3311 # define TV_TEST_MODE_MASK (7 << 0)
3312
3313 #define TV_DAC 0x68004
3314 # define TV_DAC_SAVE 0x00ffff00
3315 /*
3316 * Reports that DAC state change logic has reported change (RO).
3317 *
3318 * This gets cleared when TV_DAC_STATE_EN is cleared
3319 */
3320 # define TVDAC_STATE_CHG (1 << 31)
3321 # define TVDAC_SENSE_MASK (7 << 28)
3322 /* Reports that DAC A voltage is above the detect threshold */
3323 # define TVDAC_A_SENSE (1 << 30)
3324 /* Reports that DAC B voltage is above the detect threshold */
3325 # define TVDAC_B_SENSE (1 << 29)
3326 /* Reports that DAC C voltage is above the detect threshold */
3327 # define TVDAC_C_SENSE (1 << 28)
3328 /*
3329 * Enables DAC state detection logic, for load-based TV detection.
3330 *
3331 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3332 * to off, for load detection to work.
3333 */
3334 # define TVDAC_STATE_CHG_EN (1 << 27)
3335 /* Sets the DAC A sense value to high */
3336 # define TVDAC_A_SENSE_CTL (1 << 26)
3337 /* Sets the DAC B sense value to high */
3338 # define TVDAC_B_SENSE_CTL (1 << 25)
3339 /* Sets the DAC C sense value to high */
3340 # define TVDAC_C_SENSE_CTL (1 << 24)
3341 /* Overrides the ENC_ENABLE and DAC voltage levels */
3342 # define DAC_CTL_OVERRIDE (1 << 7)
3343 /* Sets the slew rate. Must be preserved in software */
3344 # define ENC_TVDAC_SLEW_FAST (1 << 6)
3345 # define DAC_A_1_3_V (0 << 4)
3346 # define DAC_A_1_1_V (1 << 4)
3347 # define DAC_A_0_7_V (2 << 4)
3348 # define DAC_A_MASK (3 << 4)
3349 # define DAC_B_1_3_V (0 << 2)
3350 # define DAC_B_1_1_V (1 << 2)
3351 # define DAC_B_0_7_V (2 << 2)
3352 # define DAC_B_MASK (3 << 2)
3353 # define DAC_C_1_3_V (0 << 0)
3354 # define DAC_C_1_1_V (1 << 0)
3355 # define DAC_C_0_7_V (2 << 0)
3356 # define DAC_C_MASK (3 << 0)
3357
3358 /*
3359 * CSC coefficients are stored in a floating point format with 9 bits of
3360 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3361 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3362 * -1 (0x3) being the only legal negative value.
3363 */
3364 #define TV_CSC_Y 0x68010
3365 # define TV_RY_MASK 0x07ff0000
3366 # define TV_RY_SHIFT 16
3367 # define TV_GY_MASK 0x00000fff
3368 # define TV_GY_SHIFT 0
3369
3370 #define TV_CSC_Y2 0x68014
3371 # define TV_BY_MASK 0x07ff0000
3372 # define TV_BY_SHIFT 16
3373 /*
3374 * Y attenuation for component video.
3375 *
3376 * Stored in 1.9 fixed point.
3377 */
3378 # define TV_AY_MASK 0x000003ff
3379 # define TV_AY_SHIFT 0
3380
3381 #define TV_CSC_U 0x68018
3382 # define TV_RU_MASK 0x07ff0000
3383 # define TV_RU_SHIFT 16
3384 # define TV_GU_MASK 0x000007ff
3385 # define TV_GU_SHIFT 0
3386
3387 #define TV_CSC_U2 0x6801c
3388 # define TV_BU_MASK 0x07ff0000
3389 # define TV_BU_SHIFT 16
3390 /*
3391 * U attenuation for component video.
3392 *
3393 * Stored in 1.9 fixed point.
3394 */
3395 # define TV_AU_MASK 0x000003ff
3396 # define TV_AU_SHIFT 0
3397
3398 #define TV_CSC_V 0x68020
3399 # define TV_RV_MASK 0x0fff0000
3400 # define TV_RV_SHIFT 16
3401 # define TV_GV_MASK 0x000007ff
3402 # define TV_GV_SHIFT 0
3403
3404 #define TV_CSC_V2 0x68024
3405 # define TV_BV_MASK 0x07ff0000
3406 # define TV_BV_SHIFT 16
3407 /*
3408 * V attenuation for component video.
3409 *
3410 * Stored in 1.9 fixed point.
3411 */
3412 # define TV_AV_MASK 0x000007ff
3413 # define TV_AV_SHIFT 0
3414
3415 #define TV_CLR_KNOBS 0x68028
3416 /* 2s-complement brightness adjustment */
3417 # define TV_BRIGHTNESS_MASK 0xff000000
3418 # define TV_BRIGHTNESS_SHIFT 24
3419 /* Contrast adjustment, as a 2.6 unsigned floating point number */
3420 # define TV_CONTRAST_MASK 0x00ff0000
3421 # define TV_CONTRAST_SHIFT 16
3422 /* Saturation adjustment, as a 2.6 unsigned floating point number */
3423 # define TV_SATURATION_MASK 0x0000ff00
3424 # define TV_SATURATION_SHIFT 8
3425 /* Hue adjustment, as an integer phase angle in degrees */
3426 # define TV_HUE_MASK 0x000000ff
3427 # define TV_HUE_SHIFT 0
3428
3429 #define TV_CLR_LEVEL 0x6802c
3430 /* Controls the DAC level for black */
3431 # define TV_BLACK_LEVEL_MASK 0x01ff0000
3432 # define TV_BLACK_LEVEL_SHIFT 16
3433 /* Controls the DAC level for blanking */
3434 # define TV_BLANK_LEVEL_MASK 0x000001ff
3435 # define TV_BLANK_LEVEL_SHIFT 0
3436
3437 #define TV_H_CTL_1 0x68030
3438 /* Number of pixels in the hsync. */
3439 # define TV_HSYNC_END_MASK 0x1fff0000
3440 # define TV_HSYNC_END_SHIFT 16
3441 /* Total number of pixels minus one in the line (display and blanking). */
3442 # define TV_HTOTAL_MASK 0x00001fff
3443 # define TV_HTOTAL_SHIFT 0
3444
3445 #define TV_H_CTL_2 0x68034
3446 /* Enables the colorburst (needed for non-component color) */
3447 # define TV_BURST_ENA (1 << 31)
3448 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
3449 # define TV_HBURST_START_SHIFT 16
3450 # define TV_HBURST_START_MASK 0x1fff0000
3451 /* Length of the colorburst */
3452 # define TV_HBURST_LEN_SHIFT 0
3453 # define TV_HBURST_LEN_MASK 0x0001fff
3454
3455 #define TV_H_CTL_3 0x68038
3456 /* End of hblank, measured in pixels minus one from start of hsync */
3457 # define TV_HBLANK_END_SHIFT 16
3458 # define TV_HBLANK_END_MASK 0x1fff0000
3459 /* Start of hblank, measured in pixels minus one from start of hsync */
3460 # define TV_HBLANK_START_SHIFT 0
3461 # define TV_HBLANK_START_MASK 0x0001fff
3462
3463 #define TV_V_CTL_1 0x6803c
3464 /* XXX */
3465 # define TV_NBR_END_SHIFT 16
3466 # define TV_NBR_END_MASK 0x07ff0000
3467 /* XXX */
3468 # define TV_VI_END_F1_SHIFT 8
3469 # define TV_VI_END_F1_MASK 0x00003f00
3470 /* XXX */
3471 # define TV_VI_END_F2_SHIFT 0
3472 # define TV_VI_END_F2_MASK 0x0000003f
3473
3474 #define TV_V_CTL_2 0x68040
3475 /* Length of vsync, in half lines */
3476 # define TV_VSYNC_LEN_MASK 0x07ff0000
3477 # define TV_VSYNC_LEN_SHIFT 16
3478 /* Offset of the start of vsync in field 1, measured in one less than the
3479 * number of half lines.
3480 */
3481 # define TV_VSYNC_START_F1_MASK 0x00007f00
3482 # define TV_VSYNC_START_F1_SHIFT 8
3483 /*
3484 * Offset of the start of vsync in field 2, measured in one less than the
3485 * number of half lines.
3486 */
3487 # define TV_VSYNC_START_F2_MASK 0x0000007f
3488 # define TV_VSYNC_START_F2_SHIFT 0
3489
3490 #define TV_V_CTL_3 0x68044
3491 /* Enables generation of the equalization signal */
3492 # define TV_EQUAL_ENA (1 << 31)
3493 /* Length of vsync, in half lines */
3494 # define TV_VEQ_LEN_MASK 0x007f0000
3495 # define TV_VEQ_LEN_SHIFT 16
3496 /* Offset of the start of equalization in field 1, measured in one less than
3497 * the number of half lines.
3498 */
3499 # define TV_VEQ_START_F1_MASK 0x0007f00
3500 # define TV_VEQ_START_F1_SHIFT 8
3501 /*
3502 * Offset of the start of equalization in field 2, measured in one less than
3503 * the number of half lines.
3504 */
3505 # define TV_VEQ_START_F2_MASK 0x000007f
3506 # define TV_VEQ_START_F2_SHIFT 0
3507
3508 #define TV_V_CTL_4 0x68048
3509 /*
3510 * Offset to start of vertical colorburst, measured in one less than the
3511 * number of lines from vertical start.
3512 */
3513 # define TV_VBURST_START_F1_MASK 0x003f0000
3514 # define TV_VBURST_START_F1_SHIFT 16
3515 /*
3516 * Offset to the end of vertical colorburst, measured in one less than the
3517 * number of lines from the start of NBR.
3518 */
3519 # define TV_VBURST_END_F1_MASK 0x000000ff
3520 # define TV_VBURST_END_F1_SHIFT 0
3521
3522 #define TV_V_CTL_5 0x6804c
3523 /*
3524 * Offset to start of vertical colorburst, measured in one less than the
3525 * number of lines from vertical start.
3526 */
3527 # define TV_VBURST_START_F2_MASK 0x003f0000
3528 # define TV_VBURST_START_F2_SHIFT 16
3529 /*
3530 * Offset to the end of vertical colorburst, measured in one less than the
3531 * number of lines from the start of NBR.
3532 */
3533 # define TV_VBURST_END_F2_MASK 0x000000ff
3534 # define TV_VBURST_END_F2_SHIFT 0
3535
3536 #define TV_V_CTL_6 0x68050
3537 /*
3538 * Offset to start of vertical colorburst, measured in one less than the
3539 * number of lines from vertical start.
3540 */
3541 # define TV_VBURST_START_F3_MASK 0x003f0000
3542 # define TV_VBURST_START_F3_SHIFT 16
3543 /*
3544 * Offset to the end of vertical colorburst, measured in one less than the
3545 * number of lines from the start of NBR.
3546 */
3547 # define TV_VBURST_END_F3_MASK 0x000000ff
3548 # define TV_VBURST_END_F3_SHIFT 0
3549
3550 #define TV_V_CTL_7 0x68054
3551 /*
3552 * Offset to start of vertical colorburst, measured in one less than the
3553 * number of lines from vertical start.
3554 */
3555 # define TV_VBURST_START_F4_MASK 0x003f0000
3556 # define TV_VBURST_START_F4_SHIFT 16
3557 /*
3558 * Offset to the end of vertical colorburst, measured in one less than the
3559 * number of lines from the start of NBR.
3560 */
3561 # define TV_VBURST_END_F4_MASK 0x000000ff
3562 # define TV_VBURST_END_F4_SHIFT 0
3563
3564 #define TV_SC_CTL_1 0x68060
3565 /* Turns on the first subcarrier phase generation DDA */
3566 # define TV_SC_DDA1_EN (1 << 31)
3567 /* Turns on the first subcarrier phase generation DDA */
3568 # define TV_SC_DDA2_EN (1 << 30)
3569 /* Turns on the first subcarrier phase generation DDA */
3570 # define TV_SC_DDA3_EN (1 << 29)
3571 /* Sets the subcarrier DDA to reset frequency every other field */
3572 # define TV_SC_RESET_EVERY_2 (0 << 24)
3573 /* Sets the subcarrier DDA to reset frequency every fourth field */
3574 # define TV_SC_RESET_EVERY_4 (1 << 24)
3575 /* Sets the subcarrier DDA to reset frequency every eighth field */
3576 # define TV_SC_RESET_EVERY_8 (2 << 24)
3577 /* Sets the subcarrier DDA to never reset the frequency */
3578 # define TV_SC_RESET_NEVER (3 << 24)
3579 /* Sets the peak amplitude of the colorburst.*/
3580 # define TV_BURST_LEVEL_MASK 0x00ff0000
3581 # define TV_BURST_LEVEL_SHIFT 16
3582 /* Sets the increment of the first subcarrier phase generation DDA */
3583 # define TV_SCDDA1_INC_MASK 0x00000fff
3584 # define TV_SCDDA1_INC_SHIFT 0
3585
3586 #define TV_SC_CTL_2 0x68064
3587 /* Sets the rollover for the second subcarrier phase generation DDA */
3588 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
3589 # define TV_SCDDA2_SIZE_SHIFT 16
3590 /* Sets the increent of the second subcarrier phase generation DDA */
3591 # define TV_SCDDA2_INC_MASK 0x00007fff
3592 # define TV_SCDDA2_INC_SHIFT 0
3593
3594 #define TV_SC_CTL_3 0x68068
3595 /* Sets the rollover for the third subcarrier phase generation DDA */
3596 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
3597 # define TV_SCDDA3_SIZE_SHIFT 16
3598 /* Sets the increent of the third subcarrier phase generation DDA */
3599 # define TV_SCDDA3_INC_MASK 0x00007fff
3600 # define TV_SCDDA3_INC_SHIFT 0
3601
3602 #define TV_WIN_POS 0x68070
3603 /* X coordinate of the display from the start of horizontal active */
3604 # define TV_XPOS_MASK 0x1fff0000
3605 # define TV_XPOS_SHIFT 16
3606 /* Y coordinate of the display from the start of vertical active (NBR) */
3607 # define TV_YPOS_MASK 0x00000fff
3608 # define TV_YPOS_SHIFT 0
3609
3610 #define TV_WIN_SIZE 0x68074
3611 /* Horizontal size of the display window, measured in pixels*/
3612 # define TV_XSIZE_MASK 0x1fff0000
3613 # define TV_XSIZE_SHIFT 16
3614 /*
3615 * Vertical size of the display window, measured in pixels.
3616 *
3617 * Must be even for interlaced modes.
3618 */
3619 # define TV_YSIZE_MASK 0x00000fff
3620 # define TV_YSIZE_SHIFT 0
3621
3622 #define TV_FILTER_CTL_1 0x68080
3623 /*
3624 * Enables automatic scaling calculation.
3625 *
3626 * If set, the rest of the registers are ignored, and the calculated values can
3627 * be read back from the register.
3628 */
3629 # define TV_AUTO_SCALE (1 << 31)
3630 /*
3631 * Disables the vertical filter.
3632 *
3633 * This is required on modes more than 1024 pixels wide */
3634 # define TV_V_FILTER_BYPASS (1 << 29)
3635 /* Enables adaptive vertical filtering */
3636 # define TV_VADAPT (1 << 28)
3637 # define TV_VADAPT_MODE_MASK (3 << 26)
3638 /* Selects the least adaptive vertical filtering mode */
3639 # define TV_VADAPT_MODE_LEAST (0 << 26)
3640 /* Selects the moderately adaptive vertical filtering mode */
3641 # define TV_VADAPT_MODE_MODERATE (1 << 26)
3642 /* Selects the most adaptive vertical filtering mode */
3643 # define TV_VADAPT_MODE_MOST (3 << 26)
3644 /*
3645 * Sets the horizontal scaling factor.
3646 *
3647 * This should be the fractional part of the horizontal scaling factor divided
3648 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3649 *
3650 * (src width - 1) / ((oversample * dest width) - 1)
3651 */
3652 # define TV_HSCALE_FRAC_MASK 0x00003fff
3653 # define TV_HSCALE_FRAC_SHIFT 0
3654
3655 #define TV_FILTER_CTL_2 0x68084
3656 /*
3657 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3658 *
3659 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3660 */
3661 # define TV_VSCALE_INT_MASK 0x00038000
3662 # define TV_VSCALE_INT_SHIFT 15
3663 /*
3664 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3665 *
3666 * \sa TV_VSCALE_INT_MASK
3667 */
3668 # define TV_VSCALE_FRAC_MASK 0x00007fff
3669 # define TV_VSCALE_FRAC_SHIFT 0
3670
3671 #define TV_FILTER_CTL_3 0x68088
3672 /*
3673 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3674 *
3675 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3676 *
3677 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3678 */
3679 # define TV_VSCALE_IP_INT_MASK 0x00038000
3680 # define TV_VSCALE_IP_INT_SHIFT 15
3681 /*
3682 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3683 *
3684 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3685 *
3686 * \sa TV_VSCALE_IP_INT_MASK
3687 */
3688 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3689 # define TV_VSCALE_IP_FRAC_SHIFT 0
3690
3691 #define TV_CC_CONTROL 0x68090
3692 # define TV_CC_ENABLE (1 << 31)
3693 /*
3694 * Specifies which field to send the CC data in.
3695 *
3696 * CC data is usually sent in field 0.
3697 */
3698 # define TV_CC_FID_MASK (1 << 27)
3699 # define TV_CC_FID_SHIFT 27
3700 /* Sets the horizontal position of the CC data. Usually 135. */
3701 # define TV_CC_HOFF_MASK 0x03ff0000
3702 # define TV_CC_HOFF_SHIFT 16
3703 /* Sets the vertical position of the CC data. Usually 21 */
3704 # define TV_CC_LINE_MASK 0x0000003f
3705 # define TV_CC_LINE_SHIFT 0
3706
3707 #define TV_CC_DATA 0x68094
3708 # define TV_CC_RDY (1 << 31)
3709 /* Second word of CC data to be transmitted. */
3710 # define TV_CC_DATA_2_MASK 0x007f0000
3711 # define TV_CC_DATA_2_SHIFT 16
3712 /* First word of CC data to be transmitted. */
3713 # define TV_CC_DATA_1_MASK 0x0000007f
3714 # define TV_CC_DATA_1_SHIFT 0
3715
3716 #define TV_H_LUMA_0 0x68100
3717 #define TV_H_LUMA_59 0x681ec
3718 #define TV_H_CHROMA_0 0x68200
3719 #define TV_H_CHROMA_59 0x682ec
3720 #define TV_V_LUMA_0 0x68300
3721 #define TV_V_LUMA_42 0x683a8
3722 #define TV_V_CHROMA_0 0x68400
3723 #define TV_V_CHROMA_42 0x684a8
3724
3725 /* Display Port */
3726 #define DP_A 0x64000 /* eDP */
3727 #define DP_B 0x64100
3728 #define DP_C 0x64200
3729 #define DP_D 0x64300
3730
3731 #define DP_PORT_EN (1 << 31)
3732 #define DP_PIPEB_SELECT (1 << 30)
3733 #define DP_PIPE_MASK (1 << 30)
3734 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3735 #define DP_PIPE_MASK_CHV (3 << 16)
3736
3737 /* Link training mode - select a suitable mode for each stage */
3738 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
3739 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
3740 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3741 #define DP_LINK_TRAIN_OFF (3 << 28)
3742 #define DP_LINK_TRAIN_MASK (3 << 28)
3743 #define DP_LINK_TRAIN_SHIFT 28
3744 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3745 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
3746
3747 /* CPT Link training mode */
3748 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3749 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3750 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3751 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3752 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3753 #define DP_LINK_TRAIN_SHIFT_CPT 8
3754
3755 /* Signal voltages. These are mostly controlled by the other end */
3756 #define DP_VOLTAGE_0_4 (0 << 25)
3757 #define DP_VOLTAGE_0_6 (1 << 25)
3758 #define DP_VOLTAGE_0_8 (2 << 25)
3759 #define DP_VOLTAGE_1_2 (3 << 25)
3760 #define DP_VOLTAGE_MASK (7 << 25)
3761 #define DP_VOLTAGE_SHIFT 25
3762
3763 /* Signal pre-emphasis levels, like voltages, the other end tells us what
3764 * they want
3765 */
3766 #define DP_PRE_EMPHASIS_0 (0 << 22)
3767 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
3768 #define DP_PRE_EMPHASIS_6 (2 << 22)
3769 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
3770 #define DP_PRE_EMPHASIS_MASK (7 << 22)
3771 #define DP_PRE_EMPHASIS_SHIFT 22
3772
3773 /* How many wires to use. I guess 3 was too hard */
3774 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
3775 #define DP_PORT_WIDTH_MASK (7 << 19)
3776
3777 /* Mystic DPCD version 1.1 special mode */
3778 #define DP_ENHANCED_FRAMING (1 << 18)
3779
3780 /* eDP */
3781 #define DP_PLL_FREQ_270MHZ (0 << 16)
3782 #define DP_PLL_FREQ_160MHZ (1 << 16)
3783 #define DP_PLL_FREQ_MASK (3 << 16)
3784
3785 /* locked once port is enabled */
3786 #define DP_PORT_REVERSAL (1 << 15)
3787
3788 /* eDP */
3789 #define DP_PLL_ENABLE (1 << 14)
3790
3791 /* sends the clock on lane 15 of the PEG for debug */
3792 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3793
3794 #define DP_SCRAMBLING_DISABLE (1 << 12)
3795 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
3796
3797 /* limit RGB values to avoid confusing TVs */
3798 #define DP_COLOR_RANGE_16_235 (1 << 8)
3799
3800 /* Turn on the audio link */
3801 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3802
3803 /* vs and hs sync polarity */
3804 #define DP_SYNC_VS_HIGH (1 << 4)
3805 #define DP_SYNC_HS_HIGH (1 << 3)
3806
3807 /* A fantasy */
3808 #define DP_DETECTED (1 << 2)
3809
3810 /* The aux channel provides a way to talk to the
3811 * signal sink for DDC etc. Max packet size supported
3812 * is 20 bytes in each direction, hence the 5 fixed
3813 * data registers
3814 */
3815 #define DPA_AUX_CH_CTL 0x64010
3816 #define DPA_AUX_CH_DATA1 0x64014
3817 #define DPA_AUX_CH_DATA2 0x64018
3818 #define DPA_AUX_CH_DATA3 0x6401c
3819 #define DPA_AUX_CH_DATA4 0x64020
3820 #define DPA_AUX_CH_DATA5 0x64024
3821
3822 #define DPB_AUX_CH_CTL 0x64110
3823 #define DPB_AUX_CH_DATA1 0x64114
3824 #define DPB_AUX_CH_DATA2 0x64118
3825 #define DPB_AUX_CH_DATA3 0x6411c
3826 #define DPB_AUX_CH_DATA4 0x64120
3827 #define DPB_AUX_CH_DATA5 0x64124
3828
3829 #define DPC_AUX_CH_CTL 0x64210
3830 #define DPC_AUX_CH_DATA1 0x64214
3831 #define DPC_AUX_CH_DATA2 0x64218
3832 #define DPC_AUX_CH_DATA3 0x6421c
3833 #define DPC_AUX_CH_DATA4 0x64220
3834 #define DPC_AUX_CH_DATA5 0x64224
3835
3836 #define DPD_AUX_CH_CTL 0x64310
3837 #define DPD_AUX_CH_DATA1 0x64314
3838 #define DPD_AUX_CH_DATA2 0x64318
3839 #define DPD_AUX_CH_DATA3 0x6431c
3840 #define DPD_AUX_CH_DATA4 0x64320
3841 #define DPD_AUX_CH_DATA5 0x64324
3842
3843 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3844 #define DP_AUX_CH_CTL_DONE (1 << 30)
3845 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3846 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3847 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3848 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3849 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3850 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3851 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3852 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3853 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3854 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3855 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3856 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3857 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3858 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3859 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3860 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3861 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3862 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3863 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3864 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
3865 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
3866 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
3867 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3868 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
3869 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
3870
3871 /*
3872 * Computing GMCH M and N values for the Display Port link
3873 *
3874 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3875 *
3876 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3877 *
3878 * The GMCH value is used internally
3879 *
3880 * bytes_per_pixel is the number of bytes coming out of the plane,
3881 * which is after the LUTs, so we want the bytes for our color format.
3882 * For our current usage, this is always 3, one byte for R, G and B.
3883 */
3884 #define _PIPEA_DATA_M_G4X 0x70050
3885 #define _PIPEB_DATA_M_G4X 0x71050
3886
3887 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
3888 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3889 #define TU_SIZE_SHIFT 25
3890 #define TU_SIZE_MASK (0x3f << 25)
3891
3892 #define DATA_LINK_M_N_MASK (0xffffff)
3893 #define DATA_LINK_N_MAX (0x800000)
3894
3895 #define _PIPEA_DATA_N_G4X 0x70054
3896 #define _PIPEB_DATA_N_G4X 0x71054
3897 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
3898
3899 /*
3900 * Computing Link M and N values for the Display Port link
3901 *
3902 * Link M / N = pixel_clock / ls_clk
3903 *
3904 * (the DP spec calls pixel_clock the 'strm_clk')
3905 *
3906 * The Link value is transmitted in the Main Stream
3907 * Attributes and VB-ID.
3908 */
3909
3910 #define _PIPEA_LINK_M_G4X 0x70060
3911 #define _PIPEB_LINK_M_G4X 0x71060
3912 #define PIPEA_DP_LINK_M_MASK (0xffffff)
3913
3914 #define _PIPEA_LINK_N_G4X 0x70064
3915 #define _PIPEB_LINK_N_G4X 0x71064
3916 #define PIPEA_DP_LINK_N_MASK (0xffffff)
3917
3918 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3919 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3920 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3921 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
3922
3923 /* Display & cursor control */
3924
3925 /* Pipe A */
3926 #define _PIPEADSL 0x70000
3927 #define DSL_LINEMASK_GEN2 0x00000fff
3928 #define DSL_LINEMASK_GEN3 0x00001fff
3929 #define _PIPEACONF 0x70008
3930 #define PIPECONF_ENABLE (1<<31)
3931 #define PIPECONF_DISABLE 0
3932 #define PIPECONF_DOUBLE_WIDE (1<<30)
3933 #define I965_PIPECONF_ACTIVE (1<<30)
3934 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
3935 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
3936 #define PIPECONF_SINGLE_WIDE 0
3937 #define PIPECONF_PIPE_UNLOCKED 0
3938 #define PIPECONF_PIPE_LOCKED (1<<25)
3939 #define PIPECONF_PALETTE 0
3940 #define PIPECONF_GAMMA (1<<24)
3941 #define PIPECONF_FORCE_BORDER (1<<25)
3942 #define PIPECONF_INTERLACE_MASK (7 << 21)
3943 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
3944 /* Note that pre-gen3 does not support interlaced display directly. Panel
3945 * fitting must be disabled on pre-ilk for interlaced. */
3946 #define PIPECONF_PROGRESSIVE (0 << 21)
3947 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3948 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3949 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3950 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3951 /* Ironlake and later have a complete new set of values for interlaced. PFIT
3952 * means panel fitter required, PF means progressive fetch, DBL means power
3953 * saving pixel doubling. */
3954 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3955 #define PIPECONF_INTERLACED_ILK (3 << 21)
3956 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3957 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
3958 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
3959 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
3960 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3961 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3962 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
3963 #define PIPECONF_BPC_MASK (0x7 << 5)
3964 #define PIPECONF_8BPC (0<<5)
3965 #define PIPECONF_10BPC (1<<5)
3966 #define PIPECONF_6BPC (2<<5)
3967 #define PIPECONF_12BPC (3<<5)
3968 #define PIPECONF_DITHER_EN (1<<4)
3969 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3970 #define PIPECONF_DITHER_TYPE_SP (0<<2)
3971 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3972 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3973 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
3974 #define _PIPEASTAT 0x70024
3975 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
3976 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
3977 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3978 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
3979 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
3980 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
3981 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
3982 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3983 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3984 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3985 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
3986 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
3987 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3988 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3989 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3990 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
3991 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
3992 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3993 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3994 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
3995 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
3996 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
3997 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
3998 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3999 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
4000 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4001 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
4002 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
4003 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
4004 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
4005 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4006 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4007 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4008 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
4009 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
4010 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
4011 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4012 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
4013 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
4014 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
4015 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4016 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
4017 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
4018 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
4019 #define PIPE_HBLANK_INT_STATUS (1UL<<0)
4020 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4021
4022 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4023 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4024
4025 #define PIPE_A_OFFSET 0x70000
4026 #define PIPE_B_OFFSET 0x71000
4027 #define PIPE_C_OFFSET 0x72000
4028 #define CHV_PIPE_C_OFFSET 0x74000
4029 /*
4030 * There's actually no pipe EDP. Some pipe registers have
4031 * simply shifted from the pipe to the transcoder, while
4032 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4033 * to access such registers in transcoder EDP.
4034 */
4035 #define PIPE_EDP_OFFSET 0x7f000
4036
4037 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4038 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4039 dev_priv->info.display_mmio_offset)
4040
4041 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4042 #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4043 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4044 #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4045 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
4046
4047 #define _PIPE_MISC_A 0x70030
4048 #define _PIPE_MISC_B 0x71030
4049 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
4050 #define PIPEMISC_DITHER_8_BPC (0<<5)
4051 #define PIPEMISC_DITHER_10_BPC (1<<5)
4052 #define PIPEMISC_DITHER_6_BPC (2<<5)
4053 #define PIPEMISC_DITHER_12_BPC (3<<5)
4054 #define PIPEMISC_DITHER_ENABLE (1<<4)
4055 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4056 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
4057 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
4058
4059 #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
4060 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
4061 #define PIPEB_HLINE_INT_EN (1<<28)
4062 #define PIPEB_VBLANK_INT_EN (1<<27)
4063 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
4064 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4065 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
4066 #define PIPE_PSR_INT_EN (1<<22)
4067 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
4068 #define PIPEA_HLINE_INT_EN (1<<20)
4069 #define PIPEA_VBLANK_INT_EN (1<<19)
4070 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4071 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
4072 #define PLANEA_FLIPDONE_INT_EN (1<<16)
4073 #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4074 #define PIPEC_HLINE_INT_EN (1<<12)
4075 #define PIPEC_VBLANK_INT_EN (1<<11)
4076 #define SPRITEF_FLIPDONE_INT_EN (1<<10)
4077 #define SPRITEE_FLIPDONE_INT_EN (1<<9)
4078 #define PLANEC_FLIPDONE_INT_EN (1<<8)
4079
4080 #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4081 #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4082 #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4083 #define PLANEC_INVALID_GTT_INT_EN (1<<25)
4084 #define CURSORC_INVALID_GTT_INT_EN (1<<24)
4085 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
4086 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
4087 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
4088 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4089 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
4090 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4091 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4092 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
4093 #define DPINVGTT_EN_MASK 0xff0000
4094 #define DPINVGTT_EN_MASK_CHV 0xfff0000
4095 #define SPRITEF_INVALID_GTT_STATUS (1<<11)
4096 #define SPRITEE_INVALID_GTT_STATUS (1<<10)
4097 #define PLANEC_INVALID_GTT_STATUS (1<<9)
4098 #define CURSORC_INVALID_GTT_STATUS (1<<8)
4099 #define CURSORB_INVALID_GTT_STATUS (1<<7)
4100 #define CURSORA_INVALID_GTT_STATUS (1<<6)
4101 #define SPRITED_INVALID_GTT_STATUS (1<<5)
4102 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
4103 #define PLANEB_INVALID_GTT_STATUS (1<<3)
4104 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
4105 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
4106 #define PLANEA_INVALID_GTT_STATUS (1<<0)
4107 #define DPINVGTT_STATUS_MASK 0xff
4108 #define DPINVGTT_STATUS_MASK_CHV 0xfff
4109
4110 #define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
4111 #define DSPARB_CSTART_MASK (0x7f << 7)
4112 #define DSPARB_CSTART_SHIFT 7
4113 #define DSPARB_BSTART_MASK (0x7f)
4114 #define DSPARB_BSTART_SHIFT 0
4115 #define DSPARB_BEND_SHIFT 9 /* on 855 */
4116 #define DSPARB_AEND_SHIFT 0
4117
4118 #define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4119 #define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
4120
4121 /* pnv/gen4/g4x/vlv/chv */
4122 #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
4123 #define DSPFW_SR_SHIFT 23
4124 #define DSPFW_SR_MASK (0x1ff<<23)
4125 #define DSPFW_CURSORB_SHIFT 16
4126 #define DSPFW_CURSORB_MASK (0x3f<<16)
4127 #define DSPFW_PLANEB_SHIFT 8
4128 #define DSPFW_PLANEB_MASK (0x7f<<8)
4129 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4130 #define DSPFW_PLANEA_SHIFT 0
4131 #define DSPFW_PLANEA_MASK (0x7f<<0)
4132 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
4133 #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
4134 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4135 #define DSPFW_FBC_SR_SHIFT 28
4136 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4137 #define DSPFW_FBC_HPLL_SR_SHIFT 24
4138 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4139 #define DSPFW_SPRITEB_SHIFT (16)
4140 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4141 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4142 #define DSPFW_CURSORA_SHIFT 8
4143 #define DSPFW_CURSORA_MASK (0x3f<<8)
4144 #define DSPFW_PLANEC_OLD_SHIFT 0
4145 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
4146 #define DSPFW_SPRITEA_SHIFT 0
4147 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4148 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
4149 #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
4150 #define DSPFW_HPLL_SR_EN (1<<31)
4151 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
4152 #define DSPFW_CURSOR_SR_SHIFT 24
4153 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4154 #define DSPFW_HPLL_CURSOR_SHIFT 16
4155 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
4156 #define DSPFW_HPLL_SR_SHIFT 0
4157 #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4158
4159 /* vlv/chv */
4160 #define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4161 #define DSPFW_SPRITEB_WM1_SHIFT 16
4162 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4163 #define DSPFW_CURSORA_WM1_SHIFT 8
4164 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4165 #define DSPFW_SPRITEA_WM1_SHIFT 0
4166 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4167 #define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4168 #define DSPFW_PLANEB_WM1_SHIFT 24
4169 #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4170 #define DSPFW_PLANEA_WM1_SHIFT 16
4171 #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4172 #define DSPFW_CURSORB_WM1_SHIFT 8
4173 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4174 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
4175 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4176 #define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4177 #define DSPFW_SR_WM1_SHIFT 0
4178 #define DSPFW_SR_WM1_MASK (0x1ff<<0)
4179 #define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4180 #define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4181 #define DSPFW_SPRITED_WM1_SHIFT 24
4182 #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4183 #define DSPFW_SPRITED_SHIFT 16
4184 #define DSPFW_SPRITED_MASK_VLV (0xff<<16)
4185 #define DSPFW_SPRITEC_WM1_SHIFT 8
4186 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4187 #define DSPFW_SPRITEC_SHIFT 0
4188 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
4189 #define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4190 #define DSPFW_SPRITEF_WM1_SHIFT 24
4191 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4192 #define DSPFW_SPRITEF_SHIFT 16
4193 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
4194 #define DSPFW_SPRITEE_WM1_SHIFT 8
4195 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4196 #define DSPFW_SPRITEE_SHIFT 0
4197 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
4198 #define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4199 #define DSPFW_PLANEC_WM1_SHIFT 24
4200 #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4201 #define DSPFW_PLANEC_SHIFT 16
4202 #define DSPFW_PLANEC_MASK_VLV (0xff<<16)
4203 #define DSPFW_CURSORC_WM1_SHIFT 8
4204 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4205 #define DSPFW_CURSORC_SHIFT 0
4206 #define DSPFW_CURSORC_MASK (0x3f<<0)
4207
4208 /* vlv/chv high order bits */
4209 #define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4210 #define DSPFW_SR_HI_SHIFT 24
4211 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4212 #define DSPFW_SPRITEF_HI_SHIFT 23
4213 #define DSPFW_SPRITEF_HI_MASK (1<<23)
4214 #define DSPFW_SPRITEE_HI_SHIFT 22
4215 #define DSPFW_SPRITEE_HI_MASK (1<<22)
4216 #define DSPFW_PLANEC_HI_SHIFT 21
4217 #define DSPFW_PLANEC_HI_MASK (1<<21)
4218 #define DSPFW_SPRITED_HI_SHIFT 20
4219 #define DSPFW_SPRITED_HI_MASK (1<<20)
4220 #define DSPFW_SPRITEC_HI_SHIFT 16
4221 #define DSPFW_SPRITEC_HI_MASK (1<<16)
4222 #define DSPFW_PLANEB_HI_SHIFT 12
4223 #define DSPFW_PLANEB_HI_MASK (1<<12)
4224 #define DSPFW_SPRITEB_HI_SHIFT 8
4225 #define DSPFW_SPRITEB_HI_MASK (1<<8)
4226 #define DSPFW_SPRITEA_HI_SHIFT 4
4227 #define DSPFW_SPRITEA_HI_MASK (1<<4)
4228 #define DSPFW_PLANEA_HI_SHIFT 0
4229 #define DSPFW_PLANEA_HI_MASK (1<<0)
4230 #define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4231 #define DSPFW_SR_WM1_HI_SHIFT 24
4232 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4233 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4234 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4235 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4236 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4237 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
4238 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4239 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
4240 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4241 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4242 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4243 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
4244 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4245 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4246 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4247 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4248 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4249 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
4250 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
4251
4252 /* drain latency register values*/
4253 #define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4254 #define DDL_CURSOR_SHIFT 24
4255 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
4256 #define DDL_PLANE_SHIFT 0
4257 #define DDL_PRECISION_HIGH (1<<7)
4258 #define DDL_PRECISION_LOW (0<<7)
4259 #define DRAIN_LATENCY_MASK 0x7f
4260
4261 #define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4262 #define CBR_PND_DEADLINE_DISABLE (1<<31)
4263
4264 /* FIFO watermark sizes etc */
4265 #define G4X_FIFO_LINE_SIZE 64
4266 #define I915_FIFO_LINE_SIZE 64
4267 #define I830_FIFO_LINE_SIZE 32
4268
4269 #define VALLEYVIEW_FIFO_SIZE 255
4270 #define G4X_FIFO_SIZE 127
4271 #define I965_FIFO_SIZE 512
4272 #define I945_FIFO_SIZE 127
4273 #define I915_FIFO_SIZE 95
4274 #define I855GM_FIFO_SIZE 127 /* In cachelines */
4275 #define I830_FIFO_SIZE 95
4276
4277 #define VALLEYVIEW_MAX_WM 0xff
4278 #define G4X_MAX_WM 0x3f
4279 #define I915_MAX_WM 0x3f
4280
4281 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4282 #define PINEVIEW_FIFO_LINE_SIZE 64
4283 #define PINEVIEW_MAX_WM 0x1ff
4284 #define PINEVIEW_DFT_WM 0x3f
4285 #define PINEVIEW_DFT_HPLLOFF_WM 0
4286 #define PINEVIEW_GUARD_WM 10
4287 #define PINEVIEW_CURSOR_FIFO 64
4288 #define PINEVIEW_CURSOR_MAX_WM 0x3f
4289 #define PINEVIEW_CURSOR_DFT_WM 0
4290 #define PINEVIEW_CURSOR_GUARD_WM 5
4291
4292 #define VALLEYVIEW_CURSOR_MAX_WM 64
4293 #define I965_CURSOR_FIFO 64
4294 #define I965_CURSOR_MAX_WM 32
4295 #define I965_CURSOR_DFT_WM 8
4296
4297 /* Watermark register definitions for SKL */
4298 #define CUR_WM_A_0 0x70140
4299 #define CUR_WM_B_0 0x71140
4300 #define PLANE_WM_1_A_0 0x70240
4301 #define PLANE_WM_1_B_0 0x71240
4302 #define PLANE_WM_2_A_0 0x70340
4303 #define PLANE_WM_2_B_0 0x71340
4304 #define PLANE_WM_TRANS_1_A_0 0x70268
4305 #define PLANE_WM_TRANS_1_B_0 0x71268
4306 #define PLANE_WM_TRANS_2_A_0 0x70368
4307 #define PLANE_WM_TRANS_2_B_0 0x71368
4308 #define CUR_WM_TRANS_A_0 0x70168
4309 #define CUR_WM_TRANS_B_0 0x71168
4310 #define PLANE_WM_EN (1 << 31)
4311 #define PLANE_WM_LINES_SHIFT 14
4312 #define PLANE_WM_LINES_MASK 0x1f
4313 #define PLANE_WM_BLOCKS_MASK 0x3ff
4314
4315 #define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4316 #define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4317 #define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4318
4319 #define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4320 #define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4321 #define _PLANE_WM_BASE(pipe, plane) \
4322 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4323 #define PLANE_WM(pipe, plane, level) \
4324 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4325 #define _PLANE_WM_TRANS_1(pipe) \
4326 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4327 #define _PLANE_WM_TRANS_2(pipe) \
4328 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4329 #define PLANE_WM_TRANS(pipe, plane) \
4330 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4331
4332 /* define the Watermark register on Ironlake */
4333 #define WM0_PIPEA_ILK 0x45100
4334 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
4335 #define WM0_PIPE_PLANE_SHIFT 16
4336 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
4337 #define WM0_PIPE_SPRITE_SHIFT 8
4338 #define WM0_PIPE_CURSOR_MASK (0xff)
4339
4340 #define WM0_PIPEB_ILK 0x45104
4341 #define WM0_PIPEC_IVB 0x45200
4342 #define WM1_LP_ILK 0x45108
4343 #define WM1_LP_SR_EN (1<<31)
4344 #define WM1_LP_LATENCY_SHIFT 24
4345 #define WM1_LP_LATENCY_MASK (0x7f<<24)
4346 #define WM1_LP_FBC_MASK (0xf<<20)
4347 #define WM1_LP_FBC_SHIFT 20
4348 #define WM1_LP_FBC_SHIFT_BDW 19
4349 #define WM1_LP_SR_MASK (0x7ff<<8)
4350 #define WM1_LP_SR_SHIFT 8
4351 #define WM1_LP_CURSOR_MASK (0xff)
4352 #define WM2_LP_ILK 0x4510c
4353 #define WM2_LP_EN (1<<31)
4354 #define WM3_LP_ILK 0x45110
4355 #define WM3_LP_EN (1<<31)
4356 #define WM1S_LP_ILK 0x45120
4357 #define WM2S_LP_IVB 0x45124
4358 #define WM3S_LP_IVB 0x45128
4359 #define WM1S_LP_EN (1<<31)
4360
4361 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4362 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4363 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4364
4365 /* Memory latency timer register */
4366 #define MLTR_ILK 0x11222
4367 #define MLTR_WM1_SHIFT 0
4368 #define MLTR_WM2_SHIFT 8
4369 /* the unit of memory self-refresh latency time is 0.5us */
4370 #define ILK_SRLT_MASK 0x3f
4371
4372
4373 /* the address where we get all kinds of latency value */
4374 #define SSKPD 0x5d10
4375 #define SSKPD_WM_MASK 0x3f
4376 #define SSKPD_WM0_SHIFT 0
4377 #define SSKPD_WM1_SHIFT 8
4378 #define SSKPD_WM2_SHIFT 16
4379 #define SSKPD_WM3_SHIFT 24
4380
4381 /*
4382 * The two pipe frame counter registers are not synchronized, so
4383 * reading a stable value is somewhat tricky. The following code
4384 * should work:
4385 *
4386 * do {
4387 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4388 * PIPE_FRAME_HIGH_SHIFT;
4389 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4390 * PIPE_FRAME_LOW_SHIFT);
4391 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4392 * PIPE_FRAME_HIGH_SHIFT);
4393 * } while (high1 != high2);
4394 * frame = (high1 << 8) | low1;
4395 */
4396 #define _PIPEAFRAMEHIGH 0x70040
4397 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
4398 #define PIPE_FRAME_HIGH_SHIFT 0
4399 #define _PIPEAFRAMEPIXEL 0x70044
4400 #define PIPE_FRAME_LOW_MASK 0xff000000
4401 #define PIPE_FRAME_LOW_SHIFT 24
4402 #define PIPE_PIXEL_MASK 0x00ffffff
4403 #define PIPE_PIXEL_SHIFT 0
4404 /* GM45+ just has to be different */
4405 #define _PIPEA_FRMCOUNT_GM45 0x70040
4406 #define _PIPEA_FLIPCOUNT_GM45 0x70044
4407 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
4408 #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
4409
4410 /* Cursor A & B regs */
4411 #define _CURACNTR 0x70080
4412 /* Old style CUR*CNTR flags (desktop 8xx) */
4413 #define CURSOR_ENABLE 0x80000000
4414 #define CURSOR_GAMMA_ENABLE 0x40000000
4415 #define CURSOR_STRIDE_SHIFT 28
4416 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
4417 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
4418 #define CURSOR_FORMAT_SHIFT 24
4419 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4420 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4421 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4422 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4423 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4424 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4425 /* New style CUR*CNTR flags */
4426 #define CURSOR_MODE 0x27
4427 #define CURSOR_MODE_DISABLE 0x00
4428 #define CURSOR_MODE_128_32B_AX 0x02
4429 #define CURSOR_MODE_256_32B_AX 0x03
4430 #define CURSOR_MODE_64_32B_AX 0x07
4431 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4432 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
4433 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4434 #define MCURSOR_PIPE_SELECT (1 << 28)
4435 #define MCURSOR_PIPE_A 0x00
4436 #define MCURSOR_PIPE_B (1 << 28)
4437 #define MCURSOR_GAMMA_ENABLE (1 << 26)
4438 #define CURSOR_ROTATE_180 (1<<15)
4439 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
4440 #define _CURABASE 0x70084
4441 #define _CURAPOS 0x70088
4442 #define CURSOR_POS_MASK 0x007FF
4443 #define CURSOR_POS_SIGN 0x8000
4444 #define CURSOR_X_SHIFT 0
4445 #define CURSOR_Y_SHIFT 16
4446 #define CURSIZE 0x700a0
4447 #define _CURBCNTR 0x700c0
4448 #define _CURBBASE 0x700c4
4449 #define _CURBPOS 0x700c8
4450
4451 #define _CURBCNTR_IVB 0x71080
4452 #define _CURBBASE_IVB 0x71084
4453 #define _CURBPOS_IVB 0x71088
4454
4455 #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4456 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4457 dev_priv->info.display_mmio_offset)
4458
4459 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4460 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4461 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4462
4463 #define CURSOR_A_OFFSET 0x70080
4464 #define CURSOR_B_OFFSET 0x700c0
4465 #define CHV_CURSOR_C_OFFSET 0x700e0
4466 #define IVB_CURSOR_B_OFFSET 0x71080
4467 #define IVB_CURSOR_C_OFFSET 0x72080
4468
4469 /* Display A control */
4470 #define _DSPACNTR 0x70180
4471 #define DISPLAY_PLANE_ENABLE (1<<31)
4472 #define DISPLAY_PLANE_DISABLE 0
4473 #define DISPPLANE_GAMMA_ENABLE (1<<30)
4474 #define DISPPLANE_GAMMA_DISABLE 0
4475 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
4476 #define DISPPLANE_YUV422 (0x0<<26)
4477 #define DISPPLANE_8BPP (0x2<<26)
4478 #define DISPPLANE_BGRA555 (0x3<<26)
4479 #define DISPPLANE_BGRX555 (0x4<<26)
4480 #define DISPPLANE_BGRX565 (0x5<<26)
4481 #define DISPPLANE_BGRX888 (0x6<<26)
4482 #define DISPPLANE_BGRA888 (0x7<<26)
4483 #define DISPPLANE_RGBX101010 (0x8<<26)
4484 #define DISPPLANE_RGBA101010 (0x9<<26)
4485 #define DISPPLANE_BGRX101010 (0xa<<26)
4486 #define DISPPLANE_RGBX161616 (0xc<<26)
4487 #define DISPPLANE_RGBX888 (0xe<<26)
4488 #define DISPPLANE_RGBA888 (0xf<<26)
4489 #define DISPPLANE_STEREO_ENABLE (1<<25)
4490 #define DISPPLANE_STEREO_DISABLE 0
4491 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
4492 #define DISPPLANE_SEL_PIPE_SHIFT 24
4493 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
4494 #define DISPPLANE_SEL_PIPE_A 0
4495 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
4496 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4497 #define DISPPLANE_SRC_KEY_DISABLE 0
4498 #define DISPPLANE_LINE_DOUBLE (1<<20)
4499 #define DISPPLANE_NO_LINE_DOUBLE 0
4500 #define DISPPLANE_STEREO_POLARITY_FIRST 0
4501 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
4502 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4503 #define DISPPLANE_ROTATE_180 (1<<15)
4504 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
4505 #define DISPPLANE_TILED (1<<10)
4506 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
4507 #define _DSPAADDR 0x70184
4508 #define _DSPASTRIDE 0x70188
4509 #define _DSPAPOS 0x7018C /* reserved */
4510 #define _DSPASIZE 0x70190
4511 #define _DSPASURF 0x7019C /* 965+ only */
4512 #define _DSPATILEOFF 0x701A4 /* 965+ only */
4513 #define _DSPAOFFSET 0x701A4 /* HSW */
4514 #define _DSPASURFLIVE 0x701AC
4515
4516 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4517 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4518 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4519 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4520 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4521 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4522 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
4523 #define DSPLINOFF(plane) DSPADDR(plane)
4524 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4525 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
4526
4527 /* CHV pipe B blender and primary plane */
4528 #define _CHV_BLEND_A 0x60a00
4529 #define CHV_BLEND_LEGACY (0<<30)
4530 #define CHV_BLEND_ANDROID (1<<30)
4531 #define CHV_BLEND_MPO (2<<30)
4532 #define CHV_BLEND_MASK (3<<30)
4533 #define _CHV_CANVAS_A 0x60a04
4534 #define _PRIMPOS_A 0x60a08
4535 #define _PRIMSIZE_A 0x60a0c
4536 #define _PRIMCNSTALPHA_A 0x60a10
4537 #define PRIM_CONST_ALPHA_ENABLE (1<<31)
4538
4539 #define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4540 #define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4541 #define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4542 #define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4543 #define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4544
4545 /* Display/Sprite base address macros */
4546 #define DISP_BASEADDR_MASK (0xfffff000)
4547 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4548 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
4549
4550 /* VBIOS flags */
4551 #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4552 #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4553 #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4554 #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4555 #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4556 #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4557 #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4558 #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4559 #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4560 #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4561 #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4562 #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4563 #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
4564
4565 /* Pipe B */
4566 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4567 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4568 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
4569 #define _PIPEBFRAMEHIGH 0x71040
4570 #define _PIPEBFRAMEPIXEL 0x71044
4571 #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4572 #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
4573
4574
4575 /* Display B control */
4576 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
4577 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4578 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
4579 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4580 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
4581 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4582 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4583 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4584 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4585 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4586 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4587 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4588 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
4589
4590 /* Sprite A control */
4591 #define _DVSACNTR 0x72180
4592 #define DVS_ENABLE (1<<31)
4593 #define DVS_GAMMA_ENABLE (1<<30)
4594 #define DVS_PIXFORMAT_MASK (3<<25)
4595 #define DVS_FORMAT_YUV422 (0<<25)
4596 #define DVS_FORMAT_RGBX101010 (1<<25)
4597 #define DVS_FORMAT_RGBX888 (2<<25)
4598 #define DVS_FORMAT_RGBX161616 (3<<25)
4599 #define DVS_PIPE_CSC_ENABLE (1<<24)
4600 #define DVS_SOURCE_KEY (1<<22)
4601 #define DVS_RGB_ORDER_XBGR (1<<20)
4602 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4603 #define DVS_YUV_ORDER_YUYV (0<<16)
4604 #define DVS_YUV_ORDER_UYVY (1<<16)
4605 #define DVS_YUV_ORDER_YVYU (2<<16)
4606 #define DVS_YUV_ORDER_VYUY (3<<16)
4607 #define DVS_ROTATE_180 (1<<15)
4608 #define DVS_DEST_KEY (1<<2)
4609 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
4610 #define DVS_TILED (1<<10)
4611 #define _DVSALINOFF 0x72184
4612 #define _DVSASTRIDE 0x72188
4613 #define _DVSAPOS 0x7218c
4614 #define _DVSASIZE 0x72190
4615 #define _DVSAKEYVAL 0x72194
4616 #define _DVSAKEYMSK 0x72198
4617 #define _DVSASURF 0x7219c
4618 #define _DVSAKEYMAXVAL 0x721a0
4619 #define _DVSATILEOFF 0x721a4
4620 #define _DVSASURFLIVE 0x721ac
4621 #define _DVSASCALE 0x72204
4622 #define DVS_SCALE_ENABLE (1<<31)
4623 #define DVS_FILTER_MASK (3<<29)
4624 #define DVS_FILTER_MEDIUM (0<<29)
4625 #define DVS_FILTER_ENHANCING (1<<29)
4626 #define DVS_FILTER_SOFTENING (2<<29)
4627 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4628 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4629 #define _DVSAGAMC 0x72300
4630
4631 #define _DVSBCNTR 0x73180
4632 #define _DVSBLINOFF 0x73184
4633 #define _DVSBSTRIDE 0x73188
4634 #define _DVSBPOS 0x7318c
4635 #define _DVSBSIZE 0x73190
4636 #define _DVSBKEYVAL 0x73194
4637 #define _DVSBKEYMSK 0x73198
4638 #define _DVSBSURF 0x7319c
4639 #define _DVSBKEYMAXVAL 0x731a0
4640 #define _DVSBTILEOFF 0x731a4
4641 #define _DVSBSURFLIVE 0x731ac
4642 #define _DVSBSCALE 0x73204
4643 #define _DVSBGAMC 0x73300
4644
4645 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4646 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4647 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4648 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4649 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
4650 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
4651 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4652 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4653 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
4654 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4655 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
4656 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
4657
4658 #define _SPRA_CTL 0x70280
4659 #define SPRITE_ENABLE (1<<31)
4660 #define SPRITE_GAMMA_ENABLE (1<<30)
4661 #define SPRITE_PIXFORMAT_MASK (7<<25)
4662 #define SPRITE_FORMAT_YUV422 (0<<25)
4663 #define SPRITE_FORMAT_RGBX101010 (1<<25)
4664 #define SPRITE_FORMAT_RGBX888 (2<<25)
4665 #define SPRITE_FORMAT_RGBX161616 (3<<25)
4666 #define SPRITE_FORMAT_YUV444 (4<<25)
4667 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
4668 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
4669 #define SPRITE_SOURCE_KEY (1<<22)
4670 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4671 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4672 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4673 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4674 #define SPRITE_YUV_ORDER_YUYV (0<<16)
4675 #define SPRITE_YUV_ORDER_UYVY (1<<16)
4676 #define SPRITE_YUV_ORDER_YVYU (2<<16)
4677 #define SPRITE_YUV_ORDER_VYUY (3<<16)
4678 #define SPRITE_ROTATE_180 (1<<15)
4679 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4680 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
4681 #define SPRITE_TILED (1<<10)
4682 #define SPRITE_DEST_KEY (1<<2)
4683 #define _SPRA_LINOFF 0x70284
4684 #define _SPRA_STRIDE 0x70288
4685 #define _SPRA_POS 0x7028c
4686 #define _SPRA_SIZE 0x70290
4687 #define _SPRA_KEYVAL 0x70294
4688 #define _SPRA_KEYMSK 0x70298
4689 #define _SPRA_SURF 0x7029c
4690 #define _SPRA_KEYMAX 0x702a0
4691 #define _SPRA_TILEOFF 0x702a4
4692 #define _SPRA_OFFSET 0x702a4
4693 #define _SPRA_SURFLIVE 0x702ac
4694 #define _SPRA_SCALE 0x70304
4695 #define SPRITE_SCALE_ENABLE (1<<31)
4696 #define SPRITE_FILTER_MASK (3<<29)
4697 #define SPRITE_FILTER_MEDIUM (0<<29)
4698 #define SPRITE_FILTER_ENHANCING (1<<29)
4699 #define SPRITE_FILTER_SOFTENING (2<<29)
4700 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4701 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4702 #define _SPRA_GAMC 0x70400
4703
4704 #define _SPRB_CTL 0x71280
4705 #define _SPRB_LINOFF 0x71284
4706 #define _SPRB_STRIDE 0x71288
4707 #define _SPRB_POS 0x7128c
4708 #define _SPRB_SIZE 0x71290
4709 #define _SPRB_KEYVAL 0x71294
4710 #define _SPRB_KEYMSK 0x71298
4711 #define _SPRB_SURF 0x7129c
4712 #define _SPRB_KEYMAX 0x712a0
4713 #define _SPRB_TILEOFF 0x712a4
4714 #define _SPRB_OFFSET 0x712a4
4715 #define _SPRB_SURFLIVE 0x712ac
4716 #define _SPRB_SCALE 0x71304
4717 #define _SPRB_GAMC 0x71400
4718
4719 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4720 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4721 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4722 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4723 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4724 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4725 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4726 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4727 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4728 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
4729 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
4730 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4731 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
4732 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
4733
4734 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
4735 #define SP_ENABLE (1<<31)
4736 #define SP_GAMMA_ENABLE (1<<30)
4737 #define SP_PIXFORMAT_MASK (0xf<<26)
4738 #define SP_FORMAT_YUV422 (0<<26)
4739 #define SP_FORMAT_BGR565 (5<<26)
4740 #define SP_FORMAT_BGRX8888 (6<<26)
4741 #define SP_FORMAT_BGRA8888 (7<<26)
4742 #define SP_FORMAT_RGBX1010102 (8<<26)
4743 #define SP_FORMAT_RGBA1010102 (9<<26)
4744 #define SP_FORMAT_RGBX8888 (0xe<<26)
4745 #define SP_FORMAT_RGBA8888 (0xf<<26)
4746 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
4747 #define SP_SOURCE_KEY (1<<22)
4748 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
4749 #define SP_YUV_ORDER_YUYV (0<<16)
4750 #define SP_YUV_ORDER_UYVY (1<<16)
4751 #define SP_YUV_ORDER_YVYU (2<<16)
4752 #define SP_YUV_ORDER_VYUY (3<<16)
4753 #define SP_ROTATE_180 (1<<15)
4754 #define SP_TILED (1<<10)
4755 #define SP_MIRROR (1<<8) /* CHV pipe B */
4756 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4757 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4758 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4759 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4760 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4761 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4762 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4763 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4764 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4765 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4766 #define SP_CONST_ALPHA_ENABLE (1<<31)
4767 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4768
4769 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4770 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4771 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4772 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4773 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4774 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4775 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4776 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4777 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4778 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4779 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4780 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
4781
4782 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4783 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4784 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4785 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4786 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4787 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4788 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4789 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4790 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4791 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4792 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4793 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4794
4795 /*
4796 * CHV pipe B sprite CSC
4797 *
4798 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4799 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4800 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4801 */
4802 #define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4803 #define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4804 #define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4805 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4806 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4807
4808 #define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4809 #define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4810 #define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4811 #define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4812 #define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4813 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4814 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4815
4816 #define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4817 #define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4818 #define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4819 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4820 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4821
4822 #define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4823 #define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4824 #define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4825 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4826 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4827
4828 /* Skylake plane registers */
4829
4830 #define _PLANE_CTL_1_A 0x70180
4831 #define _PLANE_CTL_2_A 0x70280
4832 #define _PLANE_CTL_3_A 0x70380
4833 #define PLANE_CTL_ENABLE (1 << 31)
4834 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4835 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
4836 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4837 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4838 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4839 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4840 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4841 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4842 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4843 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4844 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
4845 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4846 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4847 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
4848 #define PLANE_CTL_ORDER_BGRX (0 << 20)
4849 #define PLANE_CTL_ORDER_RGBX (1 << 20)
4850 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4851 #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4852 #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4853 #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4854 #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4855 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4856 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4857 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4858 #define PLANE_CTL_TILED_MASK (0x7 << 10)
4859 #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4860 #define PLANE_CTL_TILED_X ( 1 << 10)
4861 #define PLANE_CTL_TILED_Y ( 4 << 10)
4862 #define PLANE_CTL_TILED_YF ( 5 << 10)
4863 #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4864 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4865 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4866 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
4867 #define PLANE_CTL_ROTATE_MASK 0x3
4868 #define PLANE_CTL_ROTATE_0 0x0
4869 #define PLANE_CTL_ROTATE_180 0x2
4870 #define _PLANE_STRIDE_1_A 0x70188
4871 #define _PLANE_STRIDE_2_A 0x70288
4872 #define _PLANE_STRIDE_3_A 0x70388
4873 #define _PLANE_POS_1_A 0x7018c
4874 #define _PLANE_POS_2_A 0x7028c
4875 #define _PLANE_POS_3_A 0x7038c
4876 #define _PLANE_SIZE_1_A 0x70190
4877 #define _PLANE_SIZE_2_A 0x70290
4878 #define _PLANE_SIZE_3_A 0x70390
4879 #define _PLANE_SURF_1_A 0x7019c
4880 #define _PLANE_SURF_2_A 0x7029c
4881 #define _PLANE_SURF_3_A 0x7039c
4882 #define _PLANE_OFFSET_1_A 0x701a4
4883 #define _PLANE_OFFSET_2_A 0x702a4
4884 #define _PLANE_OFFSET_3_A 0x703a4
4885 #define _PLANE_KEYVAL_1_A 0x70194
4886 #define _PLANE_KEYVAL_2_A 0x70294
4887 #define _PLANE_KEYMSK_1_A 0x70198
4888 #define _PLANE_KEYMSK_2_A 0x70298
4889 #define _PLANE_KEYMAX_1_A 0x701a0
4890 #define _PLANE_KEYMAX_2_A 0x702a0
4891 #define _PLANE_BUF_CFG_1_A 0x7027c
4892 #define _PLANE_BUF_CFG_2_A 0x7037c
4893
4894 #define _PLANE_CTL_1_B 0x71180
4895 #define _PLANE_CTL_2_B 0x71280
4896 #define _PLANE_CTL_3_B 0x71380
4897 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4898 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4899 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4900 #define PLANE_CTL(pipe, plane) \
4901 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4902
4903 #define _PLANE_STRIDE_1_B 0x71188
4904 #define _PLANE_STRIDE_2_B 0x71288
4905 #define _PLANE_STRIDE_3_B 0x71388
4906 #define _PLANE_STRIDE_1(pipe) \
4907 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4908 #define _PLANE_STRIDE_2(pipe) \
4909 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4910 #define _PLANE_STRIDE_3(pipe) \
4911 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4912 #define PLANE_STRIDE(pipe, plane) \
4913 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4914
4915 #define _PLANE_POS_1_B 0x7118c
4916 #define _PLANE_POS_2_B 0x7128c
4917 #define _PLANE_POS_3_B 0x7138c
4918 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4919 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4920 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4921 #define PLANE_POS(pipe, plane) \
4922 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4923
4924 #define _PLANE_SIZE_1_B 0x71190
4925 #define _PLANE_SIZE_2_B 0x71290
4926 #define _PLANE_SIZE_3_B 0x71390
4927 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4928 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4929 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4930 #define PLANE_SIZE(pipe, plane) \
4931 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4932
4933 #define _PLANE_SURF_1_B 0x7119c
4934 #define _PLANE_SURF_2_B 0x7129c
4935 #define _PLANE_SURF_3_B 0x7139c
4936 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4937 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4938 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4939 #define PLANE_SURF(pipe, plane) \
4940 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4941
4942 #define _PLANE_OFFSET_1_B 0x711a4
4943 #define _PLANE_OFFSET_2_B 0x712a4
4944 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4945 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4946 #define PLANE_OFFSET(pipe, plane) \
4947 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4948
4949 #define _PLANE_KEYVAL_1_B 0x71194
4950 #define _PLANE_KEYVAL_2_B 0x71294
4951 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4952 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4953 #define PLANE_KEYVAL(pipe, plane) \
4954 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4955
4956 #define _PLANE_KEYMSK_1_B 0x71198
4957 #define _PLANE_KEYMSK_2_B 0x71298
4958 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4959 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4960 #define PLANE_KEYMSK(pipe, plane) \
4961 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4962
4963 #define _PLANE_KEYMAX_1_B 0x711a0
4964 #define _PLANE_KEYMAX_2_B 0x712a0
4965 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4966 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4967 #define PLANE_KEYMAX(pipe, plane) \
4968 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4969
4970 #define _PLANE_BUF_CFG_1_B 0x7127c
4971 #define _PLANE_BUF_CFG_2_B 0x7137c
4972 #define _PLANE_BUF_CFG_1(pipe) \
4973 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4974 #define _PLANE_BUF_CFG_2(pipe) \
4975 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4976 #define PLANE_BUF_CFG(pipe, plane) \
4977 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4978
4979 /* SKL new cursor registers */
4980 #define _CUR_BUF_CFG_A 0x7017c
4981 #define _CUR_BUF_CFG_B 0x7117c
4982 #define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4983
4984 /* VBIOS regs */
4985 #define VGACNTRL 0x71400
4986 # define VGA_DISP_DISABLE (1 << 31)
4987 # define VGA_2X_MODE (1 << 30)
4988 # define VGA_PIPE_B_SELECT (1 << 29)
4989
4990 #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4991
4992 /* Ironlake */
4993
4994 #define CPU_VGACNTRL 0x41000
4995
4996 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4997 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4998 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4999 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5000 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5001 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5002 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
5003 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5004 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5005
5006 /* refresh rate hardware control */
5007 #define RR_HW_CTL 0x45300
5008 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5009 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5010
5011 #define FDI_PLL_BIOS_0 0x46000
5012 #define FDI_PLL_FB_CLOCK_MASK 0xff
5013 #define FDI_PLL_BIOS_1 0x46004
5014 #define FDI_PLL_BIOS_2 0x46008
5015 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5016 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
5017 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
5018
5019 #define PCH_3DCGDIS0 0x46020
5020 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5021 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5022
5023 #define PCH_3DCGDIS1 0x46024
5024 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5025
5026 #define FDI_PLL_FREQ_CTL 0x46030
5027 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5028 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5029 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5030
5031
5032 #define _PIPEA_DATA_M1 0x60030
5033 #define PIPE_DATA_M1_OFFSET 0
5034 #define _PIPEA_DATA_N1 0x60034
5035 #define PIPE_DATA_N1_OFFSET 0
5036
5037 #define _PIPEA_DATA_M2 0x60038
5038 #define PIPE_DATA_M2_OFFSET 0
5039 #define _PIPEA_DATA_N2 0x6003c
5040 #define PIPE_DATA_N2_OFFSET 0
5041
5042 #define _PIPEA_LINK_M1 0x60040
5043 #define PIPE_LINK_M1_OFFSET 0
5044 #define _PIPEA_LINK_N1 0x60044
5045 #define PIPE_LINK_N1_OFFSET 0
5046
5047 #define _PIPEA_LINK_M2 0x60048
5048 #define PIPE_LINK_M2_OFFSET 0
5049 #define _PIPEA_LINK_N2 0x6004c
5050 #define PIPE_LINK_N2_OFFSET 0
5051
5052 /* PIPEB timing regs are same start from 0x61000 */
5053
5054 #define _PIPEB_DATA_M1 0x61030
5055 #define _PIPEB_DATA_N1 0x61034
5056 #define _PIPEB_DATA_M2 0x61038
5057 #define _PIPEB_DATA_N2 0x6103c
5058 #define _PIPEB_LINK_M1 0x61040
5059 #define _PIPEB_LINK_N1 0x61044
5060 #define _PIPEB_LINK_M2 0x61048
5061 #define _PIPEB_LINK_N2 0x6104c
5062
5063 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5064 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5065 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5066 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5067 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5068 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5069 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5070 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
5071
5072 /* CPU panel fitter */
5073 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5074 #define _PFA_CTL_1 0x68080
5075 #define _PFB_CTL_1 0x68880
5076 #define PF_ENABLE (1<<31)
5077 #define PF_PIPE_SEL_MASK_IVB (3<<29)
5078 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
5079 #define PF_FILTER_MASK (3<<23)
5080 #define PF_FILTER_PROGRAMMED (0<<23)
5081 #define PF_FILTER_MED_3x3 (1<<23)
5082 #define PF_FILTER_EDGE_ENHANCE (2<<23)
5083 #define PF_FILTER_EDGE_SOFTEN (3<<23)
5084 #define _PFA_WIN_SZ 0x68074
5085 #define _PFB_WIN_SZ 0x68874
5086 #define _PFA_WIN_POS 0x68070
5087 #define _PFB_WIN_POS 0x68870
5088 #define _PFA_VSCALE 0x68084
5089 #define _PFB_VSCALE 0x68884
5090 #define _PFA_HSCALE 0x68090
5091 #define _PFB_HSCALE 0x68890
5092
5093 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5094 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5095 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5096 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5097 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5098
5099 #define _PSA_CTL 0x68180
5100 #define _PSB_CTL 0x68980
5101 #define PS_ENABLE (1<<31)
5102 #define _PSA_WIN_SZ 0x68174
5103 #define _PSB_WIN_SZ 0x68974
5104 #define _PSA_WIN_POS 0x68170
5105 #define _PSB_WIN_POS 0x68970
5106
5107 #define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5108 #define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5109 #define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5110
5111 /* legacy palette */
5112 #define _LGC_PALETTE_A 0x4a000
5113 #define _LGC_PALETTE_B 0x4a800
5114 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
5115
5116 #define _GAMMA_MODE_A 0x4a480
5117 #define _GAMMA_MODE_B 0x4ac80
5118 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5119 #define GAMMA_MODE_MODE_MASK (3 << 0)
5120 #define GAMMA_MODE_MODE_8BIT (0 << 0)
5121 #define GAMMA_MODE_MODE_10BIT (1 << 0)
5122 #define GAMMA_MODE_MODE_12BIT (2 << 0)
5123 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
5124
5125 /* interrupts */
5126 #define DE_MASTER_IRQ_CONTROL (1 << 31)
5127 #define DE_SPRITEB_FLIP_DONE (1 << 29)
5128 #define DE_SPRITEA_FLIP_DONE (1 << 28)
5129 #define DE_PLANEB_FLIP_DONE (1 << 27)
5130 #define DE_PLANEA_FLIP_DONE (1 << 26)
5131 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
5132 #define DE_PCU_EVENT (1 << 25)
5133 #define DE_GTT_FAULT (1 << 24)
5134 #define DE_POISON (1 << 23)
5135 #define DE_PERFORM_COUNTER (1 << 22)
5136 #define DE_PCH_EVENT (1 << 21)
5137 #define DE_AUX_CHANNEL_A (1 << 20)
5138 #define DE_DP_A_HOTPLUG (1 << 19)
5139 #define DE_GSE (1 << 18)
5140 #define DE_PIPEB_VBLANK (1 << 15)
5141 #define DE_PIPEB_EVEN_FIELD (1 << 14)
5142 #define DE_PIPEB_ODD_FIELD (1 << 13)
5143 #define DE_PIPEB_LINE_COMPARE (1 << 12)
5144 #define DE_PIPEB_VSYNC (1 << 11)
5145 #define DE_PIPEB_CRC_DONE (1 << 10)
5146 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5147 #define DE_PIPEA_VBLANK (1 << 7)
5148 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
5149 #define DE_PIPEA_EVEN_FIELD (1 << 6)
5150 #define DE_PIPEA_ODD_FIELD (1 << 5)
5151 #define DE_PIPEA_LINE_COMPARE (1 << 4)
5152 #define DE_PIPEA_VSYNC (1 << 3)
5153 #define DE_PIPEA_CRC_DONE (1 << 2)
5154 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
5155 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5156 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
5157
5158 /* More Ivybridge lolz */
5159 #define DE_ERR_INT_IVB (1<<30)
5160 #define DE_GSE_IVB (1<<29)
5161 #define DE_PCH_EVENT_IVB (1<<28)
5162 #define DE_DP_A_HOTPLUG_IVB (1<<27)
5163 #define DE_AUX_CHANNEL_A_IVB (1<<26)
5164 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5165 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5166 #define DE_PIPEC_VBLANK_IVB (1<<10)
5167 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
5168 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
5169 #define DE_PIPEB_VBLANK_IVB (1<<5)
5170 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5171 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
5172 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
5173 #define DE_PIPEA_VBLANK_IVB (1<<0)
5174 #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5175
5176 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5177 #define MASTER_INTERRUPT_ENABLE (1<<31)
5178
5179 #define DEISR 0x44000
5180 #define DEIMR 0x44004
5181 #define DEIIR 0x44008
5182 #define DEIER 0x4400c
5183
5184 #define GTISR 0x44010
5185 #define GTIMR 0x44014
5186 #define GTIIR 0x44018
5187 #define GTIER 0x4401c
5188
5189 #define GEN8_MASTER_IRQ 0x44200
5190 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
5191 #define GEN8_PCU_IRQ (1<<30)
5192 #define GEN8_DE_PCH_IRQ (1<<23)
5193 #define GEN8_DE_MISC_IRQ (1<<22)
5194 #define GEN8_DE_PORT_IRQ (1<<20)
5195 #define GEN8_DE_PIPE_C_IRQ (1<<18)
5196 #define GEN8_DE_PIPE_B_IRQ (1<<17)
5197 #define GEN8_DE_PIPE_A_IRQ (1<<16)
5198 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
5199 #define GEN8_GT_VECS_IRQ (1<<6)
5200 #define GEN8_GT_PM_IRQ (1<<4)
5201 #define GEN8_GT_VCS2_IRQ (1<<3)
5202 #define GEN8_GT_VCS1_IRQ (1<<2)
5203 #define GEN8_GT_BCS_IRQ (1<<1)
5204 #define GEN8_GT_RCS_IRQ (1<<0)
5205
5206 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5207 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5208 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5209 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5210
5211 #define GEN8_BCS_IRQ_SHIFT 16
5212 #define GEN8_RCS_IRQ_SHIFT 0
5213 #define GEN8_VCS2_IRQ_SHIFT 16
5214 #define GEN8_VCS1_IRQ_SHIFT 0
5215 #define GEN8_VECS_IRQ_SHIFT 0
5216
5217 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5218 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5219 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5220 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
5221 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
5222 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5223 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5224 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5225 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5226 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5227 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
5228 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
5229 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5230 #define GEN8_PIPE_VSYNC (1 << 1)
5231 #define GEN8_PIPE_VBLANK (1 << 0)
5232 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5233 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5234 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5235 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5236 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5237 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5238 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5239 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
5240 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5241 (GEN8_PIPE_CURSOR_FAULT | \
5242 GEN8_PIPE_SPRITE_FAULT | \
5243 GEN8_PIPE_PRIMARY_FAULT)
5244 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5245 (GEN9_PIPE_CURSOR_FAULT | \
5246 GEN9_PIPE_PLANE3_FAULT | \
5247 GEN9_PIPE_PLANE2_FAULT | \
5248 GEN9_PIPE_PLANE1_FAULT)
5249
5250 #define GEN8_DE_PORT_ISR 0x44440
5251 #define GEN8_DE_PORT_IMR 0x44444
5252 #define GEN8_DE_PORT_IIR 0x44448
5253 #define GEN8_DE_PORT_IER 0x4444c
5254 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
5255 #define GEN9_AUX_CHANNEL_D (1 << 27)
5256 #define GEN9_AUX_CHANNEL_C (1 << 26)
5257 #define GEN9_AUX_CHANNEL_B (1 << 25)
5258 #define GEN8_AUX_CHANNEL_A (1 << 0)
5259
5260 #define GEN8_DE_MISC_ISR 0x44460
5261 #define GEN8_DE_MISC_IMR 0x44464
5262 #define GEN8_DE_MISC_IIR 0x44468
5263 #define GEN8_DE_MISC_IER 0x4446c
5264 #define GEN8_DE_MISC_GSE (1 << 27)
5265
5266 #define GEN8_PCU_ISR 0x444e0
5267 #define GEN8_PCU_IMR 0x444e4
5268 #define GEN8_PCU_IIR 0x444e8
5269 #define GEN8_PCU_IER 0x444ec
5270
5271 #define ILK_DISPLAY_CHICKEN2 0x42004
5272 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
5273 #define ILK_ELPIN_409_SELECT (1 << 25)
5274 #define ILK_DPARB_GATE (1<<22)
5275 #define ILK_VSDPFD_FULL (1<<21)
5276 #define FUSE_STRAP 0x42014
5277 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5278 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5279 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5280 #define ILK_HDCP_DISABLE (1 << 25)
5281 #define ILK_eDP_A_DISABLE (1 << 24)
5282 #define HSW_CDCLK_LIMIT (1 << 24)
5283 #define ILK_DESKTOP (1 << 23)
5284
5285 #define ILK_DSPCLK_GATE_D 0x42020
5286 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5287 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5288 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5289 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5290 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
5291
5292 #define IVB_CHICKEN3 0x4200c
5293 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5294 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5295
5296 #define CHICKEN_PAR1_1 0x42080
5297 #define DPA_MASK_VBLANK_SRD (1 << 15)
5298 #define FORCE_ARB_IDLE_PLANES (1 << 14)
5299
5300 #define _CHICKEN_PIPESL_1_A 0x420b0
5301 #define _CHICKEN_PIPESL_1_B 0x420b4
5302 #define HSW_FBCQ_DIS (1 << 22)
5303 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
5304 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5305
5306 #define DISP_ARB_CTL 0x45000
5307 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
5308 #define DISP_FBC_WM_DIS (1<<15)
5309 #define DISP_ARB_CTL2 0x45004
5310 #define DISP_DATA_PARTITION_5_6 (1<<6)
5311 #define GEN7_MSG_CTL 0x45010
5312 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
5313 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
5314 #define HSW_NDE_RSTWRN_OPT 0x46408
5315 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
5316
5317 #define FF_SLICE_CS_CHICKEN2 0x02e4
5318 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5319
5320 /* GEN7 chicken */
5321 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5322 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
5323 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
5324 #define COMMON_SLICE_CHICKEN2 0x7014
5325 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
5326
5327 #define HIZ_CHICKEN 0x7018
5328 # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5329 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
5330
5331 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5332 #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5333
5334 #define GEN7_L3SQCREG1 0xB010
5335 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5336
5337 #define GEN8_L3SQCREG1 0xB100
5338 #define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5339
5340 #define GEN7_L3CNTLREG1 0xB01C
5341 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5342 #define GEN7_L3AGDIS (1<<19)
5343 #define GEN7_L3CNTLREG2 0xB020
5344 #define GEN7_L3CNTLREG3 0xB024
5345
5346 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5347 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5348
5349 #define GEN7_L3SQCREG4 0xb034
5350 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5351
5352 #define GEN8_L3SQCREG4 0xb118
5353 #define GEN8_LQSC_RO_PERF_DIS (1<<27)
5354
5355 /* GEN8 chicken */
5356 #define HDC_CHICKEN0 0x7300
5357 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
5358 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5359 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5360 #define HDC_FORCE_NON_COHERENT (1<<4)
5361 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
5362
5363 /* WaCatErrorRejectionIssue */
5364 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5365 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5366
5367 #define HSW_SCRATCH1 0xb038
5368 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5369
5370 #define BDW_SCRATCH1 0xb11c
5371 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5372
5373 /* PCH */
5374
5375 /* south display engine interrupt: IBX */
5376 #define SDE_AUDIO_POWER_D (1 << 27)
5377 #define SDE_AUDIO_POWER_C (1 << 26)
5378 #define SDE_AUDIO_POWER_B (1 << 25)
5379 #define SDE_AUDIO_POWER_SHIFT (25)
5380 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5381 #define SDE_GMBUS (1 << 24)
5382 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5383 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5384 #define SDE_AUDIO_HDCP_MASK (3 << 22)
5385 #define SDE_AUDIO_TRANSB (1 << 21)
5386 #define SDE_AUDIO_TRANSA (1 << 20)
5387 #define SDE_AUDIO_TRANS_MASK (3 << 20)
5388 #define SDE_POISON (1 << 19)
5389 /* 18 reserved */
5390 #define SDE_FDI_RXB (1 << 17)
5391 #define SDE_FDI_RXA (1 << 16)
5392 #define SDE_FDI_MASK (3 << 16)
5393 #define SDE_AUXD (1 << 15)
5394 #define SDE_AUXC (1 << 14)
5395 #define SDE_AUXB (1 << 13)
5396 #define SDE_AUX_MASK (7 << 13)
5397 /* 12 reserved */
5398 #define SDE_CRT_HOTPLUG (1 << 11)
5399 #define SDE_PORTD_HOTPLUG (1 << 10)
5400 #define SDE_PORTC_HOTPLUG (1 << 9)
5401 #define SDE_PORTB_HOTPLUG (1 << 8)
5402 #define SDE_SDVOB_HOTPLUG (1 << 6)
5403 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5404 SDE_SDVOB_HOTPLUG | \
5405 SDE_PORTB_HOTPLUG | \
5406 SDE_PORTC_HOTPLUG | \
5407 SDE_PORTD_HOTPLUG)
5408 #define SDE_TRANSB_CRC_DONE (1 << 5)
5409 #define SDE_TRANSB_CRC_ERR (1 << 4)
5410 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
5411 #define SDE_TRANSA_CRC_DONE (1 << 2)
5412 #define SDE_TRANSA_CRC_ERR (1 << 1)
5413 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
5414 #define SDE_TRANS_MASK (0x3f)
5415
5416 /* south display engine interrupt: CPT/PPT */
5417 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
5418 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
5419 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
5420 #define SDE_AUDIO_POWER_SHIFT_CPT 29
5421 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5422 #define SDE_AUXD_CPT (1 << 27)
5423 #define SDE_AUXC_CPT (1 << 26)
5424 #define SDE_AUXB_CPT (1 << 25)
5425 #define SDE_AUX_MASK_CPT (7 << 25)
5426 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5427 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5428 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
5429 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
5430 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
5431 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
5432 SDE_SDVOB_HOTPLUG_CPT | \
5433 SDE_PORTD_HOTPLUG_CPT | \
5434 SDE_PORTC_HOTPLUG_CPT | \
5435 SDE_PORTB_HOTPLUG_CPT)
5436 #define SDE_GMBUS_CPT (1 << 17)
5437 #define SDE_ERROR_CPT (1 << 16)
5438 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5439 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5440 #define SDE_FDI_RXC_CPT (1 << 8)
5441 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5442 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5443 #define SDE_FDI_RXB_CPT (1 << 4)
5444 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5445 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5446 #define SDE_FDI_RXA_CPT (1 << 0)
5447 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5448 SDE_AUDIO_CP_REQ_B_CPT | \
5449 SDE_AUDIO_CP_REQ_A_CPT)
5450 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5451 SDE_AUDIO_CP_CHG_B_CPT | \
5452 SDE_AUDIO_CP_CHG_A_CPT)
5453 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5454 SDE_FDI_RXB_CPT | \
5455 SDE_FDI_RXA_CPT)
5456
5457 #define SDEISR 0xc4000
5458 #define SDEIMR 0xc4004
5459 #define SDEIIR 0xc4008
5460 #define SDEIER 0xc400c
5461
5462 #define SERR_INT 0xc4040
5463 #define SERR_INT_POISON (1<<31)
5464 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5465 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5466 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
5467 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
5468
5469 /* digital port hotplug */
5470 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
5471 #define PORTD_HOTPLUG_ENABLE (1 << 20)
5472 #define PORTD_PULSE_DURATION_2ms (0)
5473 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5474 #define PORTD_PULSE_DURATION_6ms (2 << 18)
5475 #define PORTD_PULSE_DURATION_100ms (3 << 18)
5476 #define PORTD_PULSE_DURATION_MASK (3 << 18)
5477 #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5478 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5479 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5480 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
5481 #define PORTC_HOTPLUG_ENABLE (1 << 12)
5482 #define PORTC_PULSE_DURATION_2ms (0)
5483 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5484 #define PORTC_PULSE_DURATION_6ms (2 << 10)
5485 #define PORTC_PULSE_DURATION_100ms (3 << 10)
5486 #define PORTC_PULSE_DURATION_MASK (3 << 10)
5487 #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5488 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5489 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5490 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
5491 #define PORTB_HOTPLUG_ENABLE (1 << 4)
5492 #define PORTB_PULSE_DURATION_2ms (0)
5493 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5494 #define PORTB_PULSE_DURATION_6ms (2 << 2)
5495 #define PORTB_PULSE_DURATION_100ms (3 << 2)
5496 #define PORTB_PULSE_DURATION_MASK (3 << 2)
5497 #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5498 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5499 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5500 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
5501
5502 #define PCH_GPIOA 0xc5010
5503 #define PCH_GPIOB 0xc5014
5504 #define PCH_GPIOC 0xc5018
5505 #define PCH_GPIOD 0xc501c
5506 #define PCH_GPIOE 0xc5020
5507 #define PCH_GPIOF 0xc5024
5508
5509 #define PCH_GMBUS0 0xc5100
5510 #define PCH_GMBUS1 0xc5104
5511 #define PCH_GMBUS2 0xc5108
5512 #define PCH_GMBUS3 0xc510c
5513 #define PCH_GMBUS4 0xc5110
5514 #define PCH_GMBUS5 0xc5120
5515
5516 #define _PCH_DPLL_A 0xc6014
5517 #define _PCH_DPLL_B 0xc6018
5518 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
5519
5520 #define _PCH_FPA0 0xc6040
5521 #define FP_CB_TUNE (0x3<<22)
5522 #define _PCH_FPA1 0xc6044
5523 #define _PCH_FPB0 0xc6048
5524 #define _PCH_FPB1 0xc604c
5525 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5526 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
5527
5528 #define PCH_DPLL_TEST 0xc606c
5529
5530 #define PCH_DREF_CONTROL 0xC6200
5531 #define DREF_CONTROL_MASK 0x7fc3
5532 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5533 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5534 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5535 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5536 #define DREF_SSC_SOURCE_DISABLE (0<<11)
5537 #define DREF_SSC_SOURCE_ENABLE (2<<11)
5538 #define DREF_SSC_SOURCE_MASK (3<<11)
5539 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5540 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5541 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
5542 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
5543 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5544 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
5545 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
5546 #define DREF_SSC4_DOWNSPREAD (0<<6)
5547 #define DREF_SSC4_CENTERSPREAD (1<<6)
5548 #define DREF_SSC1_DISABLE (0<<1)
5549 #define DREF_SSC1_ENABLE (1<<1)
5550 #define DREF_SSC4_DISABLE (0)
5551 #define DREF_SSC4_ENABLE (1)
5552
5553 #define PCH_RAWCLK_FREQ 0xc6204
5554 #define FDL_TP1_TIMER_SHIFT 12
5555 #define FDL_TP1_TIMER_MASK (3<<12)
5556 #define FDL_TP2_TIMER_SHIFT 10
5557 #define FDL_TP2_TIMER_MASK (3<<10)
5558 #define RAWCLK_FREQ_MASK 0x3ff
5559
5560 #define PCH_DPLL_TMR_CFG 0xc6208
5561
5562 #define PCH_SSC4_PARMS 0xc6210
5563 #define PCH_SSC4_AUX_PARMS 0xc6214
5564
5565 #define PCH_DPLL_SEL 0xc7000
5566 #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5567 #define TRANS_DPLLA_SEL(pipe) 0
5568 #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
5569
5570 /* transcoder */
5571
5572 #define _PCH_TRANS_HTOTAL_A 0xe0000
5573 #define TRANS_HTOTAL_SHIFT 16
5574 #define TRANS_HACTIVE_SHIFT 0
5575 #define _PCH_TRANS_HBLANK_A 0xe0004
5576 #define TRANS_HBLANK_END_SHIFT 16
5577 #define TRANS_HBLANK_START_SHIFT 0
5578 #define _PCH_TRANS_HSYNC_A 0xe0008
5579 #define TRANS_HSYNC_END_SHIFT 16
5580 #define TRANS_HSYNC_START_SHIFT 0
5581 #define _PCH_TRANS_VTOTAL_A 0xe000c
5582 #define TRANS_VTOTAL_SHIFT 16
5583 #define TRANS_VACTIVE_SHIFT 0
5584 #define _PCH_TRANS_VBLANK_A 0xe0010
5585 #define TRANS_VBLANK_END_SHIFT 16
5586 #define TRANS_VBLANK_START_SHIFT 0
5587 #define _PCH_TRANS_VSYNC_A 0xe0014
5588 #define TRANS_VSYNC_END_SHIFT 16
5589 #define TRANS_VSYNC_START_SHIFT 0
5590 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
5591
5592 #define _PCH_TRANSA_DATA_M1 0xe0030
5593 #define _PCH_TRANSA_DATA_N1 0xe0034
5594 #define _PCH_TRANSA_DATA_M2 0xe0038
5595 #define _PCH_TRANSA_DATA_N2 0xe003c
5596 #define _PCH_TRANSA_LINK_M1 0xe0040
5597 #define _PCH_TRANSA_LINK_N1 0xe0044
5598 #define _PCH_TRANSA_LINK_M2 0xe0048
5599 #define _PCH_TRANSA_LINK_N2 0xe004c
5600
5601 /* Per-transcoder DIP controls (PCH) */
5602 #define _VIDEO_DIP_CTL_A 0xe0200
5603 #define _VIDEO_DIP_DATA_A 0xe0208
5604 #define _VIDEO_DIP_GCP_A 0xe0210
5605
5606 #define _VIDEO_DIP_CTL_B 0xe1200
5607 #define _VIDEO_DIP_DATA_B 0xe1208
5608 #define _VIDEO_DIP_GCP_B 0xe1210
5609
5610 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5611 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5612 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5613
5614 /* Per-transcoder DIP controls (VLV) */
5615 #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5616 #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5617 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
5618
5619 #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5620 #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5621 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
5622
5623 #define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5624 #define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5625 #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5626
5627 #define VLV_TVIDEO_DIP_CTL(pipe) \
5628 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5629 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
5630 #define VLV_TVIDEO_DIP_DATA(pipe) \
5631 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5632 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
5633 #define VLV_TVIDEO_DIP_GCP(pipe) \
5634 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5635 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
5636
5637 /* Haswell DIP controls */
5638 #define HSW_VIDEO_DIP_CTL_A 0x60200
5639 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5640 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5641 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5642 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5643 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5644 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5645 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5646 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5647 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5648 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5649 #define HSW_VIDEO_DIP_GCP_A 0x60210
5650
5651 #define HSW_VIDEO_DIP_CTL_B 0x61200
5652 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5653 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5654 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5655 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5656 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5657 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5658 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5659 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5660 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5661 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5662 #define HSW_VIDEO_DIP_GCP_B 0x61210
5663
5664 #define HSW_TVIDEO_DIP_CTL(trans) \
5665 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
5666 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
5667 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
5668 #define HSW_TVIDEO_DIP_VS_DATA(trans) \
5669 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
5670 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
5671 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
5672 #define HSW_TVIDEO_DIP_GCP(trans) \
5673 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
5674 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
5675 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
5676
5677 #define HSW_STEREO_3D_CTL_A 0x70020
5678 #define S3D_ENABLE (1<<31)
5679 #define HSW_STEREO_3D_CTL_B 0x71020
5680
5681 #define HSW_STEREO_3D_CTL(trans) \
5682 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
5683
5684 #define _PCH_TRANS_HTOTAL_B 0xe1000
5685 #define _PCH_TRANS_HBLANK_B 0xe1004
5686 #define _PCH_TRANS_HSYNC_B 0xe1008
5687 #define _PCH_TRANS_VTOTAL_B 0xe100c
5688 #define _PCH_TRANS_VBLANK_B 0xe1010
5689 #define _PCH_TRANS_VSYNC_B 0xe1014
5690 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5691
5692 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5693 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5694 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5695 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5696 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5697 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5698 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5699 _PCH_TRANS_VSYNCSHIFT_B)
5700
5701 #define _PCH_TRANSB_DATA_M1 0xe1030
5702 #define _PCH_TRANSB_DATA_N1 0xe1034
5703 #define _PCH_TRANSB_DATA_M2 0xe1038
5704 #define _PCH_TRANSB_DATA_N2 0xe103c
5705 #define _PCH_TRANSB_LINK_M1 0xe1040
5706 #define _PCH_TRANSB_LINK_N1 0xe1044
5707 #define _PCH_TRANSB_LINK_M2 0xe1048
5708 #define _PCH_TRANSB_LINK_N2 0xe104c
5709
5710 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5711 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5712 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5713 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5714 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5715 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5716 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5717 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
5718
5719 #define _PCH_TRANSACONF 0xf0008
5720 #define _PCH_TRANSBCONF 0xf1008
5721 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5722 #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
5723 #define TRANS_DISABLE (0<<31)
5724 #define TRANS_ENABLE (1<<31)
5725 #define TRANS_STATE_MASK (1<<30)
5726 #define TRANS_STATE_DISABLE (0<<30)
5727 #define TRANS_STATE_ENABLE (1<<30)
5728 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
5729 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
5730 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
5731 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
5732 #define TRANS_INTERLACE_MASK (7<<21)
5733 #define TRANS_PROGRESSIVE (0<<21)
5734 #define TRANS_INTERLACED (3<<21)
5735 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
5736 #define TRANS_8BPC (0<<5)
5737 #define TRANS_10BPC (1<<5)
5738 #define TRANS_6BPC (2<<5)
5739 #define TRANS_12BPC (3<<5)
5740
5741 #define _TRANSA_CHICKEN1 0xf0060
5742 #define _TRANSB_CHICKEN1 0xf1060
5743 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5744 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
5745 #define _TRANSA_CHICKEN2 0xf0064
5746 #define _TRANSB_CHICKEN2 0xf1064
5747 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5748 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5749 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5750 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5751 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5752 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
5753
5754 #define SOUTH_CHICKEN1 0xc2000
5755 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
5756 #define FDIA_PHASE_SYNC_SHIFT_EN 18
5757 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5758 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5759 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
5760 #define SOUTH_CHICKEN2 0xc2004
5761 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5762 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5763 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
5764
5765 #define _FDI_RXA_CHICKEN 0xc200c
5766 #define _FDI_RXB_CHICKEN 0xc2010
5767 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5768 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
5769 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
5770
5771 #define SOUTH_DSPCLK_GATE_D 0xc2020
5772 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
5773 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
5774 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
5775 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
5776
5777 /* CPU: FDI_TX */
5778 #define _FDI_TXA_CTL 0x60100
5779 #define _FDI_TXB_CTL 0x61100
5780 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5781 #define FDI_TX_DISABLE (0<<31)
5782 #define FDI_TX_ENABLE (1<<31)
5783 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5784 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5785 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5786 #define FDI_LINK_TRAIN_NONE (3<<28)
5787 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5788 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5789 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5790 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5791 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5792 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5793 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5794 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
5795 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5796 SNB has different settings. */
5797 /* SNB A-stepping */
5798 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5799 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5800 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5801 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5802 /* SNB B-stepping */
5803 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5804 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5805 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5806 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5807 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
5808 #define FDI_DP_PORT_WIDTH_SHIFT 19
5809 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5810 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5811 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
5812 /* Ironlake: hardwired to 1 */
5813 #define FDI_TX_PLL_ENABLE (1<<14)
5814
5815 /* Ivybridge has different bits for lolz */
5816 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5817 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5818 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5819 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5820
5821 /* both Tx and Rx */
5822 #define FDI_COMPOSITE_SYNC (1<<11)
5823 #define FDI_LINK_TRAIN_AUTO (1<<10)
5824 #define FDI_SCRAMBLING_ENABLE (0<<7)
5825 #define FDI_SCRAMBLING_DISABLE (1<<7)
5826
5827 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
5828 #define _FDI_RXA_CTL 0xf000c
5829 #define _FDI_RXB_CTL 0xf100c
5830 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5831 #define FDI_RX_ENABLE (1<<31)
5832 /* train, dp width same as FDI_TX */
5833 #define FDI_FS_ERRC_ENABLE (1<<27)
5834 #define FDI_FE_ERRC_ENABLE (1<<26)
5835 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
5836 #define FDI_8BPC (0<<16)
5837 #define FDI_10BPC (1<<16)
5838 #define FDI_6BPC (2<<16)
5839 #define FDI_12BPC (3<<16)
5840 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
5841 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5842 #define FDI_RX_PLL_ENABLE (1<<13)
5843 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5844 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5845 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5846 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5847 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5848 #define FDI_PCDCLK (1<<4)
5849 /* CPT */
5850 #define FDI_AUTO_TRAINING (1<<10)
5851 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5852 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5853 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5854 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5855 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
5856
5857 #define _FDI_RXA_MISC 0xf0010
5858 #define _FDI_RXB_MISC 0xf1010
5859 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5860 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5861 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5862 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5863 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
5864 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
5865 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
5866 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5867
5868 #define _FDI_RXA_TUSIZE1 0xf0030
5869 #define _FDI_RXA_TUSIZE2 0xf0038
5870 #define _FDI_RXB_TUSIZE1 0xf1030
5871 #define _FDI_RXB_TUSIZE2 0xf1038
5872 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5873 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
5874
5875 /* FDI_RX interrupt register format */
5876 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
5877 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5878 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5879 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5880 #define FDI_RX_FS_CODE_ERR (1<<6)
5881 #define FDI_RX_FE_CODE_ERR (1<<5)
5882 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5883 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
5884 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5885 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5886 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5887
5888 #define _FDI_RXA_IIR 0xf0014
5889 #define _FDI_RXA_IMR 0xf0018
5890 #define _FDI_RXB_IIR 0xf1014
5891 #define _FDI_RXB_IMR 0xf1018
5892 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5893 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
5894
5895 #define FDI_PLL_CTL_1 0xfe000
5896 #define FDI_PLL_CTL_2 0xfe004
5897
5898 #define PCH_LVDS 0xe1180
5899 #define LVDS_DETECTED (1 << 1)
5900
5901 /* vlv has 2 sets of panel control regs. */
5902 #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5903 #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5904 #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
5905 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
5906 #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5907 #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5908
5909 #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5910 #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5911 #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5912 #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5913 #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
5914
5915 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5916 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5917 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
5918 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5919 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5920 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5921 #define VLV_PIPE_PP_DIVISOR(pipe) \
5922 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5923
5924 #define PCH_PP_STATUS 0xc7200
5925 #define PCH_PP_CONTROL 0xc7204
5926 #define PANEL_UNLOCK_REGS (0xabcd << 16)
5927 #define PANEL_UNLOCK_MASK (0xffff << 16)
5928 #define EDP_FORCE_VDD (1 << 3)
5929 #define EDP_BLC_ENABLE (1 << 2)
5930 #define PANEL_POWER_RESET (1 << 1)
5931 #define PANEL_POWER_OFF (0 << 0)
5932 #define PANEL_POWER_ON (1 << 0)
5933 #define PCH_PP_ON_DELAYS 0xc7208
5934 #define PANEL_PORT_SELECT_MASK (3 << 30)
5935 #define PANEL_PORT_SELECT_LVDS (0 << 30)
5936 #define PANEL_PORT_SELECT_DPA (1 << 30)
5937 #define PANEL_PORT_SELECT_DPC (2 << 30)
5938 #define PANEL_PORT_SELECT_DPD (3 << 30)
5939 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5940 #define PANEL_POWER_UP_DELAY_SHIFT 16
5941 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5942 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
5943
5944 #define PCH_PP_OFF_DELAYS 0xc720c
5945 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5946 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
5947 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5948 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5949
5950 #define PCH_PP_DIVISOR 0xc7210
5951 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5952 #define PP_REFERENCE_DIVIDER_SHIFT 8
5953 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5954 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
5955
5956 #define PCH_DP_B 0xe4100
5957 #define PCH_DPB_AUX_CH_CTL 0xe4110
5958 #define PCH_DPB_AUX_CH_DATA1 0xe4114
5959 #define PCH_DPB_AUX_CH_DATA2 0xe4118
5960 #define PCH_DPB_AUX_CH_DATA3 0xe411c
5961 #define PCH_DPB_AUX_CH_DATA4 0xe4120
5962 #define PCH_DPB_AUX_CH_DATA5 0xe4124
5963
5964 #define PCH_DP_C 0xe4200
5965 #define PCH_DPC_AUX_CH_CTL 0xe4210
5966 #define PCH_DPC_AUX_CH_DATA1 0xe4214
5967 #define PCH_DPC_AUX_CH_DATA2 0xe4218
5968 #define PCH_DPC_AUX_CH_DATA3 0xe421c
5969 #define PCH_DPC_AUX_CH_DATA4 0xe4220
5970 #define PCH_DPC_AUX_CH_DATA5 0xe4224
5971
5972 #define PCH_DP_D 0xe4300
5973 #define PCH_DPD_AUX_CH_CTL 0xe4310
5974 #define PCH_DPD_AUX_CH_DATA1 0xe4314
5975 #define PCH_DPD_AUX_CH_DATA2 0xe4318
5976 #define PCH_DPD_AUX_CH_DATA3 0xe431c
5977 #define PCH_DPD_AUX_CH_DATA4 0xe4320
5978 #define PCH_DPD_AUX_CH_DATA5 0xe4324
5979
5980 /* CPT */
5981 #define PORT_TRANS_A_SEL_CPT 0
5982 #define PORT_TRANS_B_SEL_CPT (1<<29)
5983 #define PORT_TRANS_C_SEL_CPT (2<<29)
5984 #define PORT_TRANS_SEL_MASK (3<<29)
5985 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
5986 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5987 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
5988 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5989 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
5990
5991 #define TRANS_DP_CTL_A 0xe0300
5992 #define TRANS_DP_CTL_B 0xe1300
5993 #define TRANS_DP_CTL_C 0xe2300
5994 #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
5995 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
5996 #define TRANS_DP_PORT_SEL_B (0<<29)
5997 #define TRANS_DP_PORT_SEL_C (1<<29)
5998 #define TRANS_DP_PORT_SEL_D (2<<29)
5999 #define TRANS_DP_PORT_SEL_NONE (3<<29)
6000 #define TRANS_DP_PORT_SEL_MASK (3<<29)
6001 #define TRANS_DP_AUDIO_ONLY (1<<26)
6002 #define TRANS_DP_ENH_FRAMING (1<<18)
6003 #define TRANS_DP_8BPC (0<<9)
6004 #define TRANS_DP_10BPC (1<<9)
6005 #define TRANS_DP_6BPC (2<<9)
6006 #define TRANS_DP_12BPC (3<<9)
6007 #define TRANS_DP_BPC_MASK (3<<9)
6008 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6009 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
6010 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6011 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
6012 #define TRANS_DP_SYNC_MASK (3<<3)
6013
6014 /* SNB eDP training params */
6015 /* SNB A-stepping */
6016 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6017 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6018 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6019 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6020 /* SNB B-stepping */
6021 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6022 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6023 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6024 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6025 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
6026 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6027
6028 /* IVB */
6029 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6030 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6031 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6032 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6033 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6034 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
6035 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
6036
6037 /* legacy values */
6038 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6039 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6040 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6041 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6042 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6043
6044 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6045
6046 #define VLV_PMWGICZ 0x1300a4
6047
6048 #define FORCEWAKE 0xA18C
6049 #define FORCEWAKE_VLV 0x1300b0
6050 #define FORCEWAKE_ACK_VLV 0x1300b4
6051 #define FORCEWAKE_MEDIA_VLV 0x1300b8
6052 #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
6053 #define FORCEWAKE_ACK_HSW 0x130044
6054 #define FORCEWAKE_ACK 0x130090
6055 #define VLV_GTLC_WAKE_CTRL 0x130090
6056 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6057 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6058 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6059
6060 #define VLV_GTLC_PW_STATUS 0x130094
6061 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6062 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6063 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6064 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
6065 #define FORCEWAKE_MT 0xa188 /* multi-threaded */
6066 #define FORCEWAKE_MEDIA_GEN9 0xa270
6067 #define FORCEWAKE_RENDER_GEN9 0xa278
6068 #define FORCEWAKE_BLITTER_GEN9 0xa188
6069 #define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6070 #define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6071 #define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
6072 #define FORCEWAKE_KERNEL 0x1
6073 #define FORCEWAKE_USER 0x2
6074 #define FORCEWAKE_MT_ACK 0x130040
6075 #define ECOBUS 0xa180
6076 #define FORCEWAKE_MT_ENABLE (1<<5)
6077 #define VLV_SPAREG2H 0xA194
6078
6079 #define GTFIFODBG 0x120000
6080 #define GT_FIFO_SBDROPERR (1<<6)
6081 #define GT_FIFO_BLOBDROPERR (1<<5)
6082 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
6083 #define GT_FIFO_DROPERR (1<<3)
6084 #define GT_FIFO_OVFERR (1<<2)
6085 #define GT_FIFO_IAWRERR (1<<1)
6086 #define GT_FIFO_IARDERR (1<<0)
6087
6088 #define GTFIFOCTL 0x120008
6089 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
6090 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
6091
6092 #define HSW_IDICR 0x9008
6093 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6094 #define HSW_EDRAM_PRESENT 0x120010
6095 #define EDRAM_ENABLED 0x1
6096
6097 #define GEN6_UCGCTL1 0x9400
6098 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
6099 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
6100 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
6101
6102 #define GEN6_UCGCTL2 0x9404
6103 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
6104 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6105 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
6106 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
6107 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
6108 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
6109
6110 #define GEN6_UCGCTL3 0x9408
6111
6112 #define GEN7_UCGCTL4 0x940c
6113 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6114
6115 #define GEN6_RCGCTL1 0x9410
6116 #define GEN6_RCGCTL2 0x9414
6117 #define GEN6_RSTCTL 0x9420
6118
6119 #define GEN8_UCGCTL6 0x9430
6120 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
6121 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6122
6123 #define GEN6_GFXPAUSE 0xA000
6124 #define GEN6_RPNSWREQ 0xA008
6125 #define GEN6_TURBO_DISABLE (1<<31)
6126 #define GEN6_FREQUENCY(x) ((x)<<25)
6127 #define HSW_FREQUENCY(x) ((x)<<24)
6128 #define GEN9_FREQUENCY(x) ((x)<<23)
6129 #define GEN6_OFFSET(x) ((x)<<19)
6130 #define GEN6_AGGRESSIVE_TURBO (0<<15)
6131 #define GEN6_RC_VIDEO_FREQ 0xA00C
6132 #define GEN6_RC_CONTROL 0xA090
6133 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6134 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6135 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6136 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6137 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6138 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
6139 #define GEN7_RC_CTL_TO_MODE (1<<28)
6140 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6141 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
6142 #define GEN6_RP_DOWN_TIMEOUT 0xA010
6143 #define GEN6_RP_INTERRUPT_LIMITS 0xA014
6144 #define GEN6_RPSTAT1 0xA01C
6145 #define GEN6_CAGF_SHIFT 8
6146 #define HSW_CAGF_SHIFT 7
6147 #define GEN9_CAGF_SHIFT 23
6148 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
6149 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
6150 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
6151 #define GEN6_RP_CONTROL 0xA024
6152 #define GEN6_RP_MEDIA_TURBO (1<<11)
6153 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6154 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6155 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6156 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
6157 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
6158 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
6159 #define GEN6_RP_ENABLE (1<<7)
6160 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6161 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6162 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
6163 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
6164 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
6165 #define GEN6_RP_UP_THRESHOLD 0xA02C
6166 #define GEN6_RP_DOWN_THRESHOLD 0xA030
6167 #define GEN6_RP_CUR_UP_EI 0xA050
6168 #define GEN6_CURICONT_MASK 0xffffff
6169 #define GEN6_RP_CUR_UP 0xA054
6170 #define GEN6_CURBSYTAVG_MASK 0xffffff
6171 #define GEN6_RP_PREV_UP 0xA058
6172 #define GEN6_RP_CUR_DOWN_EI 0xA05C
6173 #define GEN6_CURIAVG_MASK 0xffffff
6174 #define GEN6_RP_CUR_DOWN 0xA060
6175 #define GEN6_RP_PREV_DOWN 0xA064
6176 #define GEN6_RP_UP_EI 0xA068
6177 #define GEN6_RP_DOWN_EI 0xA06C
6178 #define GEN6_RP_IDLE_HYSTERSIS 0xA070
6179 #define GEN6_RPDEUHWTC 0xA080
6180 #define GEN6_RPDEUC 0xA084
6181 #define GEN6_RPDEUCSW 0xA088
6182 #define GEN6_RC_STATE 0xA094
6183 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6184 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6185 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6186 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6187 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6188 #define GEN6_RC_SLEEP 0xA0B0
6189 #define GEN6_RCUBMABDTMR 0xA0B0
6190 #define GEN6_RC1e_THRESHOLD 0xA0B4
6191 #define GEN6_RC6_THRESHOLD 0xA0B8
6192 #define GEN6_RC6p_THRESHOLD 0xA0BC
6193 #define VLV_RCEDATA 0xA0BC
6194 #define GEN6_RC6pp_THRESHOLD 0xA0C0
6195 #define GEN6_PMINTRMSK 0xA168
6196 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
6197 #define VLV_PWRDWNUPCTL 0xA294
6198 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6199 #define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6200 #define GEN9_PG_ENABLE 0xA210
6201 #define GEN9_RENDER_PG_ENABLE (1<<0)
6202 #define GEN9_MEDIA_PG_ENABLE (1<<1)
6203
6204 #define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6205 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6206 #define PIXEL_OVERLAP_CNT_SHIFT 30
6207
6208 #define GEN6_PMISR 0x44020
6209 #define GEN6_PMIMR 0x44024 /* rps_lock */
6210 #define GEN6_PMIIR 0x44028
6211 #define GEN6_PMIER 0x4402C
6212 #define GEN6_PM_MBOX_EVENT (1<<25)
6213 #define GEN6_PM_THERMAL_EVENT (1<<24)
6214 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6215 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6216 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6217 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6218 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
6219 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
6220 GEN6_PM_RP_DOWN_THRESHOLD | \
6221 GEN6_PM_RP_DOWN_TIMEOUT)
6222
6223 #define GEN7_GT_SCRATCH_BASE 0x4F100
6224 #define GEN7_GT_SCRATCH_REG_NUM 8
6225
6226 #define VLV_GTLC_SURVIVABILITY_REG 0x130098
6227 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
6228 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6229
6230 #define GEN6_GT_GFX_RC6_LOCKED 0x138104
6231 #define VLV_COUNTER_CONTROL 0x138104
6232 #define VLV_COUNT_RANGE_HIGH (1<<15)
6233 #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6234 #define VLV_RENDER_RC0_COUNT_EN (1<<4)
6235 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6236 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
6237 #define GEN6_GT_GFX_RC6 0x138108
6238 #define VLV_GT_RENDER_RC6 0x138108
6239 #define VLV_GT_MEDIA_RC6 0x13810C
6240
6241 #define GEN6_GT_GFX_RC6p 0x13810C
6242 #define GEN6_GT_GFX_RC6pp 0x138110
6243 #define VLV_RENDER_C0_COUNT 0x138118
6244 #define VLV_MEDIA_C0_COUNT 0x13811C
6245
6246 #define GEN6_PCODE_MAILBOX 0x138124
6247 #define GEN6_PCODE_READY (1<<31)
6248 #define GEN6_READ_OC_PARAMS 0xc
6249 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6250 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6251 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
6252 #define GEN6_PCODE_READ_RC6VIDS 0x5
6253 #define GEN6_PCODE_READ_D_COMP 0x10
6254 #define GEN6_PCODE_WRITE_D_COMP 0x11
6255 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6256 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
6257 #define DISPLAY_IPS_CONTROL 0x19
6258 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
6259 #define GEN6_PCODE_DATA 0x138128
6260 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
6261 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
6262 #define GEN6_PCODE_DATA1 0x13812C
6263
6264 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
6265 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6266 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6267 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6268 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6269
6270 #define GEN6_GT_CORE_STATUS 0x138060
6271 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
6272 #define GEN6_RCn_MASK 7
6273 #define GEN6_RC0 0
6274 #define GEN6_RC3 2
6275 #define GEN6_RC6 3
6276 #define GEN6_RC7 4
6277
6278 #define CHV_POWER_SS0_SIG1 0xa720
6279 #define CHV_POWER_SS1_SIG1 0xa728
6280 #define CHV_SS_PG_ENABLE (1<<1)
6281 #define CHV_EU08_PG_ENABLE (1<<9)
6282 #define CHV_EU19_PG_ENABLE (1<<17)
6283 #define CHV_EU210_PG_ENABLE (1<<25)
6284
6285 #define CHV_POWER_SS0_SIG2 0xa724
6286 #define CHV_POWER_SS1_SIG2 0xa72c
6287 #define CHV_EU311_PG_ENABLE (1<<1)
6288
6289 #define GEN9_SLICE0_PGCTL_ACK 0x804c
6290 #define GEN9_SLICE1_PGCTL_ACK 0x8050
6291 #define GEN9_SLICE2_PGCTL_ACK 0x8054
6292 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
6293
6294 #define GEN9_SLICE0_SS01_EU_PGCTL_ACK 0x805c
6295 #define GEN9_SLICE0_SS23_EU_PGCTL_ACK 0x8060
6296 #define GEN9_SLICE1_SS01_EU_PGCTL_ACK 0x8064
6297 #define GEN9_SLICE1_SS23_EU_PGCTL_ACK 0x8068
6298 #define GEN9_SLICE2_SS01_EU_PGCTL_ACK 0x806c
6299 #define GEN9_SLICE2_SS23_EU_PGCTL_ACK 0x8070
6300 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6301 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6302 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6303 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6304 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6305 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6306 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6307 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6308
6309 #define GEN7_MISCCPCTL (0x9424)
6310 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6311
6312 /* IVYBRIDGE DPF */
6313 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
6314 #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
6315 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6316 #define GEN7_PARITY_ERROR_VALID (1<<13)
6317 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6318 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6319 #define GEN7_PARITY_ERROR_ROW(reg) \
6320 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6321 #define GEN7_PARITY_ERROR_BANK(reg) \
6322 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6323 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
6324 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6325 #define GEN7_L3CDERRST1_ENABLE (1<<7)
6326
6327 #define GEN7_L3LOG_BASE 0xB070
6328 #define HSW_L3LOG_BASE_SLICE1 0xB270
6329 #define GEN7_L3LOG_SIZE 0x80
6330
6331 #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6332 #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6333 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
6334 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
6335 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6336
6337 #define GEN9_HALF_SLICE_CHICKEN5 0xe188
6338 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
6339 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
6340
6341 #define GEN8_ROW_CHICKEN 0xe4f0
6342 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
6343 #define STALL_DOP_GATING_DISABLE (1<<5)
6344
6345 #define GEN7_ROW_CHICKEN2 0xe4f4
6346 #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6347 #define DOP_CLOCK_GATING_DISABLE (1<<0)
6348
6349 #define HSW_ROW_CHICKEN3 0xe49c
6350 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6351
6352 #define HALF_SLICE_CHICKEN3 0xe184
6353 #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
6354 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
6355 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
6356 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
6357
6358 #define GEN9_HALF_SLICE_CHICKEN7 0xe194
6359 #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6360
6361 /* Audio */
6362 #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
6363 #define INTEL_AUDIO_DEVCL 0x808629FB
6364 #define INTEL_AUDIO_DEVBLC 0x80862801
6365 #define INTEL_AUDIO_DEVCTG 0x80862802
6366
6367 #define G4X_AUD_CNTL_ST 0x620B4
6368 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6369 #define G4X_ELDV_DEVCTG (1 << 14)
6370 #define G4X_ELD_ADDR_MASK (0xf << 5)
6371 #define G4X_ELD_ACK (1 << 4)
6372 #define G4X_HDMIW_HDMIEDID 0x6210C
6373
6374 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
6375 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
6376 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6377 _IBX_HDMIW_HDMIEDID_A, \
6378 _IBX_HDMIW_HDMIEDID_B)
6379 #define _IBX_AUD_CNTL_ST_A 0xE20B4
6380 #define _IBX_AUD_CNTL_ST_B 0xE21B4
6381 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6382 _IBX_AUD_CNTL_ST_A, \
6383 _IBX_AUD_CNTL_ST_B)
6384 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6385 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6386 #define IBX_ELD_ACK (1 << 4)
6387 #define IBX_AUD_CNTL_ST2 0xE20C0
6388 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6389 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
6390
6391 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
6392 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
6393 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6394 _CPT_HDMIW_HDMIEDID_A, \
6395 _CPT_HDMIW_HDMIEDID_B)
6396 #define _CPT_AUD_CNTL_ST_A 0xE50B4
6397 #define _CPT_AUD_CNTL_ST_B 0xE51B4
6398 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6399 _CPT_AUD_CNTL_ST_A, \
6400 _CPT_AUD_CNTL_ST_B)
6401 #define CPT_AUD_CNTRL_ST2 0xE50C0
6402
6403 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6404 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
6405 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6406 _VLV_HDMIW_HDMIEDID_A, \
6407 _VLV_HDMIW_HDMIEDID_B)
6408 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6409 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
6410 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6411 _VLV_AUD_CNTL_ST_A, \
6412 _VLV_AUD_CNTL_ST_B)
6413 #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6414
6415 /* These are the 4 32-bit write offset registers for each stream
6416 * output buffer. It determines the offset from the
6417 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6418 */
6419 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6420
6421 #define _IBX_AUD_CONFIG_A 0xe2000
6422 #define _IBX_AUD_CONFIG_B 0xe2100
6423 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
6424 _IBX_AUD_CONFIG_A, \
6425 _IBX_AUD_CONFIG_B)
6426 #define _CPT_AUD_CONFIG_A 0xe5000
6427 #define _CPT_AUD_CONFIG_B 0xe5100
6428 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
6429 _CPT_AUD_CONFIG_A, \
6430 _CPT_AUD_CONFIG_B)
6431 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6432 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
6433 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
6434 _VLV_AUD_CONFIG_A, \
6435 _VLV_AUD_CONFIG_B)
6436
6437 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6438 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6439 #define AUD_CONFIG_UPPER_N_SHIFT 20
6440 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
6441 #define AUD_CONFIG_LOWER_N_SHIFT 4
6442 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
6443 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
6444 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6445 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6446 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6447 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6448 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6449 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6450 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6451 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6452 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6453 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6454 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
6455 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6456
6457 /* HSW Audio */
6458 #define _HSW_AUD_CONFIG_A 0x65000
6459 #define _HSW_AUD_CONFIG_B 0x65100
6460 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6461 _HSW_AUD_CONFIG_A, \
6462 _HSW_AUD_CONFIG_B)
6463
6464 #define _HSW_AUD_MISC_CTRL_A 0x65010
6465 #define _HSW_AUD_MISC_CTRL_B 0x65110
6466 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6467 _HSW_AUD_MISC_CTRL_A, \
6468 _HSW_AUD_MISC_CTRL_B)
6469
6470 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6471 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6472 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6473 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6474 _HSW_AUD_DIP_ELD_CTRL_ST_B)
6475
6476 /* Audio Digital Converter */
6477 #define _HSW_AUD_DIG_CNVT_1 0x65080
6478 #define _HSW_AUD_DIG_CNVT_2 0x65180
6479 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6480 _HSW_AUD_DIG_CNVT_1, \
6481 _HSW_AUD_DIG_CNVT_2)
6482 #define DIP_PORT_SEL_MASK 0x3
6483
6484 #define _HSW_AUD_EDID_DATA_A 0x65050
6485 #define _HSW_AUD_EDID_DATA_B 0x65150
6486 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6487 _HSW_AUD_EDID_DATA_A, \
6488 _HSW_AUD_EDID_DATA_B)
6489
6490 #define HSW_AUD_PIPE_CONV_CFG 0x6507c
6491 #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
6492 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6493 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6494 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6495 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
6496
6497 /* HSW Power Wells */
6498 #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6499 #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6500 #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6501 #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6502 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6503 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
6504 #define HSW_PWR_WELL_CTL5 0x45410
6505 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6506 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
6507 #define HSW_PWR_WELL_FORCE_ON (1<<19)
6508 #define HSW_PWR_WELL_CTL6 0x45414
6509
6510 /* SKL Fuse Status */
6511 #define SKL_FUSE_STATUS 0x42000
6512 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6513 #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6514 #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6515 #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6516
6517 /* Per-pipe DDI Function Control */
6518 #define TRANS_DDI_FUNC_CTL_A 0x60400
6519 #define TRANS_DDI_FUNC_CTL_B 0x61400
6520 #define TRANS_DDI_FUNC_CTL_C 0x62400
6521 #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
6522 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6523
6524 #define TRANS_DDI_FUNC_ENABLE (1<<31)
6525 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
6526 #define TRANS_DDI_PORT_MASK (7<<28)
6527 #define TRANS_DDI_PORT_SHIFT 28
6528 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6529 #define TRANS_DDI_PORT_NONE (0<<28)
6530 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6531 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6532 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6533 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6534 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6535 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6536 #define TRANS_DDI_BPC_MASK (7<<20)
6537 #define TRANS_DDI_BPC_8 (0<<20)
6538 #define TRANS_DDI_BPC_10 (1<<20)
6539 #define TRANS_DDI_BPC_6 (2<<20)
6540 #define TRANS_DDI_BPC_12 (3<<20)
6541 #define TRANS_DDI_PVSYNC (1<<17)
6542 #define TRANS_DDI_PHSYNC (1<<16)
6543 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6544 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6545 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6546 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6547 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
6548 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
6549 #define TRANS_DDI_BFI_ENABLE (1<<4)
6550
6551 /* DisplayPort Transport Control */
6552 #define DP_TP_CTL_A 0x64040
6553 #define DP_TP_CTL_B 0x64140
6554 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6555 #define DP_TP_CTL_ENABLE (1<<31)
6556 #define DP_TP_CTL_MODE_SST (0<<27)
6557 #define DP_TP_CTL_MODE_MST (1<<27)
6558 #define DP_TP_CTL_FORCE_ACT (1<<25)
6559 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
6560 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
6561 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6562 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6563 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
6564 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6565 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
6566 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
6567 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
6568
6569 /* DisplayPort Transport Status */
6570 #define DP_TP_STATUS_A 0x64044
6571 #define DP_TP_STATUS_B 0x64144
6572 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
6573 #define DP_TP_STATUS_IDLE_DONE (1<<25)
6574 #define DP_TP_STATUS_ACT_SENT (1<<24)
6575 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6576 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6577 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6578 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6579 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
6580
6581 /* DDI Buffer Control */
6582 #define DDI_BUF_CTL_A 0x64000
6583 #define DDI_BUF_CTL_B 0x64100
6584 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6585 #define DDI_BUF_CTL_ENABLE (1<<31)
6586 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
6587 #define DDI_BUF_EMP_MASK (0xf<<24)
6588 #define DDI_BUF_PORT_REVERSAL (1<<16)
6589 #define DDI_BUF_IS_IDLE (1<<7)
6590 #define DDI_A_4_LANES (1<<4)
6591 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
6592 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
6593
6594 /* DDI Buffer Translations */
6595 #define DDI_BUF_TRANS_A 0x64E00
6596 #define DDI_BUF_TRANS_B 0x64E60
6597 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
6598
6599 /* Sideband Interface (SBI) is programmed indirectly, via
6600 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6601 * which contains the payload */
6602 #define SBI_ADDR 0xC6000
6603 #define SBI_DATA 0xC6004
6604 #define SBI_CTL_STAT 0xC6008
6605 #define SBI_CTL_DEST_ICLK (0x0<<16)
6606 #define SBI_CTL_DEST_MPHY (0x1<<16)
6607 #define SBI_CTL_OP_IORD (0x2<<8)
6608 #define SBI_CTL_OP_IOWR (0x3<<8)
6609 #define SBI_CTL_OP_CRRD (0x6<<8)
6610 #define SBI_CTL_OP_CRWR (0x7<<8)
6611 #define SBI_RESPONSE_FAIL (0x1<<1)
6612 #define SBI_RESPONSE_SUCCESS (0x0<<1)
6613 #define SBI_BUSY (0x1<<0)
6614 #define SBI_READY (0x0<<0)
6615
6616 /* SBI offsets */
6617 #define SBI_SSCDIVINTPHASE6 0x0600
6618 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6619 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6620 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6621 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
6622 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
6623 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
6624 #define SBI_SSCCTL 0x020c
6625 #define SBI_SSCCTL6 0x060C
6626 #define SBI_SSCCTL_PATHALT (1<<3)
6627 #define SBI_SSCCTL_DISABLE (1<<0)
6628 #define SBI_SSCAUXDIV6 0x0610
6629 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
6630 #define SBI_DBUFF0 0x2a00
6631 #define SBI_GEN0 0x1f00
6632 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
6633
6634 /* LPT PIXCLK_GATE */
6635 #define PIXCLK_GATE 0xC6020
6636 #define PIXCLK_GATE_UNGATE (1<<0)
6637 #define PIXCLK_GATE_GATE (0<<0)
6638
6639 /* SPLL */
6640 #define SPLL_CTL 0x46020
6641 #define SPLL_PLL_ENABLE (1<<31)
6642 #define SPLL_PLL_SSC (1<<28)
6643 #define SPLL_PLL_NON_SSC (2<<28)
6644 #define SPLL_PLL_LCPLL (3<<28)
6645 #define SPLL_PLL_REF_MASK (3<<28)
6646 #define SPLL_PLL_FREQ_810MHz (0<<26)
6647 #define SPLL_PLL_FREQ_1350MHz (1<<26)
6648 #define SPLL_PLL_FREQ_2700MHz (2<<26)
6649 #define SPLL_PLL_FREQ_MASK (3<<26)
6650
6651 /* WRPLL */
6652 #define WRPLL_CTL1 0x46040
6653 #define WRPLL_CTL2 0x46060
6654 #define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
6655 #define WRPLL_PLL_ENABLE (1<<31)
6656 #define WRPLL_PLL_SSC (1<<28)
6657 #define WRPLL_PLL_NON_SSC (2<<28)
6658 #define WRPLL_PLL_LCPLL (3<<28)
6659 #define WRPLL_PLL_REF_MASK (3<<28)
6660 /* WRPLL divider programming */
6661 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
6662 #define WRPLL_DIVIDER_REF_MASK (0xff)
6663 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
6664 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6665 #define WRPLL_DIVIDER_POST_SHIFT 8
6666 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
6667 #define WRPLL_DIVIDER_FB_SHIFT 16
6668 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
6669
6670 /* Port clock selection */
6671 #define PORT_CLK_SEL_A 0x46100
6672 #define PORT_CLK_SEL_B 0x46104
6673 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
6674 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6675 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6676 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
6677 #define PORT_CLK_SEL_SPLL (3<<29)
6678 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
6679 #define PORT_CLK_SEL_WRPLL1 (4<<29)
6680 #define PORT_CLK_SEL_WRPLL2 (5<<29)
6681 #define PORT_CLK_SEL_NONE (7<<29)
6682 #define PORT_CLK_SEL_MASK (7<<29)
6683
6684 /* Transcoder clock selection */
6685 #define TRANS_CLK_SEL_A 0x46140
6686 #define TRANS_CLK_SEL_B 0x46144
6687 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6688 /* For each transcoder, we need to select the corresponding port clock */
6689 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
6690 #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
6691
6692 #define TRANSA_MSA_MISC 0x60410
6693 #define TRANSB_MSA_MISC 0x61410
6694 #define TRANSC_MSA_MISC 0x62410
6695 #define TRANS_EDP_MSA_MISC 0x6f410
6696 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6697
6698 #define TRANS_MSA_SYNC_CLK (1<<0)
6699 #define TRANS_MSA_6_BPC (0<<5)
6700 #define TRANS_MSA_8_BPC (1<<5)
6701 #define TRANS_MSA_10_BPC (2<<5)
6702 #define TRANS_MSA_12_BPC (3<<5)
6703 #define TRANS_MSA_16_BPC (4<<5)
6704
6705 /* LCPLL Control */
6706 #define LCPLL_CTL 0x130040
6707 #define LCPLL_PLL_DISABLE (1<<31)
6708 #define LCPLL_PLL_LOCK (1<<30)
6709 #define LCPLL_CLK_FREQ_MASK (3<<26)
6710 #define LCPLL_CLK_FREQ_450 (0<<26)
6711 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6712 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6713 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
6714 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
6715 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
6716 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
6717 #define LCPLL_CD_SOURCE_FCLK (1<<21)
6718 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6719
6720 /*
6721 * SKL Clocks
6722 */
6723
6724 /* CDCLK_CTL */
6725 #define CDCLK_CTL 0x46000
6726 #define CDCLK_FREQ_SEL_MASK (3<<26)
6727 #define CDCLK_FREQ_450_432 (0<<26)
6728 #define CDCLK_FREQ_540 (1<<26)
6729 #define CDCLK_FREQ_337_308 (2<<26)
6730 #define CDCLK_FREQ_675_617 (3<<26)
6731 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6732
6733 /* LCPLL_CTL */
6734 #define LCPLL1_CTL 0x46010
6735 #define LCPLL2_CTL 0x46014
6736 #define LCPLL_PLL_ENABLE (1<<31)
6737
6738 /* DPLL control1 */
6739 #define DPLL_CTRL1 0x6C058
6740 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6741 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6742 #define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
6743 #define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
6744 #define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6745 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6746 #define DPLL_CRTL1_LINK_RATE_2700 0
6747 #define DPLL_CRTL1_LINK_RATE_1350 1
6748 #define DPLL_CRTL1_LINK_RATE_810 2
6749 #define DPLL_CRTL1_LINK_RATE_1620 3
6750 #define DPLL_CRTL1_LINK_RATE_1080 4
6751 #define DPLL_CRTL1_LINK_RATE_2160 5
6752
6753 /* DPLL control2 */
6754 #define DPLL_CTRL2 0x6C05C
6755 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6756 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
6757 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
6758 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6759 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6760
6761 /* DPLL Status */
6762 #define DPLL_STATUS 0x6C060
6763 #define DPLL_LOCK(id) (1<<((id)*8))
6764
6765 /* DPLL cfg */
6766 #define DPLL1_CFGCR1 0x6C040
6767 #define DPLL2_CFGCR1 0x6C048
6768 #define DPLL3_CFGCR1 0x6C050
6769 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6770 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6771 #define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6772 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6773
6774 #define DPLL1_CFGCR2 0x6C044
6775 #define DPLL2_CFGCR2 0x6C04C
6776 #define DPLL3_CFGCR2 0x6C054
6777 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6778 #define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6779 #define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6780 #define DPLL_CFGCR2_KDIV_MASK (3<<5)
6781 #define DPLL_CFGCR2_KDIV(x) (x<<5)
6782 #define DPLL_CFGCR2_KDIV_5 (0<<5)
6783 #define DPLL_CFGCR2_KDIV_2 (1<<5)
6784 #define DPLL_CFGCR2_KDIV_3 (2<<5)
6785 #define DPLL_CFGCR2_KDIV_1 (3<<5)
6786 #define DPLL_CFGCR2_PDIV_MASK (7<<2)
6787 #define DPLL_CFGCR2_PDIV(x) (x<<2)
6788 #define DPLL_CFGCR2_PDIV_1 (0<<2)
6789 #define DPLL_CFGCR2_PDIV_2 (1<<2)
6790 #define DPLL_CFGCR2_PDIV_3 (2<<2)
6791 #define DPLL_CFGCR2_PDIV_7 (4<<2)
6792 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6793
6794 #define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6795 #define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6796
6797 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6798 * since on HSW we can't write to it using I915_WRITE. */
6799 #define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6800 #define D_COMP_BDW 0x138144
6801 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6802 #define D_COMP_COMP_FORCE (1<<8)
6803 #define D_COMP_COMP_DISABLE (1<<0)
6804
6805 /* Pipe WM_LINETIME - watermark line time */
6806 #define PIPE_WM_LINETIME_A 0x45270
6807 #define PIPE_WM_LINETIME_B 0x45274
6808 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6809 PIPE_WM_LINETIME_B)
6810 #define PIPE_WM_LINETIME_MASK (0x1ff)
6811 #define PIPE_WM_LINETIME_TIME(x) ((x))
6812 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
6813 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
6814
6815 /* SFUSE_STRAP */
6816 #define SFUSE_STRAP 0xc2014
6817 #define SFUSE_STRAP_FUSE_LOCK (1<<13)
6818 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
6819 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6820 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6821 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
6822
6823 #define WM_MISC 0x45260
6824 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6825
6826 #define WM_DBG 0x45280
6827 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6828 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6829 #define WM_DBG_DISALLOW_SPRITE (1<<2)
6830
6831 /* pipe CSC */
6832 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6833 #define _PIPE_A_CSC_COEFF_BY 0x49014
6834 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6835 #define _PIPE_A_CSC_COEFF_BU 0x4901c
6836 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6837 #define _PIPE_A_CSC_COEFF_BV 0x49024
6838 #define _PIPE_A_CSC_MODE 0x49028
6839 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6840 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6841 #define CSC_MODE_YUV_TO_RGB (1 << 0)
6842 #define _PIPE_A_CSC_PREOFF_HI 0x49030
6843 #define _PIPE_A_CSC_PREOFF_ME 0x49034
6844 #define _PIPE_A_CSC_PREOFF_LO 0x49038
6845 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
6846 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
6847 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
6848
6849 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6850 #define _PIPE_B_CSC_COEFF_BY 0x49114
6851 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6852 #define _PIPE_B_CSC_COEFF_BU 0x4911c
6853 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6854 #define _PIPE_B_CSC_COEFF_BV 0x49124
6855 #define _PIPE_B_CSC_MODE 0x49128
6856 #define _PIPE_B_CSC_PREOFF_HI 0x49130
6857 #define _PIPE_B_CSC_PREOFF_ME 0x49134
6858 #define _PIPE_B_CSC_PREOFF_LO 0x49138
6859 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
6860 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
6861 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
6862
6863 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6864 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6865 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6866 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6867 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6868 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6869 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6870 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6871 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6872 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6873 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6874 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6875 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6876
6877 /* MIPI DSI registers */
6878
6879 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
6880
6881 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6882 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6883 #define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
6884 #define DPI_ENABLE (1 << 31) /* A + C */
6885 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6886 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6887 #define DUAL_LINK_MODE_SHIFT 26
6888 #define DUAL_LINK_MODE_MASK (1 << 26)
6889 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6890 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6891 #define DITHERING_ENABLE (1 << 25) /* A + C */
6892 #define FLOPPED_HSTX (1 << 23)
6893 #define DE_INVERT (1 << 19) /* XXX */
6894 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6895 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6896 #define AFE_LATCHOUT (1 << 17)
6897 #define LP_OUTPUT_HOLD (1 << 16)
6898 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6899 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6900 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6901 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6902 #define CSB_SHIFT 9
6903 #define CSB_MASK (3 << 9)
6904 #define CSB_20MHZ (0 << 9)
6905 #define CSB_10MHZ (1 << 9)
6906 #define CSB_40MHZ (2 << 9)
6907 #define BANDGAP_MASK (1 << 8)
6908 #define BANDGAP_PNW_CIRCUIT (0 << 8)
6909 #define BANDGAP_LNC_CIRCUIT (1 << 8)
6910 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6911 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6912 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
6913 #define TEARING_EFFECT_SHIFT 2 /* A + C */
6914 #define TEARING_EFFECT_MASK (3 << 2)
6915 #define TEARING_EFFECT_OFF (0 << 2)
6916 #define TEARING_EFFECT_DSI (1 << 2)
6917 #define TEARING_EFFECT_GPIO (2 << 2)
6918 #define LANE_CONFIGURATION_SHIFT 0
6919 #define LANE_CONFIGURATION_MASK (3 << 0)
6920 #define LANE_CONFIGURATION_4LANE (0 << 0)
6921 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6922 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6923
6924 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6925 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6926 #define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
6927 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
6928 #define TEARING_EFFECT_DELAY_SHIFT 0
6929 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6930
6931 /* XXX: all bits reserved */
6932 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
6933
6934 /* MIPI DSI Controller and D-PHY registers */
6935
6936 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6937 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
6938 #define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
6939 _MIPIC_DEVICE_READY)
6940 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6941 #define ULPS_STATE_MASK (3 << 1)
6942 #define ULPS_STATE_ENTER (2 << 1)
6943 #define ULPS_STATE_EXIT (1 << 1)
6944 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6945 #define DEVICE_READY (1 << 0)
6946
6947 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6948 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
6949 #define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
6950 _MIPIC_INTR_STAT)
6951 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6952 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
6953 #define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
6954 _MIPIC_INTR_EN)
6955 #define TEARING_EFFECT (1 << 31)
6956 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
6957 #define GEN_READ_DATA_AVAIL (1 << 29)
6958 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6959 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6960 #define RX_PROT_VIOLATION (1 << 26)
6961 #define RX_INVALID_TX_LENGTH (1 << 25)
6962 #define ACK_WITH_NO_ERROR (1 << 24)
6963 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6964 #define LP_RX_TIMEOUT (1 << 22)
6965 #define HS_TX_TIMEOUT (1 << 21)
6966 #define DPI_FIFO_UNDERRUN (1 << 20)
6967 #define LOW_CONTENTION (1 << 19)
6968 #define HIGH_CONTENTION (1 << 18)
6969 #define TXDSI_VC_ID_INVALID (1 << 17)
6970 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6971 #define TXCHECKSUM_ERROR (1 << 15)
6972 #define TXECC_MULTIBIT_ERROR (1 << 14)
6973 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
6974 #define TXFALSE_CONTROL_ERROR (1 << 12)
6975 #define RXDSI_VC_ID_INVALID (1 << 11)
6976 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6977 #define RXCHECKSUM_ERROR (1 << 9)
6978 #define RXECC_MULTIBIT_ERROR (1 << 8)
6979 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
6980 #define RXFALSE_CONTROL_ERROR (1 << 6)
6981 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6982 #define RX_LP_TX_SYNC_ERROR (1 << 4)
6983 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6984 #define RXEOT_SYNC_ERROR (1 << 2)
6985 #define RXSOT_SYNC_ERROR (1 << 1)
6986 #define RXSOT_ERROR (1 << 0)
6987
6988 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6989 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
6990 #define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
6991 _MIPIC_DSI_FUNC_PRG)
6992 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6993 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
6994 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6995 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6996 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6997 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6998 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6999 #define VID_MODE_FORMAT_MASK (0xf << 7)
7000 #define VID_MODE_NOT_SUPPORTED (0 << 7)
7001 #define VID_MODE_FORMAT_RGB565 (1 << 7)
7002 #define VID_MODE_FORMAT_RGB666 (2 << 7)
7003 #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7004 #define VID_MODE_FORMAT_RGB888 (4 << 7)
7005 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7006 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7007 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7008 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7009 #define DATA_LANES_PRG_REG_SHIFT 0
7010 #define DATA_LANES_PRG_REG_MASK (7 << 0)
7011
7012 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
7013 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7014 #define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7015 _MIPIC_HS_TX_TIMEOUT)
7016 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7017
7018 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
7019 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7020 #define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7021 _MIPIC_LP_RX_TIMEOUT)
7022 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7023
7024 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
7025 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7026 #define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7027 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
7028 #define TURN_AROUND_TIMEOUT_MASK 0x3f
7029
7030 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
7031 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7032 #define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7033 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
7034 #define DEVICE_RESET_TIMER_MASK 0xffff
7035
7036 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
7037 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7038 #define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7039 _MIPIC_DPI_RESOLUTION)
7040 #define VERTICAL_ADDRESS_SHIFT 16
7041 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
7042 #define HORIZONTAL_ADDRESS_SHIFT 0
7043 #define HORIZONTAL_ADDRESS_MASK 0xffff
7044
7045 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
7046 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7047 #define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7048 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
7049 #define DBI_FIFO_EMPTY_HALF (0 << 0)
7050 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7051 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7052
7053 /* regs below are bits 15:0 */
7054 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
7055 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7056 #define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7057 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
7058
7059 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
7060 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7061 #define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7062 _MIPIC_HBP_COUNT)
7063
7064 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
7065 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7066 #define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7067 _MIPIC_HFP_COUNT)
7068
7069 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
7070 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7071 #define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7072 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
7073
7074 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
7075 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7076 #define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7077 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
7078
7079 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
7080 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7081 #define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7082 _MIPIC_VBP_COUNT)
7083
7084 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
7085 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7086 #define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7087 _MIPIC_VFP_COUNT)
7088
7089 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
7090 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7091 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7092 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
7093
7094 /* regs above are bits 15:0 */
7095
7096 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
7097 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7098 #define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7099 _MIPIC_DPI_CONTROL)
7100 #define DPI_LP_MODE (1 << 6)
7101 #define BACKLIGHT_OFF (1 << 5)
7102 #define BACKLIGHT_ON (1 << 4)
7103 #define COLOR_MODE_OFF (1 << 3)
7104 #define COLOR_MODE_ON (1 << 2)
7105 #define TURN_ON (1 << 1)
7106 #define SHUTDOWN (1 << 0)
7107
7108 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
7109 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7110 #define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7111 _MIPIC_DPI_DATA)
7112 #define COMMAND_BYTE_SHIFT 0
7113 #define COMMAND_BYTE_MASK (0x3f << 0)
7114
7115 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
7116 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7117 #define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7118 _MIPIC_INIT_COUNT)
7119 #define MASTER_INIT_TIMER_SHIFT 0
7120 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
7121
7122 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
7123 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7124 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7125 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
7126 #define MAX_RETURN_PKT_SIZE_SHIFT 0
7127 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7128
7129 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
7130 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7131 #define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7132 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
7133 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7134 #define DISABLE_VIDEO_BTA (1 << 3)
7135 #define IP_TG_CONFIG (1 << 2)
7136 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7137 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7138 #define VIDEO_MODE_BURST (3 << 0)
7139
7140 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
7141 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7142 #define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7143 _MIPIC_EOT_DISABLE)
7144 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7145 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7146 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7147 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7148 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7149 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7150 #define CLOCKSTOP (1 << 1)
7151 #define EOT_DISABLE (1 << 0)
7152
7153 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
7154 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7155 #define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7156 _MIPIC_LP_BYTECLK)
7157 #define LP_BYTECLK_SHIFT 0
7158 #define LP_BYTECLK_MASK (0xffff << 0)
7159
7160 /* bits 31:0 */
7161 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
7162 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7163 #define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7164 _MIPIC_LP_GEN_DATA)
7165
7166 /* bits 31:0 */
7167 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
7168 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7169 #define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7170 _MIPIC_HS_GEN_DATA)
7171
7172 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
7173 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7174 #define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7175 _MIPIC_LP_GEN_CTRL)
7176 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
7177 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7178 #define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7179 _MIPIC_HS_GEN_CTRL)
7180 #define LONG_PACKET_WORD_COUNT_SHIFT 8
7181 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7182 #define SHORT_PACKET_PARAM_SHIFT 8
7183 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7184 #define VIRTUAL_CHANNEL_SHIFT 6
7185 #define VIRTUAL_CHANNEL_MASK (3 << 6)
7186 #define DATA_TYPE_SHIFT 0
7187 #define DATA_TYPE_MASK (3f << 0)
7188 /* data type values, see include/video/mipi_display.h */
7189
7190 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
7191 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7192 #define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7193 _MIPIC_GEN_FIFO_STAT)
7194 #define DPI_FIFO_EMPTY (1 << 28)
7195 #define DBI_FIFO_EMPTY (1 << 27)
7196 #define LP_CTRL_FIFO_EMPTY (1 << 26)
7197 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7198 #define LP_CTRL_FIFO_FULL (1 << 24)
7199 #define HS_CTRL_FIFO_EMPTY (1 << 18)
7200 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7201 #define HS_CTRL_FIFO_FULL (1 << 16)
7202 #define LP_DATA_FIFO_EMPTY (1 << 10)
7203 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7204 #define LP_DATA_FIFO_FULL (1 << 8)
7205 #define HS_DATA_FIFO_EMPTY (1 << 2)
7206 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7207 #define HS_DATA_FIFO_FULL (1 << 0)
7208
7209 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
7210 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7211 #define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7212 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
7213 #define DBI_HS_LP_MODE_MASK (1 << 0)
7214 #define DBI_LP_MODE (1 << 0)
7215 #define DBI_HS_MODE (0 << 0)
7216
7217 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
7218 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7219 #define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7220 _MIPIC_DPHY_PARAM)
7221 #define EXIT_ZERO_COUNT_SHIFT 24
7222 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7223 #define TRAIL_COUNT_SHIFT 16
7224 #define TRAIL_COUNT_MASK (0x1f << 16)
7225 #define CLK_ZERO_COUNT_SHIFT 8
7226 #define CLK_ZERO_COUNT_MASK (0xff << 8)
7227 #define PREPARE_COUNT_SHIFT 0
7228 #define PREPARE_COUNT_MASK (0x3f << 0)
7229
7230 /* bits 31:0 */
7231 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
7232 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7233 #define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7234 _MIPIC_DBI_BW_CTRL)
7235
7236 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7237 + 0xb088)
7238 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7239 + 0xb888)
7240 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7241 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
7242 #define LP_HS_SSW_CNT_SHIFT 16
7243 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
7244 #define HS_LP_PWR_SW_CNT_SHIFT 0
7245 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7246
7247 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
7248 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7249 #define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7250 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
7251 #define STOP_STATE_STALL_COUNTER_SHIFT 0
7252 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7253
7254 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
7255 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7256 #define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7257 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
7258 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
7259 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7260 #define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7261 _MIPIC_INTR_EN_REG_1)
7262 #define RX_CONTENTION_DETECTED (1 << 0)
7263
7264 /* XXX: only pipe A ?!? */
7265 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
7266 #define DBI_TYPEC_ENABLE (1 << 31)
7267 #define DBI_TYPEC_WIP (1 << 30)
7268 #define DBI_TYPEC_OPTION_SHIFT 28
7269 #define DBI_TYPEC_OPTION_MASK (3 << 28)
7270 #define DBI_TYPEC_FREQ_SHIFT 24
7271 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
7272 #define DBI_TYPEC_OVERRIDE (1 << 8)
7273 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7274 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7275
7276
7277 /* MIPI adapter registers */
7278
7279 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
7280 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7281 #define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7282 _MIPIC_CTRL)
7283 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7284 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7285 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7286 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7287 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7288 #define READ_REQUEST_PRIORITY_SHIFT 3
7289 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
7290 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
7291 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7292 #define RGB_FLIP_TO_BGR (1 << 2)
7293
7294 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
7295 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7296 #define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7297 _MIPIC_DATA_ADDRESS)
7298 #define DATA_MEM_ADDRESS_SHIFT 5
7299 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7300 #define DATA_VALID (1 << 0)
7301
7302 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
7303 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7304 #define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7305 _MIPIC_DATA_LENGTH)
7306 #define DATA_LENGTH_SHIFT 0
7307 #define DATA_LENGTH_MASK (0xfffff << 0)
7308
7309 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
7310 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7311 #define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7312 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
7313 #define COMMAND_MEM_ADDRESS_SHIFT 5
7314 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7315 #define AUTO_PWG_ENABLE (1 << 2)
7316 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7317 #define COMMAND_VALID (1 << 0)
7318
7319 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
7320 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7321 #define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7322 _MIPIC_COMMAND_LENGTH)
7323 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7324 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7325
7326 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
7327 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7328 #define MIPI_READ_DATA_RETURN(port, n) \
7329 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
7330 + 4 * (n)) /* n: 0...7 */
7331
7332 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
7333 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7334 #define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7335 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
7336 #define READ_DATA_VALID(n) (1 << (n))
7337
7338 /* For UMS only (deprecated): */
7339 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7340 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
7341
7342 #endif /* _I915_REG_H_ */
This page took 0.194378 seconds and 5 git commands to generate.