drm/i915: framebuffer compression for GM45+
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 /*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32 #define INTEL_GMCH_CTRL 0x52
33 #define INTEL_GMCH_ENABLED 0x4
34 #define INTEL_GMCH_MEM_MASK 0x1
35 #define INTEL_GMCH_MEM_64M 0x1
36 #define INTEL_GMCH_MEM_128M 0
37
38 #define INTEL_GMCH_GMS_MASK (0xf << 4)
39 #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
40 #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
41 #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
42 #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
43 #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
44 #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
45
46 #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
47 #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
48 #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
49 #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
50 #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
51 #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
52 #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
53 #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
54
55 /* PCI config space */
56
57 #define HPLLCC 0xc0 /* 855 only */
58 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
59 #define GC_CLOCK_133_200 (0 << 0)
60 #define GC_CLOCK_100_200 (1 << 0)
61 #define GC_CLOCK_100_133 (2 << 0)
62 #define GC_CLOCK_166_250 (3 << 0)
63 #define GCFGC 0xf0 /* 915+ only */
64 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
65 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
66 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
67 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
68 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
69 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
70 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
71 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
72 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
73 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
74 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
75 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
76 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
77 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
78 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
79 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
80 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
81 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
82 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
83 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
84 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
85 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
86 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
87 #define LBB 0xf4
88 #define GDRST 0xc0
89 #define GDRST_FULL (0<<2)
90 #define GDRST_RENDER (1<<2)
91 #define GDRST_MEDIA (3<<2)
92
93 /* VGA stuff */
94
95 #define VGA_ST01_MDA 0x3ba
96 #define VGA_ST01_CGA 0x3da
97
98 #define VGA_MSR_WRITE 0x3c2
99 #define VGA_MSR_READ 0x3cc
100 #define VGA_MSR_MEM_EN (1<<1)
101 #define VGA_MSR_CGA_MODE (1<<0)
102
103 #define VGA_SR_INDEX 0x3c4
104 #define VGA_SR_DATA 0x3c5
105
106 #define VGA_AR_INDEX 0x3c0
107 #define VGA_AR_VID_EN (1<<5)
108 #define VGA_AR_DATA_WRITE 0x3c0
109 #define VGA_AR_DATA_READ 0x3c1
110
111 #define VGA_GR_INDEX 0x3ce
112 #define VGA_GR_DATA 0x3cf
113 /* GR05 */
114 #define VGA_GR_MEM_READ_MODE_SHIFT 3
115 #define VGA_GR_MEM_READ_MODE_PLANE 1
116 /* GR06 */
117 #define VGA_GR_MEM_MODE_MASK 0xc
118 #define VGA_GR_MEM_MODE_SHIFT 2
119 #define VGA_GR_MEM_A0000_AFFFF 0
120 #define VGA_GR_MEM_A0000_BFFFF 1
121 #define VGA_GR_MEM_B0000_B7FFF 2
122 #define VGA_GR_MEM_B0000_BFFFF 3
123
124 #define VGA_DACMASK 0x3c6
125 #define VGA_DACRX 0x3c7
126 #define VGA_DACWX 0x3c8
127 #define VGA_DACDATA 0x3c9
128
129 #define VGA_CR_INDEX_MDA 0x3b4
130 #define VGA_CR_DATA_MDA 0x3b5
131 #define VGA_CR_INDEX_CGA 0x3d4
132 #define VGA_CR_DATA_CGA 0x3d5
133
134 /*
135 * Memory interface instructions used by the kernel
136 */
137 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
138
139 #define MI_NOOP MI_INSTR(0, 0)
140 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
141 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
142 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
143 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
144 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
145 #define MI_FLUSH MI_INSTR(0x04, 0)
146 #define MI_READ_FLUSH (1 << 0)
147 #define MI_EXE_FLUSH (1 << 1)
148 #define MI_NO_WRITE_FLUSH (1 << 2)
149 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
150 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
151 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
152 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
153 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
154 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
155 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
156 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
157 #define MI_STORE_DWORD_INDEX_SHIFT 2
158 #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
159 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
160 #define MI_BATCH_NON_SECURE (1)
161 #define MI_BATCH_NON_SECURE_I965 (1<<8)
162 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
163
164 /*
165 * 3D instructions used by the kernel
166 */
167 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
168
169 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
170 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
171 #define SC_UPDATE_SCISSOR (0x1<<1)
172 #define SC_ENABLE_MASK (0x1<<0)
173 #define SC_ENABLE (0x1<<0)
174 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
175 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
176 #define SCI_YMIN_MASK (0xffff<<16)
177 #define SCI_XMIN_MASK (0xffff<<0)
178 #define SCI_YMAX_MASK (0xffff<<16)
179 #define SCI_XMAX_MASK (0xffff<<0)
180 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
181 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
182 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
183 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
184 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
185 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
186 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
187 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
188 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
189 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
190 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
191 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
192 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
193 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
194 #define BLT_DEPTH_8 (0<<24)
195 #define BLT_DEPTH_16_565 (1<<24)
196 #define BLT_DEPTH_16_1555 (2<<24)
197 #define BLT_DEPTH_32 (3<<24)
198 #define BLT_ROP_GXCOPY (0xcc<<16)
199 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
200 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
201 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
202 #define ASYNC_FLIP (1<<22)
203 #define DISPLAY_PLANE_A (0<<20)
204 #define DISPLAY_PLANE_B (1<<20)
205
206 /*
207 * Fence registers
208 */
209 #define FENCE_REG_830_0 0x2000
210 #define FENCE_REG_945_8 0x3000
211 #define I830_FENCE_START_MASK 0x07f80000
212 #define I830_FENCE_TILING_Y_SHIFT 12
213 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
214 #define I830_FENCE_PITCH_SHIFT 4
215 #define I830_FENCE_REG_VALID (1<<0)
216 #define I915_FENCE_MAX_PITCH_VAL 0x10
217 #define I830_FENCE_MAX_PITCH_VAL 6
218 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
219
220 #define I915_FENCE_START_MASK 0x0ff00000
221 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
222
223 #define FENCE_REG_965_0 0x03000
224 #define I965_FENCE_PITCH_SHIFT 2
225 #define I965_FENCE_TILING_Y_SHIFT 1
226 #define I965_FENCE_REG_VALID (1<<0)
227 #define I965_FENCE_MAX_PITCH_VAL 0x0400
228
229 /*
230 * Instruction and interrupt control regs
231 */
232 #define PGTBL_ER 0x02024
233 #define PRB0_TAIL 0x02030
234 #define PRB0_HEAD 0x02034
235 #define PRB0_START 0x02038
236 #define PRB0_CTL 0x0203c
237 #define TAIL_ADDR 0x001FFFF8
238 #define HEAD_WRAP_COUNT 0xFFE00000
239 #define HEAD_WRAP_ONE 0x00200000
240 #define HEAD_ADDR 0x001FFFFC
241 #define RING_NR_PAGES 0x001FF000
242 #define RING_REPORT_MASK 0x00000006
243 #define RING_REPORT_64K 0x00000002
244 #define RING_REPORT_128K 0x00000004
245 #define RING_NO_REPORT 0x00000000
246 #define RING_VALID_MASK 0x00000001
247 #define RING_VALID 0x00000001
248 #define RING_INVALID 0x00000000
249 #define PRB1_TAIL 0x02040 /* 915+ only */
250 #define PRB1_HEAD 0x02044 /* 915+ only */
251 #define PRB1_START 0x02048 /* 915+ only */
252 #define PRB1_CTL 0x0204c /* 915+ only */
253 #define IPEIR_I965 0x02064
254 #define IPEHR_I965 0x02068
255 #define INSTDONE_I965 0x0206c
256 #define INSTPS 0x02070 /* 965+ only */
257 #define INSTDONE1 0x0207c /* 965+ only */
258 #define ACTHD_I965 0x02074
259 #define HWS_PGA 0x02080
260 #define HWS_ADDRESS_MASK 0xfffff000
261 #define HWS_START_ADDRESS_SHIFT 4
262 #define IPEIR 0x02088
263 #define IPEHR 0x0208c
264 #define INSTDONE 0x02090
265 #define NOPID 0x02094
266 #define HWSTAM 0x02098
267 #define SCPD0 0x0209c /* 915+ only */
268 #define IER 0x020a0
269 #define IIR 0x020a4
270 #define IMR 0x020a8
271 #define ISR 0x020ac
272 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
273 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
274 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
275 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
276 #define I915_HWB_OOM_INTERRUPT (1<<13)
277 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
278 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
279 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
280 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
281 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
282 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
283 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
284 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
285 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
286 #define I915_DEBUG_INTERRUPT (1<<2)
287 #define I915_USER_INTERRUPT (1<<1)
288 #define I915_ASLE_INTERRUPT (1<<0)
289 #define EIR 0x020b0
290 #define EMR 0x020b4
291 #define ESR 0x020b8
292 #define GM45_ERROR_PAGE_TABLE (1<<5)
293 #define GM45_ERROR_MEM_PRIV (1<<4)
294 #define I915_ERROR_PAGE_TABLE (1<<4)
295 #define GM45_ERROR_CP_PRIV (1<<3)
296 #define I915_ERROR_MEMORY_REFRESH (1<<1)
297 #define I915_ERROR_INSTRUCTION (1<<0)
298 #define INSTPM 0x020c0
299 #define ACTHD 0x020c8
300 #define FW_BLC 0x020d8
301 #define FW_BLC2 0x020dc
302 #define FW_BLC_SELF 0x020e0 /* 915+ only */
303 #define FW_BLC_SELF_EN (1<<15)
304 #define MM_BURST_LENGTH 0x00700000
305 #define MM_FIFO_WATERMARK 0x0001F000
306 #define LM_BURST_LENGTH 0x00000700
307 #define LM_FIFO_WATERMARK 0x0000001F
308 #define MI_ARB_STATE 0x020e4 /* 915+ only */
309 #define CACHE_MODE_0 0x02120 /* 915+ only */
310 #define CM0_MASK_SHIFT 16
311 #define CM0_IZ_OPT_DISABLE (1<<6)
312 #define CM0_ZR_OPT_DISABLE (1<<5)
313 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
314 #define CM0_COLOR_EVICT_DISABLE (1<<3)
315 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
316 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
317 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
318
319
320 /*
321 * Framebuffer compression (915+ only)
322 */
323
324 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
325 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
326 #define FBC_CONTROL 0x03208
327 #define FBC_CTL_EN (1<<31)
328 #define FBC_CTL_PERIODIC (1<<30)
329 #define FBC_CTL_INTERVAL_SHIFT (16)
330 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
331 #define FBC_CTL_STRIDE_SHIFT (5)
332 #define FBC_CTL_FENCENO (1<<0)
333 #define FBC_COMMAND 0x0320c
334 #define FBC_CMD_COMPRESS (1<<0)
335 #define FBC_STATUS 0x03210
336 #define FBC_STAT_COMPRESSING (1<<31)
337 #define FBC_STAT_COMPRESSED (1<<30)
338 #define FBC_STAT_MODIFIED (1<<29)
339 #define FBC_STAT_CURRENT_LINE (1<<0)
340 #define FBC_CONTROL2 0x03214
341 #define FBC_CTL_FENCE_DBL (0<<4)
342 #define FBC_CTL_IDLE_IMM (0<<2)
343 #define FBC_CTL_IDLE_FULL (1<<2)
344 #define FBC_CTL_IDLE_LINE (2<<2)
345 #define FBC_CTL_IDLE_DEBUG (3<<2)
346 #define FBC_CTL_CPU_FENCE (1<<1)
347 #define FBC_CTL_PLANEA (0<<0)
348 #define FBC_CTL_PLANEB (1<<0)
349 #define FBC_FENCE_OFF 0x0321b
350 #define FBC_TAG 0x03300
351
352 #define FBC_LL_SIZE (1536)
353
354 /* Framebuffer compression for GM45+ */
355 #define DPFC_CB_BASE 0x3200
356 #define DPFC_CONTROL 0x3208
357 #define DPFC_CTL_EN (1<<31)
358 #define DPFC_CTL_PLANEA (0<<30)
359 #define DPFC_CTL_PLANEB (1<<30)
360 #define DPFC_CTL_FENCE_EN (1<<29)
361 #define DPFC_SR_EN (1<<10)
362 #define DPFC_CTL_LIMIT_1X (0<<6)
363 #define DPFC_CTL_LIMIT_2X (1<<6)
364 #define DPFC_CTL_LIMIT_4X (2<<6)
365 #define DPFC_RECOMP_CTL 0x320c
366 #define DPFC_RECOMP_STALL_EN (1<<27)
367 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
368 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
369 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
370 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
371 #define DPFC_STATUS 0x3210
372 #define DPFC_INVAL_SEG_SHIFT (16)
373 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
374 #define DPFC_COMP_SEG_SHIFT (0)
375 #define DPFC_COMP_SEG_MASK (0x000003ff)
376 #define DPFC_STATUS2 0x3214
377 #define DPFC_FENCE_YOFF 0x3218
378 #define DPFC_CHICKEN 0x3224
379 #define DPFC_HT_MODIFY (1<<31)
380
381 /*
382 * GPIO regs
383 */
384 #define GPIOA 0x5010
385 #define GPIOB 0x5014
386 #define GPIOC 0x5018
387 #define GPIOD 0x501c
388 #define GPIOE 0x5020
389 #define GPIOF 0x5024
390 #define GPIOG 0x5028
391 #define GPIOH 0x502c
392 # define GPIO_CLOCK_DIR_MASK (1 << 0)
393 # define GPIO_CLOCK_DIR_IN (0 << 1)
394 # define GPIO_CLOCK_DIR_OUT (1 << 1)
395 # define GPIO_CLOCK_VAL_MASK (1 << 2)
396 # define GPIO_CLOCK_VAL_OUT (1 << 3)
397 # define GPIO_CLOCK_VAL_IN (1 << 4)
398 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
399 # define GPIO_DATA_DIR_MASK (1 << 8)
400 # define GPIO_DATA_DIR_IN (0 << 9)
401 # define GPIO_DATA_DIR_OUT (1 << 9)
402 # define GPIO_DATA_VAL_MASK (1 << 10)
403 # define GPIO_DATA_VAL_OUT (1 << 11)
404 # define GPIO_DATA_VAL_IN (1 << 12)
405 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
406
407 /*
408 * Clock control & power management
409 */
410
411 #define VGA0 0x6000
412 #define VGA1 0x6004
413 #define VGA_PD 0x6010
414 #define VGA0_PD_P2_DIV_4 (1 << 7)
415 #define VGA0_PD_P1_DIV_2 (1 << 5)
416 #define VGA0_PD_P1_SHIFT 0
417 #define VGA0_PD_P1_MASK (0x1f << 0)
418 #define VGA1_PD_P2_DIV_4 (1 << 15)
419 #define VGA1_PD_P1_DIV_2 (1 << 13)
420 #define VGA1_PD_P1_SHIFT 8
421 #define VGA1_PD_P1_MASK (0x1f << 8)
422 #define DPLL_A 0x06014
423 #define DPLL_B 0x06018
424 #define DPLL_VCO_ENABLE (1 << 31)
425 #define DPLL_DVO_HIGH_SPEED (1 << 30)
426 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
427 #define DPLL_VGA_MODE_DIS (1 << 28)
428 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
429 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
430 #define DPLL_MODE_MASK (3 << 26)
431 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
432 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
433 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
434 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
435 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
436 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
437 #define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
438
439 #define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
440 #define I915_CRC_ERROR_ENABLE (1UL<<29)
441 #define I915_CRC_DONE_ENABLE (1UL<<28)
442 #define I915_GMBUS_EVENT_ENABLE (1UL<<27)
443 #define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
444 #define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
445 #define I915_DPST_EVENT_ENABLE (1UL<<23)
446 #define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
447 #define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
448 #define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
449 #define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
450 #define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
451 #define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
452 #define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
453 #define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
454 #define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
455 #define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
456 #define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
457 #define I915_DPST_EVENT_STATUS (1UL<<7)
458 #define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
459 #define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
460 #define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
461 #define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
462 #define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
463 #define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
464
465 #define SRX_INDEX 0x3c4
466 #define SRX_DATA 0x3c5
467 #define SR01 1
468 #define SR01_SCREEN_OFF (1<<5)
469
470 #define PPCR 0x61204
471 #define PPCR_ON (1<<0)
472
473 #define DVOB 0x61140
474 #define DVOB_ON (1<<31)
475 #define DVOC 0x61160
476 #define DVOC_ON (1<<31)
477 #define LVDS 0x61180
478 #define LVDS_ON (1<<31)
479
480 #define ADPA 0x61100
481 #define ADPA_DPMS_MASK (~(3<<10))
482 #define ADPA_DPMS_ON (0<<10)
483 #define ADPA_DPMS_SUSPEND (1<<10)
484 #define ADPA_DPMS_STANDBY (2<<10)
485 #define ADPA_DPMS_OFF (3<<10)
486
487 #define RING_TAIL 0x00
488 #define TAIL_ADDR 0x001FFFF8
489 #define RING_HEAD 0x04
490 #define HEAD_WRAP_COUNT 0xFFE00000
491 #define HEAD_WRAP_ONE 0x00200000
492 #define HEAD_ADDR 0x001FFFFC
493 #define RING_START 0x08
494 #define START_ADDR 0xFFFFF000
495 #define RING_LEN 0x0C
496 #define RING_NR_PAGES 0x001FF000
497 #define RING_REPORT_MASK 0x00000006
498 #define RING_REPORT_64K 0x00000002
499 #define RING_REPORT_128K 0x00000004
500 #define RING_NO_REPORT 0x00000000
501 #define RING_VALID_MASK 0x00000001
502 #define RING_VALID 0x00000001
503 #define RING_INVALID 0x00000000
504
505 /* Scratch pad debug 0 reg:
506 */
507 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
508 /*
509 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
510 * this field (only one bit may be set).
511 */
512 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
513 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
514 #define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
515 /* i830, required in DVO non-gang */
516 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
517 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
518 #define PLL_REF_INPUT_DREFCLK (0 << 13)
519 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
520 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
521 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
522 #define PLL_REF_INPUT_MASK (3 << 13)
523 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
524 /* IGDNG */
525 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
526 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
527 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
528 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
529 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
530
531 /*
532 * Parallel to Serial Load Pulse phase selection.
533 * Selects the phase for the 10X DPLL clock for the PCIe
534 * digital display port. The range is 4 to 13; 10 or more
535 * is just a flip delay. The default is 6
536 */
537 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
538 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
539 /*
540 * SDVO multiplier for 945G/GM. Not used on 965.
541 */
542 #define SDVO_MULTIPLIER_MASK 0x000000ff
543 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
544 #define SDVO_MULTIPLIER_SHIFT_VGA 0
545 #define DPLL_A_MD 0x0601c /* 965+ only */
546 /*
547 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
548 *
549 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
550 */
551 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
552 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
553 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
554 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
555 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
556 /*
557 * SDVO/UDI pixel multiplier.
558 *
559 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
560 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
561 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
562 * dummy bytes in the datastream at an increased clock rate, with both sides of
563 * the link knowing how many bytes are fill.
564 *
565 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
566 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
567 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
568 * through an SDVO command.
569 *
570 * This register field has values of multiplication factor minus 1, with
571 * a maximum multiplier of 5 for SDVO.
572 */
573 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
574 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
575 /*
576 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
577 * This best be set to the default value (3) or the CRT won't work. No,
578 * I don't entirely understand what this does...
579 */
580 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
581 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
582 #define DPLL_B_MD 0x06020 /* 965+ only */
583 #define FPA0 0x06040
584 #define FPA1 0x06044
585 #define FPB0 0x06048
586 #define FPB1 0x0604c
587 #define FP_N_DIV_MASK 0x003f0000
588 #define FP_N_IGD_DIV_MASK 0x00ff0000
589 #define FP_N_DIV_SHIFT 16
590 #define FP_M1_DIV_MASK 0x00003f00
591 #define FP_M1_DIV_SHIFT 8
592 #define FP_M2_DIV_MASK 0x0000003f
593 #define FP_M2_IGD_DIV_MASK 0x000000ff
594 #define FP_M2_DIV_SHIFT 0
595 #define DPLL_TEST 0x606c
596 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
597 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
598 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
599 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
600 #define DPLLB_TEST_N_BYPASS (1 << 19)
601 #define DPLLB_TEST_M_BYPASS (1 << 18)
602 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
603 #define DPLLA_TEST_N_BYPASS (1 << 3)
604 #define DPLLA_TEST_M_BYPASS (1 << 2)
605 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
606 #define D_STATE 0x6104
607 #define DSTATE_PLL_D3_OFF (1<<3)
608 #define DSTATE_GFX_CLOCK_GATING (1<<1)
609 #define DSTATE_DOT_CLOCK_GATING (1<<0)
610 #define DSPCLK_GATE_D 0x6200
611 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
612 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
613 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
614 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
615 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
616 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
617 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
618 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
619 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
620 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
621 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
622 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
623 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
624 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
625 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
626 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
627 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
628 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
629 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
630 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
631 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
632 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
633 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
634 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
635 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
636 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
637 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
638 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
639 /**
640 * This bit must be set on the 830 to prevent hangs when turning off the
641 * overlay scaler.
642 */
643 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
644 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
645 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
646 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
647 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
648
649 #define RENCLK_GATE_D1 0x6204
650 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
651 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
652 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
653 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
654 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
655 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
656 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
657 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
658 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
659 /** This bit must be unset on 855,865 */
660 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
661 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
662 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
663 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
664 /** This bit must be set on 855,865. */
665 # define SV_CLOCK_GATE_DISABLE (1 << 0)
666 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
667 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
668 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
669 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
670 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
671 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
672 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
673 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
674 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
675 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
676 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
677 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
678 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
679 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
680 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
681 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
682 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
683
684 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
685 /** This bit must always be set on 965G/965GM */
686 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
687 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
688 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
689 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
690 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
691 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
692 /** This bit must always be set on 965G */
693 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
694 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
695 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
696 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
697 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
698 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
699 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
700 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
701 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
702 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
703 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
704 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
705 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
706 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
707 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
708 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
709 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
710 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
711 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
712
713 #define RENCLK_GATE_D2 0x6208
714 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
715 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
716 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
717 #define RAMCLK_GATE_D 0x6210 /* CRL only */
718 #define DEUC 0x6214 /* CRL only */
719
720 /*
721 * Palette regs
722 */
723
724 #define PALETTE_A 0x0a000
725 #define PALETTE_B 0x0a800
726
727 /* MCH MMIO space */
728
729 /*
730 * MCHBAR mirror.
731 *
732 * This mirrors the MCHBAR MMIO space whose location is determined by
733 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
734 * every way. It is not accessible from the CP register read instructions.
735 *
736 */
737 #define MCHBAR_MIRROR_BASE 0x10000
738
739 /** 915-945 and GM965 MCH register controlling DRAM channel access */
740 #define DCC 0x10200
741 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
742 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
743 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
744 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
745 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
746 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
747
748 /** 965 MCH register controlling DRAM channel configuration */
749 #define C0DRB3 0x10206
750 #define C1DRB3 0x10606
751
752 /* Clocking configuration register */
753 #define CLKCFG 0x10c00
754 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
755 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
756 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
757 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
758 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
759 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
760 /* Note, below two are guess */
761 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
762 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
763 #define CLKCFG_FSB_MASK (7 << 0)
764 #define CLKCFG_MEM_533 (1 << 4)
765 #define CLKCFG_MEM_667 (2 << 4)
766 #define CLKCFG_MEM_800 (3 << 4)
767 #define CLKCFG_MEM_MASK (7 << 4)
768
769 /** GM965 GM45 render standby register */
770 #define MCHBAR_RENDER_STANDBY 0x111B8
771
772 #define PEG_BAND_GAP_DATA 0x14d68
773
774 /*
775 * Overlay regs
776 */
777
778 #define OVADD 0x30000
779 #define DOVSTA 0x30008
780 #define OC_BUF (0x3<<20)
781 #define OGAMC5 0x30010
782 #define OGAMC4 0x30014
783 #define OGAMC3 0x30018
784 #define OGAMC2 0x3001c
785 #define OGAMC1 0x30020
786 #define OGAMC0 0x30024
787
788 /*
789 * Display engine regs
790 */
791
792 /* Pipe A timing regs */
793 #define HTOTAL_A 0x60000
794 #define HBLANK_A 0x60004
795 #define HSYNC_A 0x60008
796 #define VTOTAL_A 0x6000c
797 #define VBLANK_A 0x60010
798 #define VSYNC_A 0x60014
799 #define PIPEASRC 0x6001c
800 #define BCLRPAT_A 0x60020
801
802 /* Pipe B timing regs */
803 #define HTOTAL_B 0x61000
804 #define HBLANK_B 0x61004
805 #define HSYNC_B 0x61008
806 #define VTOTAL_B 0x6100c
807 #define VBLANK_B 0x61010
808 #define VSYNC_B 0x61014
809 #define PIPEBSRC 0x6101c
810 #define BCLRPAT_B 0x61020
811
812 /* VGA port control */
813 #define ADPA 0x61100
814 #define ADPA_DAC_ENABLE (1<<31)
815 #define ADPA_DAC_DISABLE 0
816 #define ADPA_PIPE_SELECT_MASK (1<<30)
817 #define ADPA_PIPE_A_SELECT 0
818 #define ADPA_PIPE_B_SELECT (1<<30)
819 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
820 #define ADPA_SETS_HVPOLARITY 0
821 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
822 #define ADPA_VSYNC_CNTL_ENABLE 0
823 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
824 #define ADPA_HSYNC_CNTL_ENABLE 0
825 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
826 #define ADPA_VSYNC_ACTIVE_LOW 0
827 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
828 #define ADPA_HSYNC_ACTIVE_LOW 0
829 #define ADPA_DPMS_MASK (~(3<<10))
830 #define ADPA_DPMS_ON (0<<10)
831 #define ADPA_DPMS_SUSPEND (1<<10)
832 #define ADPA_DPMS_STANDBY (2<<10)
833 #define ADPA_DPMS_OFF (3<<10)
834
835 /* Hotplug control (945+ only) */
836 #define PORT_HOTPLUG_EN 0x61110
837 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
838 #define DPB_HOTPLUG_INT_EN (1 << 29)
839 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
840 #define DPC_HOTPLUG_INT_EN (1 << 28)
841 #define HDMID_HOTPLUG_INT_EN (1 << 27)
842 #define DPD_HOTPLUG_INT_EN (1 << 27)
843 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
844 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
845 #define TV_HOTPLUG_INT_EN (1 << 18)
846 #define CRT_EOS_INT_EN (1 << 10)
847 #define CRT_HOTPLUG_INT_EN (1 << 9)
848 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
849 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
850 /* must use period 64 on GM45 according to docs */
851 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
852 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
853 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
854 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
855 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
856 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
857 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
858 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
859 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
860 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
861 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
862 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
863 #define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
864 #define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
865 #define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
866 HDMIC_HOTPLUG_INT_EN | \
867 HDMID_HOTPLUG_INT_EN | \
868 SDVOB_HOTPLUG_INT_EN | \
869 SDVOC_HOTPLUG_INT_EN | \
870 TV_HOTPLUG_INT_EN | \
871 CRT_HOTPLUG_INT_EN)
872
873
874 #define PORT_HOTPLUG_STAT 0x61114
875 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
876 #define DPB_HOTPLUG_INT_STATUS (1 << 29)
877 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
878 #define DPC_HOTPLUG_INT_STATUS (1 << 28)
879 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
880 #define DPD_HOTPLUG_INT_STATUS (1 << 27)
881 #define CRT_EOS_INT_STATUS (1 << 12)
882 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
883 #define TV_HOTPLUG_INT_STATUS (1 << 10)
884 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
885 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
886 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
887 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
888 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
889 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
890
891 /* SDVO port control */
892 #define SDVOB 0x61140
893 #define SDVOC 0x61160
894 #define SDVO_ENABLE (1 << 31)
895 #define SDVO_PIPE_B_SELECT (1 << 30)
896 #define SDVO_STALL_SELECT (1 << 29)
897 #define SDVO_INTERRUPT_ENABLE (1 << 26)
898 /**
899 * 915G/GM SDVO pixel multiplier.
900 *
901 * Programmed value is multiplier - 1, up to 5x.
902 *
903 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
904 */
905 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
906 #define SDVO_PORT_MULTIPLY_SHIFT 23
907 #define SDVO_PHASE_SELECT_MASK (15 << 19)
908 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
909 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
910 #define SDVOC_GANG_MODE (1 << 16)
911 #define SDVO_ENCODING_SDVO (0x0 << 10)
912 #define SDVO_ENCODING_HDMI (0x2 << 10)
913 /** Requird for HDMI operation */
914 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
915 #define SDVO_BORDER_ENABLE (1 << 7)
916 #define SDVO_AUDIO_ENABLE (1 << 6)
917 /** New with 965, default is to be set */
918 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
919 /** New with 965, default is to be set */
920 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
921 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
922 #define SDVO_DETECTED (1 << 2)
923 /* Bits to be preserved when writing */
924 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
925 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
926
927 /* DVO port control */
928 #define DVOA 0x61120
929 #define DVOB 0x61140
930 #define DVOC 0x61160
931 #define DVO_ENABLE (1 << 31)
932 #define DVO_PIPE_B_SELECT (1 << 30)
933 #define DVO_PIPE_STALL_UNUSED (0 << 28)
934 #define DVO_PIPE_STALL (1 << 28)
935 #define DVO_PIPE_STALL_TV (2 << 28)
936 #define DVO_PIPE_STALL_MASK (3 << 28)
937 #define DVO_USE_VGA_SYNC (1 << 15)
938 #define DVO_DATA_ORDER_I740 (0 << 14)
939 #define DVO_DATA_ORDER_FP (1 << 14)
940 #define DVO_VSYNC_DISABLE (1 << 11)
941 #define DVO_HSYNC_DISABLE (1 << 10)
942 #define DVO_VSYNC_TRISTATE (1 << 9)
943 #define DVO_HSYNC_TRISTATE (1 << 8)
944 #define DVO_BORDER_ENABLE (1 << 7)
945 #define DVO_DATA_ORDER_GBRG (1 << 6)
946 #define DVO_DATA_ORDER_RGGB (0 << 6)
947 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
948 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
949 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
950 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
951 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
952 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
953 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
954 #define DVO_PRESERVE_MASK (0x7<<24)
955 #define DVOA_SRCDIM 0x61124
956 #define DVOB_SRCDIM 0x61144
957 #define DVOC_SRCDIM 0x61164
958 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
959 #define DVO_SRCDIM_VERTICAL_SHIFT 0
960
961 /* LVDS port control */
962 #define LVDS 0x61180
963 /*
964 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
965 * the DPLL semantics change when the LVDS is assigned to that pipe.
966 */
967 #define LVDS_PORT_EN (1 << 31)
968 /* Selects pipe B for LVDS data. Must be set on pre-965. */
969 #define LVDS_PIPEB_SELECT (1 << 30)
970 /*
971 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
972 * pixel.
973 */
974 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
975 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
976 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
977 /*
978 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
979 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
980 * on.
981 */
982 #define LVDS_A3_POWER_MASK (3 << 6)
983 #define LVDS_A3_POWER_DOWN (0 << 6)
984 #define LVDS_A3_POWER_UP (3 << 6)
985 /*
986 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
987 * is set.
988 */
989 #define LVDS_CLKB_POWER_MASK (3 << 4)
990 #define LVDS_CLKB_POWER_DOWN (0 << 4)
991 #define LVDS_CLKB_POWER_UP (3 << 4)
992 /*
993 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
994 * setting for whether we are in dual-channel mode. The B3 pair will
995 * additionally only be powered up when LVDS_A3_POWER_UP is set.
996 */
997 #define LVDS_B0B3_POWER_MASK (3 << 2)
998 #define LVDS_B0B3_POWER_DOWN (0 << 2)
999 #define LVDS_B0B3_POWER_UP (3 << 2)
1000
1001 /* Panel power sequencing */
1002 #define PP_STATUS 0x61200
1003 #define PP_ON (1 << 31)
1004 /*
1005 * Indicates that all dependencies of the panel are on:
1006 *
1007 * - PLL enabled
1008 * - pipe enabled
1009 * - LVDS/DVOB/DVOC on
1010 */
1011 #define PP_READY (1 << 30)
1012 #define PP_SEQUENCE_NONE (0 << 28)
1013 #define PP_SEQUENCE_ON (1 << 28)
1014 #define PP_SEQUENCE_OFF (2 << 28)
1015 #define PP_SEQUENCE_MASK 0x30000000
1016 #define PP_CONTROL 0x61204
1017 #define POWER_TARGET_ON (1 << 0)
1018 #define PP_ON_DELAYS 0x61208
1019 #define PP_OFF_DELAYS 0x6120c
1020 #define PP_DIVISOR 0x61210
1021
1022 /* Panel fitting */
1023 #define PFIT_CONTROL 0x61230
1024 #define PFIT_ENABLE (1 << 31)
1025 #define PFIT_PIPE_MASK (3 << 29)
1026 #define PFIT_PIPE_SHIFT 29
1027 #define VERT_INTERP_DISABLE (0 << 10)
1028 #define VERT_INTERP_BILINEAR (1 << 10)
1029 #define VERT_INTERP_MASK (3 << 10)
1030 #define VERT_AUTO_SCALE (1 << 9)
1031 #define HORIZ_INTERP_DISABLE (0 << 6)
1032 #define HORIZ_INTERP_BILINEAR (1 << 6)
1033 #define HORIZ_INTERP_MASK (3 << 6)
1034 #define HORIZ_AUTO_SCALE (1 << 5)
1035 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1036 #define PFIT_FILTER_FUZZY (0 << 24)
1037 #define PFIT_SCALING_AUTO (0 << 26)
1038 #define PFIT_SCALING_PROGRAMMED (1 << 26)
1039 #define PFIT_SCALING_PILLAR (2 << 26)
1040 #define PFIT_SCALING_LETTER (3 << 26)
1041 #define PFIT_PGM_RATIOS 0x61234
1042 #define PFIT_VERT_SCALE_MASK 0xfff00000
1043 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1044 /* Pre-965 */
1045 #define PFIT_VERT_SCALE_SHIFT 20
1046 #define PFIT_VERT_SCALE_MASK 0xfff00000
1047 #define PFIT_HORIZ_SCALE_SHIFT 4
1048 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1049 /* 965+ */
1050 #define PFIT_VERT_SCALE_SHIFT_965 16
1051 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1052 #define PFIT_HORIZ_SCALE_SHIFT_965 0
1053 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1054
1055 #define PFIT_AUTO_RATIOS 0x61238
1056
1057 /* Backlight control */
1058 #define BLC_PWM_CTL 0x61254
1059 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1060 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
1061 #define BLM_COMBINATION_MODE (1 << 30)
1062 /*
1063 * This is the most significant 15 bits of the number of backlight cycles in a
1064 * complete cycle of the modulated backlight control.
1065 *
1066 * The actual value is this field multiplied by two.
1067 */
1068 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1069 #define BLM_LEGACY_MODE (1 << 16)
1070 /*
1071 * This is the number of cycles out of the backlight modulation cycle for which
1072 * the backlight is on.
1073 *
1074 * This field must be no greater than the number of cycles in the complete
1075 * backlight modulation cycle.
1076 */
1077 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1078 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1079
1080 /* TV port control */
1081 #define TV_CTL 0x68000
1082 /** Enables the TV encoder */
1083 # define TV_ENC_ENABLE (1 << 31)
1084 /** Sources the TV encoder input from pipe B instead of A. */
1085 # define TV_ENC_PIPEB_SELECT (1 << 30)
1086 /** Outputs composite video (DAC A only) */
1087 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1088 /** Outputs SVideo video (DAC B/C) */
1089 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1090 /** Outputs Component video (DAC A/B/C) */
1091 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1092 /** Outputs Composite and SVideo (DAC A/B/C) */
1093 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1094 # define TV_TRILEVEL_SYNC (1 << 21)
1095 /** Enables slow sync generation (945GM only) */
1096 # define TV_SLOW_SYNC (1 << 20)
1097 /** Selects 4x oversampling for 480i and 576p */
1098 # define TV_OVERSAMPLE_4X (0 << 18)
1099 /** Selects 2x oversampling for 720p and 1080i */
1100 # define TV_OVERSAMPLE_2X (1 << 18)
1101 /** Selects no oversampling for 1080p */
1102 # define TV_OVERSAMPLE_NONE (2 << 18)
1103 /** Selects 8x oversampling */
1104 # define TV_OVERSAMPLE_8X (3 << 18)
1105 /** Selects progressive mode rather than interlaced */
1106 # define TV_PROGRESSIVE (1 << 17)
1107 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1108 # define TV_PAL_BURST (1 << 16)
1109 /** Field for setting delay of Y compared to C */
1110 # define TV_YC_SKEW_MASK (7 << 12)
1111 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1112 # define TV_ENC_SDP_FIX (1 << 11)
1113 /**
1114 * Enables a fix for the 915GM only.
1115 *
1116 * Not sure what it does.
1117 */
1118 # define TV_ENC_C0_FIX (1 << 10)
1119 /** Bits that must be preserved by software */
1120 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1121 # define TV_FUSE_STATE_MASK (3 << 4)
1122 /** Read-only state that reports all features enabled */
1123 # define TV_FUSE_STATE_ENABLED (0 << 4)
1124 /** Read-only state that reports that Macrovision is disabled in hardware*/
1125 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1126 /** Read-only state that reports that TV-out is disabled in hardware. */
1127 # define TV_FUSE_STATE_DISABLED (2 << 4)
1128 /** Normal operation */
1129 # define TV_TEST_MODE_NORMAL (0 << 0)
1130 /** Encoder test pattern 1 - combo pattern */
1131 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
1132 /** Encoder test pattern 2 - full screen vertical 75% color bars */
1133 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
1134 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
1135 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
1136 /** Encoder test pattern 4 - random noise */
1137 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
1138 /** Encoder test pattern 5 - linear color ramps */
1139 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
1140 /**
1141 * This test mode forces the DACs to 50% of full output.
1142 *
1143 * This is used for load detection in combination with TVDAC_SENSE_MASK
1144 */
1145 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1146 # define TV_TEST_MODE_MASK (7 << 0)
1147
1148 #define TV_DAC 0x68004
1149 /**
1150 * Reports that DAC state change logic has reported change (RO).
1151 *
1152 * This gets cleared when TV_DAC_STATE_EN is cleared
1153 */
1154 # define TVDAC_STATE_CHG (1 << 31)
1155 # define TVDAC_SENSE_MASK (7 << 28)
1156 /** Reports that DAC A voltage is above the detect threshold */
1157 # define TVDAC_A_SENSE (1 << 30)
1158 /** Reports that DAC B voltage is above the detect threshold */
1159 # define TVDAC_B_SENSE (1 << 29)
1160 /** Reports that DAC C voltage is above the detect threshold */
1161 # define TVDAC_C_SENSE (1 << 28)
1162 /**
1163 * Enables DAC state detection logic, for load-based TV detection.
1164 *
1165 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1166 * to off, for load detection to work.
1167 */
1168 # define TVDAC_STATE_CHG_EN (1 << 27)
1169 /** Sets the DAC A sense value to high */
1170 # define TVDAC_A_SENSE_CTL (1 << 26)
1171 /** Sets the DAC B sense value to high */
1172 # define TVDAC_B_SENSE_CTL (1 << 25)
1173 /** Sets the DAC C sense value to high */
1174 # define TVDAC_C_SENSE_CTL (1 << 24)
1175 /** Overrides the ENC_ENABLE and DAC voltage levels */
1176 # define DAC_CTL_OVERRIDE (1 << 7)
1177 /** Sets the slew rate. Must be preserved in software */
1178 # define ENC_TVDAC_SLEW_FAST (1 << 6)
1179 # define DAC_A_1_3_V (0 << 4)
1180 # define DAC_A_1_1_V (1 << 4)
1181 # define DAC_A_0_7_V (2 << 4)
1182 # define DAC_A_MASK (3 << 4)
1183 # define DAC_B_1_3_V (0 << 2)
1184 # define DAC_B_1_1_V (1 << 2)
1185 # define DAC_B_0_7_V (2 << 2)
1186 # define DAC_B_MASK (3 << 2)
1187 # define DAC_C_1_3_V (0 << 0)
1188 # define DAC_C_1_1_V (1 << 0)
1189 # define DAC_C_0_7_V (2 << 0)
1190 # define DAC_C_MASK (3 << 0)
1191
1192 /**
1193 * CSC coefficients are stored in a floating point format with 9 bits of
1194 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1195 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1196 * -1 (0x3) being the only legal negative value.
1197 */
1198 #define TV_CSC_Y 0x68010
1199 # define TV_RY_MASK 0x07ff0000
1200 # define TV_RY_SHIFT 16
1201 # define TV_GY_MASK 0x00000fff
1202 # define TV_GY_SHIFT 0
1203
1204 #define TV_CSC_Y2 0x68014
1205 # define TV_BY_MASK 0x07ff0000
1206 # define TV_BY_SHIFT 16
1207 /**
1208 * Y attenuation for component video.
1209 *
1210 * Stored in 1.9 fixed point.
1211 */
1212 # define TV_AY_MASK 0x000003ff
1213 # define TV_AY_SHIFT 0
1214
1215 #define TV_CSC_U 0x68018
1216 # define TV_RU_MASK 0x07ff0000
1217 # define TV_RU_SHIFT 16
1218 # define TV_GU_MASK 0x000007ff
1219 # define TV_GU_SHIFT 0
1220
1221 #define TV_CSC_U2 0x6801c
1222 # define TV_BU_MASK 0x07ff0000
1223 # define TV_BU_SHIFT 16
1224 /**
1225 * U attenuation for component video.
1226 *
1227 * Stored in 1.9 fixed point.
1228 */
1229 # define TV_AU_MASK 0x000003ff
1230 # define TV_AU_SHIFT 0
1231
1232 #define TV_CSC_V 0x68020
1233 # define TV_RV_MASK 0x0fff0000
1234 # define TV_RV_SHIFT 16
1235 # define TV_GV_MASK 0x000007ff
1236 # define TV_GV_SHIFT 0
1237
1238 #define TV_CSC_V2 0x68024
1239 # define TV_BV_MASK 0x07ff0000
1240 # define TV_BV_SHIFT 16
1241 /**
1242 * V attenuation for component video.
1243 *
1244 * Stored in 1.9 fixed point.
1245 */
1246 # define TV_AV_MASK 0x000007ff
1247 # define TV_AV_SHIFT 0
1248
1249 #define TV_CLR_KNOBS 0x68028
1250 /** 2s-complement brightness adjustment */
1251 # define TV_BRIGHTNESS_MASK 0xff000000
1252 # define TV_BRIGHTNESS_SHIFT 24
1253 /** Contrast adjustment, as a 2.6 unsigned floating point number */
1254 # define TV_CONTRAST_MASK 0x00ff0000
1255 # define TV_CONTRAST_SHIFT 16
1256 /** Saturation adjustment, as a 2.6 unsigned floating point number */
1257 # define TV_SATURATION_MASK 0x0000ff00
1258 # define TV_SATURATION_SHIFT 8
1259 /** Hue adjustment, as an integer phase angle in degrees */
1260 # define TV_HUE_MASK 0x000000ff
1261 # define TV_HUE_SHIFT 0
1262
1263 #define TV_CLR_LEVEL 0x6802c
1264 /** Controls the DAC level for black */
1265 # define TV_BLACK_LEVEL_MASK 0x01ff0000
1266 # define TV_BLACK_LEVEL_SHIFT 16
1267 /** Controls the DAC level for blanking */
1268 # define TV_BLANK_LEVEL_MASK 0x000001ff
1269 # define TV_BLANK_LEVEL_SHIFT 0
1270
1271 #define TV_H_CTL_1 0x68030
1272 /** Number of pixels in the hsync. */
1273 # define TV_HSYNC_END_MASK 0x1fff0000
1274 # define TV_HSYNC_END_SHIFT 16
1275 /** Total number of pixels minus one in the line (display and blanking). */
1276 # define TV_HTOTAL_MASK 0x00001fff
1277 # define TV_HTOTAL_SHIFT 0
1278
1279 #define TV_H_CTL_2 0x68034
1280 /** Enables the colorburst (needed for non-component color) */
1281 # define TV_BURST_ENA (1 << 31)
1282 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
1283 # define TV_HBURST_START_SHIFT 16
1284 # define TV_HBURST_START_MASK 0x1fff0000
1285 /** Length of the colorburst */
1286 # define TV_HBURST_LEN_SHIFT 0
1287 # define TV_HBURST_LEN_MASK 0x0001fff
1288
1289 #define TV_H_CTL_3 0x68038
1290 /** End of hblank, measured in pixels minus one from start of hsync */
1291 # define TV_HBLANK_END_SHIFT 16
1292 # define TV_HBLANK_END_MASK 0x1fff0000
1293 /** Start of hblank, measured in pixels minus one from start of hsync */
1294 # define TV_HBLANK_START_SHIFT 0
1295 # define TV_HBLANK_START_MASK 0x0001fff
1296
1297 #define TV_V_CTL_1 0x6803c
1298 /** XXX */
1299 # define TV_NBR_END_SHIFT 16
1300 # define TV_NBR_END_MASK 0x07ff0000
1301 /** XXX */
1302 # define TV_VI_END_F1_SHIFT 8
1303 # define TV_VI_END_F1_MASK 0x00003f00
1304 /** XXX */
1305 # define TV_VI_END_F2_SHIFT 0
1306 # define TV_VI_END_F2_MASK 0x0000003f
1307
1308 #define TV_V_CTL_2 0x68040
1309 /** Length of vsync, in half lines */
1310 # define TV_VSYNC_LEN_MASK 0x07ff0000
1311 # define TV_VSYNC_LEN_SHIFT 16
1312 /** Offset of the start of vsync in field 1, measured in one less than the
1313 * number of half lines.
1314 */
1315 # define TV_VSYNC_START_F1_MASK 0x00007f00
1316 # define TV_VSYNC_START_F1_SHIFT 8
1317 /**
1318 * Offset of the start of vsync in field 2, measured in one less than the
1319 * number of half lines.
1320 */
1321 # define TV_VSYNC_START_F2_MASK 0x0000007f
1322 # define TV_VSYNC_START_F2_SHIFT 0
1323
1324 #define TV_V_CTL_3 0x68044
1325 /** Enables generation of the equalization signal */
1326 # define TV_EQUAL_ENA (1 << 31)
1327 /** Length of vsync, in half lines */
1328 # define TV_VEQ_LEN_MASK 0x007f0000
1329 # define TV_VEQ_LEN_SHIFT 16
1330 /** Offset of the start of equalization in field 1, measured in one less than
1331 * the number of half lines.
1332 */
1333 # define TV_VEQ_START_F1_MASK 0x0007f00
1334 # define TV_VEQ_START_F1_SHIFT 8
1335 /**
1336 * Offset of the start of equalization in field 2, measured in one less than
1337 * the number of half lines.
1338 */
1339 # define TV_VEQ_START_F2_MASK 0x000007f
1340 # define TV_VEQ_START_F2_SHIFT 0
1341
1342 #define TV_V_CTL_4 0x68048
1343 /**
1344 * Offset to start of vertical colorburst, measured in one less than the
1345 * number of lines from vertical start.
1346 */
1347 # define TV_VBURST_START_F1_MASK 0x003f0000
1348 # define TV_VBURST_START_F1_SHIFT 16
1349 /**
1350 * Offset to the end of vertical colorburst, measured in one less than the
1351 * number of lines from the start of NBR.
1352 */
1353 # define TV_VBURST_END_F1_MASK 0x000000ff
1354 # define TV_VBURST_END_F1_SHIFT 0
1355
1356 #define TV_V_CTL_5 0x6804c
1357 /**
1358 * Offset to start of vertical colorburst, measured in one less than the
1359 * number of lines from vertical start.
1360 */
1361 # define TV_VBURST_START_F2_MASK 0x003f0000
1362 # define TV_VBURST_START_F2_SHIFT 16
1363 /**
1364 * Offset to the end of vertical colorburst, measured in one less than the
1365 * number of lines from the start of NBR.
1366 */
1367 # define TV_VBURST_END_F2_MASK 0x000000ff
1368 # define TV_VBURST_END_F2_SHIFT 0
1369
1370 #define TV_V_CTL_6 0x68050
1371 /**
1372 * Offset to start of vertical colorburst, measured in one less than the
1373 * number of lines from vertical start.
1374 */
1375 # define TV_VBURST_START_F3_MASK 0x003f0000
1376 # define TV_VBURST_START_F3_SHIFT 16
1377 /**
1378 * Offset to the end of vertical colorburst, measured in one less than the
1379 * number of lines from the start of NBR.
1380 */
1381 # define TV_VBURST_END_F3_MASK 0x000000ff
1382 # define TV_VBURST_END_F3_SHIFT 0
1383
1384 #define TV_V_CTL_7 0x68054
1385 /**
1386 * Offset to start of vertical colorburst, measured in one less than the
1387 * number of lines from vertical start.
1388 */
1389 # define TV_VBURST_START_F4_MASK 0x003f0000
1390 # define TV_VBURST_START_F4_SHIFT 16
1391 /**
1392 * Offset to the end of vertical colorburst, measured in one less than the
1393 * number of lines from the start of NBR.
1394 */
1395 # define TV_VBURST_END_F4_MASK 0x000000ff
1396 # define TV_VBURST_END_F4_SHIFT 0
1397
1398 #define TV_SC_CTL_1 0x68060
1399 /** Turns on the first subcarrier phase generation DDA */
1400 # define TV_SC_DDA1_EN (1 << 31)
1401 /** Turns on the first subcarrier phase generation DDA */
1402 # define TV_SC_DDA2_EN (1 << 30)
1403 /** Turns on the first subcarrier phase generation DDA */
1404 # define TV_SC_DDA3_EN (1 << 29)
1405 /** Sets the subcarrier DDA to reset frequency every other field */
1406 # define TV_SC_RESET_EVERY_2 (0 << 24)
1407 /** Sets the subcarrier DDA to reset frequency every fourth field */
1408 # define TV_SC_RESET_EVERY_4 (1 << 24)
1409 /** Sets the subcarrier DDA to reset frequency every eighth field */
1410 # define TV_SC_RESET_EVERY_8 (2 << 24)
1411 /** Sets the subcarrier DDA to never reset the frequency */
1412 # define TV_SC_RESET_NEVER (3 << 24)
1413 /** Sets the peak amplitude of the colorburst.*/
1414 # define TV_BURST_LEVEL_MASK 0x00ff0000
1415 # define TV_BURST_LEVEL_SHIFT 16
1416 /** Sets the increment of the first subcarrier phase generation DDA */
1417 # define TV_SCDDA1_INC_MASK 0x00000fff
1418 # define TV_SCDDA1_INC_SHIFT 0
1419
1420 #define TV_SC_CTL_2 0x68064
1421 /** Sets the rollover for the second subcarrier phase generation DDA */
1422 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
1423 # define TV_SCDDA2_SIZE_SHIFT 16
1424 /** Sets the increent of the second subcarrier phase generation DDA */
1425 # define TV_SCDDA2_INC_MASK 0x00007fff
1426 # define TV_SCDDA2_INC_SHIFT 0
1427
1428 #define TV_SC_CTL_3 0x68068
1429 /** Sets the rollover for the third subcarrier phase generation DDA */
1430 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
1431 # define TV_SCDDA3_SIZE_SHIFT 16
1432 /** Sets the increent of the third subcarrier phase generation DDA */
1433 # define TV_SCDDA3_INC_MASK 0x00007fff
1434 # define TV_SCDDA3_INC_SHIFT 0
1435
1436 #define TV_WIN_POS 0x68070
1437 /** X coordinate of the display from the start of horizontal active */
1438 # define TV_XPOS_MASK 0x1fff0000
1439 # define TV_XPOS_SHIFT 16
1440 /** Y coordinate of the display from the start of vertical active (NBR) */
1441 # define TV_YPOS_MASK 0x00000fff
1442 # define TV_YPOS_SHIFT 0
1443
1444 #define TV_WIN_SIZE 0x68074
1445 /** Horizontal size of the display window, measured in pixels*/
1446 # define TV_XSIZE_MASK 0x1fff0000
1447 # define TV_XSIZE_SHIFT 16
1448 /**
1449 * Vertical size of the display window, measured in pixels.
1450 *
1451 * Must be even for interlaced modes.
1452 */
1453 # define TV_YSIZE_MASK 0x00000fff
1454 # define TV_YSIZE_SHIFT 0
1455
1456 #define TV_FILTER_CTL_1 0x68080
1457 /**
1458 * Enables automatic scaling calculation.
1459 *
1460 * If set, the rest of the registers are ignored, and the calculated values can
1461 * be read back from the register.
1462 */
1463 # define TV_AUTO_SCALE (1 << 31)
1464 /**
1465 * Disables the vertical filter.
1466 *
1467 * This is required on modes more than 1024 pixels wide */
1468 # define TV_V_FILTER_BYPASS (1 << 29)
1469 /** Enables adaptive vertical filtering */
1470 # define TV_VADAPT (1 << 28)
1471 # define TV_VADAPT_MODE_MASK (3 << 26)
1472 /** Selects the least adaptive vertical filtering mode */
1473 # define TV_VADAPT_MODE_LEAST (0 << 26)
1474 /** Selects the moderately adaptive vertical filtering mode */
1475 # define TV_VADAPT_MODE_MODERATE (1 << 26)
1476 /** Selects the most adaptive vertical filtering mode */
1477 # define TV_VADAPT_MODE_MOST (3 << 26)
1478 /**
1479 * Sets the horizontal scaling factor.
1480 *
1481 * This should be the fractional part of the horizontal scaling factor divided
1482 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1483 *
1484 * (src width - 1) / ((oversample * dest width) - 1)
1485 */
1486 # define TV_HSCALE_FRAC_MASK 0x00003fff
1487 # define TV_HSCALE_FRAC_SHIFT 0
1488
1489 #define TV_FILTER_CTL_2 0x68084
1490 /**
1491 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1492 *
1493 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1494 */
1495 # define TV_VSCALE_INT_MASK 0x00038000
1496 # define TV_VSCALE_INT_SHIFT 15
1497 /**
1498 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1499 *
1500 * \sa TV_VSCALE_INT_MASK
1501 */
1502 # define TV_VSCALE_FRAC_MASK 0x00007fff
1503 # define TV_VSCALE_FRAC_SHIFT 0
1504
1505 #define TV_FILTER_CTL_3 0x68088
1506 /**
1507 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1508 *
1509 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1510 *
1511 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1512 */
1513 # define TV_VSCALE_IP_INT_MASK 0x00038000
1514 # define TV_VSCALE_IP_INT_SHIFT 15
1515 /**
1516 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1517 *
1518 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1519 *
1520 * \sa TV_VSCALE_IP_INT_MASK
1521 */
1522 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1523 # define TV_VSCALE_IP_FRAC_SHIFT 0
1524
1525 #define TV_CC_CONTROL 0x68090
1526 # define TV_CC_ENABLE (1 << 31)
1527 /**
1528 * Specifies which field to send the CC data in.
1529 *
1530 * CC data is usually sent in field 0.
1531 */
1532 # define TV_CC_FID_MASK (1 << 27)
1533 # define TV_CC_FID_SHIFT 27
1534 /** Sets the horizontal position of the CC data. Usually 135. */
1535 # define TV_CC_HOFF_MASK 0x03ff0000
1536 # define TV_CC_HOFF_SHIFT 16
1537 /** Sets the vertical position of the CC data. Usually 21 */
1538 # define TV_CC_LINE_MASK 0x0000003f
1539 # define TV_CC_LINE_SHIFT 0
1540
1541 #define TV_CC_DATA 0x68094
1542 # define TV_CC_RDY (1 << 31)
1543 /** Second word of CC data to be transmitted. */
1544 # define TV_CC_DATA_2_MASK 0x007f0000
1545 # define TV_CC_DATA_2_SHIFT 16
1546 /** First word of CC data to be transmitted. */
1547 # define TV_CC_DATA_1_MASK 0x0000007f
1548 # define TV_CC_DATA_1_SHIFT 0
1549
1550 #define TV_H_LUMA_0 0x68100
1551 #define TV_H_LUMA_59 0x681ec
1552 #define TV_H_CHROMA_0 0x68200
1553 #define TV_H_CHROMA_59 0x682ec
1554 #define TV_V_LUMA_0 0x68300
1555 #define TV_V_LUMA_42 0x683a8
1556 #define TV_V_CHROMA_0 0x68400
1557 #define TV_V_CHROMA_42 0x684a8
1558
1559 /* Display Port */
1560 #define DP_A 0x64000 /* eDP */
1561 #define DP_B 0x64100
1562 #define DP_C 0x64200
1563 #define DP_D 0x64300
1564
1565 #define DP_PORT_EN (1 << 31)
1566 #define DP_PIPEB_SELECT (1 << 30)
1567
1568 /* Link training mode - select a suitable mode for each stage */
1569 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
1570 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
1571 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1572 #define DP_LINK_TRAIN_OFF (3 << 28)
1573 #define DP_LINK_TRAIN_MASK (3 << 28)
1574 #define DP_LINK_TRAIN_SHIFT 28
1575
1576 /* Signal voltages. These are mostly controlled by the other end */
1577 #define DP_VOLTAGE_0_4 (0 << 25)
1578 #define DP_VOLTAGE_0_6 (1 << 25)
1579 #define DP_VOLTAGE_0_8 (2 << 25)
1580 #define DP_VOLTAGE_1_2 (3 << 25)
1581 #define DP_VOLTAGE_MASK (7 << 25)
1582 #define DP_VOLTAGE_SHIFT 25
1583
1584 /* Signal pre-emphasis levels, like voltages, the other end tells us what
1585 * they want
1586 */
1587 #define DP_PRE_EMPHASIS_0 (0 << 22)
1588 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
1589 #define DP_PRE_EMPHASIS_6 (2 << 22)
1590 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
1591 #define DP_PRE_EMPHASIS_MASK (7 << 22)
1592 #define DP_PRE_EMPHASIS_SHIFT 22
1593
1594 /* How many wires to use. I guess 3 was too hard */
1595 #define DP_PORT_WIDTH_1 (0 << 19)
1596 #define DP_PORT_WIDTH_2 (1 << 19)
1597 #define DP_PORT_WIDTH_4 (3 << 19)
1598 #define DP_PORT_WIDTH_MASK (7 << 19)
1599
1600 /* Mystic DPCD version 1.1 special mode */
1601 #define DP_ENHANCED_FRAMING (1 << 18)
1602
1603 /* eDP */
1604 #define DP_PLL_FREQ_270MHZ (0 << 16)
1605 #define DP_PLL_FREQ_160MHZ (1 << 16)
1606 #define DP_PLL_FREQ_MASK (3 << 16)
1607
1608 /** locked once port is enabled */
1609 #define DP_PORT_REVERSAL (1 << 15)
1610
1611 /* eDP */
1612 #define DP_PLL_ENABLE (1 << 14)
1613
1614 /** sends the clock on lane 15 of the PEG for debug */
1615 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1616
1617 #define DP_SCRAMBLING_DISABLE (1 << 12)
1618 #define DP_SCRAMBLING_DISABLE_IGDNG (1 << 7)
1619
1620 /** limit RGB values to avoid confusing TVs */
1621 #define DP_COLOR_RANGE_16_235 (1 << 8)
1622
1623 /** Turn on the audio link */
1624 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1625
1626 /** vs and hs sync polarity */
1627 #define DP_SYNC_VS_HIGH (1 << 4)
1628 #define DP_SYNC_HS_HIGH (1 << 3)
1629
1630 /** A fantasy */
1631 #define DP_DETECTED (1 << 2)
1632
1633 /** The aux channel provides a way to talk to the
1634 * signal sink for DDC etc. Max packet size supported
1635 * is 20 bytes in each direction, hence the 5 fixed
1636 * data registers
1637 */
1638 #define DPA_AUX_CH_CTL 0x64010
1639 #define DPA_AUX_CH_DATA1 0x64014
1640 #define DPA_AUX_CH_DATA2 0x64018
1641 #define DPA_AUX_CH_DATA3 0x6401c
1642 #define DPA_AUX_CH_DATA4 0x64020
1643 #define DPA_AUX_CH_DATA5 0x64024
1644
1645 #define DPB_AUX_CH_CTL 0x64110
1646 #define DPB_AUX_CH_DATA1 0x64114
1647 #define DPB_AUX_CH_DATA2 0x64118
1648 #define DPB_AUX_CH_DATA3 0x6411c
1649 #define DPB_AUX_CH_DATA4 0x64120
1650 #define DPB_AUX_CH_DATA5 0x64124
1651
1652 #define DPC_AUX_CH_CTL 0x64210
1653 #define DPC_AUX_CH_DATA1 0x64214
1654 #define DPC_AUX_CH_DATA2 0x64218
1655 #define DPC_AUX_CH_DATA3 0x6421c
1656 #define DPC_AUX_CH_DATA4 0x64220
1657 #define DPC_AUX_CH_DATA5 0x64224
1658
1659 #define DPD_AUX_CH_CTL 0x64310
1660 #define DPD_AUX_CH_DATA1 0x64314
1661 #define DPD_AUX_CH_DATA2 0x64318
1662 #define DPD_AUX_CH_DATA3 0x6431c
1663 #define DPD_AUX_CH_DATA4 0x64320
1664 #define DPD_AUX_CH_DATA5 0x64324
1665
1666 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1667 #define DP_AUX_CH_CTL_DONE (1 << 30)
1668 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1669 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1670 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1671 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1672 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1673 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1674 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1675 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1676 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1677 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1678 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1679 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1680 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1681 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1682 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1683 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1684 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1685 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1686 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1687
1688 /*
1689 * Computing GMCH M and N values for the Display Port link
1690 *
1691 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1692 *
1693 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1694 *
1695 * The GMCH value is used internally
1696 *
1697 * bytes_per_pixel is the number of bytes coming out of the plane,
1698 * which is after the LUTs, so we want the bytes for our color format.
1699 * For our current usage, this is always 3, one byte for R, G and B.
1700 */
1701 #define PIPEA_GMCH_DATA_M 0x70050
1702 #define PIPEB_GMCH_DATA_M 0x71050
1703
1704 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1705 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1706 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1707
1708 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
1709
1710 #define PIPEA_GMCH_DATA_N 0x70054
1711 #define PIPEB_GMCH_DATA_N 0x71054
1712 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
1713
1714 /*
1715 * Computing Link M and N values for the Display Port link
1716 *
1717 * Link M / N = pixel_clock / ls_clk
1718 *
1719 * (the DP spec calls pixel_clock the 'strm_clk')
1720 *
1721 * The Link value is transmitted in the Main Stream
1722 * Attributes and VB-ID.
1723 */
1724
1725 #define PIPEA_DP_LINK_M 0x70060
1726 #define PIPEB_DP_LINK_M 0x71060
1727 #define PIPEA_DP_LINK_M_MASK (0xffffff)
1728
1729 #define PIPEA_DP_LINK_N 0x70064
1730 #define PIPEB_DP_LINK_N 0x71064
1731 #define PIPEA_DP_LINK_N_MASK (0xffffff)
1732
1733 /* Display & cursor control */
1734
1735 /* Pipe A */
1736 #define PIPEADSL 0x70000
1737 #define PIPEACONF 0x70008
1738 #define PIPEACONF_ENABLE (1<<31)
1739 #define PIPEACONF_DISABLE 0
1740 #define PIPEACONF_DOUBLE_WIDE (1<<30)
1741 #define I965_PIPECONF_ACTIVE (1<<30)
1742 #define PIPEACONF_SINGLE_WIDE 0
1743 #define PIPEACONF_PIPE_UNLOCKED 0
1744 #define PIPEACONF_PIPE_LOCKED (1<<25)
1745 #define PIPEACONF_PALETTE 0
1746 #define PIPEACONF_GAMMA (1<<24)
1747 #define PIPECONF_FORCE_BORDER (1<<25)
1748 #define PIPECONF_PROGRESSIVE (0 << 21)
1749 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1750 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
1751 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
1752 #define PIPEASTAT 0x70024
1753 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1754 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1755 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
1756 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1757 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1758 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1759 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1760 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1761 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1762 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1763 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1764 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1765 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1766 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1767 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1768 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1769 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1770 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1771 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1772 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1773 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1774 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
1775 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1776 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1777 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1778 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1779 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1780 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1781 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
1782
1783 #define DSPARB 0x70030
1784 #define DSPARB_CSTART_MASK (0x7f << 7)
1785 #define DSPARB_CSTART_SHIFT 7
1786 #define DSPARB_BSTART_MASK (0x7f)
1787 #define DSPARB_BSTART_SHIFT 0
1788 #define DSPARB_BEND_SHIFT 9 /* on 855 */
1789 #define DSPARB_AEND_SHIFT 0
1790
1791 #define DSPFW1 0x70034
1792 #define DSPFW2 0x70038
1793 #define DSPFW3 0x7003c
1794 #define IGD_SELF_REFRESH_EN (1<<30)
1795
1796 /* FIFO watermark sizes etc */
1797 #define I915_FIFO_LINE_SIZE 64
1798 #define I830_FIFO_LINE_SIZE 32
1799 #define I945_FIFO_SIZE 127 /* 945 & 965 */
1800 #define I915_FIFO_SIZE 95
1801 #define I855GM_FIFO_SIZE 127 /* In cachelines */
1802 #define I830_FIFO_SIZE 95
1803 #define I915_MAX_WM 0x3f
1804
1805 #define IGD_DISPLAY_FIFO 512 /* in 64byte unit */
1806 #define IGD_FIFO_LINE_SIZE 64
1807 #define IGD_MAX_WM 0x1ff
1808 #define IGD_DFT_WM 0x3f
1809 #define IGD_DFT_HPLLOFF_WM 0
1810 #define IGD_GUARD_WM 10
1811 #define IGD_CURSOR_FIFO 64
1812 #define IGD_CURSOR_MAX_WM 0x3f
1813 #define IGD_CURSOR_DFT_WM 0
1814 #define IGD_CURSOR_GUARD_WM 5
1815
1816 /*
1817 * The two pipe frame counter registers are not synchronized, so
1818 * reading a stable value is somewhat tricky. The following code
1819 * should work:
1820 *
1821 * do {
1822 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1823 * PIPE_FRAME_HIGH_SHIFT;
1824 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1825 * PIPE_FRAME_LOW_SHIFT);
1826 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1827 * PIPE_FRAME_HIGH_SHIFT);
1828 * } while (high1 != high2);
1829 * frame = (high1 << 8) | low1;
1830 */
1831 #define PIPEAFRAMEHIGH 0x70040
1832 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
1833 #define PIPE_FRAME_HIGH_SHIFT 0
1834 #define PIPEAFRAMEPIXEL 0x70044
1835 #define PIPE_FRAME_LOW_MASK 0xff000000
1836 #define PIPE_FRAME_LOW_SHIFT 24
1837 #define PIPE_PIXEL_MASK 0x00ffffff
1838 #define PIPE_PIXEL_SHIFT 0
1839 /* GM45+ just has to be different */
1840 #define PIPEA_FRMCOUNT_GM45 0x70040
1841 #define PIPEA_FLIPCOUNT_GM45 0x70044
1842
1843 /* Cursor A & B regs */
1844 #define CURACNTR 0x70080
1845 /* Old style CUR*CNTR flags (desktop 8xx) */
1846 #define CURSOR_ENABLE 0x80000000
1847 #define CURSOR_GAMMA_ENABLE 0x40000000
1848 #define CURSOR_STRIDE_MASK 0x30000000
1849 #define CURSOR_FORMAT_SHIFT 24
1850 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
1851 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
1852 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
1853 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
1854 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
1855 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
1856 /* New style CUR*CNTR flags */
1857 #define CURSOR_MODE 0x27
1858 #define CURSOR_MODE_DISABLE 0x00
1859 #define CURSOR_MODE_64_32B_AX 0x07
1860 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
1861 #define MCURSOR_PIPE_SELECT (1 << 28)
1862 #define MCURSOR_PIPE_A 0x00
1863 #define MCURSOR_PIPE_B (1 << 28)
1864 #define MCURSOR_GAMMA_ENABLE (1 << 26)
1865 #define CURABASE 0x70084
1866 #define CURAPOS 0x70088
1867 #define CURSOR_POS_MASK 0x007FF
1868 #define CURSOR_POS_SIGN 0x8000
1869 #define CURSOR_X_SHIFT 0
1870 #define CURSOR_Y_SHIFT 16
1871 #define CURSIZE 0x700a0
1872 #define CURBCNTR 0x700c0
1873 #define CURBBASE 0x700c4
1874 #define CURBPOS 0x700c8
1875
1876 /* Display A control */
1877 #define DSPACNTR 0x70180
1878 #define DISPLAY_PLANE_ENABLE (1<<31)
1879 #define DISPLAY_PLANE_DISABLE 0
1880 #define DISPPLANE_GAMMA_ENABLE (1<<30)
1881 #define DISPPLANE_GAMMA_DISABLE 0
1882 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1883 #define DISPPLANE_8BPP (0x2<<26)
1884 #define DISPPLANE_15_16BPP (0x4<<26)
1885 #define DISPPLANE_16BPP (0x5<<26)
1886 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1887 #define DISPPLANE_32BPP (0x7<<26)
1888 #define DISPPLANE_STEREO_ENABLE (1<<25)
1889 #define DISPPLANE_STEREO_DISABLE 0
1890 #define DISPPLANE_SEL_PIPE_MASK (1<<24)
1891 #define DISPPLANE_SEL_PIPE_A 0
1892 #define DISPPLANE_SEL_PIPE_B (1<<24)
1893 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1894 #define DISPPLANE_SRC_KEY_DISABLE 0
1895 #define DISPPLANE_LINE_DOUBLE (1<<20)
1896 #define DISPPLANE_NO_LINE_DOUBLE 0
1897 #define DISPPLANE_STEREO_POLARITY_FIRST 0
1898 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
1899 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* IGDNG */
1900 #define DISPPLANE_TILED (1<<10)
1901 #define DSPAADDR 0x70184
1902 #define DSPASTRIDE 0x70188
1903 #define DSPAPOS 0x7018C /* reserved */
1904 #define DSPASIZE 0x70190
1905 #define DSPASURF 0x7019C /* 965+ only */
1906 #define DSPATILEOFF 0x701A4 /* 965+ only */
1907
1908 /* VBIOS flags */
1909 #define SWF00 0x71410
1910 #define SWF01 0x71414
1911 #define SWF02 0x71418
1912 #define SWF03 0x7141c
1913 #define SWF04 0x71420
1914 #define SWF05 0x71424
1915 #define SWF06 0x71428
1916 #define SWF10 0x70410
1917 #define SWF11 0x70414
1918 #define SWF14 0x71420
1919 #define SWF30 0x72414
1920 #define SWF31 0x72418
1921 #define SWF32 0x7241c
1922
1923 /* Pipe B */
1924 #define PIPEBDSL 0x71000
1925 #define PIPEBCONF 0x71008
1926 #define PIPEBSTAT 0x71024
1927 #define PIPEBFRAMEHIGH 0x71040
1928 #define PIPEBFRAMEPIXEL 0x71044
1929 #define PIPEB_FRMCOUNT_GM45 0x71040
1930 #define PIPEB_FLIPCOUNT_GM45 0x71044
1931
1932
1933 /* Display B control */
1934 #define DSPBCNTR 0x71180
1935 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1936 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
1937 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1938 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1939 #define DSPBADDR 0x71184
1940 #define DSPBSTRIDE 0x71188
1941 #define DSPBPOS 0x7118C
1942 #define DSPBSIZE 0x71190
1943 #define DSPBSURF 0x7119C
1944 #define DSPBTILEOFF 0x711A4
1945
1946 /* VBIOS regs */
1947 #define VGACNTRL 0x71400
1948 # define VGA_DISP_DISABLE (1 << 31)
1949 # define VGA_2X_MODE (1 << 30)
1950 # define VGA_PIPE_B_SELECT (1 << 29)
1951
1952 /* IGDNG */
1953
1954 #define CPU_VGACNTRL 0x41000
1955
1956 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
1957 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
1958 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
1959 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
1960 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
1961 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
1962 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
1963 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
1964 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
1965
1966 /* refresh rate hardware control */
1967 #define RR_HW_CTL 0x45300
1968 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
1969 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
1970
1971 #define FDI_PLL_BIOS_0 0x46000
1972 #define FDI_PLL_BIOS_1 0x46004
1973 #define FDI_PLL_BIOS_2 0x46008
1974 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
1975 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
1976 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
1977
1978 #define FDI_PLL_FREQ_CTL 0x46030
1979 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
1980 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
1981 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
1982
1983
1984 #define PIPEA_DATA_M1 0x60030
1985 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
1986 #define TU_SIZE_MASK 0x7e000000
1987 #define PIPEA_DATA_M1_OFFSET 0
1988 #define PIPEA_DATA_N1 0x60034
1989 #define PIPEA_DATA_N1_OFFSET 0
1990
1991 #define PIPEA_DATA_M2 0x60038
1992 #define PIPEA_DATA_M2_OFFSET 0
1993 #define PIPEA_DATA_N2 0x6003c
1994 #define PIPEA_DATA_N2_OFFSET 0
1995
1996 #define PIPEA_LINK_M1 0x60040
1997 #define PIPEA_LINK_M1_OFFSET 0
1998 #define PIPEA_LINK_N1 0x60044
1999 #define PIPEA_LINK_N1_OFFSET 0
2000
2001 #define PIPEA_LINK_M2 0x60048
2002 #define PIPEA_LINK_M2_OFFSET 0
2003 #define PIPEA_LINK_N2 0x6004c
2004 #define PIPEA_LINK_N2_OFFSET 0
2005
2006 /* PIPEB timing regs are same start from 0x61000 */
2007
2008 #define PIPEB_DATA_M1 0x61030
2009 #define PIPEB_DATA_M1_OFFSET 0
2010 #define PIPEB_DATA_N1 0x61034
2011 #define PIPEB_DATA_N1_OFFSET 0
2012
2013 #define PIPEB_DATA_M2 0x61038
2014 #define PIPEB_DATA_M2_OFFSET 0
2015 #define PIPEB_DATA_N2 0x6103c
2016 #define PIPEB_DATA_N2_OFFSET 0
2017
2018 #define PIPEB_LINK_M1 0x61040
2019 #define PIPEB_LINK_M1_OFFSET 0
2020 #define PIPEB_LINK_N1 0x61044
2021 #define PIPEB_LINK_N1_OFFSET 0
2022
2023 #define PIPEB_LINK_M2 0x61048
2024 #define PIPEB_LINK_M2_OFFSET 0
2025 #define PIPEB_LINK_N2 0x6104c
2026 #define PIPEB_LINK_N2_OFFSET 0
2027
2028 /* CPU panel fitter */
2029 #define PFA_CTL_1 0x68080
2030 #define PFB_CTL_1 0x68880
2031 #define PF_ENABLE (1<<31)
2032 #define PFA_WIN_SZ 0x68074
2033 #define PFB_WIN_SZ 0x68874
2034 #define PFA_WIN_POS 0x68070
2035 #define PFB_WIN_POS 0x68870
2036
2037 /* legacy palette */
2038 #define LGC_PALETTE_A 0x4a000
2039 #define LGC_PALETTE_B 0x4a800
2040
2041 /* interrupts */
2042 #define DE_MASTER_IRQ_CONTROL (1 << 31)
2043 #define DE_SPRITEB_FLIP_DONE (1 << 29)
2044 #define DE_SPRITEA_FLIP_DONE (1 << 28)
2045 #define DE_PLANEB_FLIP_DONE (1 << 27)
2046 #define DE_PLANEA_FLIP_DONE (1 << 26)
2047 #define DE_PCU_EVENT (1 << 25)
2048 #define DE_GTT_FAULT (1 << 24)
2049 #define DE_POISON (1 << 23)
2050 #define DE_PERFORM_COUNTER (1 << 22)
2051 #define DE_PCH_EVENT (1 << 21)
2052 #define DE_AUX_CHANNEL_A (1 << 20)
2053 #define DE_DP_A_HOTPLUG (1 << 19)
2054 #define DE_GSE (1 << 18)
2055 #define DE_PIPEB_VBLANK (1 << 15)
2056 #define DE_PIPEB_EVEN_FIELD (1 << 14)
2057 #define DE_PIPEB_ODD_FIELD (1 << 13)
2058 #define DE_PIPEB_LINE_COMPARE (1 << 12)
2059 #define DE_PIPEB_VSYNC (1 << 11)
2060 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2061 #define DE_PIPEA_VBLANK (1 << 7)
2062 #define DE_PIPEA_EVEN_FIELD (1 << 6)
2063 #define DE_PIPEA_ODD_FIELD (1 << 5)
2064 #define DE_PIPEA_LINE_COMPARE (1 << 4)
2065 #define DE_PIPEA_VSYNC (1 << 3)
2066 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2067
2068 #define DEISR 0x44000
2069 #define DEIMR 0x44004
2070 #define DEIIR 0x44008
2071 #define DEIER 0x4400c
2072
2073 /* GT interrupt */
2074 #define GT_SYNC_STATUS (1 << 2)
2075 #define GT_USER_INTERRUPT (1 << 0)
2076
2077 #define GTISR 0x44010
2078 #define GTIMR 0x44014
2079 #define GTIIR 0x44018
2080 #define GTIER 0x4401c
2081
2082 #define DISP_ARB_CTL 0x45000
2083 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2084
2085 /* PCH */
2086
2087 /* south display engine interrupt */
2088 #define SDE_CRT_HOTPLUG (1 << 11)
2089 #define SDE_PORTD_HOTPLUG (1 << 10)
2090 #define SDE_PORTC_HOTPLUG (1 << 9)
2091 #define SDE_PORTB_HOTPLUG (1 << 8)
2092 #define SDE_SDVOB_HOTPLUG (1 << 6)
2093
2094 #define SDEISR 0xc4000
2095 #define SDEIMR 0xc4004
2096 #define SDEIIR 0xc4008
2097 #define SDEIER 0xc400c
2098
2099 /* digital port hotplug */
2100 #define PCH_PORT_HOTPLUG 0xc4030
2101 #define PORTD_HOTPLUG_ENABLE (1 << 20)
2102 #define PORTD_PULSE_DURATION_2ms (0)
2103 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2104 #define PORTD_PULSE_DURATION_6ms (2 << 18)
2105 #define PORTD_PULSE_DURATION_100ms (3 << 18)
2106 #define PORTD_HOTPLUG_NO_DETECT (0)
2107 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2108 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2109 #define PORTC_HOTPLUG_ENABLE (1 << 12)
2110 #define PORTC_PULSE_DURATION_2ms (0)
2111 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2112 #define PORTC_PULSE_DURATION_6ms (2 << 10)
2113 #define PORTC_PULSE_DURATION_100ms (3 << 10)
2114 #define PORTC_HOTPLUG_NO_DETECT (0)
2115 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2116 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2117 #define PORTB_HOTPLUG_ENABLE (1 << 4)
2118 #define PORTB_PULSE_DURATION_2ms (0)
2119 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2120 #define PORTB_PULSE_DURATION_6ms (2 << 2)
2121 #define PORTB_PULSE_DURATION_100ms (3 << 2)
2122 #define PORTB_HOTPLUG_NO_DETECT (0)
2123 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2124 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2125
2126 #define PCH_GPIOA 0xc5010
2127 #define PCH_GPIOB 0xc5014
2128 #define PCH_GPIOC 0xc5018
2129 #define PCH_GPIOD 0xc501c
2130 #define PCH_GPIOE 0xc5020
2131 #define PCH_GPIOF 0xc5024
2132
2133 #define PCH_DPLL_A 0xc6014
2134 #define PCH_DPLL_B 0xc6018
2135
2136 #define PCH_FPA0 0xc6040
2137 #define PCH_FPA1 0xc6044
2138 #define PCH_FPB0 0xc6048
2139 #define PCH_FPB1 0xc604c
2140
2141 #define PCH_DPLL_TEST 0xc606c
2142
2143 #define PCH_DREF_CONTROL 0xC6200
2144 #define DREF_CONTROL_MASK 0x7fc3
2145 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2146 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2147 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2148 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2149 #define DREF_SSC_SOURCE_DISABLE (0<<11)
2150 #define DREF_SSC_SOURCE_ENABLE (2<<11)
2151 #define DREF_SSC_SOURCE_MASK (2<<11)
2152 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2153 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2154 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
2155 #define DREF_NONSPREAD_SOURCE_MASK (2<<9)
2156 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2157 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2158 #define DREF_SSC4_DOWNSPREAD (0<<6)
2159 #define DREF_SSC4_CENTERSPREAD (1<<6)
2160 #define DREF_SSC1_DISABLE (0<<1)
2161 #define DREF_SSC1_ENABLE (1<<1)
2162 #define DREF_SSC4_DISABLE (0)
2163 #define DREF_SSC4_ENABLE (1)
2164
2165 #define PCH_RAWCLK_FREQ 0xc6204
2166 #define FDL_TP1_TIMER_SHIFT 12
2167 #define FDL_TP1_TIMER_MASK (3<<12)
2168 #define FDL_TP2_TIMER_SHIFT 10
2169 #define FDL_TP2_TIMER_MASK (3<<10)
2170 #define RAWCLK_FREQ_MASK 0x3ff
2171
2172 #define PCH_DPLL_TMR_CFG 0xc6208
2173
2174 #define PCH_SSC4_PARMS 0xc6210
2175 #define PCH_SSC4_AUX_PARMS 0xc6214
2176
2177 /* transcoder */
2178
2179 #define TRANS_HTOTAL_A 0xe0000
2180 #define TRANS_HTOTAL_SHIFT 16
2181 #define TRANS_HACTIVE_SHIFT 0
2182 #define TRANS_HBLANK_A 0xe0004
2183 #define TRANS_HBLANK_END_SHIFT 16
2184 #define TRANS_HBLANK_START_SHIFT 0
2185 #define TRANS_HSYNC_A 0xe0008
2186 #define TRANS_HSYNC_END_SHIFT 16
2187 #define TRANS_HSYNC_START_SHIFT 0
2188 #define TRANS_VTOTAL_A 0xe000c
2189 #define TRANS_VTOTAL_SHIFT 16
2190 #define TRANS_VACTIVE_SHIFT 0
2191 #define TRANS_VBLANK_A 0xe0010
2192 #define TRANS_VBLANK_END_SHIFT 16
2193 #define TRANS_VBLANK_START_SHIFT 0
2194 #define TRANS_VSYNC_A 0xe0014
2195 #define TRANS_VSYNC_END_SHIFT 16
2196 #define TRANS_VSYNC_START_SHIFT 0
2197
2198 #define TRANSA_DATA_M1 0xe0030
2199 #define TRANSA_DATA_N1 0xe0034
2200 #define TRANSA_DATA_M2 0xe0038
2201 #define TRANSA_DATA_N2 0xe003c
2202 #define TRANSA_DP_LINK_M1 0xe0040
2203 #define TRANSA_DP_LINK_N1 0xe0044
2204 #define TRANSA_DP_LINK_M2 0xe0048
2205 #define TRANSA_DP_LINK_N2 0xe004c
2206
2207 #define TRANS_HTOTAL_B 0xe1000
2208 #define TRANS_HBLANK_B 0xe1004
2209 #define TRANS_HSYNC_B 0xe1008
2210 #define TRANS_VTOTAL_B 0xe100c
2211 #define TRANS_VBLANK_B 0xe1010
2212 #define TRANS_VSYNC_B 0xe1014
2213
2214 #define TRANSB_DATA_M1 0xe1030
2215 #define TRANSB_DATA_N1 0xe1034
2216 #define TRANSB_DATA_M2 0xe1038
2217 #define TRANSB_DATA_N2 0xe103c
2218 #define TRANSB_DP_LINK_M1 0xe1040
2219 #define TRANSB_DP_LINK_N1 0xe1044
2220 #define TRANSB_DP_LINK_M2 0xe1048
2221 #define TRANSB_DP_LINK_N2 0xe104c
2222
2223 #define TRANSACONF 0xf0008
2224 #define TRANSBCONF 0xf1008
2225 #define TRANS_DISABLE (0<<31)
2226 #define TRANS_ENABLE (1<<31)
2227 #define TRANS_STATE_MASK (1<<30)
2228 #define TRANS_STATE_DISABLE (0<<30)
2229 #define TRANS_STATE_ENABLE (1<<30)
2230 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
2231 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
2232 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
2233 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
2234 #define TRANS_DP_AUDIO_ONLY (1<<26)
2235 #define TRANS_DP_VIDEO_AUDIO (0<<26)
2236 #define TRANS_PROGRESSIVE (0<<21)
2237 #define TRANS_8BPC (0<<5)
2238 #define TRANS_10BPC (1<<5)
2239 #define TRANS_6BPC (2<<5)
2240 #define TRANS_12BPC (3<<5)
2241
2242 #define FDI_RXA_CHICKEN 0xc200c
2243 #define FDI_RXB_CHICKEN 0xc2010
2244 #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2245
2246 /* CPU: FDI_TX */
2247 #define FDI_TXA_CTL 0x60100
2248 #define FDI_TXB_CTL 0x61100
2249 #define FDI_TX_DISABLE (0<<31)
2250 #define FDI_TX_ENABLE (1<<31)
2251 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2252 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2253 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2254 #define FDI_LINK_TRAIN_NONE (3<<28)
2255 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2256 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2257 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2258 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2259 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2260 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2261 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2262 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2263 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
2264 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
2265 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
2266 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
2267 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2268 /* IGDNG: hardwired to 1 */
2269 #define FDI_TX_PLL_ENABLE (1<<14)
2270 /* both Tx and Rx */
2271 #define FDI_SCRAMBLING_ENABLE (0<<7)
2272 #define FDI_SCRAMBLING_DISABLE (1<<7)
2273
2274 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2275 #define FDI_RXA_CTL 0xf000c
2276 #define FDI_RXB_CTL 0xf100c
2277 #define FDI_RX_ENABLE (1<<31)
2278 #define FDI_RX_DISABLE (0<<31)
2279 /* train, dp width same as FDI_TX */
2280 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
2281 #define FDI_8BPC (0<<16)
2282 #define FDI_10BPC (1<<16)
2283 #define FDI_6BPC (2<<16)
2284 #define FDI_12BPC (3<<16)
2285 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2286 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2287 #define FDI_RX_PLL_ENABLE (1<<13)
2288 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2289 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2290 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2291 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2292 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2293 #define FDI_SEL_RAWCLK (0<<4)
2294 #define FDI_SEL_PCDCLK (1<<4)
2295
2296 #define FDI_RXA_MISC 0xf0010
2297 #define FDI_RXB_MISC 0xf1010
2298 #define FDI_RXA_TUSIZE1 0xf0030
2299 #define FDI_RXA_TUSIZE2 0xf0038
2300 #define FDI_RXB_TUSIZE1 0xf1030
2301 #define FDI_RXB_TUSIZE2 0xf1038
2302
2303 /* FDI_RX interrupt register format */
2304 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
2305 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2306 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2307 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2308 #define FDI_RX_FS_CODE_ERR (1<<6)
2309 #define FDI_RX_FE_CODE_ERR (1<<5)
2310 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2311 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
2312 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2313 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2314 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2315
2316 #define FDI_RXA_IIR 0xf0014
2317 #define FDI_RXA_IMR 0xf0018
2318 #define FDI_RXB_IIR 0xf1014
2319 #define FDI_RXB_IMR 0xf1018
2320
2321 #define FDI_PLL_CTL_1 0xfe000
2322 #define FDI_PLL_CTL_2 0xfe004
2323
2324 /* CRT */
2325 #define PCH_ADPA 0xe1100
2326 #define ADPA_TRANS_SELECT_MASK (1<<30)
2327 #define ADPA_TRANS_A_SELECT 0
2328 #define ADPA_TRANS_B_SELECT (1<<30)
2329 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2330 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2331 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2332 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2333 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2334 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2335 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2336 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2337 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2338 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2339 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2340 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2341 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2342 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2343 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2344 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2345 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2346 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2347 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2348
2349 /* or SDVOB */
2350 #define HDMIB 0xe1140
2351 #define PORT_ENABLE (1 << 31)
2352 #define TRANSCODER_A (0)
2353 #define TRANSCODER_B (1 << 30)
2354 #define COLOR_FORMAT_8bpc (0)
2355 #define COLOR_FORMAT_12bpc (3 << 26)
2356 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
2357 #define SDVO_ENCODING (0)
2358 #define TMDS_ENCODING (2 << 10)
2359 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2360 #define SDVOB_BORDER_ENABLE (1 << 7)
2361 #define AUDIO_ENABLE (1 << 6)
2362 #define VSYNC_ACTIVE_HIGH (1 << 4)
2363 #define HSYNC_ACTIVE_HIGH (1 << 3)
2364 #define PORT_DETECTED (1 << 2)
2365
2366 #define HDMIC 0xe1150
2367 #define HDMID 0xe1160
2368
2369 #define PCH_LVDS 0xe1180
2370 #define LVDS_DETECTED (1 << 1)
2371
2372 #define BLC_PWM_CPU_CTL2 0x48250
2373 #define PWM_ENABLE (1 << 31)
2374 #define PWM_PIPE_A (0 << 29)
2375 #define PWM_PIPE_B (1 << 29)
2376 #define BLC_PWM_CPU_CTL 0x48254
2377
2378 #define BLC_PWM_PCH_CTL1 0xc8250
2379 #define PWM_PCH_ENABLE (1 << 31)
2380 #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2381 #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2382 #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2383 #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2384
2385 #define BLC_PWM_PCH_CTL2 0xc8254
2386
2387 #define PCH_PP_STATUS 0xc7200
2388 #define PCH_PP_CONTROL 0xc7204
2389 #define EDP_FORCE_VDD (1 << 3)
2390 #define EDP_BLC_ENABLE (1 << 2)
2391 #define PANEL_POWER_RESET (1 << 1)
2392 #define PANEL_POWER_OFF (0 << 0)
2393 #define PANEL_POWER_ON (1 << 0)
2394 #define PCH_PP_ON_DELAYS 0xc7208
2395 #define EDP_PANEL (1 << 30)
2396 #define PCH_PP_OFF_DELAYS 0xc720c
2397 #define PCH_PP_DIVISOR 0xc7210
2398
2399 #define PCH_DP_B 0xe4100
2400 #define PCH_DPB_AUX_CH_CTL 0xe4110
2401 #define PCH_DPB_AUX_CH_DATA1 0xe4114
2402 #define PCH_DPB_AUX_CH_DATA2 0xe4118
2403 #define PCH_DPB_AUX_CH_DATA3 0xe411c
2404 #define PCH_DPB_AUX_CH_DATA4 0xe4120
2405 #define PCH_DPB_AUX_CH_DATA5 0xe4124
2406
2407 #define PCH_DP_C 0xe4200
2408 #define PCH_DPC_AUX_CH_CTL 0xe4210
2409 #define PCH_DPC_AUX_CH_DATA1 0xe4214
2410 #define PCH_DPC_AUX_CH_DATA2 0xe4218
2411 #define PCH_DPC_AUX_CH_DATA3 0xe421c
2412 #define PCH_DPC_AUX_CH_DATA4 0xe4220
2413 #define PCH_DPC_AUX_CH_DATA5 0xe4224
2414
2415 #define PCH_DP_D 0xe4300
2416 #define PCH_DPD_AUX_CH_CTL 0xe4310
2417 #define PCH_DPD_AUX_CH_DATA1 0xe4314
2418 #define PCH_DPD_AUX_CH_DATA2 0xe4318
2419 #define PCH_DPD_AUX_CH_DATA3 0xe431c
2420 #define PCH_DPD_AUX_CH_DATA4 0xe4320
2421 #define PCH_DPD_AUX_CH_DATA5 0xe4324
2422
2423 #endif /* _I915_REG_H_ */
This page took 0.121477 seconds and 5 git commands to generate.