drm/i915/vlv:Implement the WA 'WaDisable_RenderCache_OperationalFlush'
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
30
31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
33 #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34 #define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
36 /* PCI config space */
37
38 #define HPLLCC 0xc0 /* 855 only */
39 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
40 #define GC_CLOCK_133_200 (0 << 0)
41 #define GC_CLOCK_100_200 (1 << 0)
42 #define GC_CLOCK_100_133 (2 << 0)
43 #define GC_CLOCK_166_250 (3 << 0)
44 #define GCFGC2 0xda
45 #define GCFGC 0xf0 /* 915+ only */
46 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
49 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
55 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
56 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
75 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
77
78 /* Graphics reset regs */
79 #define I965_GDRST 0xc0 /* PCI config register */
80 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
81 #define GRDOM_FULL (0<<2)
82 #define GRDOM_RENDER (1<<2)
83 #define GRDOM_MEDIA (3<<2)
84 #define GRDOM_MASK (3<<2)
85 #define GRDOM_RESET_ENABLE (1<<0)
86
87 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88 #define GEN6_MBC_SNPCR_SHIFT 21
89 #define GEN6_MBC_SNPCR_MASK (3<<21)
90 #define GEN6_MBC_SNPCR_MAX (0<<21)
91 #define GEN6_MBC_SNPCR_MED (1<<21)
92 #define GEN6_MBC_SNPCR_LOW (2<<21)
93 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
95 #define GEN6_MBCTL 0x0907c
96 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
102 #define GEN6_GDRST 0x941c
103 #define GEN6_GRDOM_FULL (1 << 0)
104 #define GEN6_GRDOM_RENDER (1 << 1)
105 #define GEN6_GRDOM_MEDIA (1 << 2)
106 #define GEN6_GRDOM_BLT (1 << 3)
107
108 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111 #define PP_DIR_DCLV_2G 0xffffffff
112
113 #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114 #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
116 #define GAM_ECOCHK 0x4090
117 #define ECOCHK_SNB_BIT (1<<10)
118 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
119 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
121 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
126
127 #define GAC_ECO_BITS 0x14090
128 #define ECOBITS_SNB_BIT (1<<13)
129 #define ECOBITS_PPGTT_CACHE64B (3<<8)
130 #define ECOBITS_PPGTT_CACHE4B (0<<8)
131
132 #define GAB_CTL 0x24000
133 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
135 /* VGA stuff */
136
137 #define VGA_ST01_MDA 0x3ba
138 #define VGA_ST01_CGA 0x3da
139
140 #define VGA_MSR_WRITE 0x3c2
141 #define VGA_MSR_READ 0x3cc
142 #define VGA_MSR_MEM_EN (1<<1)
143 #define VGA_MSR_CGA_MODE (1<<0)
144
145 #define VGA_SR_INDEX 0x3c4
146 #define SR01 1
147 #define VGA_SR_DATA 0x3c5
148
149 #define VGA_AR_INDEX 0x3c0
150 #define VGA_AR_VID_EN (1<<5)
151 #define VGA_AR_DATA_WRITE 0x3c0
152 #define VGA_AR_DATA_READ 0x3c1
153
154 #define VGA_GR_INDEX 0x3ce
155 #define VGA_GR_DATA 0x3cf
156 /* GR05 */
157 #define VGA_GR_MEM_READ_MODE_SHIFT 3
158 #define VGA_GR_MEM_READ_MODE_PLANE 1
159 /* GR06 */
160 #define VGA_GR_MEM_MODE_MASK 0xc
161 #define VGA_GR_MEM_MODE_SHIFT 2
162 #define VGA_GR_MEM_A0000_AFFFF 0
163 #define VGA_GR_MEM_A0000_BFFFF 1
164 #define VGA_GR_MEM_B0000_B7FFF 2
165 #define VGA_GR_MEM_B0000_BFFFF 3
166
167 #define VGA_DACMASK 0x3c6
168 #define VGA_DACRX 0x3c7
169 #define VGA_DACWX 0x3c8
170 #define VGA_DACDATA 0x3c9
171
172 #define VGA_CR_INDEX_MDA 0x3b4
173 #define VGA_CR_DATA_MDA 0x3b5
174 #define VGA_CR_INDEX_CGA 0x3d4
175 #define VGA_CR_DATA_CGA 0x3d5
176
177 /*
178 * Instruction field definitions used by the command parser
179 */
180 #define INSTR_CLIENT_SHIFT 29
181 #define INSTR_CLIENT_MASK 0xE0000000
182 #define INSTR_MI_CLIENT 0x0
183 #define INSTR_BC_CLIENT 0x2
184 #define INSTR_RC_CLIENT 0x3
185 #define INSTR_SUBCLIENT_SHIFT 27
186 #define INSTR_SUBCLIENT_MASK 0x18000000
187 #define INSTR_MEDIA_SUBCLIENT 0x2
188
189 /*
190 * Memory interface instructions used by the kernel
191 */
192 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
193 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
194 #define MI_GLOBAL_GTT (1<<22)
195
196 #define MI_NOOP MI_INSTR(0, 0)
197 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
198 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
199 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
200 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
201 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
202 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
203 #define MI_FLUSH MI_INSTR(0x04, 0)
204 #define MI_READ_FLUSH (1 << 0)
205 #define MI_EXE_FLUSH (1 << 1)
206 #define MI_NO_WRITE_FLUSH (1 << 2)
207 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
208 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
209 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
210 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
211 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
212 #define MI_ARB_ENABLE (1<<0)
213 #define MI_ARB_DISABLE (0<<0)
214 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
215 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
216 #define MI_SUSPEND_FLUSH_EN (1<<0)
217 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
218 #define MI_OVERLAY_CONTINUE (0x0<<21)
219 #define MI_OVERLAY_ON (0x1<<21)
220 #define MI_OVERLAY_OFF (0x2<<21)
221 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
222 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
223 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
224 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
225 /* IVB has funny definitions for which plane to flip. */
226 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
227 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
228 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
229 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
230 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
231 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
232 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
233 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
234 #define MI_SEMAPHORE_UPDATE (1<<21)
235 #define MI_SEMAPHORE_COMPARE (1<<20)
236 #define MI_SEMAPHORE_REGISTER (1<<18)
237 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
238 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
239 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
240 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
241 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
242 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
243 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
244 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
245 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
246 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
247 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
248 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
249 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
250 #define MI_SEMAPHORE_SYNC_MASK (3<<16)
251 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
252 #define MI_MM_SPACE_GTT (1<<8)
253 #define MI_MM_SPACE_PHYSICAL (0<<8)
254 #define MI_SAVE_EXT_STATE_EN (1<<3)
255 #define MI_RESTORE_EXT_STATE_EN (1<<2)
256 #define MI_FORCE_RESTORE (1<<1)
257 #define MI_RESTORE_INHIBIT (1<<0)
258 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
259 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
260 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
261 #define MI_STORE_DWORD_INDEX_SHIFT 2
262 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
263 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
264 * simply ignores the register load under certain conditions.
265 * - One can actually load arbitrary many arbitrary registers: Simply issue x
266 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
267 */
268 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
269 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
270 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
271 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
272 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
273 #define MI_INVALIDATE_TLB (1<<18)
274 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
275 #define MI_FLUSH_DW_OP_MASK (3<<14)
276 #define MI_FLUSH_DW_NOTIFY (1<<8)
277 #define MI_INVALIDATE_BSD (1<<7)
278 #define MI_FLUSH_DW_USE_GTT (1<<2)
279 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
280 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
281 #define MI_BATCH_NON_SECURE (1)
282 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
283 #define MI_BATCH_NON_SECURE_I965 (1<<8)
284 #define MI_BATCH_PPGTT_HSW (1<<8)
285 #define MI_BATCH_NON_SECURE_HSW (1<<13)
286 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
287 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
288 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
289
290
291 #define MI_PREDICATE_RESULT_2 (0x2214)
292 #define LOWER_SLICE_ENABLED (1<<0)
293 #define LOWER_SLICE_DISABLED (0<<0)
294
295 /*
296 * 3D instructions used by the kernel
297 */
298 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
299
300 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
301 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
302 #define SC_UPDATE_SCISSOR (0x1<<1)
303 #define SC_ENABLE_MASK (0x1<<0)
304 #define SC_ENABLE (0x1<<0)
305 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
306 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
307 #define SCI_YMIN_MASK (0xffff<<16)
308 #define SCI_XMIN_MASK (0xffff<<0)
309 #define SCI_YMAX_MASK (0xffff<<16)
310 #define SCI_XMAX_MASK (0xffff<<0)
311 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
312 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
313 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
314 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
315 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
316 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
317 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
318 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
319 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
320 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
321 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
322 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
323 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
324 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
325 #define BLT_DEPTH_8 (0<<24)
326 #define BLT_DEPTH_16_565 (1<<24)
327 #define BLT_DEPTH_16_1555 (2<<24)
328 #define BLT_DEPTH_32 (3<<24)
329 #define BLT_ROP_GXCOPY (0xcc<<16)
330 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
331 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
332 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
333 #define ASYNC_FLIP (1<<22)
334 #define DISPLAY_PLANE_A (0<<20)
335 #define DISPLAY_PLANE_B (1<<20)
336 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
337 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
338 #define PIPE_CONTROL_MMIO_WRITE (1<<23)
339 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
340 #define PIPE_CONTROL_CS_STALL (1<<20)
341 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
342 #define PIPE_CONTROL_QW_WRITE (1<<14)
343 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
344 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
345 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
346 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
347 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
348 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
349 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
350 #define PIPE_CONTROL_NOTIFY (1<<8)
351 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
352 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
353 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
354 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
355 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
356 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
357
358 /*
359 * Commands used only by the command parser
360 */
361 #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
362 #define MI_ARB_CHECK MI_INSTR(0x05, 0)
363 #define MI_RS_CONTROL MI_INSTR(0x06, 0)
364 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
365 #define MI_PREDICATE MI_INSTR(0x0C, 0)
366 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
367 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
368 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
369 #define MI_URB_CLEAR MI_INSTR(0x19, 0)
370 #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
371 #define MI_CLFLUSH MI_INSTR(0x27, 0)
372 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
373 #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
374 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
375 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
376 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
377 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
378 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
379 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
380
381 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
382 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
383 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
384 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
385 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
386 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
387 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
388 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
389 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
390 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
391 #define GFX_OP_3DSTATE_SO_DECL_LIST \
392 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
393
394 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
395 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
396 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
397 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
398 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
399 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
400 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
401 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
402 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
403 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
404
405 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
406
407 #define COLOR_BLT ((0x2<<29)|(0x40<<22))
408 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
409
410 /*
411 * Registers used only by the command parser
412 */
413 #define BCS_SWCTRL 0x22200
414
415 #define HS_INVOCATION_COUNT 0x2300
416 #define DS_INVOCATION_COUNT 0x2308
417 #define IA_VERTICES_COUNT 0x2310
418 #define IA_PRIMITIVES_COUNT 0x2318
419 #define VS_INVOCATION_COUNT 0x2320
420 #define GS_INVOCATION_COUNT 0x2328
421 #define GS_PRIMITIVES_COUNT 0x2330
422 #define CL_INVOCATION_COUNT 0x2338
423 #define CL_PRIMITIVES_COUNT 0x2340
424 #define PS_INVOCATION_COUNT 0x2348
425 #define PS_DEPTH_COUNT 0x2350
426
427 /* There are the 4 64-bit counter registers, one for each stream output */
428 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
429
430 #define OACONTROL 0x2360
431
432 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
433 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
434 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
435 _GEN7_PIPEA_DE_LOAD_SL, \
436 _GEN7_PIPEB_DE_LOAD_SL)
437
438 /*
439 * Reset registers
440 */
441 #define DEBUG_RESET_I830 0x6070
442 #define DEBUG_RESET_FULL (1<<7)
443 #define DEBUG_RESET_RENDER (1<<8)
444 #define DEBUG_RESET_DISPLAY (1<<9)
445
446 /*
447 * IOSF sideband
448 */
449 #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
450 #define IOSF_DEVFN_SHIFT 24
451 #define IOSF_OPCODE_SHIFT 16
452 #define IOSF_PORT_SHIFT 8
453 #define IOSF_BYTE_ENABLES_SHIFT 4
454 #define IOSF_BAR_SHIFT 1
455 #define IOSF_SB_BUSY (1<<0)
456 #define IOSF_PORT_BUNIT 0x3
457 #define IOSF_PORT_PUNIT 0x4
458 #define IOSF_PORT_NC 0x11
459 #define IOSF_PORT_DPIO 0x12
460 #define IOSF_PORT_GPIO_NC 0x13
461 #define IOSF_PORT_CCK 0x14
462 #define IOSF_PORT_CCU 0xA9
463 #define IOSF_PORT_GPS_CORE 0x48
464 #define IOSF_PORT_FLISDSI 0x1B
465 #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
466 #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
467
468 /* See configdb bunit SB addr map */
469 #define BUNIT_REG_BISOC 0x11
470
471 #define PUNIT_OPCODE_REG_READ 6
472 #define PUNIT_OPCODE_REG_WRITE 7
473
474 #define PUNIT_REG_DSPFREQ 0x36
475 #define DSPFREQSTAT_SHIFT 30
476 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
477 #define DSPFREQGUAR_SHIFT 14
478 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
479
480 /* See the PUNIT HAS v0.8 for the below bits */
481 enum punit_power_well {
482 PUNIT_POWER_WELL_RENDER = 0,
483 PUNIT_POWER_WELL_MEDIA = 1,
484 PUNIT_POWER_WELL_DISP2D = 3,
485 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
486 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
487 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
488 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
489 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
490 PUNIT_POWER_WELL_DPIO_RX0 = 10,
491 PUNIT_POWER_WELL_DPIO_RX1 = 11,
492
493 PUNIT_POWER_WELL_NUM,
494 };
495
496 #define PUNIT_REG_PWRGT_CTRL 0x60
497 #define PUNIT_REG_PWRGT_STATUS 0x61
498 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
499 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
500 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
501 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
502 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
503
504 #define PUNIT_REG_GPU_LFM 0xd3
505 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
506 #define PUNIT_REG_GPU_FREQ_STS 0xd8
507 #define GENFREQSTATUS (1<<0)
508 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
509
510 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
511 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
512
513 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
514 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
515 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
516 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
517 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
518 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
519 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
520 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
521 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
522 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
523
524 /* vlv2 north clock has */
525 #define CCK_FUSE_REG 0x8
526 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
527 #define CCK_REG_DSI_PLL_FUSE 0x44
528 #define CCK_REG_DSI_PLL_CONTROL 0x48
529 #define DSI_PLL_VCO_EN (1 << 31)
530 #define DSI_PLL_LDO_GATE (1 << 30)
531 #define DSI_PLL_P1_POST_DIV_SHIFT 17
532 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
533 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
534 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
535 #define DSI_PLL_MUX_MASK (3 << 9)
536 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
537 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
538 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
539 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
540 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
541 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
542 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
543 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
544 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
545 #define DSI_PLL_LOCK (1 << 0)
546 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
547 #define DSI_PLL_LFSR (1 << 31)
548 #define DSI_PLL_FRACTION_EN (1 << 30)
549 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
550 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
551 #define DSI_PLL_USYNC_CNT_SHIFT 18
552 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
553 #define DSI_PLL_N1_DIV_SHIFT 16
554 #define DSI_PLL_N1_DIV_MASK (3 << 16)
555 #define DSI_PLL_M1_DIV_SHIFT 0
556 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
557 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
558
559 /*
560 * DPIO - a special bus for various display related registers to hide behind
561 *
562 * DPIO is VLV only.
563 *
564 * Note: digital port B is DDI0, digital pot C is DDI1
565 */
566 #define DPIO_DEVFN 0
567 #define DPIO_OPCODE_REG_WRITE 1
568 #define DPIO_OPCODE_REG_READ 0
569
570 #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
571 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
572 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
573 #define DPIO_SFR_BYPASS (1<<1)
574 #define DPIO_CMNRST (1<<0)
575
576 #define DPIO_PHY(pipe) ((pipe) >> 1)
577 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
578
579 /*
580 * Per pipe/PLL DPIO regs
581 */
582 #define _VLV_PLL_DW3_CH0 0x800c
583 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
584 #define DPIO_POST_DIV_DAC 0
585 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
586 #define DPIO_POST_DIV_LVDS1 2
587 #define DPIO_POST_DIV_LVDS2 3
588 #define DPIO_K_SHIFT (24) /* 4 bits */
589 #define DPIO_P1_SHIFT (21) /* 3 bits */
590 #define DPIO_P2_SHIFT (16) /* 5 bits */
591 #define DPIO_N_SHIFT (12) /* 4 bits */
592 #define DPIO_ENABLE_CALIBRATION (1<<11)
593 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
594 #define DPIO_M2DIV_MASK 0xff
595 #define _VLV_PLL_DW3_CH1 0x802c
596 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
597
598 #define _VLV_PLL_DW5_CH0 0x8014
599 #define DPIO_REFSEL_OVERRIDE 27
600 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
601 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
602 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
603 #define DPIO_PLL_REFCLK_SEL_MASK 3
604 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
605 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
606 #define _VLV_PLL_DW5_CH1 0x8034
607 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
608
609 #define _VLV_PLL_DW7_CH0 0x801c
610 #define _VLV_PLL_DW7_CH1 0x803c
611 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
612
613 #define _VLV_PLL_DW8_CH0 0x8040
614 #define _VLV_PLL_DW8_CH1 0x8060
615 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
616
617 #define VLV_PLL_DW9_BCAST 0xc044
618 #define _VLV_PLL_DW9_CH0 0x8044
619 #define _VLV_PLL_DW9_CH1 0x8064
620 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
621
622 #define _VLV_PLL_DW10_CH0 0x8048
623 #define _VLV_PLL_DW10_CH1 0x8068
624 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
625
626 #define _VLV_PLL_DW11_CH0 0x804c
627 #define _VLV_PLL_DW11_CH1 0x806c
628 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
629
630 /* Spec for ref block start counts at DW10 */
631 #define VLV_REF_DW13 0x80ac
632
633 #define VLV_CMN_DW0 0x8100
634
635 /*
636 * Per DDI channel DPIO regs
637 */
638
639 #define _VLV_PCS_DW0_CH0 0x8200
640 #define _VLV_PCS_DW0_CH1 0x8400
641 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
642 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
643 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
644
645 #define _VLV_PCS_DW1_CH0 0x8204
646 #define _VLV_PCS_DW1_CH1 0x8404
647 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
648 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
649 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
650 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
651 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
652
653 #define _VLV_PCS_DW8_CH0 0x8220
654 #define _VLV_PCS_DW8_CH1 0x8420
655 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
656
657 #define _VLV_PCS01_DW8_CH0 0x0220
658 #define _VLV_PCS23_DW8_CH0 0x0420
659 #define _VLV_PCS01_DW8_CH1 0x2620
660 #define _VLV_PCS23_DW8_CH1 0x2820
661 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
662 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
663
664 #define _VLV_PCS_DW9_CH0 0x8224
665 #define _VLV_PCS_DW9_CH1 0x8424
666 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
667
668 #define _VLV_PCS_DW11_CH0 0x822c
669 #define _VLV_PCS_DW11_CH1 0x842c
670 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
671
672 #define _VLV_PCS_DW12_CH0 0x8230
673 #define _VLV_PCS_DW12_CH1 0x8430
674 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
675
676 #define _VLV_PCS_DW14_CH0 0x8238
677 #define _VLV_PCS_DW14_CH1 0x8438
678 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
679
680 #define _VLV_PCS_DW23_CH0 0x825c
681 #define _VLV_PCS_DW23_CH1 0x845c
682 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
683
684 #define _VLV_TX_DW2_CH0 0x8288
685 #define _VLV_TX_DW2_CH1 0x8488
686 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
687
688 #define _VLV_TX_DW3_CH0 0x828c
689 #define _VLV_TX_DW3_CH1 0x848c
690 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
691
692 #define _VLV_TX_DW4_CH0 0x8290
693 #define _VLV_TX_DW4_CH1 0x8490
694 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
695
696 #define _VLV_TX3_DW4_CH0 0x690
697 #define _VLV_TX3_DW4_CH1 0x2a90
698 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
699
700 #define _VLV_TX_DW5_CH0 0x8294
701 #define _VLV_TX_DW5_CH1 0x8494
702 #define DPIO_TX_OCALINIT_EN (1<<31)
703 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
704
705 #define _VLV_TX_DW11_CH0 0x82ac
706 #define _VLV_TX_DW11_CH1 0x84ac
707 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
708
709 #define _VLV_TX_DW14_CH0 0x82b8
710 #define _VLV_TX_DW14_CH1 0x84b8
711 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
712
713 /*
714 * Fence registers
715 */
716 #define FENCE_REG_830_0 0x2000
717 #define FENCE_REG_945_8 0x3000
718 #define I830_FENCE_START_MASK 0x07f80000
719 #define I830_FENCE_TILING_Y_SHIFT 12
720 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
721 #define I830_FENCE_PITCH_SHIFT 4
722 #define I830_FENCE_REG_VALID (1<<0)
723 #define I915_FENCE_MAX_PITCH_VAL 4
724 #define I830_FENCE_MAX_PITCH_VAL 6
725 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
726
727 #define I915_FENCE_START_MASK 0x0ff00000
728 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
729
730 #define FENCE_REG_965_0 0x03000
731 #define I965_FENCE_PITCH_SHIFT 2
732 #define I965_FENCE_TILING_Y_SHIFT 1
733 #define I965_FENCE_REG_VALID (1<<0)
734 #define I965_FENCE_MAX_PITCH_VAL 0x0400
735
736 #define FENCE_REG_SANDYBRIDGE_0 0x100000
737 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
738 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
739
740 /* control register for cpu gtt access */
741 #define TILECTL 0x101000
742 #define TILECTL_SWZCTL (1 << 0)
743 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
744 #define TILECTL_BACKSNOOP_DIS (1 << 3)
745
746 /*
747 * Instruction and interrupt control regs
748 */
749 #define PGTBL_ER 0x02024
750 #define RENDER_RING_BASE 0x02000
751 #define BSD_RING_BASE 0x04000
752 #define GEN6_BSD_RING_BASE 0x12000
753 #define VEBOX_RING_BASE 0x1a000
754 #define BLT_RING_BASE 0x22000
755 #define RING_TAIL(base) ((base)+0x30)
756 #define RING_HEAD(base) ((base)+0x34)
757 #define RING_START(base) ((base)+0x38)
758 #define RING_CTL(base) ((base)+0x3c)
759 #define RING_SYNC_0(base) ((base)+0x40)
760 #define RING_SYNC_1(base) ((base)+0x44)
761 #define RING_SYNC_2(base) ((base)+0x48)
762 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
763 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
764 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
765 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
766 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
767 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
768 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
769 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
770 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
771 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
772 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
773 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
774 #define GEN6_NOSYNC 0
775 #define RING_MAX_IDLE(base) ((base)+0x54)
776 #define RING_HWS_PGA(base) ((base)+0x80)
777 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
778 #define ARB_MODE 0x04030
779 #define ARB_MODE_SWIZZLE_SNB (1<<4)
780 #define ARB_MODE_SWIZZLE_IVB (1<<5)
781 #define GAMTARBMODE 0x04a08
782 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
783 #define ARB_MODE_SWIZZLE_BDW (1<<1)
784 #define RENDER_HWS_PGA_GEN7 (0x04080)
785 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
786 #define RING_FAULT_GTTSEL_MASK (1<<11)
787 #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
788 #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
789 #define RING_FAULT_VALID (1<<0)
790 #define DONE_REG 0x40b0
791 #define GEN8_PRIVATE_PAT 0x40e0
792 #define BSD_HWS_PGA_GEN7 (0x04180)
793 #define BLT_HWS_PGA_GEN7 (0x04280)
794 #define VEBOX_HWS_PGA_GEN7 (0x04380)
795 #define RING_ACTHD(base) ((base)+0x74)
796 #define RING_ACTHD_UDW(base) ((base)+0x5c)
797 #define RING_NOPID(base) ((base)+0x94)
798 #define RING_IMR(base) ((base)+0xa8)
799 #define RING_TIMESTAMP(base) ((base)+0x358)
800 #define TAIL_ADDR 0x001FFFF8
801 #define HEAD_WRAP_COUNT 0xFFE00000
802 #define HEAD_WRAP_ONE 0x00200000
803 #define HEAD_ADDR 0x001FFFFC
804 #define RING_NR_PAGES 0x001FF000
805 #define RING_REPORT_MASK 0x00000006
806 #define RING_REPORT_64K 0x00000002
807 #define RING_REPORT_128K 0x00000004
808 #define RING_NO_REPORT 0x00000000
809 #define RING_VALID_MASK 0x00000001
810 #define RING_VALID 0x00000001
811 #define RING_INVALID 0x00000000
812 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
813 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
814 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
815 #if 0
816 #define PRB0_TAIL 0x02030
817 #define PRB0_HEAD 0x02034
818 #define PRB0_START 0x02038
819 #define PRB0_CTL 0x0203c
820 #define PRB1_TAIL 0x02040 /* 915+ only */
821 #define PRB1_HEAD 0x02044 /* 915+ only */
822 #define PRB1_START 0x02048 /* 915+ only */
823 #define PRB1_CTL 0x0204c /* 915+ only */
824 #endif
825 #define IPEIR_I965 0x02064
826 #define IPEHR_I965 0x02068
827 #define INSTDONE_I965 0x0206c
828 #define GEN7_INSTDONE_1 0x0206c
829 #define GEN7_SC_INSTDONE 0x07100
830 #define GEN7_SAMPLER_INSTDONE 0x0e160
831 #define GEN7_ROW_INSTDONE 0x0e164
832 #define I915_NUM_INSTDONE_REG 4
833 #define RING_IPEIR(base) ((base)+0x64)
834 #define RING_IPEHR(base) ((base)+0x68)
835 #define RING_INSTDONE(base) ((base)+0x6c)
836 #define RING_INSTPS(base) ((base)+0x70)
837 #define RING_DMA_FADD(base) ((base)+0x78)
838 #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
839 #define RING_INSTPM(base) ((base)+0xc0)
840 #define RING_MI_MODE(base) ((base)+0x9c)
841 #define INSTPS 0x02070 /* 965+ only */
842 #define INSTDONE1 0x0207c /* 965+ only */
843 #define ACTHD_I965 0x02074
844 #define HWS_PGA 0x02080
845 #define HWS_ADDRESS_MASK 0xfffff000
846 #define HWS_START_ADDRESS_SHIFT 4
847 #define PWRCTXA 0x2088 /* 965GM+ only */
848 #define PWRCTX_EN (1<<0)
849 #define IPEIR 0x02088
850 #define IPEHR 0x0208c
851 #define INSTDONE 0x02090
852 #define NOPID 0x02094
853 #define HWSTAM 0x02098
854 #define DMA_FADD_I8XX 0x020d0
855 #define RING_BBSTATE(base) ((base)+0x110)
856 #define RING_BBADDR(base) ((base)+0x140)
857 #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
858
859 #define ERROR_GEN6 0x040a0
860 #define GEN7_ERR_INT 0x44040
861 #define ERR_INT_POISON (1<<31)
862 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
863 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
864 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
865 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
866 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
867 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
868 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
869 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
870 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
871
872 #define FPGA_DBG 0x42300
873 #define FPGA_DBG_RM_NOCLAIM (1<<31)
874
875 #define DERRMR 0x44050
876 /* Note that HBLANK events are reserved on bdw+ */
877 #define DERRMR_PIPEA_SCANLINE (1<<0)
878 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
879 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
880 #define DERRMR_PIPEA_VBLANK (1<<3)
881 #define DERRMR_PIPEA_HBLANK (1<<5)
882 #define DERRMR_PIPEB_SCANLINE (1<<8)
883 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
884 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
885 #define DERRMR_PIPEB_VBLANK (1<<11)
886 #define DERRMR_PIPEB_HBLANK (1<<13)
887 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
888 #define DERRMR_PIPEC_SCANLINE (1<<14)
889 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
890 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
891 #define DERRMR_PIPEC_VBLANK (1<<21)
892 #define DERRMR_PIPEC_HBLANK (1<<22)
893
894
895 /* GM45+ chicken bits -- debug workaround bits that may be required
896 * for various sorts of correct behavior. The top 16 bits of each are
897 * the enables for writing to the corresponding low bit.
898 */
899 #define _3D_CHICKEN 0x02084
900 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
901 #define _3D_CHICKEN2 0x0208c
902 /* Disables pipelining of read flushes past the SF-WIZ interface.
903 * Required on all Ironlake steppings according to the B-Spec, but the
904 * particular danger of not doing so is not specified.
905 */
906 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
907 #define _3D_CHICKEN3 0x02090
908 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
909 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
910 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
911 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
912
913 #define MI_MODE 0x0209c
914 # define VS_TIMER_DISPATCH (1 << 6)
915 # define MI_FLUSH_ENABLE (1 << 12)
916 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
917 # define MODE_IDLE (1 << 9)
918 # define STOP_RING (1 << 8)
919
920 #define GEN6_GT_MODE 0x20d0
921 #define GEN7_GT_MODE 0x7008
922 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
923 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
924 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
925 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
926 #define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
927 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
928
929 #define GFX_MODE 0x02520
930 #define GFX_MODE_GEN7 0x0229c
931 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
932 #define GFX_RUN_LIST_ENABLE (1<<15)
933 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
934 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
935 #define GFX_REPLAY_MODE (1<<11)
936 #define GFX_PSMI_GRANULARITY (1<<10)
937 #define GFX_PPGTT_ENABLE (1<<9)
938
939 #define VLV_DISPLAY_BASE 0x180000
940
941 #define SCPD0 0x0209c /* 915+ only */
942 #define IER 0x020a0
943 #define IIR 0x020a4
944 #define IMR 0x020a8
945 #define ISR 0x020ac
946 #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
947 #define GCFG_DIS (1<<8)
948 #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
949 #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
950 #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
951 #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
952 #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
953 #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
954 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
955 #define EIR 0x020b0
956 #define EMR 0x020b4
957 #define ESR 0x020b8
958 #define GM45_ERROR_PAGE_TABLE (1<<5)
959 #define GM45_ERROR_MEM_PRIV (1<<4)
960 #define I915_ERROR_PAGE_TABLE (1<<4)
961 #define GM45_ERROR_CP_PRIV (1<<3)
962 #define I915_ERROR_MEMORY_REFRESH (1<<1)
963 #define I915_ERROR_INSTRUCTION (1<<0)
964 #define INSTPM 0x020c0
965 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
966 #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
967 will not assert AGPBUSY# and will only
968 be delivered when out of C3. */
969 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
970 #define INSTPM_TLB_INVALIDATE (1<<9)
971 #define INSTPM_SYNC_FLUSH (1<<5)
972 #define ACTHD 0x020c8
973 #define FW_BLC 0x020d8
974 #define FW_BLC2 0x020dc
975 #define FW_BLC_SELF 0x020e0 /* 915+ only */
976 #define FW_BLC_SELF_EN_MASK (1<<31)
977 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
978 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
979 #define MM_BURST_LENGTH 0x00700000
980 #define MM_FIFO_WATERMARK 0x0001F000
981 #define LM_BURST_LENGTH 0x00000700
982 #define LM_FIFO_WATERMARK 0x0000001F
983 #define MI_ARB_STATE 0x020e4 /* 915+ only */
984
985 /* Make render/texture TLB fetches lower priorty than associated data
986 * fetches. This is not turned on by default
987 */
988 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
989
990 /* Isoch request wait on GTT enable (Display A/B/C streams).
991 * Make isoch requests stall on the TLB update. May cause
992 * display underruns (test mode only)
993 */
994 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
995
996 /* Block grant count for isoch requests when block count is
997 * set to a finite value.
998 */
999 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1000 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1001 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1002 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1003 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1004
1005 /* Enable render writes to complete in C2/C3/C4 power states.
1006 * If this isn't enabled, render writes are prevented in low
1007 * power states. That seems bad to me.
1008 */
1009 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1010
1011 /* This acknowledges an async flip immediately instead
1012 * of waiting for 2TLB fetches.
1013 */
1014 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1015
1016 /* Enables non-sequential data reads through arbiter
1017 */
1018 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
1019
1020 /* Disable FSB snooping of cacheable write cycles from binner/render
1021 * command stream
1022 */
1023 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1024
1025 /* Arbiter time slice for non-isoch streams */
1026 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
1027 #define MI_ARB_TIME_SLICE_1 (0 << 5)
1028 #define MI_ARB_TIME_SLICE_2 (1 << 5)
1029 #define MI_ARB_TIME_SLICE_4 (2 << 5)
1030 #define MI_ARB_TIME_SLICE_6 (3 << 5)
1031 #define MI_ARB_TIME_SLICE_8 (4 << 5)
1032 #define MI_ARB_TIME_SLICE_10 (5 << 5)
1033 #define MI_ARB_TIME_SLICE_14 (6 << 5)
1034 #define MI_ARB_TIME_SLICE_16 (7 << 5)
1035
1036 /* Low priority grace period page size */
1037 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1038 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1039
1040 /* Disable display A/B trickle feed */
1041 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1042
1043 /* Set display plane priority */
1044 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1045 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1046
1047 #define CACHE_MODE_0 0x02120 /* 915+ only */
1048 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1049 #define CM0_IZ_OPT_DISABLE (1<<6)
1050 #define CM0_ZR_OPT_DISABLE (1<<5)
1051 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
1052 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
1053 #define CM0_COLOR_EVICT_DISABLE (1<<3)
1054 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
1055 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1056 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1057 #define GFX_FLSH_CNTL_GEN6 0x101008
1058 #define GFX_FLSH_CNTL_EN (1<<0)
1059 #define ECOSKPD 0x021d0
1060 #define ECO_GATING_CX_ONLY (1<<3)
1061 #define ECO_FLIP_DONE (1<<0)
1062
1063 #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1064 #define RC_OP_FLUSH_ENABLE (1<<0)
1065 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1066 #define CACHE_MODE_1 0x7004 /* IVB+ */
1067 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1068 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
1069
1070 #define GEN6_BLITTER_ECOSKPD 0x221d0
1071 #define GEN6_BLITTER_LOCK_SHIFT 16
1072 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1073
1074 #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1075 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1076
1077 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
1078 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1079 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1080 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1081 #define GEN6_BSD_GO_INDICATOR (1 << 4)
1082
1083 /* On modern GEN architectures interrupt control consists of two sets
1084 * of registers. The first set pertains to the ring generating the
1085 * interrupt. The second control is for the functional block generating the
1086 * interrupt. These are PM, GT, DE, etc.
1087 *
1088 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1089 * GT interrupt bits, so we don't need to duplicate the defines.
1090 *
1091 * These defines should cover us well from SNB->HSW with minor exceptions
1092 * it can also work on ILK.
1093 */
1094 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1095 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1096 #define GT_BLT_USER_INTERRUPT (1 << 22)
1097 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1098 #define GT_BSD_USER_INTERRUPT (1 << 12)
1099 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
1100 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1101 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1102 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1103 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1104 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1105 #define GT_RENDER_USER_INTERRUPT (1 << 0)
1106
1107 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1108 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1109
1110 #define GT_PARITY_ERROR(dev) \
1111 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
1112 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
1113
1114 /* These are all the "old" interrupts */
1115 #define ILK_BSD_USER_INTERRUPT (1<<5)
1116 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1117 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1118 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1119 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1120 #define I915_HWB_OOM_INTERRUPT (1<<13)
1121 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
1122 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1123 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1124 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1125 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1126 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1127 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1128 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1129 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1130 #define I915_DEBUG_INTERRUPT (1<<2)
1131 #define I915_USER_INTERRUPT (1<<1)
1132 #define I915_ASLE_INTERRUPT (1<<0)
1133 #define I915_BSD_USER_INTERRUPT (1 << 25)
1134
1135 #define GEN6_BSD_RNCID 0x12198
1136
1137 #define GEN7_FF_THREAD_MODE 0x20a0
1138 #define GEN7_FF_SCHED_MASK 0x0077070
1139 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
1140 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1141 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1142 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1143 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
1144 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
1145 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1146 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1147 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1148 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
1149 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1150 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1151 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1152 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
1153
1154 /*
1155 * Framebuffer compression (915+ only)
1156 */
1157
1158 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1159 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
1160 #define FBC_CONTROL 0x03208
1161 #define FBC_CTL_EN (1<<31)
1162 #define FBC_CTL_PERIODIC (1<<30)
1163 #define FBC_CTL_INTERVAL_SHIFT (16)
1164 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
1165 #define FBC_CTL_C3_IDLE (1<<13)
1166 #define FBC_CTL_STRIDE_SHIFT (5)
1167 #define FBC_CTL_FENCENO_SHIFT (0)
1168 #define FBC_COMMAND 0x0320c
1169 #define FBC_CMD_COMPRESS (1<<0)
1170 #define FBC_STATUS 0x03210
1171 #define FBC_STAT_COMPRESSING (1<<31)
1172 #define FBC_STAT_COMPRESSED (1<<30)
1173 #define FBC_STAT_MODIFIED (1<<29)
1174 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
1175 #define FBC_CONTROL2 0x03214
1176 #define FBC_CTL_FENCE_DBL (0<<4)
1177 #define FBC_CTL_IDLE_IMM (0<<2)
1178 #define FBC_CTL_IDLE_FULL (1<<2)
1179 #define FBC_CTL_IDLE_LINE (2<<2)
1180 #define FBC_CTL_IDLE_DEBUG (3<<2)
1181 #define FBC_CTL_CPU_FENCE (1<<1)
1182 #define FBC_CTL_PLANE(plane) ((plane)<<0)
1183 #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
1184 #define FBC_TAG 0x03300
1185
1186 #define FBC_LL_SIZE (1536)
1187
1188 /* Framebuffer compression for GM45+ */
1189 #define DPFC_CB_BASE 0x3200
1190 #define DPFC_CONTROL 0x3208
1191 #define DPFC_CTL_EN (1<<31)
1192 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
1193 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
1194 #define DPFC_CTL_FENCE_EN (1<<29)
1195 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
1196 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
1197 #define DPFC_SR_EN (1<<10)
1198 #define DPFC_CTL_LIMIT_1X (0<<6)
1199 #define DPFC_CTL_LIMIT_2X (1<<6)
1200 #define DPFC_CTL_LIMIT_4X (2<<6)
1201 #define DPFC_RECOMP_CTL 0x320c
1202 #define DPFC_RECOMP_STALL_EN (1<<27)
1203 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
1204 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1205 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1206 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1207 #define DPFC_STATUS 0x3210
1208 #define DPFC_INVAL_SEG_SHIFT (16)
1209 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
1210 #define DPFC_COMP_SEG_SHIFT (0)
1211 #define DPFC_COMP_SEG_MASK (0x000003ff)
1212 #define DPFC_STATUS2 0x3214
1213 #define DPFC_FENCE_YOFF 0x3218
1214 #define DPFC_CHICKEN 0x3224
1215 #define DPFC_HT_MODIFY (1<<31)
1216
1217 /* Framebuffer compression for Ironlake */
1218 #define ILK_DPFC_CB_BASE 0x43200
1219 #define ILK_DPFC_CONTROL 0x43208
1220 /* The bit 28-8 is reserved */
1221 #define DPFC_RESERVED (0x1FFFFF00)
1222 #define ILK_DPFC_RECOMP_CTL 0x4320c
1223 #define ILK_DPFC_STATUS 0x43210
1224 #define ILK_DPFC_FENCE_YOFF 0x43218
1225 #define ILK_DPFC_CHICKEN 0x43224
1226 #define ILK_FBC_RT_BASE 0x2128
1227 #define ILK_FBC_RT_VALID (1<<0)
1228 #define SNB_FBC_FRONT_BUFFER (1<<1)
1229
1230 #define ILK_DISPLAY_CHICKEN1 0x42000
1231 #define ILK_FBCQ_DIS (1<<22)
1232 #define ILK_PABSTRETCH_DIS (1<<21)
1233
1234
1235 /*
1236 * Framebuffer compression for Sandybridge
1237 *
1238 * The following two registers are of type GTTMMADR
1239 */
1240 #define SNB_DPFC_CTL_SA 0x100100
1241 #define SNB_CPU_FENCE_ENABLE (1<<29)
1242 #define DPFC_CPU_FENCE_OFFSET 0x100104
1243
1244 /* Framebuffer compression for Ivybridge */
1245 #define IVB_FBC_RT_BASE 0x7020
1246
1247 #define IPS_CTL 0x43408
1248 #define IPS_ENABLE (1 << 31)
1249
1250 #define MSG_FBC_REND_STATE 0x50380
1251 #define FBC_REND_NUKE (1<<2)
1252 #define FBC_REND_CACHE_CLEAN (1<<1)
1253
1254 /*
1255 * GPIO regs
1256 */
1257 #define GPIOA 0x5010
1258 #define GPIOB 0x5014
1259 #define GPIOC 0x5018
1260 #define GPIOD 0x501c
1261 #define GPIOE 0x5020
1262 #define GPIOF 0x5024
1263 #define GPIOG 0x5028
1264 #define GPIOH 0x502c
1265 # define GPIO_CLOCK_DIR_MASK (1 << 0)
1266 # define GPIO_CLOCK_DIR_IN (0 << 1)
1267 # define GPIO_CLOCK_DIR_OUT (1 << 1)
1268 # define GPIO_CLOCK_VAL_MASK (1 << 2)
1269 # define GPIO_CLOCK_VAL_OUT (1 << 3)
1270 # define GPIO_CLOCK_VAL_IN (1 << 4)
1271 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1272 # define GPIO_DATA_DIR_MASK (1 << 8)
1273 # define GPIO_DATA_DIR_IN (0 << 9)
1274 # define GPIO_DATA_DIR_OUT (1 << 9)
1275 # define GPIO_DATA_VAL_MASK (1 << 10)
1276 # define GPIO_DATA_VAL_OUT (1 << 11)
1277 # define GPIO_DATA_VAL_IN (1 << 12)
1278 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1279
1280 #define GMBUS0 0x5100 /* clock/port select */
1281 #define GMBUS_RATE_100KHZ (0<<8)
1282 #define GMBUS_RATE_50KHZ (1<<8)
1283 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1284 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1285 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1286 #define GMBUS_PORT_DISABLED 0
1287 #define GMBUS_PORT_SSC 1
1288 #define GMBUS_PORT_VGADDC 2
1289 #define GMBUS_PORT_PANEL 3
1290 #define GMBUS_PORT_DPC 4 /* HDMIC */
1291 #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
1292 #define GMBUS_PORT_DPD 6 /* HDMID */
1293 #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
1294 #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
1295 #define GMBUS1 0x5104 /* command/status */
1296 #define GMBUS_SW_CLR_INT (1<<31)
1297 #define GMBUS_SW_RDY (1<<30)
1298 #define GMBUS_ENT (1<<29) /* enable timeout */
1299 #define GMBUS_CYCLE_NONE (0<<25)
1300 #define GMBUS_CYCLE_WAIT (1<<25)
1301 #define GMBUS_CYCLE_INDEX (2<<25)
1302 #define GMBUS_CYCLE_STOP (4<<25)
1303 #define GMBUS_BYTE_COUNT_SHIFT 16
1304 #define GMBUS_SLAVE_INDEX_SHIFT 8
1305 #define GMBUS_SLAVE_ADDR_SHIFT 1
1306 #define GMBUS_SLAVE_READ (1<<0)
1307 #define GMBUS_SLAVE_WRITE (0<<0)
1308 #define GMBUS2 0x5108 /* status */
1309 #define GMBUS_INUSE (1<<15)
1310 #define GMBUS_HW_WAIT_PHASE (1<<14)
1311 #define GMBUS_STALL_TIMEOUT (1<<13)
1312 #define GMBUS_INT (1<<12)
1313 #define GMBUS_HW_RDY (1<<11)
1314 #define GMBUS_SATOER (1<<10)
1315 #define GMBUS_ACTIVE (1<<9)
1316 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
1317 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1318 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1319 #define GMBUS_NAK_EN (1<<3)
1320 #define GMBUS_IDLE_EN (1<<2)
1321 #define GMBUS_HW_WAIT_EN (1<<1)
1322 #define GMBUS_HW_RDY_EN (1<<0)
1323 #define GMBUS5 0x5120 /* byte index */
1324 #define GMBUS_2BYTE_INDEX_EN (1<<31)
1325
1326 /*
1327 * Clock control & power management
1328 */
1329 #define DPLL_A_OFFSET 0x6014
1330 #define DPLL_B_OFFSET 0x6018
1331 #define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1332 dev_priv->info.display_mmio_offset)
1333
1334 #define VGA0 0x6000
1335 #define VGA1 0x6004
1336 #define VGA_PD 0x6010
1337 #define VGA0_PD_P2_DIV_4 (1 << 7)
1338 #define VGA0_PD_P1_DIV_2 (1 << 5)
1339 #define VGA0_PD_P1_SHIFT 0
1340 #define VGA0_PD_P1_MASK (0x1f << 0)
1341 #define VGA1_PD_P2_DIV_4 (1 << 15)
1342 #define VGA1_PD_P1_DIV_2 (1 << 13)
1343 #define VGA1_PD_P1_SHIFT 8
1344 #define VGA1_PD_P1_MASK (0x1f << 8)
1345 #define DPLL_VCO_ENABLE (1 << 31)
1346 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
1347 #define DPLL_DVO_2X_MODE (1 << 30)
1348 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
1349 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
1350 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
1351 #define DPLL_VGA_MODE_DIS (1 << 28)
1352 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1353 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1354 #define DPLL_MODE_MASK (3 << 26)
1355 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1356 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1357 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1358 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1359 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1360 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
1361 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
1362 #define DPLL_LOCK_VLV (1<<15)
1363 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
1364 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
1365 #define DPLL_PORTC_READY_MASK (0xf << 4)
1366 #define DPLL_PORTB_READY_MASK (0xf)
1367
1368 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1369 /*
1370 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1371 * this field (only one bit may be set).
1372 */
1373 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1374 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
1375 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
1376 /* i830, required in DVO non-gang */
1377 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
1378 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1379 #define PLL_REF_INPUT_DREFCLK (0 << 13)
1380 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1381 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1382 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1383 #define PLL_REF_INPUT_MASK (3 << 13)
1384 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
1385 /* Ironlake */
1386 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1387 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1388 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1389 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1390 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1391
1392 /*
1393 * Parallel to Serial Load Pulse phase selection.
1394 * Selects the phase for the 10X DPLL clock for the PCIe
1395 * digital display port. The range is 4 to 13; 10 or more
1396 * is just a flip delay. The default is 6
1397 */
1398 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1399 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1400 /*
1401 * SDVO multiplier for 945G/GM. Not used on 965.
1402 */
1403 #define SDVO_MULTIPLIER_MASK 0x000000ff
1404 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
1405 #define SDVO_MULTIPLIER_SHIFT_VGA 0
1406
1407 #define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1408 #define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
1409 #define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1410 dev_priv->info.display_mmio_offset)
1411
1412 /*
1413 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1414 *
1415 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1416 */
1417 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1418 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
1419 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1420 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1421 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1422 /*
1423 * SDVO/UDI pixel multiplier.
1424 *
1425 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1426 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1427 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1428 * dummy bytes in the datastream at an increased clock rate, with both sides of
1429 * the link knowing how many bytes are fill.
1430 *
1431 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1432 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1433 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1434 * through an SDVO command.
1435 *
1436 * This register field has values of multiplication factor minus 1, with
1437 * a maximum multiplier of 5 for SDVO.
1438 */
1439 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1440 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1441 /*
1442 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1443 * This best be set to the default value (3) or the CRT won't work. No,
1444 * I don't entirely understand what this does...
1445 */
1446 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1447 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
1448
1449 #define _FPA0 0x06040
1450 #define _FPA1 0x06044
1451 #define _FPB0 0x06048
1452 #define _FPB1 0x0604c
1453 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1454 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1455 #define FP_N_DIV_MASK 0x003f0000
1456 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
1457 #define FP_N_DIV_SHIFT 16
1458 #define FP_M1_DIV_MASK 0x00003f00
1459 #define FP_M1_DIV_SHIFT 8
1460 #define FP_M2_DIV_MASK 0x0000003f
1461 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
1462 #define FP_M2_DIV_SHIFT 0
1463 #define DPLL_TEST 0x606c
1464 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1465 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1466 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1467 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1468 #define DPLLB_TEST_N_BYPASS (1 << 19)
1469 #define DPLLB_TEST_M_BYPASS (1 << 18)
1470 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1471 #define DPLLA_TEST_N_BYPASS (1 << 3)
1472 #define DPLLA_TEST_M_BYPASS (1 << 2)
1473 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1474 #define D_STATE 0x6104
1475 #define DSTATE_GFX_RESET_I830 (1<<6)
1476 #define DSTATE_PLL_D3_OFF (1<<3)
1477 #define DSTATE_GFX_CLOCK_GATING (1<<1)
1478 #define DSTATE_DOT_CLOCK_GATING (1<<0)
1479 #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
1480 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1481 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1482 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1483 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1484 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1485 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1486 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1487 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1488 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1489 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1490 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1491 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1492 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1493 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1494 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1495 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1496 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1497 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1498 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1499 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1500 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1501 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1502 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1503 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1504 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1505 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1506 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1507 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1508 /**
1509 * This bit must be set on the 830 to prevent hangs when turning off the
1510 * overlay scaler.
1511 */
1512 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1513 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1514 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1515 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1516 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1517
1518 #define RENCLK_GATE_D1 0x6204
1519 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1520 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1521 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1522 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1523 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1524 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1525 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1526 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1527 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
1528 /** This bit must be unset on 855,865 */
1529 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
1530 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1531 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
1532 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
1533 /** This bit must be set on 855,865. */
1534 # define SV_CLOCK_GATE_DISABLE (1 << 0)
1535 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1536 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1537 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1538 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1539 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1540 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1541 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1542 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1543 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1544 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1545 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1546 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1547 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1548 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1549 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1550 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1551 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1552
1553 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1554 /** This bit must always be set on 965G/965GM */
1555 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1556 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1557 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1558 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1559 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1560 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1561 /** This bit must always be set on 965G */
1562 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1563 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1564 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1565 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1566 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1567 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1568 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1569 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1570 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1571 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1572 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1573 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1574 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1575 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1576 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1577 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1578 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1579 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1580 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1581
1582 #define RENCLK_GATE_D2 0x6208
1583 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1584 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1585 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1586 #define RAMCLK_GATE_D 0x6210 /* CRL only */
1587 #define DEUC 0x6214 /* CRL only */
1588
1589 #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
1590 #define FW_CSPWRDWNEN (1<<15)
1591
1592 #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1593
1594 #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1595 #define CDCLK_FREQ_SHIFT 4
1596 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1597 #define CZCLK_FREQ_MASK 0xf
1598 #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1599
1600 /*
1601 * Palette regs
1602 */
1603 #define PALETTE_A_OFFSET 0xa000
1604 #define PALETTE_B_OFFSET 0xa800
1605 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1606 dev_priv->info.display_mmio_offset)
1607
1608 /* MCH MMIO space */
1609
1610 /*
1611 * MCHBAR mirror.
1612 *
1613 * This mirrors the MCHBAR MMIO space whose location is determined by
1614 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1615 * every way. It is not accessible from the CP register read instructions.
1616 *
1617 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1618 * just read.
1619 */
1620 #define MCHBAR_MIRROR_BASE 0x10000
1621
1622 #define MCHBAR_MIRROR_BASE_SNB 0x140000
1623
1624 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1625 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
1626
1627 /** 915-945 and GM965 MCH register controlling DRAM channel access */
1628 #define DCC 0x10200
1629 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1630 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1631 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1632 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
1633 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
1634 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
1635
1636 /** Pineview MCH register contains DDR3 setting */
1637 #define CSHRDDR3CTL 0x101a8
1638 #define CSHRDDR3CTL_DDR3 (1 << 2)
1639
1640 /** 965 MCH register controlling DRAM channel configuration */
1641 #define C0DRB3 0x10206
1642 #define C1DRB3 0x10606
1643
1644 /** snb MCH registers for reading the DRAM channel configuration */
1645 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1646 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1647 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1648 #define MAD_DIMM_ECC_MASK (0x3 << 24)
1649 #define MAD_DIMM_ECC_OFF (0x0 << 24)
1650 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1651 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1652 #define MAD_DIMM_ECC_ON (0x3 << 24)
1653 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1654 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1655 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1656 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1657 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1658 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1659 #define MAD_DIMM_A_SELECT (0x1 << 16)
1660 /* DIMM sizes are in multiples of 256mb. */
1661 #define MAD_DIMM_B_SIZE_SHIFT 8
1662 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1663 #define MAD_DIMM_A_SIZE_SHIFT 0
1664 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1665
1666 /** snb MCH registers for priority tuning */
1667 #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1668 #define MCH_SSKPD_WM0_MASK 0x3f
1669 #define MCH_SSKPD_WM0_VAL 0xc
1670
1671 #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1672
1673 /* Clocking configuration register */
1674 #define CLKCFG 0x10c00
1675 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
1676 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1677 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1678 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1679 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1680 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
1681 /* Note, below two are guess */
1682 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
1683 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
1684 #define CLKCFG_FSB_MASK (7 << 0)
1685 #define CLKCFG_MEM_533 (1 << 4)
1686 #define CLKCFG_MEM_667 (2 << 4)
1687 #define CLKCFG_MEM_800 (3 << 4)
1688 #define CLKCFG_MEM_MASK (7 << 4)
1689
1690 #define TSC1 0x11001
1691 #define TSE (1<<0)
1692 #define TR1 0x11006
1693 #define TSFS 0x11020
1694 #define TSFS_SLOPE_MASK 0x0000ff00
1695 #define TSFS_SLOPE_SHIFT 8
1696 #define TSFS_INTR_MASK 0x000000ff
1697
1698 #define CRSTANDVID 0x11100
1699 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1700 #define PXVFREQ_PX_MASK 0x7f000000
1701 #define PXVFREQ_PX_SHIFT 24
1702 #define VIDFREQ_BASE 0x11110
1703 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1704 #define VIDFREQ2 0x11114
1705 #define VIDFREQ3 0x11118
1706 #define VIDFREQ4 0x1111c
1707 #define VIDFREQ_P0_MASK 0x1f000000
1708 #define VIDFREQ_P0_SHIFT 24
1709 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1710 #define VIDFREQ_P0_CSCLK_SHIFT 20
1711 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1712 #define VIDFREQ_P0_CRCLK_SHIFT 16
1713 #define VIDFREQ_P1_MASK 0x00001f00
1714 #define VIDFREQ_P1_SHIFT 8
1715 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1716 #define VIDFREQ_P1_CSCLK_SHIFT 4
1717 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1718 #define INTTOEXT_BASE_ILK 0x11300
1719 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1720 #define INTTOEXT_MAP3_SHIFT 24
1721 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1722 #define INTTOEXT_MAP2_SHIFT 16
1723 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1724 #define INTTOEXT_MAP1_SHIFT 8
1725 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1726 #define INTTOEXT_MAP0_SHIFT 0
1727 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1728 #define MEMSWCTL 0x11170 /* Ironlake only */
1729 #define MEMCTL_CMD_MASK 0xe000
1730 #define MEMCTL_CMD_SHIFT 13
1731 #define MEMCTL_CMD_RCLK_OFF 0
1732 #define MEMCTL_CMD_RCLK_ON 1
1733 #define MEMCTL_CMD_CHFREQ 2
1734 #define MEMCTL_CMD_CHVID 3
1735 #define MEMCTL_CMD_VMMOFF 4
1736 #define MEMCTL_CMD_VMMON 5
1737 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1738 when command complete */
1739 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1740 #define MEMCTL_FREQ_SHIFT 8
1741 #define MEMCTL_SFCAVM (1<<7)
1742 #define MEMCTL_TGT_VID_MASK 0x007f
1743 #define MEMIHYST 0x1117c
1744 #define MEMINTREN 0x11180 /* 16 bits */
1745 #define MEMINT_RSEXIT_EN (1<<8)
1746 #define MEMINT_CX_SUPR_EN (1<<7)
1747 #define MEMINT_CONT_BUSY_EN (1<<6)
1748 #define MEMINT_AVG_BUSY_EN (1<<5)
1749 #define MEMINT_EVAL_CHG_EN (1<<4)
1750 #define MEMINT_MON_IDLE_EN (1<<3)
1751 #define MEMINT_UP_EVAL_EN (1<<2)
1752 #define MEMINT_DOWN_EVAL_EN (1<<1)
1753 #define MEMINT_SW_CMD_EN (1<<0)
1754 #define MEMINTRSTR 0x11182 /* 16 bits */
1755 #define MEM_RSEXIT_MASK 0xc000
1756 #define MEM_RSEXIT_SHIFT 14
1757 #define MEM_CONT_BUSY_MASK 0x3000
1758 #define MEM_CONT_BUSY_SHIFT 12
1759 #define MEM_AVG_BUSY_MASK 0x0c00
1760 #define MEM_AVG_BUSY_SHIFT 10
1761 #define MEM_EVAL_CHG_MASK 0x0300
1762 #define MEM_EVAL_BUSY_SHIFT 8
1763 #define MEM_MON_IDLE_MASK 0x00c0
1764 #define MEM_MON_IDLE_SHIFT 6
1765 #define MEM_UP_EVAL_MASK 0x0030
1766 #define MEM_UP_EVAL_SHIFT 4
1767 #define MEM_DOWN_EVAL_MASK 0x000c
1768 #define MEM_DOWN_EVAL_SHIFT 2
1769 #define MEM_SW_CMD_MASK 0x0003
1770 #define MEM_INT_STEER_GFX 0
1771 #define MEM_INT_STEER_CMR 1
1772 #define MEM_INT_STEER_SMI 2
1773 #define MEM_INT_STEER_SCI 3
1774 #define MEMINTRSTS 0x11184
1775 #define MEMINT_RSEXIT (1<<7)
1776 #define MEMINT_CONT_BUSY (1<<6)
1777 #define MEMINT_AVG_BUSY (1<<5)
1778 #define MEMINT_EVAL_CHG (1<<4)
1779 #define MEMINT_MON_IDLE (1<<3)
1780 #define MEMINT_UP_EVAL (1<<2)
1781 #define MEMINT_DOWN_EVAL (1<<1)
1782 #define MEMINT_SW_CMD (1<<0)
1783 #define MEMMODECTL 0x11190
1784 #define MEMMODE_BOOST_EN (1<<31)
1785 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1786 #define MEMMODE_BOOST_FREQ_SHIFT 24
1787 #define MEMMODE_IDLE_MODE_MASK 0x00030000
1788 #define MEMMODE_IDLE_MODE_SHIFT 16
1789 #define MEMMODE_IDLE_MODE_EVAL 0
1790 #define MEMMODE_IDLE_MODE_CONT 1
1791 #define MEMMODE_HWIDLE_EN (1<<15)
1792 #define MEMMODE_SWMODE_EN (1<<14)
1793 #define MEMMODE_RCLK_GATE (1<<13)
1794 #define MEMMODE_HW_UPDATE (1<<12)
1795 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1796 #define MEMMODE_FSTART_SHIFT 8
1797 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1798 #define MEMMODE_FMAX_SHIFT 4
1799 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1800 #define RCBMAXAVG 0x1119c
1801 #define MEMSWCTL2 0x1119e /* Cantiga only */
1802 #define SWMEMCMD_RENDER_OFF (0 << 13)
1803 #define SWMEMCMD_RENDER_ON (1 << 13)
1804 #define SWMEMCMD_SWFREQ (2 << 13)
1805 #define SWMEMCMD_TARVID (3 << 13)
1806 #define SWMEMCMD_VRM_OFF (4 << 13)
1807 #define SWMEMCMD_VRM_ON (5 << 13)
1808 #define CMDSTS (1<<12)
1809 #define SFCAVM (1<<11)
1810 #define SWFREQ_MASK 0x0380 /* P0-7 */
1811 #define SWFREQ_SHIFT 7
1812 #define TARVID_MASK 0x001f
1813 #define MEMSTAT_CTG 0x111a0
1814 #define RCBMINAVG 0x111a0
1815 #define RCUPEI 0x111b0
1816 #define RCDNEI 0x111b4
1817 #define RSTDBYCTL 0x111b8
1818 #define RS1EN (1<<31)
1819 #define RS2EN (1<<30)
1820 #define RS3EN (1<<29)
1821 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1822 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1823 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1824 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1825 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1826 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1827 #define RSX_STATUS_MASK (7<<20)
1828 #define RSX_STATUS_ON (0<<20)
1829 #define RSX_STATUS_RC1 (1<<20)
1830 #define RSX_STATUS_RC1E (2<<20)
1831 #define RSX_STATUS_RS1 (3<<20)
1832 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1833 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1834 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1835 #define RSX_STATUS_RSVD2 (7<<20)
1836 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1837 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1838 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
1839 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1840 #define RS1CONTSAV_MASK (3<<14)
1841 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1842 #define RS1CONTSAV_RSVD (1<<14)
1843 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1844 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1845 #define NORMSLEXLAT_MASK (3<<12)
1846 #define SLOW_RS123 (0<<12)
1847 #define SLOW_RS23 (1<<12)
1848 #define SLOW_RS3 (2<<12)
1849 #define NORMAL_RS123 (3<<12)
1850 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1851 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1852 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1853 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1854 #define RS_CSTATE_MASK (3<<4)
1855 #define RS_CSTATE_C367_RS1 (0<<4)
1856 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1857 #define RS_CSTATE_RSVD (2<<4)
1858 #define RS_CSTATE_C367_RS2 (3<<4)
1859 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1860 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
1861 #define VIDCTL 0x111c0
1862 #define VIDSTS 0x111c8
1863 #define VIDSTART 0x111cc /* 8 bits */
1864 #define MEMSTAT_ILK 0x111f8
1865 #define MEMSTAT_VID_MASK 0x7f00
1866 #define MEMSTAT_VID_SHIFT 8
1867 #define MEMSTAT_PSTATE_MASK 0x00f8
1868 #define MEMSTAT_PSTATE_SHIFT 3
1869 #define MEMSTAT_MON_ACTV (1<<2)
1870 #define MEMSTAT_SRC_CTL_MASK 0x0003
1871 #define MEMSTAT_SRC_CTL_CORE 0
1872 #define MEMSTAT_SRC_CTL_TRB 1
1873 #define MEMSTAT_SRC_CTL_THM 2
1874 #define MEMSTAT_SRC_CTL_STDBY 3
1875 #define RCPREVBSYTUPAVG 0x113b8
1876 #define RCPREVBSYTDNAVG 0x113bc
1877 #define PMMISC 0x11214
1878 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1879 #define SDEW 0x1124c
1880 #define CSIEW0 0x11250
1881 #define CSIEW1 0x11254
1882 #define CSIEW2 0x11258
1883 #define PEW 0x1125c
1884 #define DEW 0x11270
1885 #define MCHAFE 0x112c0
1886 #define CSIEC 0x112e0
1887 #define DMIEC 0x112e4
1888 #define DDREC 0x112e8
1889 #define PEG0EC 0x112ec
1890 #define PEG1EC 0x112f0
1891 #define GFXEC 0x112f4
1892 #define RPPREVBSYTUPAVG 0x113b8
1893 #define RPPREVBSYTDNAVG 0x113bc
1894 #define ECR 0x11600
1895 #define ECR_GPFE (1<<31)
1896 #define ECR_IMONE (1<<30)
1897 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1898 #define OGW0 0x11608
1899 #define OGW1 0x1160c
1900 #define EG0 0x11610
1901 #define EG1 0x11614
1902 #define EG2 0x11618
1903 #define EG3 0x1161c
1904 #define EG4 0x11620
1905 #define EG5 0x11624
1906 #define EG6 0x11628
1907 #define EG7 0x1162c
1908 #define PXW 0x11664
1909 #define PXWL 0x11680
1910 #define LCFUSE02 0x116c0
1911 #define LCFUSE_HIV_MASK 0x000000ff
1912 #define CSIPLL0 0x12c10
1913 #define DDRMPLL1 0X12c20
1914 #define PEG_BAND_GAP_DATA 0x14d68
1915
1916 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
1917 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1918 #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1919
1920 #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1921 #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1922 #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
1923
1924 /*
1925 * Logical Context regs
1926 */
1927 #define CCID 0x2180
1928 #define CCID_EN (1<<0)
1929 /*
1930 * Notes on SNB/IVB/VLV context size:
1931 * - Power context is saved elsewhere (LLC or stolen)
1932 * - Ring/execlist context is saved on SNB, not on IVB
1933 * - Extended context size already includes render context size
1934 * - We always need to follow the extended context size.
1935 * SNB BSpec has comments indicating that we should use the
1936 * render context size instead if execlists are disabled, but
1937 * based on empirical testing that's just nonsense.
1938 * - Pipelined/VF state is saved on SNB/IVB respectively
1939 * - GT1 size just indicates how much of render context
1940 * doesn't need saving on GT1
1941 */
1942 #define CXT_SIZE 0x21a0
1943 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1944 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1945 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1946 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1947 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1948 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
1949 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1950 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
1951 #define GEN7_CXT_SIZE 0x21a8
1952 #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1953 #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
1954 #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1955 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1956 #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1957 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
1958 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1959 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1960 /* Haswell does have the CXT_SIZE register however it does not appear to be
1961 * valid. Now, docs explain in dwords what is in the context object. The full
1962 * size is 70720 bytes, however, the power context and execlist context will
1963 * never be saved (power context is stored elsewhere, and execlists don't work
1964 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1965 */
1966 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
1967 /* Same as Haswell, but 72064 bytes now. */
1968 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1969
1970
1971 #define VLV_CLK_CTL2 0x101104
1972 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1973
1974 /*
1975 * Overlay regs
1976 */
1977
1978 #define OVADD 0x30000
1979 #define DOVSTA 0x30008
1980 #define OC_BUF (0x3<<20)
1981 #define OGAMC5 0x30010
1982 #define OGAMC4 0x30014
1983 #define OGAMC3 0x30018
1984 #define OGAMC2 0x3001c
1985 #define OGAMC1 0x30020
1986 #define OGAMC0 0x30024
1987
1988 /*
1989 * Display engine regs
1990 */
1991
1992 /* Pipe A CRC regs */
1993 #define _PIPE_CRC_CTL_A 0x60050
1994 #define PIPE_CRC_ENABLE (1 << 31)
1995 /* ivb+ source selection */
1996 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1997 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1998 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
1999 /* ilk+ source selection */
2000 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2001 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2002 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2003 /* embedded DP port on the north display block, reserved on ivb */
2004 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2005 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
2006 /* vlv source selection */
2007 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2008 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2009 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2010 /* with DP port the pipe source is invalid */
2011 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2012 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2013 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2014 /* gen3+ source selection */
2015 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2016 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2017 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2018 /* with DP/TV port the pipe source is invalid */
2019 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2020 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2021 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2022 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2023 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2024 /* gen2 doesn't have source selection bits */
2025 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
2026
2027 #define _PIPE_CRC_RES_1_A_IVB 0x60064
2028 #define _PIPE_CRC_RES_2_A_IVB 0x60068
2029 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
2030 #define _PIPE_CRC_RES_4_A_IVB 0x60070
2031 #define _PIPE_CRC_RES_5_A_IVB 0x60074
2032
2033 #define _PIPE_CRC_RES_RED_A 0x60060
2034 #define _PIPE_CRC_RES_GREEN_A 0x60064
2035 #define _PIPE_CRC_RES_BLUE_A 0x60068
2036 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2037 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
2038
2039 /* Pipe B CRC regs */
2040 #define _PIPE_CRC_RES_1_B_IVB 0x61064
2041 #define _PIPE_CRC_RES_2_B_IVB 0x61068
2042 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
2043 #define _PIPE_CRC_RES_4_B_IVB 0x61070
2044 #define _PIPE_CRC_RES_5_B_IVB 0x61074
2045
2046 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
2047 #define PIPE_CRC_RES_1_IVB(pipe) \
2048 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
2049 #define PIPE_CRC_RES_2_IVB(pipe) \
2050 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
2051 #define PIPE_CRC_RES_3_IVB(pipe) \
2052 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
2053 #define PIPE_CRC_RES_4_IVB(pipe) \
2054 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
2055 #define PIPE_CRC_RES_5_IVB(pipe) \
2056 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
2057
2058 #define PIPE_CRC_RES_RED(pipe) \
2059 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
2060 #define PIPE_CRC_RES_GREEN(pipe) \
2061 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
2062 #define PIPE_CRC_RES_BLUE(pipe) \
2063 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
2064 #define PIPE_CRC_RES_RES1_I915(pipe) \
2065 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
2066 #define PIPE_CRC_RES_RES2_G4X(pipe) \
2067 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
2068
2069 /* Pipe A timing regs */
2070 #define _HTOTAL_A 0x60000
2071 #define _HBLANK_A 0x60004
2072 #define _HSYNC_A 0x60008
2073 #define _VTOTAL_A 0x6000c
2074 #define _VBLANK_A 0x60010
2075 #define _VSYNC_A 0x60014
2076 #define _PIPEASRC 0x6001c
2077 #define _BCLRPAT_A 0x60020
2078 #define _VSYNCSHIFT_A 0x60028
2079
2080 /* Pipe B timing regs */
2081 #define _HTOTAL_B 0x61000
2082 #define _HBLANK_B 0x61004
2083 #define _HSYNC_B 0x61008
2084 #define _VTOTAL_B 0x6100c
2085 #define _VBLANK_B 0x61010
2086 #define _VSYNC_B 0x61014
2087 #define _PIPEBSRC 0x6101c
2088 #define _BCLRPAT_B 0x61020
2089 #define _VSYNCSHIFT_B 0x61028
2090
2091 #define TRANSCODER_A_OFFSET 0x60000
2092 #define TRANSCODER_B_OFFSET 0x61000
2093 #define TRANSCODER_C_OFFSET 0x62000
2094 #define TRANSCODER_EDP_OFFSET 0x6f000
2095
2096 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2097 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2098 dev_priv->info.display_mmio_offset)
2099
2100 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2101 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2102 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2103 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2104 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2105 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2106 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2107 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2108 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
2109
2110 /* HSW+ eDP PSR registers */
2111 #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
2112 #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2113 #define EDP_PSR_ENABLE (1<<31)
2114 #define EDP_PSR_LINK_DISABLE (0<<27)
2115 #define EDP_PSR_LINK_STANDBY (1<<27)
2116 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2117 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2118 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2119 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2120 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2121 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2122 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2123 #define EDP_PSR_TP1_TP2_SEL (0<<11)
2124 #define EDP_PSR_TP1_TP3_SEL (1<<11)
2125 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2126 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2127 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2128 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2129 #define EDP_PSR_TP1_TIME_500us (0<<4)
2130 #define EDP_PSR_TP1_TIME_100us (1<<4)
2131 #define EDP_PSR_TP1_TIME_2500us (2<<4)
2132 #define EDP_PSR_TP1_TIME_0us (3<<4)
2133 #define EDP_PSR_IDLE_FRAME_SHIFT 0
2134
2135 #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2136 #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2137 #define EDP_PSR_DPCD_COMMAND 0x80060000
2138 #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2139 #define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
2140 #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2141 #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2142 #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2143
2144 #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2145 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
2146 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2147 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2148 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2149 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2150 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2151 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2152 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2153 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
2154 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2155 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2156 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2157 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2158 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2159 #define EDP_PSR_STATUS_COUNT_SHIFT 16
2160 #define EDP_PSR_STATUS_COUNT_MASK 0xf
2161 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2162 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2163 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2164 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2165 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2166 #define EDP_PSR_STATUS_IDLE_MASK 0xf
2167
2168 #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
2169 #define EDP_PSR_PERF_CNT_MASK 0xffffff
2170
2171 #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2172 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2173 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2174 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2175
2176 /* VGA port control */
2177 #define ADPA 0x61100
2178 #define PCH_ADPA 0xe1100
2179 #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
2180
2181 #define ADPA_DAC_ENABLE (1<<31)
2182 #define ADPA_DAC_DISABLE 0
2183 #define ADPA_PIPE_SELECT_MASK (1<<30)
2184 #define ADPA_PIPE_A_SELECT 0
2185 #define ADPA_PIPE_B_SELECT (1<<30)
2186 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
2187 /* CPT uses bits 29:30 for pch transcoder select */
2188 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2189 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2190 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2191 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2192 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2193 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2194 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2195 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2196 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2197 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2198 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2199 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2200 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2201 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2202 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2203 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2204 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2205 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2206 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2207 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
2208 #define ADPA_SETS_HVPOLARITY 0
2209 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
2210 #define ADPA_VSYNC_CNTL_ENABLE 0
2211 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
2212 #define ADPA_HSYNC_CNTL_ENABLE 0
2213 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2214 #define ADPA_VSYNC_ACTIVE_LOW 0
2215 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2216 #define ADPA_HSYNC_ACTIVE_LOW 0
2217 #define ADPA_DPMS_MASK (~(3<<10))
2218 #define ADPA_DPMS_ON (0<<10)
2219 #define ADPA_DPMS_SUSPEND (1<<10)
2220 #define ADPA_DPMS_STANDBY (2<<10)
2221 #define ADPA_DPMS_OFF (3<<10)
2222
2223
2224 /* Hotplug control (945+ only) */
2225 #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
2226 #define PORTB_HOTPLUG_INT_EN (1 << 29)
2227 #define PORTC_HOTPLUG_INT_EN (1 << 28)
2228 #define PORTD_HOTPLUG_INT_EN (1 << 27)
2229 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
2230 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
2231 #define TV_HOTPLUG_INT_EN (1 << 18)
2232 #define CRT_HOTPLUG_INT_EN (1 << 9)
2233 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2234 PORTC_HOTPLUG_INT_EN | \
2235 PORTD_HOTPLUG_INT_EN | \
2236 SDVOC_HOTPLUG_INT_EN | \
2237 SDVOB_HOTPLUG_INT_EN | \
2238 CRT_HOTPLUG_INT_EN)
2239 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
2240 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2241 /* must use period 64 on GM45 according to docs */
2242 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2243 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2244 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2245 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2246 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2247 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2248 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2249 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2250 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2251 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2252 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2253 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
2254
2255 #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
2256 /*
2257 * HDMI/DP bits are gen4+
2258 *
2259 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2260 * Please check the detailed lore in the commit message for for experimental
2261 * evidence.
2262 */
2263 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2264 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2265 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2266 /* VLV DP/HDMI bits again match Bspec */
2267 #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2268 #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2269 #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
2270 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2271 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2272 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
2273 /* CRT/TV common between gen3+ */
2274 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
2275 #define TV_HOTPLUG_INT_STATUS (1 << 10)
2276 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2277 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2278 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2279 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
2280 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2281 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2282 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
2283 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2284
2285 /* SDVO is different across gen3/4 */
2286 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2287 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
2288 /*
2289 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2290 * since reality corrobates that they're the same as on gen3. But keep these
2291 * bits here (and the comment!) to help any other lost wanderers back onto the
2292 * right tracks.
2293 */
2294 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2295 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2296 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2297 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
2298 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2299 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2300 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2301 PORTB_HOTPLUG_INT_STATUS | \
2302 PORTC_HOTPLUG_INT_STATUS | \
2303 PORTD_HOTPLUG_INT_STATUS)
2304
2305 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2306 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2307 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2308 PORTB_HOTPLUG_INT_STATUS | \
2309 PORTC_HOTPLUG_INT_STATUS | \
2310 PORTD_HOTPLUG_INT_STATUS)
2311
2312 /* SDVO and HDMI port control.
2313 * The same register may be used for SDVO or HDMI */
2314 #define GEN3_SDVOB 0x61140
2315 #define GEN3_SDVOC 0x61160
2316 #define GEN4_HDMIB GEN3_SDVOB
2317 #define GEN4_HDMIC GEN3_SDVOC
2318 #define PCH_SDVOB 0xe1140
2319 #define PCH_HDMIB PCH_SDVOB
2320 #define PCH_HDMIC 0xe1150
2321 #define PCH_HDMID 0xe1160
2322
2323 #define PORT_DFT_I9XX 0x61150
2324 #define DC_BALANCE_RESET (1 << 25)
2325 #define PORT_DFT2_G4X 0x61154
2326 #define DC_BALANCE_RESET_VLV (1 << 31)
2327 #define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2328 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
2329 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
2330
2331 /* Gen 3 SDVO bits: */
2332 #define SDVO_ENABLE (1 << 31)
2333 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2334 #define SDVO_PIPE_SEL_MASK (1 << 30)
2335 #define SDVO_PIPE_B_SELECT (1 << 30)
2336 #define SDVO_STALL_SELECT (1 << 29)
2337 #define SDVO_INTERRUPT_ENABLE (1 << 26)
2338 /**
2339 * 915G/GM SDVO pixel multiplier.
2340 * Programmed value is multiplier - 1, up to 5x.
2341 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2342 */
2343 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
2344 #define SDVO_PORT_MULTIPLY_SHIFT 23
2345 #define SDVO_PHASE_SELECT_MASK (15 << 19)
2346 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2347 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2348 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2349 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2350 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2351 #define SDVO_DETECTED (1 << 2)
2352 /* Bits to be preserved when writing */
2353 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2354 SDVO_INTERRUPT_ENABLE)
2355 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2356
2357 /* Gen 4 SDVO/HDMI bits: */
2358 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
2359 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
2360 #define SDVO_ENCODING_SDVO (0 << 10)
2361 #define SDVO_ENCODING_HDMI (2 << 10)
2362 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2363 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
2364 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
2365 #define SDVO_AUDIO_ENABLE (1 << 6)
2366 /* VSYNC/HSYNC bits new with 965, default is to be set */
2367 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2368 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2369
2370 /* Gen 5 (IBX) SDVO/HDMI bits: */
2371 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
2372 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2373
2374 /* Gen 6 (CPT) SDVO/HDMI bits: */
2375 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2376 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
2377
2378
2379 /* DVO port control */
2380 #define DVOA 0x61120
2381 #define DVOB 0x61140
2382 #define DVOC 0x61160
2383 #define DVO_ENABLE (1 << 31)
2384 #define DVO_PIPE_B_SELECT (1 << 30)
2385 #define DVO_PIPE_STALL_UNUSED (0 << 28)
2386 #define DVO_PIPE_STALL (1 << 28)
2387 #define DVO_PIPE_STALL_TV (2 << 28)
2388 #define DVO_PIPE_STALL_MASK (3 << 28)
2389 #define DVO_USE_VGA_SYNC (1 << 15)
2390 #define DVO_DATA_ORDER_I740 (0 << 14)
2391 #define DVO_DATA_ORDER_FP (1 << 14)
2392 #define DVO_VSYNC_DISABLE (1 << 11)
2393 #define DVO_HSYNC_DISABLE (1 << 10)
2394 #define DVO_VSYNC_TRISTATE (1 << 9)
2395 #define DVO_HSYNC_TRISTATE (1 << 8)
2396 #define DVO_BORDER_ENABLE (1 << 7)
2397 #define DVO_DATA_ORDER_GBRG (1 << 6)
2398 #define DVO_DATA_ORDER_RGGB (0 << 6)
2399 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2400 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2401 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2402 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2403 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2404 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2405 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2406 #define DVO_PRESERVE_MASK (0x7<<24)
2407 #define DVOA_SRCDIM 0x61124
2408 #define DVOB_SRCDIM 0x61144
2409 #define DVOC_SRCDIM 0x61164
2410 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2411 #define DVO_SRCDIM_VERTICAL_SHIFT 0
2412
2413 /* LVDS port control */
2414 #define LVDS 0x61180
2415 /*
2416 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2417 * the DPLL semantics change when the LVDS is assigned to that pipe.
2418 */
2419 #define LVDS_PORT_EN (1 << 31)
2420 /* Selects pipe B for LVDS data. Must be set on pre-965. */
2421 #define LVDS_PIPEB_SELECT (1 << 30)
2422 #define LVDS_PIPE_MASK (1 << 30)
2423 #define LVDS_PIPE(pipe) ((pipe) << 30)
2424 /* LVDS dithering flag on 965/g4x platform */
2425 #define LVDS_ENABLE_DITHER (1 << 25)
2426 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
2427 #define LVDS_VSYNC_POLARITY (1 << 21)
2428 #define LVDS_HSYNC_POLARITY (1 << 20)
2429
2430 /* Enable border for unscaled (or aspect-scaled) display */
2431 #define LVDS_BORDER_ENABLE (1 << 15)
2432 /*
2433 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2434 * pixel.
2435 */
2436 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2437 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2438 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2439 /*
2440 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2441 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2442 * on.
2443 */
2444 #define LVDS_A3_POWER_MASK (3 << 6)
2445 #define LVDS_A3_POWER_DOWN (0 << 6)
2446 #define LVDS_A3_POWER_UP (3 << 6)
2447 /*
2448 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2449 * is set.
2450 */
2451 #define LVDS_CLKB_POWER_MASK (3 << 4)
2452 #define LVDS_CLKB_POWER_DOWN (0 << 4)
2453 #define LVDS_CLKB_POWER_UP (3 << 4)
2454 /*
2455 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2456 * setting for whether we are in dual-channel mode. The B3 pair will
2457 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2458 */
2459 #define LVDS_B0B3_POWER_MASK (3 << 2)
2460 #define LVDS_B0B3_POWER_DOWN (0 << 2)
2461 #define LVDS_B0B3_POWER_UP (3 << 2)
2462
2463 /* Video Data Island Packet control */
2464 #define VIDEO_DIP_DATA 0x61178
2465 /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2466 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2467 * of the infoframe structure specified by CEA-861. */
2468 #define VIDEO_DIP_DATA_SIZE 32
2469 #define VIDEO_DIP_VSC_DATA_SIZE 36
2470 #define VIDEO_DIP_CTL 0x61170
2471 /* Pre HSW: */
2472 #define VIDEO_DIP_ENABLE (1 << 31)
2473 #define VIDEO_DIP_PORT(port) ((port) << 29)
2474 #define VIDEO_DIP_PORT_MASK (3 << 29)
2475 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
2476 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
2477 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
2478 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
2479 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
2480 #define VIDEO_DIP_SELECT_AVI (0 << 19)
2481 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2482 #define VIDEO_DIP_SELECT_SPD (3 << 19)
2483 #define VIDEO_DIP_SELECT_MASK (3 << 19)
2484 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
2485 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2486 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
2487 #define VIDEO_DIP_FREQ_MASK (3 << 16)
2488 /* HSW and later: */
2489 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2490 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2491 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
2492 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2493 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2494 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
2495
2496 /* Panel power sequencing */
2497 #define PP_STATUS 0x61200
2498 #define PP_ON (1 << 31)
2499 /*
2500 * Indicates that all dependencies of the panel are on:
2501 *
2502 * - PLL enabled
2503 * - pipe enabled
2504 * - LVDS/DVOB/DVOC on
2505 */
2506 #define PP_READY (1 << 30)
2507 #define PP_SEQUENCE_NONE (0 << 28)
2508 #define PP_SEQUENCE_POWER_UP (1 << 28)
2509 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
2510 #define PP_SEQUENCE_MASK (3 << 28)
2511 #define PP_SEQUENCE_SHIFT 28
2512 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
2513 #define PP_SEQUENCE_STATE_MASK 0x0000000f
2514 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2515 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2516 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2517 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2518 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2519 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2520 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2521 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2522 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
2523 #define PP_CONTROL 0x61204
2524 #define POWER_TARGET_ON (1 << 0)
2525 #define PP_ON_DELAYS 0x61208
2526 #define PP_OFF_DELAYS 0x6120c
2527 #define PP_DIVISOR 0x61210
2528
2529 /* Panel fitting */
2530 #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
2531 #define PFIT_ENABLE (1 << 31)
2532 #define PFIT_PIPE_MASK (3 << 29)
2533 #define PFIT_PIPE_SHIFT 29
2534 #define VERT_INTERP_DISABLE (0 << 10)
2535 #define VERT_INTERP_BILINEAR (1 << 10)
2536 #define VERT_INTERP_MASK (3 << 10)
2537 #define VERT_AUTO_SCALE (1 << 9)
2538 #define HORIZ_INTERP_DISABLE (0 << 6)
2539 #define HORIZ_INTERP_BILINEAR (1 << 6)
2540 #define HORIZ_INTERP_MASK (3 << 6)
2541 #define HORIZ_AUTO_SCALE (1 << 5)
2542 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
2543 #define PFIT_FILTER_FUZZY (0 << 24)
2544 #define PFIT_SCALING_AUTO (0 << 26)
2545 #define PFIT_SCALING_PROGRAMMED (1 << 26)
2546 #define PFIT_SCALING_PILLAR (2 << 26)
2547 #define PFIT_SCALING_LETTER (3 << 26)
2548 #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
2549 /* Pre-965 */
2550 #define PFIT_VERT_SCALE_SHIFT 20
2551 #define PFIT_VERT_SCALE_MASK 0xfff00000
2552 #define PFIT_HORIZ_SCALE_SHIFT 4
2553 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2554 /* 965+ */
2555 #define PFIT_VERT_SCALE_SHIFT_965 16
2556 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2557 #define PFIT_HORIZ_SCALE_SHIFT_965 0
2558 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2559
2560 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
2561
2562 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2563 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
2564 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2565 _VLV_BLC_PWM_CTL2_B)
2566
2567 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2568 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
2569 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2570 _VLV_BLC_PWM_CTL_B)
2571
2572 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2573 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
2574 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2575 _VLV_BLC_HIST_CTL_B)
2576
2577 /* Backlight control */
2578 #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
2579 #define BLM_PWM_ENABLE (1 << 31)
2580 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2581 #define BLM_PIPE_SELECT (1 << 29)
2582 #define BLM_PIPE_SELECT_IVB (3 << 29)
2583 #define BLM_PIPE_A (0 << 29)
2584 #define BLM_PIPE_B (1 << 29)
2585 #define BLM_PIPE_C (2 << 29) /* ivb + */
2586 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2587 #define BLM_TRANSCODER_B BLM_PIPE_B
2588 #define BLM_TRANSCODER_C BLM_PIPE_C
2589 #define BLM_TRANSCODER_EDP (3 << 29)
2590 #define BLM_PIPE(pipe) ((pipe) << 29)
2591 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2592 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2593 #define BLM_PHASE_IN_ENABLE (1 << 25)
2594 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2595 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2596 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2597 #define BLM_PHASE_IN_COUNT_SHIFT (8)
2598 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2599 #define BLM_PHASE_IN_INCR_SHIFT (0)
2600 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
2601 #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
2602 /*
2603 * This is the most significant 15 bits of the number of backlight cycles in a
2604 * complete cycle of the modulated backlight control.
2605 *
2606 * The actual value is this field multiplied by two.
2607 */
2608 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2609 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2610 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
2611 /*
2612 * This is the number of cycles out of the backlight modulation cycle for which
2613 * the backlight is on.
2614 *
2615 * This field must be no greater than the number of cycles in the complete
2616 * backlight modulation cycle.
2617 */
2618 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2619 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
2620 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2621 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
2622
2623 #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
2624
2625 /* New registers for PCH-split platforms. Safe where new bits show up, the
2626 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2627 #define BLC_PWM_CPU_CTL2 0x48250
2628 #define BLC_PWM_CPU_CTL 0x48254
2629
2630 #define HSW_BLC_PWM2_CTL 0x48350
2631
2632 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2633 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2634 #define BLC_PWM_PCH_CTL1 0xc8250
2635 #define BLM_PCH_PWM_ENABLE (1 << 31)
2636 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2637 #define BLM_PCH_POLARITY (1 << 29)
2638 #define BLC_PWM_PCH_CTL2 0xc8254
2639
2640 #define UTIL_PIN_CTL 0x48400
2641 #define UTIL_PIN_ENABLE (1 << 31)
2642
2643 #define PCH_GTC_CTL 0xe7000
2644 #define PCH_GTC_ENABLE (1 << 31)
2645
2646 /* TV port control */
2647 #define TV_CTL 0x68000
2648 /** Enables the TV encoder */
2649 # define TV_ENC_ENABLE (1 << 31)
2650 /** Sources the TV encoder input from pipe B instead of A. */
2651 # define TV_ENC_PIPEB_SELECT (1 << 30)
2652 /** Outputs composite video (DAC A only) */
2653 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2654 /** Outputs SVideo video (DAC B/C) */
2655 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2656 /** Outputs Component video (DAC A/B/C) */
2657 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2658 /** Outputs Composite and SVideo (DAC A/B/C) */
2659 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2660 # define TV_TRILEVEL_SYNC (1 << 21)
2661 /** Enables slow sync generation (945GM only) */
2662 # define TV_SLOW_SYNC (1 << 20)
2663 /** Selects 4x oversampling for 480i and 576p */
2664 # define TV_OVERSAMPLE_4X (0 << 18)
2665 /** Selects 2x oversampling for 720p and 1080i */
2666 # define TV_OVERSAMPLE_2X (1 << 18)
2667 /** Selects no oversampling for 1080p */
2668 # define TV_OVERSAMPLE_NONE (2 << 18)
2669 /** Selects 8x oversampling */
2670 # define TV_OVERSAMPLE_8X (3 << 18)
2671 /** Selects progressive mode rather than interlaced */
2672 # define TV_PROGRESSIVE (1 << 17)
2673 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2674 # define TV_PAL_BURST (1 << 16)
2675 /** Field for setting delay of Y compared to C */
2676 # define TV_YC_SKEW_MASK (7 << 12)
2677 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2678 # define TV_ENC_SDP_FIX (1 << 11)
2679 /**
2680 * Enables a fix for the 915GM only.
2681 *
2682 * Not sure what it does.
2683 */
2684 # define TV_ENC_C0_FIX (1 << 10)
2685 /** Bits that must be preserved by software */
2686 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
2687 # define TV_FUSE_STATE_MASK (3 << 4)
2688 /** Read-only state that reports all features enabled */
2689 # define TV_FUSE_STATE_ENABLED (0 << 4)
2690 /** Read-only state that reports that Macrovision is disabled in hardware*/
2691 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2692 /** Read-only state that reports that TV-out is disabled in hardware. */
2693 # define TV_FUSE_STATE_DISABLED (2 << 4)
2694 /** Normal operation */
2695 # define TV_TEST_MODE_NORMAL (0 << 0)
2696 /** Encoder test pattern 1 - combo pattern */
2697 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
2698 /** Encoder test pattern 2 - full screen vertical 75% color bars */
2699 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
2700 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
2701 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
2702 /** Encoder test pattern 4 - random noise */
2703 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
2704 /** Encoder test pattern 5 - linear color ramps */
2705 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
2706 /**
2707 * This test mode forces the DACs to 50% of full output.
2708 *
2709 * This is used for load detection in combination with TVDAC_SENSE_MASK
2710 */
2711 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2712 # define TV_TEST_MODE_MASK (7 << 0)
2713
2714 #define TV_DAC 0x68004
2715 # define TV_DAC_SAVE 0x00ffff00
2716 /**
2717 * Reports that DAC state change logic has reported change (RO).
2718 *
2719 * This gets cleared when TV_DAC_STATE_EN is cleared
2720 */
2721 # define TVDAC_STATE_CHG (1 << 31)
2722 # define TVDAC_SENSE_MASK (7 << 28)
2723 /** Reports that DAC A voltage is above the detect threshold */
2724 # define TVDAC_A_SENSE (1 << 30)
2725 /** Reports that DAC B voltage is above the detect threshold */
2726 # define TVDAC_B_SENSE (1 << 29)
2727 /** Reports that DAC C voltage is above the detect threshold */
2728 # define TVDAC_C_SENSE (1 << 28)
2729 /**
2730 * Enables DAC state detection logic, for load-based TV detection.
2731 *
2732 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2733 * to off, for load detection to work.
2734 */
2735 # define TVDAC_STATE_CHG_EN (1 << 27)
2736 /** Sets the DAC A sense value to high */
2737 # define TVDAC_A_SENSE_CTL (1 << 26)
2738 /** Sets the DAC B sense value to high */
2739 # define TVDAC_B_SENSE_CTL (1 << 25)
2740 /** Sets the DAC C sense value to high */
2741 # define TVDAC_C_SENSE_CTL (1 << 24)
2742 /** Overrides the ENC_ENABLE and DAC voltage levels */
2743 # define DAC_CTL_OVERRIDE (1 << 7)
2744 /** Sets the slew rate. Must be preserved in software */
2745 # define ENC_TVDAC_SLEW_FAST (1 << 6)
2746 # define DAC_A_1_3_V (0 << 4)
2747 # define DAC_A_1_1_V (1 << 4)
2748 # define DAC_A_0_7_V (2 << 4)
2749 # define DAC_A_MASK (3 << 4)
2750 # define DAC_B_1_3_V (0 << 2)
2751 # define DAC_B_1_1_V (1 << 2)
2752 # define DAC_B_0_7_V (2 << 2)
2753 # define DAC_B_MASK (3 << 2)
2754 # define DAC_C_1_3_V (0 << 0)
2755 # define DAC_C_1_1_V (1 << 0)
2756 # define DAC_C_0_7_V (2 << 0)
2757 # define DAC_C_MASK (3 << 0)
2758
2759 /**
2760 * CSC coefficients are stored in a floating point format with 9 bits of
2761 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2762 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2763 * -1 (0x3) being the only legal negative value.
2764 */
2765 #define TV_CSC_Y 0x68010
2766 # define TV_RY_MASK 0x07ff0000
2767 # define TV_RY_SHIFT 16
2768 # define TV_GY_MASK 0x00000fff
2769 # define TV_GY_SHIFT 0
2770
2771 #define TV_CSC_Y2 0x68014
2772 # define TV_BY_MASK 0x07ff0000
2773 # define TV_BY_SHIFT 16
2774 /**
2775 * Y attenuation for component video.
2776 *
2777 * Stored in 1.9 fixed point.
2778 */
2779 # define TV_AY_MASK 0x000003ff
2780 # define TV_AY_SHIFT 0
2781
2782 #define TV_CSC_U 0x68018
2783 # define TV_RU_MASK 0x07ff0000
2784 # define TV_RU_SHIFT 16
2785 # define TV_GU_MASK 0x000007ff
2786 # define TV_GU_SHIFT 0
2787
2788 #define TV_CSC_U2 0x6801c
2789 # define TV_BU_MASK 0x07ff0000
2790 # define TV_BU_SHIFT 16
2791 /**
2792 * U attenuation for component video.
2793 *
2794 * Stored in 1.9 fixed point.
2795 */
2796 # define TV_AU_MASK 0x000003ff
2797 # define TV_AU_SHIFT 0
2798
2799 #define TV_CSC_V 0x68020
2800 # define TV_RV_MASK 0x0fff0000
2801 # define TV_RV_SHIFT 16
2802 # define TV_GV_MASK 0x000007ff
2803 # define TV_GV_SHIFT 0
2804
2805 #define TV_CSC_V2 0x68024
2806 # define TV_BV_MASK 0x07ff0000
2807 # define TV_BV_SHIFT 16
2808 /**
2809 * V attenuation for component video.
2810 *
2811 * Stored in 1.9 fixed point.
2812 */
2813 # define TV_AV_MASK 0x000007ff
2814 # define TV_AV_SHIFT 0
2815
2816 #define TV_CLR_KNOBS 0x68028
2817 /** 2s-complement brightness adjustment */
2818 # define TV_BRIGHTNESS_MASK 0xff000000
2819 # define TV_BRIGHTNESS_SHIFT 24
2820 /** Contrast adjustment, as a 2.6 unsigned floating point number */
2821 # define TV_CONTRAST_MASK 0x00ff0000
2822 # define TV_CONTRAST_SHIFT 16
2823 /** Saturation adjustment, as a 2.6 unsigned floating point number */
2824 # define TV_SATURATION_MASK 0x0000ff00
2825 # define TV_SATURATION_SHIFT 8
2826 /** Hue adjustment, as an integer phase angle in degrees */
2827 # define TV_HUE_MASK 0x000000ff
2828 # define TV_HUE_SHIFT 0
2829
2830 #define TV_CLR_LEVEL 0x6802c
2831 /** Controls the DAC level for black */
2832 # define TV_BLACK_LEVEL_MASK 0x01ff0000
2833 # define TV_BLACK_LEVEL_SHIFT 16
2834 /** Controls the DAC level for blanking */
2835 # define TV_BLANK_LEVEL_MASK 0x000001ff
2836 # define TV_BLANK_LEVEL_SHIFT 0
2837
2838 #define TV_H_CTL_1 0x68030
2839 /** Number of pixels in the hsync. */
2840 # define TV_HSYNC_END_MASK 0x1fff0000
2841 # define TV_HSYNC_END_SHIFT 16
2842 /** Total number of pixels minus one in the line (display and blanking). */
2843 # define TV_HTOTAL_MASK 0x00001fff
2844 # define TV_HTOTAL_SHIFT 0
2845
2846 #define TV_H_CTL_2 0x68034
2847 /** Enables the colorburst (needed for non-component color) */
2848 # define TV_BURST_ENA (1 << 31)
2849 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
2850 # define TV_HBURST_START_SHIFT 16
2851 # define TV_HBURST_START_MASK 0x1fff0000
2852 /** Length of the colorburst */
2853 # define TV_HBURST_LEN_SHIFT 0
2854 # define TV_HBURST_LEN_MASK 0x0001fff
2855
2856 #define TV_H_CTL_3 0x68038
2857 /** End of hblank, measured in pixels minus one from start of hsync */
2858 # define TV_HBLANK_END_SHIFT 16
2859 # define TV_HBLANK_END_MASK 0x1fff0000
2860 /** Start of hblank, measured in pixels minus one from start of hsync */
2861 # define TV_HBLANK_START_SHIFT 0
2862 # define TV_HBLANK_START_MASK 0x0001fff
2863
2864 #define TV_V_CTL_1 0x6803c
2865 /** XXX */
2866 # define TV_NBR_END_SHIFT 16
2867 # define TV_NBR_END_MASK 0x07ff0000
2868 /** XXX */
2869 # define TV_VI_END_F1_SHIFT 8
2870 # define TV_VI_END_F1_MASK 0x00003f00
2871 /** XXX */
2872 # define TV_VI_END_F2_SHIFT 0
2873 # define TV_VI_END_F2_MASK 0x0000003f
2874
2875 #define TV_V_CTL_2 0x68040
2876 /** Length of vsync, in half lines */
2877 # define TV_VSYNC_LEN_MASK 0x07ff0000
2878 # define TV_VSYNC_LEN_SHIFT 16
2879 /** Offset of the start of vsync in field 1, measured in one less than the
2880 * number of half lines.
2881 */
2882 # define TV_VSYNC_START_F1_MASK 0x00007f00
2883 # define TV_VSYNC_START_F1_SHIFT 8
2884 /**
2885 * Offset of the start of vsync in field 2, measured in one less than the
2886 * number of half lines.
2887 */
2888 # define TV_VSYNC_START_F2_MASK 0x0000007f
2889 # define TV_VSYNC_START_F2_SHIFT 0
2890
2891 #define TV_V_CTL_3 0x68044
2892 /** Enables generation of the equalization signal */
2893 # define TV_EQUAL_ENA (1 << 31)
2894 /** Length of vsync, in half lines */
2895 # define TV_VEQ_LEN_MASK 0x007f0000
2896 # define TV_VEQ_LEN_SHIFT 16
2897 /** Offset of the start of equalization in field 1, measured in one less than
2898 * the number of half lines.
2899 */
2900 # define TV_VEQ_START_F1_MASK 0x0007f00
2901 # define TV_VEQ_START_F1_SHIFT 8
2902 /**
2903 * Offset of the start of equalization in field 2, measured in one less than
2904 * the number of half lines.
2905 */
2906 # define TV_VEQ_START_F2_MASK 0x000007f
2907 # define TV_VEQ_START_F2_SHIFT 0
2908
2909 #define TV_V_CTL_4 0x68048
2910 /**
2911 * Offset to start of vertical colorburst, measured in one less than the
2912 * number of lines from vertical start.
2913 */
2914 # define TV_VBURST_START_F1_MASK 0x003f0000
2915 # define TV_VBURST_START_F1_SHIFT 16
2916 /**
2917 * Offset to the end of vertical colorburst, measured in one less than the
2918 * number of lines from the start of NBR.
2919 */
2920 # define TV_VBURST_END_F1_MASK 0x000000ff
2921 # define TV_VBURST_END_F1_SHIFT 0
2922
2923 #define TV_V_CTL_5 0x6804c
2924 /**
2925 * Offset to start of vertical colorburst, measured in one less than the
2926 * number of lines from vertical start.
2927 */
2928 # define TV_VBURST_START_F2_MASK 0x003f0000
2929 # define TV_VBURST_START_F2_SHIFT 16
2930 /**
2931 * Offset to the end of vertical colorburst, measured in one less than the
2932 * number of lines from the start of NBR.
2933 */
2934 # define TV_VBURST_END_F2_MASK 0x000000ff
2935 # define TV_VBURST_END_F2_SHIFT 0
2936
2937 #define TV_V_CTL_6 0x68050
2938 /**
2939 * Offset to start of vertical colorburst, measured in one less than the
2940 * number of lines from vertical start.
2941 */
2942 # define TV_VBURST_START_F3_MASK 0x003f0000
2943 # define TV_VBURST_START_F3_SHIFT 16
2944 /**
2945 * Offset to the end of vertical colorburst, measured in one less than the
2946 * number of lines from the start of NBR.
2947 */
2948 # define TV_VBURST_END_F3_MASK 0x000000ff
2949 # define TV_VBURST_END_F3_SHIFT 0
2950
2951 #define TV_V_CTL_7 0x68054
2952 /**
2953 * Offset to start of vertical colorburst, measured in one less than the
2954 * number of lines from vertical start.
2955 */
2956 # define TV_VBURST_START_F4_MASK 0x003f0000
2957 # define TV_VBURST_START_F4_SHIFT 16
2958 /**
2959 * Offset to the end of vertical colorburst, measured in one less than the
2960 * number of lines from the start of NBR.
2961 */
2962 # define TV_VBURST_END_F4_MASK 0x000000ff
2963 # define TV_VBURST_END_F4_SHIFT 0
2964
2965 #define TV_SC_CTL_1 0x68060
2966 /** Turns on the first subcarrier phase generation DDA */
2967 # define TV_SC_DDA1_EN (1 << 31)
2968 /** Turns on the first subcarrier phase generation DDA */
2969 # define TV_SC_DDA2_EN (1 << 30)
2970 /** Turns on the first subcarrier phase generation DDA */
2971 # define TV_SC_DDA3_EN (1 << 29)
2972 /** Sets the subcarrier DDA to reset frequency every other field */
2973 # define TV_SC_RESET_EVERY_2 (0 << 24)
2974 /** Sets the subcarrier DDA to reset frequency every fourth field */
2975 # define TV_SC_RESET_EVERY_4 (1 << 24)
2976 /** Sets the subcarrier DDA to reset frequency every eighth field */
2977 # define TV_SC_RESET_EVERY_8 (2 << 24)
2978 /** Sets the subcarrier DDA to never reset the frequency */
2979 # define TV_SC_RESET_NEVER (3 << 24)
2980 /** Sets the peak amplitude of the colorburst.*/
2981 # define TV_BURST_LEVEL_MASK 0x00ff0000
2982 # define TV_BURST_LEVEL_SHIFT 16
2983 /** Sets the increment of the first subcarrier phase generation DDA */
2984 # define TV_SCDDA1_INC_MASK 0x00000fff
2985 # define TV_SCDDA1_INC_SHIFT 0
2986
2987 #define TV_SC_CTL_2 0x68064
2988 /** Sets the rollover for the second subcarrier phase generation DDA */
2989 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
2990 # define TV_SCDDA2_SIZE_SHIFT 16
2991 /** Sets the increent of the second subcarrier phase generation DDA */
2992 # define TV_SCDDA2_INC_MASK 0x00007fff
2993 # define TV_SCDDA2_INC_SHIFT 0
2994
2995 #define TV_SC_CTL_3 0x68068
2996 /** Sets the rollover for the third subcarrier phase generation DDA */
2997 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
2998 # define TV_SCDDA3_SIZE_SHIFT 16
2999 /** Sets the increent of the third subcarrier phase generation DDA */
3000 # define TV_SCDDA3_INC_MASK 0x00007fff
3001 # define TV_SCDDA3_INC_SHIFT 0
3002
3003 #define TV_WIN_POS 0x68070
3004 /** X coordinate of the display from the start of horizontal active */
3005 # define TV_XPOS_MASK 0x1fff0000
3006 # define TV_XPOS_SHIFT 16
3007 /** Y coordinate of the display from the start of vertical active (NBR) */
3008 # define TV_YPOS_MASK 0x00000fff
3009 # define TV_YPOS_SHIFT 0
3010
3011 #define TV_WIN_SIZE 0x68074
3012 /** Horizontal size of the display window, measured in pixels*/
3013 # define TV_XSIZE_MASK 0x1fff0000
3014 # define TV_XSIZE_SHIFT 16
3015 /**
3016 * Vertical size of the display window, measured in pixels.
3017 *
3018 * Must be even for interlaced modes.
3019 */
3020 # define TV_YSIZE_MASK 0x00000fff
3021 # define TV_YSIZE_SHIFT 0
3022
3023 #define TV_FILTER_CTL_1 0x68080
3024 /**
3025 * Enables automatic scaling calculation.
3026 *
3027 * If set, the rest of the registers are ignored, and the calculated values can
3028 * be read back from the register.
3029 */
3030 # define TV_AUTO_SCALE (1 << 31)
3031 /**
3032 * Disables the vertical filter.
3033 *
3034 * This is required on modes more than 1024 pixels wide */
3035 # define TV_V_FILTER_BYPASS (1 << 29)
3036 /** Enables adaptive vertical filtering */
3037 # define TV_VADAPT (1 << 28)
3038 # define TV_VADAPT_MODE_MASK (3 << 26)
3039 /** Selects the least adaptive vertical filtering mode */
3040 # define TV_VADAPT_MODE_LEAST (0 << 26)
3041 /** Selects the moderately adaptive vertical filtering mode */
3042 # define TV_VADAPT_MODE_MODERATE (1 << 26)
3043 /** Selects the most adaptive vertical filtering mode */
3044 # define TV_VADAPT_MODE_MOST (3 << 26)
3045 /**
3046 * Sets the horizontal scaling factor.
3047 *
3048 * This should be the fractional part of the horizontal scaling factor divided
3049 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3050 *
3051 * (src width - 1) / ((oversample * dest width) - 1)
3052 */
3053 # define TV_HSCALE_FRAC_MASK 0x00003fff
3054 # define TV_HSCALE_FRAC_SHIFT 0
3055
3056 #define TV_FILTER_CTL_2 0x68084
3057 /**
3058 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3059 *
3060 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3061 */
3062 # define TV_VSCALE_INT_MASK 0x00038000
3063 # define TV_VSCALE_INT_SHIFT 15
3064 /**
3065 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3066 *
3067 * \sa TV_VSCALE_INT_MASK
3068 */
3069 # define TV_VSCALE_FRAC_MASK 0x00007fff
3070 # define TV_VSCALE_FRAC_SHIFT 0
3071
3072 #define TV_FILTER_CTL_3 0x68088
3073 /**
3074 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3075 *
3076 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3077 *
3078 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3079 */
3080 # define TV_VSCALE_IP_INT_MASK 0x00038000
3081 # define TV_VSCALE_IP_INT_SHIFT 15
3082 /**
3083 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3084 *
3085 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3086 *
3087 * \sa TV_VSCALE_IP_INT_MASK
3088 */
3089 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3090 # define TV_VSCALE_IP_FRAC_SHIFT 0
3091
3092 #define TV_CC_CONTROL 0x68090
3093 # define TV_CC_ENABLE (1 << 31)
3094 /**
3095 * Specifies which field to send the CC data in.
3096 *
3097 * CC data is usually sent in field 0.
3098 */
3099 # define TV_CC_FID_MASK (1 << 27)
3100 # define TV_CC_FID_SHIFT 27
3101 /** Sets the horizontal position of the CC data. Usually 135. */
3102 # define TV_CC_HOFF_MASK 0x03ff0000
3103 # define TV_CC_HOFF_SHIFT 16
3104 /** Sets the vertical position of the CC data. Usually 21 */
3105 # define TV_CC_LINE_MASK 0x0000003f
3106 # define TV_CC_LINE_SHIFT 0
3107
3108 #define TV_CC_DATA 0x68094
3109 # define TV_CC_RDY (1 << 31)
3110 /** Second word of CC data to be transmitted. */
3111 # define TV_CC_DATA_2_MASK 0x007f0000
3112 # define TV_CC_DATA_2_SHIFT 16
3113 /** First word of CC data to be transmitted. */
3114 # define TV_CC_DATA_1_MASK 0x0000007f
3115 # define TV_CC_DATA_1_SHIFT 0
3116
3117 #define TV_H_LUMA_0 0x68100
3118 #define TV_H_LUMA_59 0x681ec
3119 #define TV_H_CHROMA_0 0x68200
3120 #define TV_H_CHROMA_59 0x682ec
3121 #define TV_V_LUMA_0 0x68300
3122 #define TV_V_LUMA_42 0x683a8
3123 #define TV_V_CHROMA_0 0x68400
3124 #define TV_V_CHROMA_42 0x684a8
3125
3126 /* Display Port */
3127 #define DP_A 0x64000 /* eDP */
3128 #define DP_B 0x64100
3129 #define DP_C 0x64200
3130 #define DP_D 0x64300
3131
3132 #define DP_PORT_EN (1 << 31)
3133 #define DP_PIPEB_SELECT (1 << 30)
3134 #define DP_PIPE_MASK (1 << 30)
3135
3136 /* Link training mode - select a suitable mode for each stage */
3137 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
3138 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
3139 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3140 #define DP_LINK_TRAIN_OFF (3 << 28)
3141 #define DP_LINK_TRAIN_MASK (3 << 28)
3142 #define DP_LINK_TRAIN_SHIFT 28
3143
3144 /* CPT Link training mode */
3145 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3146 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3147 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3148 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3149 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3150 #define DP_LINK_TRAIN_SHIFT_CPT 8
3151
3152 /* Signal voltages. These are mostly controlled by the other end */
3153 #define DP_VOLTAGE_0_4 (0 << 25)
3154 #define DP_VOLTAGE_0_6 (1 << 25)
3155 #define DP_VOLTAGE_0_8 (2 << 25)
3156 #define DP_VOLTAGE_1_2 (3 << 25)
3157 #define DP_VOLTAGE_MASK (7 << 25)
3158 #define DP_VOLTAGE_SHIFT 25
3159
3160 /* Signal pre-emphasis levels, like voltages, the other end tells us what
3161 * they want
3162 */
3163 #define DP_PRE_EMPHASIS_0 (0 << 22)
3164 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
3165 #define DP_PRE_EMPHASIS_6 (2 << 22)
3166 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
3167 #define DP_PRE_EMPHASIS_MASK (7 << 22)
3168 #define DP_PRE_EMPHASIS_SHIFT 22
3169
3170 /* How many wires to use. I guess 3 was too hard */
3171 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
3172 #define DP_PORT_WIDTH_MASK (7 << 19)
3173
3174 /* Mystic DPCD version 1.1 special mode */
3175 #define DP_ENHANCED_FRAMING (1 << 18)
3176
3177 /* eDP */
3178 #define DP_PLL_FREQ_270MHZ (0 << 16)
3179 #define DP_PLL_FREQ_160MHZ (1 << 16)
3180 #define DP_PLL_FREQ_MASK (3 << 16)
3181
3182 /** locked once port is enabled */
3183 #define DP_PORT_REVERSAL (1 << 15)
3184
3185 /* eDP */
3186 #define DP_PLL_ENABLE (1 << 14)
3187
3188 /** sends the clock on lane 15 of the PEG for debug */
3189 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3190
3191 #define DP_SCRAMBLING_DISABLE (1 << 12)
3192 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
3193
3194 /** limit RGB values to avoid confusing TVs */
3195 #define DP_COLOR_RANGE_16_235 (1 << 8)
3196
3197 /** Turn on the audio link */
3198 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3199
3200 /** vs and hs sync polarity */
3201 #define DP_SYNC_VS_HIGH (1 << 4)
3202 #define DP_SYNC_HS_HIGH (1 << 3)
3203
3204 /** A fantasy */
3205 #define DP_DETECTED (1 << 2)
3206
3207 /** The aux channel provides a way to talk to the
3208 * signal sink for DDC etc. Max packet size supported
3209 * is 20 bytes in each direction, hence the 5 fixed
3210 * data registers
3211 */
3212 #define DPA_AUX_CH_CTL 0x64010
3213 #define DPA_AUX_CH_DATA1 0x64014
3214 #define DPA_AUX_CH_DATA2 0x64018
3215 #define DPA_AUX_CH_DATA3 0x6401c
3216 #define DPA_AUX_CH_DATA4 0x64020
3217 #define DPA_AUX_CH_DATA5 0x64024
3218
3219 #define DPB_AUX_CH_CTL 0x64110
3220 #define DPB_AUX_CH_DATA1 0x64114
3221 #define DPB_AUX_CH_DATA2 0x64118
3222 #define DPB_AUX_CH_DATA3 0x6411c
3223 #define DPB_AUX_CH_DATA4 0x64120
3224 #define DPB_AUX_CH_DATA5 0x64124
3225
3226 #define DPC_AUX_CH_CTL 0x64210
3227 #define DPC_AUX_CH_DATA1 0x64214
3228 #define DPC_AUX_CH_DATA2 0x64218
3229 #define DPC_AUX_CH_DATA3 0x6421c
3230 #define DPC_AUX_CH_DATA4 0x64220
3231 #define DPC_AUX_CH_DATA5 0x64224
3232
3233 #define DPD_AUX_CH_CTL 0x64310
3234 #define DPD_AUX_CH_DATA1 0x64314
3235 #define DPD_AUX_CH_DATA2 0x64318
3236 #define DPD_AUX_CH_DATA3 0x6431c
3237 #define DPD_AUX_CH_DATA4 0x64320
3238 #define DPD_AUX_CH_DATA5 0x64324
3239
3240 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3241 #define DP_AUX_CH_CTL_DONE (1 << 30)
3242 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3243 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3244 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3245 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3246 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3247 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3248 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3249 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3250 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3251 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3252 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3253 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3254 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3255 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3256 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3257 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3258 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3259 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3260 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3261
3262 /*
3263 * Computing GMCH M and N values for the Display Port link
3264 *
3265 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3266 *
3267 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3268 *
3269 * The GMCH value is used internally
3270 *
3271 * bytes_per_pixel is the number of bytes coming out of the plane,
3272 * which is after the LUTs, so we want the bytes for our color format.
3273 * For our current usage, this is always 3, one byte for R, G and B.
3274 */
3275 #define _PIPEA_DATA_M_G4X 0x70050
3276 #define _PIPEB_DATA_M_G4X 0x71050
3277
3278 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
3279 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3280 #define TU_SIZE_SHIFT 25
3281 #define TU_SIZE_MASK (0x3f << 25)
3282
3283 #define DATA_LINK_M_N_MASK (0xffffff)
3284 #define DATA_LINK_N_MAX (0x800000)
3285
3286 #define _PIPEA_DATA_N_G4X 0x70054
3287 #define _PIPEB_DATA_N_G4X 0x71054
3288 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
3289
3290 /*
3291 * Computing Link M and N values for the Display Port link
3292 *
3293 * Link M / N = pixel_clock / ls_clk
3294 *
3295 * (the DP spec calls pixel_clock the 'strm_clk')
3296 *
3297 * The Link value is transmitted in the Main Stream
3298 * Attributes and VB-ID.
3299 */
3300
3301 #define _PIPEA_LINK_M_G4X 0x70060
3302 #define _PIPEB_LINK_M_G4X 0x71060
3303 #define PIPEA_DP_LINK_M_MASK (0xffffff)
3304
3305 #define _PIPEA_LINK_N_G4X 0x70064
3306 #define _PIPEB_LINK_N_G4X 0x71064
3307 #define PIPEA_DP_LINK_N_MASK (0xffffff)
3308
3309 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3310 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3311 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3312 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
3313
3314 /* Display & cursor control */
3315
3316 /* Pipe A */
3317 #define _PIPEADSL 0x70000
3318 #define DSL_LINEMASK_GEN2 0x00000fff
3319 #define DSL_LINEMASK_GEN3 0x00001fff
3320 #define _PIPEACONF 0x70008
3321 #define PIPECONF_ENABLE (1<<31)
3322 #define PIPECONF_DISABLE 0
3323 #define PIPECONF_DOUBLE_WIDE (1<<30)
3324 #define I965_PIPECONF_ACTIVE (1<<30)
3325 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
3326 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
3327 #define PIPECONF_SINGLE_WIDE 0
3328 #define PIPECONF_PIPE_UNLOCKED 0
3329 #define PIPECONF_PIPE_LOCKED (1<<25)
3330 #define PIPECONF_PALETTE 0
3331 #define PIPECONF_GAMMA (1<<24)
3332 #define PIPECONF_FORCE_BORDER (1<<25)
3333 #define PIPECONF_INTERLACE_MASK (7 << 21)
3334 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
3335 /* Note that pre-gen3 does not support interlaced display directly. Panel
3336 * fitting must be disabled on pre-ilk for interlaced. */
3337 #define PIPECONF_PROGRESSIVE (0 << 21)
3338 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3339 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3340 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3341 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3342 /* Ironlake and later have a complete new set of values for interlaced. PFIT
3343 * means panel fitter required, PF means progressive fetch, DBL means power
3344 * saving pixel doubling. */
3345 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3346 #define PIPECONF_INTERLACED_ILK (3 << 21)
3347 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3348 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
3349 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
3350 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3351 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
3352 #define PIPECONF_BPC_MASK (0x7 << 5)
3353 #define PIPECONF_8BPC (0<<5)
3354 #define PIPECONF_10BPC (1<<5)
3355 #define PIPECONF_6BPC (2<<5)
3356 #define PIPECONF_12BPC (3<<5)
3357 #define PIPECONF_DITHER_EN (1<<4)
3358 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3359 #define PIPECONF_DITHER_TYPE_SP (0<<2)
3360 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3361 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3362 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
3363 #define _PIPEASTAT 0x70024
3364 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
3365 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
3366 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3367 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
3368 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
3369 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
3370 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3371 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3372 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3373 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
3374 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
3375 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3376 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3377 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3378 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
3379 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3380 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3381 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
3382 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
3383 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
3384 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3385 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
3386 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3387 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3388 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
3389 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
3390 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3391 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3392 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3393 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
3394 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3395 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
3396 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3397 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3398 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
3399 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3400 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3401 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3402 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3403
3404 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3405 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3406
3407 #define PIPE_A_OFFSET 0x70000
3408 #define PIPE_B_OFFSET 0x71000
3409 #define PIPE_C_OFFSET 0x72000
3410 /*
3411 * There's actually no pipe EDP. Some pipe registers have
3412 * simply shifted from the pipe to the transcoder, while
3413 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3414 * to access such registers in transcoder EDP.
3415 */
3416 #define PIPE_EDP_OFFSET 0x7f000
3417
3418 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3419 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3420 dev_priv->info.display_mmio_offset)
3421
3422 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3423 #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3424 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3425 #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3426 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
3427
3428 #define _PIPE_MISC_A 0x70030
3429 #define _PIPE_MISC_B 0x71030
3430 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
3431 #define PIPEMISC_DITHER_8_BPC (0<<5)
3432 #define PIPEMISC_DITHER_10_BPC (1<<5)
3433 #define PIPEMISC_DITHER_6_BPC (2<<5)
3434 #define PIPEMISC_DITHER_12_BPC (3<<5)
3435 #define PIPEMISC_DITHER_ENABLE (1<<4)
3436 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3437 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
3438 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
3439
3440 #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
3441 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
3442 #define PIPEB_HLINE_INT_EN (1<<28)
3443 #define PIPEB_VBLANK_INT_EN (1<<27)
3444 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
3445 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3446 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
3447 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
3448 #define PIPEA_HLINE_INT_EN (1<<20)
3449 #define PIPEA_VBLANK_INT_EN (1<<19)
3450 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3451 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
3452 #define PLANEA_FLIPDONE_INT_EN (1<<16)
3453
3454 #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
3455 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
3456 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
3457 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
3458 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3459 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
3460 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3461 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3462 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
3463 #define DPINVGTT_EN_MASK 0xff0000
3464 #define CURSORB_INVALID_GTT_STATUS (1<<7)
3465 #define CURSORA_INVALID_GTT_STATUS (1<<6)
3466 #define SPRITED_INVALID_GTT_STATUS (1<<5)
3467 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
3468 #define PLANEB_INVALID_GTT_STATUS (1<<3)
3469 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
3470 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
3471 #define PLANEA_INVALID_GTT_STATUS (1<<0)
3472 #define DPINVGTT_STATUS_MASK 0xff
3473
3474 #define DSPARB 0x70030
3475 #define DSPARB_CSTART_MASK (0x7f << 7)
3476 #define DSPARB_CSTART_SHIFT 7
3477 #define DSPARB_BSTART_MASK (0x7f)
3478 #define DSPARB_BSTART_SHIFT 0
3479 #define DSPARB_BEND_SHIFT 9 /* on 855 */
3480 #define DSPARB_AEND_SHIFT 0
3481
3482 #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
3483 #define DSPFW_SR_SHIFT 23
3484 #define DSPFW_SR_MASK (0x1ff<<23)
3485 #define DSPFW_CURSORB_SHIFT 16
3486 #define DSPFW_CURSORB_MASK (0x3f<<16)
3487 #define DSPFW_PLANEB_SHIFT 8
3488 #define DSPFW_PLANEB_MASK (0x7f<<8)
3489 #define DSPFW_PLANEA_MASK (0x7f)
3490 #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
3491 #define DSPFW_CURSORA_MASK 0x00003f00
3492 #define DSPFW_CURSORA_SHIFT 8
3493 #define DSPFW_PLANEC_MASK (0x7f)
3494 #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
3495 #define DSPFW_HPLL_SR_EN (1<<31)
3496 #define DSPFW_CURSOR_SR_SHIFT 24
3497 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
3498 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3499 #define DSPFW_HPLL_CURSOR_SHIFT 16
3500 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3501 #define DSPFW_HPLL_SR_MASK (0x1ff)
3502 #define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3503 #define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
3504
3505 /* drain latency register values*/
3506 #define DRAIN_LATENCY_PRECISION_32 32
3507 #define DRAIN_LATENCY_PRECISION_16 16
3508 #define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
3509 #define DDL_CURSORA_PRECISION_32 (1<<31)
3510 #define DDL_CURSORA_PRECISION_16 (0<<31)
3511 #define DDL_CURSORA_SHIFT 24
3512 #define DDL_PLANEA_PRECISION_32 (1<<7)
3513 #define DDL_PLANEA_PRECISION_16 (0<<7)
3514 #define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
3515 #define DDL_CURSORB_PRECISION_32 (1<<31)
3516 #define DDL_CURSORB_PRECISION_16 (0<<31)
3517 #define DDL_CURSORB_SHIFT 24
3518 #define DDL_PLANEB_PRECISION_32 (1<<7)
3519 #define DDL_PLANEB_PRECISION_16 (0<<7)
3520
3521 /* FIFO watermark sizes etc */
3522 #define G4X_FIFO_LINE_SIZE 64
3523 #define I915_FIFO_LINE_SIZE 64
3524 #define I830_FIFO_LINE_SIZE 32
3525
3526 #define VALLEYVIEW_FIFO_SIZE 255
3527 #define G4X_FIFO_SIZE 127
3528 #define I965_FIFO_SIZE 512
3529 #define I945_FIFO_SIZE 127
3530 #define I915_FIFO_SIZE 95
3531 #define I855GM_FIFO_SIZE 127 /* In cachelines */
3532 #define I830_FIFO_SIZE 95
3533
3534 #define VALLEYVIEW_MAX_WM 0xff
3535 #define G4X_MAX_WM 0x3f
3536 #define I915_MAX_WM 0x3f
3537
3538 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3539 #define PINEVIEW_FIFO_LINE_SIZE 64
3540 #define PINEVIEW_MAX_WM 0x1ff
3541 #define PINEVIEW_DFT_WM 0x3f
3542 #define PINEVIEW_DFT_HPLLOFF_WM 0
3543 #define PINEVIEW_GUARD_WM 10
3544 #define PINEVIEW_CURSOR_FIFO 64
3545 #define PINEVIEW_CURSOR_MAX_WM 0x3f
3546 #define PINEVIEW_CURSOR_DFT_WM 0
3547 #define PINEVIEW_CURSOR_GUARD_WM 5
3548
3549 #define VALLEYVIEW_CURSOR_MAX_WM 64
3550 #define I965_CURSOR_FIFO 64
3551 #define I965_CURSOR_MAX_WM 32
3552 #define I965_CURSOR_DFT_WM 8
3553
3554 /* define the Watermark register on Ironlake */
3555 #define WM0_PIPEA_ILK 0x45100
3556 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
3557 #define WM0_PIPE_PLANE_SHIFT 16
3558 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
3559 #define WM0_PIPE_SPRITE_SHIFT 8
3560 #define WM0_PIPE_CURSOR_MASK (0xff)
3561
3562 #define WM0_PIPEB_ILK 0x45104
3563 #define WM0_PIPEC_IVB 0x45200
3564 #define WM1_LP_ILK 0x45108
3565 #define WM1_LP_SR_EN (1<<31)
3566 #define WM1_LP_LATENCY_SHIFT 24
3567 #define WM1_LP_LATENCY_MASK (0x7f<<24)
3568 #define WM1_LP_FBC_MASK (0xf<<20)
3569 #define WM1_LP_FBC_SHIFT 20
3570 #define WM1_LP_FBC_SHIFT_BDW 19
3571 #define WM1_LP_SR_MASK (0x7ff<<8)
3572 #define WM1_LP_SR_SHIFT 8
3573 #define WM1_LP_CURSOR_MASK (0xff)
3574 #define WM2_LP_ILK 0x4510c
3575 #define WM2_LP_EN (1<<31)
3576 #define WM3_LP_ILK 0x45110
3577 #define WM3_LP_EN (1<<31)
3578 #define WM1S_LP_ILK 0x45120
3579 #define WM2S_LP_IVB 0x45124
3580 #define WM3S_LP_IVB 0x45128
3581 #define WM1S_LP_EN (1<<31)
3582
3583 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3584 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3585 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3586
3587 /* Memory latency timer register */
3588 #define MLTR_ILK 0x11222
3589 #define MLTR_WM1_SHIFT 0
3590 #define MLTR_WM2_SHIFT 8
3591 /* the unit of memory self-refresh latency time is 0.5us */
3592 #define ILK_SRLT_MASK 0x3f
3593
3594
3595 /* the address where we get all kinds of latency value */
3596 #define SSKPD 0x5d10
3597 #define SSKPD_WM_MASK 0x3f
3598 #define SSKPD_WM0_SHIFT 0
3599 #define SSKPD_WM1_SHIFT 8
3600 #define SSKPD_WM2_SHIFT 16
3601 #define SSKPD_WM3_SHIFT 24
3602
3603 /*
3604 * The two pipe frame counter registers are not synchronized, so
3605 * reading a stable value is somewhat tricky. The following code
3606 * should work:
3607 *
3608 * do {
3609 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3610 * PIPE_FRAME_HIGH_SHIFT;
3611 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3612 * PIPE_FRAME_LOW_SHIFT);
3613 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3614 * PIPE_FRAME_HIGH_SHIFT);
3615 * } while (high1 != high2);
3616 * frame = (high1 << 8) | low1;
3617 */
3618 #define _PIPEAFRAMEHIGH 0x70040
3619 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
3620 #define PIPE_FRAME_HIGH_SHIFT 0
3621 #define _PIPEAFRAMEPIXEL 0x70044
3622 #define PIPE_FRAME_LOW_MASK 0xff000000
3623 #define PIPE_FRAME_LOW_SHIFT 24
3624 #define PIPE_PIXEL_MASK 0x00ffffff
3625 #define PIPE_PIXEL_SHIFT 0
3626 /* GM45+ just has to be different */
3627 #define _PIPEA_FRMCOUNT_GM45 0x70040
3628 #define _PIPEA_FLIPCOUNT_GM45 0x70044
3629 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
3630
3631 /* Cursor A & B regs */
3632 #define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
3633 /* Old style CUR*CNTR flags (desktop 8xx) */
3634 #define CURSOR_ENABLE 0x80000000
3635 #define CURSOR_GAMMA_ENABLE 0x40000000
3636 #define CURSOR_STRIDE_MASK 0x30000000
3637 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
3638 #define CURSOR_FORMAT_SHIFT 24
3639 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3640 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3641 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3642 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3643 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3644 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3645 /* New style CUR*CNTR flags */
3646 #define CURSOR_MODE 0x27
3647 #define CURSOR_MODE_DISABLE 0x00
3648 #define CURSOR_MODE_128_32B_AX 0x02
3649 #define CURSOR_MODE_256_32B_AX 0x03
3650 #define CURSOR_MODE_64_32B_AX 0x07
3651 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3652 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
3653 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
3654 #define MCURSOR_PIPE_SELECT (1 << 28)
3655 #define MCURSOR_PIPE_A 0x00
3656 #define MCURSOR_PIPE_B (1 << 28)
3657 #define MCURSOR_GAMMA_ENABLE (1 << 26)
3658 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
3659 #define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3660 #define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
3661 #define CURSOR_POS_MASK 0x007FF
3662 #define CURSOR_POS_SIGN 0x8000
3663 #define CURSOR_X_SHIFT 0
3664 #define CURSOR_Y_SHIFT 16
3665 #define CURSIZE 0x700a0
3666 #define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3667 #define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3668 #define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
3669
3670 #define _CURBCNTR_IVB 0x71080
3671 #define _CURBBASE_IVB 0x71084
3672 #define _CURBPOS_IVB 0x71088
3673
3674 #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3675 #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3676 #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
3677
3678 #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3679 #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3680 #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3681
3682 /* Display A control */
3683 #define _DSPACNTR 0x70180
3684 #define DISPLAY_PLANE_ENABLE (1<<31)
3685 #define DISPLAY_PLANE_DISABLE 0
3686 #define DISPPLANE_GAMMA_ENABLE (1<<30)
3687 #define DISPPLANE_GAMMA_DISABLE 0
3688 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
3689 #define DISPPLANE_YUV422 (0x0<<26)
3690 #define DISPPLANE_8BPP (0x2<<26)
3691 #define DISPPLANE_BGRA555 (0x3<<26)
3692 #define DISPPLANE_BGRX555 (0x4<<26)
3693 #define DISPPLANE_BGRX565 (0x5<<26)
3694 #define DISPPLANE_BGRX888 (0x6<<26)
3695 #define DISPPLANE_BGRA888 (0x7<<26)
3696 #define DISPPLANE_RGBX101010 (0x8<<26)
3697 #define DISPPLANE_RGBA101010 (0x9<<26)
3698 #define DISPPLANE_BGRX101010 (0xa<<26)
3699 #define DISPPLANE_RGBX161616 (0xc<<26)
3700 #define DISPPLANE_RGBX888 (0xe<<26)
3701 #define DISPPLANE_RGBA888 (0xf<<26)
3702 #define DISPPLANE_STEREO_ENABLE (1<<25)
3703 #define DISPPLANE_STEREO_DISABLE 0
3704 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
3705 #define DISPPLANE_SEL_PIPE_SHIFT 24
3706 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
3707 #define DISPPLANE_SEL_PIPE_A 0
3708 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
3709 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3710 #define DISPPLANE_SRC_KEY_DISABLE 0
3711 #define DISPPLANE_LINE_DOUBLE (1<<20)
3712 #define DISPPLANE_NO_LINE_DOUBLE 0
3713 #define DISPPLANE_STEREO_POLARITY_FIRST 0
3714 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
3715 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
3716 #define DISPPLANE_TILED (1<<10)
3717 #define _DSPAADDR 0x70184
3718 #define _DSPASTRIDE 0x70188
3719 #define _DSPAPOS 0x7018C /* reserved */
3720 #define _DSPASIZE 0x70190
3721 #define _DSPASURF 0x7019C /* 965+ only */
3722 #define _DSPATILEOFF 0x701A4 /* 965+ only */
3723 #define _DSPAOFFSET 0x701A4 /* HSW */
3724 #define _DSPASURFLIVE 0x701AC
3725
3726 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3727 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3728 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3729 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3730 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3731 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3732 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
3733 #define DSPLINOFF(plane) DSPADDR(plane)
3734 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3735 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
3736
3737 /* Display/Sprite base address macros */
3738 #define DISP_BASEADDR_MASK (0xfffff000)
3739 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3740 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3741
3742 /* VBIOS flags */
3743 #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3744 #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3745 #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3746 #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3747 #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3748 #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3749 #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3750 #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3751 #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3752 #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3753 #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3754 #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3755 #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
3756
3757 /* Pipe B */
3758 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3759 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3760 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
3761 #define _PIPEBFRAMEHIGH 0x71040
3762 #define _PIPEBFRAMEPIXEL 0x71044
3763 #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3764 #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
3765
3766
3767 /* Display B control */
3768 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
3769 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3770 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
3771 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3772 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
3773 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3774 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3775 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3776 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3777 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3778 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3779 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3780 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
3781
3782 /* Sprite A control */
3783 #define _DVSACNTR 0x72180
3784 #define DVS_ENABLE (1<<31)
3785 #define DVS_GAMMA_ENABLE (1<<30)
3786 #define DVS_PIXFORMAT_MASK (3<<25)
3787 #define DVS_FORMAT_YUV422 (0<<25)
3788 #define DVS_FORMAT_RGBX101010 (1<<25)
3789 #define DVS_FORMAT_RGBX888 (2<<25)
3790 #define DVS_FORMAT_RGBX161616 (3<<25)
3791 #define DVS_PIPE_CSC_ENABLE (1<<24)
3792 #define DVS_SOURCE_KEY (1<<22)
3793 #define DVS_RGB_ORDER_XBGR (1<<20)
3794 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3795 #define DVS_YUV_ORDER_YUYV (0<<16)
3796 #define DVS_YUV_ORDER_UYVY (1<<16)
3797 #define DVS_YUV_ORDER_YVYU (2<<16)
3798 #define DVS_YUV_ORDER_VYUY (3<<16)
3799 #define DVS_DEST_KEY (1<<2)
3800 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
3801 #define DVS_TILED (1<<10)
3802 #define _DVSALINOFF 0x72184
3803 #define _DVSASTRIDE 0x72188
3804 #define _DVSAPOS 0x7218c
3805 #define _DVSASIZE 0x72190
3806 #define _DVSAKEYVAL 0x72194
3807 #define _DVSAKEYMSK 0x72198
3808 #define _DVSASURF 0x7219c
3809 #define _DVSAKEYMAXVAL 0x721a0
3810 #define _DVSATILEOFF 0x721a4
3811 #define _DVSASURFLIVE 0x721ac
3812 #define _DVSASCALE 0x72204
3813 #define DVS_SCALE_ENABLE (1<<31)
3814 #define DVS_FILTER_MASK (3<<29)
3815 #define DVS_FILTER_MEDIUM (0<<29)
3816 #define DVS_FILTER_ENHANCING (1<<29)
3817 #define DVS_FILTER_SOFTENING (2<<29)
3818 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3819 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3820 #define _DVSAGAMC 0x72300
3821
3822 #define _DVSBCNTR 0x73180
3823 #define _DVSBLINOFF 0x73184
3824 #define _DVSBSTRIDE 0x73188
3825 #define _DVSBPOS 0x7318c
3826 #define _DVSBSIZE 0x73190
3827 #define _DVSBKEYVAL 0x73194
3828 #define _DVSBKEYMSK 0x73198
3829 #define _DVSBSURF 0x7319c
3830 #define _DVSBKEYMAXVAL 0x731a0
3831 #define _DVSBTILEOFF 0x731a4
3832 #define _DVSBSURFLIVE 0x731ac
3833 #define _DVSBSCALE 0x73204
3834 #define _DVSBGAMC 0x73300
3835
3836 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3837 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3838 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3839 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3840 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
3841 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
3842 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3843 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3844 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
3845 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3846 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3847 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
3848
3849 #define _SPRA_CTL 0x70280
3850 #define SPRITE_ENABLE (1<<31)
3851 #define SPRITE_GAMMA_ENABLE (1<<30)
3852 #define SPRITE_PIXFORMAT_MASK (7<<25)
3853 #define SPRITE_FORMAT_YUV422 (0<<25)
3854 #define SPRITE_FORMAT_RGBX101010 (1<<25)
3855 #define SPRITE_FORMAT_RGBX888 (2<<25)
3856 #define SPRITE_FORMAT_RGBX161616 (3<<25)
3857 #define SPRITE_FORMAT_YUV444 (4<<25)
3858 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3859 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
3860 #define SPRITE_SOURCE_KEY (1<<22)
3861 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3862 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3863 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3864 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3865 #define SPRITE_YUV_ORDER_YUYV (0<<16)
3866 #define SPRITE_YUV_ORDER_UYVY (1<<16)
3867 #define SPRITE_YUV_ORDER_YVYU (2<<16)
3868 #define SPRITE_YUV_ORDER_VYUY (3<<16)
3869 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3870 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
3871 #define SPRITE_TILED (1<<10)
3872 #define SPRITE_DEST_KEY (1<<2)
3873 #define _SPRA_LINOFF 0x70284
3874 #define _SPRA_STRIDE 0x70288
3875 #define _SPRA_POS 0x7028c
3876 #define _SPRA_SIZE 0x70290
3877 #define _SPRA_KEYVAL 0x70294
3878 #define _SPRA_KEYMSK 0x70298
3879 #define _SPRA_SURF 0x7029c
3880 #define _SPRA_KEYMAX 0x702a0
3881 #define _SPRA_TILEOFF 0x702a4
3882 #define _SPRA_OFFSET 0x702a4
3883 #define _SPRA_SURFLIVE 0x702ac
3884 #define _SPRA_SCALE 0x70304
3885 #define SPRITE_SCALE_ENABLE (1<<31)
3886 #define SPRITE_FILTER_MASK (3<<29)
3887 #define SPRITE_FILTER_MEDIUM (0<<29)
3888 #define SPRITE_FILTER_ENHANCING (1<<29)
3889 #define SPRITE_FILTER_SOFTENING (2<<29)
3890 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3891 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3892 #define _SPRA_GAMC 0x70400
3893
3894 #define _SPRB_CTL 0x71280
3895 #define _SPRB_LINOFF 0x71284
3896 #define _SPRB_STRIDE 0x71288
3897 #define _SPRB_POS 0x7128c
3898 #define _SPRB_SIZE 0x71290
3899 #define _SPRB_KEYVAL 0x71294
3900 #define _SPRB_KEYMSK 0x71298
3901 #define _SPRB_SURF 0x7129c
3902 #define _SPRB_KEYMAX 0x712a0
3903 #define _SPRB_TILEOFF 0x712a4
3904 #define _SPRB_OFFSET 0x712a4
3905 #define _SPRB_SURFLIVE 0x712ac
3906 #define _SPRB_SCALE 0x71304
3907 #define _SPRB_GAMC 0x71400
3908
3909 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3910 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3911 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3912 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3913 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3914 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3915 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3916 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3917 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3918 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3919 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
3920 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3921 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3922 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
3923
3924 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
3925 #define SP_ENABLE (1<<31)
3926 #define SP_GAMMA_ENABLE (1<<30)
3927 #define SP_PIXFORMAT_MASK (0xf<<26)
3928 #define SP_FORMAT_YUV422 (0<<26)
3929 #define SP_FORMAT_BGR565 (5<<26)
3930 #define SP_FORMAT_BGRX8888 (6<<26)
3931 #define SP_FORMAT_BGRA8888 (7<<26)
3932 #define SP_FORMAT_RGBX1010102 (8<<26)
3933 #define SP_FORMAT_RGBA1010102 (9<<26)
3934 #define SP_FORMAT_RGBX8888 (0xe<<26)
3935 #define SP_FORMAT_RGBA8888 (0xf<<26)
3936 #define SP_SOURCE_KEY (1<<22)
3937 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
3938 #define SP_YUV_ORDER_YUYV (0<<16)
3939 #define SP_YUV_ORDER_UYVY (1<<16)
3940 #define SP_YUV_ORDER_YVYU (2<<16)
3941 #define SP_YUV_ORDER_VYUY (3<<16)
3942 #define SP_TILED (1<<10)
3943 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3944 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3945 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3946 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3947 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3948 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3949 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3950 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3951 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3952 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3953 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3954
3955 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3956 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3957 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3958 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3959 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3960 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3961 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3962 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3963 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3964 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3965 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3966 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
3967
3968 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3969 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3970 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3971 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3972 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3973 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3974 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3975 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3976 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3977 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3978 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3979 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3980
3981 /* VBIOS regs */
3982 #define VGACNTRL 0x71400
3983 # define VGA_DISP_DISABLE (1 << 31)
3984 # define VGA_2X_MODE (1 << 30)
3985 # define VGA_PIPE_B_SELECT (1 << 29)
3986
3987 #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3988
3989 /* Ironlake */
3990
3991 #define CPU_VGACNTRL 0x41000
3992
3993 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3994 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3995 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3996 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3997 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3998 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3999 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
4000 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4001 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4002
4003 /* refresh rate hardware control */
4004 #define RR_HW_CTL 0x45300
4005 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4006 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4007
4008 #define FDI_PLL_BIOS_0 0x46000
4009 #define FDI_PLL_FB_CLOCK_MASK 0xff
4010 #define FDI_PLL_BIOS_1 0x46004
4011 #define FDI_PLL_BIOS_2 0x46008
4012 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4013 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
4014 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
4015
4016 #define PCH_3DCGDIS0 0x46020
4017 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4018 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4019
4020 #define PCH_3DCGDIS1 0x46024
4021 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4022
4023 #define FDI_PLL_FREQ_CTL 0x46030
4024 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4025 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4026 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4027
4028
4029 #define _PIPEA_DATA_M1 0x60030
4030 #define PIPE_DATA_M1_OFFSET 0
4031 #define _PIPEA_DATA_N1 0x60034
4032 #define PIPE_DATA_N1_OFFSET 0
4033
4034 #define _PIPEA_DATA_M2 0x60038
4035 #define PIPE_DATA_M2_OFFSET 0
4036 #define _PIPEA_DATA_N2 0x6003c
4037 #define PIPE_DATA_N2_OFFSET 0
4038
4039 #define _PIPEA_LINK_M1 0x60040
4040 #define PIPE_LINK_M1_OFFSET 0
4041 #define _PIPEA_LINK_N1 0x60044
4042 #define PIPE_LINK_N1_OFFSET 0
4043
4044 #define _PIPEA_LINK_M2 0x60048
4045 #define PIPE_LINK_M2_OFFSET 0
4046 #define _PIPEA_LINK_N2 0x6004c
4047 #define PIPE_LINK_N2_OFFSET 0
4048
4049 /* PIPEB timing regs are same start from 0x61000 */
4050
4051 #define _PIPEB_DATA_M1 0x61030
4052 #define _PIPEB_DATA_N1 0x61034
4053 #define _PIPEB_DATA_M2 0x61038
4054 #define _PIPEB_DATA_N2 0x6103c
4055 #define _PIPEB_LINK_M1 0x61040
4056 #define _PIPEB_LINK_N1 0x61044
4057 #define _PIPEB_LINK_M2 0x61048
4058 #define _PIPEB_LINK_N2 0x6104c
4059
4060 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4061 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4062 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4063 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4064 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4065 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4066 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4067 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
4068
4069 /* CPU panel fitter */
4070 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4071 #define _PFA_CTL_1 0x68080
4072 #define _PFB_CTL_1 0x68880
4073 #define PF_ENABLE (1<<31)
4074 #define PF_PIPE_SEL_MASK_IVB (3<<29)
4075 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
4076 #define PF_FILTER_MASK (3<<23)
4077 #define PF_FILTER_PROGRAMMED (0<<23)
4078 #define PF_FILTER_MED_3x3 (1<<23)
4079 #define PF_FILTER_EDGE_ENHANCE (2<<23)
4080 #define PF_FILTER_EDGE_SOFTEN (3<<23)
4081 #define _PFA_WIN_SZ 0x68074
4082 #define _PFB_WIN_SZ 0x68874
4083 #define _PFA_WIN_POS 0x68070
4084 #define _PFB_WIN_POS 0x68870
4085 #define _PFA_VSCALE 0x68084
4086 #define _PFB_VSCALE 0x68884
4087 #define _PFA_HSCALE 0x68090
4088 #define _PFB_HSCALE 0x68890
4089
4090 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4091 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4092 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4093 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4094 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
4095
4096 /* legacy palette */
4097 #define _LGC_PALETTE_A 0x4a000
4098 #define _LGC_PALETTE_B 0x4a800
4099 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
4100
4101 #define _GAMMA_MODE_A 0x4a480
4102 #define _GAMMA_MODE_B 0x4ac80
4103 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4104 #define GAMMA_MODE_MODE_MASK (3 << 0)
4105 #define GAMMA_MODE_MODE_8BIT (0 << 0)
4106 #define GAMMA_MODE_MODE_10BIT (1 << 0)
4107 #define GAMMA_MODE_MODE_12BIT (2 << 0)
4108 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
4109
4110 /* interrupts */
4111 #define DE_MASTER_IRQ_CONTROL (1 << 31)
4112 #define DE_SPRITEB_FLIP_DONE (1 << 29)
4113 #define DE_SPRITEA_FLIP_DONE (1 << 28)
4114 #define DE_PLANEB_FLIP_DONE (1 << 27)
4115 #define DE_PLANEA_FLIP_DONE (1 << 26)
4116 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
4117 #define DE_PCU_EVENT (1 << 25)
4118 #define DE_GTT_FAULT (1 << 24)
4119 #define DE_POISON (1 << 23)
4120 #define DE_PERFORM_COUNTER (1 << 22)
4121 #define DE_PCH_EVENT (1 << 21)
4122 #define DE_AUX_CHANNEL_A (1 << 20)
4123 #define DE_DP_A_HOTPLUG (1 << 19)
4124 #define DE_GSE (1 << 18)
4125 #define DE_PIPEB_VBLANK (1 << 15)
4126 #define DE_PIPEB_EVEN_FIELD (1 << 14)
4127 #define DE_PIPEB_ODD_FIELD (1 << 13)
4128 #define DE_PIPEB_LINE_COMPARE (1 << 12)
4129 #define DE_PIPEB_VSYNC (1 << 11)
4130 #define DE_PIPEB_CRC_DONE (1 << 10)
4131 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4132 #define DE_PIPEA_VBLANK (1 << 7)
4133 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
4134 #define DE_PIPEA_EVEN_FIELD (1 << 6)
4135 #define DE_PIPEA_ODD_FIELD (1 << 5)
4136 #define DE_PIPEA_LINE_COMPARE (1 << 4)
4137 #define DE_PIPEA_VSYNC (1 << 3)
4138 #define DE_PIPEA_CRC_DONE (1 << 2)
4139 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
4140 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
4141 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
4142
4143 /* More Ivybridge lolz */
4144 #define DE_ERR_INT_IVB (1<<30)
4145 #define DE_GSE_IVB (1<<29)
4146 #define DE_PCH_EVENT_IVB (1<<28)
4147 #define DE_DP_A_HOTPLUG_IVB (1<<27)
4148 #define DE_AUX_CHANNEL_A_IVB (1<<26)
4149 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4150 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4151 #define DE_PIPEC_VBLANK_IVB (1<<10)
4152 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
4153 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
4154 #define DE_PIPEB_VBLANK_IVB (1<<5)
4155 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4156 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
4157 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
4158 #define DE_PIPEA_VBLANK_IVB (1<<0)
4159 #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4160
4161 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4162 #define MASTER_INTERRUPT_ENABLE (1<<31)
4163
4164 #define DEISR 0x44000
4165 #define DEIMR 0x44004
4166 #define DEIIR 0x44008
4167 #define DEIER 0x4400c
4168
4169 #define GTISR 0x44010
4170 #define GTIMR 0x44014
4171 #define GTIIR 0x44018
4172 #define GTIER 0x4401c
4173
4174 #define GEN8_MASTER_IRQ 0x44200
4175 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
4176 #define GEN8_PCU_IRQ (1<<30)
4177 #define GEN8_DE_PCH_IRQ (1<<23)
4178 #define GEN8_DE_MISC_IRQ (1<<22)
4179 #define GEN8_DE_PORT_IRQ (1<<20)
4180 #define GEN8_DE_PIPE_C_IRQ (1<<18)
4181 #define GEN8_DE_PIPE_B_IRQ (1<<17)
4182 #define GEN8_DE_PIPE_A_IRQ (1<<16)
4183 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
4184 #define GEN8_GT_VECS_IRQ (1<<6)
4185 #define GEN8_GT_VCS2_IRQ (1<<3)
4186 #define GEN8_GT_VCS1_IRQ (1<<2)
4187 #define GEN8_GT_BCS_IRQ (1<<1)
4188 #define GEN8_GT_RCS_IRQ (1<<0)
4189
4190 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4191 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4192 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4193 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4194
4195 #define GEN8_BCS_IRQ_SHIFT 16
4196 #define GEN8_RCS_IRQ_SHIFT 0
4197 #define GEN8_VCS2_IRQ_SHIFT 16
4198 #define GEN8_VCS1_IRQ_SHIFT 0
4199 #define GEN8_VECS_IRQ_SHIFT 0
4200
4201 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4202 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4203 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4204 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
4205 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
4206 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4207 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4208 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4209 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4210 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4211 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4212 #define GEN8_PIPE_FLIP_DONE (1 << 4)
4213 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4214 #define GEN8_PIPE_VSYNC (1 << 1)
4215 #define GEN8_PIPE_VBLANK (1 << 0)
4216 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4217 (GEN8_PIPE_CURSOR_FAULT | \
4218 GEN8_PIPE_SPRITE_FAULT | \
4219 GEN8_PIPE_PRIMARY_FAULT)
4220
4221 #define GEN8_DE_PORT_ISR 0x44440
4222 #define GEN8_DE_PORT_IMR 0x44444
4223 #define GEN8_DE_PORT_IIR 0x44448
4224 #define GEN8_DE_PORT_IER 0x4444c
4225 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4226 #define GEN8_AUX_CHANNEL_A (1 << 0)
4227
4228 #define GEN8_DE_MISC_ISR 0x44460
4229 #define GEN8_DE_MISC_IMR 0x44464
4230 #define GEN8_DE_MISC_IIR 0x44468
4231 #define GEN8_DE_MISC_IER 0x4446c
4232 #define GEN8_DE_MISC_GSE (1 << 27)
4233
4234 #define GEN8_PCU_ISR 0x444e0
4235 #define GEN8_PCU_IMR 0x444e4
4236 #define GEN8_PCU_IIR 0x444e8
4237 #define GEN8_PCU_IER 0x444ec
4238
4239 #define ILK_DISPLAY_CHICKEN2 0x42004
4240 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
4241 #define ILK_ELPIN_409_SELECT (1 << 25)
4242 #define ILK_DPARB_GATE (1<<22)
4243 #define ILK_VSDPFD_FULL (1<<21)
4244 #define FUSE_STRAP 0x42014
4245 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4246 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4247 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4248 #define ILK_HDCP_DISABLE (1 << 25)
4249 #define ILK_eDP_A_DISABLE (1 << 24)
4250 #define HSW_CDCLK_LIMIT (1 << 24)
4251 #define ILK_DESKTOP (1 << 23)
4252
4253 #define ILK_DSPCLK_GATE_D 0x42020
4254 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4255 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4256 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4257 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4258 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
4259
4260 #define IVB_CHICKEN3 0x4200c
4261 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4262 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4263
4264 #define CHICKEN_PAR1_1 0x42080
4265 #define DPA_MASK_VBLANK_SRD (1 << 15)
4266 #define FORCE_ARB_IDLE_PLANES (1 << 14)
4267
4268 #define _CHICKEN_PIPESL_1_A 0x420b0
4269 #define _CHICKEN_PIPESL_1_B 0x420b4
4270 #define HSW_FBCQ_DIS (1 << 22)
4271 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
4272 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4273
4274 #define DISP_ARB_CTL 0x45000
4275 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
4276 #define DISP_FBC_WM_DIS (1<<15)
4277 #define DISP_ARB_CTL2 0x45004
4278 #define DISP_DATA_PARTITION_5_6 (1<<6)
4279 #define GEN7_MSG_CTL 0x45010
4280 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
4281 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
4282 #define HSW_NDE_RSTWRN_OPT 0x46408
4283 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
4284
4285 /* GEN7 chicken */
4286 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4287 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
4288 #define COMMON_SLICE_CHICKEN2 0x7014
4289 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
4290
4291 #define GEN7_L3SQCREG1 0xB010
4292 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4293
4294 #define GEN7_L3CNTLREG1 0xB01C
4295 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
4296 #define GEN7_L3AGDIS (1<<19)
4297
4298 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4299 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4300
4301 #define GEN7_L3SQCREG4 0xb034
4302 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4303
4304 /* GEN8 chicken */
4305 #define HDC_CHICKEN0 0x7300
4306 #define HDC_FORCE_NON_COHERENT (1<<4)
4307
4308 /* WaCatErrorRejectionIssue */
4309 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4310 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4311
4312 #define HSW_SCRATCH1 0xb038
4313 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4314
4315 /* PCH */
4316
4317 /* south display engine interrupt: IBX */
4318 #define SDE_AUDIO_POWER_D (1 << 27)
4319 #define SDE_AUDIO_POWER_C (1 << 26)
4320 #define SDE_AUDIO_POWER_B (1 << 25)
4321 #define SDE_AUDIO_POWER_SHIFT (25)
4322 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4323 #define SDE_GMBUS (1 << 24)
4324 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4325 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4326 #define SDE_AUDIO_HDCP_MASK (3 << 22)
4327 #define SDE_AUDIO_TRANSB (1 << 21)
4328 #define SDE_AUDIO_TRANSA (1 << 20)
4329 #define SDE_AUDIO_TRANS_MASK (3 << 20)
4330 #define SDE_POISON (1 << 19)
4331 /* 18 reserved */
4332 #define SDE_FDI_RXB (1 << 17)
4333 #define SDE_FDI_RXA (1 << 16)
4334 #define SDE_FDI_MASK (3 << 16)
4335 #define SDE_AUXD (1 << 15)
4336 #define SDE_AUXC (1 << 14)
4337 #define SDE_AUXB (1 << 13)
4338 #define SDE_AUX_MASK (7 << 13)
4339 /* 12 reserved */
4340 #define SDE_CRT_HOTPLUG (1 << 11)
4341 #define SDE_PORTD_HOTPLUG (1 << 10)
4342 #define SDE_PORTC_HOTPLUG (1 << 9)
4343 #define SDE_PORTB_HOTPLUG (1 << 8)
4344 #define SDE_SDVOB_HOTPLUG (1 << 6)
4345 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4346 SDE_SDVOB_HOTPLUG | \
4347 SDE_PORTB_HOTPLUG | \
4348 SDE_PORTC_HOTPLUG | \
4349 SDE_PORTD_HOTPLUG)
4350 #define SDE_TRANSB_CRC_DONE (1 << 5)
4351 #define SDE_TRANSB_CRC_ERR (1 << 4)
4352 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
4353 #define SDE_TRANSA_CRC_DONE (1 << 2)
4354 #define SDE_TRANSA_CRC_ERR (1 << 1)
4355 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
4356 #define SDE_TRANS_MASK (0x3f)
4357
4358 /* south display engine interrupt: CPT/PPT */
4359 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
4360 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
4361 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
4362 #define SDE_AUDIO_POWER_SHIFT_CPT 29
4363 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4364 #define SDE_AUXD_CPT (1 << 27)
4365 #define SDE_AUXC_CPT (1 << 26)
4366 #define SDE_AUXB_CPT (1 << 25)
4367 #define SDE_AUX_MASK_CPT (7 << 25)
4368 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4369 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4370 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
4371 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
4372 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
4373 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
4374 SDE_SDVOB_HOTPLUG_CPT | \
4375 SDE_PORTD_HOTPLUG_CPT | \
4376 SDE_PORTC_HOTPLUG_CPT | \
4377 SDE_PORTB_HOTPLUG_CPT)
4378 #define SDE_GMBUS_CPT (1 << 17)
4379 #define SDE_ERROR_CPT (1 << 16)
4380 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4381 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4382 #define SDE_FDI_RXC_CPT (1 << 8)
4383 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4384 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4385 #define SDE_FDI_RXB_CPT (1 << 4)
4386 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4387 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4388 #define SDE_FDI_RXA_CPT (1 << 0)
4389 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4390 SDE_AUDIO_CP_REQ_B_CPT | \
4391 SDE_AUDIO_CP_REQ_A_CPT)
4392 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4393 SDE_AUDIO_CP_CHG_B_CPT | \
4394 SDE_AUDIO_CP_CHG_A_CPT)
4395 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4396 SDE_FDI_RXB_CPT | \
4397 SDE_FDI_RXA_CPT)
4398
4399 #define SDEISR 0xc4000
4400 #define SDEIMR 0xc4004
4401 #define SDEIIR 0xc4008
4402 #define SDEIER 0xc400c
4403
4404 #define SERR_INT 0xc4040
4405 #define SERR_INT_POISON (1<<31)
4406 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4407 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4408 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
4409 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
4410
4411 /* digital port hotplug */
4412 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
4413 #define PORTD_HOTPLUG_ENABLE (1 << 20)
4414 #define PORTD_PULSE_DURATION_2ms (0)
4415 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4416 #define PORTD_PULSE_DURATION_6ms (2 << 18)
4417 #define PORTD_PULSE_DURATION_100ms (3 << 18)
4418 #define PORTD_PULSE_DURATION_MASK (3 << 18)
4419 #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4420 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4421 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4422 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
4423 #define PORTC_HOTPLUG_ENABLE (1 << 12)
4424 #define PORTC_PULSE_DURATION_2ms (0)
4425 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4426 #define PORTC_PULSE_DURATION_6ms (2 << 10)
4427 #define PORTC_PULSE_DURATION_100ms (3 << 10)
4428 #define PORTC_PULSE_DURATION_MASK (3 << 10)
4429 #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4430 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4431 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4432 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
4433 #define PORTB_HOTPLUG_ENABLE (1 << 4)
4434 #define PORTB_PULSE_DURATION_2ms (0)
4435 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4436 #define PORTB_PULSE_DURATION_6ms (2 << 2)
4437 #define PORTB_PULSE_DURATION_100ms (3 << 2)
4438 #define PORTB_PULSE_DURATION_MASK (3 << 2)
4439 #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4440 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4441 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4442 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
4443
4444 #define PCH_GPIOA 0xc5010
4445 #define PCH_GPIOB 0xc5014
4446 #define PCH_GPIOC 0xc5018
4447 #define PCH_GPIOD 0xc501c
4448 #define PCH_GPIOE 0xc5020
4449 #define PCH_GPIOF 0xc5024
4450
4451 #define PCH_GMBUS0 0xc5100
4452 #define PCH_GMBUS1 0xc5104
4453 #define PCH_GMBUS2 0xc5108
4454 #define PCH_GMBUS3 0xc510c
4455 #define PCH_GMBUS4 0xc5110
4456 #define PCH_GMBUS5 0xc5120
4457
4458 #define _PCH_DPLL_A 0xc6014
4459 #define _PCH_DPLL_B 0xc6018
4460 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
4461
4462 #define _PCH_FPA0 0xc6040
4463 #define FP_CB_TUNE (0x3<<22)
4464 #define _PCH_FPA1 0xc6044
4465 #define _PCH_FPB0 0xc6048
4466 #define _PCH_FPB1 0xc604c
4467 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4468 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
4469
4470 #define PCH_DPLL_TEST 0xc606c
4471
4472 #define PCH_DREF_CONTROL 0xC6200
4473 #define DREF_CONTROL_MASK 0x7fc3
4474 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4475 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4476 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4477 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4478 #define DREF_SSC_SOURCE_DISABLE (0<<11)
4479 #define DREF_SSC_SOURCE_ENABLE (2<<11)
4480 #define DREF_SSC_SOURCE_MASK (3<<11)
4481 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4482 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4483 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
4484 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
4485 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4486 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
4487 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
4488 #define DREF_SSC4_DOWNSPREAD (0<<6)
4489 #define DREF_SSC4_CENTERSPREAD (1<<6)
4490 #define DREF_SSC1_DISABLE (0<<1)
4491 #define DREF_SSC1_ENABLE (1<<1)
4492 #define DREF_SSC4_DISABLE (0)
4493 #define DREF_SSC4_ENABLE (1)
4494
4495 #define PCH_RAWCLK_FREQ 0xc6204
4496 #define FDL_TP1_TIMER_SHIFT 12
4497 #define FDL_TP1_TIMER_MASK (3<<12)
4498 #define FDL_TP2_TIMER_SHIFT 10
4499 #define FDL_TP2_TIMER_MASK (3<<10)
4500 #define RAWCLK_FREQ_MASK 0x3ff
4501
4502 #define PCH_DPLL_TMR_CFG 0xc6208
4503
4504 #define PCH_SSC4_PARMS 0xc6210
4505 #define PCH_SSC4_AUX_PARMS 0xc6214
4506
4507 #define PCH_DPLL_SEL 0xc7000
4508 #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4509 #define TRANS_DPLLA_SEL(pipe) 0
4510 #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
4511
4512 /* transcoder */
4513
4514 #define _PCH_TRANS_HTOTAL_A 0xe0000
4515 #define TRANS_HTOTAL_SHIFT 16
4516 #define TRANS_HACTIVE_SHIFT 0
4517 #define _PCH_TRANS_HBLANK_A 0xe0004
4518 #define TRANS_HBLANK_END_SHIFT 16
4519 #define TRANS_HBLANK_START_SHIFT 0
4520 #define _PCH_TRANS_HSYNC_A 0xe0008
4521 #define TRANS_HSYNC_END_SHIFT 16
4522 #define TRANS_HSYNC_START_SHIFT 0
4523 #define _PCH_TRANS_VTOTAL_A 0xe000c
4524 #define TRANS_VTOTAL_SHIFT 16
4525 #define TRANS_VACTIVE_SHIFT 0
4526 #define _PCH_TRANS_VBLANK_A 0xe0010
4527 #define TRANS_VBLANK_END_SHIFT 16
4528 #define TRANS_VBLANK_START_SHIFT 0
4529 #define _PCH_TRANS_VSYNC_A 0xe0014
4530 #define TRANS_VSYNC_END_SHIFT 16
4531 #define TRANS_VSYNC_START_SHIFT 0
4532 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
4533
4534 #define _PCH_TRANSA_DATA_M1 0xe0030
4535 #define _PCH_TRANSA_DATA_N1 0xe0034
4536 #define _PCH_TRANSA_DATA_M2 0xe0038
4537 #define _PCH_TRANSA_DATA_N2 0xe003c
4538 #define _PCH_TRANSA_LINK_M1 0xe0040
4539 #define _PCH_TRANSA_LINK_N1 0xe0044
4540 #define _PCH_TRANSA_LINK_M2 0xe0048
4541 #define _PCH_TRANSA_LINK_N2 0xe004c
4542
4543 /* Per-transcoder DIP controls */
4544
4545 #define _VIDEO_DIP_CTL_A 0xe0200
4546 #define _VIDEO_DIP_DATA_A 0xe0208
4547 #define _VIDEO_DIP_GCP_A 0xe0210
4548
4549 #define _VIDEO_DIP_CTL_B 0xe1200
4550 #define _VIDEO_DIP_DATA_B 0xe1208
4551 #define _VIDEO_DIP_GCP_B 0xe1210
4552
4553 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4554 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4555 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4556
4557 #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4558 #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4559 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
4560
4561 #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4562 #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4563 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
4564
4565 #define VLV_TVIDEO_DIP_CTL(pipe) \
4566 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4567 #define VLV_TVIDEO_DIP_DATA(pipe) \
4568 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4569 #define VLV_TVIDEO_DIP_GCP(pipe) \
4570 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4571
4572 /* Haswell DIP controls */
4573 #define HSW_VIDEO_DIP_CTL_A 0x60200
4574 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4575 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4576 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4577 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4578 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4579 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4580 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4581 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4582 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4583 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4584 #define HSW_VIDEO_DIP_GCP_A 0x60210
4585
4586 #define HSW_VIDEO_DIP_CTL_B 0x61200
4587 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4588 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4589 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4590 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4591 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4592 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4593 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4594 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4595 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4596 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4597 #define HSW_VIDEO_DIP_GCP_B 0x61210
4598
4599 #define HSW_TVIDEO_DIP_CTL(trans) \
4600 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
4601 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4602 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
4603 #define HSW_TVIDEO_DIP_VS_DATA(trans) \
4604 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
4605 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4606 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
4607 #define HSW_TVIDEO_DIP_GCP(trans) \
4608 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
4609 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4610 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
4611
4612 #define HSW_STEREO_3D_CTL_A 0x70020
4613 #define S3D_ENABLE (1<<31)
4614 #define HSW_STEREO_3D_CTL_B 0x71020
4615
4616 #define HSW_STEREO_3D_CTL(trans) \
4617 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
4618
4619 #define _PCH_TRANS_HTOTAL_B 0xe1000
4620 #define _PCH_TRANS_HBLANK_B 0xe1004
4621 #define _PCH_TRANS_HSYNC_B 0xe1008
4622 #define _PCH_TRANS_VTOTAL_B 0xe100c
4623 #define _PCH_TRANS_VBLANK_B 0xe1010
4624 #define _PCH_TRANS_VSYNC_B 0xe1014
4625 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4626
4627 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4628 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4629 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4630 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4631 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4632 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4633 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4634 _PCH_TRANS_VSYNCSHIFT_B)
4635
4636 #define _PCH_TRANSB_DATA_M1 0xe1030
4637 #define _PCH_TRANSB_DATA_N1 0xe1034
4638 #define _PCH_TRANSB_DATA_M2 0xe1038
4639 #define _PCH_TRANSB_DATA_N2 0xe103c
4640 #define _PCH_TRANSB_LINK_M1 0xe1040
4641 #define _PCH_TRANSB_LINK_N1 0xe1044
4642 #define _PCH_TRANSB_LINK_M2 0xe1048
4643 #define _PCH_TRANSB_LINK_N2 0xe104c
4644
4645 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4646 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4647 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4648 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4649 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4650 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4651 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4652 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
4653
4654 #define _PCH_TRANSACONF 0xf0008
4655 #define _PCH_TRANSBCONF 0xf1008
4656 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4657 #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
4658 #define TRANS_DISABLE (0<<31)
4659 #define TRANS_ENABLE (1<<31)
4660 #define TRANS_STATE_MASK (1<<30)
4661 #define TRANS_STATE_DISABLE (0<<30)
4662 #define TRANS_STATE_ENABLE (1<<30)
4663 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
4664 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
4665 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
4666 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
4667 #define TRANS_INTERLACE_MASK (7<<21)
4668 #define TRANS_PROGRESSIVE (0<<21)
4669 #define TRANS_INTERLACED (3<<21)
4670 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
4671 #define TRANS_8BPC (0<<5)
4672 #define TRANS_10BPC (1<<5)
4673 #define TRANS_6BPC (2<<5)
4674 #define TRANS_12BPC (3<<5)
4675
4676 #define _TRANSA_CHICKEN1 0xf0060
4677 #define _TRANSB_CHICKEN1 0xf1060
4678 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4679 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
4680 #define _TRANSA_CHICKEN2 0xf0064
4681 #define _TRANSB_CHICKEN2 0xf1064
4682 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
4683 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4684 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4685 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4686 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4687 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
4688
4689 #define SOUTH_CHICKEN1 0xc2000
4690 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
4691 #define FDIA_PHASE_SYNC_SHIFT_EN 18
4692 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4693 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4694 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
4695 #define SOUTH_CHICKEN2 0xc2004
4696 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4697 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4698 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
4699
4700 #define _FDI_RXA_CHICKEN 0xc200c
4701 #define _FDI_RXB_CHICKEN 0xc2010
4702 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4703 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
4704 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
4705
4706 #define SOUTH_DSPCLK_GATE_D 0xc2020
4707 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
4708 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
4709 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
4710 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
4711
4712 /* CPU: FDI_TX */
4713 #define _FDI_TXA_CTL 0x60100
4714 #define _FDI_TXB_CTL 0x61100
4715 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
4716 #define FDI_TX_DISABLE (0<<31)
4717 #define FDI_TX_ENABLE (1<<31)
4718 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4719 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4720 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4721 #define FDI_LINK_TRAIN_NONE (3<<28)
4722 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4723 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4724 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4725 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4726 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4727 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4728 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4729 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
4730 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4731 SNB has different settings. */
4732 /* SNB A-stepping */
4733 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4734 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4735 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4736 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4737 /* SNB B-stepping */
4738 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4739 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4740 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4741 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4742 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
4743 #define FDI_DP_PORT_WIDTH_SHIFT 19
4744 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4745 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
4746 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
4747 /* Ironlake: hardwired to 1 */
4748 #define FDI_TX_PLL_ENABLE (1<<14)
4749
4750 /* Ivybridge has different bits for lolz */
4751 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4752 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4753 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4754 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4755
4756 /* both Tx and Rx */
4757 #define FDI_COMPOSITE_SYNC (1<<11)
4758 #define FDI_LINK_TRAIN_AUTO (1<<10)
4759 #define FDI_SCRAMBLING_ENABLE (0<<7)
4760 #define FDI_SCRAMBLING_DISABLE (1<<7)
4761
4762 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
4763 #define _FDI_RXA_CTL 0xf000c
4764 #define _FDI_RXB_CTL 0xf100c
4765 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
4766 #define FDI_RX_ENABLE (1<<31)
4767 /* train, dp width same as FDI_TX */
4768 #define FDI_FS_ERRC_ENABLE (1<<27)
4769 #define FDI_FE_ERRC_ENABLE (1<<26)
4770 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
4771 #define FDI_8BPC (0<<16)
4772 #define FDI_10BPC (1<<16)
4773 #define FDI_6BPC (2<<16)
4774 #define FDI_12BPC (3<<16)
4775 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
4776 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4777 #define FDI_RX_PLL_ENABLE (1<<13)
4778 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4779 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4780 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4781 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4782 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
4783 #define FDI_PCDCLK (1<<4)
4784 /* CPT */
4785 #define FDI_AUTO_TRAINING (1<<10)
4786 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4787 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4788 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4789 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4790 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
4791
4792 #define _FDI_RXA_MISC 0xf0010
4793 #define _FDI_RXB_MISC 0xf1010
4794 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4795 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4796 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4797 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4798 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
4799 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
4800 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
4801 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4802
4803 #define _FDI_RXA_TUSIZE1 0xf0030
4804 #define _FDI_RXA_TUSIZE2 0xf0038
4805 #define _FDI_RXB_TUSIZE1 0xf1030
4806 #define _FDI_RXB_TUSIZE2 0xf1038
4807 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4808 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
4809
4810 /* FDI_RX interrupt register format */
4811 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
4812 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4813 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4814 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4815 #define FDI_RX_FS_CODE_ERR (1<<6)
4816 #define FDI_RX_FE_CODE_ERR (1<<5)
4817 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4818 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
4819 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4820 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4821 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4822
4823 #define _FDI_RXA_IIR 0xf0014
4824 #define _FDI_RXA_IMR 0xf0018
4825 #define _FDI_RXB_IIR 0xf1014
4826 #define _FDI_RXB_IMR 0xf1018
4827 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4828 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
4829
4830 #define FDI_PLL_CTL_1 0xfe000
4831 #define FDI_PLL_CTL_2 0xfe004
4832
4833 #define PCH_LVDS 0xe1180
4834 #define LVDS_DETECTED (1 << 1)
4835
4836 /* vlv has 2 sets of panel control regs. */
4837 #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4838 #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4839 #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4840 #define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4841 #define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
4842 #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4843 #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4844
4845 #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4846 #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4847 #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4848 #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4849 #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
4850
4851 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4852 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4853 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
4854 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4855 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4856 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4857 #define VLV_PIPE_PP_DIVISOR(pipe) \
4858 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4859
4860 #define PCH_PP_STATUS 0xc7200
4861 #define PCH_PP_CONTROL 0xc7204
4862 #define PANEL_UNLOCK_REGS (0xabcd << 16)
4863 #define PANEL_UNLOCK_MASK (0xffff << 16)
4864 #define EDP_FORCE_VDD (1 << 3)
4865 #define EDP_BLC_ENABLE (1 << 2)
4866 #define PANEL_POWER_RESET (1 << 1)
4867 #define PANEL_POWER_OFF (0 << 0)
4868 #define PANEL_POWER_ON (1 << 0)
4869 #define PCH_PP_ON_DELAYS 0xc7208
4870 #define PANEL_PORT_SELECT_MASK (3 << 30)
4871 #define PANEL_PORT_SELECT_LVDS (0 << 30)
4872 #define PANEL_PORT_SELECT_DPA (1 << 30)
4873 #define PANEL_PORT_SELECT_DPC (2 << 30)
4874 #define PANEL_PORT_SELECT_DPD (3 << 30)
4875 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4876 #define PANEL_POWER_UP_DELAY_SHIFT 16
4877 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4878 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
4879
4880 #define PCH_PP_OFF_DELAYS 0xc720c
4881 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4882 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
4883 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4884 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4885
4886 #define PCH_PP_DIVISOR 0xc7210
4887 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4888 #define PP_REFERENCE_DIVIDER_SHIFT 8
4889 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4890 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
4891
4892 #define PCH_DP_B 0xe4100
4893 #define PCH_DPB_AUX_CH_CTL 0xe4110
4894 #define PCH_DPB_AUX_CH_DATA1 0xe4114
4895 #define PCH_DPB_AUX_CH_DATA2 0xe4118
4896 #define PCH_DPB_AUX_CH_DATA3 0xe411c
4897 #define PCH_DPB_AUX_CH_DATA4 0xe4120
4898 #define PCH_DPB_AUX_CH_DATA5 0xe4124
4899
4900 #define PCH_DP_C 0xe4200
4901 #define PCH_DPC_AUX_CH_CTL 0xe4210
4902 #define PCH_DPC_AUX_CH_DATA1 0xe4214
4903 #define PCH_DPC_AUX_CH_DATA2 0xe4218
4904 #define PCH_DPC_AUX_CH_DATA3 0xe421c
4905 #define PCH_DPC_AUX_CH_DATA4 0xe4220
4906 #define PCH_DPC_AUX_CH_DATA5 0xe4224
4907
4908 #define PCH_DP_D 0xe4300
4909 #define PCH_DPD_AUX_CH_CTL 0xe4310
4910 #define PCH_DPD_AUX_CH_DATA1 0xe4314
4911 #define PCH_DPD_AUX_CH_DATA2 0xe4318
4912 #define PCH_DPD_AUX_CH_DATA3 0xe431c
4913 #define PCH_DPD_AUX_CH_DATA4 0xe4320
4914 #define PCH_DPD_AUX_CH_DATA5 0xe4324
4915
4916 /* CPT */
4917 #define PORT_TRANS_A_SEL_CPT 0
4918 #define PORT_TRANS_B_SEL_CPT (1<<29)
4919 #define PORT_TRANS_C_SEL_CPT (2<<29)
4920 #define PORT_TRANS_SEL_MASK (3<<29)
4921 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
4922 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4923 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
4924
4925 #define TRANS_DP_CTL_A 0xe0300
4926 #define TRANS_DP_CTL_B 0xe1300
4927 #define TRANS_DP_CTL_C 0xe2300
4928 #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
4929 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
4930 #define TRANS_DP_PORT_SEL_B (0<<29)
4931 #define TRANS_DP_PORT_SEL_C (1<<29)
4932 #define TRANS_DP_PORT_SEL_D (2<<29)
4933 #define TRANS_DP_PORT_SEL_NONE (3<<29)
4934 #define TRANS_DP_PORT_SEL_MASK (3<<29)
4935 #define TRANS_DP_AUDIO_ONLY (1<<26)
4936 #define TRANS_DP_ENH_FRAMING (1<<18)
4937 #define TRANS_DP_8BPC (0<<9)
4938 #define TRANS_DP_10BPC (1<<9)
4939 #define TRANS_DP_6BPC (2<<9)
4940 #define TRANS_DP_12BPC (3<<9)
4941 #define TRANS_DP_BPC_MASK (3<<9)
4942 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4943 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
4944 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4945 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
4946 #define TRANS_DP_SYNC_MASK (3<<3)
4947
4948 /* SNB eDP training params */
4949 /* SNB A-stepping */
4950 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4951 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4952 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4953 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4954 /* SNB B-stepping */
4955 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4956 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4957 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4958 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4959 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
4960 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4961
4962 /* IVB */
4963 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4964 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4965 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4966 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4967 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4968 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4969 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
4970
4971 /* legacy values */
4972 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4973 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4974 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4975 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4976 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4977
4978 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4979
4980 #define FORCEWAKE 0xA18C
4981 #define FORCEWAKE_VLV 0x1300b0
4982 #define FORCEWAKE_ACK_VLV 0x1300b4
4983 #define FORCEWAKE_MEDIA_VLV 0x1300b8
4984 #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
4985 #define FORCEWAKE_ACK_HSW 0x130044
4986 #define FORCEWAKE_ACK 0x130090
4987 #define VLV_GTLC_WAKE_CTRL 0x130090
4988 #define VLV_GTLC_PW_STATUS 0x130094
4989 #define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4990 #define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
4991 #define FORCEWAKE_MT 0xa188 /* multi-threaded */
4992 #define FORCEWAKE_KERNEL 0x1
4993 #define FORCEWAKE_USER 0x2
4994 #define FORCEWAKE_MT_ACK 0x130040
4995 #define ECOBUS 0xa180
4996 #define FORCEWAKE_MT_ENABLE (1<<5)
4997
4998 #define GTFIFODBG 0x120000
4999 #define GT_FIFO_SBDROPERR (1<<6)
5000 #define GT_FIFO_BLOBDROPERR (1<<5)
5001 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
5002 #define GT_FIFO_DROPERR (1<<3)
5003 #define GT_FIFO_OVFERR (1<<2)
5004 #define GT_FIFO_IAWRERR (1<<1)
5005 #define GT_FIFO_IARDERR (1<<0)
5006
5007 #define GTFIFOCTL 0x120008
5008 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
5009 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
5010
5011 #define HSW_IDICR 0x9008
5012 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5013 #define HSW_EDRAM_PRESENT 0x120010
5014
5015 #define GEN6_UCGCTL1 0x9400
5016 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
5017 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
5018
5019 #define GEN6_UCGCTL2 0x9404
5020 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
5021 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
5022 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
5023 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
5024 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
5025
5026 #define GEN7_UCGCTL4 0x940c
5027 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5028
5029 #define GEN8_UCGCTL6 0x9430
5030 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5031
5032 #define GEN6_RPNSWREQ 0xA008
5033 #define GEN6_TURBO_DISABLE (1<<31)
5034 #define GEN6_FREQUENCY(x) ((x)<<25)
5035 #define HSW_FREQUENCY(x) ((x)<<24)
5036 #define GEN6_OFFSET(x) ((x)<<19)
5037 #define GEN6_AGGRESSIVE_TURBO (0<<15)
5038 #define GEN6_RC_VIDEO_FREQ 0xA00C
5039 #define GEN6_RC_CONTROL 0xA090
5040 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5041 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5042 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5043 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5044 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
5045 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
5046 #define GEN7_RC_CTL_TO_MODE (1<<28)
5047 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5048 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
5049 #define GEN6_RP_DOWN_TIMEOUT 0xA010
5050 #define GEN6_RP_INTERRUPT_LIMITS 0xA014
5051 #define GEN6_RPSTAT1 0xA01C
5052 #define GEN6_CAGF_SHIFT 8
5053 #define HSW_CAGF_SHIFT 7
5054 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
5055 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
5056 #define GEN6_RP_CONTROL 0xA024
5057 #define GEN6_RP_MEDIA_TURBO (1<<11)
5058 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5059 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5060 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5061 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
5062 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
5063 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
5064 #define GEN6_RP_ENABLE (1<<7)
5065 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5066 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5067 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5068 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
5069 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
5070 #define GEN6_RP_UP_THRESHOLD 0xA02C
5071 #define GEN6_RP_DOWN_THRESHOLD 0xA030
5072 #define GEN6_RP_CUR_UP_EI 0xA050
5073 #define GEN6_CURICONT_MASK 0xffffff
5074 #define GEN6_RP_CUR_UP 0xA054
5075 #define GEN6_CURBSYTAVG_MASK 0xffffff
5076 #define GEN6_RP_PREV_UP 0xA058
5077 #define GEN6_RP_CUR_DOWN_EI 0xA05C
5078 #define GEN6_CURIAVG_MASK 0xffffff
5079 #define GEN6_RP_CUR_DOWN 0xA060
5080 #define GEN6_RP_PREV_DOWN 0xA064
5081 #define GEN6_RP_UP_EI 0xA068
5082 #define GEN6_RP_DOWN_EI 0xA06C
5083 #define GEN6_RP_IDLE_HYSTERSIS 0xA070
5084 #define GEN6_RC_STATE 0xA094
5085 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5086 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5087 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5088 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5089 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5090 #define GEN6_RC_SLEEP 0xA0B0
5091 #define GEN6_RC1e_THRESHOLD 0xA0B4
5092 #define GEN6_RC6_THRESHOLD 0xA0B8
5093 #define GEN6_RC6p_THRESHOLD 0xA0BC
5094 #define GEN6_RC6pp_THRESHOLD 0xA0C0
5095 #define GEN6_PMINTRMSK 0xA168
5096
5097 #define GEN6_PMISR 0x44020
5098 #define GEN6_PMIMR 0x44024 /* rps_lock */
5099 #define GEN6_PMIIR 0x44028
5100 #define GEN6_PMIER 0x4402C
5101 #define GEN6_PM_MBOX_EVENT (1<<25)
5102 #define GEN6_PM_THERMAL_EVENT (1<<24)
5103 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5104 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5105 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5106 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5107 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
5108 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
5109 GEN6_PM_RP_DOWN_THRESHOLD | \
5110 GEN6_PM_RP_DOWN_TIMEOUT)
5111
5112 #define VLV_GTLC_SURVIVABILITY_REG 0x130098
5113 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
5114 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5115
5116 #define GEN6_GT_GFX_RC6_LOCKED 0x138104
5117 #define VLV_COUNTER_CONTROL 0x138104
5118 #define VLV_COUNT_RANGE_HIGH (1<<15)
5119 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5120 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
5121 #define GEN6_GT_GFX_RC6 0x138108
5122 #define GEN6_GT_GFX_RC6p 0x13810C
5123 #define GEN6_GT_GFX_RC6pp 0x138110
5124
5125 #define GEN6_PCODE_MAILBOX 0x138124
5126 #define GEN6_PCODE_READY (1<<31)
5127 #define GEN6_READ_OC_PARAMS 0xc
5128 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5129 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
5130 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
5131 #define GEN6_PCODE_READ_RC6VIDS 0x5
5132 #define GEN6_PCODE_READ_D_COMP 0x10
5133 #define GEN6_PCODE_WRITE_D_COMP 0x11
5134 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5135 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
5136 #define DISPLAY_IPS_CONTROL 0x19
5137 #define GEN6_PCODE_DATA 0x138128
5138 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
5139 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
5140
5141 #define GEN6_GT_CORE_STATUS 0x138060
5142 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
5143 #define GEN6_RCn_MASK 7
5144 #define GEN6_RC0 0
5145 #define GEN6_RC3 2
5146 #define GEN6_RC6 3
5147 #define GEN6_RC7 4
5148
5149 #define GEN7_MISCCPCTL (0x9424)
5150 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5151
5152 /* IVYBRIDGE DPF */
5153 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
5154 #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
5155 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5156 #define GEN7_PARITY_ERROR_VALID (1<<13)
5157 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5158 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5159 #define GEN7_PARITY_ERROR_ROW(reg) \
5160 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5161 #define GEN7_PARITY_ERROR_BANK(reg) \
5162 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5163 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
5164 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5165 #define GEN7_L3CDERRST1_ENABLE (1<<7)
5166
5167 #define GEN7_L3LOG_BASE 0xB070
5168 #define HSW_L3LOG_BASE_SLICE1 0xB270
5169 #define GEN7_L3LOG_SIZE 0x80
5170
5171 #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5172 #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5173 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
5174 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
5175 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5176
5177 #define GEN8_ROW_CHICKEN 0xe4f0
5178 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
5179 #define STALL_DOP_GATING_DISABLE (1<<5)
5180
5181 #define GEN7_ROW_CHICKEN2 0xe4f4
5182 #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5183 #define DOP_CLOCK_GATING_DISABLE (1<<0)
5184
5185 #define HSW_ROW_CHICKEN3 0xe49c
5186 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5187
5188 #define HALF_SLICE_CHICKEN3 0xe184
5189 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
5190 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
5191
5192 #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
5193 #define INTEL_AUDIO_DEVCL 0x808629FB
5194 #define INTEL_AUDIO_DEVBLC 0x80862801
5195 #define INTEL_AUDIO_DEVCTG 0x80862802
5196
5197 #define G4X_AUD_CNTL_ST 0x620B4
5198 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5199 #define G4X_ELDV_DEVCTG (1 << 14)
5200 #define G4X_ELD_ADDR (0xf << 5)
5201 #define G4X_ELD_ACK (1 << 4)
5202 #define G4X_HDMIW_HDMIEDID 0x6210C
5203
5204 #define IBX_HDMIW_HDMIEDID_A 0xE2050
5205 #define IBX_HDMIW_HDMIEDID_B 0xE2150
5206 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5207 IBX_HDMIW_HDMIEDID_A, \
5208 IBX_HDMIW_HDMIEDID_B)
5209 #define IBX_AUD_CNTL_ST_A 0xE20B4
5210 #define IBX_AUD_CNTL_ST_B 0xE21B4
5211 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5212 IBX_AUD_CNTL_ST_A, \
5213 IBX_AUD_CNTL_ST_B)
5214 #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5215 #define IBX_ELD_ADDRESS (0x1f << 5)
5216 #define IBX_ELD_ACK (1 << 4)
5217 #define IBX_AUD_CNTL_ST2 0xE20C0
5218 #define IBX_ELD_VALIDB (1 << 0)
5219 #define IBX_CP_READYB (1 << 1)
5220
5221 #define CPT_HDMIW_HDMIEDID_A 0xE5050
5222 #define CPT_HDMIW_HDMIEDID_B 0xE5150
5223 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5224 CPT_HDMIW_HDMIEDID_A, \
5225 CPT_HDMIW_HDMIEDID_B)
5226 #define CPT_AUD_CNTL_ST_A 0xE50B4
5227 #define CPT_AUD_CNTL_ST_B 0xE51B4
5228 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5229 CPT_AUD_CNTL_ST_A, \
5230 CPT_AUD_CNTL_ST_B)
5231 #define CPT_AUD_CNTRL_ST2 0xE50C0
5232
5233 #define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5234 #define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5235 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5236 VLV_HDMIW_HDMIEDID_A, \
5237 VLV_HDMIW_HDMIEDID_B)
5238 #define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5239 #define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5240 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5241 VLV_AUD_CNTL_ST_A, \
5242 VLV_AUD_CNTL_ST_B)
5243 #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5244
5245 /* These are the 4 32-bit write offset registers for each stream
5246 * output buffer. It determines the offset from the
5247 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5248 */
5249 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5250
5251 #define IBX_AUD_CONFIG_A 0xe2000
5252 #define IBX_AUD_CONFIG_B 0xe2100
5253 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5254 IBX_AUD_CONFIG_A, \
5255 IBX_AUD_CONFIG_B)
5256 #define CPT_AUD_CONFIG_A 0xe5000
5257 #define CPT_AUD_CONFIG_B 0xe5100
5258 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5259 CPT_AUD_CONFIG_A, \
5260 CPT_AUD_CONFIG_B)
5261 #define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5262 #define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5263 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5264 VLV_AUD_CONFIG_A, \
5265 VLV_AUD_CONFIG_B)
5266
5267 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5268 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5269 #define AUD_CONFIG_UPPER_N_SHIFT 20
5270 #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5271 #define AUD_CONFIG_LOWER_N_SHIFT 4
5272 #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5273 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
5274 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5275 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5276 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5277 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5278 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5279 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5280 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5281 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5282 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5283 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5284 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
5285 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5286
5287 /* HSW Audio */
5288 #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5289 #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5290 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5291 HSW_AUD_CONFIG_A, \
5292 HSW_AUD_CONFIG_B)
5293
5294 #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5295 #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5296 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5297 HSW_AUD_MISC_CTRL_A, \
5298 HSW_AUD_MISC_CTRL_B)
5299
5300 #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5301 #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5302 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5303 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5304 HSW_AUD_DIP_ELD_CTRL_ST_B)
5305
5306 /* Audio Digital Converter */
5307 #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5308 #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5309 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5310 HSW_AUD_DIG_CNVT_1, \
5311 HSW_AUD_DIG_CNVT_2)
5312 #define DIP_PORT_SEL_MASK 0x3
5313
5314 #define HSW_AUD_EDID_DATA_A 0x65050
5315 #define HSW_AUD_EDID_DATA_B 0x65150
5316 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5317 HSW_AUD_EDID_DATA_A, \
5318 HSW_AUD_EDID_DATA_B)
5319
5320 #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5321 #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5322 #define AUDIO_INACTIVE_C (1<<11)
5323 #define AUDIO_INACTIVE_B (1<<7)
5324 #define AUDIO_INACTIVE_A (1<<3)
5325 #define AUDIO_OUTPUT_ENABLE_A (1<<2)
5326 #define AUDIO_OUTPUT_ENABLE_B (1<<6)
5327 #define AUDIO_OUTPUT_ENABLE_C (1<<10)
5328 #define AUDIO_ELD_VALID_A (1<<0)
5329 #define AUDIO_ELD_VALID_B (1<<4)
5330 #define AUDIO_ELD_VALID_C (1<<8)
5331 #define AUDIO_CP_READY_A (1<<1)
5332 #define AUDIO_CP_READY_B (1<<5)
5333 #define AUDIO_CP_READY_C (1<<9)
5334
5335 /* HSW Power Wells */
5336 #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5337 #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5338 #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5339 #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
5340 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5341 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5342 #define HSW_PWR_WELL_CTL5 0x45410
5343 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5344 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5345 #define HSW_PWR_WELL_FORCE_ON (1<<19)
5346 #define HSW_PWR_WELL_CTL6 0x45414
5347
5348 /* Per-pipe DDI Function Control */
5349 #define TRANS_DDI_FUNC_CTL_A 0x60400
5350 #define TRANS_DDI_FUNC_CTL_B 0x61400
5351 #define TRANS_DDI_FUNC_CTL_C 0x62400
5352 #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5353 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5354
5355 #define TRANS_DDI_FUNC_ENABLE (1<<31)
5356 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5357 #define TRANS_DDI_PORT_MASK (7<<28)
5358 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5359 #define TRANS_DDI_PORT_NONE (0<<28)
5360 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5361 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5362 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5363 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5364 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5365 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5366 #define TRANS_DDI_BPC_MASK (7<<20)
5367 #define TRANS_DDI_BPC_8 (0<<20)
5368 #define TRANS_DDI_BPC_10 (1<<20)
5369 #define TRANS_DDI_BPC_6 (2<<20)
5370 #define TRANS_DDI_BPC_12 (3<<20)
5371 #define TRANS_DDI_PVSYNC (1<<17)
5372 #define TRANS_DDI_PHSYNC (1<<16)
5373 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5374 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5375 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5376 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5377 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5378 #define TRANS_DDI_BFI_ENABLE (1<<4)
5379
5380 /* DisplayPort Transport Control */
5381 #define DP_TP_CTL_A 0x64040
5382 #define DP_TP_CTL_B 0x64140
5383 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5384 #define DP_TP_CTL_ENABLE (1<<31)
5385 #define DP_TP_CTL_MODE_SST (0<<27)
5386 #define DP_TP_CTL_MODE_MST (1<<27)
5387 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5388 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
5389 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5390 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5391 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
5392 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5393 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5394 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
5395 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
5396
5397 /* DisplayPort Transport Status */
5398 #define DP_TP_STATUS_A 0x64044
5399 #define DP_TP_STATUS_B 0x64144
5400 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
5401 #define DP_TP_STATUS_IDLE_DONE (1<<25)
5402 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5403
5404 /* DDI Buffer Control */
5405 #define DDI_BUF_CTL_A 0x64000
5406 #define DDI_BUF_CTL_B 0x64100
5407 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5408 #define DDI_BUF_CTL_ENABLE (1<<31)
5409 /* Haswell */
5410 #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5411 #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
5412 #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5413 #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
5414 #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5415 #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
5416 #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5417 #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5418 #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5419 /* Broadwell */
5420 #define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5421 #define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5422 #define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5423 #define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5424 #define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5425 #define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5426 #define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5427 #define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5428 #define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5429 #define DDI_BUF_EMP_MASK (0xf<<24)
5430 #define DDI_BUF_PORT_REVERSAL (1<<16)
5431 #define DDI_BUF_IS_IDLE (1<<7)
5432 #define DDI_A_4_LANES (1<<4)
5433 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
5434 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
5435
5436 /* DDI Buffer Translations */
5437 #define DDI_BUF_TRANS_A 0x64E00
5438 #define DDI_BUF_TRANS_B 0x64E60
5439 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
5440
5441 /* Sideband Interface (SBI) is programmed indirectly, via
5442 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5443 * which contains the payload */
5444 #define SBI_ADDR 0xC6000
5445 #define SBI_DATA 0xC6004
5446 #define SBI_CTL_STAT 0xC6008
5447 #define SBI_CTL_DEST_ICLK (0x0<<16)
5448 #define SBI_CTL_DEST_MPHY (0x1<<16)
5449 #define SBI_CTL_OP_IORD (0x2<<8)
5450 #define SBI_CTL_OP_IOWR (0x3<<8)
5451 #define SBI_CTL_OP_CRRD (0x6<<8)
5452 #define SBI_CTL_OP_CRWR (0x7<<8)
5453 #define SBI_RESPONSE_FAIL (0x1<<1)
5454 #define SBI_RESPONSE_SUCCESS (0x0<<1)
5455 #define SBI_BUSY (0x1<<0)
5456 #define SBI_READY (0x0<<0)
5457
5458 /* SBI offsets */
5459 #define SBI_SSCDIVINTPHASE6 0x0600
5460 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5461 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5462 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5463 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5464 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
5465 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5466 #define SBI_SSCCTL 0x020c
5467 #define SBI_SSCCTL6 0x060C
5468 #define SBI_SSCCTL_PATHALT (1<<3)
5469 #define SBI_SSCCTL_DISABLE (1<<0)
5470 #define SBI_SSCAUXDIV6 0x0610
5471 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5472 #define SBI_DBUFF0 0x2a00
5473 #define SBI_GEN0 0x1f00
5474 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
5475
5476 /* LPT PIXCLK_GATE */
5477 #define PIXCLK_GATE 0xC6020
5478 #define PIXCLK_GATE_UNGATE (1<<0)
5479 #define PIXCLK_GATE_GATE (0<<0)
5480
5481 /* SPLL */
5482 #define SPLL_CTL 0x46020
5483 #define SPLL_PLL_ENABLE (1<<31)
5484 #define SPLL_PLL_SSC (1<<28)
5485 #define SPLL_PLL_NON_SSC (2<<28)
5486 #define SPLL_PLL_LCPLL (3<<28)
5487 #define SPLL_PLL_REF_MASK (3<<28)
5488 #define SPLL_PLL_FREQ_810MHz (0<<26)
5489 #define SPLL_PLL_FREQ_1350MHz (1<<26)
5490 #define SPLL_PLL_FREQ_2700MHz (2<<26)
5491 #define SPLL_PLL_FREQ_MASK (3<<26)
5492
5493 /* WRPLL */
5494 #define WRPLL_CTL1 0x46040
5495 #define WRPLL_CTL2 0x46060
5496 #define WRPLL_PLL_ENABLE (1<<31)
5497 #define WRPLL_PLL_SELECT_SSC (0x01<<28)
5498 #define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
5499 #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
5500 /* WRPLL divider programming */
5501 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5502 #define WRPLL_DIVIDER_REF_MASK (0xff)
5503 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
5504 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5505 #define WRPLL_DIVIDER_POST_SHIFT 8
5506 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
5507 #define WRPLL_DIVIDER_FB_SHIFT 16
5508 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
5509
5510 /* Port clock selection */
5511 #define PORT_CLK_SEL_A 0x46100
5512 #define PORT_CLK_SEL_B 0x46104
5513 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
5514 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5515 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5516 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
5517 #define PORT_CLK_SEL_SPLL (3<<29)
5518 #define PORT_CLK_SEL_WRPLL1 (4<<29)
5519 #define PORT_CLK_SEL_WRPLL2 (5<<29)
5520 #define PORT_CLK_SEL_NONE (7<<29)
5521 #define PORT_CLK_SEL_MASK (7<<29)
5522
5523 /* Transcoder clock selection */
5524 #define TRANS_CLK_SEL_A 0x46140
5525 #define TRANS_CLK_SEL_B 0x46144
5526 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5527 /* For each transcoder, we need to select the corresponding port clock */
5528 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
5529 #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
5530
5531 #define TRANSA_MSA_MISC 0x60410
5532 #define TRANSB_MSA_MISC 0x61410
5533 #define TRANSC_MSA_MISC 0x62410
5534 #define TRANS_EDP_MSA_MISC 0x6f410
5535 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5536
5537 #define TRANS_MSA_SYNC_CLK (1<<0)
5538 #define TRANS_MSA_6_BPC (0<<5)
5539 #define TRANS_MSA_8_BPC (1<<5)
5540 #define TRANS_MSA_10_BPC (2<<5)
5541 #define TRANS_MSA_12_BPC (3<<5)
5542 #define TRANS_MSA_16_BPC (4<<5)
5543
5544 /* LCPLL Control */
5545 #define LCPLL_CTL 0x130040
5546 #define LCPLL_PLL_DISABLE (1<<31)
5547 #define LCPLL_PLL_LOCK (1<<30)
5548 #define LCPLL_CLK_FREQ_MASK (3<<26)
5549 #define LCPLL_CLK_FREQ_450 (0<<26)
5550 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5551 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5552 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
5553 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
5554 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
5555 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
5556 #define LCPLL_CD_SOURCE_FCLK (1<<21)
5557 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5558
5559 #define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5560 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5561 #define D_COMP_COMP_FORCE (1<<8)
5562 #define D_COMP_COMP_DISABLE (1<<0)
5563
5564 /* Pipe WM_LINETIME - watermark line time */
5565 #define PIPE_WM_LINETIME_A 0x45270
5566 #define PIPE_WM_LINETIME_B 0x45274
5567 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5568 PIPE_WM_LINETIME_B)
5569 #define PIPE_WM_LINETIME_MASK (0x1ff)
5570 #define PIPE_WM_LINETIME_TIME(x) ((x))
5571 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5572 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
5573
5574 /* SFUSE_STRAP */
5575 #define SFUSE_STRAP 0xc2014
5576 #define SFUSE_STRAP_FUSE_LOCK (1<<13)
5577 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
5578 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5579 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5580 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
5581
5582 #define WM_MISC 0x45260
5583 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5584
5585 #define WM_DBG 0x45280
5586 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5587 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5588 #define WM_DBG_DISALLOW_SPRITE (1<<2)
5589
5590 /* pipe CSC */
5591 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5592 #define _PIPE_A_CSC_COEFF_BY 0x49014
5593 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5594 #define _PIPE_A_CSC_COEFF_BU 0x4901c
5595 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5596 #define _PIPE_A_CSC_COEFF_BV 0x49024
5597 #define _PIPE_A_CSC_MODE 0x49028
5598 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5599 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5600 #define CSC_MODE_YUV_TO_RGB (1 << 0)
5601 #define _PIPE_A_CSC_PREOFF_HI 0x49030
5602 #define _PIPE_A_CSC_PREOFF_ME 0x49034
5603 #define _PIPE_A_CSC_PREOFF_LO 0x49038
5604 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
5605 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
5606 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
5607
5608 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5609 #define _PIPE_B_CSC_COEFF_BY 0x49114
5610 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5611 #define _PIPE_B_CSC_COEFF_BU 0x4911c
5612 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5613 #define _PIPE_B_CSC_COEFF_BV 0x49124
5614 #define _PIPE_B_CSC_MODE 0x49128
5615 #define _PIPE_B_CSC_PREOFF_HI 0x49130
5616 #define _PIPE_B_CSC_PREOFF_ME 0x49134
5617 #define _PIPE_B_CSC_PREOFF_LO 0x49138
5618 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
5619 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
5620 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
5621
5622 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5623 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5624 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5625 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5626 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5627 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5628 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5629 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5630 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5631 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5632 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5633 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5634 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5635
5636 /* VLV MIPI registers */
5637
5638 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5639 #define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5640 #define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5641 #define DPI_ENABLE (1 << 31) /* A + B */
5642 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5643 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5644 #define DUAL_LINK_MODE_MASK (1 << 26)
5645 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5646 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5647 #define DITHERING_ENABLE (1 << 25) /* A + B */
5648 #define FLOPPED_HSTX (1 << 23)
5649 #define DE_INVERT (1 << 19) /* XXX */
5650 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5651 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5652 #define AFE_LATCHOUT (1 << 17)
5653 #define LP_OUTPUT_HOLD (1 << 16)
5654 #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5655 #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5656 #define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5657 #define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5658 #define CSB_SHIFT 9
5659 #define CSB_MASK (3 << 9)
5660 #define CSB_20MHZ (0 << 9)
5661 #define CSB_10MHZ (1 << 9)
5662 #define CSB_40MHZ (2 << 9)
5663 #define BANDGAP_MASK (1 << 8)
5664 #define BANDGAP_PNW_CIRCUIT (0 << 8)
5665 #define BANDGAP_LNC_CIRCUIT (1 << 8)
5666 #define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5667 #define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5668 #define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5669 #define TEARING_EFFECT_SHIFT 2 /* A + B */
5670 #define TEARING_EFFECT_MASK (3 << 2)
5671 #define TEARING_EFFECT_OFF (0 << 2)
5672 #define TEARING_EFFECT_DSI (1 << 2)
5673 #define TEARING_EFFECT_GPIO (2 << 2)
5674 #define LANE_CONFIGURATION_SHIFT 0
5675 #define LANE_CONFIGURATION_MASK (3 << 0)
5676 #define LANE_CONFIGURATION_4LANE (0 << 0)
5677 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5678 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5679
5680 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5681 #define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5682 #define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5683 #define TEARING_EFFECT_DELAY_SHIFT 0
5684 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5685
5686 /* XXX: all bits reserved */
5687 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5688
5689 /* MIPI DSI Controller and D-PHY registers */
5690
5691 #define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5692 #define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5693 #define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5694 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5695 #define ULPS_STATE_MASK (3 << 1)
5696 #define ULPS_STATE_ENTER (2 << 1)
5697 #define ULPS_STATE_EXIT (1 << 1)
5698 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5699 #define DEVICE_READY (1 << 0)
5700
5701 #define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5702 #define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5703 #define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5704 #define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5705 #define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5706 #define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5707 #define TEARING_EFFECT (1 << 31)
5708 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
5709 #define GEN_READ_DATA_AVAIL (1 << 29)
5710 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5711 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5712 #define RX_PROT_VIOLATION (1 << 26)
5713 #define RX_INVALID_TX_LENGTH (1 << 25)
5714 #define ACK_WITH_NO_ERROR (1 << 24)
5715 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5716 #define LP_RX_TIMEOUT (1 << 22)
5717 #define HS_TX_TIMEOUT (1 << 21)
5718 #define DPI_FIFO_UNDERRUN (1 << 20)
5719 #define LOW_CONTENTION (1 << 19)
5720 #define HIGH_CONTENTION (1 << 18)
5721 #define TXDSI_VC_ID_INVALID (1 << 17)
5722 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5723 #define TXCHECKSUM_ERROR (1 << 15)
5724 #define TXECC_MULTIBIT_ERROR (1 << 14)
5725 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
5726 #define TXFALSE_CONTROL_ERROR (1 << 12)
5727 #define RXDSI_VC_ID_INVALID (1 << 11)
5728 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5729 #define RXCHECKSUM_ERROR (1 << 9)
5730 #define RXECC_MULTIBIT_ERROR (1 << 8)
5731 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
5732 #define RXFALSE_CONTROL_ERROR (1 << 6)
5733 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5734 #define RX_LP_TX_SYNC_ERROR (1 << 4)
5735 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5736 #define RXEOT_SYNC_ERROR (1 << 2)
5737 #define RXSOT_SYNC_ERROR (1 << 1)
5738 #define RXSOT_ERROR (1 << 0)
5739
5740 #define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5741 #define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5742 #define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5743 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5744 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
5745 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5746 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5747 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5748 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5749 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5750 #define VID_MODE_FORMAT_MASK (0xf << 7)
5751 #define VID_MODE_NOT_SUPPORTED (0 << 7)
5752 #define VID_MODE_FORMAT_RGB565 (1 << 7)
5753 #define VID_MODE_FORMAT_RGB666 (2 << 7)
5754 #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5755 #define VID_MODE_FORMAT_RGB888 (4 << 7)
5756 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5757 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5758 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5759 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5760 #define DATA_LANES_PRG_REG_SHIFT 0
5761 #define DATA_LANES_PRG_REG_MASK (7 << 0)
5762
5763 #define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5764 #define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5765 #define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5766 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5767
5768 #define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5769 #define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5770 #define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5771 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5772
5773 #define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5774 #define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5775 #define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5776 #define TURN_AROUND_TIMEOUT_MASK 0x3f
5777
5778 #define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5779 #define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5780 #define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5781 #define DEVICE_RESET_TIMER_MASK 0xffff
5782
5783 #define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5784 #define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5785 #define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5786 #define VERTICAL_ADDRESS_SHIFT 16
5787 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
5788 #define HORIZONTAL_ADDRESS_SHIFT 0
5789 #define HORIZONTAL_ADDRESS_MASK 0xffff
5790
5791 #define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5792 #define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5793 #define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5794 #define DBI_FIFO_EMPTY_HALF (0 << 0)
5795 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5796 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5797
5798 /* regs below are bits 15:0 */
5799 #define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5800 #define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5801 #define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5802
5803 #define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5804 #define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5805 #define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5806
5807 #define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5808 #define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5809 #define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5810
5811 #define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5812 #define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5813 #define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5814
5815 #define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5816 #define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5817 #define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5818
5819 #define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5820 #define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5821 #define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5822
5823 #define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5824 #define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5825 #define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5826
5827 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5828 #define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5829 #define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5830 /* regs above are bits 15:0 */
5831
5832 #define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5833 #define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5834 #define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5835 #define DPI_LP_MODE (1 << 6)
5836 #define BACKLIGHT_OFF (1 << 5)
5837 #define BACKLIGHT_ON (1 << 4)
5838 #define COLOR_MODE_OFF (1 << 3)
5839 #define COLOR_MODE_ON (1 << 2)
5840 #define TURN_ON (1 << 1)
5841 #define SHUTDOWN (1 << 0)
5842
5843 #define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5844 #define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5845 #define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5846 #define COMMAND_BYTE_SHIFT 0
5847 #define COMMAND_BYTE_MASK (0x3f << 0)
5848
5849 #define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5850 #define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5851 #define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5852 #define MASTER_INIT_TIMER_SHIFT 0
5853 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
5854
5855 #define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5856 #define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5857 #define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5858 #define MAX_RETURN_PKT_SIZE_SHIFT 0
5859 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5860
5861 #define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5862 #define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5863 #define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5864 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5865 #define DISABLE_VIDEO_BTA (1 << 3)
5866 #define IP_TG_CONFIG (1 << 2)
5867 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5868 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5869 #define VIDEO_MODE_BURST (3 << 0)
5870
5871 #define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5872 #define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5873 #define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5874 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5875 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5876 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5877 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5878 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5879 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5880 #define CLOCKSTOP (1 << 1)
5881 #define EOT_DISABLE (1 << 0)
5882
5883 #define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5884 #define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5885 #define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5886 #define LP_BYTECLK_SHIFT 0
5887 #define LP_BYTECLK_MASK (0xffff << 0)
5888
5889 /* bits 31:0 */
5890 #define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5891 #define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5892 #define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5893
5894 /* bits 31:0 */
5895 #define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5896 #define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5897 #define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5898
5899 #define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5900 #define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5901 #define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5902 #define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5903 #define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5904 #define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5905 #define LONG_PACKET_WORD_COUNT_SHIFT 8
5906 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5907 #define SHORT_PACKET_PARAM_SHIFT 8
5908 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5909 #define VIRTUAL_CHANNEL_SHIFT 6
5910 #define VIRTUAL_CHANNEL_MASK (3 << 6)
5911 #define DATA_TYPE_SHIFT 0
5912 #define DATA_TYPE_MASK (3f << 0)
5913 /* data type values, see include/video/mipi_display.h */
5914
5915 #define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5916 #define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5917 #define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5918 #define DPI_FIFO_EMPTY (1 << 28)
5919 #define DBI_FIFO_EMPTY (1 << 27)
5920 #define LP_CTRL_FIFO_EMPTY (1 << 26)
5921 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5922 #define LP_CTRL_FIFO_FULL (1 << 24)
5923 #define HS_CTRL_FIFO_EMPTY (1 << 18)
5924 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5925 #define HS_CTRL_FIFO_FULL (1 << 16)
5926 #define LP_DATA_FIFO_EMPTY (1 << 10)
5927 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5928 #define LP_DATA_FIFO_FULL (1 << 8)
5929 #define HS_DATA_FIFO_EMPTY (1 << 2)
5930 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5931 #define HS_DATA_FIFO_FULL (1 << 0)
5932
5933 #define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5934 #define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5935 #define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5936 #define DBI_HS_LP_MODE_MASK (1 << 0)
5937 #define DBI_LP_MODE (1 << 0)
5938 #define DBI_HS_MODE (0 << 0)
5939
5940 #define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5941 #define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5942 #define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5943 #define EXIT_ZERO_COUNT_SHIFT 24
5944 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5945 #define TRAIL_COUNT_SHIFT 16
5946 #define TRAIL_COUNT_MASK (0x1f << 16)
5947 #define CLK_ZERO_COUNT_SHIFT 8
5948 #define CLK_ZERO_COUNT_MASK (0xff << 8)
5949 #define PREPARE_COUNT_SHIFT 0
5950 #define PREPARE_COUNT_MASK (0x3f << 0)
5951
5952 /* bits 31:0 */
5953 #define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5954 #define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5955 #define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5956
5957 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5958 #define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5959 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5960 #define LP_HS_SSW_CNT_SHIFT 16
5961 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
5962 #define HS_LP_PWR_SW_CNT_SHIFT 0
5963 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5964
5965 #define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5966 #define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5967 #define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5968 #define STOP_STATE_STALL_COUNTER_SHIFT 0
5969 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5970
5971 #define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5972 #define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5973 #define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5974 #define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5975 #define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5976 #define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5977 #define RX_CONTENTION_DETECTED (1 << 0)
5978
5979 /* XXX: only pipe A ?!? */
5980 #define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5981 #define DBI_TYPEC_ENABLE (1 << 31)
5982 #define DBI_TYPEC_WIP (1 << 30)
5983 #define DBI_TYPEC_OPTION_SHIFT 28
5984 #define DBI_TYPEC_OPTION_MASK (3 << 28)
5985 #define DBI_TYPEC_FREQ_SHIFT 24
5986 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
5987 #define DBI_TYPEC_OVERRIDE (1 << 8)
5988 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5989 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5990
5991
5992 /* MIPI adapter registers */
5993
5994 #define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5995 #define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5996 #define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5997 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5998 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5999 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6000 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6001 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6002 #define READ_REQUEST_PRIORITY_SHIFT 3
6003 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
6004 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
6005 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6006 #define RGB_FLIP_TO_BGR (1 << 2)
6007
6008 #define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6009 #define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6010 #define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6011 #define DATA_MEM_ADDRESS_SHIFT 5
6012 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6013 #define DATA_VALID (1 << 0)
6014
6015 #define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6016 #define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6017 #define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6018 #define DATA_LENGTH_SHIFT 0
6019 #define DATA_LENGTH_MASK (0xfffff << 0)
6020
6021 #define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6022 #define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6023 #define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6024 #define COMMAND_MEM_ADDRESS_SHIFT 5
6025 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6026 #define AUTO_PWG_ENABLE (1 << 2)
6027 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6028 #define COMMAND_VALID (1 << 0)
6029
6030 #define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6031 #define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6032 #define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6033 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6034 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6035
6036 #define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6037 #define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6038 #define MIPI_READ_DATA_RETURN(pipe, n) \
6039 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6040
6041 #define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6042 #define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6043 #define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6044 #define READ_DATA_VALID(n) (1 << (n))
6045
6046 /* For UMS only (deprecated): */
6047 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6048 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6049 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6050 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6051 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6052 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
6053
6054 #endif /* _I915_REG_H_ */
This page took 0.180264 seconds and 5 git commands to generate.