drm/i915: Hook up pfit for DSI
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 typedef struct {
29 uint32_t reg;
30 } i915_reg_t;
31
32 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34 #define INVALID_MMIO_REG _MMIO(0)
35
36 static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37 {
38 return reg.reg;
39 }
40
41 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42 {
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44 }
45
46 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47 {
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49 }
50
51 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
52 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
53 #define _PLANE(plane, a, b) _PIPE(plane, a, b)
54 #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55 #define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
57 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
58 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
59 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
61 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
62 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
64 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
65
66 #define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
79
80 /* PCI config space */
81
82 #define HPLLCC 0xc0 /* 85x only */
83 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
84 #define GC_CLOCK_133_200 (0 << 0)
85 #define GC_CLOCK_100_200 (1 << 0)
86 #define GC_CLOCK_100_133 (2 << 0)
87 #define GC_CLOCK_133_266 (3 << 0)
88 #define GC_CLOCK_133_200_2 (4 << 0)
89 #define GC_CLOCK_133_266_2 (5 << 0)
90 #define GC_CLOCK_166_266 (6 << 0)
91 #define GC_CLOCK_166_250 (7 << 0)
92
93 #define GCFGC2 0xda
94 #define GCFGC 0xf0 /* 915+ only */
95 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
96 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
97 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
98 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
99 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
100 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
101 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
102 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
103 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
104 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
105 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
106 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
107 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
108 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
109 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
110 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
111 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
112 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
113 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
114 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
115 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
116 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
117 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
118 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
119 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
120 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
121 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
122 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
123 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
124 #define GCDGMBUS 0xcc
125 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
126
127
128 /* Graphics reset regs */
129 #define I915_GDRST 0xc0 /* PCI config register */
130 #define GRDOM_FULL (0<<2)
131 #define GRDOM_RENDER (1<<2)
132 #define GRDOM_MEDIA (3<<2)
133 #define GRDOM_MASK (3<<2)
134 #define GRDOM_RESET_STATUS (1<<1)
135 #define GRDOM_RESET_ENABLE (1<<0)
136
137 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
138 #define ILK_GRDOM_FULL (0<<1)
139 #define ILK_GRDOM_RENDER (1<<1)
140 #define ILK_GRDOM_MEDIA (3<<1)
141 #define ILK_GRDOM_MASK (3<<1)
142 #define ILK_GRDOM_RESET_ENABLE (1<<0)
143
144 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
145 #define GEN6_MBC_SNPCR_SHIFT 21
146 #define GEN6_MBC_SNPCR_MASK (3<<21)
147 #define GEN6_MBC_SNPCR_MAX (0<<21)
148 #define GEN6_MBC_SNPCR_MED (1<<21)
149 #define GEN6_MBC_SNPCR_LOW (2<<21)
150 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
151
152 #define VLV_G3DCTL _MMIO(0x9024)
153 #define VLV_GSCKGCTL _MMIO(0x9028)
154
155 #define GEN6_MBCTL _MMIO(0x0907c)
156 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
157 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
158 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
159 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
160 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
161
162 #define GEN6_GDRST _MMIO(0x941c)
163 #define GEN6_GRDOM_FULL (1 << 0)
164 #define GEN6_GRDOM_RENDER (1 << 1)
165 #define GEN6_GRDOM_MEDIA (1 << 2)
166 #define GEN6_GRDOM_BLT (1 << 3)
167 #define GEN6_GRDOM_VECS (1 << 4)
168 #define GEN9_GRDOM_GUC (1 << 5)
169 #define GEN8_GRDOM_MEDIA2 (1 << 7)
170
171 #define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
172 #define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
173 #define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
174 #define PP_DIR_DCLV_2G 0xffffffff
175
176 #define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
177 #define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
178
179 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
180 #define GEN8_RPCS_ENABLE (1 << 31)
181 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
182 #define GEN8_RPCS_S_CNT_SHIFT 15
183 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
184 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
185 #define GEN8_RPCS_SS_CNT_SHIFT 8
186 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
187 #define GEN8_RPCS_EU_MAX_SHIFT 4
188 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
189 #define GEN8_RPCS_EU_MIN_SHIFT 0
190 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
191
192 #define GAM_ECOCHK _MMIO(0x4090)
193 #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
194 #define ECOCHK_SNB_BIT (1<<10)
195 #define ECOCHK_DIS_TLB (1<<8)
196 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
197 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
198 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
199 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
200 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
201 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
202 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
203 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
204
205 #define GAC_ECO_BITS _MMIO(0x14090)
206 #define ECOBITS_SNB_BIT (1<<13)
207 #define ECOBITS_PPGTT_CACHE64B (3<<8)
208 #define ECOBITS_PPGTT_CACHE4B (0<<8)
209
210 #define GAB_CTL _MMIO(0x24000)
211 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
212
213 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
214 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
215 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
216 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
217 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
218 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
219 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
220 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
221 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
222 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
223 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
224 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
225 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
226 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
227 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
228 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
229
230 /* VGA stuff */
231
232 #define VGA_ST01_MDA 0x3ba
233 #define VGA_ST01_CGA 0x3da
234
235 #define _VGA_MSR_WRITE _MMIO(0x3c2)
236 #define VGA_MSR_WRITE 0x3c2
237 #define VGA_MSR_READ 0x3cc
238 #define VGA_MSR_MEM_EN (1<<1)
239 #define VGA_MSR_CGA_MODE (1<<0)
240
241 #define VGA_SR_INDEX 0x3c4
242 #define SR01 1
243 #define VGA_SR_DATA 0x3c5
244
245 #define VGA_AR_INDEX 0x3c0
246 #define VGA_AR_VID_EN (1<<5)
247 #define VGA_AR_DATA_WRITE 0x3c0
248 #define VGA_AR_DATA_READ 0x3c1
249
250 #define VGA_GR_INDEX 0x3ce
251 #define VGA_GR_DATA 0x3cf
252 /* GR05 */
253 #define VGA_GR_MEM_READ_MODE_SHIFT 3
254 #define VGA_GR_MEM_READ_MODE_PLANE 1
255 /* GR06 */
256 #define VGA_GR_MEM_MODE_MASK 0xc
257 #define VGA_GR_MEM_MODE_SHIFT 2
258 #define VGA_GR_MEM_A0000_AFFFF 0
259 #define VGA_GR_MEM_A0000_BFFFF 1
260 #define VGA_GR_MEM_B0000_B7FFF 2
261 #define VGA_GR_MEM_B0000_BFFFF 3
262
263 #define VGA_DACMASK 0x3c6
264 #define VGA_DACRX 0x3c7
265 #define VGA_DACWX 0x3c8
266 #define VGA_DACDATA 0x3c9
267
268 #define VGA_CR_INDEX_MDA 0x3b4
269 #define VGA_CR_DATA_MDA 0x3b5
270 #define VGA_CR_INDEX_CGA 0x3d4
271 #define VGA_CR_DATA_CGA 0x3d5
272
273 /*
274 * Instruction field definitions used by the command parser
275 */
276 #define INSTR_CLIENT_SHIFT 29
277 #define INSTR_CLIENT_MASK 0xE0000000
278 #define INSTR_MI_CLIENT 0x0
279 #define INSTR_BC_CLIENT 0x2
280 #define INSTR_RC_CLIENT 0x3
281 #define INSTR_SUBCLIENT_SHIFT 27
282 #define INSTR_SUBCLIENT_MASK 0x18000000
283 #define INSTR_MEDIA_SUBCLIENT 0x2
284 #define INSTR_26_TO_24_MASK 0x7000000
285 #define INSTR_26_TO_24_SHIFT 24
286
287 /*
288 * Memory interface instructions used by the kernel
289 */
290 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
291 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
292 #define MI_GLOBAL_GTT (1<<22)
293
294 #define MI_NOOP MI_INSTR(0, 0)
295 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
296 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
297 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
298 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
299 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
300 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
301 #define MI_FLUSH MI_INSTR(0x04, 0)
302 #define MI_READ_FLUSH (1 << 0)
303 #define MI_EXE_FLUSH (1 << 1)
304 #define MI_NO_WRITE_FLUSH (1 << 2)
305 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
306 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
307 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
308 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
309 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
310 #define MI_ARB_ENABLE (1<<0)
311 #define MI_ARB_DISABLE (0<<0)
312 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
313 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
314 #define MI_SUSPEND_FLUSH_EN (1<<0)
315 #define MI_SET_APPID MI_INSTR(0x0e, 0)
316 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
317 #define MI_OVERLAY_CONTINUE (0x0<<21)
318 #define MI_OVERLAY_ON (0x1<<21)
319 #define MI_OVERLAY_OFF (0x2<<21)
320 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
321 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
322 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
323 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
324 /* IVB has funny definitions for which plane to flip. */
325 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
326 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
327 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
328 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
329 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
330 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
331 /* SKL ones */
332 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
333 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
334 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
335 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
336 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
337 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
338 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
339 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
340 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
341 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
342 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
343 #define MI_SEMAPHORE_UPDATE (1<<21)
344 #define MI_SEMAPHORE_COMPARE (1<<20)
345 #define MI_SEMAPHORE_REGISTER (1<<18)
346 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
347 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
348 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
349 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
350 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
351 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
352 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
353 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
354 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
355 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
356 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
357 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
358 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
359 #define MI_SEMAPHORE_SYNC_MASK (3<<16)
360 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
361 #define MI_MM_SPACE_GTT (1<<8)
362 #define MI_MM_SPACE_PHYSICAL (0<<8)
363 #define MI_SAVE_EXT_STATE_EN (1<<3)
364 #define MI_RESTORE_EXT_STATE_EN (1<<2)
365 #define MI_FORCE_RESTORE (1<<1)
366 #define MI_RESTORE_INHIBIT (1<<0)
367 #define HSW_MI_RS_SAVE_STATE_EN (1<<3)
368 #define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
369 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
370 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
371 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
372 #define MI_SEMAPHORE_POLL (1<<15)
373 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
374 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
375 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
376 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
377 #define MI_USE_GGTT (1 << 22) /* g4x+ */
378 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
379 #define MI_STORE_DWORD_INDEX_SHIFT 2
380 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
381 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
382 * simply ignores the register load under certain conditions.
383 * - One can actually load arbitrary many arbitrary registers: Simply issue x
384 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
385 */
386 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
387 #define MI_LRI_FORCE_POSTED (1<<12)
388 #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
389 #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
390 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
391 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
392 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
393 #define MI_INVALIDATE_TLB (1<<18)
394 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
395 #define MI_FLUSH_DW_OP_MASK (3<<14)
396 #define MI_FLUSH_DW_NOTIFY (1<<8)
397 #define MI_INVALIDATE_BSD (1<<7)
398 #define MI_FLUSH_DW_USE_GTT (1<<2)
399 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
400 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
401 #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
402 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
403 #define MI_BATCH_NON_SECURE (1)
404 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
405 #define MI_BATCH_NON_SECURE_I965 (1<<8)
406 #define MI_BATCH_PPGTT_HSW (1<<8)
407 #define MI_BATCH_NON_SECURE_HSW (1<<13)
408 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
409 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
410 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
411 #define MI_BATCH_RESOURCE_STREAMER (1<<10)
412
413 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
414 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
415 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
416 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
417
418 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
419 #define LOWER_SLICE_ENABLED (1<<0)
420 #define LOWER_SLICE_DISABLED (0<<0)
421
422 /*
423 * 3D instructions used by the kernel
424 */
425 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
426
427 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
428 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
429 #define SC_UPDATE_SCISSOR (0x1<<1)
430 #define SC_ENABLE_MASK (0x1<<0)
431 #define SC_ENABLE (0x1<<0)
432 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
433 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
434 #define SCI_YMIN_MASK (0xffff<<16)
435 #define SCI_XMIN_MASK (0xffff<<0)
436 #define SCI_YMAX_MASK (0xffff<<16)
437 #define SCI_XMAX_MASK (0xffff<<0)
438 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
439 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
440 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
441 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
442 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
443 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
444 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
445 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
446 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
447
448 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
449 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
450 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
451 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
452 #define BLT_WRITE_A (2<<20)
453 #define BLT_WRITE_RGB (1<<20)
454 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
455 #define BLT_DEPTH_8 (0<<24)
456 #define BLT_DEPTH_16_565 (1<<24)
457 #define BLT_DEPTH_16_1555 (2<<24)
458 #define BLT_DEPTH_32 (3<<24)
459 #define BLT_ROP_SRC_COPY (0xcc<<16)
460 #define BLT_ROP_COLOR_COPY (0xf0<<16)
461 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
462 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
463 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
464 #define ASYNC_FLIP (1<<22)
465 #define DISPLAY_PLANE_A (0<<20)
466 #define DISPLAY_PLANE_B (1<<20)
467 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
468 #define PIPE_CONTROL_FLUSH_L3 (1<<27)
469 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
470 #define PIPE_CONTROL_MMIO_WRITE (1<<23)
471 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
472 #define PIPE_CONTROL_CS_STALL (1<<20)
473 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
474 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
475 #define PIPE_CONTROL_QW_WRITE (1<<14)
476 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
477 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
478 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
479 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
480 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
481 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
482 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
483 #define PIPE_CONTROL_NOTIFY (1<<8)
484 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
485 #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
486 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
487 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
488 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
489 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
490 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
491 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
492
493 /*
494 * Commands used only by the command parser
495 */
496 #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
497 #define MI_ARB_CHECK MI_INSTR(0x05, 0)
498 #define MI_RS_CONTROL MI_INSTR(0x06, 0)
499 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
500 #define MI_PREDICATE MI_INSTR(0x0C, 0)
501 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
502 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
503 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
504 #define MI_URB_CLEAR MI_INSTR(0x19, 0)
505 #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
506 #define MI_CLFLUSH MI_INSTR(0x27, 0)
507 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
508 #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
509 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
510 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
511 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
512 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
513 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
514
515 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
516 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
517 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
518 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
519 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
520 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
521 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
522 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
523 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
524 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
525 #define GFX_OP_3DSTATE_SO_DECL_LIST \
526 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
527
528 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
529 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
530 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
531 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
532 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
533 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
534 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
535 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
536 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
537 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
538
539 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
540
541 #define COLOR_BLT ((0x2<<29)|(0x40<<22))
542 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
543
544 /*
545 * Registers used only by the command parser
546 */
547 #define BCS_SWCTRL _MMIO(0x22200)
548
549 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
550 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
551 #define HS_INVOCATION_COUNT _MMIO(0x2300)
552 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
553 #define DS_INVOCATION_COUNT _MMIO(0x2308)
554 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
555 #define IA_VERTICES_COUNT _MMIO(0x2310)
556 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
557 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
558 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
559 #define VS_INVOCATION_COUNT _MMIO(0x2320)
560 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
561 #define GS_INVOCATION_COUNT _MMIO(0x2328)
562 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
563 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
564 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
565 #define CL_INVOCATION_COUNT _MMIO(0x2338)
566 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
567 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
568 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
569 #define PS_INVOCATION_COUNT _MMIO(0x2348)
570 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
571 #define PS_DEPTH_COUNT _MMIO(0x2350)
572 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
573
574 /* There are the 4 64-bit counter registers, one for each stream output */
575 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
576 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
577
578 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
579 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
580
581 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
582 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
583 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
584 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
585 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
586 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
587
588 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
589 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
590 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
591
592 /* There are the 16 64-bit CS General Purpose Registers */
593 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
594 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
595
596 #define OACONTROL _MMIO(0x2360)
597
598 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
599 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
600 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
601
602 /*
603 * Reset registers
604 */
605 #define DEBUG_RESET_I830 _MMIO(0x6070)
606 #define DEBUG_RESET_FULL (1<<7)
607 #define DEBUG_RESET_RENDER (1<<8)
608 #define DEBUG_RESET_DISPLAY (1<<9)
609
610 /*
611 * IOSF sideband
612 */
613 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
614 #define IOSF_DEVFN_SHIFT 24
615 #define IOSF_OPCODE_SHIFT 16
616 #define IOSF_PORT_SHIFT 8
617 #define IOSF_BYTE_ENABLES_SHIFT 4
618 #define IOSF_BAR_SHIFT 1
619 #define IOSF_SB_BUSY (1<<0)
620 #define IOSF_PORT_BUNIT 0x03
621 #define IOSF_PORT_PUNIT 0x04
622 #define IOSF_PORT_NC 0x11
623 #define IOSF_PORT_DPIO 0x12
624 #define IOSF_PORT_GPIO_NC 0x13
625 #define IOSF_PORT_CCK 0x14
626 #define IOSF_PORT_DPIO_2 0x1a
627 #define IOSF_PORT_FLISDSI 0x1b
628 #define IOSF_PORT_GPIO_SC 0x48
629 #define IOSF_PORT_GPIO_SUS 0xa8
630 #define IOSF_PORT_CCU 0xa9
631 #define CHV_IOSF_PORT_GPIO_N 0x13
632 #define CHV_IOSF_PORT_GPIO_SE 0x48
633 #define CHV_IOSF_PORT_GPIO_E 0xa8
634 #define CHV_IOSF_PORT_GPIO_SW 0xb2
635 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
636 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
637
638 /* See configdb bunit SB addr map */
639 #define BUNIT_REG_BISOC 0x11
640
641 #define PUNIT_REG_DSPFREQ 0x36
642 #define DSPFREQSTAT_SHIFT_CHV 24
643 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
644 #define DSPFREQGUAR_SHIFT_CHV 8
645 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
646 #define DSPFREQSTAT_SHIFT 30
647 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
648 #define DSPFREQGUAR_SHIFT 14
649 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
650 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
651 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
652 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
653 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
654 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
655 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
656 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
657 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
658 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
659 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
660 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
661 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
662 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
663 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
664 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
665
666 /* See the PUNIT HAS v0.8 for the below bits */
667 enum punit_power_well {
668 /* These numbers are fixed and must match the position of the pw bits */
669 PUNIT_POWER_WELL_RENDER = 0,
670 PUNIT_POWER_WELL_MEDIA = 1,
671 PUNIT_POWER_WELL_DISP2D = 3,
672 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
673 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
674 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
675 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
676 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
677 PUNIT_POWER_WELL_DPIO_RX0 = 10,
678 PUNIT_POWER_WELL_DPIO_RX1 = 11,
679 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
680
681 /* Not actual bit groups. Used as IDs for lookup_power_well() */
682 PUNIT_POWER_WELL_ALWAYS_ON,
683 };
684
685 enum skl_disp_power_wells {
686 /* These numbers are fixed and must match the position of the pw bits */
687 SKL_DISP_PW_MISC_IO,
688 SKL_DISP_PW_DDI_A_E,
689 SKL_DISP_PW_DDI_B,
690 SKL_DISP_PW_DDI_C,
691 SKL_DISP_PW_DDI_D,
692 SKL_DISP_PW_1 = 14,
693 SKL_DISP_PW_2,
694
695 /* Not actual bit groups. Used as IDs for lookup_power_well() */
696 SKL_DISP_PW_ALWAYS_ON,
697 SKL_DISP_PW_DC_OFF,
698 };
699
700 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
701 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
702
703 #define PUNIT_REG_PWRGT_CTRL 0x60
704 #define PUNIT_REG_PWRGT_STATUS 0x61
705 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
706 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
707 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
708 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
709 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
710
711 #define PUNIT_REG_GPU_LFM 0xd3
712 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
713 #define PUNIT_REG_GPU_FREQ_STS 0xd8
714 #define GPLLENABLE (1<<4)
715 #define GENFREQSTATUS (1<<0)
716 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
717 #define PUNIT_REG_CZ_TIMESTAMP 0xce
718
719 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
720 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
721
722 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
723 #define FB_GFX_FREQ_FUSE_MASK 0xff
724 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
725 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
726 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
727
728 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
729 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
730
731 #define PUNIT_REG_DDR_SETUP2 0x139
732 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
733 #define FORCE_DDR_LOW_FREQ (1 << 1)
734 #define FORCE_DDR_HIGH_FREQ (1 << 0)
735
736 #define PUNIT_GPU_STATUS_REG 0xdb
737 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
738 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
739 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
740 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
741
742 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
743 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
744 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
745
746 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
747 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
748 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
749 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
750 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
751 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
752 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
753 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
754 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
755 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
756
757 #define VLV_TURBO_SOC_OVERRIDE 0x04
758 #define VLV_OVERRIDE_EN 1
759 #define VLV_SOC_TDP_EN (1 << 1)
760 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
761 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
762
763 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
764
765 /* vlv2 north clock has */
766 #define CCK_FUSE_REG 0x8
767 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
768 #define CCK_REG_DSI_PLL_FUSE 0x44
769 #define CCK_REG_DSI_PLL_CONTROL 0x48
770 #define DSI_PLL_VCO_EN (1 << 31)
771 #define DSI_PLL_LDO_GATE (1 << 30)
772 #define DSI_PLL_P1_POST_DIV_SHIFT 17
773 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
774 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
775 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
776 #define DSI_PLL_MUX_MASK (3 << 9)
777 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
778 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
779 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
780 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
781 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
782 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
783 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
784 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
785 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
786 #define DSI_PLL_LOCK (1 << 0)
787 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
788 #define DSI_PLL_LFSR (1 << 31)
789 #define DSI_PLL_FRACTION_EN (1 << 30)
790 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
791 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
792 #define DSI_PLL_USYNC_CNT_SHIFT 18
793 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
794 #define DSI_PLL_N1_DIV_SHIFT 16
795 #define DSI_PLL_N1_DIV_MASK (3 << 16)
796 #define DSI_PLL_M1_DIV_SHIFT 0
797 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
798 #define CCK_CZ_CLOCK_CONTROL 0x62
799 #define CCK_GPLL_CLOCK_CONTROL 0x67
800 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
801 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
802 #define CCK_TRUNK_FORCE_ON (1 << 17)
803 #define CCK_TRUNK_FORCE_OFF (1 << 16)
804 #define CCK_FREQUENCY_STATUS (0x1f << 8)
805 #define CCK_FREQUENCY_STATUS_SHIFT 8
806 #define CCK_FREQUENCY_VALUES (0x1f << 0)
807
808 /**
809 * DOC: DPIO
810 *
811 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
812 * ports. DPIO is the name given to such a display PHY. These PHYs
813 * don't follow the standard programming model using direct MMIO
814 * registers, and instead their registers must be accessed trough IOSF
815 * sideband. VLV has one such PHY for driving ports B and C, and CHV
816 * adds another PHY for driving port D. Each PHY responds to specific
817 * IOSF-SB port.
818 *
819 * Each display PHY is made up of one or two channels. Each channel
820 * houses a common lane part which contains the PLL and other common
821 * logic. CH0 common lane also contains the IOSF-SB logic for the
822 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
823 * must be running when any DPIO registers are accessed.
824 *
825 * In addition to having their own registers, the PHYs are also
826 * controlled through some dedicated signals from the display
827 * controller. These include PLL reference clock enable, PLL enable,
828 * and CRI clock selection, for example.
829 *
830 * Eeach channel also has two splines (also called data lanes), and
831 * each spline is made up of one Physical Access Coding Sub-Layer
832 * (PCS) block and two TX lanes. So each channel has two PCS blocks
833 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
834 * data/clock pairs depending on the output type.
835 *
836 * Additionally the PHY also contains an AUX lane with AUX blocks
837 * for each channel. This is used for DP AUX communication, but
838 * this fact isn't really relevant for the driver since AUX is
839 * controlled from the display controller side. No DPIO registers
840 * need to be accessed during AUX communication,
841 *
842 * Generally on VLV/CHV the common lane corresponds to the pipe and
843 * the spline (PCS/TX) corresponds to the port.
844 *
845 * For dual channel PHY (VLV/CHV):
846 *
847 * pipe A == CMN/PLL/REF CH0
848 *
849 * pipe B == CMN/PLL/REF CH1
850 *
851 * port B == PCS/TX CH0
852 *
853 * port C == PCS/TX CH1
854 *
855 * This is especially important when we cross the streams
856 * ie. drive port B with pipe B, or port C with pipe A.
857 *
858 * For single channel PHY (CHV):
859 *
860 * pipe C == CMN/PLL/REF CH0
861 *
862 * port D == PCS/TX CH0
863 *
864 * On BXT the entire PHY channel corresponds to the port. That means
865 * the PLL is also now associated with the port rather than the pipe,
866 * and so the clock needs to be routed to the appropriate transcoder.
867 * Port A PLL is directly connected to transcoder EDP and port B/C
868 * PLLs can be routed to any transcoder A/B/C.
869 *
870 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
871 * digital port D (CHV) or port A (BXT).
872 *
873 *
874 * Dual channel PHY (VLV/CHV/BXT)
875 * ---------------------------------
876 * | CH0 | CH1 |
877 * | CMN/PLL/REF | CMN/PLL/REF |
878 * |---------------|---------------| Display PHY
879 * | PCS01 | PCS23 | PCS01 | PCS23 |
880 * |-------|-------|-------|-------|
881 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
882 * ---------------------------------
883 * | DDI0 | DDI1 | DP/HDMI ports
884 * ---------------------------------
885 *
886 * Single channel PHY (CHV/BXT)
887 * -----------------
888 * | CH0 |
889 * | CMN/PLL/REF |
890 * |---------------| Display PHY
891 * | PCS01 | PCS23 |
892 * |-------|-------|
893 * |TX0|TX1|TX2|TX3|
894 * -----------------
895 * | DDI2 | DP/HDMI port
896 * -----------------
897 */
898 #define DPIO_DEVFN 0
899
900 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
901 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
902 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
903 #define DPIO_SFR_BYPASS (1<<1)
904 #define DPIO_CMNRST (1<<0)
905
906 #define DPIO_PHY(pipe) ((pipe) >> 1)
907 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
908
909 /*
910 * Per pipe/PLL DPIO regs
911 */
912 #define _VLV_PLL_DW3_CH0 0x800c
913 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
914 #define DPIO_POST_DIV_DAC 0
915 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
916 #define DPIO_POST_DIV_LVDS1 2
917 #define DPIO_POST_DIV_LVDS2 3
918 #define DPIO_K_SHIFT (24) /* 4 bits */
919 #define DPIO_P1_SHIFT (21) /* 3 bits */
920 #define DPIO_P2_SHIFT (16) /* 5 bits */
921 #define DPIO_N_SHIFT (12) /* 4 bits */
922 #define DPIO_ENABLE_CALIBRATION (1<<11)
923 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
924 #define DPIO_M2DIV_MASK 0xff
925 #define _VLV_PLL_DW3_CH1 0x802c
926 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
927
928 #define _VLV_PLL_DW5_CH0 0x8014
929 #define DPIO_REFSEL_OVERRIDE 27
930 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
931 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
932 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
933 #define DPIO_PLL_REFCLK_SEL_MASK 3
934 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
935 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
936 #define _VLV_PLL_DW5_CH1 0x8034
937 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
938
939 #define _VLV_PLL_DW7_CH0 0x801c
940 #define _VLV_PLL_DW7_CH1 0x803c
941 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
942
943 #define _VLV_PLL_DW8_CH0 0x8040
944 #define _VLV_PLL_DW8_CH1 0x8060
945 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
946
947 #define VLV_PLL_DW9_BCAST 0xc044
948 #define _VLV_PLL_DW9_CH0 0x8044
949 #define _VLV_PLL_DW9_CH1 0x8064
950 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
951
952 #define _VLV_PLL_DW10_CH0 0x8048
953 #define _VLV_PLL_DW10_CH1 0x8068
954 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
955
956 #define _VLV_PLL_DW11_CH0 0x804c
957 #define _VLV_PLL_DW11_CH1 0x806c
958 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
959
960 /* Spec for ref block start counts at DW10 */
961 #define VLV_REF_DW13 0x80ac
962
963 #define VLV_CMN_DW0 0x8100
964
965 /*
966 * Per DDI channel DPIO regs
967 */
968
969 #define _VLV_PCS_DW0_CH0 0x8200
970 #define _VLV_PCS_DW0_CH1 0x8400
971 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
972 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
973 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
974 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
975 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
976
977 #define _VLV_PCS01_DW0_CH0 0x200
978 #define _VLV_PCS23_DW0_CH0 0x400
979 #define _VLV_PCS01_DW0_CH1 0x2600
980 #define _VLV_PCS23_DW0_CH1 0x2800
981 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
982 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
983
984 #define _VLV_PCS_DW1_CH0 0x8204
985 #define _VLV_PCS_DW1_CH1 0x8404
986 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
987 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
988 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
989 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
990 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
991 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
992
993 #define _VLV_PCS01_DW1_CH0 0x204
994 #define _VLV_PCS23_DW1_CH0 0x404
995 #define _VLV_PCS01_DW1_CH1 0x2604
996 #define _VLV_PCS23_DW1_CH1 0x2804
997 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
998 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
999
1000 #define _VLV_PCS_DW8_CH0 0x8220
1001 #define _VLV_PCS_DW8_CH1 0x8420
1002 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1003 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1004 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1005
1006 #define _VLV_PCS01_DW8_CH0 0x0220
1007 #define _VLV_PCS23_DW8_CH0 0x0420
1008 #define _VLV_PCS01_DW8_CH1 0x2620
1009 #define _VLV_PCS23_DW8_CH1 0x2820
1010 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1011 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1012
1013 #define _VLV_PCS_DW9_CH0 0x8224
1014 #define _VLV_PCS_DW9_CH1 0x8424
1015 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1016 #define DPIO_PCS_TX2MARGIN_000 (0<<13)
1017 #define DPIO_PCS_TX2MARGIN_101 (1<<13)
1018 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1019 #define DPIO_PCS_TX1MARGIN_000 (0<<10)
1020 #define DPIO_PCS_TX1MARGIN_101 (1<<10)
1021 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1022
1023 #define _VLV_PCS01_DW9_CH0 0x224
1024 #define _VLV_PCS23_DW9_CH0 0x424
1025 #define _VLV_PCS01_DW9_CH1 0x2624
1026 #define _VLV_PCS23_DW9_CH1 0x2824
1027 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1028 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1029
1030 #define _CHV_PCS_DW10_CH0 0x8228
1031 #define _CHV_PCS_DW10_CH1 0x8428
1032 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1033 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
1034 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1035 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1036 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1037 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1038 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1039 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
1040 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1041
1042 #define _VLV_PCS01_DW10_CH0 0x0228
1043 #define _VLV_PCS23_DW10_CH0 0x0428
1044 #define _VLV_PCS01_DW10_CH1 0x2628
1045 #define _VLV_PCS23_DW10_CH1 0x2828
1046 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1047 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1048
1049 #define _VLV_PCS_DW11_CH0 0x822c
1050 #define _VLV_PCS_DW11_CH1 0x842c
1051 #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
1052 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1053 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1054 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
1055 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1056
1057 #define _VLV_PCS01_DW11_CH0 0x022c
1058 #define _VLV_PCS23_DW11_CH0 0x042c
1059 #define _VLV_PCS01_DW11_CH1 0x262c
1060 #define _VLV_PCS23_DW11_CH1 0x282c
1061 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1062 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1063
1064 #define _VLV_PCS01_DW12_CH0 0x0230
1065 #define _VLV_PCS23_DW12_CH0 0x0430
1066 #define _VLV_PCS01_DW12_CH1 0x2630
1067 #define _VLV_PCS23_DW12_CH1 0x2830
1068 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1069 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1070
1071 #define _VLV_PCS_DW12_CH0 0x8230
1072 #define _VLV_PCS_DW12_CH1 0x8430
1073 #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1074 #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1075 #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1076 #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1077 #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
1078 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1079
1080 #define _VLV_PCS_DW14_CH0 0x8238
1081 #define _VLV_PCS_DW14_CH1 0x8438
1082 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1083
1084 #define _VLV_PCS_DW23_CH0 0x825c
1085 #define _VLV_PCS_DW23_CH1 0x845c
1086 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1087
1088 #define _VLV_TX_DW2_CH0 0x8288
1089 #define _VLV_TX_DW2_CH1 0x8488
1090 #define DPIO_SWING_MARGIN000_SHIFT 16
1091 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1092 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1093 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1094
1095 #define _VLV_TX_DW3_CH0 0x828c
1096 #define _VLV_TX_DW3_CH1 0x848c
1097 /* The following bit for CHV phy */
1098 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1099 #define DPIO_SWING_MARGIN101_SHIFT 16
1100 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1101 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1102
1103 #define _VLV_TX_DW4_CH0 0x8290
1104 #define _VLV_TX_DW4_CH1 0x8490
1105 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1106 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1107 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1108 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1109 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1110
1111 #define _VLV_TX3_DW4_CH0 0x690
1112 #define _VLV_TX3_DW4_CH1 0x2a90
1113 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1114
1115 #define _VLV_TX_DW5_CH0 0x8294
1116 #define _VLV_TX_DW5_CH1 0x8494
1117 #define DPIO_TX_OCALINIT_EN (1<<31)
1118 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1119
1120 #define _VLV_TX_DW11_CH0 0x82ac
1121 #define _VLV_TX_DW11_CH1 0x84ac
1122 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1123
1124 #define _VLV_TX_DW14_CH0 0x82b8
1125 #define _VLV_TX_DW14_CH1 0x84b8
1126 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1127
1128 /* CHV dpPhy registers */
1129 #define _CHV_PLL_DW0_CH0 0x8000
1130 #define _CHV_PLL_DW0_CH1 0x8180
1131 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1132
1133 #define _CHV_PLL_DW1_CH0 0x8004
1134 #define _CHV_PLL_DW1_CH1 0x8184
1135 #define DPIO_CHV_N_DIV_SHIFT 8
1136 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1137 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1138
1139 #define _CHV_PLL_DW2_CH0 0x8008
1140 #define _CHV_PLL_DW2_CH1 0x8188
1141 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1142
1143 #define _CHV_PLL_DW3_CH0 0x800c
1144 #define _CHV_PLL_DW3_CH1 0x818c
1145 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1146 #define DPIO_CHV_FIRST_MOD (0 << 8)
1147 #define DPIO_CHV_SECOND_MOD (1 << 8)
1148 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1149 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1150 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1151
1152 #define _CHV_PLL_DW6_CH0 0x8018
1153 #define _CHV_PLL_DW6_CH1 0x8198
1154 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1155 #define DPIO_CHV_INT_COEFF_SHIFT 8
1156 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1157 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1158
1159 #define _CHV_PLL_DW8_CH0 0x8020
1160 #define _CHV_PLL_DW8_CH1 0x81A0
1161 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1162 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1163 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1164
1165 #define _CHV_PLL_DW9_CH0 0x8024
1166 #define _CHV_PLL_DW9_CH1 0x81A4
1167 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1168 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1169 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1170 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1171
1172 #define _CHV_CMN_DW0_CH0 0x8100
1173 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1174 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1175 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1176 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1177
1178 #define _CHV_CMN_DW5_CH0 0x8114
1179 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1180 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1181 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1182 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1183 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1184 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1185 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1186 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1187
1188 #define _CHV_CMN_DW13_CH0 0x8134
1189 #define _CHV_CMN_DW0_CH1 0x8080
1190 #define DPIO_CHV_S1_DIV_SHIFT 21
1191 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1192 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1193 #define DPIO_CHV_K_DIV_SHIFT 4
1194 #define DPIO_PLL_FREQLOCK (1 << 1)
1195 #define DPIO_PLL_LOCK (1 << 0)
1196 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1197
1198 #define _CHV_CMN_DW14_CH0 0x8138
1199 #define _CHV_CMN_DW1_CH1 0x8084
1200 #define DPIO_AFC_RECAL (1 << 14)
1201 #define DPIO_DCLKP_EN (1 << 13)
1202 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1203 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1204 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1205 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1206 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1207 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1208 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1209 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1210 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1211
1212 #define _CHV_CMN_DW19_CH0 0x814c
1213 #define _CHV_CMN_DW6_CH1 0x8098
1214 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1215 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1216 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1217 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1218
1219 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1220
1221 #define CHV_CMN_DW28 0x8170
1222 #define DPIO_CL1POWERDOWNEN (1 << 23)
1223 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1224 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1225 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1226 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1227 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1228
1229 #define CHV_CMN_DW30 0x8178
1230 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1231 #define DPIO_LRC_BYPASS (1 << 3)
1232
1233 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1234 (lane) * 0x200 + (offset))
1235
1236 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1237 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1238 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1239 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1240 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1241 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1242 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1243 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1244 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1245 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1246 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1247 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1248 #define DPIO_FRC_LATENCY_SHFIT 8
1249 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1250 #define DPIO_UPAR_SHIFT 30
1251
1252 /* BXT PHY registers */
1253 #define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
1254
1255 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1256 #define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1257
1258 #define _PHY_CTL_FAMILY_EDP 0x64C80
1259 #define _PHY_CTL_FAMILY_DDI 0x64C90
1260 #define COMMON_RESET_DIS (1 << 31)
1261 #define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1262 _PHY_CTL_FAMILY_EDP)
1263
1264 /* BXT PHY PLL registers */
1265 #define _PORT_PLL_A 0x46074
1266 #define _PORT_PLL_B 0x46078
1267 #define _PORT_PLL_C 0x4607c
1268 #define PORT_PLL_ENABLE (1 << 31)
1269 #define PORT_PLL_LOCK (1 << 30)
1270 #define PORT_PLL_REF_SEL (1 << 27)
1271 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1272
1273 #define _PORT_PLL_EBB_0_A 0x162034
1274 #define _PORT_PLL_EBB_0_B 0x6C034
1275 #define _PORT_PLL_EBB_0_C 0x6C340
1276 #define PORT_PLL_P1_SHIFT 13
1277 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1278 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1279 #define PORT_PLL_P2_SHIFT 8
1280 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1281 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1282 #define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
1283 _PORT_PLL_EBB_0_B, \
1284 _PORT_PLL_EBB_0_C)
1285
1286 #define _PORT_PLL_EBB_4_A 0x162038
1287 #define _PORT_PLL_EBB_4_B 0x6C038
1288 #define _PORT_PLL_EBB_4_C 0x6C344
1289 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1290 #define PORT_PLL_RECALIBRATE (1 << 14)
1291 #define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
1292 _PORT_PLL_EBB_4_B, \
1293 _PORT_PLL_EBB_4_C)
1294
1295 #define _PORT_PLL_0_A 0x162100
1296 #define _PORT_PLL_0_B 0x6C100
1297 #define _PORT_PLL_0_C 0x6C380
1298 /* PORT_PLL_0_A */
1299 #define PORT_PLL_M2_MASK 0xFF
1300 /* PORT_PLL_1_A */
1301 #define PORT_PLL_N_SHIFT 8
1302 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1303 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1304 /* PORT_PLL_2_A */
1305 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1306 /* PORT_PLL_3_A */
1307 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1308 /* PORT_PLL_6_A */
1309 #define PORT_PLL_PROP_COEFF_MASK 0xF
1310 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1311 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1312 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1313 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1314 /* PORT_PLL_8_A */
1315 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1316 /* PORT_PLL_9_A */
1317 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1318 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1319 /* PORT_PLL_10_A */
1320 #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
1321 #define PORT_PLL_DCO_AMP_DEFAULT 15
1322 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1323 #define PORT_PLL_DCO_AMP(x) ((x)<<10)
1324 #define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1325 _PORT_PLL_0_B, \
1326 _PORT_PLL_0_C)
1327 #define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
1328
1329 /* BXT PHY common lane registers */
1330 #define _PORT_CL1CM_DW0_A 0x162000
1331 #define _PORT_CL1CM_DW0_BC 0x6C000
1332 #define PHY_POWER_GOOD (1 << 16)
1333 #define PHY_RESERVED (1 << 7)
1334 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1335 _PORT_CL1CM_DW0_A)
1336
1337 #define _PORT_CL1CM_DW9_A 0x162024
1338 #define _PORT_CL1CM_DW9_BC 0x6C024
1339 #define IREF0RC_OFFSET_SHIFT 8
1340 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1341 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1342 _PORT_CL1CM_DW9_A)
1343
1344 #define _PORT_CL1CM_DW10_A 0x162028
1345 #define _PORT_CL1CM_DW10_BC 0x6C028
1346 #define IREF1RC_OFFSET_SHIFT 8
1347 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1348 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1349 _PORT_CL1CM_DW10_A)
1350
1351 #define _PORT_CL1CM_DW28_A 0x162070
1352 #define _PORT_CL1CM_DW28_BC 0x6C070
1353 #define OCL1_POWER_DOWN_EN (1 << 23)
1354 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1355 #define SUS_CLK_CONFIG 0x3
1356 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1357 _PORT_CL1CM_DW28_A)
1358
1359 #define _PORT_CL1CM_DW30_A 0x162078
1360 #define _PORT_CL1CM_DW30_BC 0x6C078
1361 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1362 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1363 _PORT_CL1CM_DW30_A)
1364
1365 /* Defined for PHY0 only */
1366 #define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
1367 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1368
1369 /* BXT PHY Ref registers */
1370 #define _PORT_REF_DW3_A 0x16218C
1371 #define _PORT_REF_DW3_BC 0x6C18C
1372 #define GRC_DONE (1 << 22)
1373 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1374 _PORT_REF_DW3_A)
1375
1376 #define _PORT_REF_DW6_A 0x162198
1377 #define _PORT_REF_DW6_BC 0x6C198
1378 #define GRC_CODE_SHIFT 24
1379 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
1380 #define GRC_CODE_FAST_SHIFT 16
1381 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
1382 #define GRC_CODE_SLOW_SHIFT 8
1383 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1384 #define GRC_CODE_NOM_MASK 0xFF
1385 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1386 _PORT_REF_DW6_A)
1387
1388 #define _PORT_REF_DW8_A 0x1621A0
1389 #define _PORT_REF_DW8_BC 0x6C1A0
1390 #define GRC_DIS (1 << 15)
1391 #define GRC_RDY_OVRD (1 << 1)
1392 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1393 _PORT_REF_DW8_A)
1394
1395 /* BXT PHY PCS registers */
1396 #define _PORT_PCS_DW10_LN01_A 0x162428
1397 #define _PORT_PCS_DW10_LN01_B 0x6C428
1398 #define _PORT_PCS_DW10_LN01_C 0x6C828
1399 #define _PORT_PCS_DW10_GRP_A 0x162C28
1400 #define _PORT_PCS_DW10_GRP_B 0x6CC28
1401 #define _PORT_PCS_DW10_GRP_C 0x6CE28
1402 #define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
1403 _PORT_PCS_DW10_LN01_B, \
1404 _PORT_PCS_DW10_LN01_C)
1405 #define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
1406 _PORT_PCS_DW10_GRP_B, \
1407 _PORT_PCS_DW10_GRP_C)
1408 #define TX2_SWING_CALC_INIT (1 << 31)
1409 #define TX1_SWING_CALC_INIT (1 << 30)
1410
1411 #define _PORT_PCS_DW12_LN01_A 0x162430
1412 #define _PORT_PCS_DW12_LN01_B 0x6C430
1413 #define _PORT_PCS_DW12_LN01_C 0x6C830
1414 #define _PORT_PCS_DW12_LN23_A 0x162630
1415 #define _PORT_PCS_DW12_LN23_B 0x6C630
1416 #define _PORT_PCS_DW12_LN23_C 0x6CA30
1417 #define _PORT_PCS_DW12_GRP_A 0x162c30
1418 #define _PORT_PCS_DW12_GRP_B 0x6CC30
1419 #define _PORT_PCS_DW12_GRP_C 0x6CE30
1420 #define LANESTAGGER_STRAP_OVRD (1 << 6)
1421 #define LANE_STAGGER_MASK 0x1F
1422 #define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
1423 _PORT_PCS_DW12_LN01_B, \
1424 _PORT_PCS_DW12_LN01_C)
1425 #define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
1426 _PORT_PCS_DW12_LN23_B, \
1427 _PORT_PCS_DW12_LN23_C)
1428 #define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
1429 _PORT_PCS_DW12_GRP_B, \
1430 _PORT_PCS_DW12_GRP_C)
1431
1432 /* BXT PHY TX registers */
1433 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1434 ((lane) & 1) * 0x80)
1435
1436 #define _PORT_TX_DW2_LN0_A 0x162508
1437 #define _PORT_TX_DW2_LN0_B 0x6C508
1438 #define _PORT_TX_DW2_LN0_C 0x6C908
1439 #define _PORT_TX_DW2_GRP_A 0x162D08
1440 #define _PORT_TX_DW2_GRP_B 0x6CD08
1441 #define _PORT_TX_DW2_GRP_C 0x6CF08
1442 #define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
1443 _PORT_TX_DW2_GRP_B, \
1444 _PORT_TX_DW2_GRP_C)
1445 #define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
1446 _PORT_TX_DW2_LN0_B, \
1447 _PORT_TX_DW2_LN0_C)
1448 #define MARGIN_000_SHIFT 16
1449 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1450 #define UNIQ_TRANS_SCALE_SHIFT 8
1451 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1452
1453 #define _PORT_TX_DW3_LN0_A 0x16250C
1454 #define _PORT_TX_DW3_LN0_B 0x6C50C
1455 #define _PORT_TX_DW3_LN0_C 0x6C90C
1456 #define _PORT_TX_DW3_GRP_A 0x162D0C
1457 #define _PORT_TX_DW3_GRP_B 0x6CD0C
1458 #define _PORT_TX_DW3_GRP_C 0x6CF0C
1459 #define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
1460 _PORT_TX_DW3_GRP_B, \
1461 _PORT_TX_DW3_GRP_C)
1462 #define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
1463 _PORT_TX_DW3_LN0_B, \
1464 _PORT_TX_DW3_LN0_C)
1465 #define SCALE_DCOMP_METHOD (1 << 26)
1466 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
1467
1468 #define _PORT_TX_DW4_LN0_A 0x162510
1469 #define _PORT_TX_DW4_LN0_B 0x6C510
1470 #define _PORT_TX_DW4_LN0_C 0x6C910
1471 #define _PORT_TX_DW4_GRP_A 0x162D10
1472 #define _PORT_TX_DW4_GRP_B 0x6CD10
1473 #define _PORT_TX_DW4_GRP_C 0x6CF10
1474 #define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
1475 _PORT_TX_DW4_LN0_B, \
1476 _PORT_TX_DW4_LN0_C)
1477 #define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
1478 _PORT_TX_DW4_GRP_B, \
1479 _PORT_TX_DW4_GRP_C)
1480 #define DEEMPH_SHIFT 24
1481 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1482
1483 #define _PORT_TX_DW14_LN0_A 0x162538
1484 #define _PORT_TX_DW14_LN0_B 0x6C538
1485 #define _PORT_TX_DW14_LN0_C 0x6C938
1486 #define LATENCY_OPTIM_SHIFT 30
1487 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1488 #define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
1489 _PORT_TX_DW14_LN0_B, \
1490 _PORT_TX_DW14_LN0_C) + \
1491 _BXT_LANE_OFFSET(lane))
1492
1493 /* UAIMI scratch pad register 1 */
1494 #define UAIMI_SPR1 _MMIO(0x4F074)
1495 /* SKL VccIO mask */
1496 #define SKL_VCCIO_MASK 0x1
1497 /* SKL balance leg register */
1498 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
1499 /* I_boost values */
1500 #define BALANCE_LEG_SHIFT(port) (8+3*(port))
1501 #define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1502 /* Balance leg disable bits */
1503 #define BALANCE_LEG_DISABLE_SHIFT 23
1504
1505 /*
1506 * Fence registers
1507 * [0-7] @ 0x2000 gen2,gen3
1508 * [8-15] @ 0x3000 945,g33,pnv
1509 *
1510 * [0-15] @ 0x3000 gen4,gen5
1511 *
1512 * [0-15] @ 0x100000 gen6,vlv,chv
1513 * [0-31] @ 0x100000 gen7+
1514 */
1515 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
1516 #define I830_FENCE_START_MASK 0x07f80000
1517 #define I830_FENCE_TILING_Y_SHIFT 12
1518 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
1519 #define I830_FENCE_PITCH_SHIFT 4
1520 #define I830_FENCE_REG_VALID (1<<0)
1521 #define I915_FENCE_MAX_PITCH_VAL 4
1522 #define I830_FENCE_MAX_PITCH_VAL 6
1523 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
1524
1525 #define I915_FENCE_START_MASK 0x0ff00000
1526 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
1527
1528 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1529 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
1530 #define I965_FENCE_PITCH_SHIFT 2
1531 #define I965_FENCE_TILING_Y_SHIFT 1
1532 #define I965_FENCE_REG_VALID (1<<0)
1533 #define I965_FENCE_MAX_PITCH_VAL 0x0400
1534
1535 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1536 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
1537 #define GEN6_FENCE_PITCH_SHIFT 32
1538 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
1539
1540
1541 /* control register for cpu gtt access */
1542 #define TILECTL _MMIO(0x101000)
1543 #define TILECTL_SWZCTL (1 << 0)
1544 #define TILECTL_TLBPF (1 << 1)
1545 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1546 #define TILECTL_BACKSNOOP_DIS (1 << 3)
1547
1548 /*
1549 * Instruction and interrupt control regs
1550 */
1551 #define PGTBL_CTL _MMIO(0x02020)
1552 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1553 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
1554 #define PGTBL_ER _MMIO(0x02024)
1555 #define PRB0_BASE (0x2030-0x30)
1556 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1557 #define PRB2_BASE (0x2050-0x30) /* gen3 */
1558 #define SRB0_BASE (0x2100-0x30) /* gen2 */
1559 #define SRB1_BASE (0x2110-0x30) /* gen2 */
1560 #define SRB2_BASE (0x2120-0x30) /* 830 */
1561 #define SRB3_BASE (0x2130-0x30) /* 830 */
1562 #define RENDER_RING_BASE 0x02000
1563 #define BSD_RING_BASE 0x04000
1564 #define GEN6_BSD_RING_BASE 0x12000
1565 #define GEN8_BSD2_RING_BASE 0x1c000
1566 #define VEBOX_RING_BASE 0x1a000
1567 #define BLT_RING_BASE 0x22000
1568 #define RING_TAIL(base) _MMIO((base)+0x30)
1569 #define RING_HEAD(base) _MMIO((base)+0x34)
1570 #define RING_START(base) _MMIO((base)+0x38)
1571 #define RING_CTL(base) _MMIO((base)+0x3c)
1572 #define RING_SYNC_0(base) _MMIO((base)+0x40)
1573 #define RING_SYNC_1(base) _MMIO((base)+0x44)
1574 #define RING_SYNC_2(base) _MMIO((base)+0x48)
1575 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1576 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1577 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1578 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1579 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1580 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1581 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1582 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1583 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1584 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1585 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1586 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
1587 #define GEN6_NOSYNC INVALID_MMIO_REG
1588 #define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1589 #define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1590 #define RING_HWS_PGA(base) _MMIO((base)+0x80)
1591 #define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1592 #define RING_RESET_CTL(base) _MMIO((base)+0xd0)
1593 #define RESET_CTL_REQUEST_RESET (1 << 0)
1594 #define RESET_CTL_READY_TO_RESET (1 << 1)
1595
1596 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
1597 #define GTT_CACHE_EN_ALL 0xF0007FFF
1598 #define GEN7_WR_WATERMARK _MMIO(0x4028)
1599 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1600 #define ARB_MODE _MMIO(0x4030)
1601 #define ARB_MODE_SWIZZLE_SNB (1<<4)
1602 #define ARB_MODE_SWIZZLE_IVB (1<<5)
1603 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1604 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
1605 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1606 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
1607 #define GEN7_LRA_LIMITS_REG_NUM 13
1608 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1609 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
1610
1611 #define GAMTARBMODE _MMIO(0x04a08)
1612 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
1613 #define ARB_MODE_SWIZZLE_BDW (1<<1)
1614 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1615 #define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
1616 #define RING_FAULT_GTTSEL_MASK (1<<11)
1617 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1618 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
1619 #define RING_FAULT_VALID (1<<0)
1620 #define DONE_REG _MMIO(0x40b0)
1621 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1622 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1623 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1624 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1625 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1626 #define RING_ACTHD(base) _MMIO((base)+0x74)
1627 #define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1628 #define RING_NOPID(base) _MMIO((base)+0x94)
1629 #define RING_IMR(base) _MMIO((base)+0xa8)
1630 #define RING_HWSTAM(base) _MMIO((base)+0x98)
1631 #define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1632 #define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
1633 #define TAIL_ADDR 0x001FFFF8
1634 #define HEAD_WRAP_COUNT 0xFFE00000
1635 #define HEAD_WRAP_ONE 0x00200000
1636 #define HEAD_ADDR 0x001FFFFC
1637 #define RING_NR_PAGES 0x001FF000
1638 #define RING_REPORT_MASK 0x00000006
1639 #define RING_REPORT_64K 0x00000002
1640 #define RING_REPORT_128K 0x00000004
1641 #define RING_NO_REPORT 0x00000000
1642 #define RING_VALID_MASK 0x00000001
1643 #define RING_VALID 0x00000001
1644 #define RING_INVALID 0x00000000
1645 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1646 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1647 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
1648
1649 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1650 #define RING_MAX_NONPRIV_SLOTS 12
1651
1652 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
1653
1654 #if 0
1655 #define PRB0_TAIL _MMIO(0x2030)
1656 #define PRB0_HEAD _MMIO(0x2034)
1657 #define PRB0_START _MMIO(0x2038)
1658 #define PRB0_CTL _MMIO(0x203c)
1659 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1660 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1661 #define PRB1_START _MMIO(0x2048) /* 915+ only */
1662 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
1663 #endif
1664 #define IPEIR_I965 _MMIO(0x2064)
1665 #define IPEHR_I965 _MMIO(0x2068)
1666 #define GEN7_SC_INSTDONE _MMIO(0x7100)
1667 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1668 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
1669 #define I915_NUM_INSTDONE_REG 4
1670 #define RING_IPEIR(base) _MMIO((base)+0x64)
1671 #define RING_IPEHR(base) _MMIO((base)+0x68)
1672 /*
1673 * On GEN4, only the render ring INSTDONE exists and has a different
1674 * layout than the GEN7+ version.
1675 * The GEN2 counterpart of this register is GEN2_INSTDONE.
1676 */
1677 #define RING_INSTDONE(base) _MMIO((base)+0x6c)
1678 #define RING_INSTPS(base) _MMIO((base)+0x70)
1679 #define RING_DMA_FADD(base) _MMIO((base)+0x78)
1680 #define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1681 #define RING_INSTPM(base) _MMIO((base)+0xc0)
1682 #define RING_MI_MODE(base) _MMIO((base)+0x9c)
1683 #define INSTPS _MMIO(0x2070) /* 965+ only */
1684 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1685 #define ACTHD_I965 _MMIO(0x2074)
1686 #define HWS_PGA _MMIO(0x2080)
1687 #define HWS_ADDRESS_MASK 0xfffff000
1688 #define HWS_START_ADDRESS_SHIFT 4
1689 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
1690 #define PWRCTX_EN (1<<0)
1691 #define IPEIR _MMIO(0x2088)
1692 #define IPEHR _MMIO(0x208c)
1693 #define GEN2_INSTDONE _MMIO(0x2090)
1694 #define NOPID _MMIO(0x2094)
1695 #define HWSTAM _MMIO(0x2098)
1696 #define DMA_FADD_I8XX _MMIO(0x20d0)
1697 #define RING_BBSTATE(base) _MMIO((base)+0x110)
1698 #define RING_BB_PPGTT (1 << 5)
1699 #define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1700 #define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1701 #define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1702 #define RING_BBADDR(base) _MMIO((base)+0x140)
1703 #define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1704 #define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1705 #define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1706 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1707 #define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
1708
1709 #define ERROR_GEN6 _MMIO(0x40a0)
1710 #define GEN7_ERR_INT _MMIO(0x44040)
1711 #define ERR_INT_POISON (1<<31)
1712 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
1713 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
1714 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
1715 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
1716 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
1717 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
1718 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
1719 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
1720 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
1721
1722 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1723 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
1724
1725 #define FPGA_DBG _MMIO(0x42300)
1726 #define FPGA_DBG_RM_NOCLAIM (1<<31)
1727
1728 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1729 #define CLAIM_ER_CLR (1 << 31)
1730 #define CLAIM_ER_OVERFLOW (1 << 16)
1731 #define CLAIM_ER_CTR_MASK 0xffff
1732
1733 #define DERRMR _MMIO(0x44050)
1734 /* Note that HBLANK events are reserved on bdw+ */
1735 #define DERRMR_PIPEA_SCANLINE (1<<0)
1736 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1737 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1738 #define DERRMR_PIPEA_VBLANK (1<<3)
1739 #define DERRMR_PIPEA_HBLANK (1<<5)
1740 #define DERRMR_PIPEB_SCANLINE (1<<8)
1741 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1742 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1743 #define DERRMR_PIPEB_VBLANK (1<<11)
1744 #define DERRMR_PIPEB_HBLANK (1<<13)
1745 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1746 #define DERRMR_PIPEC_SCANLINE (1<<14)
1747 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1748 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1749 #define DERRMR_PIPEC_VBLANK (1<<21)
1750 #define DERRMR_PIPEC_HBLANK (1<<22)
1751
1752
1753 /* GM45+ chicken bits -- debug workaround bits that may be required
1754 * for various sorts of correct behavior. The top 16 bits of each are
1755 * the enables for writing to the corresponding low bit.
1756 */
1757 #define _3D_CHICKEN _MMIO(0x2084)
1758 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
1759 #define _3D_CHICKEN2 _MMIO(0x208c)
1760 /* Disables pipelining of read flushes past the SF-WIZ interface.
1761 * Required on all Ironlake steppings according to the B-Spec, but the
1762 * particular danger of not doing so is not specified.
1763 */
1764 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1765 #define _3D_CHICKEN3 _MMIO(0x2090)
1766 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1767 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
1768 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1769 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
1770
1771 #define MI_MODE _MMIO(0x209c)
1772 # define VS_TIMER_DISPATCH (1 << 6)
1773 # define MI_FLUSH_ENABLE (1 << 12)
1774 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
1775 # define MODE_IDLE (1 << 9)
1776 # define STOP_RING (1 << 8)
1777
1778 #define GEN6_GT_MODE _MMIO(0x20d0)
1779 #define GEN7_GT_MODE _MMIO(0x7008)
1780 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1781 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1782 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1783 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1784 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
1785 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
1786 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1787 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
1788
1789 /* WaClearTdlStateAckDirtyBits */
1790 #define GEN8_STATE_ACK _MMIO(0x20F0)
1791 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1792 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1793 #define GEN9_STATE_ACK_TDL0 (1 << 12)
1794 #define GEN9_STATE_ACK_TDL1 (1 << 13)
1795 #define GEN9_STATE_ACK_TDL2 (1 << 14)
1796 #define GEN9_STATE_ACK_TDL3 (1 << 15)
1797 #define GEN9_SUBSLICE_TDL_ACK_BITS \
1798 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1799 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1800
1801 #define GFX_MODE _MMIO(0x2520)
1802 #define GFX_MODE_GEN7 _MMIO(0x229c)
1803 #define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
1804 #define GFX_RUN_LIST_ENABLE (1<<15)
1805 #define GFX_INTERRUPT_STEERING (1<<14)
1806 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1807 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
1808 #define GFX_REPLAY_MODE (1<<11)
1809 #define GFX_PSMI_GRANULARITY (1<<10)
1810 #define GFX_PPGTT_ENABLE (1<<9)
1811 #define GEN8_GFX_PPGTT_48B (1<<7)
1812
1813 #define GFX_FORWARD_VBLANK_MASK (3<<5)
1814 #define GFX_FORWARD_VBLANK_NEVER (0<<5)
1815 #define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1816 #define GFX_FORWARD_VBLANK_COND (2<<5)
1817
1818 #define VLV_DISPLAY_BASE 0x180000
1819 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
1820 #define BXT_MIPI_BASE 0x60000
1821
1822 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1823 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1824 #define SCPD0 _MMIO(0x209c) /* 915+ only */
1825 #define IER _MMIO(0x20a0)
1826 #define IIR _MMIO(0x20a4)
1827 #define IMR _MMIO(0x20a8)
1828 #define ISR _MMIO(0x20ac)
1829 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
1830 #define GINT_DIS (1<<22)
1831 #define GCFG_DIS (1<<8)
1832 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1833 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1834 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1835 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1836 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1837 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1838 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
1839 #define VLV_PCBR_ADDR_SHIFT 12
1840
1841 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1842 #define EIR _MMIO(0x20b0)
1843 #define EMR _MMIO(0x20b4)
1844 #define ESR _MMIO(0x20b8)
1845 #define GM45_ERROR_PAGE_TABLE (1<<5)
1846 #define GM45_ERROR_MEM_PRIV (1<<4)
1847 #define I915_ERROR_PAGE_TABLE (1<<4)
1848 #define GM45_ERROR_CP_PRIV (1<<3)
1849 #define I915_ERROR_MEMORY_REFRESH (1<<1)
1850 #define I915_ERROR_INSTRUCTION (1<<0)
1851 #define INSTPM _MMIO(0x20c0)
1852 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
1853 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1854 will not assert AGPBUSY# and will only
1855 be delivered when out of C3. */
1856 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
1857 #define INSTPM_TLB_INVALIDATE (1<<9)
1858 #define INSTPM_SYNC_FLUSH (1<<5)
1859 #define ACTHD _MMIO(0x20c8)
1860 #define MEM_MODE _MMIO(0x20cc)
1861 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1862 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1863 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
1864 #define FW_BLC _MMIO(0x20d8)
1865 #define FW_BLC2 _MMIO(0x20dc)
1866 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
1867 #define FW_BLC_SELF_EN_MASK (1<<31)
1868 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1869 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
1870 #define MM_BURST_LENGTH 0x00700000
1871 #define MM_FIFO_WATERMARK 0x0001F000
1872 #define LM_BURST_LENGTH 0x00000700
1873 #define LM_FIFO_WATERMARK 0x0000001F
1874 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
1875
1876 /* Make render/texture TLB fetches lower priorty than associated data
1877 * fetches. This is not turned on by default
1878 */
1879 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1880
1881 /* Isoch request wait on GTT enable (Display A/B/C streams).
1882 * Make isoch requests stall on the TLB update. May cause
1883 * display underruns (test mode only)
1884 */
1885 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1886
1887 /* Block grant count for isoch requests when block count is
1888 * set to a finite value.
1889 */
1890 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1891 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1892 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1893 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1894 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1895
1896 /* Enable render writes to complete in C2/C3/C4 power states.
1897 * If this isn't enabled, render writes are prevented in low
1898 * power states. That seems bad to me.
1899 */
1900 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1901
1902 /* This acknowledges an async flip immediately instead
1903 * of waiting for 2TLB fetches.
1904 */
1905 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1906
1907 /* Enables non-sequential data reads through arbiter
1908 */
1909 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
1910
1911 /* Disable FSB snooping of cacheable write cycles from binner/render
1912 * command stream
1913 */
1914 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1915
1916 /* Arbiter time slice for non-isoch streams */
1917 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
1918 #define MI_ARB_TIME_SLICE_1 (0 << 5)
1919 #define MI_ARB_TIME_SLICE_2 (1 << 5)
1920 #define MI_ARB_TIME_SLICE_4 (2 << 5)
1921 #define MI_ARB_TIME_SLICE_6 (3 << 5)
1922 #define MI_ARB_TIME_SLICE_8 (4 << 5)
1923 #define MI_ARB_TIME_SLICE_10 (5 << 5)
1924 #define MI_ARB_TIME_SLICE_14 (6 << 5)
1925 #define MI_ARB_TIME_SLICE_16 (7 << 5)
1926
1927 /* Low priority grace period page size */
1928 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1929 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1930
1931 /* Disable display A/B trickle feed */
1932 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1933
1934 /* Set display plane priority */
1935 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1936 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1937
1938 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
1939 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1940 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1941
1942 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
1943 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1944 #define CM0_IZ_OPT_DISABLE (1<<6)
1945 #define CM0_ZR_OPT_DISABLE (1<<5)
1946 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
1947 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
1948 #define CM0_COLOR_EVICT_DISABLE (1<<3)
1949 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
1950 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1951 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1952 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
1953 #define GFX_FLSH_CNTL_EN (1<<0)
1954 #define ECOSKPD _MMIO(0x21d0)
1955 #define ECO_GATING_CX_ONLY (1<<3)
1956 #define ECO_FLIP_DONE (1<<0)
1957
1958 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
1959 #define RC_OP_FLUSH_ENABLE (1<<0)
1960 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1961 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
1962 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1963 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
1964 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
1965
1966 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
1967 #define GEN6_BLITTER_LOCK_SHIFT 16
1968 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1969
1970 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
1971 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
1972 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1973 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
1974
1975 /* Fuse readout registers for GT */
1976 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
1977 #define CHV_FGT_DISABLE_SS0 (1 << 10)
1978 #define CHV_FGT_DISABLE_SS1 (1 << 11)
1979 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1980 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1981 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1982 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1983 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1984 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1985 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1986 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1987
1988 #define GEN8_FUSE2 _MMIO(0x9120)
1989 #define GEN8_F2_SS_DIS_SHIFT 21
1990 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
1991 #define GEN8_F2_S_ENA_SHIFT 25
1992 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1993
1994 #define GEN9_F2_SS_DIS_SHIFT 20
1995 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1996
1997 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
1998 #define GEN8_EU_DIS0_S0_MASK 0xffffff
1999 #define GEN8_EU_DIS0_S1_SHIFT 24
2000 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2001
2002 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
2003 #define GEN8_EU_DIS1_S1_MASK 0xffff
2004 #define GEN8_EU_DIS1_S2_SHIFT 16
2005 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2006
2007 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
2008 #define GEN8_EU_DIS2_S2_MASK 0xff
2009
2010 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
2011
2012 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
2013 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2014 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2015 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2016 #define GEN6_BSD_GO_INDICATOR (1 << 4)
2017
2018 /* On modern GEN architectures interrupt control consists of two sets
2019 * of registers. The first set pertains to the ring generating the
2020 * interrupt. The second control is for the functional block generating the
2021 * interrupt. These are PM, GT, DE, etc.
2022 *
2023 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2024 * GT interrupt bits, so we don't need to duplicate the defines.
2025 *
2026 * These defines should cover us well from SNB->HSW with minor exceptions
2027 * it can also work on ILK.
2028 */
2029 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2030 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2031 #define GT_BLT_USER_INTERRUPT (1 << 22)
2032 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2033 #define GT_BSD_USER_INTERRUPT (1 << 12)
2034 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
2035 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
2036 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2037 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2038 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2039 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2040 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2041 #define GT_RENDER_USER_INTERRUPT (1 << 0)
2042
2043 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2044 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2045
2046 #define GT_PARITY_ERROR(dev) \
2047 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
2048 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
2049
2050 /* These are all the "old" interrupts */
2051 #define ILK_BSD_USER_INTERRUPT (1<<5)
2052
2053 #define I915_PM_INTERRUPT (1<<31)
2054 #define I915_ISP_INTERRUPT (1<<22)
2055 #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2056 #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
2057 #define I915_MIPIC_INTERRUPT (1<<19)
2058 #define I915_MIPIA_INTERRUPT (1<<18)
2059 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2060 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
2061 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2062 #define I915_MASTER_ERROR_INTERRUPT (1<<15)
2063 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
2064 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
2065 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
2066 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
2067 #define I915_HWB_OOM_INTERRUPT (1<<13)
2068 #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
2069 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
2070 #define I915_MISC_INTERRUPT (1<<11)
2071 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
2072 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
2073 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
2074 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
2075 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
2076 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
2077 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2078 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2079 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2080 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2081 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
2082 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2083 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
2084 #define I915_DEBUG_INTERRUPT (1<<2)
2085 #define I915_WINVALID_INTERRUPT (1<<1)
2086 #define I915_USER_INTERRUPT (1<<1)
2087 #define I915_ASLE_INTERRUPT (1<<0)
2088 #define I915_BSD_USER_INTERRUPT (1<<25)
2089
2090 #define GEN6_BSD_RNCID _MMIO(0x12198)
2091
2092 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
2093 #define GEN7_FF_SCHED_MASK 0x0077070
2094 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
2095 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2096 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2097 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2098 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
2099 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
2100 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2101 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2102 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2103 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
2104 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2105 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2106 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2107 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
2108
2109 /*
2110 * Framebuffer compression (915+ only)
2111 */
2112
2113 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2114 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2115 #define FBC_CONTROL _MMIO(0x3208)
2116 #define FBC_CTL_EN (1<<31)
2117 #define FBC_CTL_PERIODIC (1<<30)
2118 #define FBC_CTL_INTERVAL_SHIFT (16)
2119 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
2120 #define FBC_CTL_C3_IDLE (1<<13)
2121 #define FBC_CTL_STRIDE_SHIFT (5)
2122 #define FBC_CTL_FENCENO_SHIFT (0)
2123 #define FBC_COMMAND _MMIO(0x320c)
2124 #define FBC_CMD_COMPRESS (1<<0)
2125 #define FBC_STATUS _MMIO(0x3210)
2126 #define FBC_STAT_COMPRESSING (1<<31)
2127 #define FBC_STAT_COMPRESSED (1<<30)
2128 #define FBC_STAT_MODIFIED (1<<29)
2129 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
2130 #define FBC_CONTROL2 _MMIO(0x3214)
2131 #define FBC_CTL_FENCE_DBL (0<<4)
2132 #define FBC_CTL_IDLE_IMM (0<<2)
2133 #define FBC_CTL_IDLE_FULL (1<<2)
2134 #define FBC_CTL_IDLE_LINE (2<<2)
2135 #define FBC_CTL_IDLE_DEBUG (3<<2)
2136 #define FBC_CTL_CPU_FENCE (1<<1)
2137 #define FBC_CTL_PLANE(plane) ((plane)<<0)
2138 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2139 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
2140
2141 #define FBC_STATUS2 _MMIO(0x43214)
2142 #define FBC_COMPRESSION_MASK 0x7ff
2143
2144 #define FBC_LL_SIZE (1536)
2145
2146 /* Framebuffer compression for GM45+ */
2147 #define DPFC_CB_BASE _MMIO(0x3200)
2148 #define DPFC_CONTROL _MMIO(0x3208)
2149 #define DPFC_CTL_EN (1<<31)
2150 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
2151 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
2152 #define DPFC_CTL_FENCE_EN (1<<29)
2153 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
2154 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
2155 #define DPFC_SR_EN (1<<10)
2156 #define DPFC_CTL_LIMIT_1X (0<<6)
2157 #define DPFC_CTL_LIMIT_2X (1<<6)
2158 #define DPFC_CTL_LIMIT_4X (2<<6)
2159 #define DPFC_RECOMP_CTL _MMIO(0x320c)
2160 #define DPFC_RECOMP_STALL_EN (1<<27)
2161 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
2162 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2163 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2164 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2165 #define DPFC_STATUS _MMIO(0x3210)
2166 #define DPFC_INVAL_SEG_SHIFT (16)
2167 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
2168 #define DPFC_COMP_SEG_SHIFT (0)
2169 #define DPFC_COMP_SEG_MASK (0x000003ff)
2170 #define DPFC_STATUS2 _MMIO(0x3214)
2171 #define DPFC_FENCE_YOFF _MMIO(0x3218)
2172 #define DPFC_CHICKEN _MMIO(0x3224)
2173 #define DPFC_HT_MODIFY (1<<31)
2174
2175 /* Framebuffer compression for Ironlake */
2176 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
2177 #define ILK_DPFC_CONTROL _MMIO(0x43208)
2178 #define FBC_CTL_FALSE_COLOR (1<<10)
2179 /* The bit 28-8 is reserved */
2180 #define DPFC_RESERVED (0x1FFFFF00)
2181 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2182 #define ILK_DPFC_STATUS _MMIO(0x43210)
2183 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2184 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
2185 #define ILK_FBC_RT_BASE _MMIO(0x2128)
2186 #define ILK_FBC_RT_VALID (1<<0)
2187 #define SNB_FBC_FRONT_BUFFER (1<<1)
2188
2189 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
2190 #define ILK_FBCQ_DIS (1<<22)
2191 #define ILK_PABSTRETCH_DIS (1<<21)
2192
2193
2194 /*
2195 * Framebuffer compression for Sandybridge
2196 *
2197 * The following two registers are of type GTTMMADR
2198 */
2199 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
2200 #define SNB_CPU_FENCE_ENABLE (1<<29)
2201 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
2202
2203 /* Framebuffer compression for Ivybridge */
2204 #define IVB_FBC_RT_BASE _MMIO(0x7020)
2205
2206 #define IPS_CTL _MMIO(0x43408)
2207 #define IPS_ENABLE (1 << 31)
2208
2209 #define MSG_FBC_REND_STATE _MMIO(0x50380)
2210 #define FBC_REND_NUKE (1<<2)
2211 #define FBC_REND_CACHE_CLEAN (1<<1)
2212
2213 /*
2214 * GPIO regs
2215 */
2216 #define GPIOA _MMIO(0x5010)
2217 #define GPIOB _MMIO(0x5014)
2218 #define GPIOC _MMIO(0x5018)
2219 #define GPIOD _MMIO(0x501c)
2220 #define GPIOE _MMIO(0x5020)
2221 #define GPIOF _MMIO(0x5024)
2222 #define GPIOG _MMIO(0x5028)
2223 #define GPIOH _MMIO(0x502c)
2224 # define GPIO_CLOCK_DIR_MASK (1 << 0)
2225 # define GPIO_CLOCK_DIR_IN (0 << 1)
2226 # define GPIO_CLOCK_DIR_OUT (1 << 1)
2227 # define GPIO_CLOCK_VAL_MASK (1 << 2)
2228 # define GPIO_CLOCK_VAL_OUT (1 << 3)
2229 # define GPIO_CLOCK_VAL_IN (1 << 4)
2230 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2231 # define GPIO_DATA_DIR_MASK (1 << 8)
2232 # define GPIO_DATA_DIR_IN (0 << 9)
2233 # define GPIO_DATA_DIR_OUT (1 << 9)
2234 # define GPIO_DATA_VAL_MASK (1 << 10)
2235 # define GPIO_DATA_VAL_OUT (1 << 11)
2236 # define GPIO_DATA_VAL_IN (1 << 12)
2237 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2238
2239 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
2240 #define GMBUS_RATE_100KHZ (0<<8)
2241 #define GMBUS_RATE_50KHZ (1<<8)
2242 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2243 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2244 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
2245 #define GMBUS_PIN_DISABLED 0
2246 #define GMBUS_PIN_SSC 1
2247 #define GMBUS_PIN_VGADDC 2
2248 #define GMBUS_PIN_PANEL 3
2249 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2250 #define GMBUS_PIN_DPC 4 /* HDMIC */
2251 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2252 #define GMBUS_PIN_DPD 6 /* HDMID */
2253 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */
2254 #define GMBUS_PIN_1_BXT 1
2255 #define GMBUS_PIN_2_BXT 2
2256 #define GMBUS_PIN_3_BXT 3
2257 #define GMBUS_NUM_PINS 7 /* including 0 */
2258 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
2259 #define GMBUS_SW_CLR_INT (1<<31)
2260 #define GMBUS_SW_RDY (1<<30)
2261 #define GMBUS_ENT (1<<29) /* enable timeout */
2262 #define GMBUS_CYCLE_NONE (0<<25)
2263 #define GMBUS_CYCLE_WAIT (1<<25)
2264 #define GMBUS_CYCLE_INDEX (2<<25)
2265 #define GMBUS_CYCLE_STOP (4<<25)
2266 #define GMBUS_BYTE_COUNT_SHIFT 16
2267 #define GMBUS_BYTE_COUNT_MAX 256U
2268 #define GMBUS_SLAVE_INDEX_SHIFT 8
2269 #define GMBUS_SLAVE_ADDR_SHIFT 1
2270 #define GMBUS_SLAVE_READ (1<<0)
2271 #define GMBUS_SLAVE_WRITE (0<<0)
2272 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
2273 #define GMBUS_INUSE (1<<15)
2274 #define GMBUS_HW_WAIT_PHASE (1<<14)
2275 #define GMBUS_STALL_TIMEOUT (1<<13)
2276 #define GMBUS_INT (1<<12)
2277 #define GMBUS_HW_RDY (1<<11)
2278 #define GMBUS_SATOER (1<<10)
2279 #define GMBUS_ACTIVE (1<<9)
2280 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2281 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
2282 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2283 #define GMBUS_NAK_EN (1<<3)
2284 #define GMBUS_IDLE_EN (1<<2)
2285 #define GMBUS_HW_WAIT_EN (1<<1)
2286 #define GMBUS_HW_RDY_EN (1<<0)
2287 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
2288 #define GMBUS_2BYTE_INDEX_EN (1<<31)
2289
2290 /*
2291 * Clock control & power management
2292 */
2293 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2294 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2295 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2296 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
2297
2298 #define VGA0 _MMIO(0x6000)
2299 #define VGA1 _MMIO(0x6004)
2300 #define VGA_PD _MMIO(0x6010)
2301 #define VGA0_PD_P2_DIV_4 (1 << 7)
2302 #define VGA0_PD_P1_DIV_2 (1 << 5)
2303 #define VGA0_PD_P1_SHIFT 0
2304 #define VGA0_PD_P1_MASK (0x1f << 0)
2305 #define VGA1_PD_P2_DIV_4 (1 << 15)
2306 #define VGA1_PD_P1_DIV_2 (1 << 13)
2307 #define VGA1_PD_P1_SHIFT 8
2308 #define VGA1_PD_P1_MASK (0x1f << 8)
2309 #define DPLL_VCO_ENABLE (1 << 31)
2310 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
2311 #define DPLL_DVO_2X_MODE (1 << 30)
2312 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
2313 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
2314 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
2315 #define DPLL_VGA_MODE_DIS (1 << 28)
2316 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2317 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2318 #define DPLL_MODE_MASK (3 << 26)
2319 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2320 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2321 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2322 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2323 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2324 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2325 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
2326 #define DPLL_LOCK_VLV (1<<15)
2327 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
2328 #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2329 #define DPLL_SSC_REF_CLK_CHV (1<<13)
2330 #define DPLL_PORTC_READY_MASK (0xf << 4)
2331 #define DPLL_PORTB_READY_MASK (0xf)
2332
2333 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
2334
2335 /* Additional CHV pll/phy registers */
2336 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
2337 #define DPLL_PORTD_READY_MASK (0xf)
2338 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
2339 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
2340 #define PHY_LDO_DELAY_0NS 0x0
2341 #define PHY_LDO_DELAY_200NS 0x1
2342 #define PHY_LDO_DELAY_600NS 0x2
2343 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
2344 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
2345 #define PHY_CH_SU_PSR 0x1
2346 #define PHY_CH_DEEP_PSR 0x7
2347 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2348 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
2349 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
2350 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
2351 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2352 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
2353
2354 /*
2355 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2356 * this field (only one bit may be set).
2357 */
2358 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2359 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2360 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
2361 /* i830, required in DVO non-gang */
2362 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
2363 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2364 #define PLL_REF_INPUT_DREFCLK (0 << 13)
2365 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2366 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2367 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2368 #define PLL_REF_INPUT_MASK (3 << 13)
2369 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
2370 /* Ironlake */
2371 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2372 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2373 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2374 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2375 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2376
2377 /*
2378 * Parallel to Serial Load Pulse phase selection.
2379 * Selects the phase for the 10X DPLL clock for the PCIe
2380 * digital display port. The range is 4 to 13; 10 or more
2381 * is just a flip delay. The default is 6
2382 */
2383 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2384 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2385 /*
2386 * SDVO multiplier for 945G/GM. Not used on 965.
2387 */
2388 #define SDVO_MULTIPLIER_MASK 0x000000ff
2389 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
2390 #define SDVO_MULTIPLIER_SHIFT_VGA 0
2391
2392 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2393 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2394 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2395 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
2396
2397 /*
2398 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2399 *
2400 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2401 */
2402 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2403 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
2404 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2405 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2406 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2407 /*
2408 * SDVO/UDI pixel multiplier.
2409 *
2410 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2411 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2412 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2413 * dummy bytes in the datastream at an increased clock rate, with both sides of
2414 * the link knowing how many bytes are fill.
2415 *
2416 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2417 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2418 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2419 * through an SDVO command.
2420 *
2421 * This register field has values of multiplication factor minus 1, with
2422 * a maximum multiplier of 5 for SDVO.
2423 */
2424 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2425 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2426 /*
2427 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2428 * This best be set to the default value (3) or the CRT won't work. No,
2429 * I don't entirely understand what this does...
2430 */
2431 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2432 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
2433
2434 #define _FPA0 0x6040
2435 #define _FPA1 0x6044
2436 #define _FPB0 0x6048
2437 #define _FPB1 0x604c
2438 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2439 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
2440 #define FP_N_DIV_MASK 0x003f0000
2441 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
2442 #define FP_N_DIV_SHIFT 16
2443 #define FP_M1_DIV_MASK 0x00003f00
2444 #define FP_M1_DIV_SHIFT 8
2445 #define FP_M2_DIV_MASK 0x0000003f
2446 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
2447 #define FP_M2_DIV_SHIFT 0
2448 #define DPLL_TEST _MMIO(0x606c)
2449 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2450 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2451 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2452 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2453 #define DPLLB_TEST_N_BYPASS (1 << 19)
2454 #define DPLLB_TEST_M_BYPASS (1 << 18)
2455 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2456 #define DPLLA_TEST_N_BYPASS (1 << 3)
2457 #define DPLLA_TEST_M_BYPASS (1 << 2)
2458 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2459 #define D_STATE _MMIO(0x6104)
2460 #define DSTATE_GFX_RESET_I830 (1<<6)
2461 #define DSTATE_PLL_D3_OFF (1<<3)
2462 #define DSTATE_GFX_CLOCK_GATING (1<<1)
2463 #define DSTATE_DOT_CLOCK_GATING (1<<0)
2464 #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
2465 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2466 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2467 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2468 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2469 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2470 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2471 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2472 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2473 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2474 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2475 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2476 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2477 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2478 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2479 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2480 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2481 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2482 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2483 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2484 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2485 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2486 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2487 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2488 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2489 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2490 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2491 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2492 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
2493 /*
2494 * This bit must be set on the 830 to prevent hangs when turning off the
2495 * overlay scaler.
2496 */
2497 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2498 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2499 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2500 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2501 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2502
2503 #define RENCLK_GATE_D1 _MMIO(0x6204)
2504 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2505 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2506 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2507 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2508 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2509 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2510 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2511 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2512 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
2513 /* This bit must be unset on 855,865 */
2514 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
2515 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2516 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
2517 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
2518 /* This bit must be set on 855,865. */
2519 # define SV_CLOCK_GATE_DISABLE (1 << 0)
2520 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2521 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2522 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2523 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2524 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2525 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2526 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2527 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2528 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2529 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2530 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2531 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2532 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2533 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2534 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2535 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2536 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2537
2538 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
2539 /* This bit must always be set on 965G/965GM */
2540 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2541 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2542 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2543 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2544 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2545 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
2546 /* This bit must always be set on 965G */
2547 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2548 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2549 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2550 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2551 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2552 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2553 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2554 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2555 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2556 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2557 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2558 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2559 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2560 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2561 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2562 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2563 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2564 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2565 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2566
2567 #define RENCLK_GATE_D2 _MMIO(0x6208)
2568 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2569 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2570 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
2571
2572 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
2573 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2574
2575 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2576 #define DEUC _MMIO(0x6214) /* CRL only */
2577
2578 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
2579 #define FW_CSPWRDWNEN (1<<15)
2580
2581 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
2582
2583 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
2584 #define CDCLK_FREQ_SHIFT 4
2585 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2586 #define CZCLK_FREQ_MASK 0xf
2587
2588 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
2589 #define PFI_CREDIT_63 (9 << 28) /* chv only */
2590 #define PFI_CREDIT_31 (8 << 28) /* chv only */
2591 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2592 #define PFI_CREDIT_RESEND (1 << 27)
2593 #define VGA_FAST_MODE_DISABLE (1 << 14)
2594
2595 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
2596
2597 /*
2598 * Palette regs
2599 */
2600 #define PALETTE_A_OFFSET 0xa000
2601 #define PALETTE_B_OFFSET 0xa800
2602 #define CHV_PALETTE_C_OFFSET 0xc000
2603 #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2604 dev_priv->info.display_mmio_offset + (i) * 4)
2605
2606 /* MCH MMIO space */
2607
2608 /*
2609 * MCHBAR mirror.
2610 *
2611 * This mirrors the MCHBAR MMIO space whose location is determined by
2612 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2613 * every way. It is not accessible from the CP register read instructions.
2614 *
2615 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2616 * just read.
2617 */
2618 #define MCHBAR_MIRROR_BASE 0x10000
2619
2620 #define MCHBAR_MIRROR_BASE_SNB 0x140000
2621
2622 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2623 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
2624 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2625 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2626
2627 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
2628 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
2629
2630 /* 915-945 and GM965 MCH register controlling DRAM channel access */
2631 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
2632 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2633 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2634 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2635 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
2636 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
2637 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
2638 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
2639 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
2640
2641 /* Pineview MCH register contains DDR3 setting */
2642 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
2643 #define CSHRDDR3CTL_DDR3 (1 << 2)
2644
2645 /* 965 MCH register controlling DRAM channel configuration */
2646 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2647 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
2648
2649 /* snb MCH registers for reading the DRAM channel configuration */
2650 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2651 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2652 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
2653 #define MAD_DIMM_ECC_MASK (0x3 << 24)
2654 #define MAD_DIMM_ECC_OFF (0x0 << 24)
2655 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2656 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2657 #define MAD_DIMM_ECC_ON (0x3 << 24)
2658 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2659 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2660 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2661 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2662 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2663 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2664 #define MAD_DIMM_A_SELECT (0x1 << 16)
2665 /* DIMM sizes are in multiples of 256mb. */
2666 #define MAD_DIMM_B_SIZE_SHIFT 8
2667 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2668 #define MAD_DIMM_A_SIZE_SHIFT 0
2669 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2670
2671 /* snb MCH registers for priority tuning */
2672 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2673 #define MCH_SSKPD_WM0_MASK 0x3f
2674 #define MCH_SSKPD_WM0_VAL 0xc
2675
2676 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
2677
2678 /* Clocking configuration register */
2679 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
2680 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
2681 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2682 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2683 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2684 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2685 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
2686 /* Note, below two are guess */
2687 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
2688 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
2689 #define CLKCFG_FSB_MASK (7 << 0)
2690 #define CLKCFG_MEM_533 (1 << 4)
2691 #define CLKCFG_MEM_667 (2 << 4)
2692 #define CLKCFG_MEM_800 (3 << 4)
2693 #define CLKCFG_MEM_MASK (7 << 4)
2694
2695 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2696 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
2697
2698 #define TSC1 _MMIO(0x11001)
2699 #define TSE (1<<0)
2700 #define TR1 _MMIO(0x11006)
2701 #define TSFS _MMIO(0x11020)
2702 #define TSFS_SLOPE_MASK 0x0000ff00
2703 #define TSFS_SLOPE_SHIFT 8
2704 #define TSFS_INTR_MASK 0x000000ff
2705
2706 #define CRSTANDVID _MMIO(0x11100)
2707 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2708 #define PXVFREQ_PX_MASK 0x7f000000
2709 #define PXVFREQ_PX_SHIFT 24
2710 #define VIDFREQ_BASE _MMIO(0x11110)
2711 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2712 #define VIDFREQ2 _MMIO(0x11114)
2713 #define VIDFREQ3 _MMIO(0x11118)
2714 #define VIDFREQ4 _MMIO(0x1111c)
2715 #define VIDFREQ_P0_MASK 0x1f000000
2716 #define VIDFREQ_P0_SHIFT 24
2717 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2718 #define VIDFREQ_P0_CSCLK_SHIFT 20
2719 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2720 #define VIDFREQ_P0_CRCLK_SHIFT 16
2721 #define VIDFREQ_P1_MASK 0x00001f00
2722 #define VIDFREQ_P1_SHIFT 8
2723 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2724 #define VIDFREQ_P1_CSCLK_SHIFT 4
2725 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2726 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
2727 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
2728 #define INTTOEXT_MAP3_SHIFT 24
2729 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2730 #define INTTOEXT_MAP2_SHIFT 16
2731 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2732 #define INTTOEXT_MAP1_SHIFT 8
2733 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2734 #define INTTOEXT_MAP0_SHIFT 0
2735 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2736 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
2737 #define MEMCTL_CMD_MASK 0xe000
2738 #define MEMCTL_CMD_SHIFT 13
2739 #define MEMCTL_CMD_RCLK_OFF 0
2740 #define MEMCTL_CMD_RCLK_ON 1
2741 #define MEMCTL_CMD_CHFREQ 2
2742 #define MEMCTL_CMD_CHVID 3
2743 #define MEMCTL_CMD_VMMOFF 4
2744 #define MEMCTL_CMD_VMMON 5
2745 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2746 when command complete */
2747 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2748 #define MEMCTL_FREQ_SHIFT 8
2749 #define MEMCTL_SFCAVM (1<<7)
2750 #define MEMCTL_TGT_VID_MASK 0x007f
2751 #define MEMIHYST _MMIO(0x1117c)
2752 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
2753 #define MEMINT_RSEXIT_EN (1<<8)
2754 #define MEMINT_CX_SUPR_EN (1<<7)
2755 #define MEMINT_CONT_BUSY_EN (1<<6)
2756 #define MEMINT_AVG_BUSY_EN (1<<5)
2757 #define MEMINT_EVAL_CHG_EN (1<<4)
2758 #define MEMINT_MON_IDLE_EN (1<<3)
2759 #define MEMINT_UP_EVAL_EN (1<<2)
2760 #define MEMINT_DOWN_EVAL_EN (1<<1)
2761 #define MEMINT_SW_CMD_EN (1<<0)
2762 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
2763 #define MEM_RSEXIT_MASK 0xc000
2764 #define MEM_RSEXIT_SHIFT 14
2765 #define MEM_CONT_BUSY_MASK 0x3000
2766 #define MEM_CONT_BUSY_SHIFT 12
2767 #define MEM_AVG_BUSY_MASK 0x0c00
2768 #define MEM_AVG_BUSY_SHIFT 10
2769 #define MEM_EVAL_CHG_MASK 0x0300
2770 #define MEM_EVAL_BUSY_SHIFT 8
2771 #define MEM_MON_IDLE_MASK 0x00c0
2772 #define MEM_MON_IDLE_SHIFT 6
2773 #define MEM_UP_EVAL_MASK 0x0030
2774 #define MEM_UP_EVAL_SHIFT 4
2775 #define MEM_DOWN_EVAL_MASK 0x000c
2776 #define MEM_DOWN_EVAL_SHIFT 2
2777 #define MEM_SW_CMD_MASK 0x0003
2778 #define MEM_INT_STEER_GFX 0
2779 #define MEM_INT_STEER_CMR 1
2780 #define MEM_INT_STEER_SMI 2
2781 #define MEM_INT_STEER_SCI 3
2782 #define MEMINTRSTS _MMIO(0x11184)
2783 #define MEMINT_RSEXIT (1<<7)
2784 #define MEMINT_CONT_BUSY (1<<6)
2785 #define MEMINT_AVG_BUSY (1<<5)
2786 #define MEMINT_EVAL_CHG (1<<4)
2787 #define MEMINT_MON_IDLE (1<<3)
2788 #define MEMINT_UP_EVAL (1<<2)
2789 #define MEMINT_DOWN_EVAL (1<<1)
2790 #define MEMINT_SW_CMD (1<<0)
2791 #define MEMMODECTL _MMIO(0x11190)
2792 #define MEMMODE_BOOST_EN (1<<31)
2793 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2794 #define MEMMODE_BOOST_FREQ_SHIFT 24
2795 #define MEMMODE_IDLE_MODE_MASK 0x00030000
2796 #define MEMMODE_IDLE_MODE_SHIFT 16
2797 #define MEMMODE_IDLE_MODE_EVAL 0
2798 #define MEMMODE_IDLE_MODE_CONT 1
2799 #define MEMMODE_HWIDLE_EN (1<<15)
2800 #define MEMMODE_SWMODE_EN (1<<14)
2801 #define MEMMODE_RCLK_GATE (1<<13)
2802 #define MEMMODE_HW_UPDATE (1<<12)
2803 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2804 #define MEMMODE_FSTART_SHIFT 8
2805 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2806 #define MEMMODE_FMAX_SHIFT 4
2807 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2808 #define RCBMAXAVG _MMIO(0x1119c)
2809 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
2810 #define SWMEMCMD_RENDER_OFF (0 << 13)
2811 #define SWMEMCMD_RENDER_ON (1 << 13)
2812 #define SWMEMCMD_SWFREQ (2 << 13)
2813 #define SWMEMCMD_TARVID (3 << 13)
2814 #define SWMEMCMD_VRM_OFF (4 << 13)
2815 #define SWMEMCMD_VRM_ON (5 << 13)
2816 #define CMDSTS (1<<12)
2817 #define SFCAVM (1<<11)
2818 #define SWFREQ_MASK 0x0380 /* P0-7 */
2819 #define SWFREQ_SHIFT 7
2820 #define TARVID_MASK 0x001f
2821 #define MEMSTAT_CTG _MMIO(0x111a0)
2822 #define RCBMINAVG _MMIO(0x111a0)
2823 #define RCUPEI _MMIO(0x111b0)
2824 #define RCDNEI _MMIO(0x111b4)
2825 #define RSTDBYCTL _MMIO(0x111b8)
2826 #define RS1EN (1<<31)
2827 #define RS2EN (1<<30)
2828 #define RS3EN (1<<29)
2829 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2830 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2831 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2832 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2833 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2834 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2835 #define RSX_STATUS_MASK (7<<20)
2836 #define RSX_STATUS_ON (0<<20)
2837 #define RSX_STATUS_RC1 (1<<20)
2838 #define RSX_STATUS_RC1E (2<<20)
2839 #define RSX_STATUS_RS1 (3<<20)
2840 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2841 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2842 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2843 #define RSX_STATUS_RSVD2 (7<<20)
2844 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2845 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2846 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
2847 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2848 #define RS1CONTSAV_MASK (3<<14)
2849 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2850 #define RS1CONTSAV_RSVD (1<<14)
2851 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2852 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2853 #define NORMSLEXLAT_MASK (3<<12)
2854 #define SLOW_RS123 (0<<12)
2855 #define SLOW_RS23 (1<<12)
2856 #define SLOW_RS3 (2<<12)
2857 #define NORMAL_RS123 (3<<12)
2858 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2859 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2860 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2861 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2862 #define RS_CSTATE_MASK (3<<4)
2863 #define RS_CSTATE_C367_RS1 (0<<4)
2864 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2865 #define RS_CSTATE_RSVD (2<<4)
2866 #define RS_CSTATE_C367_RS2 (3<<4)
2867 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2868 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
2869 #define VIDCTL _MMIO(0x111c0)
2870 #define VIDSTS _MMIO(0x111c8)
2871 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
2872 #define MEMSTAT_ILK _MMIO(0x111f8)
2873 #define MEMSTAT_VID_MASK 0x7f00
2874 #define MEMSTAT_VID_SHIFT 8
2875 #define MEMSTAT_PSTATE_MASK 0x00f8
2876 #define MEMSTAT_PSTATE_SHIFT 3
2877 #define MEMSTAT_MON_ACTV (1<<2)
2878 #define MEMSTAT_SRC_CTL_MASK 0x0003
2879 #define MEMSTAT_SRC_CTL_CORE 0
2880 #define MEMSTAT_SRC_CTL_TRB 1
2881 #define MEMSTAT_SRC_CTL_THM 2
2882 #define MEMSTAT_SRC_CTL_STDBY 3
2883 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
2884 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
2885 #define PMMISC _MMIO(0x11214)
2886 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
2887 #define SDEW _MMIO(0x1124c)
2888 #define CSIEW0 _MMIO(0x11250)
2889 #define CSIEW1 _MMIO(0x11254)
2890 #define CSIEW2 _MMIO(0x11258)
2891 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2892 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2893 #define MCHAFE _MMIO(0x112c0)
2894 #define CSIEC _MMIO(0x112e0)
2895 #define DMIEC _MMIO(0x112e4)
2896 #define DDREC _MMIO(0x112e8)
2897 #define PEG0EC _MMIO(0x112ec)
2898 #define PEG1EC _MMIO(0x112f0)
2899 #define GFXEC _MMIO(0x112f4)
2900 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
2901 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
2902 #define ECR _MMIO(0x11600)
2903 #define ECR_GPFE (1<<31)
2904 #define ECR_IMONE (1<<30)
2905 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2906 #define OGW0 _MMIO(0x11608)
2907 #define OGW1 _MMIO(0x1160c)
2908 #define EG0 _MMIO(0x11610)
2909 #define EG1 _MMIO(0x11614)
2910 #define EG2 _MMIO(0x11618)
2911 #define EG3 _MMIO(0x1161c)
2912 #define EG4 _MMIO(0x11620)
2913 #define EG5 _MMIO(0x11624)
2914 #define EG6 _MMIO(0x11628)
2915 #define EG7 _MMIO(0x1162c)
2916 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2917 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2918 #define LCFUSE02 _MMIO(0x116c0)
2919 #define LCFUSE_HIV_MASK 0x000000ff
2920 #define CSIPLL0 _MMIO(0x12c10)
2921 #define DDRMPLL1 _MMIO(0X12c20)
2922 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
2923
2924 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
2925 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2926
2927 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2928 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2929 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2930 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2931 #define BXT_RP_STATE_CAP _MMIO(0x138170)
2932
2933 #define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2934 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2935 #define INTERVAL_0_833_US(us) (((us) * 6) / 5)
2936 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2937 (IS_BROXTON(dev_priv) ? \
2938 INTERVAL_0_833_US(us) : \
2939 INTERVAL_1_33_US(us)) : \
2940 INTERVAL_1_28_US(us))
2941
2942 /*
2943 * Logical Context regs
2944 */
2945 #define CCID _MMIO(0x2180)
2946 #define CCID_EN (1<<0)
2947 /*
2948 * Notes on SNB/IVB/VLV context size:
2949 * - Power context is saved elsewhere (LLC or stolen)
2950 * - Ring/execlist context is saved on SNB, not on IVB
2951 * - Extended context size already includes render context size
2952 * - We always need to follow the extended context size.
2953 * SNB BSpec has comments indicating that we should use the
2954 * render context size instead if execlists are disabled, but
2955 * based on empirical testing that's just nonsense.
2956 * - Pipelined/VF state is saved on SNB/IVB respectively
2957 * - GT1 size just indicates how much of render context
2958 * doesn't need saving on GT1
2959 */
2960 #define CXT_SIZE _MMIO(0x21a0)
2961 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2962 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2963 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2964 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2965 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
2966 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
2967 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2968 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2969 #define GEN7_CXT_SIZE _MMIO(0x21a8)
2970 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2971 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2972 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2973 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2974 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2975 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
2976 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
2977 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2978 /* Haswell does have the CXT_SIZE register however it does not appear to be
2979 * valid. Now, docs explain in dwords what is in the context object. The full
2980 * size is 70720 bytes, however, the power context and execlist context will
2981 * never be saved (power context is stored elsewhere, and execlists don't work
2982 * on HSW) - so the final size, including the extra state required for the
2983 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
2984 */
2985 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
2986 /* Same as Haswell, but 72064 bytes now. */
2987 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2988
2989 #define CHV_CLK_CTL1 _MMIO(0x101100)
2990 #define VLV_CLK_CTL2 _MMIO(0x101104)
2991 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2992
2993 /*
2994 * Overlay regs
2995 */
2996
2997 #define OVADD _MMIO(0x30000)
2998 #define DOVSTA _MMIO(0x30008)
2999 #define OC_BUF (0x3<<20)
3000 #define OGAMC5 _MMIO(0x30010)
3001 #define OGAMC4 _MMIO(0x30014)
3002 #define OGAMC3 _MMIO(0x30018)
3003 #define OGAMC2 _MMIO(0x3001c)
3004 #define OGAMC1 _MMIO(0x30020)
3005 #define OGAMC0 _MMIO(0x30024)
3006
3007 /*
3008 * GEN9 clock gating regs
3009 */
3010 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3011 #define PWM2_GATING_DIS (1 << 14)
3012 #define PWM1_GATING_DIS (1 << 13)
3013
3014 /*
3015 * Display engine regs
3016 */
3017
3018 /* Pipe A CRC regs */
3019 #define _PIPE_CRC_CTL_A 0x60050
3020 #define PIPE_CRC_ENABLE (1 << 31)
3021 /* ivb+ source selection */
3022 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3023 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3024 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
3025 /* ilk+ source selection */
3026 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3027 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3028 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3029 /* embedded DP port on the north display block, reserved on ivb */
3030 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3031 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
3032 /* vlv source selection */
3033 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3034 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3035 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3036 /* with DP port the pipe source is invalid */
3037 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3038 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3039 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3040 /* gen3+ source selection */
3041 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3042 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3043 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3044 /* with DP/TV port the pipe source is invalid */
3045 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3046 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3047 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3048 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3049 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3050 /* gen2 doesn't have source selection bits */
3051 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
3052
3053 #define _PIPE_CRC_RES_1_A_IVB 0x60064
3054 #define _PIPE_CRC_RES_2_A_IVB 0x60068
3055 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
3056 #define _PIPE_CRC_RES_4_A_IVB 0x60070
3057 #define _PIPE_CRC_RES_5_A_IVB 0x60074
3058
3059 #define _PIPE_CRC_RES_RED_A 0x60060
3060 #define _PIPE_CRC_RES_GREEN_A 0x60064
3061 #define _PIPE_CRC_RES_BLUE_A 0x60068
3062 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3063 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
3064
3065 /* Pipe B CRC regs */
3066 #define _PIPE_CRC_RES_1_B_IVB 0x61064
3067 #define _PIPE_CRC_RES_2_B_IVB 0x61068
3068 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
3069 #define _PIPE_CRC_RES_4_B_IVB 0x61070
3070 #define _PIPE_CRC_RES_5_B_IVB 0x61074
3071
3072 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3073 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3074 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3075 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3076 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3077 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3078
3079 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3080 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3081 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3082 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3083 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
3084
3085 /* Pipe A timing regs */
3086 #define _HTOTAL_A 0x60000
3087 #define _HBLANK_A 0x60004
3088 #define _HSYNC_A 0x60008
3089 #define _VTOTAL_A 0x6000c
3090 #define _VBLANK_A 0x60010
3091 #define _VSYNC_A 0x60014
3092 #define _PIPEASRC 0x6001c
3093 #define _BCLRPAT_A 0x60020
3094 #define _VSYNCSHIFT_A 0x60028
3095 #define _PIPE_MULT_A 0x6002c
3096
3097 /* Pipe B timing regs */
3098 #define _HTOTAL_B 0x61000
3099 #define _HBLANK_B 0x61004
3100 #define _HSYNC_B 0x61008
3101 #define _VTOTAL_B 0x6100c
3102 #define _VBLANK_B 0x61010
3103 #define _VSYNC_B 0x61014
3104 #define _PIPEBSRC 0x6101c
3105 #define _BCLRPAT_B 0x61020
3106 #define _VSYNCSHIFT_B 0x61028
3107 #define _PIPE_MULT_B 0x6102c
3108
3109 #define TRANSCODER_A_OFFSET 0x60000
3110 #define TRANSCODER_B_OFFSET 0x61000
3111 #define TRANSCODER_C_OFFSET 0x62000
3112 #define CHV_TRANSCODER_C_OFFSET 0x63000
3113 #define TRANSCODER_EDP_OFFSET 0x6f000
3114
3115 #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
3116 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3117 dev_priv->info.display_mmio_offset)
3118
3119 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3120 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3121 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3122 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3123 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3124 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3125 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3126 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3127 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3128 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
3129
3130 /* VLV eDP PSR registers */
3131 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3132 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3133 #define VLV_EDP_PSR_ENABLE (1<<0)
3134 #define VLV_EDP_PSR_RESET (1<<1)
3135 #define VLV_EDP_PSR_MODE_MASK (7<<2)
3136 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3137 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3138 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3139 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3140 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3141 #define VLV_EDP_PSR_DBL_FRAME (1<<10)
3142 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3143 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3144 #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
3145
3146 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3147 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3148 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3149 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3150 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3151 #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
3152
3153 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3154 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3155 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3156 #define VLV_EDP_PSR_CURR_STATE_MASK 7
3157 #define VLV_EDP_PSR_DISABLED (0<<0)
3158 #define VLV_EDP_PSR_INACTIVE (1<<0)
3159 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3160 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3161 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3162 #define VLV_EDP_PSR_EXIT (5<<0)
3163 #define VLV_EDP_PSR_IN_TRANS (1<<7)
3164 #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
3165
3166 /* HSW+ eDP PSR registers */
3167 #define HSW_EDP_PSR_BASE 0x64800
3168 #define BDW_EDP_PSR_BASE 0x6f800
3169 #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
3170 #define EDP_PSR_ENABLE (1<<31)
3171 #define BDW_PSR_SINGLE_FRAME (1<<30)
3172 #define EDP_PSR_LINK_STANDBY (1<<27)
3173 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3174 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3175 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3176 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3177 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3178 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3179 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3180 #define EDP_PSR_TP1_TP2_SEL (0<<11)
3181 #define EDP_PSR_TP1_TP3_SEL (1<<11)
3182 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3183 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3184 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3185 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3186 #define EDP_PSR_TP1_TIME_500us (0<<4)
3187 #define EDP_PSR_TP1_TIME_100us (1<<4)
3188 #define EDP_PSR_TP1_TIME_2500us (2<<4)
3189 #define EDP_PSR_TP1_TIME_0us (3<<4)
3190 #define EDP_PSR_IDLE_FRAME_SHIFT 0
3191
3192 #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3193 #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
3194
3195 #define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
3196 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
3197 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3198 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3199 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3200 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3201 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3202 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3203 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3204 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
3205 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3206 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3207 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3208 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3209 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3210 #define EDP_PSR_STATUS_COUNT_SHIFT 16
3211 #define EDP_PSR_STATUS_COUNT_MASK 0xf
3212 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3213 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3214 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3215 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3216 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3217 #define EDP_PSR_STATUS_IDLE_MASK 0xf
3218
3219 #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
3220 #define EDP_PSR_PERF_CNT_MASK 0xffffff
3221
3222 #define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
3223 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3224 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3225 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3226
3227 #define EDP_PSR2_CTL _MMIO(0x6f900)
3228 #define EDP_PSR2_ENABLE (1<<31)
3229 #define EDP_SU_TRACK_ENABLE (1<<30)
3230 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3231 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3232 #define EDP_PSR2_TP2_TIME_500 (0<<8)
3233 #define EDP_PSR2_TP2_TIME_100 (1<<8)
3234 #define EDP_PSR2_TP2_TIME_2500 (2<<8)
3235 #define EDP_PSR2_TP2_TIME_50 (3<<8)
3236 #define EDP_PSR2_TP2_TIME_MASK (3<<8)
3237 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3238 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3239 #define EDP_PSR2_IDLE_MASK 0xf
3240
3241 /* VGA port control */
3242 #define ADPA _MMIO(0x61100)
3243 #define PCH_ADPA _MMIO(0xe1100)
3244 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
3245
3246 #define ADPA_DAC_ENABLE (1<<31)
3247 #define ADPA_DAC_DISABLE 0
3248 #define ADPA_PIPE_SELECT_MASK (1<<30)
3249 #define ADPA_PIPE_A_SELECT 0
3250 #define ADPA_PIPE_B_SELECT (1<<30)
3251 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
3252 /* CPT uses bits 29:30 for pch transcoder select */
3253 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3254 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3255 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3256 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3257 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3258 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3259 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3260 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3261 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3262 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3263 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3264 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3265 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3266 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3267 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3268 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3269 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3270 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3271 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3272 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
3273 #define ADPA_SETS_HVPOLARITY 0
3274 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
3275 #define ADPA_VSYNC_CNTL_ENABLE 0
3276 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
3277 #define ADPA_HSYNC_CNTL_ENABLE 0
3278 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3279 #define ADPA_VSYNC_ACTIVE_LOW 0
3280 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3281 #define ADPA_HSYNC_ACTIVE_LOW 0
3282 #define ADPA_DPMS_MASK (~(3<<10))
3283 #define ADPA_DPMS_ON (0<<10)
3284 #define ADPA_DPMS_SUSPEND (1<<10)
3285 #define ADPA_DPMS_STANDBY (2<<10)
3286 #define ADPA_DPMS_OFF (3<<10)
3287
3288
3289 /* Hotplug control (945+ only) */
3290 #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
3291 #define PORTB_HOTPLUG_INT_EN (1 << 29)
3292 #define PORTC_HOTPLUG_INT_EN (1 << 28)
3293 #define PORTD_HOTPLUG_INT_EN (1 << 27)
3294 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
3295 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
3296 #define TV_HOTPLUG_INT_EN (1 << 18)
3297 #define CRT_HOTPLUG_INT_EN (1 << 9)
3298 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3299 PORTC_HOTPLUG_INT_EN | \
3300 PORTD_HOTPLUG_INT_EN | \
3301 SDVOC_HOTPLUG_INT_EN | \
3302 SDVOB_HOTPLUG_INT_EN | \
3303 CRT_HOTPLUG_INT_EN)
3304 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
3305 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3306 /* must use period 64 on GM45 according to docs */
3307 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3308 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3309 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3310 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3311 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3312 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3313 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3314 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3315 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3316 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3317 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3318 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
3319
3320 #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
3321 /*
3322 * HDMI/DP bits are g4x+
3323 *
3324 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3325 * Please check the detailed lore in the commit message for for experimental
3326 * evidence.
3327 */
3328 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3329 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3330 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3331 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3332 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3333 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3334 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3335 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3336 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
3337 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3338 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
3339 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
3340 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3341 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
3342 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
3343 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3344 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
3345 /* CRT/TV common between gen3+ */
3346 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
3347 #define TV_HOTPLUG_INT_STATUS (1 << 10)
3348 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3349 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3350 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3351 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
3352 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3353 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3354 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
3355 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3356
3357 /* SDVO is different across gen3/4 */
3358 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3359 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
3360 /*
3361 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3362 * since reality corrobates that they're the same as on gen3. But keep these
3363 * bits here (and the comment!) to help any other lost wanderers back onto the
3364 * right tracks.
3365 */
3366 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3367 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3368 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3369 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
3370 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3371 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3372 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3373 PORTB_HOTPLUG_INT_STATUS | \
3374 PORTC_HOTPLUG_INT_STATUS | \
3375 PORTD_HOTPLUG_INT_STATUS)
3376
3377 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3378 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3379 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3380 PORTB_HOTPLUG_INT_STATUS | \
3381 PORTC_HOTPLUG_INT_STATUS | \
3382 PORTD_HOTPLUG_INT_STATUS)
3383
3384 /* SDVO and HDMI port control.
3385 * The same register may be used for SDVO or HDMI */
3386 #define _GEN3_SDVOB 0x61140
3387 #define _GEN3_SDVOC 0x61160
3388 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3389 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
3390 #define GEN4_HDMIB GEN3_SDVOB
3391 #define GEN4_HDMIC GEN3_SDVOC
3392 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3393 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3394 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3395 #define PCH_SDVOB _MMIO(0xe1140)
3396 #define PCH_HDMIB PCH_SDVOB
3397 #define PCH_HDMIC _MMIO(0xe1150)
3398 #define PCH_HDMID _MMIO(0xe1160)
3399
3400 #define PORT_DFT_I9XX _MMIO(0x61150)
3401 #define DC_BALANCE_RESET (1 << 25)
3402 #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
3403 #define DC_BALANCE_RESET_VLV (1 << 31)
3404 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3405 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
3406 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
3407 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
3408
3409 /* Gen 3 SDVO bits: */
3410 #define SDVO_ENABLE (1 << 31)
3411 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3412 #define SDVO_PIPE_SEL_MASK (1 << 30)
3413 #define SDVO_PIPE_B_SELECT (1 << 30)
3414 #define SDVO_STALL_SELECT (1 << 29)
3415 #define SDVO_INTERRUPT_ENABLE (1 << 26)
3416 /*
3417 * 915G/GM SDVO pixel multiplier.
3418 * Programmed value is multiplier - 1, up to 5x.
3419 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3420 */
3421 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
3422 #define SDVO_PORT_MULTIPLY_SHIFT 23
3423 #define SDVO_PHASE_SELECT_MASK (15 << 19)
3424 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3425 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3426 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3427 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3428 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3429 #define SDVO_DETECTED (1 << 2)
3430 /* Bits to be preserved when writing */
3431 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3432 SDVO_INTERRUPT_ENABLE)
3433 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3434
3435 /* Gen 4 SDVO/HDMI bits: */
3436 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
3437 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
3438 #define SDVO_ENCODING_SDVO (0 << 10)
3439 #define SDVO_ENCODING_HDMI (2 << 10)
3440 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3441 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
3442 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
3443 #define SDVO_AUDIO_ENABLE (1 << 6)
3444 /* VSYNC/HSYNC bits new with 965, default is to be set */
3445 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3446 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3447
3448 /* Gen 5 (IBX) SDVO/HDMI bits: */
3449 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
3450 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3451
3452 /* Gen 6 (CPT) SDVO/HDMI bits: */
3453 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3454 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
3455
3456 /* CHV SDVO/HDMI bits: */
3457 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3458 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3459
3460
3461 /* DVO port control */
3462 #define _DVOA 0x61120
3463 #define DVOA _MMIO(_DVOA)
3464 #define _DVOB 0x61140
3465 #define DVOB _MMIO(_DVOB)
3466 #define _DVOC 0x61160
3467 #define DVOC _MMIO(_DVOC)
3468 #define DVO_ENABLE (1 << 31)
3469 #define DVO_PIPE_B_SELECT (1 << 30)
3470 #define DVO_PIPE_STALL_UNUSED (0 << 28)
3471 #define DVO_PIPE_STALL (1 << 28)
3472 #define DVO_PIPE_STALL_TV (2 << 28)
3473 #define DVO_PIPE_STALL_MASK (3 << 28)
3474 #define DVO_USE_VGA_SYNC (1 << 15)
3475 #define DVO_DATA_ORDER_I740 (0 << 14)
3476 #define DVO_DATA_ORDER_FP (1 << 14)
3477 #define DVO_VSYNC_DISABLE (1 << 11)
3478 #define DVO_HSYNC_DISABLE (1 << 10)
3479 #define DVO_VSYNC_TRISTATE (1 << 9)
3480 #define DVO_HSYNC_TRISTATE (1 << 8)
3481 #define DVO_BORDER_ENABLE (1 << 7)
3482 #define DVO_DATA_ORDER_GBRG (1 << 6)
3483 #define DVO_DATA_ORDER_RGGB (0 << 6)
3484 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3485 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3486 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3487 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3488 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3489 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3490 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3491 #define DVO_PRESERVE_MASK (0x7<<24)
3492 #define DVOA_SRCDIM _MMIO(0x61124)
3493 #define DVOB_SRCDIM _MMIO(0x61144)
3494 #define DVOC_SRCDIM _MMIO(0x61164)
3495 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3496 #define DVO_SRCDIM_VERTICAL_SHIFT 0
3497
3498 /* LVDS port control */
3499 #define LVDS _MMIO(0x61180)
3500 /*
3501 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3502 * the DPLL semantics change when the LVDS is assigned to that pipe.
3503 */
3504 #define LVDS_PORT_EN (1 << 31)
3505 /* Selects pipe B for LVDS data. Must be set on pre-965. */
3506 #define LVDS_PIPEB_SELECT (1 << 30)
3507 #define LVDS_PIPE_MASK (1 << 30)
3508 #define LVDS_PIPE(pipe) ((pipe) << 30)
3509 /* LVDS dithering flag on 965/g4x platform */
3510 #define LVDS_ENABLE_DITHER (1 << 25)
3511 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
3512 #define LVDS_VSYNC_POLARITY (1 << 21)
3513 #define LVDS_HSYNC_POLARITY (1 << 20)
3514
3515 /* Enable border for unscaled (or aspect-scaled) display */
3516 #define LVDS_BORDER_ENABLE (1 << 15)
3517 /*
3518 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3519 * pixel.
3520 */
3521 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3522 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3523 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3524 /*
3525 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3526 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3527 * on.
3528 */
3529 #define LVDS_A3_POWER_MASK (3 << 6)
3530 #define LVDS_A3_POWER_DOWN (0 << 6)
3531 #define LVDS_A3_POWER_UP (3 << 6)
3532 /*
3533 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3534 * is set.
3535 */
3536 #define LVDS_CLKB_POWER_MASK (3 << 4)
3537 #define LVDS_CLKB_POWER_DOWN (0 << 4)
3538 #define LVDS_CLKB_POWER_UP (3 << 4)
3539 /*
3540 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3541 * setting for whether we are in dual-channel mode. The B3 pair will
3542 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3543 */
3544 #define LVDS_B0B3_POWER_MASK (3 << 2)
3545 #define LVDS_B0B3_POWER_DOWN (0 << 2)
3546 #define LVDS_B0B3_POWER_UP (3 << 2)
3547
3548 /* Video Data Island Packet control */
3549 #define VIDEO_DIP_DATA _MMIO(0x61178)
3550 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
3551 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3552 * of the infoframe structure specified by CEA-861. */
3553 #define VIDEO_DIP_DATA_SIZE 32
3554 #define VIDEO_DIP_VSC_DATA_SIZE 36
3555 #define VIDEO_DIP_CTL _MMIO(0x61170)
3556 /* Pre HSW: */
3557 #define VIDEO_DIP_ENABLE (1 << 31)
3558 #define VIDEO_DIP_PORT(port) ((port) << 29)
3559 #define VIDEO_DIP_PORT_MASK (3 << 29)
3560 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
3561 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
3562 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
3563 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3564 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
3565 #define VIDEO_DIP_SELECT_AVI (0 << 19)
3566 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3567 #define VIDEO_DIP_SELECT_SPD (3 << 19)
3568 #define VIDEO_DIP_SELECT_MASK (3 << 19)
3569 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
3570 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3571 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
3572 #define VIDEO_DIP_FREQ_MASK (3 << 16)
3573 /* HSW and later: */
3574 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3575 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
3576 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
3577 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3578 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
3579 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3580
3581 /* Panel power sequencing */
3582 #define PP_STATUS _MMIO(0x61200)
3583 #define PP_ON (1 << 31)
3584 /*
3585 * Indicates that all dependencies of the panel are on:
3586 *
3587 * - PLL enabled
3588 * - pipe enabled
3589 * - LVDS/DVOB/DVOC on
3590 */
3591 #define PP_READY (1 << 30)
3592 #define PP_SEQUENCE_NONE (0 << 28)
3593 #define PP_SEQUENCE_POWER_UP (1 << 28)
3594 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
3595 #define PP_SEQUENCE_MASK (3 << 28)
3596 #define PP_SEQUENCE_SHIFT 28
3597 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3598 #define PP_SEQUENCE_STATE_MASK 0x0000000f
3599 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3600 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3601 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3602 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3603 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3604 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3605 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3606 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3607 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
3608 #define PP_CONTROL _MMIO(0x61204)
3609 #define POWER_TARGET_ON (1 << 0)
3610 #define PP_ON_DELAYS _MMIO(0x61208)
3611 #define PP_OFF_DELAYS _MMIO(0x6120c)
3612 #define PP_DIVISOR _MMIO(0x61210)
3613
3614 /* Panel fitting */
3615 #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
3616 #define PFIT_ENABLE (1 << 31)
3617 #define PFIT_PIPE_MASK (3 << 29)
3618 #define PFIT_PIPE_SHIFT 29
3619 #define VERT_INTERP_DISABLE (0 << 10)
3620 #define VERT_INTERP_BILINEAR (1 << 10)
3621 #define VERT_INTERP_MASK (3 << 10)
3622 #define VERT_AUTO_SCALE (1 << 9)
3623 #define HORIZ_INTERP_DISABLE (0 << 6)
3624 #define HORIZ_INTERP_BILINEAR (1 << 6)
3625 #define HORIZ_INTERP_MASK (3 << 6)
3626 #define HORIZ_AUTO_SCALE (1 << 5)
3627 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3628 #define PFIT_FILTER_FUZZY (0 << 24)
3629 #define PFIT_SCALING_AUTO (0 << 26)
3630 #define PFIT_SCALING_PROGRAMMED (1 << 26)
3631 #define PFIT_SCALING_PILLAR (2 << 26)
3632 #define PFIT_SCALING_LETTER (3 << 26)
3633 #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3634 /* Pre-965 */
3635 #define PFIT_VERT_SCALE_SHIFT 20
3636 #define PFIT_VERT_SCALE_MASK 0xfff00000
3637 #define PFIT_HORIZ_SCALE_SHIFT 4
3638 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3639 /* 965+ */
3640 #define PFIT_VERT_SCALE_SHIFT_965 16
3641 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3642 #define PFIT_HORIZ_SCALE_SHIFT_965 0
3643 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3644
3645 #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
3646
3647 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3648 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
3649 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3650 _VLV_BLC_PWM_CTL2_B)
3651
3652 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3653 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
3654 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3655 _VLV_BLC_PWM_CTL_B)
3656
3657 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3658 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
3659 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3660 _VLV_BLC_HIST_CTL_B)
3661
3662 /* Backlight control */
3663 #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3664 #define BLM_PWM_ENABLE (1 << 31)
3665 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3666 #define BLM_PIPE_SELECT (1 << 29)
3667 #define BLM_PIPE_SELECT_IVB (3 << 29)
3668 #define BLM_PIPE_A (0 << 29)
3669 #define BLM_PIPE_B (1 << 29)
3670 #define BLM_PIPE_C (2 << 29) /* ivb + */
3671 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3672 #define BLM_TRANSCODER_B BLM_PIPE_B
3673 #define BLM_TRANSCODER_C BLM_PIPE_C
3674 #define BLM_TRANSCODER_EDP (3 << 29)
3675 #define BLM_PIPE(pipe) ((pipe) << 29)
3676 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3677 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3678 #define BLM_PHASE_IN_ENABLE (1 << 25)
3679 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3680 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3681 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3682 #define BLM_PHASE_IN_COUNT_SHIFT (8)
3683 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3684 #define BLM_PHASE_IN_INCR_SHIFT (0)
3685 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
3686 #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
3687 /*
3688 * This is the most significant 15 bits of the number of backlight cycles in a
3689 * complete cycle of the modulated backlight control.
3690 *
3691 * The actual value is this field multiplied by two.
3692 */
3693 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3694 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3695 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
3696 /*
3697 * This is the number of cycles out of the backlight modulation cycle for which
3698 * the backlight is on.
3699 *
3700 * This field must be no greater than the number of cycles in the complete
3701 * backlight modulation cycle.
3702 */
3703 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3704 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
3705 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3706 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
3707
3708 #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
3709 #define BLM_HISTOGRAM_ENABLE (1 << 31)
3710
3711 /* New registers for PCH-split platforms. Safe where new bits show up, the
3712 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3713 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3714 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
3715
3716 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
3717
3718 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3719 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3720 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
3721 #define BLM_PCH_PWM_ENABLE (1 << 31)
3722 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3723 #define BLM_PCH_POLARITY (1 << 29)
3724 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
3725
3726 #define UTIL_PIN_CTL _MMIO(0x48400)
3727 #define UTIL_PIN_ENABLE (1 << 31)
3728
3729 #define UTIL_PIN_PIPE(x) ((x) << 29)
3730 #define UTIL_PIN_PIPE_MASK (3 << 29)
3731 #define UTIL_PIN_MODE_PWM (1 << 24)
3732 #define UTIL_PIN_MODE_MASK (0xf << 24)
3733 #define UTIL_PIN_POLARITY (1 << 22)
3734
3735 /* BXT backlight register definition. */
3736 #define _BXT_BLC_PWM_CTL1 0xC8250
3737 #define BXT_BLC_PWM_ENABLE (1 << 31)
3738 #define BXT_BLC_PWM_POLARITY (1 << 29)
3739 #define _BXT_BLC_PWM_FREQ1 0xC8254
3740 #define _BXT_BLC_PWM_DUTY1 0xC8258
3741
3742 #define _BXT_BLC_PWM_CTL2 0xC8350
3743 #define _BXT_BLC_PWM_FREQ2 0xC8354
3744 #define _BXT_BLC_PWM_DUTY2 0xC8358
3745
3746 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
3747 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
3748 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
3749 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
3750 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
3751 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
3752
3753 #define PCH_GTC_CTL _MMIO(0xe7000)
3754 #define PCH_GTC_ENABLE (1 << 31)
3755
3756 /* TV port control */
3757 #define TV_CTL _MMIO(0x68000)
3758 /* Enables the TV encoder */
3759 # define TV_ENC_ENABLE (1 << 31)
3760 /* Sources the TV encoder input from pipe B instead of A. */
3761 # define TV_ENC_PIPEB_SELECT (1 << 30)
3762 /* Outputs composite video (DAC A only) */
3763 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
3764 /* Outputs SVideo video (DAC B/C) */
3765 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
3766 /* Outputs Component video (DAC A/B/C) */
3767 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
3768 /* Outputs Composite and SVideo (DAC A/B/C) */
3769 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3770 # define TV_TRILEVEL_SYNC (1 << 21)
3771 /* Enables slow sync generation (945GM only) */
3772 # define TV_SLOW_SYNC (1 << 20)
3773 /* Selects 4x oversampling for 480i and 576p */
3774 # define TV_OVERSAMPLE_4X (0 << 18)
3775 /* Selects 2x oversampling for 720p and 1080i */
3776 # define TV_OVERSAMPLE_2X (1 << 18)
3777 /* Selects no oversampling for 1080p */
3778 # define TV_OVERSAMPLE_NONE (2 << 18)
3779 /* Selects 8x oversampling */
3780 # define TV_OVERSAMPLE_8X (3 << 18)
3781 /* Selects progressive mode rather than interlaced */
3782 # define TV_PROGRESSIVE (1 << 17)
3783 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
3784 # define TV_PAL_BURST (1 << 16)
3785 /* Field for setting delay of Y compared to C */
3786 # define TV_YC_SKEW_MASK (7 << 12)
3787 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3788 # define TV_ENC_SDP_FIX (1 << 11)
3789 /*
3790 * Enables a fix for the 915GM only.
3791 *
3792 * Not sure what it does.
3793 */
3794 # define TV_ENC_C0_FIX (1 << 10)
3795 /* Bits that must be preserved by software */
3796 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3797 # define TV_FUSE_STATE_MASK (3 << 4)
3798 /* Read-only state that reports all features enabled */
3799 # define TV_FUSE_STATE_ENABLED (0 << 4)
3800 /* Read-only state that reports that Macrovision is disabled in hardware*/
3801 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
3802 /* Read-only state that reports that TV-out is disabled in hardware. */
3803 # define TV_FUSE_STATE_DISABLED (2 << 4)
3804 /* Normal operation */
3805 # define TV_TEST_MODE_NORMAL (0 << 0)
3806 /* Encoder test pattern 1 - combo pattern */
3807 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
3808 /* Encoder test pattern 2 - full screen vertical 75% color bars */
3809 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
3810 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
3811 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
3812 /* Encoder test pattern 4 - random noise */
3813 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
3814 /* Encoder test pattern 5 - linear color ramps */
3815 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
3816 /*
3817 * This test mode forces the DACs to 50% of full output.
3818 *
3819 * This is used for load detection in combination with TVDAC_SENSE_MASK
3820 */
3821 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3822 # define TV_TEST_MODE_MASK (7 << 0)
3823
3824 #define TV_DAC _MMIO(0x68004)
3825 # define TV_DAC_SAVE 0x00ffff00
3826 /*
3827 * Reports that DAC state change logic has reported change (RO).
3828 *
3829 * This gets cleared when TV_DAC_STATE_EN is cleared
3830 */
3831 # define TVDAC_STATE_CHG (1 << 31)
3832 # define TVDAC_SENSE_MASK (7 << 28)
3833 /* Reports that DAC A voltage is above the detect threshold */
3834 # define TVDAC_A_SENSE (1 << 30)
3835 /* Reports that DAC B voltage is above the detect threshold */
3836 # define TVDAC_B_SENSE (1 << 29)
3837 /* Reports that DAC C voltage is above the detect threshold */
3838 # define TVDAC_C_SENSE (1 << 28)
3839 /*
3840 * Enables DAC state detection logic, for load-based TV detection.
3841 *
3842 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3843 * to off, for load detection to work.
3844 */
3845 # define TVDAC_STATE_CHG_EN (1 << 27)
3846 /* Sets the DAC A sense value to high */
3847 # define TVDAC_A_SENSE_CTL (1 << 26)
3848 /* Sets the DAC B sense value to high */
3849 # define TVDAC_B_SENSE_CTL (1 << 25)
3850 /* Sets the DAC C sense value to high */
3851 # define TVDAC_C_SENSE_CTL (1 << 24)
3852 /* Overrides the ENC_ENABLE and DAC voltage levels */
3853 # define DAC_CTL_OVERRIDE (1 << 7)
3854 /* Sets the slew rate. Must be preserved in software */
3855 # define ENC_TVDAC_SLEW_FAST (1 << 6)
3856 # define DAC_A_1_3_V (0 << 4)
3857 # define DAC_A_1_1_V (1 << 4)
3858 # define DAC_A_0_7_V (2 << 4)
3859 # define DAC_A_MASK (3 << 4)
3860 # define DAC_B_1_3_V (0 << 2)
3861 # define DAC_B_1_1_V (1 << 2)
3862 # define DAC_B_0_7_V (2 << 2)
3863 # define DAC_B_MASK (3 << 2)
3864 # define DAC_C_1_3_V (0 << 0)
3865 # define DAC_C_1_1_V (1 << 0)
3866 # define DAC_C_0_7_V (2 << 0)
3867 # define DAC_C_MASK (3 << 0)
3868
3869 /*
3870 * CSC coefficients are stored in a floating point format with 9 bits of
3871 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3872 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3873 * -1 (0x3) being the only legal negative value.
3874 */
3875 #define TV_CSC_Y _MMIO(0x68010)
3876 # define TV_RY_MASK 0x07ff0000
3877 # define TV_RY_SHIFT 16
3878 # define TV_GY_MASK 0x00000fff
3879 # define TV_GY_SHIFT 0
3880
3881 #define TV_CSC_Y2 _MMIO(0x68014)
3882 # define TV_BY_MASK 0x07ff0000
3883 # define TV_BY_SHIFT 16
3884 /*
3885 * Y attenuation for component video.
3886 *
3887 * Stored in 1.9 fixed point.
3888 */
3889 # define TV_AY_MASK 0x000003ff
3890 # define TV_AY_SHIFT 0
3891
3892 #define TV_CSC_U _MMIO(0x68018)
3893 # define TV_RU_MASK 0x07ff0000
3894 # define TV_RU_SHIFT 16
3895 # define TV_GU_MASK 0x000007ff
3896 # define TV_GU_SHIFT 0
3897
3898 #define TV_CSC_U2 _MMIO(0x6801c)
3899 # define TV_BU_MASK 0x07ff0000
3900 # define TV_BU_SHIFT 16
3901 /*
3902 * U attenuation for component video.
3903 *
3904 * Stored in 1.9 fixed point.
3905 */
3906 # define TV_AU_MASK 0x000003ff
3907 # define TV_AU_SHIFT 0
3908
3909 #define TV_CSC_V _MMIO(0x68020)
3910 # define TV_RV_MASK 0x0fff0000
3911 # define TV_RV_SHIFT 16
3912 # define TV_GV_MASK 0x000007ff
3913 # define TV_GV_SHIFT 0
3914
3915 #define TV_CSC_V2 _MMIO(0x68024)
3916 # define TV_BV_MASK 0x07ff0000
3917 # define TV_BV_SHIFT 16
3918 /*
3919 * V attenuation for component video.
3920 *
3921 * Stored in 1.9 fixed point.
3922 */
3923 # define TV_AV_MASK 0x000007ff
3924 # define TV_AV_SHIFT 0
3925
3926 #define TV_CLR_KNOBS _MMIO(0x68028)
3927 /* 2s-complement brightness adjustment */
3928 # define TV_BRIGHTNESS_MASK 0xff000000
3929 # define TV_BRIGHTNESS_SHIFT 24
3930 /* Contrast adjustment, as a 2.6 unsigned floating point number */
3931 # define TV_CONTRAST_MASK 0x00ff0000
3932 # define TV_CONTRAST_SHIFT 16
3933 /* Saturation adjustment, as a 2.6 unsigned floating point number */
3934 # define TV_SATURATION_MASK 0x0000ff00
3935 # define TV_SATURATION_SHIFT 8
3936 /* Hue adjustment, as an integer phase angle in degrees */
3937 # define TV_HUE_MASK 0x000000ff
3938 # define TV_HUE_SHIFT 0
3939
3940 #define TV_CLR_LEVEL _MMIO(0x6802c)
3941 /* Controls the DAC level for black */
3942 # define TV_BLACK_LEVEL_MASK 0x01ff0000
3943 # define TV_BLACK_LEVEL_SHIFT 16
3944 /* Controls the DAC level for blanking */
3945 # define TV_BLANK_LEVEL_MASK 0x000001ff
3946 # define TV_BLANK_LEVEL_SHIFT 0
3947
3948 #define TV_H_CTL_1 _MMIO(0x68030)
3949 /* Number of pixels in the hsync. */
3950 # define TV_HSYNC_END_MASK 0x1fff0000
3951 # define TV_HSYNC_END_SHIFT 16
3952 /* Total number of pixels minus one in the line (display and blanking). */
3953 # define TV_HTOTAL_MASK 0x00001fff
3954 # define TV_HTOTAL_SHIFT 0
3955
3956 #define TV_H_CTL_2 _MMIO(0x68034)
3957 /* Enables the colorburst (needed for non-component color) */
3958 # define TV_BURST_ENA (1 << 31)
3959 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
3960 # define TV_HBURST_START_SHIFT 16
3961 # define TV_HBURST_START_MASK 0x1fff0000
3962 /* Length of the colorburst */
3963 # define TV_HBURST_LEN_SHIFT 0
3964 # define TV_HBURST_LEN_MASK 0x0001fff
3965
3966 #define TV_H_CTL_3 _MMIO(0x68038)
3967 /* End of hblank, measured in pixels minus one from start of hsync */
3968 # define TV_HBLANK_END_SHIFT 16
3969 # define TV_HBLANK_END_MASK 0x1fff0000
3970 /* Start of hblank, measured in pixels minus one from start of hsync */
3971 # define TV_HBLANK_START_SHIFT 0
3972 # define TV_HBLANK_START_MASK 0x0001fff
3973
3974 #define TV_V_CTL_1 _MMIO(0x6803c)
3975 /* XXX */
3976 # define TV_NBR_END_SHIFT 16
3977 # define TV_NBR_END_MASK 0x07ff0000
3978 /* XXX */
3979 # define TV_VI_END_F1_SHIFT 8
3980 # define TV_VI_END_F1_MASK 0x00003f00
3981 /* XXX */
3982 # define TV_VI_END_F2_SHIFT 0
3983 # define TV_VI_END_F2_MASK 0x0000003f
3984
3985 #define TV_V_CTL_2 _MMIO(0x68040)
3986 /* Length of vsync, in half lines */
3987 # define TV_VSYNC_LEN_MASK 0x07ff0000
3988 # define TV_VSYNC_LEN_SHIFT 16
3989 /* Offset of the start of vsync in field 1, measured in one less than the
3990 * number of half lines.
3991 */
3992 # define TV_VSYNC_START_F1_MASK 0x00007f00
3993 # define TV_VSYNC_START_F1_SHIFT 8
3994 /*
3995 * Offset of the start of vsync in field 2, measured in one less than the
3996 * number of half lines.
3997 */
3998 # define TV_VSYNC_START_F2_MASK 0x0000007f
3999 # define TV_VSYNC_START_F2_SHIFT 0
4000
4001 #define TV_V_CTL_3 _MMIO(0x68044)
4002 /* Enables generation of the equalization signal */
4003 # define TV_EQUAL_ENA (1 << 31)
4004 /* Length of vsync, in half lines */
4005 # define TV_VEQ_LEN_MASK 0x007f0000
4006 # define TV_VEQ_LEN_SHIFT 16
4007 /* Offset of the start of equalization in field 1, measured in one less than
4008 * the number of half lines.
4009 */
4010 # define TV_VEQ_START_F1_MASK 0x0007f00
4011 # define TV_VEQ_START_F1_SHIFT 8
4012 /*
4013 * Offset of the start of equalization in field 2, measured in one less than
4014 * the number of half lines.
4015 */
4016 # define TV_VEQ_START_F2_MASK 0x000007f
4017 # define TV_VEQ_START_F2_SHIFT 0
4018
4019 #define TV_V_CTL_4 _MMIO(0x68048)
4020 /*
4021 * Offset to start of vertical colorburst, measured in one less than the
4022 * number of lines from vertical start.
4023 */
4024 # define TV_VBURST_START_F1_MASK 0x003f0000
4025 # define TV_VBURST_START_F1_SHIFT 16
4026 /*
4027 * Offset to the end of vertical colorburst, measured in one less than the
4028 * number of lines from the start of NBR.
4029 */
4030 # define TV_VBURST_END_F1_MASK 0x000000ff
4031 # define TV_VBURST_END_F1_SHIFT 0
4032
4033 #define TV_V_CTL_5 _MMIO(0x6804c)
4034 /*
4035 * Offset to start of vertical colorburst, measured in one less than the
4036 * number of lines from vertical start.
4037 */
4038 # define TV_VBURST_START_F2_MASK 0x003f0000
4039 # define TV_VBURST_START_F2_SHIFT 16
4040 /*
4041 * Offset to the end of vertical colorburst, measured in one less than the
4042 * number of lines from the start of NBR.
4043 */
4044 # define TV_VBURST_END_F2_MASK 0x000000ff
4045 # define TV_VBURST_END_F2_SHIFT 0
4046
4047 #define TV_V_CTL_6 _MMIO(0x68050)
4048 /*
4049 * Offset to start of vertical colorburst, measured in one less than the
4050 * number of lines from vertical start.
4051 */
4052 # define TV_VBURST_START_F3_MASK 0x003f0000
4053 # define TV_VBURST_START_F3_SHIFT 16
4054 /*
4055 * Offset to the end of vertical colorburst, measured in one less than the
4056 * number of lines from the start of NBR.
4057 */
4058 # define TV_VBURST_END_F3_MASK 0x000000ff
4059 # define TV_VBURST_END_F3_SHIFT 0
4060
4061 #define TV_V_CTL_7 _MMIO(0x68054)
4062 /*
4063 * Offset to start of vertical colorburst, measured in one less than the
4064 * number of lines from vertical start.
4065 */
4066 # define TV_VBURST_START_F4_MASK 0x003f0000
4067 # define TV_VBURST_START_F4_SHIFT 16
4068 /*
4069 * Offset to the end of vertical colorburst, measured in one less than the
4070 * number of lines from the start of NBR.
4071 */
4072 # define TV_VBURST_END_F4_MASK 0x000000ff
4073 # define TV_VBURST_END_F4_SHIFT 0
4074
4075 #define TV_SC_CTL_1 _MMIO(0x68060)
4076 /* Turns on the first subcarrier phase generation DDA */
4077 # define TV_SC_DDA1_EN (1 << 31)
4078 /* Turns on the first subcarrier phase generation DDA */
4079 # define TV_SC_DDA2_EN (1 << 30)
4080 /* Turns on the first subcarrier phase generation DDA */
4081 # define TV_SC_DDA3_EN (1 << 29)
4082 /* Sets the subcarrier DDA to reset frequency every other field */
4083 # define TV_SC_RESET_EVERY_2 (0 << 24)
4084 /* Sets the subcarrier DDA to reset frequency every fourth field */
4085 # define TV_SC_RESET_EVERY_4 (1 << 24)
4086 /* Sets the subcarrier DDA to reset frequency every eighth field */
4087 # define TV_SC_RESET_EVERY_8 (2 << 24)
4088 /* Sets the subcarrier DDA to never reset the frequency */
4089 # define TV_SC_RESET_NEVER (3 << 24)
4090 /* Sets the peak amplitude of the colorburst.*/
4091 # define TV_BURST_LEVEL_MASK 0x00ff0000
4092 # define TV_BURST_LEVEL_SHIFT 16
4093 /* Sets the increment of the first subcarrier phase generation DDA */
4094 # define TV_SCDDA1_INC_MASK 0x00000fff
4095 # define TV_SCDDA1_INC_SHIFT 0
4096
4097 #define TV_SC_CTL_2 _MMIO(0x68064)
4098 /* Sets the rollover for the second subcarrier phase generation DDA */
4099 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
4100 # define TV_SCDDA2_SIZE_SHIFT 16
4101 /* Sets the increent of the second subcarrier phase generation DDA */
4102 # define TV_SCDDA2_INC_MASK 0x00007fff
4103 # define TV_SCDDA2_INC_SHIFT 0
4104
4105 #define TV_SC_CTL_3 _MMIO(0x68068)
4106 /* Sets the rollover for the third subcarrier phase generation DDA */
4107 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
4108 # define TV_SCDDA3_SIZE_SHIFT 16
4109 /* Sets the increent of the third subcarrier phase generation DDA */
4110 # define TV_SCDDA3_INC_MASK 0x00007fff
4111 # define TV_SCDDA3_INC_SHIFT 0
4112
4113 #define TV_WIN_POS _MMIO(0x68070)
4114 /* X coordinate of the display from the start of horizontal active */
4115 # define TV_XPOS_MASK 0x1fff0000
4116 # define TV_XPOS_SHIFT 16
4117 /* Y coordinate of the display from the start of vertical active (NBR) */
4118 # define TV_YPOS_MASK 0x00000fff
4119 # define TV_YPOS_SHIFT 0
4120
4121 #define TV_WIN_SIZE _MMIO(0x68074)
4122 /* Horizontal size of the display window, measured in pixels*/
4123 # define TV_XSIZE_MASK 0x1fff0000
4124 # define TV_XSIZE_SHIFT 16
4125 /*
4126 * Vertical size of the display window, measured in pixels.
4127 *
4128 * Must be even for interlaced modes.
4129 */
4130 # define TV_YSIZE_MASK 0x00000fff
4131 # define TV_YSIZE_SHIFT 0
4132
4133 #define TV_FILTER_CTL_1 _MMIO(0x68080)
4134 /*
4135 * Enables automatic scaling calculation.
4136 *
4137 * If set, the rest of the registers are ignored, and the calculated values can
4138 * be read back from the register.
4139 */
4140 # define TV_AUTO_SCALE (1 << 31)
4141 /*
4142 * Disables the vertical filter.
4143 *
4144 * This is required on modes more than 1024 pixels wide */
4145 # define TV_V_FILTER_BYPASS (1 << 29)
4146 /* Enables adaptive vertical filtering */
4147 # define TV_VADAPT (1 << 28)
4148 # define TV_VADAPT_MODE_MASK (3 << 26)
4149 /* Selects the least adaptive vertical filtering mode */
4150 # define TV_VADAPT_MODE_LEAST (0 << 26)
4151 /* Selects the moderately adaptive vertical filtering mode */
4152 # define TV_VADAPT_MODE_MODERATE (1 << 26)
4153 /* Selects the most adaptive vertical filtering mode */
4154 # define TV_VADAPT_MODE_MOST (3 << 26)
4155 /*
4156 * Sets the horizontal scaling factor.
4157 *
4158 * This should be the fractional part of the horizontal scaling factor divided
4159 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4160 *
4161 * (src width - 1) / ((oversample * dest width) - 1)
4162 */
4163 # define TV_HSCALE_FRAC_MASK 0x00003fff
4164 # define TV_HSCALE_FRAC_SHIFT 0
4165
4166 #define TV_FILTER_CTL_2 _MMIO(0x68084)
4167 /*
4168 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4169 *
4170 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4171 */
4172 # define TV_VSCALE_INT_MASK 0x00038000
4173 # define TV_VSCALE_INT_SHIFT 15
4174 /*
4175 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4176 *
4177 * \sa TV_VSCALE_INT_MASK
4178 */
4179 # define TV_VSCALE_FRAC_MASK 0x00007fff
4180 # define TV_VSCALE_FRAC_SHIFT 0
4181
4182 #define TV_FILTER_CTL_3 _MMIO(0x68088)
4183 /*
4184 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4185 *
4186 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4187 *
4188 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4189 */
4190 # define TV_VSCALE_IP_INT_MASK 0x00038000
4191 # define TV_VSCALE_IP_INT_SHIFT 15
4192 /*
4193 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4194 *
4195 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4196 *
4197 * \sa TV_VSCALE_IP_INT_MASK
4198 */
4199 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4200 # define TV_VSCALE_IP_FRAC_SHIFT 0
4201
4202 #define TV_CC_CONTROL _MMIO(0x68090)
4203 # define TV_CC_ENABLE (1 << 31)
4204 /*
4205 * Specifies which field to send the CC data in.
4206 *
4207 * CC data is usually sent in field 0.
4208 */
4209 # define TV_CC_FID_MASK (1 << 27)
4210 # define TV_CC_FID_SHIFT 27
4211 /* Sets the horizontal position of the CC data. Usually 135. */
4212 # define TV_CC_HOFF_MASK 0x03ff0000
4213 # define TV_CC_HOFF_SHIFT 16
4214 /* Sets the vertical position of the CC data. Usually 21 */
4215 # define TV_CC_LINE_MASK 0x0000003f
4216 # define TV_CC_LINE_SHIFT 0
4217
4218 #define TV_CC_DATA _MMIO(0x68094)
4219 # define TV_CC_RDY (1 << 31)
4220 /* Second word of CC data to be transmitted. */
4221 # define TV_CC_DATA_2_MASK 0x007f0000
4222 # define TV_CC_DATA_2_SHIFT 16
4223 /* First word of CC data to be transmitted. */
4224 # define TV_CC_DATA_1_MASK 0x0000007f
4225 # define TV_CC_DATA_1_SHIFT 0
4226
4227 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4228 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4229 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4230 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
4231
4232 /* Display Port */
4233 #define DP_A _MMIO(0x64000) /* eDP */
4234 #define DP_B _MMIO(0x64100)
4235 #define DP_C _MMIO(0x64200)
4236 #define DP_D _MMIO(0x64300)
4237
4238 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4239 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4240 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
4241
4242 #define DP_PORT_EN (1 << 31)
4243 #define DP_PIPEB_SELECT (1 << 30)
4244 #define DP_PIPE_MASK (1 << 30)
4245 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4246 #define DP_PIPE_MASK_CHV (3 << 16)
4247
4248 /* Link training mode - select a suitable mode for each stage */
4249 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
4250 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
4251 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4252 #define DP_LINK_TRAIN_OFF (3 << 28)
4253 #define DP_LINK_TRAIN_MASK (3 << 28)
4254 #define DP_LINK_TRAIN_SHIFT 28
4255 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4256 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
4257
4258 /* CPT Link training mode */
4259 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4260 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4261 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4262 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4263 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4264 #define DP_LINK_TRAIN_SHIFT_CPT 8
4265
4266 /* Signal voltages. These are mostly controlled by the other end */
4267 #define DP_VOLTAGE_0_4 (0 << 25)
4268 #define DP_VOLTAGE_0_6 (1 << 25)
4269 #define DP_VOLTAGE_0_8 (2 << 25)
4270 #define DP_VOLTAGE_1_2 (3 << 25)
4271 #define DP_VOLTAGE_MASK (7 << 25)
4272 #define DP_VOLTAGE_SHIFT 25
4273
4274 /* Signal pre-emphasis levels, like voltages, the other end tells us what
4275 * they want
4276 */
4277 #define DP_PRE_EMPHASIS_0 (0 << 22)
4278 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
4279 #define DP_PRE_EMPHASIS_6 (2 << 22)
4280 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
4281 #define DP_PRE_EMPHASIS_MASK (7 << 22)
4282 #define DP_PRE_EMPHASIS_SHIFT 22
4283
4284 /* How many wires to use. I guess 3 was too hard */
4285 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
4286 #define DP_PORT_WIDTH_MASK (7 << 19)
4287 #define DP_PORT_WIDTH_SHIFT 19
4288
4289 /* Mystic DPCD version 1.1 special mode */
4290 #define DP_ENHANCED_FRAMING (1 << 18)
4291
4292 /* eDP */
4293 #define DP_PLL_FREQ_270MHZ (0 << 16)
4294 #define DP_PLL_FREQ_162MHZ (1 << 16)
4295 #define DP_PLL_FREQ_MASK (3 << 16)
4296
4297 /* locked once port is enabled */
4298 #define DP_PORT_REVERSAL (1 << 15)
4299
4300 /* eDP */
4301 #define DP_PLL_ENABLE (1 << 14)
4302
4303 /* sends the clock on lane 15 of the PEG for debug */
4304 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4305
4306 #define DP_SCRAMBLING_DISABLE (1 << 12)
4307 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
4308
4309 /* limit RGB values to avoid confusing TVs */
4310 #define DP_COLOR_RANGE_16_235 (1 << 8)
4311
4312 /* Turn on the audio link */
4313 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4314
4315 /* vs and hs sync polarity */
4316 #define DP_SYNC_VS_HIGH (1 << 4)
4317 #define DP_SYNC_HS_HIGH (1 << 3)
4318
4319 /* A fantasy */
4320 #define DP_DETECTED (1 << 2)
4321
4322 /* The aux channel provides a way to talk to the
4323 * signal sink for DDC etc. Max packet size supported
4324 * is 20 bytes in each direction, hence the 5 fixed
4325 * data registers
4326 */
4327 #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4328 #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4329 #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4330 #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4331 #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4332 #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4333
4334 #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4335 #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4336 #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4337 #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4338 #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4339 #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4340
4341 #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4342 #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4343 #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4344 #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4345 #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4346 #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4347
4348 #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4349 #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4350 #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4351 #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4352 #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4353 #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
4354
4355 #define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4356 #define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
4357
4358 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4359 #define DP_AUX_CH_CTL_DONE (1 << 30)
4360 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4361 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4362 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4363 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4364 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4365 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4366 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4367 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4368 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4369 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4370 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4371 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4372 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4373 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4374 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4375 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4376 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4377 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4378 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
4379 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4380 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4381 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4382 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
4383 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
4384 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
4385
4386 /*
4387 * Computing GMCH M and N values for the Display Port link
4388 *
4389 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4390 *
4391 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4392 *
4393 * The GMCH value is used internally
4394 *
4395 * bytes_per_pixel is the number of bytes coming out of the plane,
4396 * which is after the LUTs, so we want the bytes for our color format.
4397 * For our current usage, this is always 3, one byte for R, G and B.
4398 */
4399 #define _PIPEA_DATA_M_G4X 0x70050
4400 #define _PIPEB_DATA_M_G4X 0x71050
4401
4402 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
4403 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
4404 #define TU_SIZE_SHIFT 25
4405 #define TU_SIZE_MASK (0x3f << 25)
4406
4407 #define DATA_LINK_M_N_MASK (0xffffff)
4408 #define DATA_LINK_N_MAX (0x800000)
4409
4410 #define _PIPEA_DATA_N_G4X 0x70054
4411 #define _PIPEB_DATA_N_G4X 0x71054
4412 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
4413
4414 /*
4415 * Computing Link M and N values for the Display Port link
4416 *
4417 * Link M / N = pixel_clock / ls_clk
4418 *
4419 * (the DP spec calls pixel_clock the 'strm_clk')
4420 *
4421 * The Link value is transmitted in the Main Stream
4422 * Attributes and VB-ID.
4423 */
4424
4425 #define _PIPEA_LINK_M_G4X 0x70060
4426 #define _PIPEB_LINK_M_G4X 0x71060
4427 #define PIPEA_DP_LINK_M_MASK (0xffffff)
4428
4429 #define _PIPEA_LINK_N_G4X 0x70064
4430 #define _PIPEB_LINK_N_G4X 0x71064
4431 #define PIPEA_DP_LINK_N_MASK (0xffffff)
4432
4433 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4434 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4435 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4436 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
4437
4438 /* Display & cursor control */
4439
4440 /* Pipe A */
4441 #define _PIPEADSL 0x70000
4442 #define DSL_LINEMASK_GEN2 0x00000fff
4443 #define DSL_LINEMASK_GEN3 0x00001fff
4444 #define _PIPEACONF 0x70008
4445 #define PIPECONF_ENABLE (1<<31)
4446 #define PIPECONF_DISABLE 0
4447 #define PIPECONF_DOUBLE_WIDE (1<<30)
4448 #define I965_PIPECONF_ACTIVE (1<<30)
4449 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
4450 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
4451 #define PIPECONF_SINGLE_WIDE 0
4452 #define PIPECONF_PIPE_UNLOCKED 0
4453 #define PIPECONF_PIPE_LOCKED (1<<25)
4454 #define PIPECONF_PALETTE 0
4455 #define PIPECONF_GAMMA (1<<24)
4456 #define PIPECONF_FORCE_BORDER (1<<25)
4457 #define PIPECONF_INTERLACE_MASK (7 << 21)
4458 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
4459 /* Note that pre-gen3 does not support interlaced display directly. Panel
4460 * fitting must be disabled on pre-ilk for interlaced. */
4461 #define PIPECONF_PROGRESSIVE (0 << 21)
4462 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4463 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4464 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4465 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4466 /* Ironlake and later have a complete new set of values for interlaced. PFIT
4467 * means panel fitter required, PF means progressive fetch, DBL means power
4468 * saving pixel doubling. */
4469 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4470 #define PIPECONF_INTERLACED_ILK (3 << 21)
4471 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4472 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
4473 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
4474 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
4475 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4476 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
4477 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
4478 #define PIPECONF_BPC_MASK (0x7 << 5)
4479 #define PIPECONF_8BPC (0<<5)
4480 #define PIPECONF_10BPC (1<<5)
4481 #define PIPECONF_6BPC (2<<5)
4482 #define PIPECONF_12BPC (3<<5)
4483 #define PIPECONF_DITHER_EN (1<<4)
4484 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4485 #define PIPECONF_DITHER_TYPE_SP (0<<2)
4486 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4487 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4488 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
4489 #define _PIPEASTAT 0x70024
4490 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
4491 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
4492 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4493 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
4494 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
4495 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
4496 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
4497 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4498 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4499 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4500 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
4501 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
4502 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4503 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4504 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
4505 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
4506 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
4507 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4508 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
4509 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
4510 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
4511 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
4512 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
4513 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4514 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
4515 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4516 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
4517 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
4518 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
4519 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
4520 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4521 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4522 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4523 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
4524 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
4525 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
4526 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4527 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
4528 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
4529 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
4530 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4531 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
4532 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
4533 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
4534 #define PIPE_HBLANK_INT_STATUS (1UL<<0)
4535 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4536
4537 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4538 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4539
4540 #define PIPE_A_OFFSET 0x70000
4541 #define PIPE_B_OFFSET 0x71000
4542 #define PIPE_C_OFFSET 0x72000
4543 #define CHV_PIPE_C_OFFSET 0x74000
4544 /*
4545 * There's actually no pipe EDP. Some pipe registers have
4546 * simply shifted from the pipe to the transcoder, while
4547 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4548 * to access such registers in transcoder EDP.
4549 */
4550 #define PIPE_EDP_OFFSET 0x7f000
4551
4552 #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
4553 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4554 dev_priv->info.display_mmio_offset)
4555
4556 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4557 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4558 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4559 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4560 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
4561
4562 #define _PIPE_MISC_A 0x70030
4563 #define _PIPE_MISC_B 0x71030
4564 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
4565 #define PIPEMISC_DITHER_8_BPC (0<<5)
4566 #define PIPEMISC_DITHER_10_BPC (1<<5)
4567 #define PIPEMISC_DITHER_6_BPC (2<<5)
4568 #define PIPEMISC_DITHER_12_BPC (3<<5)
4569 #define PIPEMISC_DITHER_ENABLE (1<<4)
4570 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4571 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
4572 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
4573
4574 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
4575 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
4576 #define PIPEB_HLINE_INT_EN (1<<28)
4577 #define PIPEB_VBLANK_INT_EN (1<<27)
4578 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
4579 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4580 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
4581 #define PIPE_PSR_INT_EN (1<<22)
4582 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
4583 #define PIPEA_HLINE_INT_EN (1<<20)
4584 #define PIPEA_VBLANK_INT_EN (1<<19)
4585 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4586 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
4587 #define PLANEA_FLIPDONE_INT_EN (1<<16)
4588 #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4589 #define PIPEC_HLINE_INT_EN (1<<12)
4590 #define PIPEC_VBLANK_INT_EN (1<<11)
4591 #define SPRITEF_FLIPDONE_INT_EN (1<<10)
4592 #define SPRITEE_FLIPDONE_INT_EN (1<<9)
4593 #define PLANEC_FLIPDONE_INT_EN (1<<8)
4594
4595 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4596 #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4597 #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4598 #define PLANEC_INVALID_GTT_INT_EN (1<<25)
4599 #define CURSORC_INVALID_GTT_INT_EN (1<<24)
4600 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
4601 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
4602 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
4603 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4604 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
4605 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4606 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4607 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
4608 #define DPINVGTT_EN_MASK 0xff0000
4609 #define DPINVGTT_EN_MASK_CHV 0xfff0000
4610 #define SPRITEF_INVALID_GTT_STATUS (1<<11)
4611 #define SPRITEE_INVALID_GTT_STATUS (1<<10)
4612 #define PLANEC_INVALID_GTT_STATUS (1<<9)
4613 #define CURSORC_INVALID_GTT_STATUS (1<<8)
4614 #define CURSORB_INVALID_GTT_STATUS (1<<7)
4615 #define CURSORA_INVALID_GTT_STATUS (1<<6)
4616 #define SPRITED_INVALID_GTT_STATUS (1<<5)
4617 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
4618 #define PLANEB_INVALID_GTT_STATUS (1<<3)
4619 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
4620 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
4621 #define PLANEA_INVALID_GTT_STATUS (1<<0)
4622 #define DPINVGTT_STATUS_MASK 0xff
4623 #define DPINVGTT_STATUS_MASK_CHV 0xfff
4624
4625 #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
4626 #define DSPARB_CSTART_MASK (0x7f << 7)
4627 #define DSPARB_CSTART_SHIFT 7
4628 #define DSPARB_BSTART_MASK (0x7f)
4629 #define DSPARB_BSTART_SHIFT 0
4630 #define DSPARB_BEND_SHIFT 9 /* on 855 */
4631 #define DSPARB_AEND_SHIFT 0
4632 #define DSPARB_SPRITEA_SHIFT_VLV 0
4633 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4634 #define DSPARB_SPRITEB_SHIFT_VLV 8
4635 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4636 #define DSPARB_SPRITEC_SHIFT_VLV 16
4637 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4638 #define DSPARB_SPRITED_SHIFT_VLV 24
4639 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
4640 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4641 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4642 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4643 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4644 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4645 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4646 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4647 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
4648 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4649 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4650 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4651 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4652 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
4653 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
4654 #define DSPARB_SPRITEE_SHIFT_VLV 0
4655 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4656 #define DSPARB_SPRITEF_SHIFT_VLV 8
4657 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
4658
4659 /* pnv/gen4/g4x/vlv/chv */
4660 #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
4661 #define DSPFW_SR_SHIFT 23
4662 #define DSPFW_SR_MASK (0x1ff<<23)
4663 #define DSPFW_CURSORB_SHIFT 16
4664 #define DSPFW_CURSORB_MASK (0x3f<<16)
4665 #define DSPFW_PLANEB_SHIFT 8
4666 #define DSPFW_PLANEB_MASK (0x7f<<8)
4667 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4668 #define DSPFW_PLANEA_SHIFT 0
4669 #define DSPFW_PLANEA_MASK (0x7f<<0)
4670 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
4671 #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
4672 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4673 #define DSPFW_FBC_SR_SHIFT 28
4674 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4675 #define DSPFW_FBC_HPLL_SR_SHIFT 24
4676 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4677 #define DSPFW_SPRITEB_SHIFT (16)
4678 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4679 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4680 #define DSPFW_CURSORA_SHIFT 8
4681 #define DSPFW_CURSORA_MASK (0x3f<<8)
4682 #define DSPFW_PLANEC_OLD_SHIFT 0
4683 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
4684 #define DSPFW_SPRITEA_SHIFT 0
4685 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4686 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
4687 #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
4688 #define DSPFW_HPLL_SR_EN (1<<31)
4689 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
4690 #define DSPFW_CURSOR_SR_SHIFT 24
4691 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4692 #define DSPFW_HPLL_CURSOR_SHIFT 16
4693 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
4694 #define DSPFW_HPLL_SR_SHIFT 0
4695 #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4696
4697 /* vlv/chv */
4698 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
4699 #define DSPFW_SPRITEB_WM1_SHIFT 16
4700 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4701 #define DSPFW_CURSORA_WM1_SHIFT 8
4702 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4703 #define DSPFW_SPRITEA_WM1_SHIFT 0
4704 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4705 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
4706 #define DSPFW_PLANEB_WM1_SHIFT 24
4707 #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4708 #define DSPFW_PLANEA_WM1_SHIFT 16
4709 #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4710 #define DSPFW_CURSORB_WM1_SHIFT 8
4711 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4712 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
4713 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4714 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
4715 #define DSPFW_SR_WM1_SHIFT 0
4716 #define DSPFW_SR_WM1_MASK (0x1ff<<0)
4717 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4718 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4719 #define DSPFW_SPRITED_WM1_SHIFT 24
4720 #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4721 #define DSPFW_SPRITED_SHIFT 16
4722 #define DSPFW_SPRITED_MASK_VLV (0xff<<16)
4723 #define DSPFW_SPRITEC_WM1_SHIFT 8
4724 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4725 #define DSPFW_SPRITEC_SHIFT 0
4726 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
4727 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
4728 #define DSPFW_SPRITEF_WM1_SHIFT 24
4729 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4730 #define DSPFW_SPRITEF_SHIFT 16
4731 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
4732 #define DSPFW_SPRITEE_WM1_SHIFT 8
4733 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4734 #define DSPFW_SPRITEE_SHIFT 0
4735 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
4736 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4737 #define DSPFW_PLANEC_WM1_SHIFT 24
4738 #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4739 #define DSPFW_PLANEC_SHIFT 16
4740 #define DSPFW_PLANEC_MASK_VLV (0xff<<16)
4741 #define DSPFW_CURSORC_WM1_SHIFT 8
4742 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4743 #define DSPFW_CURSORC_SHIFT 0
4744 #define DSPFW_CURSORC_MASK (0x3f<<0)
4745
4746 /* vlv/chv high order bits */
4747 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
4748 #define DSPFW_SR_HI_SHIFT 24
4749 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4750 #define DSPFW_SPRITEF_HI_SHIFT 23
4751 #define DSPFW_SPRITEF_HI_MASK (1<<23)
4752 #define DSPFW_SPRITEE_HI_SHIFT 22
4753 #define DSPFW_SPRITEE_HI_MASK (1<<22)
4754 #define DSPFW_PLANEC_HI_SHIFT 21
4755 #define DSPFW_PLANEC_HI_MASK (1<<21)
4756 #define DSPFW_SPRITED_HI_SHIFT 20
4757 #define DSPFW_SPRITED_HI_MASK (1<<20)
4758 #define DSPFW_SPRITEC_HI_SHIFT 16
4759 #define DSPFW_SPRITEC_HI_MASK (1<<16)
4760 #define DSPFW_PLANEB_HI_SHIFT 12
4761 #define DSPFW_PLANEB_HI_MASK (1<<12)
4762 #define DSPFW_SPRITEB_HI_SHIFT 8
4763 #define DSPFW_SPRITEB_HI_MASK (1<<8)
4764 #define DSPFW_SPRITEA_HI_SHIFT 4
4765 #define DSPFW_SPRITEA_HI_MASK (1<<4)
4766 #define DSPFW_PLANEA_HI_SHIFT 0
4767 #define DSPFW_PLANEA_HI_MASK (1<<0)
4768 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
4769 #define DSPFW_SR_WM1_HI_SHIFT 24
4770 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4771 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4772 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4773 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4774 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4775 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
4776 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4777 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
4778 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4779 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4780 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4781 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
4782 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4783 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4784 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4785 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4786 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4787 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
4788 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
4789
4790 /* drain latency register values*/
4791 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4792 #define DDL_CURSOR_SHIFT 24
4793 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
4794 #define DDL_PLANE_SHIFT 0
4795 #define DDL_PRECISION_HIGH (1<<7)
4796 #define DDL_PRECISION_LOW (0<<7)
4797 #define DRAIN_LATENCY_MASK 0x7f
4798
4799 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
4800 #define CBR_PND_DEADLINE_DISABLE (1<<31)
4801 #define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
4802
4803 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4804 #define CBR_DPLLBMD_PIPE_C (1<<29)
4805 #define CBR_DPLLBMD_PIPE_B (1<<18)
4806
4807 /* FIFO watermark sizes etc */
4808 #define G4X_FIFO_LINE_SIZE 64
4809 #define I915_FIFO_LINE_SIZE 64
4810 #define I830_FIFO_LINE_SIZE 32
4811
4812 #define VALLEYVIEW_FIFO_SIZE 255
4813 #define G4X_FIFO_SIZE 127
4814 #define I965_FIFO_SIZE 512
4815 #define I945_FIFO_SIZE 127
4816 #define I915_FIFO_SIZE 95
4817 #define I855GM_FIFO_SIZE 127 /* In cachelines */
4818 #define I830_FIFO_SIZE 95
4819
4820 #define VALLEYVIEW_MAX_WM 0xff
4821 #define G4X_MAX_WM 0x3f
4822 #define I915_MAX_WM 0x3f
4823
4824 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4825 #define PINEVIEW_FIFO_LINE_SIZE 64
4826 #define PINEVIEW_MAX_WM 0x1ff
4827 #define PINEVIEW_DFT_WM 0x3f
4828 #define PINEVIEW_DFT_HPLLOFF_WM 0
4829 #define PINEVIEW_GUARD_WM 10
4830 #define PINEVIEW_CURSOR_FIFO 64
4831 #define PINEVIEW_CURSOR_MAX_WM 0x3f
4832 #define PINEVIEW_CURSOR_DFT_WM 0
4833 #define PINEVIEW_CURSOR_GUARD_WM 5
4834
4835 #define VALLEYVIEW_CURSOR_MAX_WM 64
4836 #define I965_CURSOR_FIFO 64
4837 #define I965_CURSOR_MAX_WM 32
4838 #define I965_CURSOR_DFT_WM 8
4839
4840 /* Watermark register definitions for SKL */
4841 #define _CUR_WM_A_0 0x70140
4842 #define _CUR_WM_B_0 0x71140
4843 #define _PLANE_WM_1_A_0 0x70240
4844 #define _PLANE_WM_1_B_0 0x71240
4845 #define _PLANE_WM_2_A_0 0x70340
4846 #define _PLANE_WM_2_B_0 0x71340
4847 #define _PLANE_WM_TRANS_1_A_0 0x70268
4848 #define _PLANE_WM_TRANS_1_B_0 0x71268
4849 #define _PLANE_WM_TRANS_2_A_0 0x70368
4850 #define _PLANE_WM_TRANS_2_B_0 0x71368
4851 #define _CUR_WM_TRANS_A_0 0x70168
4852 #define _CUR_WM_TRANS_B_0 0x71168
4853 #define PLANE_WM_EN (1 << 31)
4854 #define PLANE_WM_LINES_SHIFT 14
4855 #define PLANE_WM_LINES_MASK 0x1f
4856 #define PLANE_WM_BLOCKS_MASK 0x3ff
4857
4858 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
4859 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4860 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
4861
4862 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4863 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
4864 #define _PLANE_WM_BASE(pipe, plane) \
4865 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4866 #define PLANE_WM(pipe, plane, level) \
4867 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4868 #define _PLANE_WM_TRANS_1(pipe) \
4869 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
4870 #define _PLANE_WM_TRANS_2(pipe) \
4871 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
4872 #define PLANE_WM_TRANS(pipe, plane) \
4873 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
4874
4875 /* define the Watermark register on Ironlake */
4876 #define WM0_PIPEA_ILK _MMIO(0x45100)
4877 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
4878 #define WM0_PIPE_PLANE_SHIFT 16
4879 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
4880 #define WM0_PIPE_SPRITE_SHIFT 8
4881 #define WM0_PIPE_CURSOR_MASK (0xff)
4882
4883 #define WM0_PIPEB_ILK _MMIO(0x45104)
4884 #define WM0_PIPEC_IVB _MMIO(0x45200)
4885 #define WM1_LP_ILK _MMIO(0x45108)
4886 #define WM1_LP_SR_EN (1<<31)
4887 #define WM1_LP_LATENCY_SHIFT 24
4888 #define WM1_LP_LATENCY_MASK (0x7f<<24)
4889 #define WM1_LP_FBC_MASK (0xf<<20)
4890 #define WM1_LP_FBC_SHIFT 20
4891 #define WM1_LP_FBC_SHIFT_BDW 19
4892 #define WM1_LP_SR_MASK (0x7ff<<8)
4893 #define WM1_LP_SR_SHIFT 8
4894 #define WM1_LP_CURSOR_MASK (0xff)
4895 #define WM2_LP_ILK _MMIO(0x4510c)
4896 #define WM2_LP_EN (1<<31)
4897 #define WM3_LP_ILK _MMIO(0x45110)
4898 #define WM3_LP_EN (1<<31)
4899 #define WM1S_LP_ILK _MMIO(0x45120)
4900 #define WM2S_LP_IVB _MMIO(0x45124)
4901 #define WM3S_LP_IVB _MMIO(0x45128)
4902 #define WM1S_LP_EN (1<<31)
4903
4904 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4905 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4906 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4907
4908 /* Memory latency timer register */
4909 #define MLTR_ILK _MMIO(0x11222)
4910 #define MLTR_WM1_SHIFT 0
4911 #define MLTR_WM2_SHIFT 8
4912 /* the unit of memory self-refresh latency time is 0.5us */
4913 #define ILK_SRLT_MASK 0x3f
4914
4915
4916 /* the address where we get all kinds of latency value */
4917 #define SSKPD _MMIO(0x5d10)
4918 #define SSKPD_WM_MASK 0x3f
4919 #define SSKPD_WM0_SHIFT 0
4920 #define SSKPD_WM1_SHIFT 8
4921 #define SSKPD_WM2_SHIFT 16
4922 #define SSKPD_WM3_SHIFT 24
4923
4924 /*
4925 * The two pipe frame counter registers are not synchronized, so
4926 * reading a stable value is somewhat tricky. The following code
4927 * should work:
4928 *
4929 * do {
4930 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4931 * PIPE_FRAME_HIGH_SHIFT;
4932 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4933 * PIPE_FRAME_LOW_SHIFT);
4934 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4935 * PIPE_FRAME_HIGH_SHIFT);
4936 * } while (high1 != high2);
4937 * frame = (high1 << 8) | low1;
4938 */
4939 #define _PIPEAFRAMEHIGH 0x70040
4940 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
4941 #define PIPE_FRAME_HIGH_SHIFT 0
4942 #define _PIPEAFRAMEPIXEL 0x70044
4943 #define PIPE_FRAME_LOW_MASK 0xff000000
4944 #define PIPE_FRAME_LOW_SHIFT 24
4945 #define PIPE_PIXEL_MASK 0x00ffffff
4946 #define PIPE_PIXEL_SHIFT 0
4947 /* GM45+ just has to be different */
4948 #define _PIPEA_FRMCOUNT_G4X 0x70040
4949 #define _PIPEA_FLIPCOUNT_G4X 0x70044
4950 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4951 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
4952
4953 /* Cursor A & B regs */
4954 #define _CURACNTR 0x70080
4955 /* Old style CUR*CNTR flags (desktop 8xx) */
4956 #define CURSOR_ENABLE 0x80000000
4957 #define CURSOR_GAMMA_ENABLE 0x40000000
4958 #define CURSOR_STRIDE_SHIFT 28
4959 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
4960 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
4961 #define CURSOR_FORMAT_SHIFT 24
4962 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4963 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4964 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4965 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4966 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4967 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4968 /* New style CUR*CNTR flags */
4969 #define CURSOR_MODE 0x27
4970 #define CURSOR_MODE_DISABLE 0x00
4971 #define CURSOR_MODE_128_32B_AX 0x02
4972 #define CURSOR_MODE_256_32B_AX 0x03
4973 #define CURSOR_MODE_64_32B_AX 0x07
4974 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4975 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
4976 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4977 #define MCURSOR_PIPE_SELECT (1 << 28)
4978 #define MCURSOR_PIPE_A 0x00
4979 #define MCURSOR_PIPE_B (1 << 28)
4980 #define MCURSOR_GAMMA_ENABLE (1 << 26)
4981 #define CURSOR_ROTATE_180 (1<<15)
4982 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
4983 #define _CURABASE 0x70084
4984 #define _CURAPOS 0x70088
4985 #define CURSOR_POS_MASK 0x007FF
4986 #define CURSOR_POS_SIGN 0x8000
4987 #define CURSOR_X_SHIFT 0
4988 #define CURSOR_Y_SHIFT 16
4989 #define CURSIZE _MMIO(0x700a0)
4990 #define _CURBCNTR 0x700c0
4991 #define _CURBBASE 0x700c4
4992 #define _CURBPOS 0x700c8
4993
4994 #define _CURBCNTR_IVB 0x71080
4995 #define _CURBBASE_IVB 0x71084
4996 #define _CURBPOS_IVB 0x71088
4997
4998 #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
4999 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5000 dev_priv->info.display_mmio_offset)
5001
5002 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5003 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5004 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5005
5006 #define CURSOR_A_OFFSET 0x70080
5007 #define CURSOR_B_OFFSET 0x700c0
5008 #define CHV_CURSOR_C_OFFSET 0x700e0
5009 #define IVB_CURSOR_B_OFFSET 0x71080
5010 #define IVB_CURSOR_C_OFFSET 0x72080
5011
5012 /* Display A control */
5013 #define _DSPACNTR 0x70180
5014 #define DISPLAY_PLANE_ENABLE (1<<31)
5015 #define DISPLAY_PLANE_DISABLE 0
5016 #define DISPPLANE_GAMMA_ENABLE (1<<30)
5017 #define DISPPLANE_GAMMA_DISABLE 0
5018 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
5019 #define DISPPLANE_YUV422 (0x0<<26)
5020 #define DISPPLANE_8BPP (0x2<<26)
5021 #define DISPPLANE_BGRA555 (0x3<<26)
5022 #define DISPPLANE_BGRX555 (0x4<<26)
5023 #define DISPPLANE_BGRX565 (0x5<<26)
5024 #define DISPPLANE_BGRX888 (0x6<<26)
5025 #define DISPPLANE_BGRA888 (0x7<<26)
5026 #define DISPPLANE_RGBX101010 (0x8<<26)
5027 #define DISPPLANE_RGBA101010 (0x9<<26)
5028 #define DISPPLANE_BGRX101010 (0xa<<26)
5029 #define DISPPLANE_RGBX161616 (0xc<<26)
5030 #define DISPPLANE_RGBX888 (0xe<<26)
5031 #define DISPPLANE_RGBA888 (0xf<<26)
5032 #define DISPPLANE_STEREO_ENABLE (1<<25)
5033 #define DISPPLANE_STEREO_DISABLE 0
5034 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
5035 #define DISPPLANE_SEL_PIPE_SHIFT 24
5036 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
5037 #define DISPPLANE_SEL_PIPE_A 0
5038 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
5039 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5040 #define DISPPLANE_SRC_KEY_DISABLE 0
5041 #define DISPPLANE_LINE_DOUBLE (1<<20)
5042 #define DISPPLANE_NO_LINE_DOUBLE 0
5043 #define DISPPLANE_STEREO_POLARITY_FIRST 0
5044 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
5045 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5046 #define DISPPLANE_ROTATE_180 (1<<15)
5047 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
5048 #define DISPPLANE_TILED (1<<10)
5049 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
5050 #define _DSPAADDR 0x70184
5051 #define _DSPASTRIDE 0x70188
5052 #define _DSPAPOS 0x7018C /* reserved */
5053 #define _DSPASIZE 0x70190
5054 #define _DSPASURF 0x7019C /* 965+ only */
5055 #define _DSPATILEOFF 0x701A4 /* 965+ only */
5056 #define _DSPAOFFSET 0x701A4 /* HSW */
5057 #define _DSPASURFLIVE 0x701AC
5058
5059 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5060 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5061 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5062 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5063 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5064 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5065 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5066 #define DSPLINOFF(plane) DSPADDR(plane)
5067 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5068 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5069
5070 /* CHV pipe B blender and primary plane */
5071 #define _CHV_BLEND_A 0x60a00
5072 #define CHV_BLEND_LEGACY (0<<30)
5073 #define CHV_BLEND_ANDROID (1<<30)
5074 #define CHV_BLEND_MPO (2<<30)
5075 #define CHV_BLEND_MASK (3<<30)
5076 #define _CHV_CANVAS_A 0x60a04
5077 #define _PRIMPOS_A 0x60a08
5078 #define _PRIMSIZE_A 0x60a0c
5079 #define _PRIMCNSTALPHA_A 0x60a10
5080 #define PRIM_CONST_ALPHA_ENABLE (1<<31)
5081
5082 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5083 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5084 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5085 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5086 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
5087
5088 /* Display/Sprite base address macros */
5089 #define DISP_BASEADDR_MASK (0xfffff000)
5090 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5091 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
5092
5093 /*
5094 * VBIOS flags
5095 * gen2:
5096 * [00:06] alm,mgm
5097 * [10:16] all
5098 * [30:32] alm,mgm
5099 * gen3+:
5100 * [00:0f] all
5101 * [10:1f] all
5102 * [30:32] all
5103 */
5104 #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5105 #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5106 #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5107 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
5108
5109 /* Pipe B */
5110 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5111 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5112 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
5113 #define _PIPEBFRAMEHIGH 0x71040
5114 #define _PIPEBFRAMEPIXEL 0x71044
5115 #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5116 #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
5117
5118
5119 /* Display B control */
5120 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5121 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5122 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
5123 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5124 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5125 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5126 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5127 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5128 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5129 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5130 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5131 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5132 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
5133
5134 /* Sprite A control */
5135 #define _DVSACNTR 0x72180
5136 #define DVS_ENABLE (1<<31)
5137 #define DVS_GAMMA_ENABLE (1<<30)
5138 #define DVS_PIXFORMAT_MASK (3<<25)
5139 #define DVS_FORMAT_YUV422 (0<<25)
5140 #define DVS_FORMAT_RGBX101010 (1<<25)
5141 #define DVS_FORMAT_RGBX888 (2<<25)
5142 #define DVS_FORMAT_RGBX161616 (3<<25)
5143 #define DVS_PIPE_CSC_ENABLE (1<<24)
5144 #define DVS_SOURCE_KEY (1<<22)
5145 #define DVS_RGB_ORDER_XBGR (1<<20)
5146 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5147 #define DVS_YUV_ORDER_YUYV (0<<16)
5148 #define DVS_YUV_ORDER_UYVY (1<<16)
5149 #define DVS_YUV_ORDER_YVYU (2<<16)
5150 #define DVS_YUV_ORDER_VYUY (3<<16)
5151 #define DVS_ROTATE_180 (1<<15)
5152 #define DVS_DEST_KEY (1<<2)
5153 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
5154 #define DVS_TILED (1<<10)
5155 #define _DVSALINOFF 0x72184
5156 #define _DVSASTRIDE 0x72188
5157 #define _DVSAPOS 0x7218c
5158 #define _DVSASIZE 0x72190
5159 #define _DVSAKEYVAL 0x72194
5160 #define _DVSAKEYMSK 0x72198
5161 #define _DVSASURF 0x7219c
5162 #define _DVSAKEYMAXVAL 0x721a0
5163 #define _DVSATILEOFF 0x721a4
5164 #define _DVSASURFLIVE 0x721ac
5165 #define _DVSASCALE 0x72204
5166 #define DVS_SCALE_ENABLE (1<<31)
5167 #define DVS_FILTER_MASK (3<<29)
5168 #define DVS_FILTER_MEDIUM (0<<29)
5169 #define DVS_FILTER_ENHANCING (1<<29)
5170 #define DVS_FILTER_SOFTENING (2<<29)
5171 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5172 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5173 #define _DVSAGAMC 0x72300
5174
5175 #define _DVSBCNTR 0x73180
5176 #define _DVSBLINOFF 0x73184
5177 #define _DVSBSTRIDE 0x73188
5178 #define _DVSBPOS 0x7318c
5179 #define _DVSBSIZE 0x73190
5180 #define _DVSBKEYVAL 0x73194
5181 #define _DVSBKEYMSK 0x73198
5182 #define _DVSBSURF 0x7319c
5183 #define _DVSBKEYMAXVAL 0x731a0
5184 #define _DVSBTILEOFF 0x731a4
5185 #define _DVSBSURFLIVE 0x731ac
5186 #define _DVSBSCALE 0x73204
5187 #define _DVSBGAMC 0x73300
5188
5189 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5190 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5191 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5192 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5193 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5194 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5195 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5196 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5197 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5198 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5199 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5200 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
5201
5202 #define _SPRA_CTL 0x70280
5203 #define SPRITE_ENABLE (1<<31)
5204 #define SPRITE_GAMMA_ENABLE (1<<30)
5205 #define SPRITE_PIXFORMAT_MASK (7<<25)
5206 #define SPRITE_FORMAT_YUV422 (0<<25)
5207 #define SPRITE_FORMAT_RGBX101010 (1<<25)
5208 #define SPRITE_FORMAT_RGBX888 (2<<25)
5209 #define SPRITE_FORMAT_RGBX161616 (3<<25)
5210 #define SPRITE_FORMAT_YUV444 (4<<25)
5211 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
5212 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
5213 #define SPRITE_SOURCE_KEY (1<<22)
5214 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5215 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5216 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5217 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5218 #define SPRITE_YUV_ORDER_YUYV (0<<16)
5219 #define SPRITE_YUV_ORDER_UYVY (1<<16)
5220 #define SPRITE_YUV_ORDER_YVYU (2<<16)
5221 #define SPRITE_YUV_ORDER_VYUY (3<<16)
5222 #define SPRITE_ROTATE_180 (1<<15)
5223 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5224 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
5225 #define SPRITE_TILED (1<<10)
5226 #define SPRITE_DEST_KEY (1<<2)
5227 #define _SPRA_LINOFF 0x70284
5228 #define _SPRA_STRIDE 0x70288
5229 #define _SPRA_POS 0x7028c
5230 #define _SPRA_SIZE 0x70290
5231 #define _SPRA_KEYVAL 0x70294
5232 #define _SPRA_KEYMSK 0x70298
5233 #define _SPRA_SURF 0x7029c
5234 #define _SPRA_KEYMAX 0x702a0
5235 #define _SPRA_TILEOFF 0x702a4
5236 #define _SPRA_OFFSET 0x702a4
5237 #define _SPRA_SURFLIVE 0x702ac
5238 #define _SPRA_SCALE 0x70304
5239 #define SPRITE_SCALE_ENABLE (1<<31)
5240 #define SPRITE_FILTER_MASK (3<<29)
5241 #define SPRITE_FILTER_MEDIUM (0<<29)
5242 #define SPRITE_FILTER_ENHANCING (1<<29)
5243 #define SPRITE_FILTER_SOFTENING (2<<29)
5244 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5245 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5246 #define _SPRA_GAMC 0x70400
5247
5248 #define _SPRB_CTL 0x71280
5249 #define _SPRB_LINOFF 0x71284
5250 #define _SPRB_STRIDE 0x71288
5251 #define _SPRB_POS 0x7128c
5252 #define _SPRB_SIZE 0x71290
5253 #define _SPRB_KEYVAL 0x71294
5254 #define _SPRB_KEYMSK 0x71298
5255 #define _SPRB_SURF 0x7129c
5256 #define _SPRB_KEYMAX 0x712a0
5257 #define _SPRB_TILEOFF 0x712a4
5258 #define _SPRB_OFFSET 0x712a4
5259 #define _SPRB_SURFLIVE 0x712ac
5260 #define _SPRB_SCALE 0x71304
5261 #define _SPRB_GAMC 0x71400
5262
5263 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5264 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5265 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5266 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5267 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5268 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5269 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5270 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5271 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5272 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5273 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5274 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5275 #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5276 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
5277
5278 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5279 #define SP_ENABLE (1<<31)
5280 #define SP_GAMMA_ENABLE (1<<30)
5281 #define SP_PIXFORMAT_MASK (0xf<<26)
5282 #define SP_FORMAT_YUV422 (0<<26)
5283 #define SP_FORMAT_BGR565 (5<<26)
5284 #define SP_FORMAT_BGRX8888 (6<<26)
5285 #define SP_FORMAT_BGRA8888 (7<<26)
5286 #define SP_FORMAT_RGBX1010102 (8<<26)
5287 #define SP_FORMAT_RGBA1010102 (9<<26)
5288 #define SP_FORMAT_RGBX8888 (0xe<<26)
5289 #define SP_FORMAT_RGBA8888 (0xf<<26)
5290 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
5291 #define SP_SOURCE_KEY (1<<22)
5292 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
5293 #define SP_YUV_ORDER_YUYV (0<<16)
5294 #define SP_YUV_ORDER_UYVY (1<<16)
5295 #define SP_YUV_ORDER_YVYU (2<<16)
5296 #define SP_YUV_ORDER_VYUY (3<<16)
5297 #define SP_ROTATE_180 (1<<15)
5298 #define SP_TILED (1<<10)
5299 #define SP_MIRROR (1<<8) /* CHV pipe B */
5300 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5301 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5302 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5303 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5304 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5305 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5306 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5307 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5308 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5309 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5310 #define SP_CONST_ALPHA_ENABLE (1<<31)
5311 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5312
5313 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5314 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5315 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5316 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5317 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5318 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5319 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5320 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5321 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5322 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5323 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5324 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
5325
5326 #define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5327 #define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5328 #define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5329 #define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5330 #define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5331 #define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5332 #define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5333 #define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5334 #define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5335 #define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5336 #define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5337 #define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
5338
5339 /*
5340 * CHV pipe B sprite CSC
5341 *
5342 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5343 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5344 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5345 */
5346 #define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5347 #define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5348 #define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5349 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5350 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5351
5352 #define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5353 #define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5354 #define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5355 #define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5356 #define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5357 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5358 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5359
5360 #define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5361 #define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5362 #define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5363 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5364 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5365
5366 #define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5367 #define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5368 #define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5369 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5370 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5371
5372 /* Skylake plane registers */
5373
5374 #define _PLANE_CTL_1_A 0x70180
5375 #define _PLANE_CTL_2_A 0x70280
5376 #define _PLANE_CTL_3_A 0x70380
5377 #define PLANE_CTL_ENABLE (1 << 31)
5378 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5379 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
5380 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5381 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5382 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5383 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5384 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5385 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5386 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5387 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5388 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
5389 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5390 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5391 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
5392 #define PLANE_CTL_ORDER_BGRX (0 << 20)
5393 #define PLANE_CTL_ORDER_RGBX (1 << 20)
5394 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5395 #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5396 #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5397 #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5398 #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5399 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5400 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5401 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5402 #define PLANE_CTL_TILED_MASK (0x7 << 10)
5403 #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5404 #define PLANE_CTL_TILED_X ( 1 << 10)
5405 #define PLANE_CTL_TILED_Y ( 4 << 10)
5406 #define PLANE_CTL_TILED_YF ( 5 << 10)
5407 #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5408 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5409 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5410 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
5411 #define PLANE_CTL_ROTATE_MASK 0x3
5412 #define PLANE_CTL_ROTATE_0 0x0
5413 #define PLANE_CTL_ROTATE_90 0x1
5414 #define PLANE_CTL_ROTATE_180 0x2
5415 #define PLANE_CTL_ROTATE_270 0x3
5416 #define _PLANE_STRIDE_1_A 0x70188
5417 #define _PLANE_STRIDE_2_A 0x70288
5418 #define _PLANE_STRIDE_3_A 0x70388
5419 #define _PLANE_POS_1_A 0x7018c
5420 #define _PLANE_POS_2_A 0x7028c
5421 #define _PLANE_POS_3_A 0x7038c
5422 #define _PLANE_SIZE_1_A 0x70190
5423 #define _PLANE_SIZE_2_A 0x70290
5424 #define _PLANE_SIZE_3_A 0x70390
5425 #define _PLANE_SURF_1_A 0x7019c
5426 #define _PLANE_SURF_2_A 0x7029c
5427 #define _PLANE_SURF_3_A 0x7039c
5428 #define _PLANE_OFFSET_1_A 0x701a4
5429 #define _PLANE_OFFSET_2_A 0x702a4
5430 #define _PLANE_OFFSET_3_A 0x703a4
5431 #define _PLANE_KEYVAL_1_A 0x70194
5432 #define _PLANE_KEYVAL_2_A 0x70294
5433 #define _PLANE_KEYMSK_1_A 0x70198
5434 #define _PLANE_KEYMSK_2_A 0x70298
5435 #define _PLANE_KEYMAX_1_A 0x701a0
5436 #define _PLANE_KEYMAX_2_A 0x702a0
5437 #define _PLANE_BUF_CFG_1_A 0x7027c
5438 #define _PLANE_BUF_CFG_2_A 0x7037c
5439 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
5440 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
5441
5442 #define _PLANE_CTL_1_B 0x71180
5443 #define _PLANE_CTL_2_B 0x71280
5444 #define _PLANE_CTL_3_B 0x71380
5445 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5446 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5447 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5448 #define PLANE_CTL(pipe, plane) \
5449 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5450
5451 #define _PLANE_STRIDE_1_B 0x71188
5452 #define _PLANE_STRIDE_2_B 0x71288
5453 #define _PLANE_STRIDE_3_B 0x71388
5454 #define _PLANE_STRIDE_1(pipe) \
5455 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5456 #define _PLANE_STRIDE_2(pipe) \
5457 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5458 #define _PLANE_STRIDE_3(pipe) \
5459 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5460 #define PLANE_STRIDE(pipe, plane) \
5461 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5462
5463 #define _PLANE_POS_1_B 0x7118c
5464 #define _PLANE_POS_2_B 0x7128c
5465 #define _PLANE_POS_3_B 0x7138c
5466 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5467 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5468 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5469 #define PLANE_POS(pipe, plane) \
5470 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5471
5472 #define _PLANE_SIZE_1_B 0x71190
5473 #define _PLANE_SIZE_2_B 0x71290
5474 #define _PLANE_SIZE_3_B 0x71390
5475 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5476 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5477 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5478 #define PLANE_SIZE(pipe, plane) \
5479 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5480
5481 #define _PLANE_SURF_1_B 0x7119c
5482 #define _PLANE_SURF_2_B 0x7129c
5483 #define _PLANE_SURF_3_B 0x7139c
5484 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5485 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5486 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5487 #define PLANE_SURF(pipe, plane) \
5488 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5489
5490 #define _PLANE_OFFSET_1_B 0x711a4
5491 #define _PLANE_OFFSET_2_B 0x712a4
5492 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5493 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5494 #define PLANE_OFFSET(pipe, plane) \
5495 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5496
5497 #define _PLANE_KEYVAL_1_B 0x71194
5498 #define _PLANE_KEYVAL_2_B 0x71294
5499 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5500 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5501 #define PLANE_KEYVAL(pipe, plane) \
5502 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5503
5504 #define _PLANE_KEYMSK_1_B 0x71198
5505 #define _PLANE_KEYMSK_2_B 0x71298
5506 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5507 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5508 #define PLANE_KEYMSK(pipe, plane) \
5509 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5510
5511 #define _PLANE_KEYMAX_1_B 0x711a0
5512 #define _PLANE_KEYMAX_2_B 0x712a0
5513 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5514 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5515 #define PLANE_KEYMAX(pipe, plane) \
5516 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5517
5518 #define _PLANE_BUF_CFG_1_B 0x7127c
5519 #define _PLANE_BUF_CFG_2_B 0x7137c
5520 #define _PLANE_BUF_CFG_1(pipe) \
5521 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5522 #define _PLANE_BUF_CFG_2(pipe) \
5523 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5524 #define PLANE_BUF_CFG(pipe, plane) \
5525 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5526
5527 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
5528 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
5529 #define _PLANE_NV12_BUF_CFG_1(pipe) \
5530 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5531 #define _PLANE_NV12_BUF_CFG_2(pipe) \
5532 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5533 #define PLANE_NV12_BUF_CFG(pipe, plane) \
5534 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5535
5536 /* SKL new cursor registers */
5537 #define _CUR_BUF_CFG_A 0x7017c
5538 #define _CUR_BUF_CFG_B 0x7117c
5539 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5540
5541 /* VBIOS regs */
5542 #define VGACNTRL _MMIO(0x71400)
5543 # define VGA_DISP_DISABLE (1 << 31)
5544 # define VGA_2X_MODE (1 << 30)
5545 # define VGA_PIPE_B_SELECT (1 << 29)
5546
5547 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
5548
5549 /* Ironlake */
5550
5551 #define CPU_VGACNTRL _MMIO(0x41000)
5552
5553 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
5554 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5555 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5556 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5557 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5558 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5559 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5560 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5561 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5562 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5563 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
5564
5565 /* refresh rate hardware control */
5566 #define RR_HW_CTL _MMIO(0x45300)
5567 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5568 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5569
5570 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
5571 #define FDI_PLL_FB_CLOCK_MASK 0xff
5572 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
5573 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
5574 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5575 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5576 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
5577
5578 #define PCH_3DCGDIS0 _MMIO(0x46020)
5579 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5580 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5581
5582 #define PCH_3DCGDIS1 _MMIO(0x46024)
5583 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5584
5585 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5586 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5587 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5588 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5589
5590
5591 #define _PIPEA_DATA_M1 0x60030
5592 #define PIPE_DATA_M1_OFFSET 0
5593 #define _PIPEA_DATA_N1 0x60034
5594 #define PIPE_DATA_N1_OFFSET 0
5595
5596 #define _PIPEA_DATA_M2 0x60038
5597 #define PIPE_DATA_M2_OFFSET 0
5598 #define _PIPEA_DATA_N2 0x6003c
5599 #define PIPE_DATA_N2_OFFSET 0
5600
5601 #define _PIPEA_LINK_M1 0x60040
5602 #define PIPE_LINK_M1_OFFSET 0
5603 #define _PIPEA_LINK_N1 0x60044
5604 #define PIPE_LINK_N1_OFFSET 0
5605
5606 #define _PIPEA_LINK_M2 0x60048
5607 #define PIPE_LINK_M2_OFFSET 0
5608 #define _PIPEA_LINK_N2 0x6004c
5609 #define PIPE_LINK_N2_OFFSET 0
5610
5611 /* PIPEB timing regs are same start from 0x61000 */
5612
5613 #define _PIPEB_DATA_M1 0x61030
5614 #define _PIPEB_DATA_N1 0x61034
5615 #define _PIPEB_DATA_M2 0x61038
5616 #define _PIPEB_DATA_N2 0x6103c
5617 #define _PIPEB_LINK_M1 0x61040
5618 #define _PIPEB_LINK_N1 0x61044
5619 #define _PIPEB_LINK_M2 0x61048
5620 #define _PIPEB_LINK_N2 0x6104c
5621
5622 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5623 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5624 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5625 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5626 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5627 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5628 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5629 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
5630
5631 /* CPU panel fitter */
5632 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5633 #define _PFA_CTL_1 0x68080
5634 #define _PFB_CTL_1 0x68880
5635 #define PF_ENABLE (1<<31)
5636 #define PF_PIPE_SEL_MASK_IVB (3<<29)
5637 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
5638 #define PF_FILTER_MASK (3<<23)
5639 #define PF_FILTER_PROGRAMMED (0<<23)
5640 #define PF_FILTER_MED_3x3 (1<<23)
5641 #define PF_FILTER_EDGE_ENHANCE (2<<23)
5642 #define PF_FILTER_EDGE_SOFTEN (3<<23)
5643 #define _PFA_WIN_SZ 0x68074
5644 #define _PFB_WIN_SZ 0x68874
5645 #define _PFA_WIN_POS 0x68070
5646 #define _PFB_WIN_POS 0x68870
5647 #define _PFA_VSCALE 0x68084
5648 #define _PFB_VSCALE 0x68884
5649 #define _PFA_HSCALE 0x68090
5650 #define _PFB_HSCALE 0x68890
5651
5652 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5653 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5654 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5655 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5656 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5657
5658 #define _PSA_CTL 0x68180
5659 #define _PSB_CTL 0x68980
5660 #define PS_ENABLE (1<<31)
5661 #define _PSA_WIN_SZ 0x68174
5662 #define _PSB_WIN_SZ 0x68974
5663 #define _PSA_WIN_POS 0x68170
5664 #define _PSB_WIN_POS 0x68970
5665
5666 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5667 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5668 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5669
5670 /*
5671 * Skylake scalers
5672 */
5673 #define _PS_1A_CTRL 0x68180
5674 #define _PS_2A_CTRL 0x68280
5675 #define _PS_1B_CTRL 0x68980
5676 #define _PS_2B_CTRL 0x68A80
5677 #define _PS_1C_CTRL 0x69180
5678 #define PS_SCALER_EN (1 << 31)
5679 #define PS_SCALER_MODE_MASK (3 << 28)
5680 #define PS_SCALER_MODE_DYN (0 << 28)
5681 #define PS_SCALER_MODE_HQ (1 << 28)
5682 #define PS_PLANE_SEL_MASK (7 << 25)
5683 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
5684 #define PS_FILTER_MASK (3 << 23)
5685 #define PS_FILTER_MEDIUM (0 << 23)
5686 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
5687 #define PS_FILTER_BILINEAR (3 << 23)
5688 #define PS_VERT3TAP (1 << 21)
5689 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5690 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5691 #define PS_PWRUP_PROGRESS (1 << 17)
5692 #define PS_V_FILTER_BYPASS (1 << 8)
5693 #define PS_VADAPT_EN (1 << 7)
5694 #define PS_VADAPT_MODE_MASK (3 << 5)
5695 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5696 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5697 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5698
5699 #define _PS_PWR_GATE_1A 0x68160
5700 #define _PS_PWR_GATE_2A 0x68260
5701 #define _PS_PWR_GATE_1B 0x68960
5702 #define _PS_PWR_GATE_2B 0x68A60
5703 #define _PS_PWR_GATE_1C 0x69160
5704 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5705 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5706 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5707 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5708 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5709 #define PS_PWR_GATE_SLPEN_8 0
5710 #define PS_PWR_GATE_SLPEN_16 1
5711 #define PS_PWR_GATE_SLPEN_24 2
5712 #define PS_PWR_GATE_SLPEN_32 3
5713
5714 #define _PS_WIN_POS_1A 0x68170
5715 #define _PS_WIN_POS_2A 0x68270
5716 #define _PS_WIN_POS_1B 0x68970
5717 #define _PS_WIN_POS_2B 0x68A70
5718 #define _PS_WIN_POS_1C 0x69170
5719
5720 #define _PS_WIN_SZ_1A 0x68174
5721 #define _PS_WIN_SZ_2A 0x68274
5722 #define _PS_WIN_SZ_1B 0x68974
5723 #define _PS_WIN_SZ_2B 0x68A74
5724 #define _PS_WIN_SZ_1C 0x69174
5725
5726 #define _PS_VSCALE_1A 0x68184
5727 #define _PS_VSCALE_2A 0x68284
5728 #define _PS_VSCALE_1B 0x68984
5729 #define _PS_VSCALE_2B 0x68A84
5730 #define _PS_VSCALE_1C 0x69184
5731
5732 #define _PS_HSCALE_1A 0x68190
5733 #define _PS_HSCALE_2A 0x68290
5734 #define _PS_HSCALE_1B 0x68990
5735 #define _PS_HSCALE_2B 0x68A90
5736 #define _PS_HSCALE_1C 0x69190
5737
5738 #define _PS_VPHASE_1A 0x68188
5739 #define _PS_VPHASE_2A 0x68288
5740 #define _PS_VPHASE_1B 0x68988
5741 #define _PS_VPHASE_2B 0x68A88
5742 #define _PS_VPHASE_1C 0x69188
5743
5744 #define _PS_HPHASE_1A 0x68194
5745 #define _PS_HPHASE_2A 0x68294
5746 #define _PS_HPHASE_1B 0x68994
5747 #define _PS_HPHASE_2B 0x68A94
5748 #define _PS_HPHASE_1C 0x69194
5749
5750 #define _PS_ECC_STAT_1A 0x681D0
5751 #define _PS_ECC_STAT_2A 0x682D0
5752 #define _PS_ECC_STAT_1B 0x689D0
5753 #define _PS_ECC_STAT_2B 0x68AD0
5754 #define _PS_ECC_STAT_1C 0x691D0
5755
5756 #define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5757 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
5758 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5759 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5760 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
5761 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5762 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5763 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
5764 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5765 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5766 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
5767 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5768 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5769 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
5770 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5771 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5772 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
5773 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5774 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5775 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
5776 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5777 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5778 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
5779 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5780 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5781 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
5782 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5783 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
5784
5785 /* legacy palette */
5786 #define _LGC_PALETTE_A 0x4a000
5787 #define _LGC_PALETTE_B 0x4a800
5788 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
5789
5790 #define _GAMMA_MODE_A 0x4a480
5791 #define _GAMMA_MODE_B 0x4ac80
5792 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5793 #define GAMMA_MODE_MODE_MASK (3 << 0)
5794 #define GAMMA_MODE_MODE_8BIT (0 << 0)
5795 #define GAMMA_MODE_MODE_10BIT (1 << 0)
5796 #define GAMMA_MODE_MODE_12BIT (2 << 0)
5797 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
5798
5799 /* DMC/CSR */
5800 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
5801 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5802 #define CSR_HTP_ADDR_SKL 0x00500034
5803 #define CSR_SSP_BASE _MMIO(0x8F074)
5804 #define CSR_HTP_SKL _MMIO(0x8F004)
5805 #define CSR_LAST_WRITE _MMIO(0x8F034)
5806 #define CSR_LAST_WRITE_VALUE 0xc003b400
5807 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5808 #define CSR_MMIO_START_RANGE 0x80000
5809 #define CSR_MMIO_END_RANGE 0x8FFFF
5810 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5811 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5812 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
5813
5814 /* interrupts */
5815 #define DE_MASTER_IRQ_CONTROL (1 << 31)
5816 #define DE_SPRITEB_FLIP_DONE (1 << 29)
5817 #define DE_SPRITEA_FLIP_DONE (1 << 28)
5818 #define DE_PLANEB_FLIP_DONE (1 << 27)
5819 #define DE_PLANEA_FLIP_DONE (1 << 26)
5820 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
5821 #define DE_PCU_EVENT (1 << 25)
5822 #define DE_GTT_FAULT (1 << 24)
5823 #define DE_POISON (1 << 23)
5824 #define DE_PERFORM_COUNTER (1 << 22)
5825 #define DE_PCH_EVENT (1 << 21)
5826 #define DE_AUX_CHANNEL_A (1 << 20)
5827 #define DE_DP_A_HOTPLUG (1 << 19)
5828 #define DE_GSE (1 << 18)
5829 #define DE_PIPEB_VBLANK (1 << 15)
5830 #define DE_PIPEB_EVEN_FIELD (1 << 14)
5831 #define DE_PIPEB_ODD_FIELD (1 << 13)
5832 #define DE_PIPEB_LINE_COMPARE (1 << 12)
5833 #define DE_PIPEB_VSYNC (1 << 11)
5834 #define DE_PIPEB_CRC_DONE (1 << 10)
5835 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5836 #define DE_PIPEA_VBLANK (1 << 7)
5837 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
5838 #define DE_PIPEA_EVEN_FIELD (1 << 6)
5839 #define DE_PIPEA_ODD_FIELD (1 << 5)
5840 #define DE_PIPEA_LINE_COMPARE (1 << 4)
5841 #define DE_PIPEA_VSYNC (1 << 3)
5842 #define DE_PIPEA_CRC_DONE (1 << 2)
5843 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
5844 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5845 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
5846
5847 /* More Ivybridge lolz */
5848 #define DE_ERR_INT_IVB (1<<30)
5849 #define DE_GSE_IVB (1<<29)
5850 #define DE_PCH_EVENT_IVB (1<<28)
5851 #define DE_DP_A_HOTPLUG_IVB (1<<27)
5852 #define DE_AUX_CHANNEL_A_IVB (1<<26)
5853 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5854 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5855 #define DE_PIPEC_VBLANK_IVB (1<<10)
5856 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
5857 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
5858 #define DE_PIPEB_VBLANK_IVB (1<<5)
5859 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5860 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
5861 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
5862 #define DE_PIPEA_VBLANK_IVB (1<<0)
5863 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
5864
5865 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5866 #define MASTER_INTERRUPT_ENABLE (1<<31)
5867
5868 #define DEISR _MMIO(0x44000)
5869 #define DEIMR _MMIO(0x44004)
5870 #define DEIIR _MMIO(0x44008)
5871 #define DEIER _MMIO(0x4400c)
5872
5873 #define GTISR _MMIO(0x44010)
5874 #define GTIMR _MMIO(0x44014)
5875 #define GTIIR _MMIO(0x44018)
5876 #define GTIER _MMIO(0x4401c)
5877
5878 #define GEN8_MASTER_IRQ _MMIO(0x44200)
5879 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
5880 #define GEN8_PCU_IRQ (1<<30)
5881 #define GEN8_DE_PCH_IRQ (1<<23)
5882 #define GEN8_DE_MISC_IRQ (1<<22)
5883 #define GEN8_DE_PORT_IRQ (1<<20)
5884 #define GEN8_DE_PIPE_C_IRQ (1<<18)
5885 #define GEN8_DE_PIPE_B_IRQ (1<<17)
5886 #define GEN8_DE_PIPE_A_IRQ (1<<16)
5887 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
5888 #define GEN8_GT_VECS_IRQ (1<<6)
5889 #define GEN8_GT_PM_IRQ (1<<4)
5890 #define GEN8_GT_VCS2_IRQ (1<<3)
5891 #define GEN8_GT_VCS1_IRQ (1<<2)
5892 #define GEN8_GT_BCS_IRQ (1<<1)
5893 #define GEN8_GT_RCS_IRQ (1<<0)
5894
5895 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5896 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5897 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5898 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
5899
5900 #define GEN8_RCS_IRQ_SHIFT 0
5901 #define GEN8_BCS_IRQ_SHIFT 16
5902 #define GEN8_VCS1_IRQ_SHIFT 0
5903 #define GEN8_VCS2_IRQ_SHIFT 16
5904 #define GEN8_VECS_IRQ_SHIFT 0
5905 #define GEN8_WD_IRQ_SHIFT 16
5906
5907 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5908 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5909 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5910 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
5911 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
5912 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5913 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5914 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5915 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5916 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5917 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
5918 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
5919 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5920 #define GEN8_PIPE_VSYNC (1 << 1)
5921 #define GEN8_PIPE_VBLANK (1 << 0)
5922 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5923 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
5924 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5925 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5926 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5927 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
5928 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5929 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5930 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5931 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
5932 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5933 (GEN8_PIPE_CURSOR_FAULT | \
5934 GEN8_PIPE_SPRITE_FAULT | \
5935 GEN8_PIPE_PRIMARY_FAULT)
5936 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5937 (GEN9_PIPE_CURSOR_FAULT | \
5938 GEN9_PIPE_PLANE4_FAULT | \
5939 GEN9_PIPE_PLANE3_FAULT | \
5940 GEN9_PIPE_PLANE2_FAULT | \
5941 GEN9_PIPE_PLANE1_FAULT)
5942
5943 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
5944 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
5945 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
5946 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
5947 #define GEN9_AUX_CHANNEL_D (1 << 27)
5948 #define GEN9_AUX_CHANNEL_C (1 << 26)
5949 #define GEN9_AUX_CHANNEL_B (1 << 25)
5950 #define BXT_DE_PORT_HP_DDIC (1 << 5)
5951 #define BXT_DE_PORT_HP_DDIB (1 << 4)
5952 #define BXT_DE_PORT_HP_DDIA (1 << 3)
5953 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5954 BXT_DE_PORT_HP_DDIB | \
5955 BXT_DE_PORT_HP_DDIC)
5956 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
5957 #define BXT_DE_PORT_GMBUS (1 << 1)
5958 #define GEN8_AUX_CHANNEL_A (1 << 0)
5959
5960 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
5961 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
5962 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
5963 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
5964 #define GEN8_DE_MISC_GSE (1 << 27)
5965
5966 #define GEN8_PCU_ISR _MMIO(0x444e0)
5967 #define GEN8_PCU_IMR _MMIO(0x444e4)
5968 #define GEN8_PCU_IIR _MMIO(0x444e8)
5969 #define GEN8_PCU_IER _MMIO(0x444ec)
5970
5971 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
5972 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
5973 #define ILK_ELPIN_409_SELECT (1 << 25)
5974 #define ILK_DPARB_GATE (1<<22)
5975 #define ILK_VSDPFD_FULL (1<<21)
5976 #define FUSE_STRAP _MMIO(0x42014)
5977 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5978 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5979 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5980 #define IVB_PIPE_C_DISABLE (1 << 28)
5981 #define ILK_HDCP_DISABLE (1 << 25)
5982 #define ILK_eDP_A_DISABLE (1 << 24)
5983 #define HSW_CDCLK_LIMIT (1 << 24)
5984 #define ILK_DESKTOP (1 << 23)
5985
5986 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
5987 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5988 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5989 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5990 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5991 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
5992
5993 #define IVB_CHICKEN3 _MMIO(0x4200c)
5994 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5995 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5996
5997 #define CHICKEN_PAR1_1 _MMIO(0x42080)
5998 #define DPA_MASK_VBLANK_SRD (1 << 15)
5999 #define FORCE_ARB_IDLE_PLANES (1 << 14)
6000
6001 #define _CHICKEN_PIPESL_1_A 0x420b0
6002 #define _CHICKEN_PIPESL_1_B 0x420b4
6003 #define HSW_FBCQ_DIS (1 << 22)
6004 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
6005 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
6006
6007 #define DISP_ARB_CTL _MMIO(0x45000)
6008 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
6009 #define DISP_FBC_WM_DIS (1<<15)
6010 #define DISP_ARB_CTL2 _MMIO(0x45004)
6011 #define DISP_DATA_PARTITION_5_6 (1<<6)
6012 #define DBUF_CTL _MMIO(0x45008)
6013 #define DBUF_POWER_REQUEST (1<<31)
6014 #define DBUF_POWER_STATE (1<<30)
6015 #define GEN7_MSG_CTL _MMIO(0x45010)
6016 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
6017 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
6018 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6019 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
6020
6021 #define SKL_DFSM _MMIO(0x51000)
6022 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6023 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6024 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6025 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6026 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
6027 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6028 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6029 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
6030
6031 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6032 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6033
6034 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
6035 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6036
6037 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6038 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6039
6040 /* GEN7 chicken */
6041 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
6042 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
6043 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
6044 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
6045 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
6046
6047 #define HIZ_CHICKEN _MMIO(0x7018)
6048 # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6049 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
6050
6051 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
6052 #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6053
6054 #define GEN7_L3SQCREG1 _MMIO(0xB010)
6055 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6056
6057 #define GEN8_L3SQCREG1 _MMIO(0xB100)
6058 #define BDW_WA_L3SQCREG1_DEFAULT 0x784000
6059
6060 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
6061 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
6062 #define GEN7_L3AGDIS (1<<19)
6063 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
6064 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
6065
6066 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
6067 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6068
6069 #define GEN7_L3SQCREG4 _MMIO(0xb034)
6070 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6071
6072 #define GEN8_L3SQCREG4 _MMIO(0xb118)
6073 #define GEN8_LQSC_RO_PERF_DIS (1<<27)
6074 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
6075
6076 /* GEN8 chicken */
6077 #define HDC_CHICKEN0 _MMIO(0x7300)
6078 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
6079 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
6080 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6081 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6082 #define HDC_FORCE_NON_COHERENT (1<<4)
6083 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
6084
6085 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6086
6087 /* GEN9 chicken */
6088 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
6089 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6090
6091 /* WaCatErrorRejectionIssue */
6092 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
6093 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6094
6095 #define HSW_SCRATCH1 _MMIO(0xb038)
6096 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6097
6098 #define BDW_SCRATCH1 _MMIO(0xb11c)
6099 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6100
6101 /* PCH */
6102
6103 /* south display engine interrupt: IBX */
6104 #define SDE_AUDIO_POWER_D (1 << 27)
6105 #define SDE_AUDIO_POWER_C (1 << 26)
6106 #define SDE_AUDIO_POWER_B (1 << 25)
6107 #define SDE_AUDIO_POWER_SHIFT (25)
6108 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6109 #define SDE_GMBUS (1 << 24)
6110 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6111 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6112 #define SDE_AUDIO_HDCP_MASK (3 << 22)
6113 #define SDE_AUDIO_TRANSB (1 << 21)
6114 #define SDE_AUDIO_TRANSA (1 << 20)
6115 #define SDE_AUDIO_TRANS_MASK (3 << 20)
6116 #define SDE_POISON (1 << 19)
6117 /* 18 reserved */
6118 #define SDE_FDI_RXB (1 << 17)
6119 #define SDE_FDI_RXA (1 << 16)
6120 #define SDE_FDI_MASK (3 << 16)
6121 #define SDE_AUXD (1 << 15)
6122 #define SDE_AUXC (1 << 14)
6123 #define SDE_AUXB (1 << 13)
6124 #define SDE_AUX_MASK (7 << 13)
6125 /* 12 reserved */
6126 #define SDE_CRT_HOTPLUG (1 << 11)
6127 #define SDE_PORTD_HOTPLUG (1 << 10)
6128 #define SDE_PORTC_HOTPLUG (1 << 9)
6129 #define SDE_PORTB_HOTPLUG (1 << 8)
6130 #define SDE_SDVOB_HOTPLUG (1 << 6)
6131 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6132 SDE_SDVOB_HOTPLUG | \
6133 SDE_PORTB_HOTPLUG | \
6134 SDE_PORTC_HOTPLUG | \
6135 SDE_PORTD_HOTPLUG)
6136 #define SDE_TRANSB_CRC_DONE (1 << 5)
6137 #define SDE_TRANSB_CRC_ERR (1 << 4)
6138 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
6139 #define SDE_TRANSA_CRC_DONE (1 << 2)
6140 #define SDE_TRANSA_CRC_ERR (1 << 1)
6141 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
6142 #define SDE_TRANS_MASK (0x3f)
6143
6144 /* south display engine interrupt: CPT/PPT */
6145 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
6146 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
6147 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
6148 #define SDE_AUDIO_POWER_SHIFT_CPT 29
6149 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6150 #define SDE_AUXD_CPT (1 << 27)
6151 #define SDE_AUXC_CPT (1 << 26)
6152 #define SDE_AUXB_CPT (1 << 25)
6153 #define SDE_AUX_MASK_CPT (7 << 25)
6154 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
6155 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
6156 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6157 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6158 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
6159 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
6160 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
6161 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
6162 SDE_SDVOB_HOTPLUG_CPT | \
6163 SDE_PORTD_HOTPLUG_CPT | \
6164 SDE_PORTC_HOTPLUG_CPT | \
6165 SDE_PORTB_HOTPLUG_CPT)
6166 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6167 SDE_PORTD_HOTPLUG_CPT | \
6168 SDE_PORTC_HOTPLUG_CPT | \
6169 SDE_PORTB_HOTPLUG_CPT | \
6170 SDE_PORTA_HOTPLUG_SPT)
6171 #define SDE_GMBUS_CPT (1 << 17)
6172 #define SDE_ERROR_CPT (1 << 16)
6173 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6174 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6175 #define SDE_FDI_RXC_CPT (1 << 8)
6176 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6177 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6178 #define SDE_FDI_RXB_CPT (1 << 4)
6179 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6180 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6181 #define SDE_FDI_RXA_CPT (1 << 0)
6182 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6183 SDE_AUDIO_CP_REQ_B_CPT | \
6184 SDE_AUDIO_CP_REQ_A_CPT)
6185 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6186 SDE_AUDIO_CP_CHG_B_CPT | \
6187 SDE_AUDIO_CP_CHG_A_CPT)
6188 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6189 SDE_FDI_RXB_CPT | \
6190 SDE_FDI_RXA_CPT)
6191
6192 #define SDEISR _MMIO(0xc4000)
6193 #define SDEIMR _MMIO(0xc4004)
6194 #define SDEIIR _MMIO(0xc4008)
6195 #define SDEIER _MMIO(0xc400c)
6196
6197 #define SERR_INT _MMIO(0xc4040)
6198 #define SERR_INT_POISON (1<<31)
6199 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6200 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6201 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
6202 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
6203
6204 /* digital port hotplug */
6205 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
6206 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6207 #define BXT_DDIA_HPD_INVERT (1 << 27)
6208 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6209 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6210 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6211 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
6212 #define PORTD_HOTPLUG_ENABLE (1 << 20)
6213 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6214 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6215 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6216 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6217 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6218 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
6219 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6220 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6221 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
6222 #define PORTC_HOTPLUG_ENABLE (1 << 12)
6223 #define BXT_DDIC_HPD_INVERT (1 << 11)
6224 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6225 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6226 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6227 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6228 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6229 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
6230 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6231 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6232 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
6233 #define PORTB_HOTPLUG_ENABLE (1 << 4)
6234 #define BXT_DDIB_HPD_INVERT (1 << 3)
6235 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6236 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6237 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6238 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6239 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6240 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
6241 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6242 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6243 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
6244 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6245 BXT_DDIB_HPD_INVERT | \
6246 BXT_DDIC_HPD_INVERT)
6247
6248 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
6249 #define PORTE_HOTPLUG_ENABLE (1 << 4)
6250 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
6251 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6252 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6253 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6254
6255 #define PCH_GPIOA _MMIO(0xc5010)
6256 #define PCH_GPIOB _MMIO(0xc5014)
6257 #define PCH_GPIOC _MMIO(0xc5018)
6258 #define PCH_GPIOD _MMIO(0xc501c)
6259 #define PCH_GPIOE _MMIO(0xc5020)
6260 #define PCH_GPIOF _MMIO(0xc5024)
6261
6262 #define PCH_GMBUS0 _MMIO(0xc5100)
6263 #define PCH_GMBUS1 _MMIO(0xc5104)
6264 #define PCH_GMBUS2 _MMIO(0xc5108)
6265 #define PCH_GMBUS3 _MMIO(0xc510c)
6266 #define PCH_GMBUS4 _MMIO(0xc5110)
6267 #define PCH_GMBUS5 _MMIO(0xc5120)
6268
6269 #define _PCH_DPLL_A 0xc6014
6270 #define _PCH_DPLL_B 0xc6018
6271 #define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
6272
6273 #define _PCH_FPA0 0xc6040
6274 #define FP_CB_TUNE (0x3<<22)
6275 #define _PCH_FPA1 0xc6044
6276 #define _PCH_FPB0 0xc6048
6277 #define _PCH_FPB1 0xc604c
6278 #define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6279 #define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
6280
6281 #define PCH_DPLL_TEST _MMIO(0xc606c)
6282
6283 #define PCH_DREF_CONTROL _MMIO(0xC6200)
6284 #define DREF_CONTROL_MASK 0x7fc3
6285 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6286 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6287 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6288 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6289 #define DREF_SSC_SOURCE_DISABLE (0<<11)
6290 #define DREF_SSC_SOURCE_ENABLE (2<<11)
6291 #define DREF_SSC_SOURCE_MASK (3<<11)
6292 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6293 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6294 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
6295 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
6296 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6297 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
6298 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
6299 #define DREF_SSC4_DOWNSPREAD (0<<6)
6300 #define DREF_SSC4_CENTERSPREAD (1<<6)
6301 #define DREF_SSC1_DISABLE (0<<1)
6302 #define DREF_SSC1_ENABLE (1<<1)
6303 #define DREF_SSC4_DISABLE (0)
6304 #define DREF_SSC4_ENABLE (1)
6305
6306 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
6307 #define FDL_TP1_TIMER_SHIFT 12
6308 #define FDL_TP1_TIMER_MASK (3<<12)
6309 #define FDL_TP2_TIMER_SHIFT 10
6310 #define FDL_TP2_TIMER_MASK (3<<10)
6311 #define RAWCLK_FREQ_MASK 0x3ff
6312
6313 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
6314
6315 #define PCH_SSC4_PARMS _MMIO(0xc6210)
6316 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
6317
6318 #define PCH_DPLL_SEL _MMIO(0xc7000)
6319 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
6320 #define TRANS_DPLLA_SEL(pipe) 0
6321 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
6322
6323 /* transcoder */
6324
6325 #define _PCH_TRANS_HTOTAL_A 0xe0000
6326 #define TRANS_HTOTAL_SHIFT 16
6327 #define TRANS_HACTIVE_SHIFT 0
6328 #define _PCH_TRANS_HBLANK_A 0xe0004
6329 #define TRANS_HBLANK_END_SHIFT 16
6330 #define TRANS_HBLANK_START_SHIFT 0
6331 #define _PCH_TRANS_HSYNC_A 0xe0008
6332 #define TRANS_HSYNC_END_SHIFT 16
6333 #define TRANS_HSYNC_START_SHIFT 0
6334 #define _PCH_TRANS_VTOTAL_A 0xe000c
6335 #define TRANS_VTOTAL_SHIFT 16
6336 #define TRANS_VACTIVE_SHIFT 0
6337 #define _PCH_TRANS_VBLANK_A 0xe0010
6338 #define TRANS_VBLANK_END_SHIFT 16
6339 #define TRANS_VBLANK_START_SHIFT 0
6340 #define _PCH_TRANS_VSYNC_A 0xe0014
6341 #define TRANS_VSYNC_END_SHIFT 16
6342 #define TRANS_VSYNC_START_SHIFT 0
6343 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
6344
6345 #define _PCH_TRANSA_DATA_M1 0xe0030
6346 #define _PCH_TRANSA_DATA_N1 0xe0034
6347 #define _PCH_TRANSA_DATA_M2 0xe0038
6348 #define _PCH_TRANSA_DATA_N2 0xe003c
6349 #define _PCH_TRANSA_LINK_M1 0xe0040
6350 #define _PCH_TRANSA_LINK_N1 0xe0044
6351 #define _PCH_TRANSA_LINK_M2 0xe0048
6352 #define _PCH_TRANSA_LINK_N2 0xe004c
6353
6354 /* Per-transcoder DIP controls (PCH) */
6355 #define _VIDEO_DIP_CTL_A 0xe0200
6356 #define _VIDEO_DIP_DATA_A 0xe0208
6357 #define _VIDEO_DIP_GCP_A 0xe0210
6358 #define GCP_COLOR_INDICATION (1 << 2)
6359 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6360 #define GCP_AV_MUTE (1 << 0)
6361
6362 #define _VIDEO_DIP_CTL_B 0xe1200
6363 #define _VIDEO_DIP_DATA_B 0xe1208
6364 #define _VIDEO_DIP_GCP_B 0xe1210
6365
6366 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6367 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6368 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6369
6370 /* Per-transcoder DIP controls (VLV) */
6371 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6372 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6373 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
6374
6375 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6376 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6377 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
6378
6379 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6380 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6381 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6382
6383 #define VLV_TVIDEO_DIP_CTL(pipe) \
6384 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
6385 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
6386 #define VLV_TVIDEO_DIP_DATA(pipe) \
6387 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
6388 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
6389 #define VLV_TVIDEO_DIP_GCP(pipe) \
6390 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6391 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
6392
6393 /* Haswell DIP controls */
6394
6395 #define _HSW_VIDEO_DIP_CTL_A 0x60200
6396 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6397 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6398 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6399 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6400 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6401 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6402 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6403 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6404 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6405 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6406 #define _HSW_VIDEO_DIP_GCP_A 0x60210
6407
6408 #define _HSW_VIDEO_DIP_CTL_B 0x61200
6409 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6410 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6411 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6412 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6413 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6414 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6415 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6416 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6417 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6418 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6419 #define _HSW_VIDEO_DIP_GCP_B 0x61210
6420
6421 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6422 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6423 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6424 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6425 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6426 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
6427
6428 #define _HSW_STEREO_3D_CTL_A 0x70020
6429 #define S3D_ENABLE (1<<31)
6430 #define _HSW_STEREO_3D_CTL_B 0x71020
6431
6432 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
6433
6434 #define _PCH_TRANS_HTOTAL_B 0xe1000
6435 #define _PCH_TRANS_HBLANK_B 0xe1004
6436 #define _PCH_TRANS_HSYNC_B 0xe1008
6437 #define _PCH_TRANS_VTOTAL_B 0xe100c
6438 #define _PCH_TRANS_VBLANK_B 0xe1010
6439 #define _PCH_TRANS_VSYNC_B 0xe1014
6440 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6441
6442 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6443 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6444 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6445 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6446 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6447 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6448 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
6449
6450 #define _PCH_TRANSB_DATA_M1 0xe1030
6451 #define _PCH_TRANSB_DATA_N1 0xe1034
6452 #define _PCH_TRANSB_DATA_M2 0xe1038
6453 #define _PCH_TRANSB_DATA_N2 0xe103c
6454 #define _PCH_TRANSB_LINK_M1 0xe1040
6455 #define _PCH_TRANSB_LINK_N1 0xe1044
6456 #define _PCH_TRANSB_LINK_M2 0xe1048
6457 #define _PCH_TRANSB_LINK_N2 0xe104c
6458
6459 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6460 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6461 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6462 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6463 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6464 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6465 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6466 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
6467
6468 #define _PCH_TRANSACONF 0xf0008
6469 #define _PCH_TRANSBCONF 0xf1008
6470 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6471 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
6472 #define TRANS_DISABLE (0<<31)
6473 #define TRANS_ENABLE (1<<31)
6474 #define TRANS_STATE_MASK (1<<30)
6475 #define TRANS_STATE_DISABLE (0<<30)
6476 #define TRANS_STATE_ENABLE (1<<30)
6477 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
6478 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
6479 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
6480 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
6481 #define TRANS_INTERLACE_MASK (7<<21)
6482 #define TRANS_PROGRESSIVE (0<<21)
6483 #define TRANS_INTERLACED (3<<21)
6484 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
6485 #define TRANS_8BPC (0<<5)
6486 #define TRANS_10BPC (1<<5)
6487 #define TRANS_6BPC (2<<5)
6488 #define TRANS_12BPC (3<<5)
6489
6490 #define _TRANSA_CHICKEN1 0xf0060
6491 #define _TRANSB_CHICKEN1 0xf1060
6492 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
6493 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
6494 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
6495 #define _TRANSA_CHICKEN2 0xf0064
6496 #define _TRANSB_CHICKEN2 0xf1064
6497 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
6498 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6499 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6500 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6501 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6502 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
6503
6504 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
6505 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
6506 #define FDIA_PHASE_SYNC_SHIFT_EN 18
6507 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6508 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6509 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
6510 #define SPT_PWM_GRANULARITY (1<<0)
6511 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
6512 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6513 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6514 #define LPT_PWM_GRANULARITY (1<<5)
6515 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
6516
6517 #define _FDI_RXA_CHICKEN 0xc200c
6518 #define _FDI_RXB_CHICKEN 0xc2010
6519 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6520 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
6521 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
6522
6523 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
6524 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
6525 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
6526 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
6527 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
6528
6529 /* CPU: FDI_TX */
6530 #define _FDI_TXA_CTL 0x60100
6531 #define _FDI_TXB_CTL 0x61100
6532 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
6533 #define FDI_TX_DISABLE (0<<31)
6534 #define FDI_TX_ENABLE (1<<31)
6535 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6536 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6537 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6538 #define FDI_LINK_TRAIN_NONE (3<<28)
6539 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6540 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6541 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6542 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6543 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6544 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6545 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6546 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
6547 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6548 SNB has different settings. */
6549 /* SNB A-stepping */
6550 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6551 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6552 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6553 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6554 /* SNB B-stepping */
6555 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6556 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6557 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6558 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6559 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
6560 #define FDI_DP_PORT_WIDTH_SHIFT 19
6561 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6562 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
6563 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
6564 /* Ironlake: hardwired to 1 */
6565 #define FDI_TX_PLL_ENABLE (1<<14)
6566
6567 /* Ivybridge has different bits for lolz */
6568 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6569 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6570 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6571 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6572
6573 /* both Tx and Rx */
6574 #define FDI_COMPOSITE_SYNC (1<<11)
6575 #define FDI_LINK_TRAIN_AUTO (1<<10)
6576 #define FDI_SCRAMBLING_ENABLE (0<<7)
6577 #define FDI_SCRAMBLING_DISABLE (1<<7)
6578
6579 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
6580 #define _FDI_RXA_CTL 0xf000c
6581 #define _FDI_RXB_CTL 0xf100c
6582 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
6583 #define FDI_RX_ENABLE (1<<31)
6584 /* train, dp width same as FDI_TX */
6585 #define FDI_FS_ERRC_ENABLE (1<<27)
6586 #define FDI_FE_ERRC_ENABLE (1<<26)
6587 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
6588 #define FDI_8BPC (0<<16)
6589 #define FDI_10BPC (1<<16)
6590 #define FDI_6BPC (2<<16)
6591 #define FDI_12BPC (3<<16)
6592 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
6593 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6594 #define FDI_RX_PLL_ENABLE (1<<13)
6595 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6596 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6597 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6598 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6599 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
6600 #define FDI_PCDCLK (1<<4)
6601 /* CPT */
6602 #define FDI_AUTO_TRAINING (1<<10)
6603 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6604 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6605 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6606 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6607 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
6608
6609 #define _FDI_RXA_MISC 0xf0010
6610 #define _FDI_RXB_MISC 0xf1010
6611 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6612 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6613 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6614 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6615 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
6616 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
6617 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
6618 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6619
6620 #define _FDI_RXA_TUSIZE1 0xf0030
6621 #define _FDI_RXA_TUSIZE2 0xf0038
6622 #define _FDI_RXB_TUSIZE1 0xf1030
6623 #define _FDI_RXB_TUSIZE2 0xf1038
6624 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6625 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
6626
6627 /* FDI_RX interrupt register format */
6628 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
6629 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6630 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6631 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6632 #define FDI_RX_FS_CODE_ERR (1<<6)
6633 #define FDI_RX_FE_CODE_ERR (1<<5)
6634 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6635 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
6636 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6637 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6638 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6639
6640 #define _FDI_RXA_IIR 0xf0014
6641 #define _FDI_RXA_IMR 0xf0018
6642 #define _FDI_RXB_IIR 0xf1014
6643 #define _FDI_RXB_IMR 0xf1018
6644 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6645 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
6646
6647 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
6648 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
6649
6650 #define PCH_LVDS _MMIO(0xe1180)
6651 #define LVDS_DETECTED (1 << 1)
6652
6653 /* vlv has 2 sets of panel control regs. */
6654 #define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6655 #define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6656 #define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
6657 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
6658 #define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6659 #define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6660
6661 #define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6662 #define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6663 #define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6664 #define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6665 #define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
6666
6667 #define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6668 #define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6669 #define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6670 #define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6671 #define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
6672
6673 #define _PCH_PP_STATUS 0xc7200
6674 #define _PCH_PP_CONTROL 0xc7204
6675 #define PANEL_UNLOCK_REGS (0xabcd << 16)
6676 #define PANEL_UNLOCK_MASK (0xffff << 16)
6677 #define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6678 #define BXT_POWER_CYCLE_DELAY_SHIFT 4
6679 #define EDP_FORCE_VDD (1 << 3)
6680 #define EDP_BLC_ENABLE (1 << 2)
6681 #define PANEL_POWER_RESET (1 << 1)
6682 #define PANEL_POWER_OFF (0 << 0)
6683 #define PANEL_POWER_ON (1 << 0)
6684 #define _PCH_PP_ON_DELAYS 0xc7208
6685 #define PANEL_PORT_SELECT_MASK (3 << 30)
6686 #define PANEL_PORT_SELECT_LVDS (0 << 30)
6687 #define PANEL_PORT_SELECT_DPA (1 << 30)
6688 #define PANEL_PORT_SELECT_DPC (2 << 30)
6689 #define PANEL_PORT_SELECT_DPD (3 << 30)
6690 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6691 #define PANEL_POWER_UP_DELAY_SHIFT 16
6692 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6693 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
6694
6695 #define _PCH_PP_OFF_DELAYS 0xc720c
6696 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6697 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
6698 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6699 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6700
6701 #define _PCH_PP_DIVISOR 0xc7210
6702 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6703 #define PP_REFERENCE_DIVIDER_SHIFT 8
6704 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6705 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
6706
6707 #define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6708 #define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6709 #define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6710 #define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6711 #define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6712
6713 /* BXT PPS changes - 2nd set of PPS registers */
6714 #define _BXT_PP_STATUS2 0xc7300
6715 #define _BXT_PP_CONTROL2 0xc7304
6716 #define _BXT_PP_ON_DELAYS2 0xc7308
6717 #define _BXT_PP_OFF_DELAYS2 0xc730c
6718
6719 #define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6720 #define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6721 #define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6722 #define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
6723
6724 #define _PCH_DP_B 0xe4100
6725 #define PCH_DP_B _MMIO(_PCH_DP_B)
6726 #define _PCH_DPB_AUX_CH_CTL 0xe4110
6727 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
6728 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
6729 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
6730 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
6731 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
6732
6733 #define _PCH_DP_C 0xe4200
6734 #define PCH_DP_C _MMIO(_PCH_DP_C)
6735 #define _PCH_DPC_AUX_CH_CTL 0xe4210
6736 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
6737 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
6738 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
6739 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
6740 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
6741
6742 #define _PCH_DP_D 0xe4300
6743 #define PCH_DP_D _MMIO(_PCH_DP_D)
6744 #define _PCH_DPD_AUX_CH_CTL 0xe4310
6745 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
6746 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
6747 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
6748 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
6749 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
6750
6751 #define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6752 #define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
6753
6754 /* CPT */
6755 #define PORT_TRANS_A_SEL_CPT 0
6756 #define PORT_TRANS_B_SEL_CPT (1<<29)
6757 #define PORT_TRANS_C_SEL_CPT (2<<29)
6758 #define PORT_TRANS_SEL_MASK (3<<29)
6759 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
6760 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6761 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
6762 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6763 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
6764
6765 #define _TRANS_DP_CTL_A 0xe0300
6766 #define _TRANS_DP_CTL_B 0xe1300
6767 #define _TRANS_DP_CTL_C 0xe2300
6768 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
6769 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
6770 #define TRANS_DP_PORT_SEL_B (0<<29)
6771 #define TRANS_DP_PORT_SEL_C (1<<29)
6772 #define TRANS_DP_PORT_SEL_D (2<<29)
6773 #define TRANS_DP_PORT_SEL_NONE (3<<29)
6774 #define TRANS_DP_PORT_SEL_MASK (3<<29)
6775 #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
6776 #define TRANS_DP_AUDIO_ONLY (1<<26)
6777 #define TRANS_DP_ENH_FRAMING (1<<18)
6778 #define TRANS_DP_8BPC (0<<9)
6779 #define TRANS_DP_10BPC (1<<9)
6780 #define TRANS_DP_6BPC (2<<9)
6781 #define TRANS_DP_12BPC (3<<9)
6782 #define TRANS_DP_BPC_MASK (3<<9)
6783 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6784 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
6785 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6786 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
6787 #define TRANS_DP_SYNC_MASK (3<<3)
6788
6789 /* SNB eDP training params */
6790 /* SNB A-stepping */
6791 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6792 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6793 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6794 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6795 /* SNB B-stepping */
6796 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6797 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6798 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6799 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6800 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
6801 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6802
6803 /* IVB */
6804 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6805 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6806 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6807 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6808 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6809 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
6810 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
6811
6812 /* legacy values */
6813 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6814 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6815 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6816 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6817 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6818
6819 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6820
6821 #define VLV_PMWGICZ _MMIO(0x1300a4)
6822
6823 #define RC6_LOCATION _MMIO(0xD40)
6824 #define RC6_CTX_IN_DRAM (1 << 0)
6825 #define RC6_CTX_BASE _MMIO(0xD48)
6826 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
6827 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6828 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6829 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6830 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6831 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6832 #define IDLE_TIME_MASK 0xFFFFF
6833 #define FORCEWAKE _MMIO(0xA18C)
6834 #define FORCEWAKE_VLV _MMIO(0x1300b0)
6835 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6836 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6837 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6838 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6839 #define FORCEWAKE_ACK _MMIO(0x130090)
6840 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
6841 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6842 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6843 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6844
6845 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
6846 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6847 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6848 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6849 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
6850 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6851 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6852 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6853 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6854 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6855 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6856 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
6857 #define FORCEWAKE_KERNEL 0x1
6858 #define FORCEWAKE_USER 0x2
6859 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
6860 #define ECOBUS _MMIO(0xa180)
6861 #define FORCEWAKE_MT_ENABLE (1<<5)
6862 #define VLV_SPAREG2H _MMIO(0xA194)
6863
6864 #define GTFIFODBG _MMIO(0x120000)
6865 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6866 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
6867 #define GT_FIFO_SBDROPERR (1<<6)
6868 #define GT_FIFO_BLOBDROPERR (1<<5)
6869 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
6870 #define GT_FIFO_DROPERR (1<<3)
6871 #define GT_FIFO_OVFERR (1<<2)
6872 #define GT_FIFO_IAWRERR (1<<1)
6873 #define GT_FIFO_IARDERR (1<<0)
6874
6875 #define GTFIFOCTL _MMIO(0x120008)
6876 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
6877 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
6878 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6879 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
6880
6881 #define HSW_IDICR _MMIO(0x9008)
6882 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6883 #define HSW_EDRAM_CAP _MMIO(0x120010)
6884 #define EDRAM_ENABLED 0x1
6885 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6886 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6887 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
6888
6889 #define GEN6_UCGCTL1 _MMIO(0x9400)
6890 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
6891 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
6892 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
6893
6894 #define GEN6_UCGCTL2 _MMIO(0x9404)
6895 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
6896 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6897 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
6898 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
6899 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
6900 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
6901
6902 #define GEN6_UCGCTL3 _MMIO(0x9408)
6903
6904 #define GEN7_UCGCTL4 _MMIO(0x940c)
6905 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6906
6907 #define GEN6_RCGCTL1 _MMIO(0x9410)
6908 #define GEN6_RCGCTL2 _MMIO(0x9414)
6909 #define GEN6_RSTCTL _MMIO(0x9420)
6910
6911 #define GEN8_UCGCTL6 _MMIO(0x9430)
6912 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
6913 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6914 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
6915
6916 #define GEN6_GFXPAUSE _MMIO(0xA000)
6917 #define GEN6_RPNSWREQ _MMIO(0xA008)
6918 #define GEN6_TURBO_DISABLE (1<<31)
6919 #define GEN6_FREQUENCY(x) ((x)<<25)
6920 #define HSW_FREQUENCY(x) ((x)<<24)
6921 #define GEN9_FREQUENCY(x) ((x)<<23)
6922 #define GEN6_OFFSET(x) ((x)<<19)
6923 #define GEN6_AGGRESSIVE_TURBO (0<<15)
6924 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6925 #define GEN6_RC_CONTROL _MMIO(0xA090)
6926 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6927 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6928 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6929 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6930 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6931 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
6932 #define GEN7_RC_CTL_TO_MODE (1<<28)
6933 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6934 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
6935 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6936 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
6937 #define GEN6_RPSTAT1 _MMIO(0xA01C)
6938 #define GEN6_CAGF_SHIFT 8
6939 #define HSW_CAGF_SHIFT 7
6940 #define GEN9_CAGF_SHIFT 23
6941 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
6942 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
6943 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
6944 #define GEN6_RP_CONTROL _MMIO(0xA024)
6945 #define GEN6_RP_MEDIA_TURBO (1<<11)
6946 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6947 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6948 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6949 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
6950 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
6951 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
6952 #define GEN6_RP_ENABLE (1<<7)
6953 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6954 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6955 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
6956 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
6957 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
6958 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
6959 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
6960 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
6961 #define GEN6_CURICONT_MASK 0xffffff
6962 #define GEN6_RP_CUR_UP _MMIO(0xA054)
6963 #define GEN6_CURBSYTAVG_MASK 0xffffff
6964 #define GEN6_RP_PREV_UP _MMIO(0xA058)
6965 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
6966 #define GEN6_CURIAVG_MASK 0xffffff
6967 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
6968 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
6969 #define GEN6_RP_UP_EI _MMIO(0xA068)
6970 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
6971 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
6972 #define GEN6_RPDEUHWTC _MMIO(0xA080)
6973 #define GEN6_RPDEUC _MMIO(0xA084)
6974 #define GEN6_RPDEUCSW _MMIO(0xA088)
6975 #define GEN6_RC_STATE _MMIO(0xA094)
6976 #define RC6_STATE (1 << 18)
6977 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
6978 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
6979 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
6980 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
6981 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
6982 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
6983 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
6984 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
6985 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
6986 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
6987 #define VLV_RCEDATA _MMIO(0xA0BC)
6988 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
6989 #define GEN6_PMINTRMSK _MMIO(0xA168)
6990 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
6991 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
6992 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
6993 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
6994 #define GEN9_PG_ENABLE _MMIO(0xA210)
6995 #define GEN9_RENDER_PG_ENABLE (1<<0)
6996 #define GEN9_MEDIA_PG_ENABLE (1<<1)
6997
6998 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
6999 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7000 #define PIXEL_OVERLAP_CNT_SHIFT 30
7001
7002 #define GEN6_PMISR _MMIO(0x44020)
7003 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7004 #define GEN6_PMIIR _MMIO(0x44028)
7005 #define GEN6_PMIER _MMIO(0x4402C)
7006 #define GEN6_PM_MBOX_EVENT (1<<25)
7007 #define GEN6_PM_THERMAL_EVENT (1<<24)
7008 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7009 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7010 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7011 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7012 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
7013 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
7014 GEN6_PM_RP_DOWN_THRESHOLD | \
7015 GEN6_PM_RP_DOWN_TIMEOUT)
7016
7017 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
7018 #define GEN7_GT_SCRATCH_REG_NUM 8
7019
7020 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
7021 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
7022 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7023
7024 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7025 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
7026 #define VLV_COUNT_RANGE_HIGH (1<<15)
7027 #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7028 #define VLV_RENDER_RC0_COUNT_EN (1<<4)
7029 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7030 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
7031 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7032 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7033 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
7034
7035 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7036 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7037 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7038 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
7039
7040 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
7041 #define GEN6_PCODE_READY (1<<31)
7042 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
7043 #define GEN6_PCODE_READ_RC6VIDS 0x5
7044 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7045 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
7046 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
7047 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
7048 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7049 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7050 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7051 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
7052 #define SKL_PCODE_CDCLK_CONTROL 0x7
7053 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7054 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
7055 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7056 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7057 #define GEN6_READ_OC_PARAMS 0xc
7058 #define GEN6_PCODE_READ_D_COMP 0x10
7059 #define GEN6_PCODE_WRITE_D_COMP 0x11
7060 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
7061 #define DISPLAY_IPS_CONTROL 0x19
7062 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
7063 #define GEN6_PCODE_DATA _MMIO(0x138128)
7064 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
7065 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
7066 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
7067
7068 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
7069 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
7070 #define GEN6_RCn_MASK 7
7071 #define GEN6_RC0 0
7072 #define GEN6_RC3 2
7073 #define GEN6_RC6 3
7074 #define GEN6_RC7 4
7075
7076 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
7077 #define GEN8_LSLICESTAT_MASK 0x7
7078
7079 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7080 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
7081 #define CHV_SS_PG_ENABLE (1<<1)
7082 #define CHV_EU08_PG_ENABLE (1<<9)
7083 #define CHV_EU19_PG_ENABLE (1<<17)
7084 #define CHV_EU210_PG_ENABLE (1<<25)
7085
7086 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7087 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
7088 #define CHV_EU311_PG_ENABLE (1<<1)
7089
7090 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7091 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
7092 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7093
7094 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7095 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7096 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7097 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7098 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7099 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7100 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7101 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7102 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7103 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7104
7105 #define GEN7_MISCCPCTL _MMIO(0x9424)
7106 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7107 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7108 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
7109 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
7110
7111 #define GEN8_GARBCNTL _MMIO(0xB004)
7112 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7113
7114 /* IVYBRIDGE DPF */
7115 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
7116 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7117 #define GEN7_PARITY_ERROR_VALID (1<<13)
7118 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7119 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7120 #define GEN7_PARITY_ERROR_ROW(reg) \
7121 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7122 #define GEN7_PARITY_ERROR_BANK(reg) \
7123 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7124 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
7125 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7126 #define GEN7_L3CDERRST1_ENABLE (1<<7)
7127
7128 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
7129 #define GEN7_L3LOG_SIZE 0x80
7130
7131 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7132 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
7133 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
7134 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
7135 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
7136 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7137
7138 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
7139 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
7140 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
7141
7142 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
7143 #define FLOW_CONTROL_ENABLE (1<<15)
7144 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
7145 #define STALL_DOP_GATING_DISABLE (1<<5)
7146
7147 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7148 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
7149 #define DOP_CLOCK_GATING_DISABLE (1<<0)
7150
7151 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
7152 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7153
7154 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
7155 #define GEN8_ST_PO_DISABLE (1<<13)
7156
7157 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
7158 #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
7159 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
7160 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
7161 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
7162
7163 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
7164 #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7165
7166 /* Audio */
7167 #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
7168 #define INTEL_AUDIO_DEVCL 0x808629FB
7169 #define INTEL_AUDIO_DEVBLC 0x80862801
7170 #define INTEL_AUDIO_DEVCTG 0x80862802
7171
7172 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
7173 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7174 #define G4X_ELDV_DEVCTG (1 << 14)
7175 #define G4X_ELD_ADDR_MASK (0xf << 5)
7176 #define G4X_ELD_ACK (1 << 4)
7177 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
7178
7179 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
7180 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
7181 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7182 _IBX_HDMIW_HDMIEDID_B)
7183 #define _IBX_AUD_CNTL_ST_A 0xE20B4
7184 #define _IBX_AUD_CNTL_ST_B 0xE21B4
7185 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7186 _IBX_AUD_CNTL_ST_B)
7187 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7188 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7189 #define IBX_ELD_ACK (1 << 4)
7190 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
7191 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7192 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
7193
7194 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
7195 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
7196 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
7197 #define _CPT_AUD_CNTL_ST_A 0xE50B4
7198 #define _CPT_AUD_CNTL_ST_B 0xE51B4
7199 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7200 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
7201
7202 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7203 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
7204 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
7205 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7206 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
7207 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7208 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
7209
7210 /* These are the 4 32-bit write offset registers for each stream
7211 * output buffer. It determines the offset from the
7212 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7213 */
7214 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
7215
7216 #define _IBX_AUD_CONFIG_A 0xe2000
7217 #define _IBX_AUD_CONFIG_B 0xe2100
7218 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
7219 #define _CPT_AUD_CONFIG_A 0xe5000
7220 #define _CPT_AUD_CONFIG_B 0xe5100
7221 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
7222 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7223 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
7224 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
7225
7226 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7227 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7228 #define AUD_CONFIG_UPPER_N_SHIFT 20
7229 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
7230 #define AUD_CONFIG_LOWER_N_SHIFT 4
7231 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
7232 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
7233 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7234 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7235 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7236 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7237 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7238 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7239 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7240 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7241 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7242 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7243 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
7244 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7245
7246 /* HSW Audio */
7247 #define _HSW_AUD_CONFIG_A 0x65000
7248 #define _HSW_AUD_CONFIG_B 0x65100
7249 #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
7250
7251 #define _HSW_AUD_MISC_CTRL_A 0x65010
7252 #define _HSW_AUD_MISC_CTRL_B 0x65110
7253 #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
7254
7255 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7256 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7257 #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
7258
7259 /* Audio Digital Converter */
7260 #define _HSW_AUD_DIG_CNVT_1 0x65080
7261 #define _HSW_AUD_DIG_CNVT_2 0x65180
7262 #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
7263 #define DIP_PORT_SEL_MASK 0x3
7264
7265 #define _HSW_AUD_EDID_DATA_A 0x65050
7266 #define _HSW_AUD_EDID_DATA_B 0x65150
7267 #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
7268
7269 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7270 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
7271 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7272 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7273 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7274 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
7275
7276 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
7277 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7278
7279 /* HSW Power Wells */
7280 #define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7281 #define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7282 #define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7283 #define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
7284 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7285 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
7286 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
7287 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7288 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
7289 #define HSW_PWR_WELL_FORCE_ON (1<<19)
7290 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
7291
7292 /* SKL Fuse Status */
7293 #define SKL_FUSE_STATUS _MMIO(0x42000)
7294 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7295 #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7296 #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7297 #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7298
7299 /* Per-pipe DDI Function Control */
7300 #define _TRANS_DDI_FUNC_CTL_A 0x60400
7301 #define _TRANS_DDI_FUNC_CTL_B 0x61400
7302 #define _TRANS_DDI_FUNC_CTL_C 0x62400
7303 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
7304 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
7305
7306 #define TRANS_DDI_FUNC_ENABLE (1<<31)
7307 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
7308 #define TRANS_DDI_PORT_MASK (7<<28)
7309 #define TRANS_DDI_PORT_SHIFT 28
7310 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7311 #define TRANS_DDI_PORT_NONE (0<<28)
7312 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7313 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7314 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7315 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7316 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7317 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7318 #define TRANS_DDI_BPC_MASK (7<<20)
7319 #define TRANS_DDI_BPC_8 (0<<20)
7320 #define TRANS_DDI_BPC_10 (1<<20)
7321 #define TRANS_DDI_BPC_6 (2<<20)
7322 #define TRANS_DDI_BPC_12 (3<<20)
7323 #define TRANS_DDI_PVSYNC (1<<17)
7324 #define TRANS_DDI_PHSYNC (1<<16)
7325 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7326 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7327 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7328 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7329 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
7330 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
7331 #define TRANS_DDI_BFI_ENABLE (1<<4)
7332
7333 /* DisplayPort Transport Control */
7334 #define _DP_TP_CTL_A 0x64040
7335 #define _DP_TP_CTL_B 0x64140
7336 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
7337 #define DP_TP_CTL_ENABLE (1<<31)
7338 #define DP_TP_CTL_MODE_SST (0<<27)
7339 #define DP_TP_CTL_MODE_MST (1<<27)
7340 #define DP_TP_CTL_FORCE_ACT (1<<25)
7341 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
7342 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
7343 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7344 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7345 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
7346 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7347 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
7348 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
7349 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
7350
7351 /* DisplayPort Transport Status */
7352 #define _DP_TP_STATUS_A 0x64044
7353 #define _DP_TP_STATUS_B 0x64144
7354 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
7355 #define DP_TP_STATUS_IDLE_DONE (1<<25)
7356 #define DP_TP_STATUS_ACT_SENT (1<<24)
7357 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7358 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7359 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7360 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7361 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
7362
7363 /* DDI Buffer Control */
7364 #define _DDI_BUF_CTL_A 0x64000
7365 #define _DDI_BUF_CTL_B 0x64100
7366 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
7367 #define DDI_BUF_CTL_ENABLE (1<<31)
7368 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
7369 #define DDI_BUF_EMP_MASK (0xf<<24)
7370 #define DDI_BUF_PORT_REVERSAL (1<<16)
7371 #define DDI_BUF_IS_IDLE (1<<7)
7372 #define DDI_A_4_LANES (1<<4)
7373 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
7374 #define DDI_PORT_WIDTH_MASK (7 << 1)
7375 #define DDI_PORT_WIDTH_SHIFT 1
7376 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
7377
7378 /* DDI Buffer Translations */
7379 #define _DDI_BUF_TRANS_A 0x64E00
7380 #define _DDI_BUF_TRANS_B 0x64E60
7381 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7382 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
7383
7384 /* Sideband Interface (SBI) is programmed indirectly, via
7385 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7386 * which contains the payload */
7387 #define SBI_ADDR _MMIO(0xC6000)
7388 #define SBI_DATA _MMIO(0xC6004)
7389 #define SBI_CTL_STAT _MMIO(0xC6008)
7390 #define SBI_CTL_DEST_ICLK (0x0<<16)
7391 #define SBI_CTL_DEST_MPHY (0x1<<16)
7392 #define SBI_CTL_OP_IORD (0x2<<8)
7393 #define SBI_CTL_OP_IOWR (0x3<<8)
7394 #define SBI_CTL_OP_CRRD (0x6<<8)
7395 #define SBI_CTL_OP_CRWR (0x7<<8)
7396 #define SBI_RESPONSE_FAIL (0x1<<1)
7397 #define SBI_RESPONSE_SUCCESS (0x0<<1)
7398 #define SBI_BUSY (0x1<<0)
7399 #define SBI_READY (0x0<<0)
7400
7401 /* SBI offsets */
7402 #define SBI_SSCDIVINTPHASE 0x0200
7403 #define SBI_SSCDIVINTPHASE6 0x0600
7404 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7405 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
7406 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7407 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7408 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
7409 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
7410 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
7411 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
7412 #define SBI_SSCDITHPHASE 0x0204
7413 #define SBI_SSCCTL 0x020c
7414 #define SBI_SSCCTL6 0x060C
7415 #define SBI_SSCCTL_PATHALT (1<<3)
7416 #define SBI_SSCCTL_DISABLE (1<<0)
7417 #define SBI_SSCAUXDIV6 0x0610
7418 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7419 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
7420 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
7421 #define SBI_DBUFF0 0x2a00
7422 #define SBI_GEN0 0x1f00
7423 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
7424
7425 /* LPT PIXCLK_GATE */
7426 #define PIXCLK_GATE _MMIO(0xC6020)
7427 #define PIXCLK_GATE_UNGATE (1<<0)
7428 #define PIXCLK_GATE_GATE (0<<0)
7429
7430 /* SPLL */
7431 #define SPLL_CTL _MMIO(0x46020)
7432 #define SPLL_PLL_ENABLE (1<<31)
7433 #define SPLL_PLL_SSC (1<<28)
7434 #define SPLL_PLL_NON_SSC (2<<28)
7435 #define SPLL_PLL_LCPLL (3<<28)
7436 #define SPLL_PLL_REF_MASK (3<<28)
7437 #define SPLL_PLL_FREQ_810MHz (0<<26)
7438 #define SPLL_PLL_FREQ_1350MHz (1<<26)
7439 #define SPLL_PLL_FREQ_2700MHz (2<<26)
7440 #define SPLL_PLL_FREQ_MASK (3<<26)
7441
7442 /* WRPLL */
7443 #define _WRPLL_CTL1 0x46040
7444 #define _WRPLL_CTL2 0x46060
7445 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
7446 #define WRPLL_PLL_ENABLE (1<<31)
7447 #define WRPLL_PLL_SSC (1<<28)
7448 #define WRPLL_PLL_NON_SSC (2<<28)
7449 #define WRPLL_PLL_LCPLL (3<<28)
7450 #define WRPLL_PLL_REF_MASK (3<<28)
7451 /* WRPLL divider programming */
7452 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
7453 #define WRPLL_DIVIDER_REF_MASK (0xff)
7454 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
7455 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7456 #define WRPLL_DIVIDER_POST_SHIFT 8
7457 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
7458 #define WRPLL_DIVIDER_FB_SHIFT 16
7459 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
7460
7461 /* Port clock selection */
7462 #define _PORT_CLK_SEL_A 0x46100
7463 #define _PORT_CLK_SEL_B 0x46104
7464 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
7465 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7466 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7467 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
7468 #define PORT_CLK_SEL_SPLL (3<<29)
7469 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
7470 #define PORT_CLK_SEL_WRPLL1 (4<<29)
7471 #define PORT_CLK_SEL_WRPLL2 (5<<29)
7472 #define PORT_CLK_SEL_NONE (7<<29)
7473 #define PORT_CLK_SEL_MASK (7<<29)
7474
7475 /* Transcoder clock selection */
7476 #define _TRANS_CLK_SEL_A 0x46140
7477 #define _TRANS_CLK_SEL_B 0x46144
7478 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
7479 /* For each transcoder, we need to select the corresponding port clock */
7480 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
7481 #define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
7482
7483 #define _TRANSA_MSA_MISC 0x60410
7484 #define _TRANSB_MSA_MISC 0x61410
7485 #define _TRANSC_MSA_MISC 0x62410
7486 #define _TRANS_EDP_MSA_MISC 0x6f410
7487 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
7488
7489 #define TRANS_MSA_SYNC_CLK (1<<0)
7490 #define TRANS_MSA_6_BPC (0<<5)
7491 #define TRANS_MSA_8_BPC (1<<5)
7492 #define TRANS_MSA_10_BPC (2<<5)
7493 #define TRANS_MSA_12_BPC (3<<5)
7494 #define TRANS_MSA_16_BPC (4<<5)
7495
7496 /* LCPLL Control */
7497 #define LCPLL_CTL _MMIO(0x130040)
7498 #define LCPLL_PLL_DISABLE (1<<31)
7499 #define LCPLL_PLL_LOCK (1<<30)
7500 #define LCPLL_CLK_FREQ_MASK (3<<26)
7501 #define LCPLL_CLK_FREQ_450 (0<<26)
7502 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7503 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7504 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
7505 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
7506 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
7507 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
7508 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
7509 #define LCPLL_CD_SOURCE_FCLK (1<<21)
7510 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7511
7512 /*
7513 * SKL Clocks
7514 */
7515
7516 /* CDCLK_CTL */
7517 #define CDCLK_CTL _MMIO(0x46000)
7518 #define CDCLK_FREQ_SEL_MASK (3<<26)
7519 #define CDCLK_FREQ_450_432 (0<<26)
7520 #define CDCLK_FREQ_540 (1<<26)
7521 #define CDCLK_FREQ_337_308 (2<<26)
7522 #define CDCLK_FREQ_675_617 (3<<26)
7523 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7524
7525 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7526 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7527 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7528 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7529 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7530 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7531
7532 /* LCPLL_CTL */
7533 #define LCPLL1_CTL _MMIO(0x46010)
7534 #define LCPLL2_CTL _MMIO(0x46014)
7535 #define LCPLL_PLL_ENABLE (1<<31)
7536
7537 /* DPLL control1 */
7538 #define DPLL_CTRL1 _MMIO(0x6C058)
7539 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7540 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
7541 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7542 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7543 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
7544 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
7545 #define DPLL_CTRL1_LINK_RATE_2700 0
7546 #define DPLL_CTRL1_LINK_RATE_1350 1
7547 #define DPLL_CTRL1_LINK_RATE_810 2
7548 #define DPLL_CTRL1_LINK_RATE_1620 3
7549 #define DPLL_CTRL1_LINK_RATE_1080 4
7550 #define DPLL_CTRL1_LINK_RATE_2160 5
7551
7552 /* DPLL control2 */
7553 #define DPLL_CTRL2 _MMIO(0x6C05C)
7554 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
7555 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
7556 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
7557 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
7558 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7559
7560 /* DPLL Status */
7561 #define DPLL_STATUS _MMIO(0x6C060)
7562 #define DPLL_LOCK(id) (1<<((id)*8))
7563
7564 /* DPLL cfg */
7565 #define _DPLL1_CFGCR1 0x6C040
7566 #define _DPLL2_CFGCR1 0x6C048
7567 #define _DPLL3_CFGCR1 0x6C050
7568 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7569 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7570 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
7571 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7572
7573 #define _DPLL1_CFGCR2 0x6C044
7574 #define _DPLL2_CFGCR2 0x6C04C
7575 #define _DPLL3_CFGCR2 0x6C054
7576 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7577 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7578 #define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
7579 #define DPLL_CFGCR2_KDIV_MASK (3<<5)
7580 #define DPLL_CFGCR2_KDIV(x) ((x)<<5)
7581 #define DPLL_CFGCR2_KDIV_5 (0<<5)
7582 #define DPLL_CFGCR2_KDIV_2 (1<<5)
7583 #define DPLL_CFGCR2_KDIV_3 (2<<5)
7584 #define DPLL_CFGCR2_KDIV_1 (3<<5)
7585 #define DPLL_CFGCR2_PDIV_MASK (7<<2)
7586 #define DPLL_CFGCR2_PDIV(x) ((x)<<2)
7587 #define DPLL_CFGCR2_PDIV_1 (0<<2)
7588 #define DPLL_CFGCR2_PDIV_2 (1<<2)
7589 #define DPLL_CFGCR2_PDIV_3 (2<<2)
7590 #define DPLL_CFGCR2_PDIV_7 (4<<2)
7591 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7592
7593 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
7594 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
7595
7596 /* BXT display engine PLL */
7597 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
7598 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7599 #define BXT_DE_PLL_RATIO_MASK 0xff
7600
7601 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
7602 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7603 #define BXT_DE_PLL_LOCK (1 << 30)
7604
7605 /* GEN9 DC */
7606 #define DC_STATE_EN _MMIO(0x45504)
7607 #define DC_STATE_DISABLE 0
7608 #define DC_STATE_EN_UPTO_DC5 (1<<0)
7609 #define DC_STATE_EN_DC9 (1<<3)
7610 #define DC_STATE_EN_UPTO_DC6 (2<<0)
7611 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7612
7613 #define DC_STATE_DEBUG _MMIO(0x45520)
7614 #define DC_STATE_DEBUG_MASK_CORES (1<<0)
7615 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7616
7617 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7618 * since on HSW we can't write to it using I915_WRITE. */
7619 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7620 #define D_COMP_BDW _MMIO(0x138144)
7621 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7622 #define D_COMP_COMP_FORCE (1<<8)
7623 #define D_COMP_COMP_DISABLE (1<<0)
7624
7625 /* Pipe WM_LINETIME - watermark line time */
7626 #define _PIPE_WM_LINETIME_A 0x45270
7627 #define _PIPE_WM_LINETIME_B 0x45274
7628 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
7629 #define PIPE_WM_LINETIME_MASK (0x1ff)
7630 #define PIPE_WM_LINETIME_TIME(x) ((x))
7631 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
7632 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
7633
7634 /* SFUSE_STRAP */
7635 #define SFUSE_STRAP _MMIO(0xc2014)
7636 #define SFUSE_STRAP_FUSE_LOCK (1<<13)
7637 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
7638 #define SFUSE_STRAP_CRT_DISABLED (1<<6)
7639 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7640 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7641 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
7642
7643 #define WM_MISC _MMIO(0x45260)
7644 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7645
7646 #define WM_DBG _MMIO(0x45280)
7647 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7648 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7649 #define WM_DBG_DISALLOW_SPRITE (1<<2)
7650
7651 /* pipe CSC */
7652 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7653 #define _PIPE_A_CSC_COEFF_BY 0x49014
7654 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7655 #define _PIPE_A_CSC_COEFF_BU 0x4901c
7656 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7657 #define _PIPE_A_CSC_COEFF_BV 0x49024
7658 #define _PIPE_A_CSC_MODE 0x49028
7659 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7660 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7661 #define CSC_MODE_YUV_TO_RGB (1 << 0)
7662 #define _PIPE_A_CSC_PREOFF_HI 0x49030
7663 #define _PIPE_A_CSC_PREOFF_ME 0x49034
7664 #define _PIPE_A_CSC_PREOFF_LO 0x49038
7665 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
7666 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
7667 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
7668
7669 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7670 #define _PIPE_B_CSC_COEFF_BY 0x49114
7671 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7672 #define _PIPE_B_CSC_COEFF_BU 0x4911c
7673 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7674 #define _PIPE_B_CSC_COEFF_BV 0x49124
7675 #define _PIPE_B_CSC_MODE 0x49128
7676 #define _PIPE_B_CSC_PREOFF_HI 0x49130
7677 #define _PIPE_B_CSC_PREOFF_ME 0x49134
7678 #define _PIPE_B_CSC_PREOFF_LO 0x49138
7679 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
7680 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
7681 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
7682
7683 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7684 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7685 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7686 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7687 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7688 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7689 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7690 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7691 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7692 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7693 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7694 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7695 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7696
7697 /* pipe degamma/gamma LUTs on IVB+ */
7698 #define _PAL_PREC_INDEX_A 0x4A400
7699 #define _PAL_PREC_INDEX_B 0x4AC00
7700 #define _PAL_PREC_INDEX_C 0x4B400
7701 #define PAL_PREC_10_12_BIT (0 << 31)
7702 #define PAL_PREC_SPLIT_MODE (1 << 31)
7703 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
7704 #define _PAL_PREC_DATA_A 0x4A404
7705 #define _PAL_PREC_DATA_B 0x4AC04
7706 #define _PAL_PREC_DATA_C 0x4B404
7707 #define _PAL_PREC_GC_MAX_A 0x4A410
7708 #define _PAL_PREC_GC_MAX_B 0x4AC10
7709 #define _PAL_PREC_GC_MAX_C 0x4B410
7710 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7711 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7712 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7713
7714 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7715 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7716 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7717 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7718
7719 /* pipe CSC & degamma/gamma LUTs on CHV */
7720 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7721 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7722 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7723 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7724 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7725 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7726 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7727 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7728 #define CGM_PIPE_MODE_GAMMA (1 << 2)
7729 #define CGM_PIPE_MODE_CSC (1 << 1)
7730 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7731
7732 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7733 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7734 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7735 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7736 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7737 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7738 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7739 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7740
7741 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7742 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7743 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7744 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7745 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7746 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7747 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7748 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7749
7750 /* MIPI DSI registers */
7751
7752 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
7753 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
7754
7755 /* BXT MIPI clock controls */
7756 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
7757
7758 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
7759 #define BXT_MIPI1_DIV_SHIFT 26
7760 #define BXT_MIPI2_DIV_SHIFT 10
7761 #define BXT_MIPI_DIV_SHIFT(port) \
7762 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7763 BXT_MIPI2_DIV_SHIFT)
7764
7765 /* TX control divider to select actual TX clock output from (8x/var) */
7766 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
7767 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
7768 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7769 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7770 BXT_MIPI2_TX_ESCLK_SHIFT)
7771 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7772 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
7773 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7774 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7775 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7776 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7777 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7778 /* RX upper control divider to select actual RX clock output from 8x */
7779 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7780 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7781 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7782 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7783 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7784 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7785 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7786 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7787 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7788 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7789 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7790 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7791 /* 8/3X divider to select the actual 8/3X clock output from 8x */
7792 #define BXT_MIPI1_8X_BY3_SHIFT 19
7793 #define BXT_MIPI2_8X_BY3_SHIFT 3
7794 #define BXT_MIPI_8X_BY3_SHIFT(port) \
7795 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7796 BXT_MIPI2_8X_BY3_SHIFT)
7797 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7798 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7799 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7800 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7801 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7802 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7803 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7804 /* RX lower control divider to select actual RX clock output from 8x */
7805 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7806 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7807 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7808 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7809 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7810 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7811 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7812 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7813 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7814 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7815 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7816 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7817
7818 #define RX_DIVIDER_BIT_1_2 0x3
7819 #define RX_DIVIDER_BIT_3_4 0xC
7820
7821 /* BXT MIPI mode configure */
7822 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7823 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
7824 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
7825 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7826
7827 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7828 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
7829 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
7830 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7831
7832 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7833 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
7834 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
7835 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7836
7837 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
7838 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7839 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7840 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7841 #define BXT_DSIC_16X_BY2 (1 << 10)
7842 #define BXT_DSIC_16X_BY3 (2 << 10)
7843 #define BXT_DSIC_16X_BY4 (3 << 10)
7844 #define BXT_DSIC_16X_MASK (3 << 10)
7845 #define BXT_DSIA_16X_BY2 (1 << 8)
7846 #define BXT_DSIA_16X_BY3 (2 << 8)
7847 #define BXT_DSIA_16X_BY4 (3 << 8)
7848 #define BXT_DSIA_16X_MASK (3 << 8)
7849 #define BXT_DSI_FREQ_SEL_SHIFT 8
7850 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7851
7852 #define BXT_DSI_PLL_RATIO_MAX 0x7D
7853 #define BXT_DSI_PLL_RATIO_MIN 0x22
7854 #define BXT_DSI_PLL_RATIO_MASK 0xFF
7855 #define BXT_REF_CLOCK_KHZ 19200
7856
7857 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
7858 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7859 #define BXT_DSI_PLL_LOCKED (1 << 30)
7860
7861 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
7862 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7863 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7864
7865 /* BXT port control */
7866 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7867 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
7868 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
7869
7870 #define DPI_ENABLE (1 << 31) /* A + C */
7871 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7872 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
7873 #define DUAL_LINK_MODE_SHIFT 26
7874 #define DUAL_LINK_MODE_MASK (1 << 26)
7875 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7876 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
7877 #define DITHERING_ENABLE (1 << 25) /* A + C */
7878 #define FLOPPED_HSTX (1 << 23)
7879 #define DE_INVERT (1 << 19) /* XXX */
7880 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7881 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7882 #define AFE_LATCHOUT (1 << 17)
7883 #define LP_OUTPUT_HOLD (1 << 16)
7884 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7885 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7886 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7887 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
7888 #define CSB_SHIFT 9
7889 #define CSB_MASK (3 << 9)
7890 #define CSB_20MHZ (0 << 9)
7891 #define CSB_10MHZ (1 << 9)
7892 #define CSB_40MHZ (2 << 9)
7893 #define BANDGAP_MASK (1 << 8)
7894 #define BANDGAP_PNW_CIRCUIT (0 << 8)
7895 #define BANDGAP_LNC_CIRCUIT (1 << 8)
7896 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7897 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7898 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7899 #define TEARING_EFFECT_SHIFT 2 /* A + C */
7900 #define TEARING_EFFECT_MASK (3 << 2)
7901 #define TEARING_EFFECT_OFF (0 << 2)
7902 #define TEARING_EFFECT_DSI (1 << 2)
7903 #define TEARING_EFFECT_GPIO (2 << 2)
7904 #define LANE_CONFIGURATION_SHIFT 0
7905 #define LANE_CONFIGURATION_MASK (3 << 0)
7906 #define LANE_CONFIGURATION_4LANE (0 << 0)
7907 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7908 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7909
7910 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
7911 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7912 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
7913 #define TEARING_EFFECT_DELAY_SHIFT 0
7914 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7915
7916 /* XXX: all bits reserved */
7917 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
7918
7919 /* MIPI DSI Controller and D-PHY registers */
7920
7921 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
7922 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7923 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
7924 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7925 #define ULPS_STATE_MASK (3 << 1)
7926 #define ULPS_STATE_ENTER (2 << 1)
7927 #define ULPS_STATE_EXIT (1 << 1)
7928 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7929 #define DEVICE_READY (1 << 0)
7930
7931 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
7932 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7933 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
7934 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
7935 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7936 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
7937 #define TEARING_EFFECT (1 << 31)
7938 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
7939 #define GEN_READ_DATA_AVAIL (1 << 29)
7940 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7941 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7942 #define RX_PROT_VIOLATION (1 << 26)
7943 #define RX_INVALID_TX_LENGTH (1 << 25)
7944 #define ACK_WITH_NO_ERROR (1 << 24)
7945 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7946 #define LP_RX_TIMEOUT (1 << 22)
7947 #define HS_TX_TIMEOUT (1 << 21)
7948 #define DPI_FIFO_UNDERRUN (1 << 20)
7949 #define LOW_CONTENTION (1 << 19)
7950 #define HIGH_CONTENTION (1 << 18)
7951 #define TXDSI_VC_ID_INVALID (1 << 17)
7952 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7953 #define TXCHECKSUM_ERROR (1 << 15)
7954 #define TXECC_MULTIBIT_ERROR (1 << 14)
7955 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
7956 #define TXFALSE_CONTROL_ERROR (1 << 12)
7957 #define RXDSI_VC_ID_INVALID (1 << 11)
7958 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7959 #define RXCHECKSUM_ERROR (1 << 9)
7960 #define RXECC_MULTIBIT_ERROR (1 << 8)
7961 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
7962 #define RXFALSE_CONTROL_ERROR (1 << 6)
7963 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7964 #define RX_LP_TX_SYNC_ERROR (1 << 4)
7965 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7966 #define RXEOT_SYNC_ERROR (1 << 2)
7967 #define RXSOT_SYNC_ERROR (1 << 1)
7968 #define RXSOT_ERROR (1 << 0)
7969
7970 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
7971 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7972 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
7973 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7974 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
7975 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7976 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7977 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7978 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7979 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7980 #define VID_MODE_FORMAT_MASK (0xf << 7)
7981 #define VID_MODE_NOT_SUPPORTED (0 << 7)
7982 #define VID_MODE_FORMAT_RGB565 (1 << 7)
7983 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
7984 #define VID_MODE_FORMAT_RGB666 (3 << 7)
7985 #define VID_MODE_FORMAT_RGB888 (4 << 7)
7986 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7987 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7988 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7989 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7990 #define DATA_LANES_PRG_REG_SHIFT 0
7991 #define DATA_LANES_PRG_REG_MASK (7 << 0)
7992
7993 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
7994 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7995 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
7996 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7997
7998 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
7999 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
8000 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
8001 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8002
8003 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
8004 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
8005 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
8006 #define TURN_AROUND_TIMEOUT_MASK 0x3f
8007
8008 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
8009 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
8010 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
8011 #define DEVICE_RESET_TIMER_MASK 0xffff
8012
8013 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
8014 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
8015 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
8016 #define VERTICAL_ADDRESS_SHIFT 16
8017 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
8018 #define HORIZONTAL_ADDRESS_SHIFT 0
8019 #define HORIZONTAL_ADDRESS_MASK 0xffff
8020
8021 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
8022 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
8023 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
8024 #define DBI_FIFO_EMPTY_HALF (0 << 0)
8025 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8026 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8027
8028 /* regs below are bits 15:0 */
8029 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
8030 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
8031 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
8032
8033 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
8034 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
8035 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
8036
8037 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
8038 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
8039 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
8040
8041 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
8042 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
8043 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
8044
8045 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
8046 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
8047 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
8048
8049 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
8050 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
8051 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
8052
8053 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
8054 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
8055 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
8056
8057 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
8058 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
8059 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
8060
8061 /* regs above are bits 15:0 */
8062
8063 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
8064 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
8065 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
8066 #define DPI_LP_MODE (1 << 6)
8067 #define BACKLIGHT_OFF (1 << 5)
8068 #define BACKLIGHT_ON (1 << 4)
8069 #define COLOR_MODE_OFF (1 << 3)
8070 #define COLOR_MODE_ON (1 << 2)
8071 #define TURN_ON (1 << 1)
8072 #define SHUTDOWN (1 << 0)
8073
8074 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
8075 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
8076 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
8077 #define COMMAND_BYTE_SHIFT 0
8078 #define COMMAND_BYTE_MASK (0x3f << 0)
8079
8080 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
8081 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
8082 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
8083 #define MASTER_INIT_TIMER_SHIFT 0
8084 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
8085
8086 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
8087 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
8088 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
8089 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
8090 #define MAX_RETURN_PKT_SIZE_SHIFT 0
8091 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8092
8093 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
8094 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
8095 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
8096 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8097 #define DISABLE_VIDEO_BTA (1 << 3)
8098 #define IP_TG_CONFIG (1 << 2)
8099 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8100 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8101 #define VIDEO_MODE_BURST (3 << 0)
8102
8103 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
8104 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
8105 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
8106 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8107 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8108 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8109 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8110 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8111 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8112 #define CLOCKSTOP (1 << 1)
8113 #define EOT_DISABLE (1 << 0)
8114
8115 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
8116 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
8117 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
8118 #define LP_BYTECLK_SHIFT 0
8119 #define LP_BYTECLK_MASK (0xffff << 0)
8120
8121 /* bits 31:0 */
8122 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
8123 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
8124 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
8125
8126 /* bits 31:0 */
8127 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
8128 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
8129 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
8130
8131 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
8132 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
8133 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
8134 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
8135 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
8136 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
8137 #define LONG_PACKET_WORD_COUNT_SHIFT 8
8138 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8139 #define SHORT_PACKET_PARAM_SHIFT 8
8140 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8141 #define VIRTUAL_CHANNEL_SHIFT 6
8142 #define VIRTUAL_CHANNEL_MASK (3 << 6)
8143 #define DATA_TYPE_SHIFT 0
8144 #define DATA_TYPE_MASK (0x3f << 0)
8145 /* data type values, see include/video/mipi_display.h */
8146
8147 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
8148 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
8149 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
8150 #define DPI_FIFO_EMPTY (1 << 28)
8151 #define DBI_FIFO_EMPTY (1 << 27)
8152 #define LP_CTRL_FIFO_EMPTY (1 << 26)
8153 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8154 #define LP_CTRL_FIFO_FULL (1 << 24)
8155 #define HS_CTRL_FIFO_EMPTY (1 << 18)
8156 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8157 #define HS_CTRL_FIFO_FULL (1 << 16)
8158 #define LP_DATA_FIFO_EMPTY (1 << 10)
8159 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8160 #define LP_DATA_FIFO_FULL (1 << 8)
8161 #define HS_DATA_FIFO_EMPTY (1 << 2)
8162 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8163 #define HS_DATA_FIFO_FULL (1 << 0)
8164
8165 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
8166 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
8167 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
8168 #define DBI_HS_LP_MODE_MASK (1 << 0)
8169 #define DBI_LP_MODE (1 << 0)
8170 #define DBI_HS_MODE (0 << 0)
8171
8172 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
8173 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
8174 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
8175 #define EXIT_ZERO_COUNT_SHIFT 24
8176 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8177 #define TRAIL_COUNT_SHIFT 16
8178 #define TRAIL_COUNT_MASK (0x1f << 16)
8179 #define CLK_ZERO_COUNT_SHIFT 8
8180 #define CLK_ZERO_COUNT_MASK (0xff << 8)
8181 #define PREPARE_COUNT_SHIFT 0
8182 #define PREPARE_COUNT_MASK (0x3f << 0)
8183
8184 /* bits 31:0 */
8185 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
8186 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
8187 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
8188
8189 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8190 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8191 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
8192 #define LP_HS_SSW_CNT_SHIFT 16
8193 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
8194 #define HS_LP_PWR_SW_CNT_SHIFT 0
8195 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8196
8197 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
8198 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
8199 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
8200 #define STOP_STATE_STALL_COUNTER_SHIFT 0
8201 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8202
8203 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
8204 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
8205 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
8206 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
8207 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
8208 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
8209 #define RX_CONTENTION_DETECTED (1 << 0)
8210
8211 /* XXX: only pipe A ?!? */
8212 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
8213 #define DBI_TYPEC_ENABLE (1 << 31)
8214 #define DBI_TYPEC_WIP (1 << 30)
8215 #define DBI_TYPEC_OPTION_SHIFT 28
8216 #define DBI_TYPEC_OPTION_MASK (3 << 28)
8217 #define DBI_TYPEC_FREQ_SHIFT 24
8218 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
8219 #define DBI_TYPEC_OVERRIDE (1 << 8)
8220 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8221 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8222
8223
8224 /* MIPI adapter registers */
8225
8226 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
8227 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
8228 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
8229 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8230 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8231 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8232 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8233 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8234 #define READ_REQUEST_PRIORITY_SHIFT 3
8235 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
8236 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
8237 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8238 #define RGB_FLIP_TO_BGR (1 << 2)
8239
8240 #define BXT_PIPE_SELECT_SHIFT 7
8241 #define BXT_PIPE_SELECT_MASK (7 << 7)
8242 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
8243
8244 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
8245 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
8246 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
8247 #define DATA_MEM_ADDRESS_SHIFT 5
8248 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8249 #define DATA_VALID (1 << 0)
8250
8251 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
8252 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
8253 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
8254 #define DATA_LENGTH_SHIFT 0
8255 #define DATA_LENGTH_MASK (0xfffff << 0)
8256
8257 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
8258 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
8259 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
8260 #define COMMAND_MEM_ADDRESS_SHIFT 5
8261 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8262 #define AUTO_PWG_ENABLE (1 << 2)
8263 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8264 #define COMMAND_VALID (1 << 0)
8265
8266 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
8267 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
8268 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
8269 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8270 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8271
8272 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
8273 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
8274 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
8275
8276 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
8277 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
8278 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
8279 #define READ_DATA_VALID(n) (1 << (n))
8280
8281 /* For UMS only (deprecated): */
8282 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8283 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
8284
8285 /* MOCS (Memory Object Control State) registers */
8286 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
8287
8288 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8289 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8290 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8291 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8292 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
8293
8294 /* gamt regs */
8295 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8296 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8297 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8298 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8299 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8300
8301 #endif /* _I915_REG_H_ */
This page took 0.21121 seconds and 5 git commands to generate.