drm/i915: Clean up PCI config register handling
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 typedef struct {
29 uint32_t reg;
30 } i915_reg_t;
31
32 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34 #define INVALID_MMIO_REG _MMIO(0)
35
36 static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37 {
38 return reg.reg;
39 }
40
41 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42 {
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44 }
45
46 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47 {
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49 }
50
51 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
52 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
53 #define _PLANE(plane, a, b) _PIPE(plane, a, b)
54 #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55 #define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
57 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
58 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
59 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
61 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
62 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
64 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
65
66 #define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
79
80 /* PCI config space */
81
82 #define MCHBAR_I915 0x44
83 #define MCHBAR_I965 0x48
84 #define MCHBAR_SIZE (4 * 4096)
85
86 #define DEVEN 0x54
87 #define DEVEN_MCHBAR_EN (1 << 28)
88
89 #define BSM 0x5c
90 #define BSM_MASK (0xFFFF << 20)
91
92 #define HPLLCC 0xc0 /* 85x only */
93 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
94 #define GC_CLOCK_133_200 (0 << 0)
95 #define GC_CLOCK_100_200 (1 << 0)
96 #define GC_CLOCK_100_133 (2 << 0)
97 #define GC_CLOCK_133_266 (3 << 0)
98 #define GC_CLOCK_133_200_2 (4 << 0)
99 #define GC_CLOCK_133_266_2 (5 << 0)
100 #define GC_CLOCK_166_266 (6 << 0)
101 #define GC_CLOCK_166_250 (7 << 0)
102
103 #define I915_GDRST 0xc0 /* PCI config register */
104 #define GRDOM_FULL (0 << 2)
105 #define GRDOM_RENDER (1 << 2)
106 #define GRDOM_MEDIA (3 << 2)
107 #define GRDOM_MASK (3 << 2)
108 #define GRDOM_RESET_STATUS (1 << 1)
109 #define GRDOM_RESET_ENABLE (1 << 0)
110
111 #define GCDGMBUS 0xcc
112
113 #define GCFGC2 0xda
114 #define GCFGC 0xf0 /* 915+ only */
115 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
116 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
117 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
118 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
119 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
120 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
121 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
122 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
123 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
124 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
125 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
126 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
127 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
128 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
129 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
130 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
131 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
132 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
133 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
134 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
135 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
136 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
137 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
138 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
139 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
140 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
141 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
142 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
143 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
144
145 #define ASLE 0xe4
146 #define ASLS 0xfc
147
148 #define SWSCI 0xe8
149 #define SWSCI_SCISEL (1 << 15)
150 #define SWSCI_GSSCIE (1 << 0)
151
152 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
153
154
155 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
156 #define ILK_GRDOM_FULL (0<<1)
157 #define ILK_GRDOM_RENDER (1<<1)
158 #define ILK_GRDOM_MEDIA (3<<1)
159 #define ILK_GRDOM_MASK (3<<1)
160 #define ILK_GRDOM_RESET_ENABLE (1<<0)
161
162 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
163 #define GEN6_MBC_SNPCR_SHIFT 21
164 #define GEN6_MBC_SNPCR_MASK (3<<21)
165 #define GEN6_MBC_SNPCR_MAX (0<<21)
166 #define GEN6_MBC_SNPCR_MED (1<<21)
167 #define GEN6_MBC_SNPCR_LOW (2<<21)
168 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
169
170 #define VLV_G3DCTL _MMIO(0x9024)
171 #define VLV_GSCKGCTL _MMIO(0x9028)
172
173 #define GEN6_MBCTL _MMIO(0x0907c)
174 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
175 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
176 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
177 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
178 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
179
180 #define GEN6_GDRST _MMIO(0x941c)
181 #define GEN6_GRDOM_FULL (1 << 0)
182 #define GEN6_GRDOM_RENDER (1 << 1)
183 #define GEN6_GRDOM_MEDIA (1 << 2)
184 #define GEN6_GRDOM_BLT (1 << 3)
185 #define GEN6_GRDOM_VECS (1 << 4)
186 #define GEN9_GRDOM_GUC (1 << 5)
187 #define GEN8_GRDOM_MEDIA2 (1 << 7)
188
189 #define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
190 #define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
191 #define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
192 #define PP_DIR_DCLV_2G 0xffffffff
193
194 #define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
195 #define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
196
197 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
198 #define GEN8_RPCS_ENABLE (1 << 31)
199 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
200 #define GEN8_RPCS_S_CNT_SHIFT 15
201 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
202 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
203 #define GEN8_RPCS_SS_CNT_SHIFT 8
204 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
205 #define GEN8_RPCS_EU_MAX_SHIFT 4
206 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
207 #define GEN8_RPCS_EU_MIN_SHIFT 0
208 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
209
210 #define GAM_ECOCHK _MMIO(0x4090)
211 #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
212 #define ECOCHK_SNB_BIT (1<<10)
213 #define ECOCHK_DIS_TLB (1<<8)
214 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
215 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
216 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
217 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
218 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
219 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
220 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
221 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
222
223 #define GAC_ECO_BITS _MMIO(0x14090)
224 #define ECOBITS_SNB_BIT (1<<13)
225 #define ECOBITS_PPGTT_CACHE64B (3<<8)
226 #define ECOBITS_PPGTT_CACHE4B (0<<8)
227
228 #define GAB_CTL _MMIO(0x24000)
229 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
230
231 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
232 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
233 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
234 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
235 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
236 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
237 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
238 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
239 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
240 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
241 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
242 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
243 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
244 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
245 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
246 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
247
248 /* VGA stuff */
249
250 #define VGA_ST01_MDA 0x3ba
251 #define VGA_ST01_CGA 0x3da
252
253 #define _VGA_MSR_WRITE _MMIO(0x3c2)
254 #define VGA_MSR_WRITE 0x3c2
255 #define VGA_MSR_READ 0x3cc
256 #define VGA_MSR_MEM_EN (1<<1)
257 #define VGA_MSR_CGA_MODE (1<<0)
258
259 #define VGA_SR_INDEX 0x3c4
260 #define SR01 1
261 #define VGA_SR_DATA 0x3c5
262
263 #define VGA_AR_INDEX 0x3c0
264 #define VGA_AR_VID_EN (1<<5)
265 #define VGA_AR_DATA_WRITE 0x3c0
266 #define VGA_AR_DATA_READ 0x3c1
267
268 #define VGA_GR_INDEX 0x3ce
269 #define VGA_GR_DATA 0x3cf
270 /* GR05 */
271 #define VGA_GR_MEM_READ_MODE_SHIFT 3
272 #define VGA_GR_MEM_READ_MODE_PLANE 1
273 /* GR06 */
274 #define VGA_GR_MEM_MODE_MASK 0xc
275 #define VGA_GR_MEM_MODE_SHIFT 2
276 #define VGA_GR_MEM_A0000_AFFFF 0
277 #define VGA_GR_MEM_A0000_BFFFF 1
278 #define VGA_GR_MEM_B0000_B7FFF 2
279 #define VGA_GR_MEM_B0000_BFFFF 3
280
281 #define VGA_DACMASK 0x3c6
282 #define VGA_DACRX 0x3c7
283 #define VGA_DACWX 0x3c8
284 #define VGA_DACDATA 0x3c9
285
286 #define VGA_CR_INDEX_MDA 0x3b4
287 #define VGA_CR_DATA_MDA 0x3b5
288 #define VGA_CR_INDEX_CGA 0x3d4
289 #define VGA_CR_DATA_CGA 0x3d5
290
291 /*
292 * Instruction field definitions used by the command parser
293 */
294 #define INSTR_CLIENT_SHIFT 29
295 #define INSTR_CLIENT_MASK 0xE0000000
296 #define INSTR_MI_CLIENT 0x0
297 #define INSTR_BC_CLIENT 0x2
298 #define INSTR_RC_CLIENT 0x3
299 #define INSTR_SUBCLIENT_SHIFT 27
300 #define INSTR_SUBCLIENT_MASK 0x18000000
301 #define INSTR_MEDIA_SUBCLIENT 0x2
302 #define INSTR_26_TO_24_MASK 0x7000000
303 #define INSTR_26_TO_24_SHIFT 24
304
305 /*
306 * Memory interface instructions used by the kernel
307 */
308 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
309 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
310 #define MI_GLOBAL_GTT (1<<22)
311
312 #define MI_NOOP MI_INSTR(0, 0)
313 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
314 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
315 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
316 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
317 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
318 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
319 #define MI_FLUSH MI_INSTR(0x04, 0)
320 #define MI_READ_FLUSH (1 << 0)
321 #define MI_EXE_FLUSH (1 << 1)
322 #define MI_NO_WRITE_FLUSH (1 << 2)
323 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
324 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
325 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
326 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
327 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
328 #define MI_ARB_ENABLE (1<<0)
329 #define MI_ARB_DISABLE (0<<0)
330 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
331 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
332 #define MI_SUSPEND_FLUSH_EN (1<<0)
333 #define MI_SET_APPID MI_INSTR(0x0e, 0)
334 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
335 #define MI_OVERLAY_CONTINUE (0x0<<21)
336 #define MI_OVERLAY_ON (0x1<<21)
337 #define MI_OVERLAY_OFF (0x2<<21)
338 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
339 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
340 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
341 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
342 /* IVB has funny definitions for which plane to flip. */
343 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
344 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
345 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
346 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
347 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
348 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
349 /* SKL ones */
350 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
351 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
352 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
353 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
354 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
355 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
356 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
357 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
358 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
359 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
360 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
361 #define MI_SEMAPHORE_UPDATE (1<<21)
362 #define MI_SEMAPHORE_COMPARE (1<<20)
363 #define MI_SEMAPHORE_REGISTER (1<<18)
364 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
365 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
366 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
367 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
368 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
369 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
370 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
371 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
372 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
373 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
374 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
375 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
376 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
377 #define MI_SEMAPHORE_SYNC_MASK (3<<16)
378 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
379 #define MI_MM_SPACE_GTT (1<<8)
380 #define MI_MM_SPACE_PHYSICAL (0<<8)
381 #define MI_SAVE_EXT_STATE_EN (1<<3)
382 #define MI_RESTORE_EXT_STATE_EN (1<<2)
383 #define MI_FORCE_RESTORE (1<<1)
384 #define MI_RESTORE_INHIBIT (1<<0)
385 #define HSW_MI_RS_SAVE_STATE_EN (1<<3)
386 #define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
387 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
388 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
389 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
390 #define MI_SEMAPHORE_POLL (1<<15)
391 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
392 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
393 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
394 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
395 #define MI_USE_GGTT (1 << 22) /* g4x+ */
396 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
397 #define MI_STORE_DWORD_INDEX_SHIFT 2
398 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
399 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
400 * simply ignores the register load under certain conditions.
401 * - One can actually load arbitrary many arbitrary registers: Simply issue x
402 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
403 */
404 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
405 #define MI_LRI_FORCE_POSTED (1<<12)
406 #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
407 #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
408 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
409 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
410 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
411 #define MI_INVALIDATE_TLB (1<<18)
412 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
413 #define MI_FLUSH_DW_OP_MASK (3<<14)
414 #define MI_FLUSH_DW_NOTIFY (1<<8)
415 #define MI_INVALIDATE_BSD (1<<7)
416 #define MI_FLUSH_DW_USE_GTT (1<<2)
417 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
418 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
419 #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
420 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
421 #define MI_BATCH_NON_SECURE (1)
422 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
423 #define MI_BATCH_NON_SECURE_I965 (1<<8)
424 #define MI_BATCH_PPGTT_HSW (1<<8)
425 #define MI_BATCH_NON_SECURE_HSW (1<<13)
426 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
427 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
428 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
429 #define MI_BATCH_RESOURCE_STREAMER (1<<10)
430
431 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
432 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
433 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
434 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
435
436 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
437 #define LOWER_SLICE_ENABLED (1<<0)
438 #define LOWER_SLICE_DISABLED (0<<0)
439
440 /*
441 * 3D instructions used by the kernel
442 */
443 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
444
445 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
446 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
447 #define SC_UPDATE_SCISSOR (0x1<<1)
448 #define SC_ENABLE_MASK (0x1<<0)
449 #define SC_ENABLE (0x1<<0)
450 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
451 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
452 #define SCI_YMIN_MASK (0xffff<<16)
453 #define SCI_XMIN_MASK (0xffff<<0)
454 #define SCI_YMAX_MASK (0xffff<<16)
455 #define SCI_XMAX_MASK (0xffff<<0)
456 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
457 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
458 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
459 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
460 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
461 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
462 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
463 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
464 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
465
466 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
467 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
468 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
469 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
470 #define BLT_WRITE_A (2<<20)
471 #define BLT_WRITE_RGB (1<<20)
472 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
473 #define BLT_DEPTH_8 (0<<24)
474 #define BLT_DEPTH_16_565 (1<<24)
475 #define BLT_DEPTH_16_1555 (2<<24)
476 #define BLT_DEPTH_32 (3<<24)
477 #define BLT_ROP_SRC_COPY (0xcc<<16)
478 #define BLT_ROP_COLOR_COPY (0xf0<<16)
479 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
480 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
481 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
482 #define ASYNC_FLIP (1<<22)
483 #define DISPLAY_PLANE_A (0<<20)
484 #define DISPLAY_PLANE_B (1<<20)
485 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
486 #define PIPE_CONTROL_FLUSH_L3 (1<<27)
487 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
488 #define PIPE_CONTROL_MMIO_WRITE (1<<23)
489 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
490 #define PIPE_CONTROL_CS_STALL (1<<20)
491 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
492 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
493 #define PIPE_CONTROL_QW_WRITE (1<<14)
494 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
495 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
496 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
497 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
498 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
499 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
500 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
501 #define PIPE_CONTROL_NOTIFY (1<<8)
502 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
503 #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
504 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
505 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
506 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
507 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
508 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
509 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
510
511 /*
512 * Commands used only by the command parser
513 */
514 #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
515 #define MI_ARB_CHECK MI_INSTR(0x05, 0)
516 #define MI_RS_CONTROL MI_INSTR(0x06, 0)
517 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
518 #define MI_PREDICATE MI_INSTR(0x0C, 0)
519 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
520 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
521 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
522 #define MI_URB_CLEAR MI_INSTR(0x19, 0)
523 #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
524 #define MI_CLFLUSH MI_INSTR(0x27, 0)
525 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
526 #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
527 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
528 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
529 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
530 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
531 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
532
533 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
534 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
535 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
536 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
537 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
538 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
539 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
540 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
541 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
542 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
543 #define GFX_OP_3DSTATE_SO_DECL_LIST \
544 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
545
546 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
547 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
548 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
549 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
550 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
551 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
552 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
553 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
554 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
555 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
556
557 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
558
559 #define COLOR_BLT ((0x2<<29)|(0x40<<22))
560 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
561
562 /*
563 * Registers used only by the command parser
564 */
565 #define BCS_SWCTRL _MMIO(0x22200)
566
567 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
568 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
569 #define HS_INVOCATION_COUNT _MMIO(0x2300)
570 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
571 #define DS_INVOCATION_COUNT _MMIO(0x2308)
572 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
573 #define IA_VERTICES_COUNT _MMIO(0x2310)
574 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
575 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
576 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
577 #define VS_INVOCATION_COUNT _MMIO(0x2320)
578 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
579 #define GS_INVOCATION_COUNT _MMIO(0x2328)
580 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
581 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
582 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
583 #define CL_INVOCATION_COUNT _MMIO(0x2338)
584 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
585 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
586 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
587 #define PS_INVOCATION_COUNT _MMIO(0x2348)
588 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
589 #define PS_DEPTH_COUNT _MMIO(0x2350)
590 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
591
592 /* There are the 4 64-bit counter registers, one for each stream output */
593 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
594 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
595
596 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
597 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
598
599 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
600 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
601 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
602 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
603 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
604 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
605
606 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
607 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
608 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
609
610 /* There are the 16 64-bit CS General Purpose Registers */
611 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
612 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
613
614 #define OACONTROL _MMIO(0x2360)
615
616 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
617 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
618 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
619
620 /*
621 * Reset registers
622 */
623 #define DEBUG_RESET_I830 _MMIO(0x6070)
624 #define DEBUG_RESET_FULL (1<<7)
625 #define DEBUG_RESET_RENDER (1<<8)
626 #define DEBUG_RESET_DISPLAY (1<<9)
627
628 /*
629 * IOSF sideband
630 */
631 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
632 #define IOSF_DEVFN_SHIFT 24
633 #define IOSF_OPCODE_SHIFT 16
634 #define IOSF_PORT_SHIFT 8
635 #define IOSF_BYTE_ENABLES_SHIFT 4
636 #define IOSF_BAR_SHIFT 1
637 #define IOSF_SB_BUSY (1<<0)
638 #define IOSF_PORT_BUNIT 0x03
639 #define IOSF_PORT_PUNIT 0x04
640 #define IOSF_PORT_NC 0x11
641 #define IOSF_PORT_DPIO 0x12
642 #define IOSF_PORT_GPIO_NC 0x13
643 #define IOSF_PORT_CCK 0x14
644 #define IOSF_PORT_DPIO_2 0x1a
645 #define IOSF_PORT_FLISDSI 0x1b
646 #define IOSF_PORT_GPIO_SC 0x48
647 #define IOSF_PORT_GPIO_SUS 0xa8
648 #define IOSF_PORT_CCU 0xa9
649 #define CHV_IOSF_PORT_GPIO_N 0x13
650 #define CHV_IOSF_PORT_GPIO_SE 0x48
651 #define CHV_IOSF_PORT_GPIO_E 0xa8
652 #define CHV_IOSF_PORT_GPIO_SW 0xb2
653 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
654 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
655
656 /* See configdb bunit SB addr map */
657 #define BUNIT_REG_BISOC 0x11
658
659 #define PUNIT_REG_DSPFREQ 0x36
660 #define DSPFREQSTAT_SHIFT_CHV 24
661 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
662 #define DSPFREQGUAR_SHIFT_CHV 8
663 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
664 #define DSPFREQSTAT_SHIFT 30
665 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
666 #define DSPFREQGUAR_SHIFT 14
667 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
668 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
669 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
670 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
671 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
672 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
673 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
674 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
675 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
676 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
677 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
678 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
679 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
680 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
681 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
682 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
683
684 /* See the PUNIT HAS v0.8 for the below bits */
685 enum punit_power_well {
686 /* These numbers are fixed and must match the position of the pw bits */
687 PUNIT_POWER_WELL_RENDER = 0,
688 PUNIT_POWER_WELL_MEDIA = 1,
689 PUNIT_POWER_WELL_DISP2D = 3,
690 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
691 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
692 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
693 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
694 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
695 PUNIT_POWER_WELL_DPIO_RX0 = 10,
696 PUNIT_POWER_WELL_DPIO_RX1 = 11,
697 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
698
699 /* Not actual bit groups. Used as IDs for lookup_power_well() */
700 PUNIT_POWER_WELL_ALWAYS_ON,
701 };
702
703 enum skl_disp_power_wells {
704 /* These numbers are fixed and must match the position of the pw bits */
705 SKL_DISP_PW_MISC_IO,
706 SKL_DISP_PW_DDI_A_E,
707 SKL_DISP_PW_DDI_B,
708 SKL_DISP_PW_DDI_C,
709 SKL_DISP_PW_DDI_D,
710 SKL_DISP_PW_1 = 14,
711 SKL_DISP_PW_2,
712
713 /* Not actual bit groups. Used as IDs for lookup_power_well() */
714 SKL_DISP_PW_ALWAYS_ON,
715 SKL_DISP_PW_DC_OFF,
716 };
717
718 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
719 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
720
721 #define PUNIT_REG_PWRGT_CTRL 0x60
722 #define PUNIT_REG_PWRGT_STATUS 0x61
723 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
724 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
725 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
726 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
727 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
728
729 #define PUNIT_REG_GPU_LFM 0xd3
730 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
731 #define PUNIT_REG_GPU_FREQ_STS 0xd8
732 #define GPLLENABLE (1<<4)
733 #define GENFREQSTATUS (1<<0)
734 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
735 #define PUNIT_REG_CZ_TIMESTAMP 0xce
736
737 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
738 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
739
740 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
741 #define FB_GFX_FREQ_FUSE_MASK 0xff
742 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
743 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
744 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
745
746 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
747 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
748
749 #define PUNIT_REG_DDR_SETUP2 0x139
750 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
751 #define FORCE_DDR_LOW_FREQ (1 << 1)
752 #define FORCE_DDR_HIGH_FREQ (1 << 0)
753
754 #define PUNIT_GPU_STATUS_REG 0xdb
755 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
756 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
757 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
758 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
759
760 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
761 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
762 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
763
764 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
765 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
766 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
767 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
768 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
769 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
770 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
771 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
772 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
773 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
774
775 #define VLV_TURBO_SOC_OVERRIDE 0x04
776 #define VLV_OVERRIDE_EN 1
777 #define VLV_SOC_TDP_EN (1 << 1)
778 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
779 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
780
781 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
782
783 /* vlv2 north clock has */
784 #define CCK_FUSE_REG 0x8
785 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
786 #define CCK_REG_DSI_PLL_FUSE 0x44
787 #define CCK_REG_DSI_PLL_CONTROL 0x48
788 #define DSI_PLL_VCO_EN (1 << 31)
789 #define DSI_PLL_LDO_GATE (1 << 30)
790 #define DSI_PLL_P1_POST_DIV_SHIFT 17
791 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
792 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
793 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
794 #define DSI_PLL_MUX_MASK (3 << 9)
795 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
796 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
797 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
798 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
799 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
800 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
801 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
802 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
803 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
804 #define DSI_PLL_LOCK (1 << 0)
805 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
806 #define DSI_PLL_LFSR (1 << 31)
807 #define DSI_PLL_FRACTION_EN (1 << 30)
808 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
809 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
810 #define DSI_PLL_USYNC_CNT_SHIFT 18
811 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
812 #define DSI_PLL_N1_DIV_SHIFT 16
813 #define DSI_PLL_N1_DIV_MASK (3 << 16)
814 #define DSI_PLL_M1_DIV_SHIFT 0
815 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
816 #define CCK_CZ_CLOCK_CONTROL 0x62
817 #define CCK_GPLL_CLOCK_CONTROL 0x67
818 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
819 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
820 #define CCK_TRUNK_FORCE_ON (1 << 17)
821 #define CCK_TRUNK_FORCE_OFF (1 << 16)
822 #define CCK_FREQUENCY_STATUS (0x1f << 8)
823 #define CCK_FREQUENCY_STATUS_SHIFT 8
824 #define CCK_FREQUENCY_VALUES (0x1f << 0)
825
826 /**
827 * DOC: DPIO
828 *
829 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
830 * ports. DPIO is the name given to such a display PHY. These PHYs
831 * don't follow the standard programming model using direct MMIO
832 * registers, and instead their registers must be accessed trough IOSF
833 * sideband. VLV has one such PHY for driving ports B and C, and CHV
834 * adds another PHY for driving port D. Each PHY responds to specific
835 * IOSF-SB port.
836 *
837 * Each display PHY is made up of one or two channels. Each channel
838 * houses a common lane part which contains the PLL and other common
839 * logic. CH0 common lane also contains the IOSF-SB logic for the
840 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
841 * must be running when any DPIO registers are accessed.
842 *
843 * In addition to having their own registers, the PHYs are also
844 * controlled through some dedicated signals from the display
845 * controller. These include PLL reference clock enable, PLL enable,
846 * and CRI clock selection, for example.
847 *
848 * Eeach channel also has two splines (also called data lanes), and
849 * each spline is made up of one Physical Access Coding Sub-Layer
850 * (PCS) block and two TX lanes. So each channel has two PCS blocks
851 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
852 * data/clock pairs depending on the output type.
853 *
854 * Additionally the PHY also contains an AUX lane with AUX blocks
855 * for each channel. This is used for DP AUX communication, but
856 * this fact isn't really relevant for the driver since AUX is
857 * controlled from the display controller side. No DPIO registers
858 * need to be accessed during AUX communication,
859 *
860 * Generally on VLV/CHV the common lane corresponds to the pipe and
861 * the spline (PCS/TX) corresponds to the port.
862 *
863 * For dual channel PHY (VLV/CHV):
864 *
865 * pipe A == CMN/PLL/REF CH0
866 *
867 * pipe B == CMN/PLL/REF CH1
868 *
869 * port B == PCS/TX CH0
870 *
871 * port C == PCS/TX CH1
872 *
873 * This is especially important when we cross the streams
874 * ie. drive port B with pipe B, or port C with pipe A.
875 *
876 * For single channel PHY (CHV):
877 *
878 * pipe C == CMN/PLL/REF CH0
879 *
880 * port D == PCS/TX CH0
881 *
882 * On BXT the entire PHY channel corresponds to the port. That means
883 * the PLL is also now associated with the port rather than the pipe,
884 * and so the clock needs to be routed to the appropriate transcoder.
885 * Port A PLL is directly connected to transcoder EDP and port B/C
886 * PLLs can be routed to any transcoder A/B/C.
887 *
888 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
889 * digital port D (CHV) or port A (BXT).
890 *
891 *
892 * Dual channel PHY (VLV/CHV/BXT)
893 * ---------------------------------
894 * | CH0 | CH1 |
895 * | CMN/PLL/REF | CMN/PLL/REF |
896 * |---------------|---------------| Display PHY
897 * | PCS01 | PCS23 | PCS01 | PCS23 |
898 * |-------|-------|-------|-------|
899 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
900 * ---------------------------------
901 * | DDI0 | DDI1 | DP/HDMI ports
902 * ---------------------------------
903 *
904 * Single channel PHY (CHV/BXT)
905 * -----------------
906 * | CH0 |
907 * | CMN/PLL/REF |
908 * |---------------| Display PHY
909 * | PCS01 | PCS23 |
910 * |-------|-------|
911 * |TX0|TX1|TX2|TX3|
912 * -----------------
913 * | DDI2 | DP/HDMI port
914 * -----------------
915 */
916 #define DPIO_DEVFN 0
917
918 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
919 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
920 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
921 #define DPIO_SFR_BYPASS (1<<1)
922 #define DPIO_CMNRST (1<<0)
923
924 #define DPIO_PHY(pipe) ((pipe) >> 1)
925 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
926
927 /*
928 * Per pipe/PLL DPIO regs
929 */
930 #define _VLV_PLL_DW3_CH0 0x800c
931 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
932 #define DPIO_POST_DIV_DAC 0
933 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
934 #define DPIO_POST_DIV_LVDS1 2
935 #define DPIO_POST_DIV_LVDS2 3
936 #define DPIO_K_SHIFT (24) /* 4 bits */
937 #define DPIO_P1_SHIFT (21) /* 3 bits */
938 #define DPIO_P2_SHIFT (16) /* 5 bits */
939 #define DPIO_N_SHIFT (12) /* 4 bits */
940 #define DPIO_ENABLE_CALIBRATION (1<<11)
941 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
942 #define DPIO_M2DIV_MASK 0xff
943 #define _VLV_PLL_DW3_CH1 0x802c
944 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
945
946 #define _VLV_PLL_DW5_CH0 0x8014
947 #define DPIO_REFSEL_OVERRIDE 27
948 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
949 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
950 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
951 #define DPIO_PLL_REFCLK_SEL_MASK 3
952 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
953 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
954 #define _VLV_PLL_DW5_CH1 0x8034
955 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
956
957 #define _VLV_PLL_DW7_CH0 0x801c
958 #define _VLV_PLL_DW7_CH1 0x803c
959 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
960
961 #define _VLV_PLL_DW8_CH0 0x8040
962 #define _VLV_PLL_DW8_CH1 0x8060
963 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
964
965 #define VLV_PLL_DW9_BCAST 0xc044
966 #define _VLV_PLL_DW9_CH0 0x8044
967 #define _VLV_PLL_DW9_CH1 0x8064
968 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
969
970 #define _VLV_PLL_DW10_CH0 0x8048
971 #define _VLV_PLL_DW10_CH1 0x8068
972 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
973
974 #define _VLV_PLL_DW11_CH0 0x804c
975 #define _VLV_PLL_DW11_CH1 0x806c
976 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
977
978 /* Spec for ref block start counts at DW10 */
979 #define VLV_REF_DW13 0x80ac
980
981 #define VLV_CMN_DW0 0x8100
982
983 /*
984 * Per DDI channel DPIO regs
985 */
986
987 #define _VLV_PCS_DW0_CH0 0x8200
988 #define _VLV_PCS_DW0_CH1 0x8400
989 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
990 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
991 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
992 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
993 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
994
995 #define _VLV_PCS01_DW0_CH0 0x200
996 #define _VLV_PCS23_DW0_CH0 0x400
997 #define _VLV_PCS01_DW0_CH1 0x2600
998 #define _VLV_PCS23_DW0_CH1 0x2800
999 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1000 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1001
1002 #define _VLV_PCS_DW1_CH0 0x8204
1003 #define _VLV_PCS_DW1_CH1 0x8404
1004 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
1005 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1006 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1007 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1008 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
1009 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1010
1011 #define _VLV_PCS01_DW1_CH0 0x204
1012 #define _VLV_PCS23_DW1_CH0 0x404
1013 #define _VLV_PCS01_DW1_CH1 0x2604
1014 #define _VLV_PCS23_DW1_CH1 0x2804
1015 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1016 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1017
1018 #define _VLV_PCS_DW8_CH0 0x8220
1019 #define _VLV_PCS_DW8_CH1 0x8420
1020 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1021 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1022 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1023
1024 #define _VLV_PCS01_DW8_CH0 0x0220
1025 #define _VLV_PCS23_DW8_CH0 0x0420
1026 #define _VLV_PCS01_DW8_CH1 0x2620
1027 #define _VLV_PCS23_DW8_CH1 0x2820
1028 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1029 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1030
1031 #define _VLV_PCS_DW9_CH0 0x8224
1032 #define _VLV_PCS_DW9_CH1 0x8424
1033 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1034 #define DPIO_PCS_TX2MARGIN_000 (0<<13)
1035 #define DPIO_PCS_TX2MARGIN_101 (1<<13)
1036 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1037 #define DPIO_PCS_TX1MARGIN_000 (0<<10)
1038 #define DPIO_PCS_TX1MARGIN_101 (1<<10)
1039 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1040
1041 #define _VLV_PCS01_DW9_CH0 0x224
1042 #define _VLV_PCS23_DW9_CH0 0x424
1043 #define _VLV_PCS01_DW9_CH1 0x2624
1044 #define _VLV_PCS23_DW9_CH1 0x2824
1045 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1046 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1047
1048 #define _CHV_PCS_DW10_CH0 0x8228
1049 #define _CHV_PCS_DW10_CH1 0x8428
1050 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1051 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
1052 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1053 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1054 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1055 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1056 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1057 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
1058 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1059
1060 #define _VLV_PCS01_DW10_CH0 0x0228
1061 #define _VLV_PCS23_DW10_CH0 0x0428
1062 #define _VLV_PCS01_DW10_CH1 0x2628
1063 #define _VLV_PCS23_DW10_CH1 0x2828
1064 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1065 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1066
1067 #define _VLV_PCS_DW11_CH0 0x822c
1068 #define _VLV_PCS_DW11_CH1 0x842c
1069 #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
1070 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1071 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1072 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
1073 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1074
1075 #define _VLV_PCS01_DW11_CH0 0x022c
1076 #define _VLV_PCS23_DW11_CH0 0x042c
1077 #define _VLV_PCS01_DW11_CH1 0x262c
1078 #define _VLV_PCS23_DW11_CH1 0x282c
1079 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1080 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1081
1082 #define _VLV_PCS01_DW12_CH0 0x0230
1083 #define _VLV_PCS23_DW12_CH0 0x0430
1084 #define _VLV_PCS01_DW12_CH1 0x2630
1085 #define _VLV_PCS23_DW12_CH1 0x2830
1086 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1087 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1088
1089 #define _VLV_PCS_DW12_CH0 0x8230
1090 #define _VLV_PCS_DW12_CH1 0x8430
1091 #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1092 #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1093 #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1094 #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1095 #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
1096 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1097
1098 #define _VLV_PCS_DW14_CH0 0x8238
1099 #define _VLV_PCS_DW14_CH1 0x8438
1100 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1101
1102 #define _VLV_PCS_DW23_CH0 0x825c
1103 #define _VLV_PCS_DW23_CH1 0x845c
1104 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1105
1106 #define _VLV_TX_DW2_CH0 0x8288
1107 #define _VLV_TX_DW2_CH1 0x8488
1108 #define DPIO_SWING_MARGIN000_SHIFT 16
1109 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1110 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1111 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1112
1113 #define _VLV_TX_DW3_CH0 0x828c
1114 #define _VLV_TX_DW3_CH1 0x848c
1115 /* The following bit for CHV phy */
1116 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1117 #define DPIO_SWING_MARGIN101_SHIFT 16
1118 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1119 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1120
1121 #define _VLV_TX_DW4_CH0 0x8290
1122 #define _VLV_TX_DW4_CH1 0x8490
1123 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1124 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1125 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1126 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1127 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1128
1129 #define _VLV_TX3_DW4_CH0 0x690
1130 #define _VLV_TX3_DW4_CH1 0x2a90
1131 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1132
1133 #define _VLV_TX_DW5_CH0 0x8294
1134 #define _VLV_TX_DW5_CH1 0x8494
1135 #define DPIO_TX_OCALINIT_EN (1<<31)
1136 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1137
1138 #define _VLV_TX_DW11_CH0 0x82ac
1139 #define _VLV_TX_DW11_CH1 0x84ac
1140 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1141
1142 #define _VLV_TX_DW14_CH0 0x82b8
1143 #define _VLV_TX_DW14_CH1 0x84b8
1144 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1145
1146 /* CHV dpPhy registers */
1147 #define _CHV_PLL_DW0_CH0 0x8000
1148 #define _CHV_PLL_DW0_CH1 0x8180
1149 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1150
1151 #define _CHV_PLL_DW1_CH0 0x8004
1152 #define _CHV_PLL_DW1_CH1 0x8184
1153 #define DPIO_CHV_N_DIV_SHIFT 8
1154 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1155 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1156
1157 #define _CHV_PLL_DW2_CH0 0x8008
1158 #define _CHV_PLL_DW2_CH1 0x8188
1159 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1160
1161 #define _CHV_PLL_DW3_CH0 0x800c
1162 #define _CHV_PLL_DW3_CH1 0x818c
1163 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1164 #define DPIO_CHV_FIRST_MOD (0 << 8)
1165 #define DPIO_CHV_SECOND_MOD (1 << 8)
1166 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1167 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1168 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1169
1170 #define _CHV_PLL_DW6_CH0 0x8018
1171 #define _CHV_PLL_DW6_CH1 0x8198
1172 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1173 #define DPIO_CHV_INT_COEFF_SHIFT 8
1174 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1175 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1176
1177 #define _CHV_PLL_DW8_CH0 0x8020
1178 #define _CHV_PLL_DW8_CH1 0x81A0
1179 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1180 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1181 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1182
1183 #define _CHV_PLL_DW9_CH0 0x8024
1184 #define _CHV_PLL_DW9_CH1 0x81A4
1185 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1186 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1187 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1188 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1189
1190 #define _CHV_CMN_DW0_CH0 0x8100
1191 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1192 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1193 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1194 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1195
1196 #define _CHV_CMN_DW5_CH0 0x8114
1197 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1198 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1199 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1200 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1201 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1202 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1203 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1204 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1205
1206 #define _CHV_CMN_DW13_CH0 0x8134
1207 #define _CHV_CMN_DW0_CH1 0x8080
1208 #define DPIO_CHV_S1_DIV_SHIFT 21
1209 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1210 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1211 #define DPIO_CHV_K_DIV_SHIFT 4
1212 #define DPIO_PLL_FREQLOCK (1 << 1)
1213 #define DPIO_PLL_LOCK (1 << 0)
1214 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1215
1216 #define _CHV_CMN_DW14_CH0 0x8138
1217 #define _CHV_CMN_DW1_CH1 0x8084
1218 #define DPIO_AFC_RECAL (1 << 14)
1219 #define DPIO_DCLKP_EN (1 << 13)
1220 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1221 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1222 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1223 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1224 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1225 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1226 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1227 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1228 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1229
1230 #define _CHV_CMN_DW19_CH0 0x814c
1231 #define _CHV_CMN_DW6_CH1 0x8098
1232 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1233 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1234 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1235 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1236
1237 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1238
1239 #define CHV_CMN_DW28 0x8170
1240 #define DPIO_CL1POWERDOWNEN (1 << 23)
1241 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1242 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1243 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1244 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1245 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1246
1247 #define CHV_CMN_DW30 0x8178
1248 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1249 #define DPIO_LRC_BYPASS (1 << 3)
1250
1251 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1252 (lane) * 0x200 + (offset))
1253
1254 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1255 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1256 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1257 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1258 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1259 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1260 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1261 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1262 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1263 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1264 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1265 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1266 #define DPIO_FRC_LATENCY_SHFIT 8
1267 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1268 #define DPIO_UPAR_SHIFT 30
1269
1270 /* BXT PHY registers */
1271 #define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
1272
1273 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1274 #define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1275
1276 #define _PHY_CTL_FAMILY_EDP 0x64C80
1277 #define _PHY_CTL_FAMILY_DDI 0x64C90
1278 #define COMMON_RESET_DIS (1 << 31)
1279 #define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1280 _PHY_CTL_FAMILY_EDP)
1281
1282 /* BXT PHY PLL registers */
1283 #define _PORT_PLL_A 0x46074
1284 #define _PORT_PLL_B 0x46078
1285 #define _PORT_PLL_C 0x4607c
1286 #define PORT_PLL_ENABLE (1 << 31)
1287 #define PORT_PLL_LOCK (1 << 30)
1288 #define PORT_PLL_REF_SEL (1 << 27)
1289 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1290
1291 #define _PORT_PLL_EBB_0_A 0x162034
1292 #define _PORT_PLL_EBB_0_B 0x6C034
1293 #define _PORT_PLL_EBB_0_C 0x6C340
1294 #define PORT_PLL_P1_SHIFT 13
1295 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1296 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1297 #define PORT_PLL_P2_SHIFT 8
1298 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1299 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1300 #define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
1301 _PORT_PLL_EBB_0_B, \
1302 _PORT_PLL_EBB_0_C)
1303
1304 #define _PORT_PLL_EBB_4_A 0x162038
1305 #define _PORT_PLL_EBB_4_B 0x6C038
1306 #define _PORT_PLL_EBB_4_C 0x6C344
1307 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1308 #define PORT_PLL_RECALIBRATE (1 << 14)
1309 #define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
1310 _PORT_PLL_EBB_4_B, \
1311 _PORT_PLL_EBB_4_C)
1312
1313 #define _PORT_PLL_0_A 0x162100
1314 #define _PORT_PLL_0_B 0x6C100
1315 #define _PORT_PLL_0_C 0x6C380
1316 /* PORT_PLL_0_A */
1317 #define PORT_PLL_M2_MASK 0xFF
1318 /* PORT_PLL_1_A */
1319 #define PORT_PLL_N_SHIFT 8
1320 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1321 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1322 /* PORT_PLL_2_A */
1323 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1324 /* PORT_PLL_3_A */
1325 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1326 /* PORT_PLL_6_A */
1327 #define PORT_PLL_PROP_COEFF_MASK 0xF
1328 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1329 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1330 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1331 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1332 /* PORT_PLL_8_A */
1333 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1334 /* PORT_PLL_9_A */
1335 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1336 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1337 /* PORT_PLL_10_A */
1338 #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
1339 #define PORT_PLL_DCO_AMP_DEFAULT 15
1340 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1341 #define PORT_PLL_DCO_AMP(x) ((x)<<10)
1342 #define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1343 _PORT_PLL_0_B, \
1344 _PORT_PLL_0_C)
1345 #define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
1346
1347 /* BXT PHY common lane registers */
1348 #define _PORT_CL1CM_DW0_A 0x162000
1349 #define _PORT_CL1CM_DW0_BC 0x6C000
1350 #define PHY_POWER_GOOD (1 << 16)
1351 #define PHY_RESERVED (1 << 7)
1352 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1353 _PORT_CL1CM_DW0_A)
1354
1355 #define _PORT_CL1CM_DW9_A 0x162024
1356 #define _PORT_CL1CM_DW9_BC 0x6C024
1357 #define IREF0RC_OFFSET_SHIFT 8
1358 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1359 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1360 _PORT_CL1CM_DW9_A)
1361
1362 #define _PORT_CL1CM_DW10_A 0x162028
1363 #define _PORT_CL1CM_DW10_BC 0x6C028
1364 #define IREF1RC_OFFSET_SHIFT 8
1365 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1366 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1367 _PORT_CL1CM_DW10_A)
1368
1369 #define _PORT_CL1CM_DW28_A 0x162070
1370 #define _PORT_CL1CM_DW28_BC 0x6C070
1371 #define OCL1_POWER_DOWN_EN (1 << 23)
1372 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1373 #define SUS_CLK_CONFIG 0x3
1374 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1375 _PORT_CL1CM_DW28_A)
1376
1377 #define _PORT_CL1CM_DW30_A 0x162078
1378 #define _PORT_CL1CM_DW30_BC 0x6C078
1379 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1380 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1381 _PORT_CL1CM_DW30_A)
1382
1383 /* Defined for PHY0 only */
1384 #define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
1385 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1386
1387 /* BXT PHY Ref registers */
1388 #define _PORT_REF_DW3_A 0x16218C
1389 #define _PORT_REF_DW3_BC 0x6C18C
1390 #define GRC_DONE (1 << 22)
1391 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1392 _PORT_REF_DW3_A)
1393
1394 #define _PORT_REF_DW6_A 0x162198
1395 #define _PORT_REF_DW6_BC 0x6C198
1396 #define GRC_CODE_SHIFT 24
1397 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
1398 #define GRC_CODE_FAST_SHIFT 16
1399 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
1400 #define GRC_CODE_SLOW_SHIFT 8
1401 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1402 #define GRC_CODE_NOM_MASK 0xFF
1403 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1404 _PORT_REF_DW6_A)
1405
1406 #define _PORT_REF_DW8_A 0x1621A0
1407 #define _PORT_REF_DW8_BC 0x6C1A0
1408 #define GRC_DIS (1 << 15)
1409 #define GRC_RDY_OVRD (1 << 1)
1410 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1411 _PORT_REF_DW8_A)
1412
1413 /* BXT PHY PCS registers */
1414 #define _PORT_PCS_DW10_LN01_A 0x162428
1415 #define _PORT_PCS_DW10_LN01_B 0x6C428
1416 #define _PORT_PCS_DW10_LN01_C 0x6C828
1417 #define _PORT_PCS_DW10_GRP_A 0x162C28
1418 #define _PORT_PCS_DW10_GRP_B 0x6CC28
1419 #define _PORT_PCS_DW10_GRP_C 0x6CE28
1420 #define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
1421 _PORT_PCS_DW10_LN01_B, \
1422 _PORT_PCS_DW10_LN01_C)
1423 #define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
1424 _PORT_PCS_DW10_GRP_B, \
1425 _PORT_PCS_DW10_GRP_C)
1426 #define TX2_SWING_CALC_INIT (1 << 31)
1427 #define TX1_SWING_CALC_INIT (1 << 30)
1428
1429 #define _PORT_PCS_DW12_LN01_A 0x162430
1430 #define _PORT_PCS_DW12_LN01_B 0x6C430
1431 #define _PORT_PCS_DW12_LN01_C 0x6C830
1432 #define _PORT_PCS_DW12_LN23_A 0x162630
1433 #define _PORT_PCS_DW12_LN23_B 0x6C630
1434 #define _PORT_PCS_DW12_LN23_C 0x6CA30
1435 #define _PORT_PCS_DW12_GRP_A 0x162c30
1436 #define _PORT_PCS_DW12_GRP_B 0x6CC30
1437 #define _PORT_PCS_DW12_GRP_C 0x6CE30
1438 #define LANESTAGGER_STRAP_OVRD (1 << 6)
1439 #define LANE_STAGGER_MASK 0x1F
1440 #define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
1441 _PORT_PCS_DW12_LN01_B, \
1442 _PORT_PCS_DW12_LN01_C)
1443 #define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
1444 _PORT_PCS_DW12_LN23_B, \
1445 _PORT_PCS_DW12_LN23_C)
1446 #define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
1447 _PORT_PCS_DW12_GRP_B, \
1448 _PORT_PCS_DW12_GRP_C)
1449
1450 /* BXT PHY TX registers */
1451 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1452 ((lane) & 1) * 0x80)
1453
1454 #define _PORT_TX_DW2_LN0_A 0x162508
1455 #define _PORT_TX_DW2_LN0_B 0x6C508
1456 #define _PORT_TX_DW2_LN0_C 0x6C908
1457 #define _PORT_TX_DW2_GRP_A 0x162D08
1458 #define _PORT_TX_DW2_GRP_B 0x6CD08
1459 #define _PORT_TX_DW2_GRP_C 0x6CF08
1460 #define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
1461 _PORT_TX_DW2_GRP_B, \
1462 _PORT_TX_DW2_GRP_C)
1463 #define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
1464 _PORT_TX_DW2_LN0_B, \
1465 _PORT_TX_DW2_LN0_C)
1466 #define MARGIN_000_SHIFT 16
1467 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1468 #define UNIQ_TRANS_SCALE_SHIFT 8
1469 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1470
1471 #define _PORT_TX_DW3_LN0_A 0x16250C
1472 #define _PORT_TX_DW3_LN0_B 0x6C50C
1473 #define _PORT_TX_DW3_LN0_C 0x6C90C
1474 #define _PORT_TX_DW3_GRP_A 0x162D0C
1475 #define _PORT_TX_DW3_GRP_B 0x6CD0C
1476 #define _PORT_TX_DW3_GRP_C 0x6CF0C
1477 #define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
1478 _PORT_TX_DW3_GRP_B, \
1479 _PORT_TX_DW3_GRP_C)
1480 #define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
1481 _PORT_TX_DW3_LN0_B, \
1482 _PORT_TX_DW3_LN0_C)
1483 #define SCALE_DCOMP_METHOD (1 << 26)
1484 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
1485
1486 #define _PORT_TX_DW4_LN0_A 0x162510
1487 #define _PORT_TX_DW4_LN0_B 0x6C510
1488 #define _PORT_TX_DW4_LN0_C 0x6C910
1489 #define _PORT_TX_DW4_GRP_A 0x162D10
1490 #define _PORT_TX_DW4_GRP_B 0x6CD10
1491 #define _PORT_TX_DW4_GRP_C 0x6CF10
1492 #define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
1493 _PORT_TX_DW4_LN0_B, \
1494 _PORT_TX_DW4_LN0_C)
1495 #define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
1496 _PORT_TX_DW4_GRP_B, \
1497 _PORT_TX_DW4_GRP_C)
1498 #define DEEMPH_SHIFT 24
1499 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1500
1501 #define _PORT_TX_DW14_LN0_A 0x162538
1502 #define _PORT_TX_DW14_LN0_B 0x6C538
1503 #define _PORT_TX_DW14_LN0_C 0x6C938
1504 #define LATENCY_OPTIM_SHIFT 30
1505 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1506 #define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
1507 _PORT_TX_DW14_LN0_B, \
1508 _PORT_TX_DW14_LN0_C) + \
1509 _BXT_LANE_OFFSET(lane))
1510
1511 /* UAIMI scratch pad register 1 */
1512 #define UAIMI_SPR1 _MMIO(0x4F074)
1513 /* SKL VccIO mask */
1514 #define SKL_VCCIO_MASK 0x1
1515 /* SKL balance leg register */
1516 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
1517 /* I_boost values */
1518 #define BALANCE_LEG_SHIFT(port) (8+3*(port))
1519 #define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1520 /* Balance leg disable bits */
1521 #define BALANCE_LEG_DISABLE_SHIFT 23
1522
1523 /*
1524 * Fence registers
1525 * [0-7] @ 0x2000 gen2,gen3
1526 * [8-15] @ 0x3000 945,g33,pnv
1527 *
1528 * [0-15] @ 0x3000 gen4,gen5
1529 *
1530 * [0-15] @ 0x100000 gen6,vlv,chv
1531 * [0-31] @ 0x100000 gen7+
1532 */
1533 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
1534 #define I830_FENCE_START_MASK 0x07f80000
1535 #define I830_FENCE_TILING_Y_SHIFT 12
1536 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
1537 #define I830_FENCE_PITCH_SHIFT 4
1538 #define I830_FENCE_REG_VALID (1<<0)
1539 #define I915_FENCE_MAX_PITCH_VAL 4
1540 #define I830_FENCE_MAX_PITCH_VAL 6
1541 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
1542
1543 #define I915_FENCE_START_MASK 0x0ff00000
1544 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
1545
1546 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1547 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
1548 #define I965_FENCE_PITCH_SHIFT 2
1549 #define I965_FENCE_TILING_Y_SHIFT 1
1550 #define I965_FENCE_REG_VALID (1<<0)
1551 #define I965_FENCE_MAX_PITCH_VAL 0x0400
1552
1553 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1554 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
1555 #define GEN6_FENCE_PITCH_SHIFT 32
1556 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
1557
1558
1559 /* control register for cpu gtt access */
1560 #define TILECTL _MMIO(0x101000)
1561 #define TILECTL_SWZCTL (1 << 0)
1562 #define TILECTL_TLBPF (1 << 1)
1563 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1564 #define TILECTL_BACKSNOOP_DIS (1 << 3)
1565
1566 /*
1567 * Instruction and interrupt control regs
1568 */
1569 #define PGTBL_CTL _MMIO(0x02020)
1570 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1571 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
1572 #define PGTBL_ER _MMIO(0x02024)
1573 #define PRB0_BASE (0x2030-0x30)
1574 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1575 #define PRB2_BASE (0x2050-0x30) /* gen3 */
1576 #define SRB0_BASE (0x2100-0x30) /* gen2 */
1577 #define SRB1_BASE (0x2110-0x30) /* gen2 */
1578 #define SRB2_BASE (0x2120-0x30) /* 830 */
1579 #define SRB3_BASE (0x2130-0x30) /* 830 */
1580 #define RENDER_RING_BASE 0x02000
1581 #define BSD_RING_BASE 0x04000
1582 #define GEN6_BSD_RING_BASE 0x12000
1583 #define GEN8_BSD2_RING_BASE 0x1c000
1584 #define VEBOX_RING_BASE 0x1a000
1585 #define BLT_RING_BASE 0x22000
1586 #define RING_TAIL(base) _MMIO((base)+0x30)
1587 #define RING_HEAD(base) _MMIO((base)+0x34)
1588 #define RING_START(base) _MMIO((base)+0x38)
1589 #define RING_CTL(base) _MMIO((base)+0x3c)
1590 #define RING_SYNC_0(base) _MMIO((base)+0x40)
1591 #define RING_SYNC_1(base) _MMIO((base)+0x44)
1592 #define RING_SYNC_2(base) _MMIO((base)+0x48)
1593 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1594 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1595 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1596 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1597 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1598 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1599 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1600 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1601 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1602 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1603 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1604 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
1605 #define GEN6_NOSYNC INVALID_MMIO_REG
1606 #define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1607 #define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1608 #define RING_HWS_PGA(base) _MMIO((base)+0x80)
1609 #define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1610 #define RING_RESET_CTL(base) _MMIO((base)+0xd0)
1611 #define RESET_CTL_REQUEST_RESET (1 << 0)
1612 #define RESET_CTL_READY_TO_RESET (1 << 1)
1613
1614 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
1615 #define GTT_CACHE_EN_ALL 0xF0007FFF
1616 #define GEN7_WR_WATERMARK _MMIO(0x4028)
1617 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1618 #define ARB_MODE _MMIO(0x4030)
1619 #define ARB_MODE_SWIZZLE_SNB (1<<4)
1620 #define ARB_MODE_SWIZZLE_IVB (1<<5)
1621 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1622 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
1623 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1624 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
1625 #define GEN7_LRA_LIMITS_REG_NUM 13
1626 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1627 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
1628
1629 #define GAMTARBMODE _MMIO(0x04a08)
1630 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
1631 #define ARB_MODE_SWIZZLE_BDW (1<<1)
1632 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1633 #define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
1634 #define RING_FAULT_GTTSEL_MASK (1<<11)
1635 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1636 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
1637 #define RING_FAULT_VALID (1<<0)
1638 #define DONE_REG _MMIO(0x40b0)
1639 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1640 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1641 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1642 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1643 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1644 #define RING_ACTHD(base) _MMIO((base)+0x74)
1645 #define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1646 #define RING_NOPID(base) _MMIO((base)+0x94)
1647 #define RING_IMR(base) _MMIO((base)+0xa8)
1648 #define RING_HWSTAM(base) _MMIO((base)+0x98)
1649 #define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1650 #define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
1651 #define TAIL_ADDR 0x001FFFF8
1652 #define HEAD_WRAP_COUNT 0xFFE00000
1653 #define HEAD_WRAP_ONE 0x00200000
1654 #define HEAD_ADDR 0x001FFFFC
1655 #define RING_NR_PAGES 0x001FF000
1656 #define RING_REPORT_MASK 0x00000006
1657 #define RING_REPORT_64K 0x00000002
1658 #define RING_REPORT_128K 0x00000004
1659 #define RING_NO_REPORT 0x00000000
1660 #define RING_VALID_MASK 0x00000001
1661 #define RING_VALID 0x00000001
1662 #define RING_INVALID 0x00000000
1663 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1664 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1665 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
1666
1667 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1668 #define RING_MAX_NONPRIV_SLOTS 12
1669
1670 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
1671
1672 #if 0
1673 #define PRB0_TAIL _MMIO(0x2030)
1674 #define PRB0_HEAD _MMIO(0x2034)
1675 #define PRB0_START _MMIO(0x2038)
1676 #define PRB0_CTL _MMIO(0x203c)
1677 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1678 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1679 #define PRB1_START _MMIO(0x2048) /* 915+ only */
1680 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
1681 #endif
1682 #define IPEIR_I965 _MMIO(0x2064)
1683 #define IPEHR_I965 _MMIO(0x2068)
1684 #define GEN7_SC_INSTDONE _MMIO(0x7100)
1685 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1686 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
1687 #define I915_NUM_INSTDONE_REG 4
1688 #define RING_IPEIR(base) _MMIO((base)+0x64)
1689 #define RING_IPEHR(base) _MMIO((base)+0x68)
1690 /*
1691 * On GEN4, only the render ring INSTDONE exists and has a different
1692 * layout than the GEN7+ version.
1693 * The GEN2 counterpart of this register is GEN2_INSTDONE.
1694 */
1695 #define RING_INSTDONE(base) _MMIO((base)+0x6c)
1696 #define RING_INSTPS(base) _MMIO((base)+0x70)
1697 #define RING_DMA_FADD(base) _MMIO((base)+0x78)
1698 #define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1699 #define RING_INSTPM(base) _MMIO((base)+0xc0)
1700 #define RING_MI_MODE(base) _MMIO((base)+0x9c)
1701 #define INSTPS _MMIO(0x2070) /* 965+ only */
1702 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1703 #define ACTHD_I965 _MMIO(0x2074)
1704 #define HWS_PGA _MMIO(0x2080)
1705 #define HWS_ADDRESS_MASK 0xfffff000
1706 #define HWS_START_ADDRESS_SHIFT 4
1707 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
1708 #define PWRCTX_EN (1<<0)
1709 #define IPEIR _MMIO(0x2088)
1710 #define IPEHR _MMIO(0x208c)
1711 #define GEN2_INSTDONE _MMIO(0x2090)
1712 #define NOPID _MMIO(0x2094)
1713 #define HWSTAM _MMIO(0x2098)
1714 #define DMA_FADD_I8XX _MMIO(0x20d0)
1715 #define RING_BBSTATE(base) _MMIO((base)+0x110)
1716 #define RING_BB_PPGTT (1 << 5)
1717 #define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1718 #define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1719 #define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1720 #define RING_BBADDR(base) _MMIO((base)+0x140)
1721 #define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1722 #define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1723 #define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1724 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1725 #define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
1726
1727 #define ERROR_GEN6 _MMIO(0x40a0)
1728 #define GEN7_ERR_INT _MMIO(0x44040)
1729 #define ERR_INT_POISON (1<<31)
1730 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
1731 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
1732 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
1733 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
1734 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
1735 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
1736 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
1737 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
1738 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
1739
1740 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1741 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
1742
1743 #define FPGA_DBG _MMIO(0x42300)
1744 #define FPGA_DBG_RM_NOCLAIM (1<<31)
1745
1746 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1747 #define CLAIM_ER_CLR (1 << 31)
1748 #define CLAIM_ER_OVERFLOW (1 << 16)
1749 #define CLAIM_ER_CTR_MASK 0xffff
1750
1751 #define DERRMR _MMIO(0x44050)
1752 /* Note that HBLANK events are reserved on bdw+ */
1753 #define DERRMR_PIPEA_SCANLINE (1<<0)
1754 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1755 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1756 #define DERRMR_PIPEA_VBLANK (1<<3)
1757 #define DERRMR_PIPEA_HBLANK (1<<5)
1758 #define DERRMR_PIPEB_SCANLINE (1<<8)
1759 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1760 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1761 #define DERRMR_PIPEB_VBLANK (1<<11)
1762 #define DERRMR_PIPEB_HBLANK (1<<13)
1763 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1764 #define DERRMR_PIPEC_SCANLINE (1<<14)
1765 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1766 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1767 #define DERRMR_PIPEC_VBLANK (1<<21)
1768 #define DERRMR_PIPEC_HBLANK (1<<22)
1769
1770
1771 /* GM45+ chicken bits -- debug workaround bits that may be required
1772 * for various sorts of correct behavior. The top 16 bits of each are
1773 * the enables for writing to the corresponding low bit.
1774 */
1775 #define _3D_CHICKEN _MMIO(0x2084)
1776 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
1777 #define _3D_CHICKEN2 _MMIO(0x208c)
1778 /* Disables pipelining of read flushes past the SF-WIZ interface.
1779 * Required on all Ironlake steppings according to the B-Spec, but the
1780 * particular danger of not doing so is not specified.
1781 */
1782 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1783 #define _3D_CHICKEN3 _MMIO(0x2090)
1784 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1785 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
1786 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1787 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
1788
1789 #define MI_MODE _MMIO(0x209c)
1790 # define VS_TIMER_DISPATCH (1 << 6)
1791 # define MI_FLUSH_ENABLE (1 << 12)
1792 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
1793 # define MODE_IDLE (1 << 9)
1794 # define STOP_RING (1 << 8)
1795
1796 #define GEN6_GT_MODE _MMIO(0x20d0)
1797 #define GEN7_GT_MODE _MMIO(0x7008)
1798 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1799 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1800 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1801 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1802 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
1803 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
1804 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1805 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
1806
1807 /* WaClearTdlStateAckDirtyBits */
1808 #define GEN8_STATE_ACK _MMIO(0x20F0)
1809 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1810 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1811 #define GEN9_STATE_ACK_TDL0 (1 << 12)
1812 #define GEN9_STATE_ACK_TDL1 (1 << 13)
1813 #define GEN9_STATE_ACK_TDL2 (1 << 14)
1814 #define GEN9_STATE_ACK_TDL3 (1 << 15)
1815 #define GEN9_SUBSLICE_TDL_ACK_BITS \
1816 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1817 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1818
1819 #define GFX_MODE _MMIO(0x2520)
1820 #define GFX_MODE_GEN7 _MMIO(0x229c)
1821 #define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
1822 #define GFX_RUN_LIST_ENABLE (1<<15)
1823 #define GFX_INTERRUPT_STEERING (1<<14)
1824 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1825 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
1826 #define GFX_REPLAY_MODE (1<<11)
1827 #define GFX_PSMI_GRANULARITY (1<<10)
1828 #define GFX_PPGTT_ENABLE (1<<9)
1829 #define GEN8_GFX_PPGTT_48B (1<<7)
1830
1831 #define GFX_FORWARD_VBLANK_MASK (3<<5)
1832 #define GFX_FORWARD_VBLANK_NEVER (0<<5)
1833 #define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1834 #define GFX_FORWARD_VBLANK_COND (2<<5)
1835
1836 #define VLV_DISPLAY_BASE 0x180000
1837 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
1838 #define BXT_MIPI_BASE 0x60000
1839
1840 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1841 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1842 #define SCPD0 _MMIO(0x209c) /* 915+ only */
1843 #define IER _MMIO(0x20a0)
1844 #define IIR _MMIO(0x20a4)
1845 #define IMR _MMIO(0x20a8)
1846 #define ISR _MMIO(0x20ac)
1847 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
1848 #define GINT_DIS (1<<22)
1849 #define GCFG_DIS (1<<8)
1850 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1851 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1852 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1853 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1854 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1855 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1856 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
1857 #define VLV_PCBR_ADDR_SHIFT 12
1858
1859 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1860 #define EIR _MMIO(0x20b0)
1861 #define EMR _MMIO(0x20b4)
1862 #define ESR _MMIO(0x20b8)
1863 #define GM45_ERROR_PAGE_TABLE (1<<5)
1864 #define GM45_ERROR_MEM_PRIV (1<<4)
1865 #define I915_ERROR_PAGE_TABLE (1<<4)
1866 #define GM45_ERROR_CP_PRIV (1<<3)
1867 #define I915_ERROR_MEMORY_REFRESH (1<<1)
1868 #define I915_ERROR_INSTRUCTION (1<<0)
1869 #define INSTPM _MMIO(0x20c0)
1870 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
1871 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1872 will not assert AGPBUSY# and will only
1873 be delivered when out of C3. */
1874 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
1875 #define INSTPM_TLB_INVALIDATE (1<<9)
1876 #define INSTPM_SYNC_FLUSH (1<<5)
1877 #define ACTHD _MMIO(0x20c8)
1878 #define MEM_MODE _MMIO(0x20cc)
1879 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1880 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1881 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
1882 #define FW_BLC _MMIO(0x20d8)
1883 #define FW_BLC2 _MMIO(0x20dc)
1884 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
1885 #define FW_BLC_SELF_EN_MASK (1<<31)
1886 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1887 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
1888 #define MM_BURST_LENGTH 0x00700000
1889 #define MM_FIFO_WATERMARK 0x0001F000
1890 #define LM_BURST_LENGTH 0x00000700
1891 #define LM_FIFO_WATERMARK 0x0000001F
1892 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
1893
1894 /* Make render/texture TLB fetches lower priorty than associated data
1895 * fetches. This is not turned on by default
1896 */
1897 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1898
1899 /* Isoch request wait on GTT enable (Display A/B/C streams).
1900 * Make isoch requests stall on the TLB update. May cause
1901 * display underruns (test mode only)
1902 */
1903 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1904
1905 /* Block grant count for isoch requests when block count is
1906 * set to a finite value.
1907 */
1908 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1909 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1910 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1911 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1912 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1913
1914 /* Enable render writes to complete in C2/C3/C4 power states.
1915 * If this isn't enabled, render writes are prevented in low
1916 * power states. That seems bad to me.
1917 */
1918 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1919
1920 /* This acknowledges an async flip immediately instead
1921 * of waiting for 2TLB fetches.
1922 */
1923 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1924
1925 /* Enables non-sequential data reads through arbiter
1926 */
1927 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
1928
1929 /* Disable FSB snooping of cacheable write cycles from binner/render
1930 * command stream
1931 */
1932 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1933
1934 /* Arbiter time slice for non-isoch streams */
1935 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
1936 #define MI_ARB_TIME_SLICE_1 (0 << 5)
1937 #define MI_ARB_TIME_SLICE_2 (1 << 5)
1938 #define MI_ARB_TIME_SLICE_4 (2 << 5)
1939 #define MI_ARB_TIME_SLICE_6 (3 << 5)
1940 #define MI_ARB_TIME_SLICE_8 (4 << 5)
1941 #define MI_ARB_TIME_SLICE_10 (5 << 5)
1942 #define MI_ARB_TIME_SLICE_14 (6 << 5)
1943 #define MI_ARB_TIME_SLICE_16 (7 << 5)
1944
1945 /* Low priority grace period page size */
1946 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1947 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1948
1949 /* Disable display A/B trickle feed */
1950 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1951
1952 /* Set display plane priority */
1953 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1954 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1955
1956 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
1957 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1958 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1959
1960 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
1961 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1962 #define CM0_IZ_OPT_DISABLE (1<<6)
1963 #define CM0_ZR_OPT_DISABLE (1<<5)
1964 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
1965 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
1966 #define CM0_COLOR_EVICT_DISABLE (1<<3)
1967 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
1968 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1969 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1970 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
1971 #define GFX_FLSH_CNTL_EN (1<<0)
1972 #define ECOSKPD _MMIO(0x21d0)
1973 #define ECO_GATING_CX_ONLY (1<<3)
1974 #define ECO_FLIP_DONE (1<<0)
1975
1976 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
1977 #define RC_OP_FLUSH_ENABLE (1<<0)
1978 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1979 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
1980 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1981 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
1982 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
1983
1984 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
1985 #define GEN6_BLITTER_LOCK_SHIFT 16
1986 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1987
1988 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
1989 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
1990 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1991 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
1992
1993 /* Fuse readout registers for GT */
1994 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
1995 #define CHV_FGT_DISABLE_SS0 (1 << 10)
1996 #define CHV_FGT_DISABLE_SS1 (1 << 11)
1997 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1998 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1999 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2000 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2001 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2002 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2003 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2004 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2005
2006 #define GEN8_FUSE2 _MMIO(0x9120)
2007 #define GEN8_F2_SS_DIS_SHIFT 21
2008 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
2009 #define GEN8_F2_S_ENA_SHIFT 25
2010 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2011
2012 #define GEN9_F2_SS_DIS_SHIFT 20
2013 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2014
2015 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
2016 #define GEN8_EU_DIS0_S0_MASK 0xffffff
2017 #define GEN8_EU_DIS0_S1_SHIFT 24
2018 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2019
2020 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
2021 #define GEN8_EU_DIS1_S1_MASK 0xffff
2022 #define GEN8_EU_DIS1_S2_SHIFT 16
2023 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2024
2025 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
2026 #define GEN8_EU_DIS2_S2_MASK 0xff
2027
2028 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
2029
2030 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
2031 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2032 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2033 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2034 #define GEN6_BSD_GO_INDICATOR (1 << 4)
2035
2036 /* On modern GEN architectures interrupt control consists of two sets
2037 * of registers. The first set pertains to the ring generating the
2038 * interrupt. The second control is for the functional block generating the
2039 * interrupt. These are PM, GT, DE, etc.
2040 *
2041 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2042 * GT interrupt bits, so we don't need to duplicate the defines.
2043 *
2044 * These defines should cover us well from SNB->HSW with minor exceptions
2045 * it can also work on ILK.
2046 */
2047 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2048 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2049 #define GT_BLT_USER_INTERRUPT (1 << 22)
2050 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2051 #define GT_BSD_USER_INTERRUPT (1 << 12)
2052 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
2053 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
2054 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2055 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2056 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2057 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2058 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2059 #define GT_RENDER_USER_INTERRUPT (1 << 0)
2060
2061 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2062 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2063
2064 #define GT_PARITY_ERROR(dev) \
2065 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
2066 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
2067
2068 /* These are all the "old" interrupts */
2069 #define ILK_BSD_USER_INTERRUPT (1<<5)
2070
2071 #define I915_PM_INTERRUPT (1<<31)
2072 #define I915_ISP_INTERRUPT (1<<22)
2073 #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2074 #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
2075 #define I915_MIPIC_INTERRUPT (1<<19)
2076 #define I915_MIPIA_INTERRUPT (1<<18)
2077 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2078 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
2079 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2080 #define I915_MASTER_ERROR_INTERRUPT (1<<15)
2081 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
2082 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
2083 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
2084 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
2085 #define I915_HWB_OOM_INTERRUPT (1<<13)
2086 #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
2087 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
2088 #define I915_MISC_INTERRUPT (1<<11)
2089 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
2090 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
2091 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
2092 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
2093 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
2094 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
2095 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2096 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2097 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2098 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2099 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
2100 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2101 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
2102 #define I915_DEBUG_INTERRUPT (1<<2)
2103 #define I915_WINVALID_INTERRUPT (1<<1)
2104 #define I915_USER_INTERRUPT (1<<1)
2105 #define I915_ASLE_INTERRUPT (1<<0)
2106 #define I915_BSD_USER_INTERRUPT (1<<25)
2107
2108 #define GEN6_BSD_RNCID _MMIO(0x12198)
2109
2110 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
2111 #define GEN7_FF_SCHED_MASK 0x0077070
2112 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
2113 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2114 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2115 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2116 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
2117 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
2118 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2119 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2120 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2121 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
2122 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2123 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2124 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2125 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
2126
2127 /*
2128 * Framebuffer compression (915+ only)
2129 */
2130
2131 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2132 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2133 #define FBC_CONTROL _MMIO(0x3208)
2134 #define FBC_CTL_EN (1<<31)
2135 #define FBC_CTL_PERIODIC (1<<30)
2136 #define FBC_CTL_INTERVAL_SHIFT (16)
2137 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
2138 #define FBC_CTL_C3_IDLE (1<<13)
2139 #define FBC_CTL_STRIDE_SHIFT (5)
2140 #define FBC_CTL_FENCENO_SHIFT (0)
2141 #define FBC_COMMAND _MMIO(0x320c)
2142 #define FBC_CMD_COMPRESS (1<<0)
2143 #define FBC_STATUS _MMIO(0x3210)
2144 #define FBC_STAT_COMPRESSING (1<<31)
2145 #define FBC_STAT_COMPRESSED (1<<30)
2146 #define FBC_STAT_MODIFIED (1<<29)
2147 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
2148 #define FBC_CONTROL2 _MMIO(0x3214)
2149 #define FBC_CTL_FENCE_DBL (0<<4)
2150 #define FBC_CTL_IDLE_IMM (0<<2)
2151 #define FBC_CTL_IDLE_FULL (1<<2)
2152 #define FBC_CTL_IDLE_LINE (2<<2)
2153 #define FBC_CTL_IDLE_DEBUG (3<<2)
2154 #define FBC_CTL_CPU_FENCE (1<<1)
2155 #define FBC_CTL_PLANE(plane) ((plane)<<0)
2156 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2157 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
2158
2159 #define FBC_STATUS2 _MMIO(0x43214)
2160 #define FBC_COMPRESSION_MASK 0x7ff
2161
2162 #define FBC_LL_SIZE (1536)
2163
2164 /* Framebuffer compression for GM45+ */
2165 #define DPFC_CB_BASE _MMIO(0x3200)
2166 #define DPFC_CONTROL _MMIO(0x3208)
2167 #define DPFC_CTL_EN (1<<31)
2168 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
2169 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
2170 #define DPFC_CTL_FENCE_EN (1<<29)
2171 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
2172 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
2173 #define DPFC_SR_EN (1<<10)
2174 #define DPFC_CTL_LIMIT_1X (0<<6)
2175 #define DPFC_CTL_LIMIT_2X (1<<6)
2176 #define DPFC_CTL_LIMIT_4X (2<<6)
2177 #define DPFC_RECOMP_CTL _MMIO(0x320c)
2178 #define DPFC_RECOMP_STALL_EN (1<<27)
2179 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
2180 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2181 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2182 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2183 #define DPFC_STATUS _MMIO(0x3210)
2184 #define DPFC_INVAL_SEG_SHIFT (16)
2185 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
2186 #define DPFC_COMP_SEG_SHIFT (0)
2187 #define DPFC_COMP_SEG_MASK (0x000003ff)
2188 #define DPFC_STATUS2 _MMIO(0x3214)
2189 #define DPFC_FENCE_YOFF _MMIO(0x3218)
2190 #define DPFC_CHICKEN _MMIO(0x3224)
2191 #define DPFC_HT_MODIFY (1<<31)
2192
2193 /* Framebuffer compression for Ironlake */
2194 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
2195 #define ILK_DPFC_CONTROL _MMIO(0x43208)
2196 #define FBC_CTL_FALSE_COLOR (1<<10)
2197 /* The bit 28-8 is reserved */
2198 #define DPFC_RESERVED (0x1FFFFF00)
2199 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2200 #define ILK_DPFC_STATUS _MMIO(0x43210)
2201 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2202 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
2203 #define ILK_FBC_RT_BASE _MMIO(0x2128)
2204 #define ILK_FBC_RT_VALID (1<<0)
2205 #define SNB_FBC_FRONT_BUFFER (1<<1)
2206
2207 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
2208 #define ILK_FBCQ_DIS (1<<22)
2209 #define ILK_PABSTRETCH_DIS (1<<21)
2210
2211
2212 /*
2213 * Framebuffer compression for Sandybridge
2214 *
2215 * The following two registers are of type GTTMMADR
2216 */
2217 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
2218 #define SNB_CPU_FENCE_ENABLE (1<<29)
2219 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
2220
2221 /* Framebuffer compression for Ivybridge */
2222 #define IVB_FBC_RT_BASE _MMIO(0x7020)
2223
2224 #define IPS_CTL _MMIO(0x43408)
2225 #define IPS_ENABLE (1 << 31)
2226
2227 #define MSG_FBC_REND_STATE _MMIO(0x50380)
2228 #define FBC_REND_NUKE (1<<2)
2229 #define FBC_REND_CACHE_CLEAN (1<<1)
2230
2231 /*
2232 * GPIO regs
2233 */
2234 #define GPIOA _MMIO(0x5010)
2235 #define GPIOB _MMIO(0x5014)
2236 #define GPIOC _MMIO(0x5018)
2237 #define GPIOD _MMIO(0x501c)
2238 #define GPIOE _MMIO(0x5020)
2239 #define GPIOF _MMIO(0x5024)
2240 #define GPIOG _MMIO(0x5028)
2241 #define GPIOH _MMIO(0x502c)
2242 # define GPIO_CLOCK_DIR_MASK (1 << 0)
2243 # define GPIO_CLOCK_DIR_IN (0 << 1)
2244 # define GPIO_CLOCK_DIR_OUT (1 << 1)
2245 # define GPIO_CLOCK_VAL_MASK (1 << 2)
2246 # define GPIO_CLOCK_VAL_OUT (1 << 3)
2247 # define GPIO_CLOCK_VAL_IN (1 << 4)
2248 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2249 # define GPIO_DATA_DIR_MASK (1 << 8)
2250 # define GPIO_DATA_DIR_IN (0 << 9)
2251 # define GPIO_DATA_DIR_OUT (1 << 9)
2252 # define GPIO_DATA_VAL_MASK (1 << 10)
2253 # define GPIO_DATA_VAL_OUT (1 << 11)
2254 # define GPIO_DATA_VAL_IN (1 << 12)
2255 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2256
2257 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
2258 #define GMBUS_RATE_100KHZ (0<<8)
2259 #define GMBUS_RATE_50KHZ (1<<8)
2260 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2261 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2262 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
2263 #define GMBUS_PIN_DISABLED 0
2264 #define GMBUS_PIN_SSC 1
2265 #define GMBUS_PIN_VGADDC 2
2266 #define GMBUS_PIN_PANEL 3
2267 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2268 #define GMBUS_PIN_DPC 4 /* HDMIC */
2269 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2270 #define GMBUS_PIN_DPD 6 /* HDMID */
2271 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */
2272 #define GMBUS_PIN_1_BXT 1
2273 #define GMBUS_PIN_2_BXT 2
2274 #define GMBUS_PIN_3_BXT 3
2275 #define GMBUS_NUM_PINS 7 /* including 0 */
2276 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
2277 #define GMBUS_SW_CLR_INT (1<<31)
2278 #define GMBUS_SW_RDY (1<<30)
2279 #define GMBUS_ENT (1<<29) /* enable timeout */
2280 #define GMBUS_CYCLE_NONE (0<<25)
2281 #define GMBUS_CYCLE_WAIT (1<<25)
2282 #define GMBUS_CYCLE_INDEX (2<<25)
2283 #define GMBUS_CYCLE_STOP (4<<25)
2284 #define GMBUS_BYTE_COUNT_SHIFT 16
2285 #define GMBUS_BYTE_COUNT_MAX 256U
2286 #define GMBUS_SLAVE_INDEX_SHIFT 8
2287 #define GMBUS_SLAVE_ADDR_SHIFT 1
2288 #define GMBUS_SLAVE_READ (1<<0)
2289 #define GMBUS_SLAVE_WRITE (0<<0)
2290 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
2291 #define GMBUS_INUSE (1<<15)
2292 #define GMBUS_HW_WAIT_PHASE (1<<14)
2293 #define GMBUS_STALL_TIMEOUT (1<<13)
2294 #define GMBUS_INT (1<<12)
2295 #define GMBUS_HW_RDY (1<<11)
2296 #define GMBUS_SATOER (1<<10)
2297 #define GMBUS_ACTIVE (1<<9)
2298 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2299 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
2300 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2301 #define GMBUS_NAK_EN (1<<3)
2302 #define GMBUS_IDLE_EN (1<<2)
2303 #define GMBUS_HW_WAIT_EN (1<<1)
2304 #define GMBUS_HW_RDY_EN (1<<0)
2305 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
2306 #define GMBUS_2BYTE_INDEX_EN (1<<31)
2307
2308 /*
2309 * Clock control & power management
2310 */
2311 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2312 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2313 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2314 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
2315
2316 #define VGA0 _MMIO(0x6000)
2317 #define VGA1 _MMIO(0x6004)
2318 #define VGA_PD _MMIO(0x6010)
2319 #define VGA0_PD_P2_DIV_4 (1 << 7)
2320 #define VGA0_PD_P1_DIV_2 (1 << 5)
2321 #define VGA0_PD_P1_SHIFT 0
2322 #define VGA0_PD_P1_MASK (0x1f << 0)
2323 #define VGA1_PD_P2_DIV_4 (1 << 15)
2324 #define VGA1_PD_P1_DIV_2 (1 << 13)
2325 #define VGA1_PD_P1_SHIFT 8
2326 #define VGA1_PD_P1_MASK (0x1f << 8)
2327 #define DPLL_VCO_ENABLE (1 << 31)
2328 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
2329 #define DPLL_DVO_2X_MODE (1 << 30)
2330 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
2331 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
2332 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
2333 #define DPLL_VGA_MODE_DIS (1 << 28)
2334 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2335 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2336 #define DPLL_MODE_MASK (3 << 26)
2337 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2338 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2339 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2340 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2341 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2342 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2343 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
2344 #define DPLL_LOCK_VLV (1<<15)
2345 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
2346 #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2347 #define DPLL_SSC_REF_CLK_CHV (1<<13)
2348 #define DPLL_PORTC_READY_MASK (0xf << 4)
2349 #define DPLL_PORTB_READY_MASK (0xf)
2350
2351 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
2352
2353 /* Additional CHV pll/phy registers */
2354 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
2355 #define DPLL_PORTD_READY_MASK (0xf)
2356 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
2357 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
2358 #define PHY_LDO_DELAY_0NS 0x0
2359 #define PHY_LDO_DELAY_200NS 0x1
2360 #define PHY_LDO_DELAY_600NS 0x2
2361 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
2362 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
2363 #define PHY_CH_SU_PSR 0x1
2364 #define PHY_CH_DEEP_PSR 0x7
2365 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2366 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
2367 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
2368 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
2369 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2370 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
2371
2372 /*
2373 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2374 * this field (only one bit may be set).
2375 */
2376 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2377 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2378 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
2379 /* i830, required in DVO non-gang */
2380 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
2381 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2382 #define PLL_REF_INPUT_DREFCLK (0 << 13)
2383 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2384 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2385 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2386 #define PLL_REF_INPUT_MASK (3 << 13)
2387 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
2388 /* Ironlake */
2389 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2390 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2391 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2392 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2393 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2394
2395 /*
2396 * Parallel to Serial Load Pulse phase selection.
2397 * Selects the phase for the 10X DPLL clock for the PCIe
2398 * digital display port. The range is 4 to 13; 10 or more
2399 * is just a flip delay. The default is 6
2400 */
2401 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2402 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2403 /*
2404 * SDVO multiplier for 945G/GM. Not used on 965.
2405 */
2406 #define SDVO_MULTIPLIER_MASK 0x000000ff
2407 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
2408 #define SDVO_MULTIPLIER_SHIFT_VGA 0
2409
2410 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2411 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2412 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2413 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
2414
2415 /*
2416 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2417 *
2418 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2419 */
2420 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2421 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
2422 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2423 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2424 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2425 /*
2426 * SDVO/UDI pixel multiplier.
2427 *
2428 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2429 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2430 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2431 * dummy bytes in the datastream at an increased clock rate, with both sides of
2432 * the link knowing how many bytes are fill.
2433 *
2434 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2435 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2436 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2437 * through an SDVO command.
2438 *
2439 * This register field has values of multiplication factor minus 1, with
2440 * a maximum multiplier of 5 for SDVO.
2441 */
2442 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2443 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2444 /*
2445 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2446 * This best be set to the default value (3) or the CRT won't work. No,
2447 * I don't entirely understand what this does...
2448 */
2449 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2450 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
2451
2452 #define _FPA0 0x6040
2453 #define _FPA1 0x6044
2454 #define _FPB0 0x6048
2455 #define _FPB1 0x604c
2456 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2457 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
2458 #define FP_N_DIV_MASK 0x003f0000
2459 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
2460 #define FP_N_DIV_SHIFT 16
2461 #define FP_M1_DIV_MASK 0x00003f00
2462 #define FP_M1_DIV_SHIFT 8
2463 #define FP_M2_DIV_MASK 0x0000003f
2464 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
2465 #define FP_M2_DIV_SHIFT 0
2466 #define DPLL_TEST _MMIO(0x606c)
2467 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2468 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2469 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2470 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2471 #define DPLLB_TEST_N_BYPASS (1 << 19)
2472 #define DPLLB_TEST_M_BYPASS (1 << 18)
2473 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2474 #define DPLLA_TEST_N_BYPASS (1 << 3)
2475 #define DPLLA_TEST_M_BYPASS (1 << 2)
2476 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2477 #define D_STATE _MMIO(0x6104)
2478 #define DSTATE_GFX_RESET_I830 (1<<6)
2479 #define DSTATE_PLL_D3_OFF (1<<3)
2480 #define DSTATE_GFX_CLOCK_GATING (1<<1)
2481 #define DSTATE_DOT_CLOCK_GATING (1<<0)
2482 #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
2483 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2484 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2485 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2486 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2487 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2488 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2489 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2490 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2491 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2492 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2493 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2494 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2495 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2496 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2497 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2498 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2499 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2500 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2501 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2502 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2503 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2504 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2505 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2506 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2507 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2508 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2509 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2510 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
2511 /*
2512 * This bit must be set on the 830 to prevent hangs when turning off the
2513 * overlay scaler.
2514 */
2515 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2516 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2517 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2518 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2519 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2520
2521 #define RENCLK_GATE_D1 _MMIO(0x6204)
2522 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2523 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2524 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2525 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2526 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2527 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2528 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2529 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2530 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
2531 /* This bit must be unset on 855,865 */
2532 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
2533 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2534 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
2535 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
2536 /* This bit must be set on 855,865. */
2537 # define SV_CLOCK_GATE_DISABLE (1 << 0)
2538 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2539 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2540 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2541 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2542 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2543 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2544 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2545 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2546 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2547 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2548 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2549 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2550 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2551 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2552 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2553 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2554 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2555
2556 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
2557 /* This bit must always be set on 965G/965GM */
2558 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2559 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2560 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2561 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2562 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2563 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
2564 /* This bit must always be set on 965G */
2565 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2566 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2567 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2568 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2569 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2570 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2571 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2572 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2573 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2574 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2575 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2576 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2577 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2578 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2579 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2580 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2581 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2582 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2583 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2584
2585 #define RENCLK_GATE_D2 _MMIO(0x6208)
2586 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2587 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2588 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
2589
2590 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
2591 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2592
2593 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2594 #define DEUC _MMIO(0x6214) /* CRL only */
2595
2596 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
2597 #define FW_CSPWRDWNEN (1<<15)
2598
2599 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
2600
2601 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
2602 #define CDCLK_FREQ_SHIFT 4
2603 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2604 #define CZCLK_FREQ_MASK 0xf
2605
2606 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
2607 #define PFI_CREDIT_63 (9 << 28) /* chv only */
2608 #define PFI_CREDIT_31 (8 << 28) /* chv only */
2609 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2610 #define PFI_CREDIT_RESEND (1 << 27)
2611 #define VGA_FAST_MODE_DISABLE (1 << 14)
2612
2613 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
2614
2615 /*
2616 * Palette regs
2617 */
2618 #define PALETTE_A_OFFSET 0xa000
2619 #define PALETTE_B_OFFSET 0xa800
2620 #define CHV_PALETTE_C_OFFSET 0xc000
2621 #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2622 dev_priv->info.display_mmio_offset + (i) * 4)
2623
2624 /* MCH MMIO space */
2625
2626 /*
2627 * MCHBAR mirror.
2628 *
2629 * This mirrors the MCHBAR MMIO space whose location is determined by
2630 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2631 * every way. It is not accessible from the CP register read instructions.
2632 *
2633 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2634 * just read.
2635 */
2636 #define MCHBAR_MIRROR_BASE 0x10000
2637
2638 #define MCHBAR_MIRROR_BASE_SNB 0x140000
2639
2640 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2641 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
2642 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2643 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2644
2645 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
2646 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
2647
2648 /* 915-945 and GM965 MCH register controlling DRAM channel access */
2649 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
2650 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2651 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2652 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2653 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
2654 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
2655 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
2656 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
2657 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
2658
2659 /* Pineview MCH register contains DDR3 setting */
2660 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
2661 #define CSHRDDR3CTL_DDR3 (1 << 2)
2662
2663 /* 965 MCH register controlling DRAM channel configuration */
2664 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2665 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
2666
2667 /* snb MCH registers for reading the DRAM channel configuration */
2668 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2669 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2670 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
2671 #define MAD_DIMM_ECC_MASK (0x3 << 24)
2672 #define MAD_DIMM_ECC_OFF (0x0 << 24)
2673 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2674 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2675 #define MAD_DIMM_ECC_ON (0x3 << 24)
2676 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2677 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2678 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2679 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2680 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2681 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2682 #define MAD_DIMM_A_SELECT (0x1 << 16)
2683 /* DIMM sizes are in multiples of 256mb. */
2684 #define MAD_DIMM_B_SIZE_SHIFT 8
2685 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2686 #define MAD_DIMM_A_SIZE_SHIFT 0
2687 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2688
2689 /* snb MCH registers for priority tuning */
2690 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2691 #define MCH_SSKPD_WM0_MASK 0x3f
2692 #define MCH_SSKPD_WM0_VAL 0xc
2693
2694 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
2695
2696 /* Clocking configuration register */
2697 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
2698 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
2699 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2700 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2701 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2702 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2703 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
2704 /* Note, below two are guess */
2705 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
2706 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
2707 #define CLKCFG_FSB_MASK (7 << 0)
2708 #define CLKCFG_MEM_533 (1 << 4)
2709 #define CLKCFG_MEM_667 (2 << 4)
2710 #define CLKCFG_MEM_800 (3 << 4)
2711 #define CLKCFG_MEM_MASK (7 << 4)
2712
2713 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2714 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
2715
2716 #define TSC1 _MMIO(0x11001)
2717 #define TSE (1<<0)
2718 #define TR1 _MMIO(0x11006)
2719 #define TSFS _MMIO(0x11020)
2720 #define TSFS_SLOPE_MASK 0x0000ff00
2721 #define TSFS_SLOPE_SHIFT 8
2722 #define TSFS_INTR_MASK 0x000000ff
2723
2724 #define CRSTANDVID _MMIO(0x11100)
2725 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2726 #define PXVFREQ_PX_MASK 0x7f000000
2727 #define PXVFREQ_PX_SHIFT 24
2728 #define VIDFREQ_BASE _MMIO(0x11110)
2729 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2730 #define VIDFREQ2 _MMIO(0x11114)
2731 #define VIDFREQ3 _MMIO(0x11118)
2732 #define VIDFREQ4 _MMIO(0x1111c)
2733 #define VIDFREQ_P0_MASK 0x1f000000
2734 #define VIDFREQ_P0_SHIFT 24
2735 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2736 #define VIDFREQ_P0_CSCLK_SHIFT 20
2737 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2738 #define VIDFREQ_P0_CRCLK_SHIFT 16
2739 #define VIDFREQ_P1_MASK 0x00001f00
2740 #define VIDFREQ_P1_SHIFT 8
2741 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2742 #define VIDFREQ_P1_CSCLK_SHIFT 4
2743 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2744 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
2745 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
2746 #define INTTOEXT_MAP3_SHIFT 24
2747 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2748 #define INTTOEXT_MAP2_SHIFT 16
2749 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2750 #define INTTOEXT_MAP1_SHIFT 8
2751 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2752 #define INTTOEXT_MAP0_SHIFT 0
2753 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2754 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
2755 #define MEMCTL_CMD_MASK 0xe000
2756 #define MEMCTL_CMD_SHIFT 13
2757 #define MEMCTL_CMD_RCLK_OFF 0
2758 #define MEMCTL_CMD_RCLK_ON 1
2759 #define MEMCTL_CMD_CHFREQ 2
2760 #define MEMCTL_CMD_CHVID 3
2761 #define MEMCTL_CMD_VMMOFF 4
2762 #define MEMCTL_CMD_VMMON 5
2763 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2764 when command complete */
2765 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2766 #define MEMCTL_FREQ_SHIFT 8
2767 #define MEMCTL_SFCAVM (1<<7)
2768 #define MEMCTL_TGT_VID_MASK 0x007f
2769 #define MEMIHYST _MMIO(0x1117c)
2770 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
2771 #define MEMINT_RSEXIT_EN (1<<8)
2772 #define MEMINT_CX_SUPR_EN (1<<7)
2773 #define MEMINT_CONT_BUSY_EN (1<<6)
2774 #define MEMINT_AVG_BUSY_EN (1<<5)
2775 #define MEMINT_EVAL_CHG_EN (1<<4)
2776 #define MEMINT_MON_IDLE_EN (1<<3)
2777 #define MEMINT_UP_EVAL_EN (1<<2)
2778 #define MEMINT_DOWN_EVAL_EN (1<<1)
2779 #define MEMINT_SW_CMD_EN (1<<0)
2780 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
2781 #define MEM_RSEXIT_MASK 0xc000
2782 #define MEM_RSEXIT_SHIFT 14
2783 #define MEM_CONT_BUSY_MASK 0x3000
2784 #define MEM_CONT_BUSY_SHIFT 12
2785 #define MEM_AVG_BUSY_MASK 0x0c00
2786 #define MEM_AVG_BUSY_SHIFT 10
2787 #define MEM_EVAL_CHG_MASK 0x0300
2788 #define MEM_EVAL_BUSY_SHIFT 8
2789 #define MEM_MON_IDLE_MASK 0x00c0
2790 #define MEM_MON_IDLE_SHIFT 6
2791 #define MEM_UP_EVAL_MASK 0x0030
2792 #define MEM_UP_EVAL_SHIFT 4
2793 #define MEM_DOWN_EVAL_MASK 0x000c
2794 #define MEM_DOWN_EVAL_SHIFT 2
2795 #define MEM_SW_CMD_MASK 0x0003
2796 #define MEM_INT_STEER_GFX 0
2797 #define MEM_INT_STEER_CMR 1
2798 #define MEM_INT_STEER_SMI 2
2799 #define MEM_INT_STEER_SCI 3
2800 #define MEMINTRSTS _MMIO(0x11184)
2801 #define MEMINT_RSEXIT (1<<7)
2802 #define MEMINT_CONT_BUSY (1<<6)
2803 #define MEMINT_AVG_BUSY (1<<5)
2804 #define MEMINT_EVAL_CHG (1<<4)
2805 #define MEMINT_MON_IDLE (1<<3)
2806 #define MEMINT_UP_EVAL (1<<2)
2807 #define MEMINT_DOWN_EVAL (1<<1)
2808 #define MEMINT_SW_CMD (1<<0)
2809 #define MEMMODECTL _MMIO(0x11190)
2810 #define MEMMODE_BOOST_EN (1<<31)
2811 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2812 #define MEMMODE_BOOST_FREQ_SHIFT 24
2813 #define MEMMODE_IDLE_MODE_MASK 0x00030000
2814 #define MEMMODE_IDLE_MODE_SHIFT 16
2815 #define MEMMODE_IDLE_MODE_EVAL 0
2816 #define MEMMODE_IDLE_MODE_CONT 1
2817 #define MEMMODE_HWIDLE_EN (1<<15)
2818 #define MEMMODE_SWMODE_EN (1<<14)
2819 #define MEMMODE_RCLK_GATE (1<<13)
2820 #define MEMMODE_HW_UPDATE (1<<12)
2821 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2822 #define MEMMODE_FSTART_SHIFT 8
2823 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2824 #define MEMMODE_FMAX_SHIFT 4
2825 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2826 #define RCBMAXAVG _MMIO(0x1119c)
2827 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
2828 #define SWMEMCMD_RENDER_OFF (0 << 13)
2829 #define SWMEMCMD_RENDER_ON (1 << 13)
2830 #define SWMEMCMD_SWFREQ (2 << 13)
2831 #define SWMEMCMD_TARVID (3 << 13)
2832 #define SWMEMCMD_VRM_OFF (4 << 13)
2833 #define SWMEMCMD_VRM_ON (5 << 13)
2834 #define CMDSTS (1<<12)
2835 #define SFCAVM (1<<11)
2836 #define SWFREQ_MASK 0x0380 /* P0-7 */
2837 #define SWFREQ_SHIFT 7
2838 #define TARVID_MASK 0x001f
2839 #define MEMSTAT_CTG _MMIO(0x111a0)
2840 #define RCBMINAVG _MMIO(0x111a0)
2841 #define RCUPEI _MMIO(0x111b0)
2842 #define RCDNEI _MMIO(0x111b4)
2843 #define RSTDBYCTL _MMIO(0x111b8)
2844 #define RS1EN (1<<31)
2845 #define RS2EN (1<<30)
2846 #define RS3EN (1<<29)
2847 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2848 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2849 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2850 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2851 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2852 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2853 #define RSX_STATUS_MASK (7<<20)
2854 #define RSX_STATUS_ON (0<<20)
2855 #define RSX_STATUS_RC1 (1<<20)
2856 #define RSX_STATUS_RC1E (2<<20)
2857 #define RSX_STATUS_RS1 (3<<20)
2858 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2859 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2860 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2861 #define RSX_STATUS_RSVD2 (7<<20)
2862 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2863 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2864 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
2865 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2866 #define RS1CONTSAV_MASK (3<<14)
2867 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2868 #define RS1CONTSAV_RSVD (1<<14)
2869 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2870 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2871 #define NORMSLEXLAT_MASK (3<<12)
2872 #define SLOW_RS123 (0<<12)
2873 #define SLOW_RS23 (1<<12)
2874 #define SLOW_RS3 (2<<12)
2875 #define NORMAL_RS123 (3<<12)
2876 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2877 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2878 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2879 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2880 #define RS_CSTATE_MASK (3<<4)
2881 #define RS_CSTATE_C367_RS1 (0<<4)
2882 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2883 #define RS_CSTATE_RSVD (2<<4)
2884 #define RS_CSTATE_C367_RS2 (3<<4)
2885 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2886 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
2887 #define VIDCTL _MMIO(0x111c0)
2888 #define VIDSTS _MMIO(0x111c8)
2889 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
2890 #define MEMSTAT_ILK _MMIO(0x111f8)
2891 #define MEMSTAT_VID_MASK 0x7f00
2892 #define MEMSTAT_VID_SHIFT 8
2893 #define MEMSTAT_PSTATE_MASK 0x00f8
2894 #define MEMSTAT_PSTATE_SHIFT 3
2895 #define MEMSTAT_MON_ACTV (1<<2)
2896 #define MEMSTAT_SRC_CTL_MASK 0x0003
2897 #define MEMSTAT_SRC_CTL_CORE 0
2898 #define MEMSTAT_SRC_CTL_TRB 1
2899 #define MEMSTAT_SRC_CTL_THM 2
2900 #define MEMSTAT_SRC_CTL_STDBY 3
2901 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
2902 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
2903 #define PMMISC _MMIO(0x11214)
2904 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
2905 #define SDEW _MMIO(0x1124c)
2906 #define CSIEW0 _MMIO(0x11250)
2907 #define CSIEW1 _MMIO(0x11254)
2908 #define CSIEW2 _MMIO(0x11258)
2909 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2910 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2911 #define MCHAFE _MMIO(0x112c0)
2912 #define CSIEC _MMIO(0x112e0)
2913 #define DMIEC _MMIO(0x112e4)
2914 #define DDREC _MMIO(0x112e8)
2915 #define PEG0EC _MMIO(0x112ec)
2916 #define PEG1EC _MMIO(0x112f0)
2917 #define GFXEC _MMIO(0x112f4)
2918 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
2919 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
2920 #define ECR _MMIO(0x11600)
2921 #define ECR_GPFE (1<<31)
2922 #define ECR_IMONE (1<<30)
2923 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2924 #define OGW0 _MMIO(0x11608)
2925 #define OGW1 _MMIO(0x1160c)
2926 #define EG0 _MMIO(0x11610)
2927 #define EG1 _MMIO(0x11614)
2928 #define EG2 _MMIO(0x11618)
2929 #define EG3 _MMIO(0x1161c)
2930 #define EG4 _MMIO(0x11620)
2931 #define EG5 _MMIO(0x11624)
2932 #define EG6 _MMIO(0x11628)
2933 #define EG7 _MMIO(0x1162c)
2934 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2935 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2936 #define LCFUSE02 _MMIO(0x116c0)
2937 #define LCFUSE_HIV_MASK 0x000000ff
2938 #define CSIPLL0 _MMIO(0x12c10)
2939 #define DDRMPLL1 _MMIO(0X12c20)
2940 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
2941
2942 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
2943 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2944
2945 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2946 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2947 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2948 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2949 #define BXT_RP_STATE_CAP _MMIO(0x138170)
2950
2951 #define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2952 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2953 #define INTERVAL_0_833_US(us) (((us) * 6) / 5)
2954 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2955 (IS_BROXTON(dev_priv) ? \
2956 INTERVAL_0_833_US(us) : \
2957 INTERVAL_1_33_US(us)) : \
2958 INTERVAL_1_28_US(us))
2959
2960 /*
2961 * Logical Context regs
2962 */
2963 #define CCID _MMIO(0x2180)
2964 #define CCID_EN (1<<0)
2965 /*
2966 * Notes on SNB/IVB/VLV context size:
2967 * - Power context is saved elsewhere (LLC or stolen)
2968 * - Ring/execlist context is saved on SNB, not on IVB
2969 * - Extended context size already includes render context size
2970 * - We always need to follow the extended context size.
2971 * SNB BSpec has comments indicating that we should use the
2972 * render context size instead if execlists are disabled, but
2973 * based on empirical testing that's just nonsense.
2974 * - Pipelined/VF state is saved on SNB/IVB respectively
2975 * - GT1 size just indicates how much of render context
2976 * doesn't need saving on GT1
2977 */
2978 #define CXT_SIZE _MMIO(0x21a0)
2979 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2980 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2981 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2982 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2983 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
2984 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
2985 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2986 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2987 #define GEN7_CXT_SIZE _MMIO(0x21a8)
2988 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2989 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2990 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2991 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2992 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2993 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
2994 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
2995 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2996 /* Haswell does have the CXT_SIZE register however it does not appear to be
2997 * valid. Now, docs explain in dwords what is in the context object. The full
2998 * size is 70720 bytes, however, the power context and execlist context will
2999 * never be saved (power context is stored elsewhere, and execlists don't work
3000 * on HSW) - so the final size, including the extra state required for the
3001 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
3002 */
3003 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
3004 /* Same as Haswell, but 72064 bytes now. */
3005 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3006
3007 #define CHV_CLK_CTL1 _MMIO(0x101100)
3008 #define VLV_CLK_CTL2 _MMIO(0x101104)
3009 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3010
3011 /*
3012 * Overlay regs
3013 */
3014
3015 #define OVADD _MMIO(0x30000)
3016 #define DOVSTA _MMIO(0x30008)
3017 #define OC_BUF (0x3<<20)
3018 #define OGAMC5 _MMIO(0x30010)
3019 #define OGAMC4 _MMIO(0x30014)
3020 #define OGAMC3 _MMIO(0x30018)
3021 #define OGAMC2 _MMIO(0x3001c)
3022 #define OGAMC1 _MMIO(0x30020)
3023 #define OGAMC0 _MMIO(0x30024)
3024
3025 /*
3026 * GEN9 clock gating regs
3027 */
3028 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3029 #define PWM2_GATING_DIS (1 << 14)
3030 #define PWM1_GATING_DIS (1 << 13)
3031
3032 /*
3033 * Display engine regs
3034 */
3035
3036 /* Pipe A CRC regs */
3037 #define _PIPE_CRC_CTL_A 0x60050
3038 #define PIPE_CRC_ENABLE (1 << 31)
3039 /* ivb+ source selection */
3040 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3041 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3042 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
3043 /* ilk+ source selection */
3044 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3045 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3046 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3047 /* embedded DP port on the north display block, reserved on ivb */
3048 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3049 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
3050 /* vlv source selection */
3051 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3052 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3053 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3054 /* with DP port the pipe source is invalid */
3055 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3056 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3057 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3058 /* gen3+ source selection */
3059 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3060 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3061 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3062 /* with DP/TV port the pipe source is invalid */
3063 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3064 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3065 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3066 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3067 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3068 /* gen2 doesn't have source selection bits */
3069 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
3070
3071 #define _PIPE_CRC_RES_1_A_IVB 0x60064
3072 #define _PIPE_CRC_RES_2_A_IVB 0x60068
3073 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
3074 #define _PIPE_CRC_RES_4_A_IVB 0x60070
3075 #define _PIPE_CRC_RES_5_A_IVB 0x60074
3076
3077 #define _PIPE_CRC_RES_RED_A 0x60060
3078 #define _PIPE_CRC_RES_GREEN_A 0x60064
3079 #define _PIPE_CRC_RES_BLUE_A 0x60068
3080 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3081 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
3082
3083 /* Pipe B CRC regs */
3084 #define _PIPE_CRC_RES_1_B_IVB 0x61064
3085 #define _PIPE_CRC_RES_2_B_IVB 0x61068
3086 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
3087 #define _PIPE_CRC_RES_4_B_IVB 0x61070
3088 #define _PIPE_CRC_RES_5_B_IVB 0x61074
3089
3090 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3091 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3092 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3093 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3094 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3095 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3096
3097 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3098 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3099 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3100 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3101 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
3102
3103 /* Pipe A timing regs */
3104 #define _HTOTAL_A 0x60000
3105 #define _HBLANK_A 0x60004
3106 #define _HSYNC_A 0x60008
3107 #define _VTOTAL_A 0x6000c
3108 #define _VBLANK_A 0x60010
3109 #define _VSYNC_A 0x60014
3110 #define _PIPEASRC 0x6001c
3111 #define _BCLRPAT_A 0x60020
3112 #define _VSYNCSHIFT_A 0x60028
3113 #define _PIPE_MULT_A 0x6002c
3114
3115 /* Pipe B timing regs */
3116 #define _HTOTAL_B 0x61000
3117 #define _HBLANK_B 0x61004
3118 #define _HSYNC_B 0x61008
3119 #define _VTOTAL_B 0x6100c
3120 #define _VBLANK_B 0x61010
3121 #define _VSYNC_B 0x61014
3122 #define _PIPEBSRC 0x6101c
3123 #define _BCLRPAT_B 0x61020
3124 #define _VSYNCSHIFT_B 0x61028
3125 #define _PIPE_MULT_B 0x6102c
3126
3127 #define TRANSCODER_A_OFFSET 0x60000
3128 #define TRANSCODER_B_OFFSET 0x61000
3129 #define TRANSCODER_C_OFFSET 0x62000
3130 #define CHV_TRANSCODER_C_OFFSET 0x63000
3131 #define TRANSCODER_EDP_OFFSET 0x6f000
3132
3133 #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
3134 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3135 dev_priv->info.display_mmio_offset)
3136
3137 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3138 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3139 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3140 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3141 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3142 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3143 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3144 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3145 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3146 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
3147
3148 /* VLV eDP PSR registers */
3149 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3150 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3151 #define VLV_EDP_PSR_ENABLE (1<<0)
3152 #define VLV_EDP_PSR_RESET (1<<1)
3153 #define VLV_EDP_PSR_MODE_MASK (7<<2)
3154 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3155 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3156 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3157 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3158 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3159 #define VLV_EDP_PSR_DBL_FRAME (1<<10)
3160 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3161 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3162 #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
3163
3164 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3165 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3166 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3167 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3168 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3169 #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
3170
3171 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3172 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3173 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3174 #define VLV_EDP_PSR_CURR_STATE_MASK 7
3175 #define VLV_EDP_PSR_DISABLED (0<<0)
3176 #define VLV_EDP_PSR_INACTIVE (1<<0)
3177 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3178 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3179 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3180 #define VLV_EDP_PSR_EXIT (5<<0)
3181 #define VLV_EDP_PSR_IN_TRANS (1<<7)
3182 #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
3183
3184 /* HSW+ eDP PSR registers */
3185 #define HSW_EDP_PSR_BASE 0x64800
3186 #define BDW_EDP_PSR_BASE 0x6f800
3187 #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
3188 #define EDP_PSR_ENABLE (1<<31)
3189 #define BDW_PSR_SINGLE_FRAME (1<<30)
3190 #define EDP_PSR_LINK_STANDBY (1<<27)
3191 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3192 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3193 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3194 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3195 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3196 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3197 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3198 #define EDP_PSR_TP1_TP2_SEL (0<<11)
3199 #define EDP_PSR_TP1_TP3_SEL (1<<11)
3200 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3201 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3202 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3203 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3204 #define EDP_PSR_TP1_TIME_500us (0<<4)
3205 #define EDP_PSR_TP1_TIME_100us (1<<4)
3206 #define EDP_PSR_TP1_TIME_2500us (2<<4)
3207 #define EDP_PSR_TP1_TIME_0us (3<<4)
3208 #define EDP_PSR_IDLE_FRAME_SHIFT 0
3209
3210 #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3211 #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
3212
3213 #define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
3214 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
3215 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3216 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3217 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3218 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3219 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3220 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3221 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3222 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
3223 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3224 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3225 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3226 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3227 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3228 #define EDP_PSR_STATUS_COUNT_SHIFT 16
3229 #define EDP_PSR_STATUS_COUNT_MASK 0xf
3230 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3231 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3232 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3233 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3234 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3235 #define EDP_PSR_STATUS_IDLE_MASK 0xf
3236
3237 #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
3238 #define EDP_PSR_PERF_CNT_MASK 0xffffff
3239
3240 #define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
3241 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3242 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3243 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3244
3245 #define EDP_PSR2_CTL _MMIO(0x6f900)
3246 #define EDP_PSR2_ENABLE (1<<31)
3247 #define EDP_SU_TRACK_ENABLE (1<<30)
3248 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3249 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3250 #define EDP_PSR2_TP2_TIME_500 (0<<8)
3251 #define EDP_PSR2_TP2_TIME_100 (1<<8)
3252 #define EDP_PSR2_TP2_TIME_2500 (2<<8)
3253 #define EDP_PSR2_TP2_TIME_50 (3<<8)
3254 #define EDP_PSR2_TP2_TIME_MASK (3<<8)
3255 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3256 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3257 #define EDP_PSR2_IDLE_MASK 0xf
3258
3259 /* VGA port control */
3260 #define ADPA _MMIO(0x61100)
3261 #define PCH_ADPA _MMIO(0xe1100)
3262 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
3263
3264 #define ADPA_DAC_ENABLE (1<<31)
3265 #define ADPA_DAC_DISABLE 0
3266 #define ADPA_PIPE_SELECT_MASK (1<<30)
3267 #define ADPA_PIPE_A_SELECT 0
3268 #define ADPA_PIPE_B_SELECT (1<<30)
3269 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
3270 /* CPT uses bits 29:30 for pch transcoder select */
3271 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3272 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3273 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3274 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3275 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3276 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3277 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3278 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3279 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3280 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3281 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3282 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3283 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3284 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3285 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3286 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3287 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3288 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3289 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3290 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
3291 #define ADPA_SETS_HVPOLARITY 0
3292 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
3293 #define ADPA_VSYNC_CNTL_ENABLE 0
3294 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
3295 #define ADPA_HSYNC_CNTL_ENABLE 0
3296 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3297 #define ADPA_VSYNC_ACTIVE_LOW 0
3298 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3299 #define ADPA_HSYNC_ACTIVE_LOW 0
3300 #define ADPA_DPMS_MASK (~(3<<10))
3301 #define ADPA_DPMS_ON (0<<10)
3302 #define ADPA_DPMS_SUSPEND (1<<10)
3303 #define ADPA_DPMS_STANDBY (2<<10)
3304 #define ADPA_DPMS_OFF (3<<10)
3305
3306
3307 /* Hotplug control (945+ only) */
3308 #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
3309 #define PORTB_HOTPLUG_INT_EN (1 << 29)
3310 #define PORTC_HOTPLUG_INT_EN (1 << 28)
3311 #define PORTD_HOTPLUG_INT_EN (1 << 27)
3312 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
3313 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
3314 #define TV_HOTPLUG_INT_EN (1 << 18)
3315 #define CRT_HOTPLUG_INT_EN (1 << 9)
3316 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3317 PORTC_HOTPLUG_INT_EN | \
3318 PORTD_HOTPLUG_INT_EN | \
3319 SDVOC_HOTPLUG_INT_EN | \
3320 SDVOB_HOTPLUG_INT_EN | \
3321 CRT_HOTPLUG_INT_EN)
3322 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
3323 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3324 /* must use period 64 on GM45 according to docs */
3325 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3326 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3327 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3328 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3329 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3330 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3331 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3332 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3333 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3334 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3335 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3336 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
3337
3338 #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
3339 /*
3340 * HDMI/DP bits are g4x+
3341 *
3342 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3343 * Please check the detailed lore in the commit message for for experimental
3344 * evidence.
3345 */
3346 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3347 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3348 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3349 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3350 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3351 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3352 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3353 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3354 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
3355 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3356 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
3357 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
3358 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3359 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
3360 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
3361 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3362 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
3363 /* CRT/TV common between gen3+ */
3364 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
3365 #define TV_HOTPLUG_INT_STATUS (1 << 10)
3366 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3367 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3368 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3369 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
3370 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3371 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3372 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
3373 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3374
3375 /* SDVO is different across gen3/4 */
3376 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3377 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
3378 /*
3379 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3380 * since reality corrobates that they're the same as on gen3. But keep these
3381 * bits here (and the comment!) to help any other lost wanderers back onto the
3382 * right tracks.
3383 */
3384 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3385 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3386 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3387 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
3388 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3389 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3390 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3391 PORTB_HOTPLUG_INT_STATUS | \
3392 PORTC_HOTPLUG_INT_STATUS | \
3393 PORTD_HOTPLUG_INT_STATUS)
3394
3395 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3396 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3397 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3398 PORTB_HOTPLUG_INT_STATUS | \
3399 PORTC_HOTPLUG_INT_STATUS | \
3400 PORTD_HOTPLUG_INT_STATUS)
3401
3402 /* SDVO and HDMI port control.
3403 * The same register may be used for SDVO or HDMI */
3404 #define _GEN3_SDVOB 0x61140
3405 #define _GEN3_SDVOC 0x61160
3406 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3407 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
3408 #define GEN4_HDMIB GEN3_SDVOB
3409 #define GEN4_HDMIC GEN3_SDVOC
3410 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3411 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3412 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3413 #define PCH_SDVOB _MMIO(0xe1140)
3414 #define PCH_HDMIB PCH_SDVOB
3415 #define PCH_HDMIC _MMIO(0xe1150)
3416 #define PCH_HDMID _MMIO(0xe1160)
3417
3418 #define PORT_DFT_I9XX _MMIO(0x61150)
3419 #define DC_BALANCE_RESET (1 << 25)
3420 #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
3421 #define DC_BALANCE_RESET_VLV (1 << 31)
3422 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3423 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
3424 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
3425 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
3426
3427 /* Gen 3 SDVO bits: */
3428 #define SDVO_ENABLE (1 << 31)
3429 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3430 #define SDVO_PIPE_SEL_MASK (1 << 30)
3431 #define SDVO_PIPE_B_SELECT (1 << 30)
3432 #define SDVO_STALL_SELECT (1 << 29)
3433 #define SDVO_INTERRUPT_ENABLE (1 << 26)
3434 /*
3435 * 915G/GM SDVO pixel multiplier.
3436 * Programmed value is multiplier - 1, up to 5x.
3437 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3438 */
3439 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
3440 #define SDVO_PORT_MULTIPLY_SHIFT 23
3441 #define SDVO_PHASE_SELECT_MASK (15 << 19)
3442 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3443 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3444 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3445 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3446 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3447 #define SDVO_DETECTED (1 << 2)
3448 /* Bits to be preserved when writing */
3449 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3450 SDVO_INTERRUPT_ENABLE)
3451 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3452
3453 /* Gen 4 SDVO/HDMI bits: */
3454 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
3455 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
3456 #define SDVO_ENCODING_SDVO (0 << 10)
3457 #define SDVO_ENCODING_HDMI (2 << 10)
3458 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3459 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
3460 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
3461 #define SDVO_AUDIO_ENABLE (1 << 6)
3462 /* VSYNC/HSYNC bits new with 965, default is to be set */
3463 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3464 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3465
3466 /* Gen 5 (IBX) SDVO/HDMI bits: */
3467 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
3468 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3469
3470 /* Gen 6 (CPT) SDVO/HDMI bits: */
3471 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3472 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
3473
3474 /* CHV SDVO/HDMI bits: */
3475 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3476 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3477
3478
3479 /* DVO port control */
3480 #define _DVOA 0x61120
3481 #define DVOA _MMIO(_DVOA)
3482 #define _DVOB 0x61140
3483 #define DVOB _MMIO(_DVOB)
3484 #define _DVOC 0x61160
3485 #define DVOC _MMIO(_DVOC)
3486 #define DVO_ENABLE (1 << 31)
3487 #define DVO_PIPE_B_SELECT (1 << 30)
3488 #define DVO_PIPE_STALL_UNUSED (0 << 28)
3489 #define DVO_PIPE_STALL (1 << 28)
3490 #define DVO_PIPE_STALL_TV (2 << 28)
3491 #define DVO_PIPE_STALL_MASK (3 << 28)
3492 #define DVO_USE_VGA_SYNC (1 << 15)
3493 #define DVO_DATA_ORDER_I740 (0 << 14)
3494 #define DVO_DATA_ORDER_FP (1 << 14)
3495 #define DVO_VSYNC_DISABLE (1 << 11)
3496 #define DVO_HSYNC_DISABLE (1 << 10)
3497 #define DVO_VSYNC_TRISTATE (1 << 9)
3498 #define DVO_HSYNC_TRISTATE (1 << 8)
3499 #define DVO_BORDER_ENABLE (1 << 7)
3500 #define DVO_DATA_ORDER_GBRG (1 << 6)
3501 #define DVO_DATA_ORDER_RGGB (0 << 6)
3502 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3503 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3504 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3505 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3506 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3507 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3508 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3509 #define DVO_PRESERVE_MASK (0x7<<24)
3510 #define DVOA_SRCDIM _MMIO(0x61124)
3511 #define DVOB_SRCDIM _MMIO(0x61144)
3512 #define DVOC_SRCDIM _MMIO(0x61164)
3513 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3514 #define DVO_SRCDIM_VERTICAL_SHIFT 0
3515
3516 /* LVDS port control */
3517 #define LVDS _MMIO(0x61180)
3518 /*
3519 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3520 * the DPLL semantics change when the LVDS is assigned to that pipe.
3521 */
3522 #define LVDS_PORT_EN (1 << 31)
3523 /* Selects pipe B for LVDS data. Must be set on pre-965. */
3524 #define LVDS_PIPEB_SELECT (1 << 30)
3525 #define LVDS_PIPE_MASK (1 << 30)
3526 #define LVDS_PIPE(pipe) ((pipe) << 30)
3527 /* LVDS dithering flag on 965/g4x platform */
3528 #define LVDS_ENABLE_DITHER (1 << 25)
3529 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
3530 #define LVDS_VSYNC_POLARITY (1 << 21)
3531 #define LVDS_HSYNC_POLARITY (1 << 20)
3532
3533 /* Enable border for unscaled (or aspect-scaled) display */
3534 #define LVDS_BORDER_ENABLE (1 << 15)
3535 /*
3536 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3537 * pixel.
3538 */
3539 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3540 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3541 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3542 /*
3543 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3544 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3545 * on.
3546 */
3547 #define LVDS_A3_POWER_MASK (3 << 6)
3548 #define LVDS_A3_POWER_DOWN (0 << 6)
3549 #define LVDS_A3_POWER_UP (3 << 6)
3550 /*
3551 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3552 * is set.
3553 */
3554 #define LVDS_CLKB_POWER_MASK (3 << 4)
3555 #define LVDS_CLKB_POWER_DOWN (0 << 4)
3556 #define LVDS_CLKB_POWER_UP (3 << 4)
3557 /*
3558 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3559 * setting for whether we are in dual-channel mode. The B3 pair will
3560 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3561 */
3562 #define LVDS_B0B3_POWER_MASK (3 << 2)
3563 #define LVDS_B0B3_POWER_DOWN (0 << 2)
3564 #define LVDS_B0B3_POWER_UP (3 << 2)
3565
3566 /* Video Data Island Packet control */
3567 #define VIDEO_DIP_DATA _MMIO(0x61178)
3568 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
3569 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3570 * of the infoframe structure specified by CEA-861. */
3571 #define VIDEO_DIP_DATA_SIZE 32
3572 #define VIDEO_DIP_VSC_DATA_SIZE 36
3573 #define VIDEO_DIP_CTL _MMIO(0x61170)
3574 /* Pre HSW: */
3575 #define VIDEO_DIP_ENABLE (1 << 31)
3576 #define VIDEO_DIP_PORT(port) ((port) << 29)
3577 #define VIDEO_DIP_PORT_MASK (3 << 29)
3578 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
3579 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
3580 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
3581 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3582 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
3583 #define VIDEO_DIP_SELECT_AVI (0 << 19)
3584 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3585 #define VIDEO_DIP_SELECT_SPD (3 << 19)
3586 #define VIDEO_DIP_SELECT_MASK (3 << 19)
3587 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
3588 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3589 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
3590 #define VIDEO_DIP_FREQ_MASK (3 << 16)
3591 /* HSW and later: */
3592 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3593 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
3594 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
3595 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3596 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
3597 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3598
3599 /* Panel power sequencing */
3600 #define PP_STATUS _MMIO(0x61200)
3601 #define PP_ON (1 << 31)
3602 /*
3603 * Indicates that all dependencies of the panel are on:
3604 *
3605 * - PLL enabled
3606 * - pipe enabled
3607 * - LVDS/DVOB/DVOC on
3608 */
3609 #define PP_READY (1 << 30)
3610 #define PP_SEQUENCE_NONE (0 << 28)
3611 #define PP_SEQUENCE_POWER_UP (1 << 28)
3612 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
3613 #define PP_SEQUENCE_MASK (3 << 28)
3614 #define PP_SEQUENCE_SHIFT 28
3615 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3616 #define PP_SEQUENCE_STATE_MASK 0x0000000f
3617 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3618 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3619 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3620 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3621 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3622 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3623 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3624 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3625 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
3626 #define PP_CONTROL _MMIO(0x61204)
3627 #define POWER_TARGET_ON (1 << 0)
3628 #define PP_ON_DELAYS _MMIO(0x61208)
3629 #define PP_OFF_DELAYS _MMIO(0x6120c)
3630 #define PP_DIVISOR _MMIO(0x61210)
3631
3632 /* Panel fitting */
3633 #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
3634 #define PFIT_ENABLE (1 << 31)
3635 #define PFIT_PIPE_MASK (3 << 29)
3636 #define PFIT_PIPE_SHIFT 29
3637 #define VERT_INTERP_DISABLE (0 << 10)
3638 #define VERT_INTERP_BILINEAR (1 << 10)
3639 #define VERT_INTERP_MASK (3 << 10)
3640 #define VERT_AUTO_SCALE (1 << 9)
3641 #define HORIZ_INTERP_DISABLE (0 << 6)
3642 #define HORIZ_INTERP_BILINEAR (1 << 6)
3643 #define HORIZ_INTERP_MASK (3 << 6)
3644 #define HORIZ_AUTO_SCALE (1 << 5)
3645 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3646 #define PFIT_FILTER_FUZZY (0 << 24)
3647 #define PFIT_SCALING_AUTO (0 << 26)
3648 #define PFIT_SCALING_PROGRAMMED (1 << 26)
3649 #define PFIT_SCALING_PILLAR (2 << 26)
3650 #define PFIT_SCALING_LETTER (3 << 26)
3651 #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3652 /* Pre-965 */
3653 #define PFIT_VERT_SCALE_SHIFT 20
3654 #define PFIT_VERT_SCALE_MASK 0xfff00000
3655 #define PFIT_HORIZ_SCALE_SHIFT 4
3656 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3657 /* 965+ */
3658 #define PFIT_VERT_SCALE_SHIFT_965 16
3659 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3660 #define PFIT_HORIZ_SCALE_SHIFT_965 0
3661 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3662
3663 #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
3664
3665 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3666 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
3667 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3668 _VLV_BLC_PWM_CTL2_B)
3669
3670 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3671 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
3672 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3673 _VLV_BLC_PWM_CTL_B)
3674
3675 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3676 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
3677 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3678 _VLV_BLC_HIST_CTL_B)
3679
3680 /* Backlight control */
3681 #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3682 #define BLM_PWM_ENABLE (1 << 31)
3683 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3684 #define BLM_PIPE_SELECT (1 << 29)
3685 #define BLM_PIPE_SELECT_IVB (3 << 29)
3686 #define BLM_PIPE_A (0 << 29)
3687 #define BLM_PIPE_B (1 << 29)
3688 #define BLM_PIPE_C (2 << 29) /* ivb + */
3689 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3690 #define BLM_TRANSCODER_B BLM_PIPE_B
3691 #define BLM_TRANSCODER_C BLM_PIPE_C
3692 #define BLM_TRANSCODER_EDP (3 << 29)
3693 #define BLM_PIPE(pipe) ((pipe) << 29)
3694 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3695 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3696 #define BLM_PHASE_IN_ENABLE (1 << 25)
3697 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3698 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3699 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3700 #define BLM_PHASE_IN_COUNT_SHIFT (8)
3701 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3702 #define BLM_PHASE_IN_INCR_SHIFT (0)
3703 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
3704 #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
3705 /*
3706 * This is the most significant 15 bits of the number of backlight cycles in a
3707 * complete cycle of the modulated backlight control.
3708 *
3709 * The actual value is this field multiplied by two.
3710 */
3711 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3712 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3713 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
3714 /*
3715 * This is the number of cycles out of the backlight modulation cycle for which
3716 * the backlight is on.
3717 *
3718 * This field must be no greater than the number of cycles in the complete
3719 * backlight modulation cycle.
3720 */
3721 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3722 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
3723 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3724 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
3725
3726 #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
3727 #define BLM_HISTOGRAM_ENABLE (1 << 31)
3728
3729 /* New registers for PCH-split platforms. Safe where new bits show up, the
3730 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3731 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3732 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
3733
3734 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
3735
3736 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3737 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3738 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
3739 #define BLM_PCH_PWM_ENABLE (1 << 31)
3740 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3741 #define BLM_PCH_POLARITY (1 << 29)
3742 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
3743
3744 #define UTIL_PIN_CTL _MMIO(0x48400)
3745 #define UTIL_PIN_ENABLE (1 << 31)
3746
3747 #define UTIL_PIN_PIPE(x) ((x) << 29)
3748 #define UTIL_PIN_PIPE_MASK (3 << 29)
3749 #define UTIL_PIN_MODE_PWM (1 << 24)
3750 #define UTIL_PIN_MODE_MASK (0xf << 24)
3751 #define UTIL_PIN_POLARITY (1 << 22)
3752
3753 /* BXT backlight register definition. */
3754 #define _BXT_BLC_PWM_CTL1 0xC8250
3755 #define BXT_BLC_PWM_ENABLE (1 << 31)
3756 #define BXT_BLC_PWM_POLARITY (1 << 29)
3757 #define _BXT_BLC_PWM_FREQ1 0xC8254
3758 #define _BXT_BLC_PWM_DUTY1 0xC8258
3759
3760 #define _BXT_BLC_PWM_CTL2 0xC8350
3761 #define _BXT_BLC_PWM_FREQ2 0xC8354
3762 #define _BXT_BLC_PWM_DUTY2 0xC8358
3763
3764 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
3765 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
3766 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
3767 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
3768 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
3769 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
3770
3771 #define PCH_GTC_CTL _MMIO(0xe7000)
3772 #define PCH_GTC_ENABLE (1 << 31)
3773
3774 /* TV port control */
3775 #define TV_CTL _MMIO(0x68000)
3776 /* Enables the TV encoder */
3777 # define TV_ENC_ENABLE (1 << 31)
3778 /* Sources the TV encoder input from pipe B instead of A. */
3779 # define TV_ENC_PIPEB_SELECT (1 << 30)
3780 /* Outputs composite video (DAC A only) */
3781 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
3782 /* Outputs SVideo video (DAC B/C) */
3783 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
3784 /* Outputs Component video (DAC A/B/C) */
3785 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
3786 /* Outputs Composite and SVideo (DAC A/B/C) */
3787 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3788 # define TV_TRILEVEL_SYNC (1 << 21)
3789 /* Enables slow sync generation (945GM only) */
3790 # define TV_SLOW_SYNC (1 << 20)
3791 /* Selects 4x oversampling for 480i and 576p */
3792 # define TV_OVERSAMPLE_4X (0 << 18)
3793 /* Selects 2x oversampling for 720p and 1080i */
3794 # define TV_OVERSAMPLE_2X (1 << 18)
3795 /* Selects no oversampling for 1080p */
3796 # define TV_OVERSAMPLE_NONE (2 << 18)
3797 /* Selects 8x oversampling */
3798 # define TV_OVERSAMPLE_8X (3 << 18)
3799 /* Selects progressive mode rather than interlaced */
3800 # define TV_PROGRESSIVE (1 << 17)
3801 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
3802 # define TV_PAL_BURST (1 << 16)
3803 /* Field for setting delay of Y compared to C */
3804 # define TV_YC_SKEW_MASK (7 << 12)
3805 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3806 # define TV_ENC_SDP_FIX (1 << 11)
3807 /*
3808 * Enables a fix for the 915GM only.
3809 *
3810 * Not sure what it does.
3811 */
3812 # define TV_ENC_C0_FIX (1 << 10)
3813 /* Bits that must be preserved by software */
3814 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3815 # define TV_FUSE_STATE_MASK (3 << 4)
3816 /* Read-only state that reports all features enabled */
3817 # define TV_FUSE_STATE_ENABLED (0 << 4)
3818 /* Read-only state that reports that Macrovision is disabled in hardware*/
3819 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
3820 /* Read-only state that reports that TV-out is disabled in hardware. */
3821 # define TV_FUSE_STATE_DISABLED (2 << 4)
3822 /* Normal operation */
3823 # define TV_TEST_MODE_NORMAL (0 << 0)
3824 /* Encoder test pattern 1 - combo pattern */
3825 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
3826 /* Encoder test pattern 2 - full screen vertical 75% color bars */
3827 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
3828 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
3829 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
3830 /* Encoder test pattern 4 - random noise */
3831 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
3832 /* Encoder test pattern 5 - linear color ramps */
3833 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
3834 /*
3835 * This test mode forces the DACs to 50% of full output.
3836 *
3837 * This is used for load detection in combination with TVDAC_SENSE_MASK
3838 */
3839 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3840 # define TV_TEST_MODE_MASK (7 << 0)
3841
3842 #define TV_DAC _MMIO(0x68004)
3843 # define TV_DAC_SAVE 0x00ffff00
3844 /*
3845 * Reports that DAC state change logic has reported change (RO).
3846 *
3847 * This gets cleared when TV_DAC_STATE_EN is cleared
3848 */
3849 # define TVDAC_STATE_CHG (1 << 31)
3850 # define TVDAC_SENSE_MASK (7 << 28)
3851 /* Reports that DAC A voltage is above the detect threshold */
3852 # define TVDAC_A_SENSE (1 << 30)
3853 /* Reports that DAC B voltage is above the detect threshold */
3854 # define TVDAC_B_SENSE (1 << 29)
3855 /* Reports that DAC C voltage is above the detect threshold */
3856 # define TVDAC_C_SENSE (1 << 28)
3857 /*
3858 * Enables DAC state detection logic, for load-based TV detection.
3859 *
3860 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3861 * to off, for load detection to work.
3862 */
3863 # define TVDAC_STATE_CHG_EN (1 << 27)
3864 /* Sets the DAC A sense value to high */
3865 # define TVDAC_A_SENSE_CTL (1 << 26)
3866 /* Sets the DAC B sense value to high */
3867 # define TVDAC_B_SENSE_CTL (1 << 25)
3868 /* Sets the DAC C sense value to high */
3869 # define TVDAC_C_SENSE_CTL (1 << 24)
3870 /* Overrides the ENC_ENABLE and DAC voltage levels */
3871 # define DAC_CTL_OVERRIDE (1 << 7)
3872 /* Sets the slew rate. Must be preserved in software */
3873 # define ENC_TVDAC_SLEW_FAST (1 << 6)
3874 # define DAC_A_1_3_V (0 << 4)
3875 # define DAC_A_1_1_V (1 << 4)
3876 # define DAC_A_0_7_V (2 << 4)
3877 # define DAC_A_MASK (3 << 4)
3878 # define DAC_B_1_3_V (0 << 2)
3879 # define DAC_B_1_1_V (1 << 2)
3880 # define DAC_B_0_7_V (2 << 2)
3881 # define DAC_B_MASK (3 << 2)
3882 # define DAC_C_1_3_V (0 << 0)
3883 # define DAC_C_1_1_V (1 << 0)
3884 # define DAC_C_0_7_V (2 << 0)
3885 # define DAC_C_MASK (3 << 0)
3886
3887 /*
3888 * CSC coefficients are stored in a floating point format with 9 bits of
3889 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3890 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3891 * -1 (0x3) being the only legal negative value.
3892 */
3893 #define TV_CSC_Y _MMIO(0x68010)
3894 # define TV_RY_MASK 0x07ff0000
3895 # define TV_RY_SHIFT 16
3896 # define TV_GY_MASK 0x00000fff
3897 # define TV_GY_SHIFT 0
3898
3899 #define TV_CSC_Y2 _MMIO(0x68014)
3900 # define TV_BY_MASK 0x07ff0000
3901 # define TV_BY_SHIFT 16
3902 /*
3903 * Y attenuation for component video.
3904 *
3905 * Stored in 1.9 fixed point.
3906 */
3907 # define TV_AY_MASK 0x000003ff
3908 # define TV_AY_SHIFT 0
3909
3910 #define TV_CSC_U _MMIO(0x68018)
3911 # define TV_RU_MASK 0x07ff0000
3912 # define TV_RU_SHIFT 16
3913 # define TV_GU_MASK 0x000007ff
3914 # define TV_GU_SHIFT 0
3915
3916 #define TV_CSC_U2 _MMIO(0x6801c)
3917 # define TV_BU_MASK 0x07ff0000
3918 # define TV_BU_SHIFT 16
3919 /*
3920 * U attenuation for component video.
3921 *
3922 * Stored in 1.9 fixed point.
3923 */
3924 # define TV_AU_MASK 0x000003ff
3925 # define TV_AU_SHIFT 0
3926
3927 #define TV_CSC_V _MMIO(0x68020)
3928 # define TV_RV_MASK 0x0fff0000
3929 # define TV_RV_SHIFT 16
3930 # define TV_GV_MASK 0x000007ff
3931 # define TV_GV_SHIFT 0
3932
3933 #define TV_CSC_V2 _MMIO(0x68024)
3934 # define TV_BV_MASK 0x07ff0000
3935 # define TV_BV_SHIFT 16
3936 /*
3937 * V attenuation for component video.
3938 *
3939 * Stored in 1.9 fixed point.
3940 */
3941 # define TV_AV_MASK 0x000007ff
3942 # define TV_AV_SHIFT 0
3943
3944 #define TV_CLR_KNOBS _MMIO(0x68028)
3945 /* 2s-complement brightness adjustment */
3946 # define TV_BRIGHTNESS_MASK 0xff000000
3947 # define TV_BRIGHTNESS_SHIFT 24
3948 /* Contrast adjustment, as a 2.6 unsigned floating point number */
3949 # define TV_CONTRAST_MASK 0x00ff0000
3950 # define TV_CONTRAST_SHIFT 16
3951 /* Saturation adjustment, as a 2.6 unsigned floating point number */
3952 # define TV_SATURATION_MASK 0x0000ff00
3953 # define TV_SATURATION_SHIFT 8
3954 /* Hue adjustment, as an integer phase angle in degrees */
3955 # define TV_HUE_MASK 0x000000ff
3956 # define TV_HUE_SHIFT 0
3957
3958 #define TV_CLR_LEVEL _MMIO(0x6802c)
3959 /* Controls the DAC level for black */
3960 # define TV_BLACK_LEVEL_MASK 0x01ff0000
3961 # define TV_BLACK_LEVEL_SHIFT 16
3962 /* Controls the DAC level for blanking */
3963 # define TV_BLANK_LEVEL_MASK 0x000001ff
3964 # define TV_BLANK_LEVEL_SHIFT 0
3965
3966 #define TV_H_CTL_1 _MMIO(0x68030)
3967 /* Number of pixels in the hsync. */
3968 # define TV_HSYNC_END_MASK 0x1fff0000
3969 # define TV_HSYNC_END_SHIFT 16
3970 /* Total number of pixels minus one in the line (display and blanking). */
3971 # define TV_HTOTAL_MASK 0x00001fff
3972 # define TV_HTOTAL_SHIFT 0
3973
3974 #define TV_H_CTL_2 _MMIO(0x68034)
3975 /* Enables the colorburst (needed for non-component color) */
3976 # define TV_BURST_ENA (1 << 31)
3977 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
3978 # define TV_HBURST_START_SHIFT 16
3979 # define TV_HBURST_START_MASK 0x1fff0000
3980 /* Length of the colorburst */
3981 # define TV_HBURST_LEN_SHIFT 0
3982 # define TV_HBURST_LEN_MASK 0x0001fff
3983
3984 #define TV_H_CTL_3 _MMIO(0x68038)
3985 /* End of hblank, measured in pixels minus one from start of hsync */
3986 # define TV_HBLANK_END_SHIFT 16
3987 # define TV_HBLANK_END_MASK 0x1fff0000
3988 /* Start of hblank, measured in pixels minus one from start of hsync */
3989 # define TV_HBLANK_START_SHIFT 0
3990 # define TV_HBLANK_START_MASK 0x0001fff
3991
3992 #define TV_V_CTL_1 _MMIO(0x6803c)
3993 /* XXX */
3994 # define TV_NBR_END_SHIFT 16
3995 # define TV_NBR_END_MASK 0x07ff0000
3996 /* XXX */
3997 # define TV_VI_END_F1_SHIFT 8
3998 # define TV_VI_END_F1_MASK 0x00003f00
3999 /* XXX */
4000 # define TV_VI_END_F2_SHIFT 0
4001 # define TV_VI_END_F2_MASK 0x0000003f
4002
4003 #define TV_V_CTL_2 _MMIO(0x68040)
4004 /* Length of vsync, in half lines */
4005 # define TV_VSYNC_LEN_MASK 0x07ff0000
4006 # define TV_VSYNC_LEN_SHIFT 16
4007 /* Offset of the start of vsync in field 1, measured in one less than the
4008 * number of half lines.
4009 */
4010 # define TV_VSYNC_START_F1_MASK 0x00007f00
4011 # define TV_VSYNC_START_F1_SHIFT 8
4012 /*
4013 * Offset of the start of vsync in field 2, measured in one less than the
4014 * number of half lines.
4015 */
4016 # define TV_VSYNC_START_F2_MASK 0x0000007f
4017 # define TV_VSYNC_START_F2_SHIFT 0
4018
4019 #define TV_V_CTL_3 _MMIO(0x68044)
4020 /* Enables generation of the equalization signal */
4021 # define TV_EQUAL_ENA (1 << 31)
4022 /* Length of vsync, in half lines */
4023 # define TV_VEQ_LEN_MASK 0x007f0000
4024 # define TV_VEQ_LEN_SHIFT 16
4025 /* Offset of the start of equalization in field 1, measured in one less than
4026 * the number of half lines.
4027 */
4028 # define TV_VEQ_START_F1_MASK 0x0007f00
4029 # define TV_VEQ_START_F1_SHIFT 8
4030 /*
4031 * Offset of the start of equalization in field 2, measured in one less than
4032 * the number of half lines.
4033 */
4034 # define TV_VEQ_START_F2_MASK 0x000007f
4035 # define TV_VEQ_START_F2_SHIFT 0
4036
4037 #define TV_V_CTL_4 _MMIO(0x68048)
4038 /*
4039 * Offset to start of vertical colorburst, measured in one less than the
4040 * number of lines from vertical start.
4041 */
4042 # define TV_VBURST_START_F1_MASK 0x003f0000
4043 # define TV_VBURST_START_F1_SHIFT 16
4044 /*
4045 * Offset to the end of vertical colorburst, measured in one less than the
4046 * number of lines from the start of NBR.
4047 */
4048 # define TV_VBURST_END_F1_MASK 0x000000ff
4049 # define TV_VBURST_END_F1_SHIFT 0
4050
4051 #define TV_V_CTL_5 _MMIO(0x6804c)
4052 /*
4053 * Offset to start of vertical colorburst, measured in one less than the
4054 * number of lines from vertical start.
4055 */
4056 # define TV_VBURST_START_F2_MASK 0x003f0000
4057 # define TV_VBURST_START_F2_SHIFT 16
4058 /*
4059 * Offset to the end of vertical colorburst, measured in one less than the
4060 * number of lines from the start of NBR.
4061 */
4062 # define TV_VBURST_END_F2_MASK 0x000000ff
4063 # define TV_VBURST_END_F2_SHIFT 0
4064
4065 #define TV_V_CTL_6 _MMIO(0x68050)
4066 /*
4067 * Offset to start of vertical colorburst, measured in one less than the
4068 * number of lines from vertical start.
4069 */
4070 # define TV_VBURST_START_F3_MASK 0x003f0000
4071 # define TV_VBURST_START_F3_SHIFT 16
4072 /*
4073 * Offset to the end of vertical colorburst, measured in one less than the
4074 * number of lines from the start of NBR.
4075 */
4076 # define TV_VBURST_END_F3_MASK 0x000000ff
4077 # define TV_VBURST_END_F3_SHIFT 0
4078
4079 #define TV_V_CTL_7 _MMIO(0x68054)
4080 /*
4081 * Offset to start of vertical colorburst, measured in one less than the
4082 * number of lines from vertical start.
4083 */
4084 # define TV_VBURST_START_F4_MASK 0x003f0000
4085 # define TV_VBURST_START_F4_SHIFT 16
4086 /*
4087 * Offset to the end of vertical colorburst, measured in one less than the
4088 * number of lines from the start of NBR.
4089 */
4090 # define TV_VBURST_END_F4_MASK 0x000000ff
4091 # define TV_VBURST_END_F4_SHIFT 0
4092
4093 #define TV_SC_CTL_1 _MMIO(0x68060)
4094 /* Turns on the first subcarrier phase generation DDA */
4095 # define TV_SC_DDA1_EN (1 << 31)
4096 /* Turns on the first subcarrier phase generation DDA */
4097 # define TV_SC_DDA2_EN (1 << 30)
4098 /* Turns on the first subcarrier phase generation DDA */
4099 # define TV_SC_DDA3_EN (1 << 29)
4100 /* Sets the subcarrier DDA to reset frequency every other field */
4101 # define TV_SC_RESET_EVERY_2 (0 << 24)
4102 /* Sets the subcarrier DDA to reset frequency every fourth field */
4103 # define TV_SC_RESET_EVERY_4 (1 << 24)
4104 /* Sets the subcarrier DDA to reset frequency every eighth field */
4105 # define TV_SC_RESET_EVERY_8 (2 << 24)
4106 /* Sets the subcarrier DDA to never reset the frequency */
4107 # define TV_SC_RESET_NEVER (3 << 24)
4108 /* Sets the peak amplitude of the colorburst.*/
4109 # define TV_BURST_LEVEL_MASK 0x00ff0000
4110 # define TV_BURST_LEVEL_SHIFT 16
4111 /* Sets the increment of the first subcarrier phase generation DDA */
4112 # define TV_SCDDA1_INC_MASK 0x00000fff
4113 # define TV_SCDDA1_INC_SHIFT 0
4114
4115 #define TV_SC_CTL_2 _MMIO(0x68064)
4116 /* Sets the rollover for the second subcarrier phase generation DDA */
4117 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
4118 # define TV_SCDDA2_SIZE_SHIFT 16
4119 /* Sets the increent of the second subcarrier phase generation DDA */
4120 # define TV_SCDDA2_INC_MASK 0x00007fff
4121 # define TV_SCDDA2_INC_SHIFT 0
4122
4123 #define TV_SC_CTL_3 _MMIO(0x68068)
4124 /* Sets the rollover for the third subcarrier phase generation DDA */
4125 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
4126 # define TV_SCDDA3_SIZE_SHIFT 16
4127 /* Sets the increent of the third subcarrier phase generation DDA */
4128 # define TV_SCDDA3_INC_MASK 0x00007fff
4129 # define TV_SCDDA3_INC_SHIFT 0
4130
4131 #define TV_WIN_POS _MMIO(0x68070)
4132 /* X coordinate of the display from the start of horizontal active */
4133 # define TV_XPOS_MASK 0x1fff0000
4134 # define TV_XPOS_SHIFT 16
4135 /* Y coordinate of the display from the start of vertical active (NBR) */
4136 # define TV_YPOS_MASK 0x00000fff
4137 # define TV_YPOS_SHIFT 0
4138
4139 #define TV_WIN_SIZE _MMIO(0x68074)
4140 /* Horizontal size of the display window, measured in pixels*/
4141 # define TV_XSIZE_MASK 0x1fff0000
4142 # define TV_XSIZE_SHIFT 16
4143 /*
4144 * Vertical size of the display window, measured in pixels.
4145 *
4146 * Must be even for interlaced modes.
4147 */
4148 # define TV_YSIZE_MASK 0x00000fff
4149 # define TV_YSIZE_SHIFT 0
4150
4151 #define TV_FILTER_CTL_1 _MMIO(0x68080)
4152 /*
4153 * Enables automatic scaling calculation.
4154 *
4155 * If set, the rest of the registers are ignored, and the calculated values can
4156 * be read back from the register.
4157 */
4158 # define TV_AUTO_SCALE (1 << 31)
4159 /*
4160 * Disables the vertical filter.
4161 *
4162 * This is required on modes more than 1024 pixels wide */
4163 # define TV_V_FILTER_BYPASS (1 << 29)
4164 /* Enables adaptive vertical filtering */
4165 # define TV_VADAPT (1 << 28)
4166 # define TV_VADAPT_MODE_MASK (3 << 26)
4167 /* Selects the least adaptive vertical filtering mode */
4168 # define TV_VADAPT_MODE_LEAST (0 << 26)
4169 /* Selects the moderately adaptive vertical filtering mode */
4170 # define TV_VADAPT_MODE_MODERATE (1 << 26)
4171 /* Selects the most adaptive vertical filtering mode */
4172 # define TV_VADAPT_MODE_MOST (3 << 26)
4173 /*
4174 * Sets the horizontal scaling factor.
4175 *
4176 * This should be the fractional part of the horizontal scaling factor divided
4177 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4178 *
4179 * (src width - 1) / ((oversample * dest width) - 1)
4180 */
4181 # define TV_HSCALE_FRAC_MASK 0x00003fff
4182 # define TV_HSCALE_FRAC_SHIFT 0
4183
4184 #define TV_FILTER_CTL_2 _MMIO(0x68084)
4185 /*
4186 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4187 *
4188 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4189 */
4190 # define TV_VSCALE_INT_MASK 0x00038000
4191 # define TV_VSCALE_INT_SHIFT 15
4192 /*
4193 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4194 *
4195 * \sa TV_VSCALE_INT_MASK
4196 */
4197 # define TV_VSCALE_FRAC_MASK 0x00007fff
4198 # define TV_VSCALE_FRAC_SHIFT 0
4199
4200 #define TV_FILTER_CTL_3 _MMIO(0x68088)
4201 /*
4202 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4203 *
4204 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4205 *
4206 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4207 */
4208 # define TV_VSCALE_IP_INT_MASK 0x00038000
4209 # define TV_VSCALE_IP_INT_SHIFT 15
4210 /*
4211 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4212 *
4213 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4214 *
4215 * \sa TV_VSCALE_IP_INT_MASK
4216 */
4217 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4218 # define TV_VSCALE_IP_FRAC_SHIFT 0
4219
4220 #define TV_CC_CONTROL _MMIO(0x68090)
4221 # define TV_CC_ENABLE (1 << 31)
4222 /*
4223 * Specifies which field to send the CC data in.
4224 *
4225 * CC data is usually sent in field 0.
4226 */
4227 # define TV_CC_FID_MASK (1 << 27)
4228 # define TV_CC_FID_SHIFT 27
4229 /* Sets the horizontal position of the CC data. Usually 135. */
4230 # define TV_CC_HOFF_MASK 0x03ff0000
4231 # define TV_CC_HOFF_SHIFT 16
4232 /* Sets the vertical position of the CC data. Usually 21 */
4233 # define TV_CC_LINE_MASK 0x0000003f
4234 # define TV_CC_LINE_SHIFT 0
4235
4236 #define TV_CC_DATA _MMIO(0x68094)
4237 # define TV_CC_RDY (1 << 31)
4238 /* Second word of CC data to be transmitted. */
4239 # define TV_CC_DATA_2_MASK 0x007f0000
4240 # define TV_CC_DATA_2_SHIFT 16
4241 /* First word of CC data to be transmitted. */
4242 # define TV_CC_DATA_1_MASK 0x0000007f
4243 # define TV_CC_DATA_1_SHIFT 0
4244
4245 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4246 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4247 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4248 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
4249
4250 /* Display Port */
4251 #define DP_A _MMIO(0x64000) /* eDP */
4252 #define DP_B _MMIO(0x64100)
4253 #define DP_C _MMIO(0x64200)
4254 #define DP_D _MMIO(0x64300)
4255
4256 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4257 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4258 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
4259
4260 #define DP_PORT_EN (1 << 31)
4261 #define DP_PIPEB_SELECT (1 << 30)
4262 #define DP_PIPE_MASK (1 << 30)
4263 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4264 #define DP_PIPE_MASK_CHV (3 << 16)
4265
4266 /* Link training mode - select a suitable mode for each stage */
4267 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
4268 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
4269 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4270 #define DP_LINK_TRAIN_OFF (3 << 28)
4271 #define DP_LINK_TRAIN_MASK (3 << 28)
4272 #define DP_LINK_TRAIN_SHIFT 28
4273 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4274 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
4275
4276 /* CPT Link training mode */
4277 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4278 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4279 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4280 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4281 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4282 #define DP_LINK_TRAIN_SHIFT_CPT 8
4283
4284 /* Signal voltages. These are mostly controlled by the other end */
4285 #define DP_VOLTAGE_0_4 (0 << 25)
4286 #define DP_VOLTAGE_0_6 (1 << 25)
4287 #define DP_VOLTAGE_0_8 (2 << 25)
4288 #define DP_VOLTAGE_1_2 (3 << 25)
4289 #define DP_VOLTAGE_MASK (7 << 25)
4290 #define DP_VOLTAGE_SHIFT 25
4291
4292 /* Signal pre-emphasis levels, like voltages, the other end tells us what
4293 * they want
4294 */
4295 #define DP_PRE_EMPHASIS_0 (0 << 22)
4296 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
4297 #define DP_PRE_EMPHASIS_6 (2 << 22)
4298 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
4299 #define DP_PRE_EMPHASIS_MASK (7 << 22)
4300 #define DP_PRE_EMPHASIS_SHIFT 22
4301
4302 /* How many wires to use. I guess 3 was too hard */
4303 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
4304 #define DP_PORT_WIDTH_MASK (7 << 19)
4305 #define DP_PORT_WIDTH_SHIFT 19
4306
4307 /* Mystic DPCD version 1.1 special mode */
4308 #define DP_ENHANCED_FRAMING (1 << 18)
4309
4310 /* eDP */
4311 #define DP_PLL_FREQ_270MHZ (0 << 16)
4312 #define DP_PLL_FREQ_162MHZ (1 << 16)
4313 #define DP_PLL_FREQ_MASK (3 << 16)
4314
4315 /* locked once port is enabled */
4316 #define DP_PORT_REVERSAL (1 << 15)
4317
4318 /* eDP */
4319 #define DP_PLL_ENABLE (1 << 14)
4320
4321 /* sends the clock on lane 15 of the PEG for debug */
4322 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4323
4324 #define DP_SCRAMBLING_DISABLE (1 << 12)
4325 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
4326
4327 /* limit RGB values to avoid confusing TVs */
4328 #define DP_COLOR_RANGE_16_235 (1 << 8)
4329
4330 /* Turn on the audio link */
4331 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4332
4333 /* vs and hs sync polarity */
4334 #define DP_SYNC_VS_HIGH (1 << 4)
4335 #define DP_SYNC_HS_HIGH (1 << 3)
4336
4337 /* A fantasy */
4338 #define DP_DETECTED (1 << 2)
4339
4340 /* The aux channel provides a way to talk to the
4341 * signal sink for DDC etc. Max packet size supported
4342 * is 20 bytes in each direction, hence the 5 fixed
4343 * data registers
4344 */
4345 #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4346 #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4347 #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4348 #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4349 #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4350 #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4351
4352 #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4353 #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4354 #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4355 #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4356 #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4357 #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4358
4359 #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4360 #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4361 #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4362 #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4363 #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4364 #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4365
4366 #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4367 #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4368 #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4369 #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4370 #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4371 #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
4372
4373 #define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4374 #define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
4375
4376 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4377 #define DP_AUX_CH_CTL_DONE (1 << 30)
4378 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4379 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4380 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4381 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4382 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4383 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4384 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4385 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4386 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4387 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4388 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4389 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4390 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4391 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4392 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4393 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4394 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4395 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4396 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
4397 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4398 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4399 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4400 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
4401 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
4402 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
4403
4404 /*
4405 * Computing GMCH M and N values for the Display Port link
4406 *
4407 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4408 *
4409 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4410 *
4411 * The GMCH value is used internally
4412 *
4413 * bytes_per_pixel is the number of bytes coming out of the plane,
4414 * which is after the LUTs, so we want the bytes for our color format.
4415 * For our current usage, this is always 3, one byte for R, G and B.
4416 */
4417 #define _PIPEA_DATA_M_G4X 0x70050
4418 #define _PIPEB_DATA_M_G4X 0x71050
4419
4420 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
4421 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
4422 #define TU_SIZE_SHIFT 25
4423 #define TU_SIZE_MASK (0x3f << 25)
4424
4425 #define DATA_LINK_M_N_MASK (0xffffff)
4426 #define DATA_LINK_N_MAX (0x800000)
4427
4428 #define _PIPEA_DATA_N_G4X 0x70054
4429 #define _PIPEB_DATA_N_G4X 0x71054
4430 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
4431
4432 /*
4433 * Computing Link M and N values for the Display Port link
4434 *
4435 * Link M / N = pixel_clock / ls_clk
4436 *
4437 * (the DP spec calls pixel_clock the 'strm_clk')
4438 *
4439 * The Link value is transmitted in the Main Stream
4440 * Attributes and VB-ID.
4441 */
4442
4443 #define _PIPEA_LINK_M_G4X 0x70060
4444 #define _PIPEB_LINK_M_G4X 0x71060
4445 #define PIPEA_DP_LINK_M_MASK (0xffffff)
4446
4447 #define _PIPEA_LINK_N_G4X 0x70064
4448 #define _PIPEB_LINK_N_G4X 0x71064
4449 #define PIPEA_DP_LINK_N_MASK (0xffffff)
4450
4451 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4452 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4453 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4454 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
4455
4456 /* Display & cursor control */
4457
4458 /* Pipe A */
4459 #define _PIPEADSL 0x70000
4460 #define DSL_LINEMASK_GEN2 0x00000fff
4461 #define DSL_LINEMASK_GEN3 0x00001fff
4462 #define _PIPEACONF 0x70008
4463 #define PIPECONF_ENABLE (1<<31)
4464 #define PIPECONF_DISABLE 0
4465 #define PIPECONF_DOUBLE_WIDE (1<<30)
4466 #define I965_PIPECONF_ACTIVE (1<<30)
4467 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
4468 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
4469 #define PIPECONF_SINGLE_WIDE 0
4470 #define PIPECONF_PIPE_UNLOCKED 0
4471 #define PIPECONF_PIPE_LOCKED (1<<25)
4472 #define PIPECONF_PALETTE 0
4473 #define PIPECONF_GAMMA (1<<24)
4474 #define PIPECONF_FORCE_BORDER (1<<25)
4475 #define PIPECONF_INTERLACE_MASK (7 << 21)
4476 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
4477 /* Note that pre-gen3 does not support interlaced display directly. Panel
4478 * fitting must be disabled on pre-ilk for interlaced. */
4479 #define PIPECONF_PROGRESSIVE (0 << 21)
4480 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4481 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4482 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4483 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4484 /* Ironlake and later have a complete new set of values for interlaced. PFIT
4485 * means panel fitter required, PF means progressive fetch, DBL means power
4486 * saving pixel doubling. */
4487 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4488 #define PIPECONF_INTERLACED_ILK (3 << 21)
4489 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4490 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
4491 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
4492 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
4493 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4494 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
4495 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
4496 #define PIPECONF_BPC_MASK (0x7 << 5)
4497 #define PIPECONF_8BPC (0<<5)
4498 #define PIPECONF_10BPC (1<<5)
4499 #define PIPECONF_6BPC (2<<5)
4500 #define PIPECONF_12BPC (3<<5)
4501 #define PIPECONF_DITHER_EN (1<<4)
4502 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4503 #define PIPECONF_DITHER_TYPE_SP (0<<2)
4504 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4505 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4506 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
4507 #define _PIPEASTAT 0x70024
4508 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
4509 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
4510 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4511 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
4512 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
4513 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
4514 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
4515 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4516 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4517 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4518 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
4519 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
4520 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4521 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4522 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
4523 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
4524 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
4525 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4526 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
4527 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
4528 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
4529 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
4530 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
4531 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4532 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
4533 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4534 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
4535 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
4536 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
4537 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
4538 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4539 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4540 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4541 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
4542 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
4543 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
4544 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4545 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
4546 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
4547 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
4548 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4549 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
4550 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
4551 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
4552 #define PIPE_HBLANK_INT_STATUS (1UL<<0)
4553 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4554
4555 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4556 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4557
4558 #define PIPE_A_OFFSET 0x70000
4559 #define PIPE_B_OFFSET 0x71000
4560 #define PIPE_C_OFFSET 0x72000
4561 #define CHV_PIPE_C_OFFSET 0x74000
4562 /*
4563 * There's actually no pipe EDP. Some pipe registers have
4564 * simply shifted from the pipe to the transcoder, while
4565 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4566 * to access such registers in transcoder EDP.
4567 */
4568 #define PIPE_EDP_OFFSET 0x7f000
4569
4570 #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
4571 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4572 dev_priv->info.display_mmio_offset)
4573
4574 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4575 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4576 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4577 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4578 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
4579
4580 #define _PIPE_MISC_A 0x70030
4581 #define _PIPE_MISC_B 0x71030
4582 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
4583 #define PIPEMISC_DITHER_8_BPC (0<<5)
4584 #define PIPEMISC_DITHER_10_BPC (1<<5)
4585 #define PIPEMISC_DITHER_6_BPC (2<<5)
4586 #define PIPEMISC_DITHER_12_BPC (3<<5)
4587 #define PIPEMISC_DITHER_ENABLE (1<<4)
4588 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4589 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
4590 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
4591
4592 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
4593 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
4594 #define PIPEB_HLINE_INT_EN (1<<28)
4595 #define PIPEB_VBLANK_INT_EN (1<<27)
4596 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
4597 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4598 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
4599 #define PIPE_PSR_INT_EN (1<<22)
4600 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
4601 #define PIPEA_HLINE_INT_EN (1<<20)
4602 #define PIPEA_VBLANK_INT_EN (1<<19)
4603 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4604 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
4605 #define PLANEA_FLIPDONE_INT_EN (1<<16)
4606 #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4607 #define PIPEC_HLINE_INT_EN (1<<12)
4608 #define PIPEC_VBLANK_INT_EN (1<<11)
4609 #define SPRITEF_FLIPDONE_INT_EN (1<<10)
4610 #define SPRITEE_FLIPDONE_INT_EN (1<<9)
4611 #define PLANEC_FLIPDONE_INT_EN (1<<8)
4612
4613 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4614 #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4615 #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4616 #define PLANEC_INVALID_GTT_INT_EN (1<<25)
4617 #define CURSORC_INVALID_GTT_INT_EN (1<<24)
4618 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
4619 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
4620 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
4621 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4622 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
4623 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4624 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4625 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
4626 #define DPINVGTT_EN_MASK 0xff0000
4627 #define DPINVGTT_EN_MASK_CHV 0xfff0000
4628 #define SPRITEF_INVALID_GTT_STATUS (1<<11)
4629 #define SPRITEE_INVALID_GTT_STATUS (1<<10)
4630 #define PLANEC_INVALID_GTT_STATUS (1<<9)
4631 #define CURSORC_INVALID_GTT_STATUS (1<<8)
4632 #define CURSORB_INVALID_GTT_STATUS (1<<7)
4633 #define CURSORA_INVALID_GTT_STATUS (1<<6)
4634 #define SPRITED_INVALID_GTT_STATUS (1<<5)
4635 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
4636 #define PLANEB_INVALID_GTT_STATUS (1<<3)
4637 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
4638 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
4639 #define PLANEA_INVALID_GTT_STATUS (1<<0)
4640 #define DPINVGTT_STATUS_MASK 0xff
4641 #define DPINVGTT_STATUS_MASK_CHV 0xfff
4642
4643 #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
4644 #define DSPARB_CSTART_MASK (0x7f << 7)
4645 #define DSPARB_CSTART_SHIFT 7
4646 #define DSPARB_BSTART_MASK (0x7f)
4647 #define DSPARB_BSTART_SHIFT 0
4648 #define DSPARB_BEND_SHIFT 9 /* on 855 */
4649 #define DSPARB_AEND_SHIFT 0
4650 #define DSPARB_SPRITEA_SHIFT_VLV 0
4651 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4652 #define DSPARB_SPRITEB_SHIFT_VLV 8
4653 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4654 #define DSPARB_SPRITEC_SHIFT_VLV 16
4655 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4656 #define DSPARB_SPRITED_SHIFT_VLV 24
4657 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
4658 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4659 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4660 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4661 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4662 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4663 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4664 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4665 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
4666 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4667 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4668 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4669 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4670 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
4671 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
4672 #define DSPARB_SPRITEE_SHIFT_VLV 0
4673 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4674 #define DSPARB_SPRITEF_SHIFT_VLV 8
4675 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
4676
4677 /* pnv/gen4/g4x/vlv/chv */
4678 #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
4679 #define DSPFW_SR_SHIFT 23
4680 #define DSPFW_SR_MASK (0x1ff<<23)
4681 #define DSPFW_CURSORB_SHIFT 16
4682 #define DSPFW_CURSORB_MASK (0x3f<<16)
4683 #define DSPFW_PLANEB_SHIFT 8
4684 #define DSPFW_PLANEB_MASK (0x7f<<8)
4685 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4686 #define DSPFW_PLANEA_SHIFT 0
4687 #define DSPFW_PLANEA_MASK (0x7f<<0)
4688 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
4689 #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
4690 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4691 #define DSPFW_FBC_SR_SHIFT 28
4692 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4693 #define DSPFW_FBC_HPLL_SR_SHIFT 24
4694 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4695 #define DSPFW_SPRITEB_SHIFT (16)
4696 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4697 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4698 #define DSPFW_CURSORA_SHIFT 8
4699 #define DSPFW_CURSORA_MASK (0x3f<<8)
4700 #define DSPFW_PLANEC_OLD_SHIFT 0
4701 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
4702 #define DSPFW_SPRITEA_SHIFT 0
4703 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4704 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
4705 #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
4706 #define DSPFW_HPLL_SR_EN (1<<31)
4707 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
4708 #define DSPFW_CURSOR_SR_SHIFT 24
4709 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4710 #define DSPFW_HPLL_CURSOR_SHIFT 16
4711 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
4712 #define DSPFW_HPLL_SR_SHIFT 0
4713 #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4714
4715 /* vlv/chv */
4716 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
4717 #define DSPFW_SPRITEB_WM1_SHIFT 16
4718 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4719 #define DSPFW_CURSORA_WM1_SHIFT 8
4720 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4721 #define DSPFW_SPRITEA_WM1_SHIFT 0
4722 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4723 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
4724 #define DSPFW_PLANEB_WM1_SHIFT 24
4725 #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4726 #define DSPFW_PLANEA_WM1_SHIFT 16
4727 #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4728 #define DSPFW_CURSORB_WM1_SHIFT 8
4729 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4730 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
4731 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4732 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
4733 #define DSPFW_SR_WM1_SHIFT 0
4734 #define DSPFW_SR_WM1_MASK (0x1ff<<0)
4735 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4736 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4737 #define DSPFW_SPRITED_WM1_SHIFT 24
4738 #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4739 #define DSPFW_SPRITED_SHIFT 16
4740 #define DSPFW_SPRITED_MASK_VLV (0xff<<16)
4741 #define DSPFW_SPRITEC_WM1_SHIFT 8
4742 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4743 #define DSPFW_SPRITEC_SHIFT 0
4744 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
4745 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
4746 #define DSPFW_SPRITEF_WM1_SHIFT 24
4747 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4748 #define DSPFW_SPRITEF_SHIFT 16
4749 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
4750 #define DSPFW_SPRITEE_WM1_SHIFT 8
4751 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4752 #define DSPFW_SPRITEE_SHIFT 0
4753 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
4754 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4755 #define DSPFW_PLANEC_WM1_SHIFT 24
4756 #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4757 #define DSPFW_PLANEC_SHIFT 16
4758 #define DSPFW_PLANEC_MASK_VLV (0xff<<16)
4759 #define DSPFW_CURSORC_WM1_SHIFT 8
4760 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4761 #define DSPFW_CURSORC_SHIFT 0
4762 #define DSPFW_CURSORC_MASK (0x3f<<0)
4763
4764 /* vlv/chv high order bits */
4765 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
4766 #define DSPFW_SR_HI_SHIFT 24
4767 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4768 #define DSPFW_SPRITEF_HI_SHIFT 23
4769 #define DSPFW_SPRITEF_HI_MASK (1<<23)
4770 #define DSPFW_SPRITEE_HI_SHIFT 22
4771 #define DSPFW_SPRITEE_HI_MASK (1<<22)
4772 #define DSPFW_PLANEC_HI_SHIFT 21
4773 #define DSPFW_PLANEC_HI_MASK (1<<21)
4774 #define DSPFW_SPRITED_HI_SHIFT 20
4775 #define DSPFW_SPRITED_HI_MASK (1<<20)
4776 #define DSPFW_SPRITEC_HI_SHIFT 16
4777 #define DSPFW_SPRITEC_HI_MASK (1<<16)
4778 #define DSPFW_PLANEB_HI_SHIFT 12
4779 #define DSPFW_PLANEB_HI_MASK (1<<12)
4780 #define DSPFW_SPRITEB_HI_SHIFT 8
4781 #define DSPFW_SPRITEB_HI_MASK (1<<8)
4782 #define DSPFW_SPRITEA_HI_SHIFT 4
4783 #define DSPFW_SPRITEA_HI_MASK (1<<4)
4784 #define DSPFW_PLANEA_HI_SHIFT 0
4785 #define DSPFW_PLANEA_HI_MASK (1<<0)
4786 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
4787 #define DSPFW_SR_WM1_HI_SHIFT 24
4788 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4789 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4790 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4791 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4792 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4793 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
4794 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4795 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
4796 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4797 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4798 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4799 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
4800 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4801 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4802 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4803 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4804 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4805 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
4806 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
4807
4808 /* drain latency register values*/
4809 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4810 #define DDL_CURSOR_SHIFT 24
4811 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
4812 #define DDL_PLANE_SHIFT 0
4813 #define DDL_PRECISION_HIGH (1<<7)
4814 #define DDL_PRECISION_LOW (0<<7)
4815 #define DRAIN_LATENCY_MASK 0x7f
4816
4817 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
4818 #define CBR_PND_DEADLINE_DISABLE (1<<31)
4819 #define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
4820
4821 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4822 #define CBR_DPLLBMD_PIPE_C (1<<29)
4823 #define CBR_DPLLBMD_PIPE_B (1<<18)
4824
4825 /* FIFO watermark sizes etc */
4826 #define G4X_FIFO_LINE_SIZE 64
4827 #define I915_FIFO_LINE_SIZE 64
4828 #define I830_FIFO_LINE_SIZE 32
4829
4830 #define VALLEYVIEW_FIFO_SIZE 255
4831 #define G4X_FIFO_SIZE 127
4832 #define I965_FIFO_SIZE 512
4833 #define I945_FIFO_SIZE 127
4834 #define I915_FIFO_SIZE 95
4835 #define I855GM_FIFO_SIZE 127 /* In cachelines */
4836 #define I830_FIFO_SIZE 95
4837
4838 #define VALLEYVIEW_MAX_WM 0xff
4839 #define G4X_MAX_WM 0x3f
4840 #define I915_MAX_WM 0x3f
4841
4842 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4843 #define PINEVIEW_FIFO_LINE_SIZE 64
4844 #define PINEVIEW_MAX_WM 0x1ff
4845 #define PINEVIEW_DFT_WM 0x3f
4846 #define PINEVIEW_DFT_HPLLOFF_WM 0
4847 #define PINEVIEW_GUARD_WM 10
4848 #define PINEVIEW_CURSOR_FIFO 64
4849 #define PINEVIEW_CURSOR_MAX_WM 0x3f
4850 #define PINEVIEW_CURSOR_DFT_WM 0
4851 #define PINEVIEW_CURSOR_GUARD_WM 5
4852
4853 #define VALLEYVIEW_CURSOR_MAX_WM 64
4854 #define I965_CURSOR_FIFO 64
4855 #define I965_CURSOR_MAX_WM 32
4856 #define I965_CURSOR_DFT_WM 8
4857
4858 /* Watermark register definitions for SKL */
4859 #define _CUR_WM_A_0 0x70140
4860 #define _CUR_WM_B_0 0x71140
4861 #define _PLANE_WM_1_A_0 0x70240
4862 #define _PLANE_WM_1_B_0 0x71240
4863 #define _PLANE_WM_2_A_0 0x70340
4864 #define _PLANE_WM_2_B_0 0x71340
4865 #define _PLANE_WM_TRANS_1_A_0 0x70268
4866 #define _PLANE_WM_TRANS_1_B_0 0x71268
4867 #define _PLANE_WM_TRANS_2_A_0 0x70368
4868 #define _PLANE_WM_TRANS_2_B_0 0x71368
4869 #define _CUR_WM_TRANS_A_0 0x70168
4870 #define _CUR_WM_TRANS_B_0 0x71168
4871 #define PLANE_WM_EN (1 << 31)
4872 #define PLANE_WM_LINES_SHIFT 14
4873 #define PLANE_WM_LINES_MASK 0x1f
4874 #define PLANE_WM_BLOCKS_MASK 0x3ff
4875
4876 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
4877 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4878 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
4879
4880 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4881 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
4882 #define _PLANE_WM_BASE(pipe, plane) \
4883 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4884 #define PLANE_WM(pipe, plane, level) \
4885 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4886 #define _PLANE_WM_TRANS_1(pipe) \
4887 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
4888 #define _PLANE_WM_TRANS_2(pipe) \
4889 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
4890 #define PLANE_WM_TRANS(pipe, plane) \
4891 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
4892
4893 /* define the Watermark register on Ironlake */
4894 #define WM0_PIPEA_ILK _MMIO(0x45100)
4895 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
4896 #define WM0_PIPE_PLANE_SHIFT 16
4897 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
4898 #define WM0_PIPE_SPRITE_SHIFT 8
4899 #define WM0_PIPE_CURSOR_MASK (0xff)
4900
4901 #define WM0_PIPEB_ILK _MMIO(0x45104)
4902 #define WM0_PIPEC_IVB _MMIO(0x45200)
4903 #define WM1_LP_ILK _MMIO(0x45108)
4904 #define WM1_LP_SR_EN (1<<31)
4905 #define WM1_LP_LATENCY_SHIFT 24
4906 #define WM1_LP_LATENCY_MASK (0x7f<<24)
4907 #define WM1_LP_FBC_MASK (0xf<<20)
4908 #define WM1_LP_FBC_SHIFT 20
4909 #define WM1_LP_FBC_SHIFT_BDW 19
4910 #define WM1_LP_SR_MASK (0x7ff<<8)
4911 #define WM1_LP_SR_SHIFT 8
4912 #define WM1_LP_CURSOR_MASK (0xff)
4913 #define WM2_LP_ILK _MMIO(0x4510c)
4914 #define WM2_LP_EN (1<<31)
4915 #define WM3_LP_ILK _MMIO(0x45110)
4916 #define WM3_LP_EN (1<<31)
4917 #define WM1S_LP_ILK _MMIO(0x45120)
4918 #define WM2S_LP_IVB _MMIO(0x45124)
4919 #define WM3S_LP_IVB _MMIO(0x45128)
4920 #define WM1S_LP_EN (1<<31)
4921
4922 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4923 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4924 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4925
4926 /* Memory latency timer register */
4927 #define MLTR_ILK _MMIO(0x11222)
4928 #define MLTR_WM1_SHIFT 0
4929 #define MLTR_WM2_SHIFT 8
4930 /* the unit of memory self-refresh latency time is 0.5us */
4931 #define ILK_SRLT_MASK 0x3f
4932
4933
4934 /* the address where we get all kinds of latency value */
4935 #define SSKPD _MMIO(0x5d10)
4936 #define SSKPD_WM_MASK 0x3f
4937 #define SSKPD_WM0_SHIFT 0
4938 #define SSKPD_WM1_SHIFT 8
4939 #define SSKPD_WM2_SHIFT 16
4940 #define SSKPD_WM3_SHIFT 24
4941
4942 /*
4943 * The two pipe frame counter registers are not synchronized, so
4944 * reading a stable value is somewhat tricky. The following code
4945 * should work:
4946 *
4947 * do {
4948 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4949 * PIPE_FRAME_HIGH_SHIFT;
4950 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4951 * PIPE_FRAME_LOW_SHIFT);
4952 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4953 * PIPE_FRAME_HIGH_SHIFT);
4954 * } while (high1 != high2);
4955 * frame = (high1 << 8) | low1;
4956 */
4957 #define _PIPEAFRAMEHIGH 0x70040
4958 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
4959 #define PIPE_FRAME_HIGH_SHIFT 0
4960 #define _PIPEAFRAMEPIXEL 0x70044
4961 #define PIPE_FRAME_LOW_MASK 0xff000000
4962 #define PIPE_FRAME_LOW_SHIFT 24
4963 #define PIPE_PIXEL_MASK 0x00ffffff
4964 #define PIPE_PIXEL_SHIFT 0
4965 /* GM45+ just has to be different */
4966 #define _PIPEA_FRMCOUNT_G4X 0x70040
4967 #define _PIPEA_FLIPCOUNT_G4X 0x70044
4968 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4969 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
4970
4971 /* Cursor A & B regs */
4972 #define _CURACNTR 0x70080
4973 /* Old style CUR*CNTR flags (desktop 8xx) */
4974 #define CURSOR_ENABLE 0x80000000
4975 #define CURSOR_GAMMA_ENABLE 0x40000000
4976 #define CURSOR_STRIDE_SHIFT 28
4977 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
4978 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
4979 #define CURSOR_FORMAT_SHIFT 24
4980 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4981 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4982 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4983 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4984 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4985 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4986 /* New style CUR*CNTR flags */
4987 #define CURSOR_MODE 0x27
4988 #define CURSOR_MODE_DISABLE 0x00
4989 #define CURSOR_MODE_128_32B_AX 0x02
4990 #define CURSOR_MODE_256_32B_AX 0x03
4991 #define CURSOR_MODE_64_32B_AX 0x07
4992 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4993 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
4994 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4995 #define MCURSOR_PIPE_SELECT (1 << 28)
4996 #define MCURSOR_PIPE_A 0x00
4997 #define MCURSOR_PIPE_B (1 << 28)
4998 #define MCURSOR_GAMMA_ENABLE (1 << 26)
4999 #define CURSOR_ROTATE_180 (1<<15)
5000 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5001 #define _CURABASE 0x70084
5002 #define _CURAPOS 0x70088
5003 #define CURSOR_POS_MASK 0x007FF
5004 #define CURSOR_POS_SIGN 0x8000
5005 #define CURSOR_X_SHIFT 0
5006 #define CURSOR_Y_SHIFT 16
5007 #define CURSIZE _MMIO(0x700a0)
5008 #define _CURBCNTR 0x700c0
5009 #define _CURBBASE 0x700c4
5010 #define _CURBPOS 0x700c8
5011
5012 #define _CURBCNTR_IVB 0x71080
5013 #define _CURBBASE_IVB 0x71084
5014 #define _CURBPOS_IVB 0x71088
5015
5016 #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5017 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5018 dev_priv->info.display_mmio_offset)
5019
5020 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5021 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5022 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5023
5024 #define CURSOR_A_OFFSET 0x70080
5025 #define CURSOR_B_OFFSET 0x700c0
5026 #define CHV_CURSOR_C_OFFSET 0x700e0
5027 #define IVB_CURSOR_B_OFFSET 0x71080
5028 #define IVB_CURSOR_C_OFFSET 0x72080
5029
5030 /* Display A control */
5031 #define _DSPACNTR 0x70180
5032 #define DISPLAY_PLANE_ENABLE (1<<31)
5033 #define DISPLAY_PLANE_DISABLE 0
5034 #define DISPPLANE_GAMMA_ENABLE (1<<30)
5035 #define DISPPLANE_GAMMA_DISABLE 0
5036 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
5037 #define DISPPLANE_YUV422 (0x0<<26)
5038 #define DISPPLANE_8BPP (0x2<<26)
5039 #define DISPPLANE_BGRA555 (0x3<<26)
5040 #define DISPPLANE_BGRX555 (0x4<<26)
5041 #define DISPPLANE_BGRX565 (0x5<<26)
5042 #define DISPPLANE_BGRX888 (0x6<<26)
5043 #define DISPPLANE_BGRA888 (0x7<<26)
5044 #define DISPPLANE_RGBX101010 (0x8<<26)
5045 #define DISPPLANE_RGBA101010 (0x9<<26)
5046 #define DISPPLANE_BGRX101010 (0xa<<26)
5047 #define DISPPLANE_RGBX161616 (0xc<<26)
5048 #define DISPPLANE_RGBX888 (0xe<<26)
5049 #define DISPPLANE_RGBA888 (0xf<<26)
5050 #define DISPPLANE_STEREO_ENABLE (1<<25)
5051 #define DISPPLANE_STEREO_DISABLE 0
5052 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
5053 #define DISPPLANE_SEL_PIPE_SHIFT 24
5054 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
5055 #define DISPPLANE_SEL_PIPE_A 0
5056 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
5057 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5058 #define DISPPLANE_SRC_KEY_DISABLE 0
5059 #define DISPPLANE_LINE_DOUBLE (1<<20)
5060 #define DISPPLANE_NO_LINE_DOUBLE 0
5061 #define DISPPLANE_STEREO_POLARITY_FIRST 0
5062 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
5063 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5064 #define DISPPLANE_ROTATE_180 (1<<15)
5065 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
5066 #define DISPPLANE_TILED (1<<10)
5067 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
5068 #define _DSPAADDR 0x70184
5069 #define _DSPASTRIDE 0x70188
5070 #define _DSPAPOS 0x7018C /* reserved */
5071 #define _DSPASIZE 0x70190
5072 #define _DSPASURF 0x7019C /* 965+ only */
5073 #define _DSPATILEOFF 0x701A4 /* 965+ only */
5074 #define _DSPAOFFSET 0x701A4 /* HSW */
5075 #define _DSPASURFLIVE 0x701AC
5076
5077 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5078 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5079 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5080 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5081 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5082 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5083 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5084 #define DSPLINOFF(plane) DSPADDR(plane)
5085 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5086 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5087
5088 /* CHV pipe B blender and primary plane */
5089 #define _CHV_BLEND_A 0x60a00
5090 #define CHV_BLEND_LEGACY (0<<30)
5091 #define CHV_BLEND_ANDROID (1<<30)
5092 #define CHV_BLEND_MPO (2<<30)
5093 #define CHV_BLEND_MASK (3<<30)
5094 #define _CHV_CANVAS_A 0x60a04
5095 #define _PRIMPOS_A 0x60a08
5096 #define _PRIMSIZE_A 0x60a0c
5097 #define _PRIMCNSTALPHA_A 0x60a10
5098 #define PRIM_CONST_ALPHA_ENABLE (1<<31)
5099
5100 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5101 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5102 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5103 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5104 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
5105
5106 /* Display/Sprite base address macros */
5107 #define DISP_BASEADDR_MASK (0xfffff000)
5108 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5109 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
5110
5111 /*
5112 * VBIOS flags
5113 * gen2:
5114 * [00:06] alm,mgm
5115 * [10:16] all
5116 * [30:32] alm,mgm
5117 * gen3+:
5118 * [00:0f] all
5119 * [10:1f] all
5120 * [30:32] all
5121 */
5122 #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5123 #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5124 #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5125 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
5126
5127 /* Pipe B */
5128 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5129 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5130 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
5131 #define _PIPEBFRAMEHIGH 0x71040
5132 #define _PIPEBFRAMEPIXEL 0x71044
5133 #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5134 #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
5135
5136
5137 /* Display B control */
5138 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5139 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5140 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
5141 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5142 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5143 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5144 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5145 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5146 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5147 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5148 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5149 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5150 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
5151
5152 /* Sprite A control */
5153 #define _DVSACNTR 0x72180
5154 #define DVS_ENABLE (1<<31)
5155 #define DVS_GAMMA_ENABLE (1<<30)
5156 #define DVS_PIXFORMAT_MASK (3<<25)
5157 #define DVS_FORMAT_YUV422 (0<<25)
5158 #define DVS_FORMAT_RGBX101010 (1<<25)
5159 #define DVS_FORMAT_RGBX888 (2<<25)
5160 #define DVS_FORMAT_RGBX161616 (3<<25)
5161 #define DVS_PIPE_CSC_ENABLE (1<<24)
5162 #define DVS_SOURCE_KEY (1<<22)
5163 #define DVS_RGB_ORDER_XBGR (1<<20)
5164 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5165 #define DVS_YUV_ORDER_YUYV (0<<16)
5166 #define DVS_YUV_ORDER_UYVY (1<<16)
5167 #define DVS_YUV_ORDER_YVYU (2<<16)
5168 #define DVS_YUV_ORDER_VYUY (3<<16)
5169 #define DVS_ROTATE_180 (1<<15)
5170 #define DVS_DEST_KEY (1<<2)
5171 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
5172 #define DVS_TILED (1<<10)
5173 #define _DVSALINOFF 0x72184
5174 #define _DVSASTRIDE 0x72188
5175 #define _DVSAPOS 0x7218c
5176 #define _DVSASIZE 0x72190
5177 #define _DVSAKEYVAL 0x72194
5178 #define _DVSAKEYMSK 0x72198
5179 #define _DVSASURF 0x7219c
5180 #define _DVSAKEYMAXVAL 0x721a0
5181 #define _DVSATILEOFF 0x721a4
5182 #define _DVSASURFLIVE 0x721ac
5183 #define _DVSASCALE 0x72204
5184 #define DVS_SCALE_ENABLE (1<<31)
5185 #define DVS_FILTER_MASK (3<<29)
5186 #define DVS_FILTER_MEDIUM (0<<29)
5187 #define DVS_FILTER_ENHANCING (1<<29)
5188 #define DVS_FILTER_SOFTENING (2<<29)
5189 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5190 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5191 #define _DVSAGAMC 0x72300
5192
5193 #define _DVSBCNTR 0x73180
5194 #define _DVSBLINOFF 0x73184
5195 #define _DVSBSTRIDE 0x73188
5196 #define _DVSBPOS 0x7318c
5197 #define _DVSBSIZE 0x73190
5198 #define _DVSBKEYVAL 0x73194
5199 #define _DVSBKEYMSK 0x73198
5200 #define _DVSBSURF 0x7319c
5201 #define _DVSBKEYMAXVAL 0x731a0
5202 #define _DVSBTILEOFF 0x731a4
5203 #define _DVSBSURFLIVE 0x731ac
5204 #define _DVSBSCALE 0x73204
5205 #define _DVSBGAMC 0x73300
5206
5207 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5208 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5209 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5210 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5211 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5212 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5213 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5214 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5215 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5216 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5217 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5218 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
5219
5220 #define _SPRA_CTL 0x70280
5221 #define SPRITE_ENABLE (1<<31)
5222 #define SPRITE_GAMMA_ENABLE (1<<30)
5223 #define SPRITE_PIXFORMAT_MASK (7<<25)
5224 #define SPRITE_FORMAT_YUV422 (0<<25)
5225 #define SPRITE_FORMAT_RGBX101010 (1<<25)
5226 #define SPRITE_FORMAT_RGBX888 (2<<25)
5227 #define SPRITE_FORMAT_RGBX161616 (3<<25)
5228 #define SPRITE_FORMAT_YUV444 (4<<25)
5229 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
5230 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
5231 #define SPRITE_SOURCE_KEY (1<<22)
5232 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5233 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5234 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5235 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5236 #define SPRITE_YUV_ORDER_YUYV (0<<16)
5237 #define SPRITE_YUV_ORDER_UYVY (1<<16)
5238 #define SPRITE_YUV_ORDER_YVYU (2<<16)
5239 #define SPRITE_YUV_ORDER_VYUY (3<<16)
5240 #define SPRITE_ROTATE_180 (1<<15)
5241 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5242 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
5243 #define SPRITE_TILED (1<<10)
5244 #define SPRITE_DEST_KEY (1<<2)
5245 #define _SPRA_LINOFF 0x70284
5246 #define _SPRA_STRIDE 0x70288
5247 #define _SPRA_POS 0x7028c
5248 #define _SPRA_SIZE 0x70290
5249 #define _SPRA_KEYVAL 0x70294
5250 #define _SPRA_KEYMSK 0x70298
5251 #define _SPRA_SURF 0x7029c
5252 #define _SPRA_KEYMAX 0x702a0
5253 #define _SPRA_TILEOFF 0x702a4
5254 #define _SPRA_OFFSET 0x702a4
5255 #define _SPRA_SURFLIVE 0x702ac
5256 #define _SPRA_SCALE 0x70304
5257 #define SPRITE_SCALE_ENABLE (1<<31)
5258 #define SPRITE_FILTER_MASK (3<<29)
5259 #define SPRITE_FILTER_MEDIUM (0<<29)
5260 #define SPRITE_FILTER_ENHANCING (1<<29)
5261 #define SPRITE_FILTER_SOFTENING (2<<29)
5262 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5263 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5264 #define _SPRA_GAMC 0x70400
5265
5266 #define _SPRB_CTL 0x71280
5267 #define _SPRB_LINOFF 0x71284
5268 #define _SPRB_STRIDE 0x71288
5269 #define _SPRB_POS 0x7128c
5270 #define _SPRB_SIZE 0x71290
5271 #define _SPRB_KEYVAL 0x71294
5272 #define _SPRB_KEYMSK 0x71298
5273 #define _SPRB_SURF 0x7129c
5274 #define _SPRB_KEYMAX 0x712a0
5275 #define _SPRB_TILEOFF 0x712a4
5276 #define _SPRB_OFFSET 0x712a4
5277 #define _SPRB_SURFLIVE 0x712ac
5278 #define _SPRB_SCALE 0x71304
5279 #define _SPRB_GAMC 0x71400
5280
5281 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5282 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5283 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5284 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5285 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5286 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5287 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5288 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5289 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5290 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5291 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5292 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5293 #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5294 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
5295
5296 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5297 #define SP_ENABLE (1<<31)
5298 #define SP_GAMMA_ENABLE (1<<30)
5299 #define SP_PIXFORMAT_MASK (0xf<<26)
5300 #define SP_FORMAT_YUV422 (0<<26)
5301 #define SP_FORMAT_BGR565 (5<<26)
5302 #define SP_FORMAT_BGRX8888 (6<<26)
5303 #define SP_FORMAT_BGRA8888 (7<<26)
5304 #define SP_FORMAT_RGBX1010102 (8<<26)
5305 #define SP_FORMAT_RGBA1010102 (9<<26)
5306 #define SP_FORMAT_RGBX8888 (0xe<<26)
5307 #define SP_FORMAT_RGBA8888 (0xf<<26)
5308 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
5309 #define SP_SOURCE_KEY (1<<22)
5310 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
5311 #define SP_YUV_ORDER_YUYV (0<<16)
5312 #define SP_YUV_ORDER_UYVY (1<<16)
5313 #define SP_YUV_ORDER_YVYU (2<<16)
5314 #define SP_YUV_ORDER_VYUY (3<<16)
5315 #define SP_ROTATE_180 (1<<15)
5316 #define SP_TILED (1<<10)
5317 #define SP_MIRROR (1<<8) /* CHV pipe B */
5318 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5319 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5320 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5321 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5322 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5323 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5324 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5325 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5326 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5327 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5328 #define SP_CONST_ALPHA_ENABLE (1<<31)
5329 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5330
5331 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5332 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5333 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5334 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5335 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5336 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5337 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5338 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5339 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5340 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5341 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5342 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
5343
5344 #define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5345 #define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5346 #define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5347 #define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5348 #define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5349 #define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5350 #define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5351 #define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5352 #define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5353 #define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5354 #define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5355 #define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
5356
5357 /*
5358 * CHV pipe B sprite CSC
5359 *
5360 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5361 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5362 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5363 */
5364 #define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5365 #define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5366 #define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5367 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5368 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5369
5370 #define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5371 #define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5372 #define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5373 #define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5374 #define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5375 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5376 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5377
5378 #define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5379 #define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5380 #define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5381 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5382 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5383
5384 #define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5385 #define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5386 #define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5387 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5388 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5389
5390 /* Skylake plane registers */
5391
5392 #define _PLANE_CTL_1_A 0x70180
5393 #define _PLANE_CTL_2_A 0x70280
5394 #define _PLANE_CTL_3_A 0x70380
5395 #define PLANE_CTL_ENABLE (1 << 31)
5396 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5397 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
5398 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5399 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5400 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5401 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5402 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5403 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5404 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5405 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5406 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
5407 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5408 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5409 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
5410 #define PLANE_CTL_ORDER_BGRX (0 << 20)
5411 #define PLANE_CTL_ORDER_RGBX (1 << 20)
5412 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5413 #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5414 #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5415 #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5416 #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5417 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5418 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5419 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5420 #define PLANE_CTL_TILED_MASK (0x7 << 10)
5421 #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5422 #define PLANE_CTL_TILED_X ( 1 << 10)
5423 #define PLANE_CTL_TILED_Y ( 4 << 10)
5424 #define PLANE_CTL_TILED_YF ( 5 << 10)
5425 #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5426 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5427 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5428 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
5429 #define PLANE_CTL_ROTATE_MASK 0x3
5430 #define PLANE_CTL_ROTATE_0 0x0
5431 #define PLANE_CTL_ROTATE_90 0x1
5432 #define PLANE_CTL_ROTATE_180 0x2
5433 #define PLANE_CTL_ROTATE_270 0x3
5434 #define _PLANE_STRIDE_1_A 0x70188
5435 #define _PLANE_STRIDE_2_A 0x70288
5436 #define _PLANE_STRIDE_3_A 0x70388
5437 #define _PLANE_POS_1_A 0x7018c
5438 #define _PLANE_POS_2_A 0x7028c
5439 #define _PLANE_POS_3_A 0x7038c
5440 #define _PLANE_SIZE_1_A 0x70190
5441 #define _PLANE_SIZE_2_A 0x70290
5442 #define _PLANE_SIZE_3_A 0x70390
5443 #define _PLANE_SURF_1_A 0x7019c
5444 #define _PLANE_SURF_2_A 0x7029c
5445 #define _PLANE_SURF_3_A 0x7039c
5446 #define _PLANE_OFFSET_1_A 0x701a4
5447 #define _PLANE_OFFSET_2_A 0x702a4
5448 #define _PLANE_OFFSET_3_A 0x703a4
5449 #define _PLANE_KEYVAL_1_A 0x70194
5450 #define _PLANE_KEYVAL_2_A 0x70294
5451 #define _PLANE_KEYMSK_1_A 0x70198
5452 #define _PLANE_KEYMSK_2_A 0x70298
5453 #define _PLANE_KEYMAX_1_A 0x701a0
5454 #define _PLANE_KEYMAX_2_A 0x702a0
5455 #define _PLANE_BUF_CFG_1_A 0x7027c
5456 #define _PLANE_BUF_CFG_2_A 0x7037c
5457 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
5458 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
5459
5460 #define _PLANE_CTL_1_B 0x71180
5461 #define _PLANE_CTL_2_B 0x71280
5462 #define _PLANE_CTL_3_B 0x71380
5463 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5464 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5465 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5466 #define PLANE_CTL(pipe, plane) \
5467 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5468
5469 #define _PLANE_STRIDE_1_B 0x71188
5470 #define _PLANE_STRIDE_2_B 0x71288
5471 #define _PLANE_STRIDE_3_B 0x71388
5472 #define _PLANE_STRIDE_1(pipe) \
5473 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5474 #define _PLANE_STRIDE_2(pipe) \
5475 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5476 #define _PLANE_STRIDE_3(pipe) \
5477 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5478 #define PLANE_STRIDE(pipe, plane) \
5479 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5480
5481 #define _PLANE_POS_1_B 0x7118c
5482 #define _PLANE_POS_2_B 0x7128c
5483 #define _PLANE_POS_3_B 0x7138c
5484 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5485 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5486 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5487 #define PLANE_POS(pipe, plane) \
5488 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5489
5490 #define _PLANE_SIZE_1_B 0x71190
5491 #define _PLANE_SIZE_2_B 0x71290
5492 #define _PLANE_SIZE_3_B 0x71390
5493 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5494 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5495 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5496 #define PLANE_SIZE(pipe, plane) \
5497 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5498
5499 #define _PLANE_SURF_1_B 0x7119c
5500 #define _PLANE_SURF_2_B 0x7129c
5501 #define _PLANE_SURF_3_B 0x7139c
5502 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5503 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5504 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5505 #define PLANE_SURF(pipe, plane) \
5506 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5507
5508 #define _PLANE_OFFSET_1_B 0x711a4
5509 #define _PLANE_OFFSET_2_B 0x712a4
5510 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5511 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5512 #define PLANE_OFFSET(pipe, plane) \
5513 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5514
5515 #define _PLANE_KEYVAL_1_B 0x71194
5516 #define _PLANE_KEYVAL_2_B 0x71294
5517 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5518 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5519 #define PLANE_KEYVAL(pipe, plane) \
5520 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5521
5522 #define _PLANE_KEYMSK_1_B 0x71198
5523 #define _PLANE_KEYMSK_2_B 0x71298
5524 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5525 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5526 #define PLANE_KEYMSK(pipe, plane) \
5527 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5528
5529 #define _PLANE_KEYMAX_1_B 0x711a0
5530 #define _PLANE_KEYMAX_2_B 0x712a0
5531 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5532 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5533 #define PLANE_KEYMAX(pipe, plane) \
5534 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5535
5536 #define _PLANE_BUF_CFG_1_B 0x7127c
5537 #define _PLANE_BUF_CFG_2_B 0x7137c
5538 #define _PLANE_BUF_CFG_1(pipe) \
5539 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5540 #define _PLANE_BUF_CFG_2(pipe) \
5541 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5542 #define PLANE_BUF_CFG(pipe, plane) \
5543 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5544
5545 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
5546 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
5547 #define _PLANE_NV12_BUF_CFG_1(pipe) \
5548 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5549 #define _PLANE_NV12_BUF_CFG_2(pipe) \
5550 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5551 #define PLANE_NV12_BUF_CFG(pipe, plane) \
5552 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5553
5554 /* SKL new cursor registers */
5555 #define _CUR_BUF_CFG_A 0x7017c
5556 #define _CUR_BUF_CFG_B 0x7117c
5557 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5558
5559 /* VBIOS regs */
5560 #define VGACNTRL _MMIO(0x71400)
5561 # define VGA_DISP_DISABLE (1 << 31)
5562 # define VGA_2X_MODE (1 << 30)
5563 # define VGA_PIPE_B_SELECT (1 << 29)
5564
5565 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
5566
5567 /* Ironlake */
5568
5569 #define CPU_VGACNTRL _MMIO(0x41000)
5570
5571 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
5572 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5573 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5574 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5575 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5576 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5577 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5578 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5579 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5580 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5581 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
5582
5583 /* refresh rate hardware control */
5584 #define RR_HW_CTL _MMIO(0x45300)
5585 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5586 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5587
5588 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
5589 #define FDI_PLL_FB_CLOCK_MASK 0xff
5590 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
5591 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
5592 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5593 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5594 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
5595
5596 #define PCH_3DCGDIS0 _MMIO(0x46020)
5597 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5598 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5599
5600 #define PCH_3DCGDIS1 _MMIO(0x46024)
5601 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5602
5603 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5604 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5605 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5606 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5607
5608
5609 #define _PIPEA_DATA_M1 0x60030
5610 #define PIPE_DATA_M1_OFFSET 0
5611 #define _PIPEA_DATA_N1 0x60034
5612 #define PIPE_DATA_N1_OFFSET 0
5613
5614 #define _PIPEA_DATA_M2 0x60038
5615 #define PIPE_DATA_M2_OFFSET 0
5616 #define _PIPEA_DATA_N2 0x6003c
5617 #define PIPE_DATA_N2_OFFSET 0
5618
5619 #define _PIPEA_LINK_M1 0x60040
5620 #define PIPE_LINK_M1_OFFSET 0
5621 #define _PIPEA_LINK_N1 0x60044
5622 #define PIPE_LINK_N1_OFFSET 0
5623
5624 #define _PIPEA_LINK_M2 0x60048
5625 #define PIPE_LINK_M2_OFFSET 0
5626 #define _PIPEA_LINK_N2 0x6004c
5627 #define PIPE_LINK_N2_OFFSET 0
5628
5629 /* PIPEB timing regs are same start from 0x61000 */
5630
5631 #define _PIPEB_DATA_M1 0x61030
5632 #define _PIPEB_DATA_N1 0x61034
5633 #define _PIPEB_DATA_M2 0x61038
5634 #define _PIPEB_DATA_N2 0x6103c
5635 #define _PIPEB_LINK_M1 0x61040
5636 #define _PIPEB_LINK_N1 0x61044
5637 #define _PIPEB_LINK_M2 0x61048
5638 #define _PIPEB_LINK_N2 0x6104c
5639
5640 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5641 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5642 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5643 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5644 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5645 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5646 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5647 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
5648
5649 /* CPU panel fitter */
5650 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5651 #define _PFA_CTL_1 0x68080
5652 #define _PFB_CTL_1 0x68880
5653 #define PF_ENABLE (1<<31)
5654 #define PF_PIPE_SEL_MASK_IVB (3<<29)
5655 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
5656 #define PF_FILTER_MASK (3<<23)
5657 #define PF_FILTER_PROGRAMMED (0<<23)
5658 #define PF_FILTER_MED_3x3 (1<<23)
5659 #define PF_FILTER_EDGE_ENHANCE (2<<23)
5660 #define PF_FILTER_EDGE_SOFTEN (3<<23)
5661 #define _PFA_WIN_SZ 0x68074
5662 #define _PFB_WIN_SZ 0x68874
5663 #define _PFA_WIN_POS 0x68070
5664 #define _PFB_WIN_POS 0x68870
5665 #define _PFA_VSCALE 0x68084
5666 #define _PFB_VSCALE 0x68884
5667 #define _PFA_HSCALE 0x68090
5668 #define _PFB_HSCALE 0x68890
5669
5670 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5671 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5672 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5673 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5674 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5675
5676 #define _PSA_CTL 0x68180
5677 #define _PSB_CTL 0x68980
5678 #define PS_ENABLE (1<<31)
5679 #define _PSA_WIN_SZ 0x68174
5680 #define _PSB_WIN_SZ 0x68974
5681 #define _PSA_WIN_POS 0x68170
5682 #define _PSB_WIN_POS 0x68970
5683
5684 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5685 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5686 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5687
5688 /*
5689 * Skylake scalers
5690 */
5691 #define _PS_1A_CTRL 0x68180
5692 #define _PS_2A_CTRL 0x68280
5693 #define _PS_1B_CTRL 0x68980
5694 #define _PS_2B_CTRL 0x68A80
5695 #define _PS_1C_CTRL 0x69180
5696 #define PS_SCALER_EN (1 << 31)
5697 #define PS_SCALER_MODE_MASK (3 << 28)
5698 #define PS_SCALER_MODE_DYN (0 << 28)
5699 #define PS_SCALER_MODE_HQ (1 << 28)
5700 #define PS_PLANE_SEL_MASK (7 << 25)
5701 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
5702 #define PS_FILTER_MASK (3 << 23)
5703 #define PS_FILTER_MEDIUM (0 << 23)
5704 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
5705 #define PS_FILTER_BILINEAR (3 << 23)
5706 #define PS_VERT3TAP (1 << 21)
5707 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5708 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5709 #define PS_PWRUP_PROGRESS (1 << 17)
5710 #define PS_V_FILTER_BYPASS (1 << 8)
5711 #define PS_VADAPT_EN (1 << 7)
5712 #define PS_VADAPT_MODE_MASK (3 << 5)
5713 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5714 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5715 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5716
5717 #define _PS_PWR_GATE_1A 0x68160
5718 #define _PS_PWR_GATE_2A 0x68260
5719 #define _PS_PWR_GATE_1B 0x68960
5720 #define _PS_PWR_GATE_2B 0x68A60
5721 #define _PS_PWR_GATE_1C 0x69160
5722 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5723 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5724 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5725 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5726 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5727 #define PS_PWR_GATE_SLPEN_8 0
5728 #define PS_PWR_GATE_SLPEN_16 1
5729 #define PS_PWR_GATE_SLPEN_24 2
5730 #define PS_PWR_GATE_SLPEN_32 3
5731
5732 #define _PS_WIN_POS_1A 0x68170
5733 #define _PS_WIN_POS_2A 0x68270
5734 #define _PS_WIN_POS_1B 0x68970
5735 #define _PS_WIN_POS_2B 0x68A70
5736 #define _PS_WIN_POS_1C 0x69170
5737
5738 #define _PS_WIN_SZ_1A 0x68174
5739 #define _PS_WIN_SZ_2A 0x68274
5740 #define _PS_WIN_SZ_1B 0x68974
5741 #define _PS_WIN_SZ_2B 0x68A74
5742 #define _PS_WIN_SZ_1C 0x69174
5743
5744 #define _PS_VSCALE_1A 0x68184
5745 #define _PS_VSCALE_2A 0x68284
5746 #define _PS_VSCALE_1B 0x68984
5747 #define _PS_VSCALE_2B 0x68A84
5748 #define _PS_VSCALE_1C 0x69184
5749
5750 #define _PS_HSCALE_1A 0x68190
5751 #define _PS_HSCALE_2A 0x68290
5752 #define _PS_HSCALE_1B 0x68990
5753 #define _PS_HSCALE_2B 0x68A90
5754 #define _PS_HSCALE_1C 0x69190
5755
5756 #define _PS_VPHASE_1A 0x68188
5757 #define _PS_VPHASE_2A 0x68288
5758 #define _PS_VPHASE_1B 0x68988
5759 #define _PS_VPHASE_2B 0x68A88
5760 #define _PS_VPHASE_1C 0x69188
5761
5762 #define _PS_HPHASE_1A 0x68194
5763 #define _PS_HPHASE_2A 0x68294
5764 #define _PS_HPHASE_1B 0x68994
5765 #define _PS_HPHASE_2B 0x68A94
5766 #define _PS_HPHASE_1C 0x69194
5767
5768 #define _PS_ECC_STAT_1A 0x681D0
5769 #define _PS_ECC_STAT_2A 0x682D0
5770 #define _PS_ECC_STAT_1B 0x689D0
5771 #define _PS_ECC_STAT_2B 0x68AD0
5772 #define _PS_ECC_STAT_1C 0x691D0
5773
5774 #define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5775 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
5776 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5777 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5778 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
5779 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5780 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5781 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
5782 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5783 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5784 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
5785 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5786 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5787 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
5788 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5789 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5790 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
5791 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5792 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5793 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
5794 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5795 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5796 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
5797 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5798 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5799 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
5800 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5801 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
5802
5803 /* legacy palette */
5804 #define _LGC_PALETTE_A 0x4a000
5805 #define _LGC_PALETTE_B 0x4a800
5806 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
5807
5808 #define _GAMMA_MODE_A 0x4a480
5809 #define _GAMMA_MODE_B 0x4ac80
5810 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5811 #define GAMMA_MODE_MODE_MASK (3 << 0)
5812 #define GAMMA_MODE_MODE_8BIT (0 << 0)
5813 #define GAMMA_MODE_MODE_10BIT (1 << 0)
5814 #define GAMMA_MODE_MODE_12BIT (2 << 0)
5815 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
5816
5817 /* DMC/CSR */
5818 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
5819 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5820 #define CSR_HTP_ADDR_SKL 0x00500034
5821 #define CSR_SSP_BASE _MMIO(0x8F074)
5822 #define CSR_HTP_SKL _MMIO(0x8F004)
5823 #define CSR_LAST_WRITE _MMIO(0x8F034)
5824 #define CSR_LAST_WRITE_VALUE 0xc003b400
5825 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5826 #define CSR_MMIO_START_RANGE 0x80000
5827 #define CSR_MMIO_END_RANGE 0x8FFFF
5828 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5829 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5830 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
5831
5832 /* interrupts */
5833 #define DE_MASTER_IRQ_CONTROL (1 << 31)
5834 #define DE_SPRITEB_FLIP_DONE (1 << 29)
5835 #define DE_SPRITEA_FLIP_DONE (1 << 28)
5836 #define DE_PLANEB_FLIP_DONE (1 << 27)
5837 #define DE_PLANEA_FLIP_DONE (1 << 26)
5838 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
5839 #define DE_PCU_EVENT (1 << 25)
5840 #define DE_GTT_FAULT (1 << 24)
5841 #define DE_POISON (1 << 23)
5842 #define DE_PERFORM_COUNTER (1 << 22)
5843 #define DE_PCH_EVENT (1 << 21)
5844 #define DE_AUX_CHANNEL_A (1 << 20)
5845 #define DE_DP_A_HOTPLUG (1 << 19)
5846 #define DE_GSE (1 << 18)
5847 #define DE_PIPEB_VBLANK (1 << 15)
5848 #define DE_PIPEB_EVEN_FIELD (1 << 14)
5849 #define DE_PIPEB_ODD_FIELD (1 << 13)
5850 #define DE_PIPEB_LINE_COMPARE (1 << 12)
5851 #define DE_PIPEB_VSYNC (1 << 11)
5852 #define DE_PIPEB_CRC_DONE (1 << 10)
5853 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5854 #define DE_PIPEA_VBLANK (1 << 7)
5855 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
5856 #define DE_PIPEA_EVEN_FIELD (1 << 6)
5857 #define DE_PIPEA_ODD_FIELD (1 << 5)
5858 #define DE_PIPEA_LINE_COMPARE (1 << 4)
5859 #define DE_PIPEA_VSYNC (1 << 3)
5860 #define DE_PIPEA_CRC_DONE (1 << 2)
5861 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
5862 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5863 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
5864
5865 /* More Ivybridge lolz */
5866 #define DE_ERR_INT_IVB (1<<30)
5867 #define DE_GSE_IVB (1<<29)
5868 #define DE_PCH_EVENT_IVB (1<<28)
5869 #define DE_DP_A_HOTPLUG_IVB (1<<27)
5870 #define DE_AUX_CHANNEL_A_IVB (1<<26)
5871 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5872 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5873 #define DE_PIPEC_VBLANK_IVB (1<<10)
5874 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
5875 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
5876 #define DE_PIPEB_VBLANK_IVB (1<<5)
5877 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5878 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
5879 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
5880 #define DE_PIPEA_VBLANK_IVB (1<<0)
5881 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
5882
5883 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5884 #define MASTER_INTERRUPT_ENABLE (1<<31)
5885
5886 #define DEISR _MMIO(0x44000)
5887 #define DEIMR _MMIO(0x44004)
5888 #define DEIIR _MMIO(0x44008)
5889 #define DEIER _MMIO(0x4400c)
5890
5891 #define GTISR _MMIO(0x44010)
5892 #define GTIMR _MMIO(0x44014)
5893 #define GTIIR _MMIO(0x44018)
5894 #define GTIER _MMIO(0x4401c)
5895
5896 #define GEN8_MASTER_IRQ _MMIO(0x44200)
5897 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
5898 #define GEN8_PCU_IRQ (1<<30)
5899 #define GEN8_DE_PCH_IRQ (1<<23)
5900 #define GEN8_DE_MISC_IRQ (1<<22)
5901 #define GEN8_DE_PORT_IRQ (1<<20)
5902 #define GEN8_DE_PIPE_C_IRQ (1<<18)
5903 #define GEN8_DE_PIPE_B_IRQ (1<<17)
5904 #define GEN8_DE_PIPE_A_IRQ (1<<16)
5905 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
5906 #define GEN8_GT_VECS_IRQ (1<<6)
5907 #define GEN8_GT_PM_IRQ (1<<4)
5908 #define GEN8_GT_VCS2_IRQ (1<<3)
5909 #define GEN8_GT_VCS1_IRQ (1<<2)
5910 #define GEN8_GT_BCS_IRQ (1<<1)
5911 #define GEN8_GT_RCS_IRQ (1<<0)
5912
5913 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5914 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5915 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5916 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
5917
5918 #define GEN8_RCS_IRQ_SHIFT 0
5919 #define GEN8_BCS_IRQ_SHIFT 16
5920 #define GEN8_VCS1_IRQ_SHIFT 0
5921 #define GEN8_VCS2_IRQ_SHIFT 16
5922 #define GEN8_VECS_IRQ_SHIFT 0
5923 #define GEN8_WD_IRQ_SHIFT 16
5924
5925 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5926 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5927 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5928 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
5929 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
5930 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5931 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5932 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5933 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5934 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5935 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
5936 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
5937 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5938 #define GEN8_PIPE_VSYNC (1 << 1)
5939 #define GEN8_PIPE_VBLANK (1 << 0)
5940 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5941 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
5942 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5943 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5944 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5945 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
5946 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5947 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5948 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5949 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
5950 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5951 (GEN8_PIPE_CURSOR_FAULT | \
5952 GEN8_PIPE_SPRITE_FAULT | \
5953 GEN8_PIPE_PRIMARY_FAULT)
5954 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5955 (GEN9_PIPE_CURSOR_FAULT | \
5956 GEN9_PIPE_PLANE4_FAULT | \
5957 GEN9_PIPE_PLANE3_FAULT | \
5958 GEN9_PIPE_PLANE2_FAULT | \
5959 GEN9_PIPE_PLANE1_FAULT)
5960
5961 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
5962 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
5963 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
5964 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
5965 #define GEN9_AUX_CHANNEL_D (1 << 27)
5966 #define GEN9_AUX_CHANNEL_C (1 << 26)
5967 #define GEN9_AUX_CHANNEL_B (1 << 25)
5968 #define BXT_DE_PORT_HP_DDIC (1 << 5)
5969 #define BXT_DE_PORT_HP_DDIB (1 << 4)
5970 #define BXT_DE_PORT_HP_DDIA (1 << 3)
5971 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5972 BXT_DE_PORT_HP_DDIB | \
5973 BXT_DE_PORT_HP_DDIC)
5974 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
5975 #define BXT_DE_PORT_GMBUS (1 << 1)
5976 #define GEN8_AUX_CHANNEL_A (1 << 0)
5977
5978 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
5979 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
5980 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
5981 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
5982 #define GEN8_DE_MISC_GSE (1 << 27)
5983
5984 #define GEN8_PCU_ISR _MMIO(0x444e0)
5985 #define GEN8_PCU_IMR _MMIO(0x444e4)
5986 #define GEN8_PCU_IIR _MMIO(0x444e8)
5987 #define GEN8_PCU_IER _MMIO(0x444ec)
5988
5989 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
5990 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
5991 #define ILK_ELPIN_409_SELECT (1 << 25)
5992 #define ILK_DPARB_GATE (1<<22)
5993 #define ILK_VSDPFD_FULL (1<<21)
5994 #define FUSE_STRAP _MMIO(0x42014)
5995 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5996 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5997 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5998 #define IVB_PIPE_C_DISABLE (1 << 28)
5999 #define ILK_HDCP_DISABLE (1 << 25)
6000 #define ILK_eDP_A_DISABLE (1 << 24)
6001 #define HSW_CDCLK_LIMIT (1 << 24)
6002 #define ILK_DESKTOP (1 << 23)
6003
6004 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
6005 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6006 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6007 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6008 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6009 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
6010
6011 #define IVB_CHICKEN3 _MMIO(0x4200c)
6012 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6013 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6014
6015 #define CHICKEN_PAR1_1 _MMIO(0x42080)
6016 #define DPA_MASK_VBLANK_SRD (1 << 15)
6017 #define FORCE_ARB_IDLE_PLANES (1 << 14)
6018
6019 #define _CHICKEN_PIPESL_1_A 0x420b0
6020 #define _CHICKEN_PIPESL_1_B 0x420b4
6021 #define HSW_FBCQ_DIS (1 << 22)
6022 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
6023 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
6024
6025 #define DISP_ARB_CTL _MMIO(0x45000)
6026 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
6027 #define DISP_FBC_WM_DIS (1<<15)
6028 #define DISP_ARB_CTL2 _MMIO(0x45004)
6029 #define DISP_DATA_PARTITION_5_6 (1<<6)
6030 #define DBUF_CTL _MMIO(0x45008)
6031 #define DBUF_POWER_REQUEST (1<<31)
6032 #define DBUF_POWER_STATE (1<<30)
6033 #define GEN7_MSG_CTL _MMIO(0x45010)
6034 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
6035 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
6036 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6037 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
6038
6039 #define SKL_DFSM _MMIO(0x51000)
6040 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6041 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6042 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6043 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6044 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
6045 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6046 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6047 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
6048
6049 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6050 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6051
6052 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
6053 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6054
6055 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6056 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6057
6058 /* GEN7 chicken */
6059 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
6060 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
6061 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
6062 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
6063 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
6064
6065 #define HIZ_CHICKEN _MMIO(0x7018)
6066 # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6067 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
6068
6069 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
6070 #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6071
6072 #define GEN7_L3SQCREG1 _MMIO(0xB010)
6073 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6074
6075 #define GEN8_L3SQCREG1 _MMIO(0xB100)
6076 #define BDW_WA_L3SQCREG1_DEFAULT 0x784000
6077
6078 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
6079 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
6080 #define GEN7_L3AGDIS (1<<19)
6081 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
6082 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
6083
6084 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
6085 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6086
6087 #define GEN7_L3SQCREG4 _MMIO(0xb034)
6088 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6089
6090 #define GEN8_L3SQCREG4 _MMIO(0xb118)
6091 #define GEN8_LQSC_RO_PERF_DIS (1<<27)
6092 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
6093
6094 /* GEN8 chicken */
6095 #define HDC_CHICKEN0 _MMIO(0x7300)
6096 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
6097 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
6098 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6099 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6100 #define HDC_FORCE_NON_COHERENT (1<<4)
6101 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
6102
6103 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6104
6105 /* GEN9 chicken */
6106 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
6107 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6108
6109 /* WaCatErrorRejectionIssue */
6110 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
6111 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6112
6113 #define HSW_SCRATCH1 _MMIO(0xb038)
6114 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6115
6116 #define BDW_SCRATCH1 _MMIO(0xb11c)
6117 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6118
6119 /* PCH */
6120
6121 /* south display engine interrupt: IBX */
6122 #define SDE_AUDIO_POWER_D (1 << 27)
6123 #define SDE_AUDIO_POWER_C (1 << 26)
6124 #define SDE_AUDIO_POWER_B (1 << 25)
6125 #define SDE_AUDIO_POWER_SHIFT (25)
6126 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6127 #define SDE_GMBUS (1 << 24)
6128 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6129 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6130 #define SDE_AUDIO_HDCP_MASK (3 << 22)
6131 #define SDE_AUDIO_TRANSB (1 << 21)
6132 #define SDE_AUDIO_TRANSA (1 << 20)
6133 #define SDE_AUDIO_TRANS_MASK (3 << 20)
6134 #define SDE_POISON (1 << 19)
6135 /* 18 reserved */
6136 #define SDE_FDI_RXB (1 << 17)
6137 #define SDE_FDI_RXA (1 << 16)
6138 #define SDE_FDI_MASK (3 << 16)
6139 #define SDE_AUXD (1 << 15)
6140 #define SDE_AUXC (1 << 14)
6141 #define SDE_AUXB (1 << 13)
6142 #define SDE_AUX_MASK (7 << 13)
6143 /* 12 reserved */
6144 #define SDE_CRT_HOTPLUG (1 << 11)
6145 #define SDE_PORTD_HOTPLUG (1 << 10)
6146 #define SDE_PORTC_HOTPLUG (1 << 9)
6147 #define SDE_PORTB_HOTPLUG (1 << 8)
6148 #define SDE_SDVOB_HOTPLUG (1 << 6)
6149 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6150 SDE_SDVOB_HOTPLUG | \
6151 SDE_PORTB_HOTPLUG | \
6152 SDE_PORTC_HOTPLUG | \
6153 SDE_PORTD_HOTPLUG)
6154 #define SDE_TRANSB_CRC_DONE (1 << 5)
6155 #define SDE_TRANSB_CRC_ERR (1 << 4)
6156 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
6157 #define SDE_TRANSA_CRC_DONE (1 << 2)
6158 #define SDE_TRANSA_CRC_ERR (1 << 1)
6159 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
6160 #define SDE_TRANS_MASK (0x3f)
6161
6162 /* south display engine interrupt: CPT/PPT */
6163 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
6164 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
6165 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
6166 #define SDE_AUDIO_POWER_SHIFT_CPT 29
6167 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6168 #define SDE_AUXD_CPT (1 << 27)
6169 #define SDE_AUXC_CPT (1 << 26)
6170 #define SDE_AUXB_CPT (1 << 25)
6171 #define SDE_AUX_MASK_CPT (7 << 25)
6172 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
6173 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
6174 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6175 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6176 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
6177 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
6178 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
6179 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
6180 SDE_SDVOB_HOTPLUG_CPT | \
6181 SDE_PORTD_HOTPLUG_CPT | \
6182 SDE_PORTC_HOTPLUG_CPT | \
6183 SDE_PORTB_HOTPLUG_CPT)
6184 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6185 SDE_PORTD_HOTPLUG_CPT | \
6186 SDE_PORTC_HOTPLUG_CPT | \
6187 SDE_PORTB_HOTPLUG_CPT | \
6188 SDE_PORTA_HOTPLUG_SPT)
6189 #define SDE_GMBUS_CPT (1 << 17)
6190 #define SDE_ERROR_CPT (1 << 16)
6191 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6192 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6193 #define SDE_FDI_RXC_CPT (1 << 8)
6194 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6195 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6196 #define SDE_FDI_RXB_CPT (1 << 4)
6197 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6198 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6199 #define SDE_FDI_RXA_CPT (1 << 0)
6200 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6201 SDE_AUDIO_CP_REQ_B_CPT | \
6202 SDE_AUDIO_CP_REQ_A_CPT)
6203 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6204 SDE_AUDIO_CP_CHG_B_CPT | \
6205 SDE_AUDIO_CP_CHG_A_CPT)
6206 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6207 SDE_FDI_RXB_CPT | \
6208 SDE_FDI_RXA_CPT)
6209
6210 #define SDEISR _MMIO(0xc4000)
6211 #define SDEIMR _MMIO(0xc4004)
6212 #define SDEIIR _MMIO(0xc4008)
6213 #define SDEIER _MMIO(0xc400c)
6214
6215 #define SERR_INT _MMIO(0xc4040)
6216 #define SERR_INT_POISON (1<<31)
6217 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6218 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6219 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
6220 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
6221
6222 /* digital port hotplug */
6223 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
6224 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6225 #define BXT_DDIA_HPD_INVERT (1 << 27)
6226 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6227 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6228 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6229 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
6230 #define PORTD_HOTPLUG_ENABLE (1 << 20)
6231 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6232 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6233 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6234 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6235 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6236 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
6237 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6238 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6239 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
6240 #define PORTC_HOTPLUG_ENABLE (1 << 12)
6241 #define BXT_DDIC_HPD_INVERT (1 << 11)
6242 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6243 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6244 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6245 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6246 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6247 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
6248 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6249 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6250 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
6251 #define PORTB_HOTPLUG_ENABLE (1 << 4)
6252 #define BXT_DDIB_HPD_INVERT (1 << 3)
6253 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6254 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6255 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6256 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6257 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6258 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
6259 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6260 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6261 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
6262 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6263 BXT_DDIB_HPD_INVERT | \
6264 BXT_DDIC_HPD_INVERT)
6265
6266 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
6267 #define PORTE_HOTPLUG_ENABLE (1 << 4)
6268 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
6269 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6270 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6271 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6272
6273 #define PCH_GPIOA _MMIO(0xc5010)
6274 #define PCH_GPIOB _MMIO(0xc5014)
6275 #define PCH_GPIOC _MMIO(0xc5018)
6276 #define PCH_GPIOD _MMIO(0xc501c)
6277 #define PCH_GPIOE _MMIO(0xc5020)
6278 #define PCH_GPIOF _MMIO(0xc5024)
6279
6280 #define PCH_GMBUS0 _MMIO(0xc5100)
6281 #define PCH_GMBUS1 _MMIO(0xc5104)
6282 #define PCH_GMBUS2 _MMIO(0xc5108)
6283 #define PCH_GMBUS3 _MMIO(0xc510c)
6284 #define PCH_GMBUS4 _MMIO(0xc5110)
6285 #define PCH_GMBUS5 _MMIO(0xc5120)
6286
6287 #define _PCH_DPLL_A 0xc6014
6288 #define _PCH_DPLL_B 0xc6018
6289 #define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
6290
6291 #define _PCH_FPA0 0xc6040
6292 #define FP_CB_TUNE (0x3<<22)
6293 #define _PCH_FPA1 0xc6044
6294 #define _PCH_FPB0 0xc6048
6295 #define _PCH_FPB1 0xc604c
6296 #define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6297 #define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
6298
6299 #define PCH_DPLL_TEST _MMIO(0xc606c)
6300
6301 #define PCH_DREF_CONTROL _MMIO(0xC6200)
6302 #define DREF_CONTROL_MASK 0x7fc3
6303 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6304 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6305 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6306 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6307 #define DREF_SSC_SOURCE_DISABLE (0<<11)
6308 #define DREF_SSC_SOURCE_ENABLE (2<<11)
6309 #define DREF_SSC_SOURCE_MASK (3<<11)
6310 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6311 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6312 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
6313 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
6314 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6315 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
6316 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
6317 #define DREF_SSC4_DOWNSPREAD (0<<6)
6318 #define DREF_SSC4_CENTERSPREAD (1<<6)
6319 #define DREF_SSC1_DISABLE (0<<1)
6320 #define DREF_SSC1_ENABLE (1<<1)
6321 #define DREF_SSC4_DISABLE (0)
6322 #define DREF_SSC4_ENABLE (1)
6323
6324 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
6325 #define FDL_TP1_TIMER_SHIFT 12
6326 #define FDL_TP1_TIMER_MASK (3<<12)
6327 #define FDL_TP2_TIMER_SHIFT 10
6328 #define FDL_TP2_TIMER_MASK (3<<10)
6329 #define RAWCLK_FREQ_MASK 0x3ff
6330
6331 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
6332
6333 #define PCH_SSC4_PARMS _MMIO(0xc6210)
6334 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
6335
6336 #define PCH_DPLL_SEL _MMIO(0xc7000)
6337 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
6338 #define TRANS_DPLLA_SEL(pipe) 0
6339 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
6340
6341 /* transcoder */
6342
6343 #define _PCH_TRANS_HTOTAL_A 0xe0000
6344 #define TRANS_HTOTAL_SHIFT 16
6345 #define TRANS_HACTIVE_SHIFT 0
6346 #define _PCH_TRANS_HBLANK_A 0xe0004
6347 #define TRANS_HBLANK_END_SHIFT 16
6348 #define TRANS_HBLANK_START_SHIFT 0
6349 #define _PCH_TRANS_HSYNC_A 0xe0008
6350 #define TRANS_HSYNC_END_SHIFT 16
6351 #define TRANS_HSYNC_START_SHIFT 0
6352 #define _PCH_TRANS_VTOTAL_A 0xe000c
6353 #define TRANS_VTOTAL_SHIFT 16
6354 #define TRANS_VACTIVE_SHIFT 0
6355 #define _PCH_TRANS_VBLANK_A 0xe0010
6356 #define TRANS_VBLANK_END_SHIFT 16
6357 #define TRANS_VBLANK_START_SHIFT 0
6358 #define _PCH_TRANS_VSYNC_A 0xe0014
6359 #define TRANS_VSYNC_END_SHIFT 16
6360 #define TRANS_VSYNC_START_SHIFT 0
6361 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
6362
6363 #define _PCH_TRANSA_DATA_M1 0xe0030
6364 #define _PCH_TRANSA_DATA_N1 0xe0034
6365 #define _PCH_TRANSA_DATA_M2 0xe0038
6366 #define _PCH_TRANSA_DATA_N2 0xe003c
6367 #define _PCH_TRANSA_LINK_M1 0xe0040
6368 #define _PCH_TRANSA_LINK_N1 0xe0044
6369 #define _PCH_TRANSA_LINK_M2 0xe0048
6370 #define _PCH_TRANSA_LINK_N2 0xe004c
6371
6372 /* Per-transcoder DIP controls (PCH) */
6373 #define _VIDEO_DIP_CTL_A 0xe0200
6374 #define _VIDEO_DIP_DATA_A 0xe0208
6375 #define _VIDEO_DIP_GCP_A 0xe0210
6376 #define GCP_COLOR_INDICATION (1 << 2)
6377 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6378 #define GCP_AV_MUTE (1 << 0)
6379
6380 #define _VIDEO_DIP_CTL_B 0xe1200
6381 #define _VIDEO_DIP_DATA_B 0xe1208
6382 #define _VIDEO_DIP_GCP_B 0xe1210
6383
6384 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6385 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6386 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6387
6388 /* Per-transcoder DIP controls (VLV) */
6389 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6390 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6391 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
6392
6393 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6394 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6395 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
6396
6397 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6398 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6399 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6400
6401 #define VLV_TVIDEO_DIP_CTL(pipe) \
6402 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
6403 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
6404 #define VLV_TVIDEO_DIP_DATA(pipe) \
6405 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
6406 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
6407 #define VLV_TVIDEO_DIP_GCP(pipe) \
6408 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6409 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
6410
6411 /* Haswell DIP controls */
6412
6413 #define _HSW_VIDEO_DIP_CTL_A 0x60200
6414 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6415 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6416 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6417 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6418 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6419 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6420 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6421 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6422 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6423 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6424 #define _HSW_VIDEO_DIP_GCP_A 0x60210
6425
6426 #define _HSW_VIDEO_DIP_CTL_B 0x61200
6427 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6428 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6429 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6430 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6431 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6432 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6433 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6434 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6435 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6436 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6437 #define _HSW_VIDEO_DIP_GCP_B 0x61210
6438
6439 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6440 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6441 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6442 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6443 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6444 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
6445
6446 #define _HSW_STEREO_3D_CTL_A 0x70020
6447 #define S3D_ENABLE (1<<31)
6448 #define _HSW_STEREO_3D_CTL_B 0x71020
6449
6450 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
6451
6452 #define _PCH_TRANS_HTOTAL_B 0xe1000
6453 #define _PCH_TRANS_HBLANK_B 0xe1004
6454 #define _PCH_TRANS_HSYNC_B 0xe1008
6455 #define _PCH_TRANS_VTOTAL_B 0xe100c
6456 #define _PCH_TRANS_VBLANK_B 0xe1010
6457 #define _PCH_TRANS_VSYNC_B 0xe1014
6458 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6459
6460 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6461 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6462 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6463 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6464 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6465 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6466 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
6467
6468 #define _PCH_TRANSB_DATA_M1 0xe1030
6469 #define _PCH_TRANSB_DATA_N1 0xe1034
6470 #define _PCH_TRANSB_DATA_M2 0xe1038
6471 #define _PCH_TRANSB_DATA_N2 0xe103c
6472 #define _PCH_TRANSB_LINK_M1 0xe1040
6473 #define _PCH_TRANSB_LINK_N1 0xe1044
6474 #define _PCH_TRANSB_LINK_M2 0xe1048
6475 #define _PCH_TRANSB_LINK_N2 0xe104c
6476
6477 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6478 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6479 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6480 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6481 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6482 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6483 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6484 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
6485
6486 #define _PCH_TRANSACONF 0xf0008
6487 #define _PCH_TRANSBCONF 0xf1008
6488 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6489 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
6490 #define TRANS_DISABLE (0<<31)
6491 #define TRANS_ENABLE (1<<31)
6492 #define TRANS_STATE_MASK (1<<30)
6493 #define TRANS_STATE_DISABLE (0<<30)
6494 #define TRANS_STATE_ENABLE (1<<30)
6495 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
6496 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
6497 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
6498 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
6499 #define TRANS_INTERLACE_MASK (7<<21)
6500 #define TRANS_PROGRESSIVE (0<<21)
6501 #define TRANS_INTERLACED (3<<21)
6502 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
6503 #define TRANS_8BPC (0<<5)
6504 #define TRANS_10BPC (1<<5)
6505 #define TRANS_6BPC (2<<5)
6506 #define TRANS_12BPC (3<<5)
6507
6508 #define _TRANSA_CHICKEN1 0xf0060
6509 #define _TRANSB_CHICKEN1 0xf1060
6510 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
6511 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
6512 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
6513 #define _TRANSA_CHICKEN2 0xf0064
6514 #define _TRANSB_CHICKEN2 0xf1064
6515 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
6516 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6517 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6518 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6519 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6520 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
6521
6522 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
6523 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
6524 #define FDIA_PHASE_SYNC_SHIFT_EN 18
6525 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6526 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6527 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
6528 #define SPT_PWM_GRANULARITY (1<<0)
6529 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
6530 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6531 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6532 #define LPT_PWM_GRANULARITY (1<<5)
6533 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
6534
6535 #define _FDI_RXA_CHICKEN 0xc200c
6536 #define _FDI_RXB_CHICKEN 0xc2010
6537 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6538 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
6539 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
6540
6541 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
6542 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
6543 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
6544 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
6545 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
6546
6547 /* CPU: FDI_TX */
6548 #define _FDI_TXA_CTL 0x60100
6549 #define _FDI_TXB_CTL 0x61100
6550 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
6551 #define FDI_TX_DISABLE (0<<31)
6552 #define FDI_TX_ENABLE (1<<31)
6553 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6554 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6555 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6556 #define FDI_LINK_TRAIN_NONE (3<<28)
6557 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6558 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6559 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6560 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6561 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6562 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6563 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6564 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
6565 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6566 SNB has different settings. */
6567 /* SNB A-stepping */
6568 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6569 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6570 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6571 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6572 /* SNB B-stepping */
6573 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6574 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6575 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6576 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6577 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
6578 #define FDI_DP_PORT_WIDTH_SHIFT 19
6579 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6580 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
6581 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
6582 /* Ironlake: hardwired to 1 */
6583 #define FDI_TX_PLL_ENABLE (1<<14)
6584
6585 /* Ivybridge has different bits for lolz */
6586 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6587 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6588 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6589 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6590
6591 /* both Tx and Rx */
6592 #define FDI_COMPOSITE_SYNC (1<<11)
6593 #define FDI_LINK_TRAIN_AUTO (1<<10)
6594 #define FDI_SCRAMBLING_ENABLE (0<<7)
6595 #define FDI_SCRAMBLING_DISABLE (1<<7)
6596
6597 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
6598 #define _FDI_RXA_CTL 0xf000c
6599 #define _FDI_RXB_CTL 0xf100c
6600 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
6601 #define FDI_RX_ENABLE (1<<31)
6602 /* train, dp width same as FDI_TX */
6603 #define FDI_FS_ERRC_ENABLE (1<<27)
6604 #define FDI_FE_ERRC_ENABLE (1<<26)
6605 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
6606 #define FDI_8BPC (0<<16)
6607 #define FDI_10BPC (1<<16)
6608 #define FDI_6BPC (2<<16)
6609 #define FDI_12BPC (3<<16)
6610 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
6611 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6612 #define FDI_RX_PLL_ENABLE (1<<13)
6613 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6614 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6615 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6616 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6617 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
6618 #define FDI_PCDCLK (1<<4)
6619 /* CPT */
6620 #define FDI_AUTO_TRAINING (1<<10)
6621 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6622 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6623 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6624 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6625 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
6626
6627 #define _FDI_RXA_MISC 0xf0010
6628 #define _FDI_RXB_MISC 0xf1010
6629 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6630 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6631 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6632 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6633 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
6634 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
6635 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
6636 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6637
6638 #define _FDI_RXA_TUSIZE1 0xf0030
6639 #define _FDI_RXA_TUSIZE2 0xf0038
6640 #define _FDI_RXB_TUSIZE1 0xf1030
6641 #define _FDI_RXB_TUSIZE2 0xf1038
6642 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6643 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
6644
6645 /* FDI_RX interrupt register format */
6646 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
6647 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6648 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6649 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6650 #define FDI_RX_FS_CODE_ERR (1<<6)
6651 #define FDI_RX_FE_CODE_ERR (1<<5)
6652 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6653 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
6654 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6655 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6656 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6657
6658 #define _FDI_RXA_IIR 0xf0014
6659 #define _FDI_RXA_IMR 0xf0018
6660 #define _FDI_RXB_IIR 0xf1014
6661 #define _FDI_RXB_IMR 0xf1018
6662 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6663 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
6664
6665 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
6666 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
6667
6668 #define PCH_LVDS _MMIO(0xe1180)
6669 #define LVDS_DETECTED (1 << 1)
6670
6671 /* vlv has 2 sets of panel control regs. */
6672 #define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6673 #define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6674 #define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
6675 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
6676 #define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6677 #define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6678
6679 #define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6680 #define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6681 #define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6682 #define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6683 #define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
6684
6685 #define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6686 #define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6687 #define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6688 #define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6689 #define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
6690
6691 #define _PCH_PP_STATUS 0xc7200
6692 #define _PCH_PP_CONTROL 0xc7204
6693 #define PANEL_UNLOCK_REGS (0xabcd << 16)
6694 #define PANEL_UNLOCK_MASK (0xffff << 16)
6695 #define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6696 #define BXT_POWER_CYCLE_DELAY_SHIFT 4
6697 #define EDP_FORCE_VDD (1 << 3)
6698 #define EDP_BLC_ENABLE (1 << 2)
6699 #define PANEL_POWER_RESET (1 << 1)
6700 #define PANEL_POWER_OFF (0 << 0)
6701 #define PANEL_POWER_ON (1 << 0)
6702 #define _PCH_PP_ON_DELAYS 0xc7208
6703 #define PANEL_PORT_SELECT_MASK (3 << 30)
6704 #define PANEL_PORT_SELECT_LVDS (0 << 30)
6705 #define PANEL_PORT_SELECT_DPA (1 << 30)
6706 #define PANEL_PORT_SELECT_DPC (2 << 30)
6707 #define PANEL_PORT_SELECT_DPD (3 << 30)
6708 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6709 #define PANEL_POWER_UP_DELAY_SHIFT 16
6710 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6711 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
6712
6713 #define _PCH_PP_OFF_DELAYS 0xc720c
6714 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6715 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
6716 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6717 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6718
6719 #define _PCH_PP_DIVISOR 0xc7210
6720 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6721 #define PP_REFERENCE_DIVIDER_SHIFT 8
6722 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6723 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
6724
6725 #define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6726 #define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6727 #define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6728 #define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6729 #define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6730
6731 /* BXT PPS changes - 2nd set of PPS registers */
6732 #define _BXT_PP_STATUS2 0xc7300
6733 #define _BXT_PP_CONTROL2 0xc7304
6734 #define _BXT_PP_ON_DELAYS2 0xc7308
6735 #define _BXT_PP_OFF_DELAYS2 0xc730c
6736
6737 #define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6738 #define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6739 #define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6740 #define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
6741
6742 #define _PCH_DP_B 0xe4100
6743 #define PCH_DP_B _MMIO(_PCH_DP_B)
6744 #define _PCH_DPB_AUX_CH_CTL 0xe4110
6745 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
6746 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
6747 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
6748 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
6749 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
6750
6751 #define _PCH_DP_C 0xe4200
6752 #define PCH_DP_C _MMIO(_PCH_DP_C)
6753 #define _PCH_DPC_AUX_CH_CTL 0xe4210
6754 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
6755 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
6756 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
6757 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
6758 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
6759
6760 #define _PCH_DP_D 0xe4300
6761 #define PCH_DP_D _MMIO(_PCH_DP_D)
6762 #define _PCH_DPD_AUX_CH_CTL 0xe4310
6763 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
6764 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
6765 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
6766 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
6767 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
6768
6769 #define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6770 #define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
6771
6772 /* CPT */
6773 #define PORT_TRANS_A_SEL_CPT 0
6774 #define PORT_TRANS_B_SEL_CPT (1<<29)
6775 #define PORT_TRANS_C_SEL_CPT (2<<29)
6776 #define PORT_TRANS_SEL_MASK (3<<29)
6777 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
6778 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6779 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
6780 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6781 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
6782
6783 #define _TRANS_DP_CTL_A 0xe0300
6784 #define _TRANS_DP_CTL_B 0xe1300
6785 #define _TRANS_DP_CTL_C 0xe2300
6786 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
6787 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
6788 #define TRANS_DP_PORT_SEL_B (0<<29)
6789 #define TRANS_DP_PORT_SEL_C (1<<29)
6790 #define TRANS_DP_PORT_SEL_D (2<<29)
6791 #define TRANS_DP_PORT_SEL_NONE (3<<29)
6792 #define TRANS_DP_PORT_SEL_MASK (3<<29)
6793 #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
6794 #define TRANS_DP_AUDIO_ONLY (1<<26)
6795 #define TRANS_DP_ENH_FRAMING (1<<18)
6796 #define TRANS_DP_8BPC (0<<9)
6797 #define TRANS_DP_10BPC (1<<9)
6798 #define TRANS_DP_6BPC (2<<9)
6799 #define TRANS_DP_12BPC (3<<9)
6800 #define TRANS_DP_BPC_MASK (3<<9)
6801 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6802 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
6803 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6804 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
6805 #define TRANS_DP_SYNC_MASK (3<<3)
6806
6807 /* SNB eDP training params */
6808 /* SNB A-stepping */
6809 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6810 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6811 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6812 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6813 /* SNB B-stepping */
6814 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6815 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6816 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6817 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6818 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
6819 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6820
6821 /* IVB */
6822 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6823 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6824 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6825 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6826 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6827 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
6828 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
6829
6830 /* legacy values */
6831 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6832 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6833 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6834 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6835 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6836
6837 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6838
6839 #define VLV_PMWGICZ _MMIO(0x1300a4)
6840
6841 #define RC6_LOCATION _MMIO(0xD40)
6842 #define RC6_CTX_IN_DRAM (1 << 0)
6843 #define RC6_CTX_BASE _MMIO(0xD48)
6844 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
6845 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6846 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6847 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6848 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6849 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6850 #define IDLE_TIME_MASK 0xFFFFF
6851 #define FORCEWAKE _MMIO(0xA18C)
6852 #define FORCEWAKE_VLV _MMIO(0x1300b0)
6853 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6854 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6855 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6856 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6857 #define FORCEWAKE_ACK _MMIO(0x130090)
6858 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
6859 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6860 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6861 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6862
6863 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
6864 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6865 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6866 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6867 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
6868 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6869 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6870 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6871 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6872 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6873 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6874 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
6875 #define FORCEWAKE_KERNEL 0x1
6876 #define FORCEWAKE_USER 0x2
6877 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
6878 #define ECOBUS _MMIO(0xa180)
6879 #define FORCEWAKE_MT_ENABLE (1<<5)
6880 #define VLV_SPAREG2H _MMIO(0xA194)
6881
6882 #define GTFIFODBG _MMIO(0x120000)
6883 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6884 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
6885 #define GT_FIFO_SBDROPERR (1<<6)
6886 #define GT_FIFO_BLOBDROPERR (1<<5)
6887 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
6888 #define GT_FIFO_DROPERR (1<<3)
6889 #define GT_FIFO_OVFERR (1<<2)
6890 #define GT_FIFO_IAWRERR (1<<1)
6891 #define GT_FIFO_IARDERR (1<<0)
6892
6893 #define GTFIFOCTL _MMIO(0x120008)
6894 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
6895 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
6896 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6897 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
6898
6899 #define HSW_IDICR _MMIO(0x9008)
6900 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6901 #define HSW_EDRAM_CAP _MMIO(0x120010)
6902 #define EDRAM_ENABLED 0x1
6903 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6904 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6905 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
6906
6907 #define GEN6_UCGCTL1 _MMIO(0x9400)
6908 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
6909 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
6910 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
6911
6912 #define GEN6_UCGCTL2 _MMIO(0x9404)
6913 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
6914 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6915 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
6916 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
6917 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
6918 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
6919
6920 #define GEN6_UCGCTL3 _MMIO(0x9408)
6921
6922 #define GEN7_UCGCTL4 _MMIO(0x940c)
6923 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6924
6925 #define GEN6_RCGCTL1 _MMIO(0x9410)
6926 #define GEN6_RCGCTL2 _MMIO(0x9414)
6927 #define GEN6_RSTCTL _MMIO(0x9420)
6928
6929 #define GEN8_UCGCTL6 _MMIO(0x9430)
6930 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
6931 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6932 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
6933
6934 #define GEN6_GFXPAUSE _MMIO(0xA000)
6935 #define GEN6_RPNSWREQ _MMIO(0xA008)
6936 #define GEN6_TURBO_DISABLE (1<<31)
6937 #define GEN6_FREQUENCY(x) ((x)<<25)
6938 #define HSW_FREQUENCY(x) ((x)<<24)
6939 #define GEN9_FREQUENCY(x) ((x)<<23)
6940 #define GEN6_OFFSET(x) ((x)<<19)
6941 #define GEN6_AGGRESSIVE_TURBO (0<<15)
6942 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6943 #define GEN6_RC_CONTROL _MMIO(0xA090)
6944 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6945 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6946 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6947 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6948 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6949 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
6950 #define GEN7_RC_CTL_TO_MODE (1<<28)
6951 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6952 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
6953 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6954 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
6955 #define GEN6_RPSTAT1 _MMIO(0xA01C)
6956 #define GEN6_CAGF_SHIFT 8
6957 #define HSW_CAGF_SHIFT 7
6958 #define GEN9_CAGF_SHIFT 23
6959 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
6960 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
6961 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
6962 #define GEN6_RP_CONTROL _MMIO(0xA024)
6963 #define GEN6_RP_MEDIA_TURBO (1<<11)
6964 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6965 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6966 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6967 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
6968 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
6969 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
6970 #define GEN6_RP_ENABLE (1<<7)
6971 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6972 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6973 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
6974 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
6975 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
6976 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
6977 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
6978 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
6979 #define GEN6_CURICONT_MASK 0xffffff
6980 #define GEN6_RP_CUR_UP _MMIO(0xA054)
6981 #define GEN6_CURBSYTAVG_MASK 0xffffff
6982 #define GEN6_RP_PREV_UP _MMIO(0xA058)
6983 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
6984 #define GEN6_CURIAVG_MASK 0xffffff
6985 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
6986 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
6987 #define GEN6_RP_UP_EI _MMIO(0xA068)
6988 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
6989 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
6990 #define GEN6_RPDEUHWTC _MMIO(0xA080)
6991 #define GEN6_RPDEUC _MMIO(0xA084)
6992 #define GEN6_RPDEUCSW _MMIO(0xA088)
6993 #define GEN6_RC_STATE _MMIO(0xA094)
6994 #define RC6_STATE (1 << 18)
6995 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
6996 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
6997 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
6998 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
6999 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7000 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
7001 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7002 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7003 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7004 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7005 #define VLV_RCEDATA _MMIO(0xA0BC)
7006 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7007 #define GEN6_PMINTRMSK _MMIO(0xA168)
7008 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
7009 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
7010 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7011 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7012 #define GEN9_PG_ENABLE _MMIO(0xA210)
7013 #define GEN9_RENDER_PG_ENABLE (1<<0)
7014 #define GEN9_MEDIA_PG_ENABLE (1<<1)
7015
7016 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
7017 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7018 #define PIXEL_OVERLAP_CNT_SHIFT 30
7019
7020 #define GEN6_PMISR _MMIO(0x44020)
7021 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7022 #define GEN6_PMIIR _MMIO(0x44028)
7023 #define GEN6_PMIER _MMIO(0x4402C)
7024 #define GEN6_PM_MBOX_EVENT (1<<25)
7025 #define GEN6_PM_THERMAL_EVENT (1<<24)
7026 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7027 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7028 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7029 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7030 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
7031 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
7032 GEN6_PM_RP_DOWN_THRESHOLD | \
7033 GEN6_PM_RP_DOWN_TIMEOUT)
7034
7035 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
7036 #define GEN7_GT_SCRATCH_REG_NUM 8
7037
7038 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
7039 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
7040 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7041
7042 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7043 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
7044 #define VLV_COUNT_RANGE_HIGH (1<<15)
7045 #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7046 #define VLV_RENDER_RC0_COUNT_EN (1<<4)
7047 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7048 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
7049 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7050 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7051 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
7052
7053 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7054 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7055 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7056 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
7057
7058 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
7059 #define GEN6_PCODE_READY (1<<31)
7060 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
7061 #define GEN6_PCODE_READ_RC6VIDS 0x5
7062 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7063 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
7064 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
7065 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
7066 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7067 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7068 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7069 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
7070 #define SKL_PCODE_CDCLK_CONTROL 0x7
7071 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7072 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
7073 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7074 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7075 #define GEN6_READ_OC_PARAMS 0xc
7076 #define GEN6_PCODE_READ_D_COMP 0x10
7077 #define GEN6_PCODE_WRITE_D_COMP 0x11
7078 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
7079 #define DISPLAY_IPS_CONTROL 0x19
7080 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
7081 #define GEN6_PCODE_DATA _MMIO(0x138128)
7082 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
7083 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
7084 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
7085
7086 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
7087 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
7088 #define GEN6_RCn_MASK 7
7089 #define GEN6_RC0 0
7090 #define GEN6_RC3 2
7091 #define GEN6_RC6 3
7092 #define GEN6_RC7 4
7093
7094 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
7095 #define GEN8_LSLICESTAT_MASK 0x7
7096
7097 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7098 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
7099 #define CHV_SS_PG_ENABLE (1<<1)
7100 #define CHV_EU08_PG_ENABLE (1<<9)
7101 #define CHV_EU19_PG_ENABLE (1<<17)
7102 #define CHV_EU210_PG_ENABLE (1<<25)
7103
7104 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7105 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
7106 #define CHV_EU311_PG_ENABLE (1<<1)
7107
7108 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7109 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
7110 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7111
7112 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7113 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7114 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7115 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7116 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7117 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7118 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7119 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7120 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7121 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7122
7123 #define GEN7_MISCCPCTL _MMIO(0x9424)
7124 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7125 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7126 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
7127 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
7128
7129 #define GEN8_GARBCNTL _MMIO(0xB004)
7130 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7131
7132 /* IVYBRIDGE DPF */
7133 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
7134 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7135 #define GEN7_PARITY_ERROR_VALID (1<<13)
7136 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7137 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7138 #define GEN7_PARITY_ERROR_ROW(reg) \
7139 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7140 #define GEN7_PARITY_ERROR_BANK(reg) \
7141 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7142 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
7143 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7144 #define GEN7_L3CDERRST1_ENABLE (1<<7)
7145
7146 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
7147 #define GEN7_L3LOG_SIZE 0x80
7148
7149 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7150 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
7151 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
7152 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
7153 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
7154 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7155
7156 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
7157 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
7158 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
7159
7160 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
7161 #define FLOW_CONTROL_ENABLE (1<<15)
7162 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
7163 #define STALL_DOP_GATING_DISABLE (1<<5)
7164
7165 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7166 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
7167 #define DOP_CLOCK_GATING_DISABLE (1<<0)
7168
7169 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
7170 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7171
7172 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
7173 #define GEN8_ST_PO_DISABLE (1<<13)
7174
7175 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
7176 #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
7177 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
7178 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
7179 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
7180
7181 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
7182 #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7183
7184 /* Audio */
7185 #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
7186 #define INTEL_AUDIO_DEVCL 0x808629FB
7187 #define INTEL_AUDIO_DEVBLC 0x80862801
7188 #define INTEL_AUDIO_DEVCTG 0x80862802
7189
7190 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
7191 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7192 #define G4X_ELDV_DEVCTG (1 << 14)
7193 #define G4X_ELD_ADDR_MASK (0xf << 5)
7194 #define G4X_ELD_ACK (1 << 4)
7195 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
7196
7197 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
7198 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
7199 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7200 _IBX_HDMIW_HDMIEDID_B)
7201 #define _IBX_AUD_CNTL_ST_A 0xE20B4
7202 #define _IBX_AUD_CNTL_ST_B 0xE21B4
7203 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7204 _IBX_AUD_CNTL_ST_B)
7205 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7206 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7207 #define IBX_ELD_ACK (1 << 4)
7208 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
7209 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7210 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
7211
7212 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
7213 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
7214 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
7215 #define _CPT_AUD_CNTL_ST_A 0xE50B4
7216 #define _CPT_AUD_CNTL_ST_B 0xE51B4
7217 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7218 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
7219
7220 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7221 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
7222 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
7223 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7224 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
7225 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7226 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
7227
7228 /* These are the 4 32-bit write offset registers for each stream
7229 * output buffer. It determines the offset from the
7230 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7231 */
7232 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
7233
7234 #define _IBX_AUD_CONFIG_A 0xe2000
7235 #define _IBX_AUD_CONFIG_B 0xe2100
7236 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
7237 #define _CPT_AUD_CONFIG_A 0xe5000
7238 #define _CPT_AUD_CONFIG_B 0xe5100
7239 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
7240 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7241 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
7242 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
7243
7244 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7245 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7246 #define AUD_CONFIG_UPPER_N_SHIFT 20
7247 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
7248 #define AUD_CONFIG_LOWER_N_SHIFT 4
7249 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
7250 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
7251 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7252 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7253 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7254 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7255 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7256 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7257 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7258 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7259 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7260 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7261 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
7262 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7263
7264 /* HSW Audio */
7265 #define _HSW_AUD_CONFIG_A 0x65000
7266 #define _HSW_AUD_CONFIG_B 0x65100
7267 #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
7268
7269 #define _HSW_AUD_MISC_CTRL_A 0x65010
7270 #define _HSW_AUD_MISC_CTRL_B 0x65110
7271 #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
7272
7273 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7274 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7275 #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
7276
7277 /* Audio Digital Converter */
7278 #define _HSW_AUD_DIG_CNVT_1 0x65080
7279 #define _HSW_AUD_DIG_CNVT_2 0x65180
7280 #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
7281 #define DIP_PORT_SEL_MASK 0x3
7282
7283 #define _HSW_AUD_EDID_DATA_A 0x65050
7284 #define _HSW_AUD_EDID_DATA_B 0x65150
7285 #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
7286
7287 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7288 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
7289 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7290 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7291 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7292 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
7293
7294 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
7295 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7296
7297 /* HSW Power Wells */
7298 #define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7299 #define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7300 #define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7301 #define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
7302 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7303 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
7304 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
7305 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7306 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
7307 #define HSW_PWR_WELL_FORCE_ON (1<<19)
7308 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
7309
7310 /* SKL Fuse Status */
7311 #define SKL_FUSE_STATUS _MMIO(0x42000)
7312 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7313 #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7314 #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7315 #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7316
7317 /* Per-pipe DDI Function Control */
7318 #define _TRANS_DDI_FUNC_CTL_A 0x60400
7319 #define _TRANS_DDI_FUNC_CTL_B 0x61400
7320 #define _TRANS_DDI_FUNC_CTL_C 0x62400
7321 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
7322 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
7323
7324 #define TRANS_DDI_FUNC_ENABLE (1<<31)
7325 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
7326 #define TRANS_DDI_PORT_MASK (7<<28)
7327 #define TRANS_DDI_PORT_SHIFT 28
7328 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7329 #define TRANS_DDI_PORT_NONE (0<<28)
7330 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7331 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7332 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7333 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7334 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7335 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7336 #define TRANS_DDI_BPC_MASK (7<<20)
7337 #define TRANS_DDI_BPC_8 (0<<20)
7338 #define TRANS_DDI_BPC_10 (1<<20)
7339 #define TRANS_DDI_BPC_6 (2<<20)
7340 #define TRANS_DDI_BPC_12 (3<<20)
7341 #define TRANS_DDI_PVSYNC (1<<17)
7342 #define TRANS_DDI_PHSYNC (1<<16)
7343 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7344 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7345 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7346 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7347 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
7348 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
7349 #define TRANS_DDI_BFI_ENABLE (1<<4)
7350
7351 /* DisplayPort Transport Control */
7352 #define _DP_TP_CTL_A 0x64040
7353 #define _DP_TP_CTL_B 0x64140
7354 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
7355 #define DP_TP_CTL_ENABLE (1<<31)
7356 #define DP_TP_CTL_MODE_SST (0<<27)
7357 #define DP_TP_CTL_MODE_MST (1<<27)
7358 #define DP_TP_CTL_FORCE_ACT (1<<25)
7359 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
7360 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
7361 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7362 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7363 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
7364 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7365 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
7366 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
7367 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
7368
7369 /* DisplayPort Transport Status */
7370 #define _DP_TP_STATUS_A 0x64044
7371 #define _DP_TP_STATUS_B 0x64144
7372 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
7373 #define DP_TP_STATUS_IDLE_DONE (1<<25)
7374 #define DP_TP_STATUS_ACT_SENT (1<<24)
7375 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7376 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7377 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7378 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7379 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
7380
7381 /* DDI Buffer Control */
7382 #define _DDI_BUF_CTL_A 0x64000
7383 #define _DDI_BUF_CTL_B 0x64100
7384 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
7385 #define DDI_BUF_CTL_ENABLE (1<<31)
7386 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
7387 #define DDI_BUF_EMP_MASK (0xf<<24)
7388 #define DDI_BUF_PORT_REVERSAL (1<<16)
7389 #define DDI_BUF_IS_IDLE (1<<7)
7390 #define DDI_A_4_LANES (1<<4)
7391 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
7392 #define DDI_PORT_WIDTH_MASK (7 << 1)
7393 #define DDI_PORT_WIDTH_SHIFT 1
7394 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
7395
7396 /* DDI Buffer Translations */
7397 #define _DDI_BUF_TRANS_A 0x64E00
7398 #define _DDI_BUF_TRANS_B 0x64E60
7399 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7400 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
7401
7402 /* Sideband Interface (SBI) is programmed indirectly, via
7403 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7404 * which contains the payload */
7405 #define SBI_ADDR _MMIO(0xC6000)
7406 #define SBI_DATA _MMIO(0xC6004)
7407 #define SBI_CTL_STAT _MMIO(0xC6008)
7408 #define SBI_CTL_DEST_ICLK (0x0<<16)
7409 #define SBI_CTL_DEST_MPHY (0x1<<16)
7410 #define SBI_CTL_OP_IORD (0x2<<8)
7411 #define SBI_CTL_OP_IOWR (0x3<<8)
7412 #define SBI_CTL_OP_CRRD (0x6<<8)
7413 #define SBI_CTL_OP_CRWR (0x7<<8)
7414 #define SBI_RESPONSE_FAIL (0x1<<1)
7415 #define SBI_RESPONSE_SUCCESS (0x0<<1)
7416 #define SBI_BUSY (0x1<<0)
7417 #define SBI_READY (0x0<<0)
7418
7419 /* SBI offsets */
7420 #define SBI_SSCDIVINTPHASE 0x0200
7421 #define SBI_SSCDIVINTPHASE6 0x0600
7422 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7423 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
7424 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7425 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7426 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
7427 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
7428 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
7429 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
7430 #define SBI_SSCDITHPHASE 0x0204
7431 #define SBI_SSCCTL 0x020c
7432 #define SBI_SSCCTL6 0x060C
7433 #define SBI_SSCCTL_PATHALT (1<<3)
7434 #define SBI_SSCCTL_DISABLE (1<<0)
7435 #define SBI_SSCAUXDIV6 0x0610
7436 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7437 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
7438 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
7439 #define SBI_DBUFF0 0x2a00
7440 #define SBI_GEN0 0x1f00
7441 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
7442
7443 /* LPT PIXCLK_GATE */
7444 #define PIXCLK_GATE _MMIO(0xC6020)
7445 #define PIXCLK_GATE_UNGATE (1<<0)
7446 #define PIXCLK_GATE_GATE (0<<0)
7447
7448 /* SPLL */
7449 #define SPLL_CTL _MMIO(0x46020)
7450 #define SPLL_PLL_ENABLE (1<<31)
7451 #define SPLL_PLL_SSC (1<<28)
7452 #define SPLL_PLL_NON_SSC (2<<28)
7453 #define SPLL_PLL_LCPLL (3<<28)
7454 #define SPLL_PLL_REF_MASK (3<<28)
7455 #define SPLL_PLL_FREQ_810MHz (0<<26)
7456 #define SPLL_PLL_FREQ_1350MHz (1<<26)
7457 #define SPLL_PLL_FREQ_2700MHz (2<<26)
7458 #define SPLL_PLL_FREQ_MASK (3<<26)
7459
7460 /* WRPLL */
7461 #define _WRPLL_CTL1 0x46040
7462 #define _WRPLL_CTL2 0x46060
7463 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
7464 #define WRPLL_PLL_ENABLE (1<<31)
7465 #define WRPLL_PLL_SSC (1<<28)
7466 #define WRPLL_PLL_NON_SSC (2<<28)
7467 #define WRPLL_PLL_LCPLL (3<<28)
7468 #define WRPLL_PLL_REF_MASK (3<<28)
7469 /* WRPLL divider programming */
7470 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
7471 #define WRPLL_DIVIDER_REF_MASK (0xff)
7472 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
7473 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7474 #define WRPLL_DIVIDER_POST_SHIFT 8
7475 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
7476 #define WRPLL_DIVIDER_FB_SHIFT 16
7477 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
7478
7479 /* Port clock selection */
7480 #define _PORT_CLK_SEL_A 0x46100
7481 #define _PORT_CLK_SEL_B 0x46104
7482 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
7483 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7484 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7485 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
7486 #define PORT_CLK_SEL_SPLL (3<<29)
7487 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
7488 #define PORT_CLK_SEL_WRPLL1 (4<<29)
7489 #define PORT_CLK_SEL_WRPLL2 (5<<29)
7490 #define PORT_CLK_SEL_NONE (7<<29)
7491 #define PORT_CLK_SEL_MASK (7<<29)
7492
7493 /* Transcoder clock selection */
7494 #define _TRANS_CLK_SEL_A 0x46140
7495 #define _TRANS_CLK_SEL_B 0x46144
7496 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
7497 /* For each transcoder, we need to select the corresponding port clock */
7498 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
7499 #define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
7500
7501 #define _TRANSA_MSA_MISC 0x60410
7502 #define _TRANSB_MSA_MISC 0x61410
7503 #define _TRANSC_MSA_MISC 0x62410
7504 #define _TRANS_EDP_MSA_MISC 0x6f410
7505 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
7506
7507 #define TRANS_MSA_SYNC_CLK (1<<0)
7508 #define TRANS_MSA_6_BPC (0<<5)
7509 #define TRANS_MSA_8_BPC (1<<5)
7510 #define TRANS_MSA_10_BPC (2<<5)
7511 #define TRANS_MSA_12_BPC (3<<5)
7512 #define TRANS_MSA_16_BPC (4<<5)
7513
7514 /* LCPLL Control */
7515 #define LCPLL_CTL _MMIO(0x130040)
7516 #define LCPLL_PLL_DISABLE (1<<31)
7517 #define LCPLL_PLL_LOCK (1<<30)
7518 #define LCPLL_CLK_FREQ_MASK (3<<26)
7519 #define LCPLL_CLK_FREQ_450 (0<<26)
7520 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7521 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7522 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
7523 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
7524 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
7525 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
7526 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
7527 #define LCPLL_CD_SOURCE_FCLK (1<<21)
7528 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7529
7530 /*
7531 * SKL Clocks
7532 */
7533
7534 /* CDCLK_CTL */
7535 #define CDCLK_CTL _MMIO(0x46000)
7536 #define CDCLK_FREQ_SEL_MASK (3<<26)
7537 #define CDCLK_FREQ_450_432 (0<<26)
7538 #define CDCLK_FREQ_540 (1<<26)
7539 #define CDCLK_FREQ_337_308 (2<<26)
7540 #define CDCLK_FREQ_675_617 (3<<26)
7541 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7542
7543 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7544 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7545 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7546 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7547 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7548 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7549
7550 /* LCPLL_CTL */
7551 #define LCPLL1_CTL _MMIO(0x46010)
7552 #define LCPLL2_CTL _MMIO(0x46014)
7553 #define LCPLL_PLL_ENABLE (1<<31)
7554
7555 /* DPLL control1 */
7556 #define DPLL_CTRL1 _MMIO(0x6C058)
7557 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7558 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
7559 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7560 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7561 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
7562 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
7563 #define DPLL_CTRL1_LINK_RATE_2700 0
7564 #define DPLL_CTRL1_LINK_RATE_1350 1
7565 #define DPLL_CTRL1_LINK_RATE_810 2
7566 #define DPLL_CTRL1_LINK_RATE_1620 3
7567 #define DPLL_CTRL1_LINK_RATE_1080 4
7568 #define DPLL_CTRL1_LINK_RATE_2160 5
7569
7570 /* DPLL control2 */
7571 #define DPLL_CTRL2 _MMIO(0x6C05C)
7572 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
7573 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
7574 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
7575 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
7576 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7577
7578 /* DPLL Status */
7579 #define DPLL_STATUS _MMIO(0x6C060)
7580 #define DPLL_LOCK(id) (1<<((id)*8))
7581
7582 /* DPLL cfg */
7583 #define _DPLL1_CFGCR1 0x6C040
7584 #define _DPLL2_CFGCR1 0x6C048
7585 #define _DPLL3_CFGCR1 0x6C050
7586 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7587 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7588 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
7589 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7590
7591 #define _DPLL1_CFGCR2 0x6C044
7592 #define _DPLL2_CFGCR2 0x6C04C
7593 #define _DPLL3_CFGCR2 0x6C054
7594 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7595 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7596 #define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
7597 #define DPLL_CFGCR2_KDIV_MASK (3<<5)
7598 #define DPLL_CFGCR2_KDIV(x) ((x)<<5)
7599 #define DPLL_CFGCR2_KDIV_5 (0<<5)
7600 #define DPLL_CFGCR2_KDIV_2 (1<<5)
7601 #define DPLL_CFGCR2_KDIV_3 (2<<5)
7602 #define DPLL_CFGCR2_KDIV_1 (3<<5)
7603 #define DPLL_CFGCR2_PDIV_MASK (7<<2)
7604 #define DPLL_CFGCR2_PDIV(x) ((x)<<2)
7605 #define DPLL_CFGCR2_PDIV_1 (0<<2)
7606 #define DPLL_CFGCR2_PDIV_2 (1<<2)
7607 #define DPLL_CFGCR2_PDIV_3 (2<<2)
7608 #define DPLL_CFGCR2_PDIV_7 (4<<2)
7609 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7610
7611 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
7612 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
7613
7614 /* BXT display engine PLL */
7615 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
7616 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7617 #define BXT_DE_PLL_RATIO_MASK 0xff
7618
7619 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
7620 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7621 #define BXT_DE_PLL_LOCK (1 << 30)
7622
7623 /* GEN9 DC */
7624 #define DC_STATE_EN _MMIO(0x45504)
7625 #define DC_STATE_DISABLE 0
7626 #define DC_STATE_EN_UPTO_DC5 (1<<0)
7627 #define DC_STATE_EN_DC9 (1<<3)
7628 #define DC_STATE_EN_UPTO_DC6 (2<<0)
7629 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7630
7631 #define DC_STATE_DEBUG _MMIO(0x45520)
7632 #define DC_STATE_DEBUG_MASK_CORES (1<<0)
7633 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7634
7635 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7636 * since on HSW we can't write to it using I915_WRITE. */
7637 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7638 #define D_COMP_BDW _MMIO(0x138144)
7639 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7640 #define D_COMP_COMP_FORCE (1<<8)
7641 #define D_COMP_COMP_DISABLE (1<<0)
7642
7643 /* Pipe WM_LINETIME - watermark line time */
7644 #define _PIPE_WM_LINETIME_A 0x45270
7645 #define _PIPE_WM_LINETIME_B 0x45274
7646 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
7647 #define PIPE_WM_LINETIME_MASK (0x1ff)
7648 #define PIPE_WM_LINETIME_TIME(x) ((x))
7649 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
7650 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
7651
7652 /* SFUSE_STRAP */
7653 #define SFUSE_STRAP _MMIO(0xc2014)
7654 #define SFUSE_STRAP_FUSE_LOCK (1<<13)
7655 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
7656 #define SFUSE_STRAP_CRT_DISABLED (1<<6)
7657 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7658 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7659 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
7660
7661 #define WM_MISC _MMIO(0x45260)
7662 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7663
7664 #define WM_DBG _MMIO(0x45280)
7665 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7666 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7667 #define WM_DBG_DISALLOW_SPRITE (1<<2)
7668
7669 /* pipe CSC */
7670 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7671 #define _PIPE_A_CSC_COEFF_BY 0x49014
7672 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7673 #define _PIPE_A_CSC_COEFF_BU 0x4901c
7674 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7675 #define _PIPE_A_CSC_COEFF_BV 0x49024
7676 #define _PIPE_A_CSC_MODE 0x49028
7677 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7678 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7679 #define CSC_MODE_YUV_TO_RGB (1 << 0)
7680 #define _PIPE_A_CSC_PREOFF_HI 0x49030
7681 #define _PIPE_A_CSC_PREOFF_ME 0x49034
7682 #define _PIPE_A_CSC_PREOFF_LO 0x49038
7683 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
7684 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
7685 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
7686
7687 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7688 #define _PIPE_B_CSC_COEFF_BY 0x49114
7689 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7690 #define _PIPE_B_CSC_COEFF_BU 0x4911c
7691 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7692 #define _PIPE_B_CSC_COEFF_BV 0x49124
7693 #define _PIPE_B_CSC_MODE 0x49128
7694 #define _PIPE_B_CSC_PREOFF_HI 0x49130
7695 #define _PIPE_B_CSC_PREOFF_ME 0x49134
7696 #define _PIPE_B_CSC_PREOFF_LO 0x49138
7697 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
7698 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
7699 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
7700
7701 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7702 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7703 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7704 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7705 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7706 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7707 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7708 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7709 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7710 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7711 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7712 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7713 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7714
7715 /* pipe degamma/gamma LUTs on IVB+ */
7716 #define _PAL_PREC_INDEX_A 0x4A400
7717 #define _PAL_PREC_INDEX_B 0x4AC00
7718 #define _PAL_PREC_INDEX_C 0x4B400
7719 #define PAL_PREC_10_12_BIT (0 << 31)
7720 #define PAL_PREC_SPLIT_MODE (1 << 31)
7721 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
7722 #define _PAL_PREC_DATA_A 0x4A404
7723 #define _PAL_PREC_DATA_B 0x4AC04
7724 #define _PAL_PREC_DATA_C 0x4B404
7725 #define _PAL_PREC_GC_MAX_A 0x4A410
7726 #define _PAL_PREC_GC_MAX_B 0x4AC10
7727 #define _PAL_PREC_GC_MAX_C 0x4B410
7728 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7729 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7730 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7731
7732 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7733 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7734 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7735 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7736
7737 /* pipe CSC & degamma/gamma LUTs on CHV */
7738 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7739 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7740 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7741 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7742 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7743 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7744 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7745 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7746 #define CGM_PIPE_MODE_GAMMA (1 << 2)
7747 #define CGM_PIPE_MODE_CSC (1 << 1)
7748 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7749
7750 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7751 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7752 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7753 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7754 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7755 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7756 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7757 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7758
7759 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7760 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7761 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7762 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7763 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7764 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7765 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7766 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7767
7768 /* MIPI DSI registers */
7769
7770 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
7771 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
7772
7773 /* BXT MIPI clock controls */
7774 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
7775
7776 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
7777 #define BXT_MIPI1_DIV_SHIFT 26
7778 #define BXT_MIPI2_DIV_SHIFT 10
7779 #define BXT_MIPI_DIV_SHIFT(port) \
7780 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7781 BXT_MIPI2_DIV_SHIFT)
7782
7783 /* TX control divider to select actual TX clock output from (8x/var) */
7784 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
7785 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
7786 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7787 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7788 BXT_MIPI2_TX_ESCLK_SHIFT)
7789 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7790 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
7791 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7792 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7793 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7794 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7795 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7796 /* RX upper control divider to select actual RX clock output from 8x */
7797 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7798 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7799 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7800 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7801 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7802 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7803 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7804 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7805 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7806 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7807 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7808 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7809 /* 8/3X divider to select the actual 8/3X clock output from 8x */
7810 #define BXT_MIPI1_8X_BY3_SHIFT 19
7811 #define BXT_MIPI2_8X_BY3_SHIFT 3
7812 #define BXT_MIPI_8X_BY3_SHIFT(port) \
7813 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7814 BXT_MIPI2_8X_BY3_SHIFT)
7815 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7816 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7817 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7818 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7819 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7820 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7821 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7822 /* RX lower control divider to select actual RX clock output from 8x */
7823 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7824 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7825 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7826 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7827 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7828 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7829 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7830 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7831 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7832 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7833 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7834 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7835
7836 #define RX_DIVIDER_BIT_1_2 0x3
7837 #define RX_DIVIDER_BIT_3_4 0xC
7838
7839 /* BXT MIPI mode configure */
7840 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7841 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
7842 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
7843 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7844
7845 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7846 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
7847 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
7848 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7849
7850 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7851 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
7852 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
7853 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7854
7855 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
7856 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7857 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7858 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7859 #define BXT_DSIC_16X_BY2 (1 << 10)
7860 #define BXT_DSIC_16X_BY3 (2 << 10)
7861 #define BXT_DSIC_16X_BY4 (3 << 10)
7862 #define BXT_DSIC_16X_MASK (3 << 10)
7863 #define BXT_DSIA_16X_BY2 (1 << 8)
7864 #define BXT_DSIA_16X_BY3 (2 << 8)
7865 #define BXT_DSIA_16X_BY4 (3 << 8)
7866 #define BXT_DSIA_16X_MASK (3 << 8)
7867 #define BXT_DSI_FREQ_SEL_SHIFT 8
7868 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7869
7870 #define BXT_DSI_PLL_RATIO_MAX 0x7D
7871 #define BXT_DSI_PLL_RATIO_MIN 0x22
7872 #define BXT_DSI_PLL_RATIO_MASK 0xFF
7873 #define BXT_REF_CLOCK_KHZ 19200
7874
7875 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
7876 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7877 #define BXT_DSI_PLL_LOCKED (1 << 30)
7878
7879 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
7880 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7881 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7882
7883 /* BXT port control */
7884 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7885 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
7886 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
7887
7888 #define DPI_ENABLE (1 << 31) /* A + C */
7889 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7890 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
7891 #define DUAL_LINK_MODE_SHIFT 26
7892 #define DUAL_LINK_MODE_MASK (1 << 26)
7893 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7894 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
7895 #define DITHERING_ENABLE (1 << 25) /* A + C */
7896 #define FLOPPED_HSTX (1 << 23)
7897 #define DE_INVERT (1 << 19) /* XXX */
7898 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7899 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7900 #define AFE_LATCHOUT (1 << 17)
7901 #define LP_OUTPUT_HOLD (1 << 16)
7902 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7903 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7904 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7905 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
7906 #define CSB_SHIFT 9
7907 #define CSB_MASK (3 << 9)
7908 #define CSB_20MHZ (0 << 9)
7909 #define CSB_10MHZ (1 << 9)
7910 #define CSB_40MHZ (2 << 9)
7911 #define BANDGAP_MASK (1 << 8)
7912 #define BANDGAP_PNW_CIRCUIT (0 << 8)
7913 #define BANDGAP_LNC_CIRCUIT (1 << 8)
7914 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7915 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7916 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7917 #define TEARING_EFFECT_SHIFT 2 /* A + C */
7918 #define TEARING_EFFECT_MASK (3 << 2)
7919 #define TEARING_EFFECT_OFF (0 << 2)
7920 #define TEARING_EFFECT_DSI (1 << 2)
7921 #define TEARING_EFFECT_GPIO (2 << 2)
7922 #define LANE_CONFIGURATION_SHIFT 0
7923 #define LANE_CONFIGURATION_MASK (3 << 0)
7924 #define LANE_CONFIGURATION_4LANE (0 << 0)
7925 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7926 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7927
7928 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
7929 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7930 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
7931 #define TEARING_EFFECT_DELAY_SHIFT 0
7932 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7933
7934 /* XXX: all bits reserved */
7935 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
7936
7937 /* MIPI DSI Controller and D-PHY registers */
7938
7939 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
7940 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7941 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
7942 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7943 #define ULPS_STATE_MASK (3 << 1)
7944 #define ULPS_STATE_ENTER (2 << 1)
7945 #define ULPS_STATE_EXIT (1 << 1)
7946 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7947 #define DEVICE_READY (1 << 0)
7948
7949 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
7950 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7951 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
7952 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
7953 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7954 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
7955 #define TEARING_EFFECT (1 << 31)
7956 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
7957 #define GEN_READ_DATA_AVAIL (1 << 29)
7958 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7959 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7960 #define RX_PROT_VIOLATION (1 << 26)
7961 #define RX_INVALID_TX_LENGTH (1 << 25)
7962 #define ACK_WITH_NO_ERROR (1 << 24)
7963 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7964 #define LP_RX_TIMEOUT (1 << 22)
7965 #define HS_TX_TIMEOUT (1 << 21)
7966 #define DPI_FIFO_UNDERRUN (1 << 20)
7967 #define LOW_CONTENTION (1 << 19)
7968 #define HIGH_CONTENTION (1 << 18)
7969 #define TXDSI_VC_ID_INVALID (1 << 17)
7970 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7971 #define TXCHECKSUM_ERROR (1 << 15)
7972 #define TXECC_MULTIBIT_ERROR (1 << 14)
7973 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
7974 #define TXFALSE_CONTROL_ERROR (1 << 12)
7975 #define RXDSI_VC_ID_INVALID (1 << 11)
7976 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7977 #define RXCHECKSUM_ERROR (1 << 9)
7978 #define RXECC_MULTIBIT_ERROR (1 << 8)
7979 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
7980 #define RXFALSE_CONTROL_ERROR (1 << 6)
7981 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7982 #define RX_LP_TX_SYNC_ERROR (1 << 4)
7983 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7984 #define RXEOT_SYNC_ERROR (1 << 2)
7985 #define RXSOT_SYNC_ERROR (1 << 1)
7986 #define RXSOT_ERROR (1 << 0)
7987
7988 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
7989 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7990 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
7991 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7992 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
7993 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7994 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7995 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7996 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7997 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7998 #define VID_MODE_FORMAT_MASK (0xf << 7)
7999 #define VID_MODE_NOT_SUPPORTED (0 << 7)
8000 #define VID_MODE_FORMAT_RGB565 (1 << 7)
8001 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8002 #define VID_MODE_FORMAT_RGB666 (3 << 7)
8003 #define VID_MODE_FORMAT_RGB888 (4 << 7)
8004 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8005 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8006 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8007 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8008 #define DATA_LANES_PRG_REG_SHIFT 0
8009 #define DATA_LANES_PRG_REG_MASK (7 << 0)
8010
8011 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
8012 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
8013 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
8014 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8015
8016 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
8017 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
8018 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
8019 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8020
8021 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
8022 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
8023 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
8024 #define TURN_AROUND_TIMEOUT_MASK 0x3f
8025
8026 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
8027 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
8028 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
8029 #define DEVICE_RESET_TIMER_MASK 0xffff
8030
8031 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
8032 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
8033 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
8034 #define VERTICAL_ADDRESS_SHIFT 16
8035 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
8036 #define HORIZONTAL_ADDRESS_SHIFT 0
8037 #define HORIZONTAL_ADDRESS_MASK 0xffff
8038
8039 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
8040 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
8041 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
8042 #define DBI_FIFO_EMPTY_HALF (0 << 0)
8043 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8044 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8045
8046 /* regs below are bits 15:0 */
8047 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
8048 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
8049 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
8050
8051 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
8052 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
8053 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
8054
8055 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
8056 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
8057 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
8058
8059 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
8060 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
8061 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
8062
8063 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
8064 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
8065 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
8066
8067 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
8068 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
8069 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
8070
8071 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
8072 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
8073 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
8074
8075 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
8076 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
8077 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
8078
8079 /* regs above are bits 15:0 */
8080
8081 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
8082 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
8083 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
8084 #define DPI_LP_MODE (1 << 6)
8085 #define BACKLIGHT_OFF (1 << 5)
8086 #define BACKLIGHT_ON (1 << 4)
8087 #define COLOR_MODE_OFF (1 << 3)
8088 #define COLOR_MODE_ON (1 << 2)
8089 #define TURN_ON (1 << 1)
8090 #define SHUTDOWN (1 << 0)
8091
8092 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
8093 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
8094 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
8095 #define COMMAND_BYTE_SHIFT 0
8096 #define COMMAND_BYTE_MASK (0x3f << 0)
8097
8098 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
8099 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
8100 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
8101 #define MASTER_INIT_TIMER_SHIFT 0
8102 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
8103
8104 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
8105 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
8106 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
8107 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
8108 #define MAX_RETURN_PKT_SIZE_SHIFT 0
8109 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8110
8111 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
8112 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
8113 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
8114 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8115 #define DISABLE_VIDEO_BTA (1 << 3)
8116 #define IP_TG_CONFIG (1 << 2)
8117 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8118 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8119 #define VIDEO_MODE_BURST (3 << 0)
8120
8121 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
8122 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
8123 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
8124 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8125 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8126 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8127 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8128 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8129 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8130 #define CLOCKSTOP (1 << 1)
8131 #define EOT_DISABLE (1 << 0)
8132
8133 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
8134 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
8135 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
8136 #define LP_BYTECLK_SHIFT 0
8137 #define LP_BYTECLK_MASK (0xffff << 0)
8138
8139 /* bits 31:0 */
8140 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
8141 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
8142 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
8143
8144 /* bits 31:0 */
8145 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
8146 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
8147 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
8148
8149 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
8150 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
8151 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
8152 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
8153 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
8154 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
8155 #define LONG_PACKET_WORD_COUNT_SHIFT 8
8156 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8157 #define SHORT_PACKET_PARAM_SHIFT 8
8158 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8159 #define VIRTUAL_CHANNEL_SHIFT 6
8160 #define VIRTUAL_CHANNEL_MASK (3 << 6)
8161 #define DATA_TYPE_SHIFT 0
8162 #define DATA_TYPE_MASK (0x3f << 0)
8163 /* data type values, see include/video/mipi_display.h */
8164
8165 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
8166 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
8167 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
8168 #define DPI_FIFO_EMPTY (1 << 28)
8169 #define DBI_FIFO_EMPTY (1 << 27)
8170 #define LP_CTRL_FIFO_EMPTY (1 << 26)
8171 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8172 #define LP_CTRL_FIFO_FULL (1 << 24)
8173 #define HS_CTRL_FIFO_EMPTY (1 << 18)
8174 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8175 #define HS_CTRL_FIFO_FULL (1 << 16)
8176 #define LP_DATA_FIFO_EMPTY (1 << 10)
8177 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8178 #define LP_DATA_FIFO_FULL (1 << 8)
8179 #define HS_DATA_FIFO_EMPTY (1 << 2)
8180 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8181 #define HS_DATA_FIFO_FULL (1 << 0)
8182
8183 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
8184 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
8185 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
8186 #define DBI_HS_LP_MODE_MASK (1 << 0)
8187 #define DBI_LP_MODE (1 << 0)
8188 #define DBI_HS_MODE (0 << 0)
8189
8190 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
8191 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
8192 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
8193 #define EXIT_ZERO_COUNT_SHIFT 24
8194 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8195 #define TRAIL_COUNT_SHIFT 16
8196 #define TRAIL_COUNT_MASK (0x1f << 16)
8197 #define CLK_ZERO_COUNT_SHIFT 8
8198 #define CLK_ZERO_COUNT_MASK (0xff << 8)
8199 #define PREPARE_COUNT_SHIFT 0
8200 #define PREPARE_COUNT_MASK (0x3f << 0)
8201
8202 /* bits 31:0 */
8203 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
8204 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
8205 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
8206
8207 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8208 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8209 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
8210 #define LP_HS_SSW_CNT_SHIFT 16
8211 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
8212 #define HS_LP_PWR_SW_CNT_SHIFT 0
8213 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8214
8215 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
8216 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
8217 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
8218 #define STOP_STATE_STALL_COUNTER_SHIFT 0
8219 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8220
8221 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
8222 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
8223 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
8224 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
8225 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
8226 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
8227 #define RX_CONTENTION_DETECTED (1 << 0)
8228
8229 /* XXX: only pipe A ?!? */
8230 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
8231 #define DBI_TYPEC_ENABLE (1 << 31)
8232 #define DBI_TYPEC_WIP (1 << 30)
8233 #define DBI_TYPEC_OPTION_SHIFT 28
8234 #define DBI_TYPEC_OPTION_MASK (3 << 28)
8235 #define DBI_TYPEC_FREQ_SHIFT 24
8236 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
8237 #define DBI_TYPEC_OVERRIDE (1 << 8)
8238 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8239 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8240
8241
8242 /* MIPI adapter registers */
8243
8244 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
8245 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
8246 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
8247 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8248 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8249 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8250 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8251 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8252 #define READ_REQUEST_PRIORITY_SHIFT 3
8253 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
8254 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
8255 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8256 #define RGB_FLIP_TO_BGR (1 << 2)
8257
8258 #define BXT_PIPE_SELECT_SHIFT 7
8259 #define BXT_PIPE_SELECT_MASK (7 << 7)
8260 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
8261
8262 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
8263 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
8264 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
8265 #define DATA_MEM_ADDRESS_SHIFT 5
8266 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8267 #define DATA_VALID (1 << 0)
8268
8269 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
8270 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
8271 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
8272 #define DATA_LENGTH_SHIFT 0
8273 #define DATA_LENGTH_MASK (0xfffff << 0)
8274
8275 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
8276 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
8277 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
8278 #define COMMAND_MEM_ADDRESS_SHIFT 5
8279 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8280 #define AUTO_PWG_ENABLE (1 << 2)
8281 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8282 #define COMMAND_VALID (1 << 0)
8283
8284 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
8285 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
8286 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
8287 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8288 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8289
8290 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
8291 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
8292 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
8293
8294 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
8295 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
8296 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
8297 #define READ_DATA_VALID(n) (1 << (n))
8298
8299 /* For UMS only (deprecated): */
8300 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8301 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
8302
8303 /* MOCS (Memory Object Control State) registers */
8304 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
8305
8306 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8307 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8308 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8309 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8310 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
8311
8312 /* gamt regs */
8313 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8314 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8315 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8316 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8317 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8318
8319 #endif /* _I915_REG_H_ */
This page took 0.214122 seconds and 5 git commands to generate.