drm/i915/skl: Implement WaDisablePowerCompilerClockGating
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29 #define _PLANE(plane, a, b) _PIPE(plane, a, b)
30 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
34 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
36
37 #define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
50
51 /* PCI config space */
52
53 #define HPLLCC 0xc0 /* 855 only */
54 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
55 #define GC_CLOCK_133_200 (0 << 0)
56 #define GC_CLOCK_100_200 (1 << 0)
57 #define GC_CLOCK_100_133 (2 << 0)
58 #define GC_CLOCK_166_250 (3 << 0)
59 #define GCFGC2 0xda
60 #define GCFGC 0xf0 /* 915+ only */
61 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
64 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
70 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
71 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
90 #define GCDGMBUS 0xcc
91 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
93
94 /* Graphics reset regs */
95 #define I915_GDRST 0xc0 /* PCI config register */
96 #define GRDOM_FULL (0<<2)
97 #define GRDOM_RENDER (1<<2)
98 #define GRDOM_MEDIA (3<<2)
99 #define GRDOM_MASK (3<<2)
100 #define GRDOM_RESET_STATUS (1<<1)
101 #define GRDOM_RESET_ENABLE (1<<0)
102
103 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104 #define ILK_GRDOM_FULL (0<<1)
105 #define ILK_GRDOM_RENDER (1<<1)
106 #define ILK_GRDOM_MEDIA (3<<1)
107 #define ILK_GRDOM_MASK (3<<1)
108 #define ILK_GRDOM_RESET_ENABLE (1<<0)
109
110 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111 #define GEN6_MBC_SNPCR_SHIFT 21
112 #define GEN6_MBC_SNPCR_MASK (3<<21)
113 #define GEN6_MBC_SNPCR_MAX (0<<21)
114 #define GEN6_MBC_SNPCR_MED (1<<21)
115 #define GEN6_MBC_SNPCR_LOW (2<<21)
116 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
118 #define VLV_G3DCTL 0x9024
119 #define VLV_GSCKGCTL 0x9028
120
121 #define GEN6_MBCTL 0x0907c
122 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
128 #define GEN6_GDRST 0x941c
129 #define GEN6_GRDOM_FULL (1 << 0)
130 #define GEN6_GRDOM_RENDER (1 << 1)
131 #define GEN6_GRDOM_MEDIA (1 << 2)
132 #define GEN6_GRDOM_BLT (1 << 3)
133
134 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137 #define PP_DIR_DCLV_2G 0xffffffff
138
139 #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140 #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
142 #define GAM_ECOCHK 0x4090
143 #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
144 #define ECOCHK_SNB_BIT (1<<10)
145 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
146 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
147 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
148 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
149 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
150 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
151 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
152 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
153
154 #define GAC_ECO_BITS 0x14090
155 #define ECOBITS_SNB_BIT (1<<13)
156 #define ECOBITS_PPGTT_CACHE64B (3<<8)
157 #define ECOBITS_PPGTT_CACHE4B (0<<8)
158
159 #define GAB_CTL 0x24000
160 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
161
162 #define GEN7_BIOS_RESERVED 0x1082C0
163 #define GEN7_BIOS_RESERVED_1M (0 << 5)
164 #define GEN7_BIOS_RESERVED_256K (1 << 5)
165 #define GEN8_BIOS_RESERVED_SHIFT 7
166 #define GEN7_BIOS_RESERVED_MASK 0x1
167 #define GEN8_BIOS_RESERVED_MASK 0x3
168
169
170 /* VGA stuff */
171
172 #define VGA_ST01_MDA 0x3ba
173 #define VGA_ST01_CGA 0x3da
174
175 #define VGA_MSR_WRITE 0x3c2
176 #define VGA_MSR_READ 0x3cc
177 #define VGA_MSR_MEM_EN (1<<1)
178 #define VGA_MSR_CGA_MODE (1<<0)
179
180 #define VGA_SR_INDEX 0x3c4
181 #define SR01 1
182 #define VGA_SR_DATA 0x3c5
183
184 #define VGA_AR_INDEX 0x3c0
185 #define VGA_AR_VID_EN (1<<5)
186 #define VGA_AR_DATA_WRITE 0x3c0
187 #define VGA_AR_DATA_READ 0x3c1
188
189 #define VGA_GR_INDEX 0x3ce
190 #define VGA_GR_DATA 0x3cf
191 /* GR05 */
192 #define VGA_GR_MEM_READ_MODE_SHIFT 3
193 #define VGA_GR_MEM_READ_MODE_PLANE 1
194 /* GR06 */
195 #define VGA_GR_MEM_MODE_MASK 0xc
196 #define VGA_GR_MEM_MODE_SHIFT 2
197 #define VGA_GR_MEM_A0000_AFFFF 0
198 #define VGA_GR_MEM_A0000_BFFFF 1
199 #define VGA_GR_MEM_B0000_B7FFF 2
200 #define VGA_GR_MEM_B0000_BFFFF 3
201
202 #define VGA_DACMASK 0x3c6
203 #define VGA_DACRX 0x3c7
204 #define VGA_DACWX 0x3c8
205 #define VGA_DACDATA 0x3c9
206
207 #define VGA_CR_INDEX_MDA 0x3b4
208 #define VGA_CR_DATA_MDA 0x3b5
209 #define VGA_CR_INDEX_CGA 0x3d4
210 #define VGA_CR_DATA_CGA 0x3d5
211
212 /*
213 * Instruction field definitions used by the command parser
214 */
215 #define INSTR_CLIENT_SHIFT 29
216 #define INSTR_CLIENT_MASK 0xE0000000
217 #define INSTR_MI_CLIENT 0x0
218 #define INSTR_BC_CLIENT 0x2
219 #define INSTR_RC_CLIENT 0x3
220 #define INSTR_SUBCLIENT_SHIFT 27
221 #define INSTR_SUBCLIENT_MASK 0x18000000
222 #define INSTR_MEDIA_SUBCLIENT 0x2
223 #define INSTR_26_TO_24_MASK 0x7000000
224 #define INSTR_26_TO_24_SHIFT 24
225
226 /*
227 * Memory interface instructions used by the kernel
228 */
229 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
230 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
231 #define MI_GLOBAL_GTT (1<<22)
232
233 #define MI_NOOP MI_INSTR(0, 0)
234 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
235 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
236 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
237 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
238 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
239 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
240 #define MI_FLUSH MI_INSTR(0x04, 0)
241 #define MI_READ_FLUSH (1 << 0)
242 #define MI_EXE_FLUSH (1 << 1)
243 #define MI_NO_WRITE_FLUSH (1 << 2)
244 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
245 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
246 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
247 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
248 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
249 #define MI_ARB_ENABLE (1<<0)
250 #define MI_ARB_DISABLE (0<<0)
251 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
252 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
253 #define MI_SUSPEND_FLUSH_EN (1<<0)
254 #define MI_SET_APPID MI_INSTR(0x0e, 0)
255 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
256 #define MI_OVERLAY_CONTINUE (0x0<<21)
257 #define MI_OVERLAY_ON (0x1<<21)
258 #define MI_OVERLAY_OFF (0x2<<21)
259 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
260 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
261 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
262 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
263 /* IVB has funny definitions for which plane to flip. */
264 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
265 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
266 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
267 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
268 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
269 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
270 /* SKL ones */
271 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
272 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
273 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
274 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
275 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
276 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
277 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
278 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
279 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
280 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
281 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
282 #define MI_SEMAPHORE_UPDATE (1<<21)
283 #define MI_SEMAPHORE_COMPARE (1<<20)
284 #define MI_SEMAPHORE_REGISTER (1<<18)
285 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
286 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
287 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
288 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
289 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
290 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
291 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
292 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
293 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
294 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
295 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
296 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
297 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
298 #define MI_SEMAPHORE_SYNC_MASK (3<<16)
299 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
300 #define MI_MM_SPACE_GTT (1<<8)
301 #define MI_MM_SPACE_PHYSICAL (0<<8)
302 #define MI_SAVE_EXT_STATE_EN (1<<3)
303 #define MI_RESTORE_EXT_STATE_EN (1<<2)
304 #define MI_FORCE_RESTORE (1<<1)
305 #define MI_RESTORE_INHIBIT (1<<0)
306 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
307 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
308 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
309 #define MI_SEMAPHORE_POLL (1<<15)
310 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
311 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
312 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
313 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
314 #define MI_USE_GGTT (1 << 22) /* g4x+ */
315 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
316 #define MI_STORE_DWORD_INDEX_SHIFT 2
317 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
318 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
319 * simply ignores the register load under certain conditions.
320 * - One can actually load arbitrary many arbitrary registers: Simply issue x
321 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
322 */
323 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
324 #define MI_LRI_FORCE_POSTED (1<<12)
325 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
326 #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
327 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
328 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
329 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
330 #define MI_INVALIDATE_TLB (1<<18)
331 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
332 #define MI_FLUSH_DW_OP_MASK (3<<14)
333 #define MI_FLUSH_DW_NOTIFY (1<<8)
334 #define MI_INVALIDATE_BSD (1<<7)
335 #define MI_FLUSH_DW_USE_GTT (1<<2)
336 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
337 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
338 #define MI_BATCH_NON_SECURE (1)
339 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
340 #define MI_BATCH_NON_SECURE_I965 (1<<8)
341 #define MI_BATCH_PPGTT_HSW (1<<8)
342 #define MI_BATCH_NON_SECURE_HSW (1<<13)
343 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
344 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
345 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
346
347 #define MI_PREDICATE_SRC0 (0x2400)
348 #define MI_PREDICATE_SRC1 (0x2408)
349
350 #define MI_PREDICATE_RESULT_2 (0x2214)
351 #define LOWER_SLICE_ENABLED (1<<0)
352 #define LOWER_SLICE_DISABLED (0<<0)
353
354 /*
355 * 3D instructions used by the kernel
356 */
357 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
358
359 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
360 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
361 #define SC_UPDATE_SCISSOR (0x1<<1)
362 #define SC_ENABLE_MASK (0x1<<0)
363 #define SC_ENABLE (0x1<<0)
364 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
365 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
366 #define SCI_YMIN_MASK (0xffff<<16)
367 #define SCI_XMIN_MASK (0xffff<<0)
368 #define SCI_YMAX_MASK (0xffff<<16)
369 #define SCI_XMAX_MASK (0xffff<<0)
370 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
371 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
372 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
373 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
374 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
375 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
376 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
377 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
378 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
379
380 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
381 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
382 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
383 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
384 #define BLT_WRITE_A (2<<20)
385 #define BLT_WRITE_RGB (1<<20)
386 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
387 #define BLT_DEPTH_8 (0<<24)
388 #define BLT_DEPTH_16_565 (1<<24)
389 #define BLT_DEPTH_16_1555 (2<<24)
390 #define BLT_DEPTH_32 (3<<24)
391 #define BLT_ROP_SRC_COPY (0xcc<<16)
392 #define BLT_ROP_COLOR_COPY (0xf0<<16)
393 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
394 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
395 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
396 #define ASYNC_FLIP (1<<22)
397 #define DISPLAY_PLANE_A (0<<20)
398 #define DISPLAY_PLANE_B (1<<20)
399 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
400 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
401 #define PIPE_CONTROL_MMIO_WRITE (1<<23)
402 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
403 #define PIPE_CONTROL_CS_STALL (1<<20)
404 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
405 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
406 #define PIPE_CONTROL_QW_WRITE (1<<14)
407 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
408 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
409 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
410 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
411 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
412 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
413 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
414 #define PIPE_CONTROL_NOTIFY (1<<8)
415 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
416 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
417 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
418 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
419 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
420 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
421 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
422
423 /*
424 * Commands used only by the command parser
425 */
426 #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
427 #define MI_ARB_CHECK MI_INSTR(0x05, 0)
428 #define MI_RS_CONTROL MI_INSTR(0x06, 0)
429 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
430 #define MI_PREDICATE MI_INSTR(0x0C, 0)
431 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
432 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
433 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
434 #define MI_URB_CLEAR MI_INSTR(0x19, 0)
435 #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
436 #define MI_CLFLUSH MI_INSTR(0x27, 0)
437 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
438 #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
439 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
440 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
441 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
442 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
443 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
444 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
445
446 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
447 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
448 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
449 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
450 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
451 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
452 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
453 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
454 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
455 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
456 #define GFX_OP_3DSTATE_SO_DECL_LIST \
457 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
458
459 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
460 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
461 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
462 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
463 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
464 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
465 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
466 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
467 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
468 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
469
470 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
471
472 #define COLOR_BLT ((0x2<<29)|(0x40<<22))
473 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
474
475 /*
476 * Registers used only by the command parser
477 */
478 #define BCS_SWCTRL 0x22200
479
480 #define GPGPU_THREADS_DISPATCHED 0x2290
481 #define HS_INVOCATION_COUNT 0x2300
482 #define DS_INVOCATION_COUNT 0x2308
483 #define IA_VERTICES_COUNT 0x2310
484 #define IA_PRIMITIVES_COUNT 0x2318
485 #define VS_INVOCATION_COUNT 0x2320
486 #define GS_INVOCATION_COUNT 0x2328
487 #define GS_PRIMITIVES_COUNT 0x2330
488 #define CL_INVOCATION_COUNT 0x2338
489 #define CL_PRIMITIVES_COUNT 0x2340
490 #define PS_INVOCATION_COUNT 0x2348
491 #define PS_DEPTH_COUNT 0x2350
492
493 /* There are the 4 64-bit counter registers, one for each stream output */
494 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
495
496 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
497
498 #define GEN7_3DPRIM_END_OFFSET 0x2420
499 #define GEN7_3DPRIM_START_VERTEX 0x2430
500 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
501 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
502 #define GEN7_3DPRIM_START_INSTANCE 0x243C
503 #define GEN7_3DPRIM_BASE_VERTEX 0x2440
504
505 #define OACONTROL 0x2360
506
507 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
508 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
509 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
510 _GEN7_PIPEA_DE_LOAD_SL, \
511 _GEN7_PIPEB_DE_LOAD_SL)
512
513 /*
514 * Reset registers
515 */
516 #define DEBUG_RESET_I830 0x6070
517 #define DEBUG_RESET_FULL (1<<7)
518 #define DEBUG_RESET_RENDER (1<<8)
519 #define DEBUG_RESET_DISPLAY (1<<9)
520
521 /*
522 * IOSF sideband
523 */
524 #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
525 #define IOSF_DEVFN_SHIFT 24
526 #define IOSF_OPCODE_SHIFT 16
527 #define IOSF_PORT_SHIFT 8
528 #define IOSF_BYTE_ENABLES_SHIFT 4
529 #define IOSF_BAR_SHIFT 1
530 #define IOSF_SB_BUSY (1<<0)
531 #define IOSF_PORT_BUNIT 0x3
532 #define IOSF_PORT_PUNIT 0x4
533 #define IOSF_PORT_NC 0x11
534 #define IOSF_PORT_DPIO 0x12
535 #define IOSF_PORT_DPIO_2 0x1a
536 #define IOSF_PORT_GPIO_NC 0x13
537 #define IOSF_PORT_CCK 0x14
538 #define IOSF_PORT_CCU 0xA9
539 #define IOSF_PORT_GPS_CORE 0x48
540 #define IOSF_PORT_FLISDSI 0x1B
541 #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
542 #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
543
544 /* See configdb bunit SB addr map */
545 #define BUNIT_REG_BISOC 0x11
546
547 #define PUNIT_REG_DSPFREQ 0x36
548 #define DSPFREQSTAT_SHIFT_CHV 24
549 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
550 #define DSPFREQGUAR_SHIFT_CHV 8
551 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
552 #define DSPFREQSTAT_SHIFT 30
553 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
554 #define DSPFREQGUAR_SHIFT 14
555 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
556 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
557 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
558 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
559 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
560 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
561 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
562 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
563 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
564 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
565 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
566 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
567 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
568
569 /* See the PUNIT HAS v0.8 for the below bits */
570 enum punit_power_well {
571 PUNIT_POWER_WELL_RENDER = 0,
572 PUNIT_POWER_WELL_MEDIA = 1,
573 PUNIT_POWER_WELL_DISP2D = 3,
574 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
575 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
576 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
577 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
578 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
579 PUNIT_POWER_WELL_DPIO_RX0 = 10,
580 PUNIT_POWER_WELL_DPIO_RX1 = 11,
581 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
582 /* FIXME: guesswork below */
583 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
584 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
585 PUNIT_POWER_WELL_DPIO_RX2 = 15,
586
587 PUNIT_POWER_WELL_NUM,
588 };
589
590 enum skl_disp_power_wells {
591 SKL_DISP_PW_MISC_IO,
592 SKL_DISP_PW_DDI_A_E,
593 SKL_DISP_PW_DDI_B,
594 SKL_DISP_PW_DDI_C,
595 SKL_DISP_PW_DDI_D,
596 SKL_DISP_PW_1 = 14,
597 SKL_DISP_PW_2,
598 };
599
600 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
601 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
602
603 #define PUNIT_REG_PWRGT_CTRL 0x60
604 #define PUNIT_REG_PWRGT_STATUS 0x61
605 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
606 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
607 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
608 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
609 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
610
611 #define PUNIT_REG_GPU_LFM 0xd3
612 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
613 #define PUNIT_REG_GPU_FREQ_STS 0xd8
614 #define GPLLENABLE (1<<4)
615 #define GENFREQSTATUS (1<<0)
616 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
617 #define PUNIT_REG_CZ_TIMESTAMP 0xce
618
619 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
620 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
621
622 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
623 #define FB_GFX_FREQ_FUSE_MASK 0xff
624 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
625 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
626 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
627
628 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
629 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
630
631 #define PUNIT_GPU_STATUS_REG 0xdb
632 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
633 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
634 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
635 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
636
637 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
638 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
639 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
640
641 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
642 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
643 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
644 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
645 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
646 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
647 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
648 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
649 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
650 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
651
652 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
653 #define VLV_RP_UP_EI_THRESHOLD 90
654 #define VLV_RP_DOWN_EI_THRESHOLD 70
655 #define VLV_INT_COUNT_FOR_DOWN_EI 5
656
657 /* vlv2 north clock has */
658 #define CCK_FUSE_REG 0x8
659 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
660 #define CCK_REG_DSI_PLL_FUSE 0x44
661 #define CCK_REG_DSI_PLL_CONTROL 0x48
662 #define DSI_PLL_VCO_EN (1 << 31)
663 #define DSI_PLL_LDO_GATE (1 << 30)
664 #define DSI_PLL_P1_POST_DIV_SHIFT 17
665 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
666 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
667 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
668 #define DSI_PLL_MUX_MASK (3 << 9)
669 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
670 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
671 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
672 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
673 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
674 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
675 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
676 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
677 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
678 #define DSI_PLL_LOCK (1 << 0)
679 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
680 #define DSI_PLL_LFSR (1 << 31)
681 #define DSI_PLL_FRACTION_EN (1 << 30)
682 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
683 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
684 #define DSI_PLL_USYNC_CNT_SHIFT 18
685 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
686 #define DSI_PLL_N1_DIV_SHIFT 16
687 #define DSI_PLL_N1_DIV_MASK (3 << 16)
688 #define DSI_PLL_M1_DIV_SHIFT 0
689 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
690 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
691 #define DISPLAY_TRUNK_FORCE_ON (1 << 17)
692 #define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
693 #define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
694 #define DISPLAY_FREQUENCY_STATUS_SHIFT 8
695 #define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
696
697 /**
698 * DOC: DPIO
699 *
700 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
701 * ports. DPIO is the name given to such a display PHY. These PHYs
702 * don't follow the standard programming model using direct MMIO
703 * registers, and instead their registers must be accessed trough IOSF
704 * sideband. VLV has one such PHY for driving ports B and C, and CHV
705 * adds another PHY for driving port D. Each PHY responds to specific
706 * IOSF-SB port.
707 *
708 * Each display PHY is made up of one or two channels. Each channel
709 * houses a common lane part which contains the PLL and other common
710 * logic. CH0 common lane also contains the IOSF-SB logic for the
711 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
712 * must be running when any DPIO registers are accessed.
713 *
714 * In addition to having their own registers, the PHYs are also
715 * controlled through some dedicated signals from the display
716 * controller. These include PLL reference clock enable, PLL enable,
717 * and CRI clock selection, for example.
718 *
719 * Eeach channel also has two splines (also called data lanes), and
720 * each spline is made up of one Physical Access Coding Sub-Layer
721 * (PCS) block and two TX lanes. So each channel has two PCS blocks
722 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
723 * data/clock pairs depending on the output type.
724 *
725 * Additionally the PHY also contains an AUX lane with AUX blocks
726 * for each channel. This is used for DP AUX communication, but
727 * this fact isn't really relevant for the driver since AUX is
728 * controlled from the display controller side. No DPIO registers
729 * need to be accessed during AUX communication,
730 *
731 * Generally the common lane corresponds to the pipe and
732 * the spline (PCS/TX) corresponds to the port.
733 *
734 * For dual channel PHY (VLV/CHV):
735 *
736 * pipe A == CMN/PLL/REF CH0
737 *
738 * pipe B == CMN/PLL/REF CH1
739 *
740 * port B == PCS/TX CH0
741 *
742 * port C == PCS/TX CH1
743 *
744 * This is especially important when we cross the streams
745 * ie. drive port B with pipe B, or port C with pipe A.
746 *
747 * For single channel PHY (CHV):
748 *
749 * pipe C == CMN/PLL/REF CH0
750 *
751 * port D == PCS/TX CH0
752 *
753 * Note: digital port B is DDI0, digital port C is DDI1,
754 * digital port D is DDI2
755 */
756 /*
757 * Dual channel PHY (VLV/CHV)
758 * ---------------------------------
759 * | CH0 | CH1 |
760 * | CMN/PLL/REF | CMN/PLL/REF |
761 * |---------------|---------------| Display PHY
762 * | PCS01 | PCS23 | PCS01 | PCS23 |
763 * |-------|-------|-------|-------|
764 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
765 * ---------------------------------
766 * | DDI0 | DDI1 | DP/HDMI ports
767 * ---------------------------------
768 *
769 * Single channel PHY (CHV)
770 * -----------------
771 * | CH0 |
772 * | CMN/PLL/REF |
773 * |---------------| Display PHY
774 * | PCS01 | PCS23 |
775 * |-------|-------|
776 * |TX0|TX1|TX2|TX3|
777 * -----------------
778 * | DDI2 | DP/HDMI port
779 * -----------------
780 */
781 #define DPIO_DEVFN 0
782
783 #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
784 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
785 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
786 #define DPIO_SFR_BYPASS (1<<1)
787 #define DPIO_CMNRST (1<<0)
788
789 #define DPIO_PHY(pipe) ((pipe) >> 1)
790 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
791
792 /*
793 * Per pipe/PLL DPIO regs
794 */
795 #define _VLV_PLL_DW3_CH0 0x800c
796 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
797 #define DPIO_POST_DIV_DAC 0
798 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
799 #define DPIO_POST_DIV_LVDS1 2
800 #define DPIO_POST_DIV_LVDS2 3
801 #define DPIO_K_SHIFT (24) /* 4 bits */
802 #define DPIO_P1_SHIFT (21) /* 3 bits */
803 #define DPIO_P2_SHIFT (16) /* 5 bits */
804 #define DPIO_N_SHIFT (12) /* 4 bits */
805 #define DPIO_ENABLE_CALIBRATION (1<<11)
806 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
807 #define DPIO_M2DIV_MASK 0xff
808 #define _VLV_PLL_DW3_CH1 0x802c
809 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
810
811 #define _VLV_PLL_DW5_CH0 0x8014
812 #define DPIO_REFSEL_OVERRIDE 27
813 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
814 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
815 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
816 #define DPIO_PLL_REFCLK_SEL_MASK 3
817 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
818 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
819 #define _VLV_PLL_DW5_CH1 0x8034
820 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
821
822 #define _VLV_PLL_DW7_CH0 0x801c
823 #define _VLV_PLL_DW7_CH1 0x803c
824 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
825
826 #define _VLV_PLL_DW8_CH0 0x8040
827 #define _VLV_PLL_DW8_CH1 0x8060
828 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
829
830 #define VLV_PLL_DW9_BCAST 0xc044
831 #define _VLV_PLL_DW9_CH0 0x8044
832 #define _VLV_PLL_DW9_CH1 0x8064
833 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
834
835 #define _VLV_PLL_DW10_CH0 0x8048
836 #define _VLV_PLL_DW10_CH1 0x8068
837 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
838
839 #define _VLV_PLL_DW11_CH0 0x804c
840 #define _VLV_PLL_DW11_CH1 0x806c
841 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
842
843 /* Spec for ref block start counts at DW10 */
844 #define VLV_REF_DW13 0x80ac
845
846 #define VLV_CMN_DW0 0x8100
847
848 /*
849 * Per DDI channel DPIO regs
850 */
851
852 #define _VLV_PCS_DW0_CH0 0x8200
853 #define _VLV_PCS_DW0_CH1 0x8400
854 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
855 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
856 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
857 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
858 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
859
860 #define _VLV_PCS01_DW0_CH0 0x200
861 #define _VLV_PCS23_DW0_CH0 0x400
862 #define _VLV_PCS01_DW0_CH1 0x2600
863 #define _VLV_PCS23_DW0_CH1 0x2800
864 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
865 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
866
867 #define _VLV_PCS_DW1_CH0 0x8204
868 #define _VLV_PCS_DW1_CH1 0x8404
869 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
870 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
871 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
872 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
873 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
874 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
875
876 #define _VLV_PCS01_DW1_CH0 0x204
877 #define _VLV_PCS23_DW1_CH0 0x404
878 #define _VLV_PCS01_DW1_CH1 0x2604
879 #define _VLV_PCS23_DW1_CH1 0x2804
880 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
881 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
882
883 #define _VLV_PCS_DW8_CH0 0x8220
884 #define _VLV_PCS_DW8_CH1 0x8420
885 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
886 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
887 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
888
889 #define _VLV_PCS01_DW8_CH0 0x0220
890 #define _VLV_PCS23_DW8_CH0 0x0420
891 #define _VLV_PCS01_DW8_CH1 0x2620
892 #define _VLV_PCS23_DW8_CH1 0x2820
893 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
894 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
895
896 #define _VLV_PCS_DW9_CH0 0x8224
897 #define _VLV_PCS_DW9_CH1 0x8424
898 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
899 #define DPIO_PCS_TX2MARGIN_000 (0<<13)
900 #define DPIO_PCS_TX2MARGIN_101 (1<<13)
901 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
902 #define DPIO_PCS_TX1MARGIN_000 (0<<10)
903 #define DPIO_PCS_TX1MARGIN_101 (1<<10)
904 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
905
906 #define _VLV_PCS01_DW9_CH0 0x224
907 #define _VLV_PCS23_DW9_CH0 0x424
908 #define _VLV_PCS01_DW9_CH1 0x2624
909 #define _VLV_PCS23_DW9_CH1 0x2824
910 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
911 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
912
913 #define _CHV_PCS_DW10_CH0 0x8228
914 #define _CHV_PCS_DW10_CH1 0x8428
915 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
916 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
917 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
918 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
919 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
920 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
921 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
922 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
923 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
924
925 #define _VLV_PCS01_DW10_CH0 0x0228
926 #define _VLV_PCS23_DW10_CH0 0x0428
927 #define _VLV_PCS01_DW10_CH1 0x2628
928 #define _VLV_PCS23_DW10_CH1 0x2828
929 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
930 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
931
932 #define _VLV_PCS_DW11_CH0 0x822c
933 #define _VLV_PCS_DW11_CH1 0x842c
934 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
935 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
936 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
937 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
938
939 #define _VLV_PCS01_DW11_CH0 0x022c
940 #define _VLV_PCS23_DW11_CH0 0x042c
941 #define _VLV_PCS01_DW11_CH1 0x262c
942 #define _VLV_PCS23_DW11_CH1 0x282c
943 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
944 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
945
946 #define _VLV_PCS_DW12_CH0 0x8230
947 #define _VLV_PCS_DW12_CH1 0x8430
948 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
949
950 #define _VLV_PCS_DW14_CH0 0x8238
951 #define _VLV_PCS_DW14_CH1 0x8438
952 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
953
954 #define _VLV_PCS_DW23_CH0 0x825c
955 #define _VLV_PCS_DW23_CH1 0x845c
956 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
957
958 #define _VLV_TX_DW2_CH0 0x8288
959 #define _VLV_TX_DW2_CH1 0x8488
960 #define DPIO_SWING_MARGIN000_SHIFT 16
961 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
962 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
963 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
964
965 #define _VLV_TX_DW3_CH0 0x828c
966 #define _VLV_TX_DW3_CH1 0x848c
967 /* The following bit for CHV phy */
968 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
969 #define DPIO_SWING_MARGIN101_SHIFT 16
970 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
971 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
972
973 #define _VLV_TX_DW4_CH0 0x8290
974 #define _VLV_TX_DW4_CH1 0x8490
975 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
976 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
977 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
978 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
979 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
980
981 #define _VLV_TX3_DW4_CH0 0x690
982 #define _VLV_TX3_DW4_CH1 0x2a90
983 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
984
985 #define _VLV_TX_DW5_CH0 0x8294
986 #define _VLV_TX_DW5_CH1 0x8494
987 #define DPIO_TX_OCALINIT_EN (1<<31)
988 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
989
990 #define _VLV_TX_DW11_CH0 0x82ac
991 #define _VLV_TX_DW11_CH1 0x84ac
992 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
993
994 #define _VLV_TX_DW14_CH0 0x82b8
995 #define _VLV_TX_DW14_CH1 0x84b8
996 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
997
998 /* CHV dpPhy registers */
999 #define _CHV_PLL_DW0_CH0 0x8000
1000 #define _CHV_PLL_DW0_CH1 0x8180
1001 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1002
1003 #define _CHV_PLL_DW1_CH0 0x8004
1004 #define _CHV_PLL_DW1_CH1 0x8184
1005 #define DPIO_CHV_N_DIV_SHIFT 8
1006 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1007 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1008
1009 #define _CHV_PLL_DW2_CH0 0x8008
1010 #define _CHV_PLL_DW2_CH1 0x8188
1011 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1012
1013 #define _CHV_PLL_DW3_CH0 0x800c
1014 #define _CHV_PLL_DW3_CH1 0x818c
1015 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1016 #define DPIO_CHV_FIRST_MOD (0 << 8)
1017 #define DPIO_CHV_SECOND_MOD (1 << 8)
1018 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1019 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1020
1021 #define _CHV_PLL_DW6_CH0 0x8018
1022 #define _CHV_PLL_DW6_CH1 0x8198
1023 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1024 #define DPIO_CHV_INT_COEFF_SHIFT 8
1025 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1026 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1027
1028 #define _CHV_PLL_DW8_CH0 0x8020
1029 #define _CHV_PLL_DW8_CH1 0x81A0
1030 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1031
1032 #define _CHV_PLL_DW9_CH0 0x8024
1033 #define _CHV_PLL_DW9_CH1 0x81A4
1034 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1035 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1036 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1037
1038 #define _CHV_CMN_DW5_CH0 0x8114
1039 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1040 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1041 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1042 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1043 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1044 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1045 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1046 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1047
1048 #define _CHV_CMN_DW13_CH0 0x8134
1049 #define _CHV_CMN_DW0_CH1 0x8080
1050 #define DPIO_CHV_S1_DIV_SHIFT 21
1051 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1052 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1053 #define DPIO_CHV_K_DIV_SHIFT 4
1054 #define DPIO_PLL_FREQLOCK (1 << 1)
1055 #define DPIO_PLL_LOCK (1 << 0)
1056 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1057
1058 #define _CHV_CMN_DW14_CH0 0x8138
1059 #define _CHV_CMN_DW1_CH1 0x8084
1060 #define DPIO_AFC_RECAL (1 << 14)
1061 #define DPIO_DCLKP_EN (1 << 13)
1062 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1063 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1064 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1065 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1066 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1067 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1068 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1069 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1070 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1071
1072 #define _CHV_CMN_DW19_CH0 0x814c
1073 #define _CHV_CMN_DW6_CH1 0x8098
1074 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1075 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1076
1077 #define CHV_CMN_DW30 0x8178
1078 #define DPIO_LRC_BYPASS (1 << 3)
1079
1080 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1081 (lane) * 0x200 + (offset))
1082
1083 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1084 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1085 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1086 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1087 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1088 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1089 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1090 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1091 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1092 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1093 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1094 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1095 #define DPIO_FRC_LATENCY_SHFIT 8
1096 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1097 #define DPIO_UPAR_SHIFT 30
1098 /*
1099 * Fence registers
1100 */
1101 #define FENCE_REG_830_0 0x2000
1102 #define FENCE_REG_945_8 0x3000
1103 #define I830_FENCE_START_MASK 0x07f80000
1104 #define I830_FENCE_TILING_Y_SHIFT 12
1105 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
1106 #define I830_FENCE_PITCH_SHIFT 4
1107 #define I830_FENCE_REG_VALID (1<<0)
1108 #define I915_FENCE_MAX_PITCH_VAL 4
1109 #define I830_FENCE_MAX_PITCH_VAL 6
1110 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
1111
1112 #define I915_FENCE_START_MASK 0x0ff00000
1113 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
1114
1115 #define FENCE_REG_965_0 0x03000
1116 #define I965_FENCE_PITCH_SHIFT 2
1117 #define I965_FENCE_TILING_Y_SHIFT 1
1118 #define I965_FENCE_REG_VALID (1<<0)
1119 #define I965_FENCE_MAX_PITCH_VAL 0x0400
1120
1121 #define FENCE_REG_SANDYBRIDGE_0 0x100000
1122 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
1123 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
1124
1125
1126 /* control register for cpu gtt access */
1127 #define TILECTL 0x101000
1128 #define TILECTL_SWZCTL (1 << 0)
1129 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1130 #define TILECTL_BACKSNOOP_DIS (1 << 3)
1131
1132 /*
1133 * Instruction and interrupt control regs
1134 */
1135 #define PGTBL_CTL 0x02020
1136 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1137 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
1138 #define PGTBL_ER 0x02024
1139 #define PRB0_BASE (0x2030-0x30)
1140 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1141 #define PRB2_BASE (0x2050-0x30) /* gen3 */
1142 #define SRB0_BASE (0x2100-0x30) /* gen2 */
1143 #define SRB1_BASE (0x2110-0x30) /* gen2 */
1144 #define SRB2_BASE (0x2120-0x30) /* 830 */
1145 #define SRB3_BASE (0x2130-0x30) /* 830 */
1146 #define RENDER_RING_BASE 0x02000
1147 #define BSD_RING_BASE 0x04000
1148 #define GEN6_BSD_RING_BASE 0x12000
1149 #define GEN8_BSD2_RING_BASE 0x1c000
1150 #define VEBOX_RING_BASE 0x1a000
1151 #define BLT_RING_BASE 0x22000
1152 #define RING_TAIL(base) ((base)+0x30)
1153 #define RING_HEAD(base) ((base)+0x34)
1154 #define RING_START(base) ((base)+0x38)
1155 #define RING_CTL(base) ((base)+0x3c)
1156 #define RING_SYNC_0(base) ((base)+0x40)
1157 #define RING_SYNC_1(base) ((base)+0x44)
1158 #define RING_SYNC_2(base) ((base)+0x48)
1159 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1160 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1161 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1162 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1163 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1164 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1165 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1166 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1167 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1168 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1169 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1170 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
1171 #define GEN6_NOSYNC 0
1172 #define RING_PSMI_CTL(base) ((base)+0x50)
1173 #define RING_MAX_IDLE(base) ((base)+0x54)
1174 #define RING_HWS_PGA(base) ((base)+0x80)
1175 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
1176
1177 #define GEN7_WR_WATERMARK 0x4028
1178 #define GEN7_GFX_PRIO_CTRL 0x402C
1179 #define ARB_MODE 0x4030
1180 #define ARB_MODE_SWIZZLE_SNB (1<<4)
1181 #define ARB_MODE_SWIZZLE_IVB (1<<5)
1182 #define GEN7_GFX_PEND_TLB0 0x4034
1183 #define GEN7_GFX_PEND_TLB1 0x4038
1184 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1185 #define GEN7_LRA_LIMITS_BASE 0x403C
1186 #define GEN7_LRA_LIMITS_REG_NUM 13
1187 #define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1188 #define GEN7_GFX_MAX_REQ_COUNT 0x4074
1189
1190 #define GAMTARBMODE 0x04a08
1191 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
1192 #define ARB_MODE_SWIZZLE_BDW (1<<1)
1193 #define RENDER_HWS_PGA_GEN7 (0x04080)
1194 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
1195 #define RING_FAULT_GTTSEL_MASK (1<<11)
1196 #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1197 #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1198 #define RING_FAULT_VALID (1<<0)
1199 #define DONE_REG 0x40b0
1200 #define GEN8_PRIVATE_PAT 0x40e0
1201 #define BSD_HWS_PGA_GEN7 (0x04180)
1202 #define BLT_HWS_PGA_GEN7 (0x04280)
1203 #define VEBOX_HWS_PGA_GEN7 (0x04380)
1204 #define RING_ACTHD(base) ((base)+0x74)
1205 #define RING_ACTHD_UDW(base) ((base)+0x5c)
1206 #define RING_NOPID(base) ((base)+0x94)
1207 #define RING_IMR(base) ((base)+0xa8)
1208 #define RING_HWSTAM(base) ((base)+0x98)
1209 #define RING_TIMESTAMP(base) ((base)+0x358)
1210 #define TAIL_ADDR 0x001FFFF8
1211 #define HEAD_WRAP_COUNT 0xFFE00000
1212 #define HEAD_WRAP_ONE 0x00200000
1213 #define HEAD_ADDR 0x001FFFFC
1214 #define RING_NR_PAGES 0x001FF000
1215 #define RING_REPORT_MASK 0x00000006
1216 #define RING_REPORT_64K 0x00000002
1217 #define RING_REPORT_128K 0x00000004
1218 #define RING_NO_REPORT 0x00000000
1219 #define RING_VALID_MASK 0x00000001
1220 #define RING_VALID 0x00000001
1221 #define RING_INVALID 0x00000000
1222 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1223 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1224 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
1225
1226 #define GEN7_TLB_RD_ADDR 0x4700
1227
1228 #if 0
1229 #define PRB0_TAIL 0x02030
1230 #define PRB0_HEAD 0x02034
1231 #define PRB0_START 0x02038
1232 #define PRB0_CTL 0x0203c
1233 #define PRB1_TAIL 0x02040 /* 915+ only */
1234 #define PRB1_HEAD 0x02044 /* 915+ only */
1235 #define PRB1_START 0x02048 /* 915+ only */
1236 #define PRB1_CTL 0x0204c /* 915+ only */
1237 #endif
1238 #define IPEIR_I965 0x02064
1239 #define IPEHR_I965 0x02068
1240 #define INSTDONE_I965 0x0206c
1241 #define GEN7_INSTDONE_1 0x0206c
1242 #define GEN7_SC_INSTDONE 0x07100
1243 #define GEN7_SAMPLER_INSTDONE 0x0e160
1244 #define GEN7_ROW_INSTDONE 0x0e164
1245 #define I915_NUM_INSTDONE_REG 4
1246 #define RING_IPEIR(base) ((base)+0x64)
1247 #define RING_IPEHR(base) ((base)+0x68)
1248 #define RING_INSTDONE(base) ((base)+0x6c)
1249 #define RING_INSTPS(base) ((base)+0x70)
1250 #define RING_DMA_FADD(base) ((base)+0x78)
1251 #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
1252 #define RING_INSTPM(base) ((base)+0xc0)
1253 #define RING_MI_MODE(base) ((base)+0x9c)
1254 #define INSTPS 0x02070 /* 965+ only */
1255 #define INSTDONE1 0x0207c /* 965+ only */
1256 #define ACTHD_I965 0x02074
1257 #define HWS_PGA 0x02080
1258 #define HWS_ADDRESS_MASK 0xfffff000
1259 #define HWS_START_ADDRESS_SHIFT 4
1260 #define PWRCTXA 0x2088 /* 965GM+ only */
1261 #define PWRCTX_EN (1<<0)
1262 #define IPEIR 0x02088
1263 #define IPEHR 0x0208c
1264 #define INSTDONE 0x02090
1265 #define NOPID 0x02094
1266 #define HWSTAM 0x02098
1267 #define DMA_FADD_I8XX 0x020d0
1268 #define RING_BBSTATE(base) ((base)+0x110)
1269 #define RING_BBADDR(base) ((base)+0x140)
1270 #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
1271
1272 #define ERROR_GEN6 0x040a0
1273 #define GEN7_ERR_INT 0x44040
1274 #define ERR_INT_POISON (1<<31)
1275 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
1276 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
1277 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
1278 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
1279 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
1280 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
1281 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
1282 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
1283 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
1284
1285 #define FPGA_DBG 0x42300
1286 #define FPGA_DBG_RM_NOCLAIM (1<<31)
1287
1288 #define DERRMR 0x44050
1289 /* Note that HBLANK events are reserved on bdw+ */
1290 #define DERRMR_PIPEA_SCANLINE (1<<0)
1291 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1292 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1293 #define DERRMR_PIPEA_VBLANK (1<<3)
1294 #define DERRMR_PIPEA_HBLANK (1<<5)
1295 #define DERRMR_PIPEB_SCANLINE (1<<8)
1296 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1297 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1298 #define DERRMR_PIPEB_VBLANK (1<<11)
1299 #define DERRMR_PIPEB_HBLANK (1<<13)
1300 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1301 #define DERRMR_PIPEC_SCANLINE (1<<14)
1302 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1303 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1304 #define DERRMR_PIPEC_VBLANK (1<<21)
1305 #define DERRMR_PIPEC_HBLANK (1<<22)
1306
1307
1308 /* GM45+ chicken bits -- debug workaround bits that may be required
1309 * for various sorts of correct behavior. The top 16 bits of each are
1310 * the enables for writing to the corresponding low bit.
1311 */
1312 #define _3D_CHICKEN 0x02084
1313 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
1314 #define _3D_CHICKEN2 0x0208c
1315 /* Disables pipelining of read flushes past the SF-WIZ interface.
1316 * Required on all Ironlake steppings according to the B-Spec, but the
1317 * particular danger of not doing so is not specified.
1318 */
1319 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1320 #define _3D_CHICKEN3 0x02090
1321 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1322 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
1323 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1324 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
1325
1326 #define MI_MODE 0x0209c
1327 # define VS_TIMER_DISPATCH (1 << 6)
1328 # define MI_FLUSH_ENABLE (1 << 12)
1329 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
1330 # define MODE_IDLE (1 << 9)
1331 # define STOP_RING (1 << 8)
1332
1333 #define GEN6_GT_MODE 0x20d0
1334 #define GEN7_GT_MODE 0x7008
1335 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1336 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1337 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1338 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1339 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
1340 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
1341
1342 #define GFX_MODE 0x02520
1343 #define GFX_MODE_GEN7 0x0229c
1344 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1345 #define GFX_RUN_LIST_ENABLE (1<<15)
1346 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1347 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
1348 #define GFX_REPLAY_MODE (1<<11)
1349 #define GFX_PSMI_GRANULARITY (1<<10)
1350 #define GFX_PPGTT_ENABLE (1<<9)
1351
1352 #define VLV_DISPLAY_BASE 0x180000
1353 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
1354
1355 #define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1356 #define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
1357 #define SCPD0 0x0209c /* 915+ only */
1358 #define IER 0x020a0
1359 #define IIR 0x020a4
1360 #define IMR 0x020a8
1361 #define ISR 0x020ac
1362 #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
1363 #define GINT_DIS (1<<22)
1364 #define GCFG_DIS (1<<8)
1365 #define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
1366 #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1367 #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1368 #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1369 #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1370 #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
1371 #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
1372 #define VLV_PCBR_ADDR_SHIFT 12
1373
1374 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1375 #define EIR 0x020b0
1376 #define EMR 0x020b4
1377 #define ESR 0x020b8
1378 #define GM45_ERROR_PAGE_TABLE (1<<5)
1379 #define GM45_ERROR_MEM_PRIV (1<<4)
1380 #define I915_ERROR_PAGE_TABLE (1<<4)
1381 #define GM45_ERROR_CP_PRIV (1<<3)
1382 #define I915_ERROR_MEMORY_REFRESH (1<<1)
1383 #define I915_ERROR_INSTRUCTION (1<<0)
1384 #define INSTPM 0x020c0
1385 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
1386 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1387 will not assert AGPBUSY# and will only
1388 be delivered when out of C3. */
1389 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
1390 #define INSTPM_TLB_INVALIDATE (1<<9)
1391 #define INSTPM_SYNC_FLUSH (1<<5)
1392 #define ACTHD 0x020c8
1393 #define MEM_MODE 0x020cc
1394 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1395 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1396 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
1397 #define FW_BLC 0x020d8
1398 #define FW_BLC2 0x020dc
1399 #define FW_BLC_SELF 0x020e0 /* 915+ only */
1400 #define FW_BLC_SELF_EN_MASK (1<<31)
1401 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1402 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
1403 #define MM_BURST_LENGTH 0x00700000
1404 #define MM_FIFO_WATERMARK 0x0001F000
1405 #define LM_BURST_LENGTH 0x00000700
1406 #define LM_FIFO_WATERMARK 0x0000001F
1407 #define MI_ARB_STATE 0x020e4 /* 915+ only */
1408
1409 /* Make render/texture TLB fetches lower priorty than associated data
1410 * fetches. This is not turned on by default
1411 */
1412 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1413
1414 /* Isoch request wait on GTT enable (Display A/B/C streams).
1415 * Make isoch requests stall on the TLB update. May cause
1416 * display underruns (test mode only)
1417 */
1418 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1419
1420 /* Block grant count for isoch requests when block count is
1421 * set to a finite value.
1422 */
1423 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1424 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1425 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1426 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1427 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1428
1429 /* Enable render writes to complete in C2/C3/C4 power states.
1430 * If this isn't enabled, render writes are prevented in low
1431 * power states. That seems bad to me.
1432 */
1433 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1434
1435 /* This acknowledges an async flip immediately instead
1436 * of waiting for 2TLB fetches.
1437 */
1438 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1439
1440 /* Enables non-sequential data reads through arbiter
1441 */
1442 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
1443
1444 /* Disable FSB snooping of cacheable write cycles from binner/render
1445 * command stream
1446 */
1447 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1448
1449 /* Arbiter time slice for non-isoch streams */
1450 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
1451 #define MI_ARB_TIME_SLICE_1 (0 << 5)
1452 #define MI_ARB_TIME_SLICE_2 (1 << 5)
1453 #define MI_ARB_TIME_SLICE_4 (2 << 5)
1454 #define MI_ARB_TIME_SLICE_6 (3 << 5)
1455 #define MI_ARB_TIME_SLICE_8 (4 << 5)
1456 #define MI_ARB_TIME_SLICE_10 (5 << 5)
1457 #define MI_ARB_TIME_SLICE_14 (6 << 5)
1458 #define MI_ARB_TIME_SLICE_16 (7 << 5)
1459
1460 /* Low priority grace period page size */
1461 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1462 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1463
1464 /* Disable display A/B trickle feed */
1465 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1466
1467 /* Set display plane priority */
1468 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1469 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1470
1471 #define MI_STATE 0x020e4 /* gen2 only */
1472 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1473 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1474
1475 #define CACHE_MODE_0 0x02120 /* 915+ only */
1476 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1477 #define CM0_IZ_OPT_DISABLE (1<<6)
1478 #define CM0_ZR_OPT_DISABLE (1<<5)
1479 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
1480 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
1481 #define CM0_COLOR_EVICT_DISABLE (1<<3)
1482 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
1483 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1484 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1485 #define GFX_FLSH_CNTL_GEN6 0x101008
1486 #define GFX_FLSH_CNTL_EN (1<<0)
1487 #define ECOSKPD 0x021d0
1488 #define ECO_GATING_CX_ONLY (1<<3)
1489 #define ECO_FLIP_DONE (1<<0)
1490
1491 #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1492 #define RC_OP_FLUSH_ENABLE (1<<0)
1493 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1494 #define CACHE_MODE_1 0x7004 /* IVB+ */
1495 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1496 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
1497 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
1498
1499 #define GEN6_BLITTER_ECOSKPD 0x221d0
1500 #define GEN6_BLITTER_LOCK_SHIFT 16
1501 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1502
1503 #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1504 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
1505 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1506 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
1507
1508 /* Fuse readout registers for GT */
1509 #define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
1510 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1511 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1512 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1513 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1514 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1515 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1516 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1517 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1518
1519 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
1520 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1521 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1522 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1523 #define GEN6_BSD_GO_INDICATOR (1 << 4)
1524
1525 /* On modern GEN architectures interrupt control consists of two sets
1526 * of registers. The first set pertains to the ring generating the
1527 * interrupt. The second control is for the functional block generating the
1528 * interrupt. These are PM, GT, DE, etc.
1529 *
1530 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1531 * GT interrupt bits, so we don't need to duplicate the defines.
1532 *
1533 * These defines should cover us well from SNB->HSW with minor exceptions
1534 * it can also work on ILK.
1535 */
1536 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1537 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1538 #define GT_BLT_USER_INTERRUPT (1 << 22)
1539 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1540 #define GT_BSD_USER_INTERRUPT (1 << 12)
1541 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
1542 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
1543 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1544 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1545 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1546 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1547 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1548 #define GT_RENDER_USER_INTERRUPT (1 << 0)
1549
1550 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1551 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1552
1553 #define GT_PARITY_ERROR(dev) \
1554 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
1555 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
1556
1557 /* These are all the "old" interrupts */
1558 #define ILK_BSD_USER_INTERRUPT (1<<5)
1559
1560 #define I915_PM_INTERRUPT (1<<31)
1561 #define I915_ISP_INTERRUPT (1<<22)
1562 #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1563 #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1564 #define I915_MIPIC_INTERRUPT (1<<19)
1565 #define I915_MIPIA_INTERRUPT (1<<18)
1566 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1567 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1568 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1569 #define I915_MASTER_ERROR_INTERRUPT (1<<15)
1570 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1571 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
1572 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1573 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
1574 #define I915_HWB_OOM_INTERRUPT (1<<13)
1575 #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
1576 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
1577 #define I915_MISC_INTERRUPT (1<<11)
1578 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1579 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
1580 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1581 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
1582 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1583 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
1584 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1585 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1586 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1587 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1588 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1589 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1590 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
1591 #define I915_DEBUG_INTERRUPT (1<<2)
1592 #define I915_WINVALID_INTERRUPT (1<<1)
1593 #define I915_USER_INTERRUPT (1<<1)
1594 #define I915_ASLE_INTERRUPT (1<<0)
1595 #define I915_BSD_USER_INTERRUPT (1<<25)
1596
1597 #define GEN6_BSD_RNCID 0x12198
1598
1599 #define GEN7_FF_THREAD_MODE 0x20a0
1600 #define GEN7_FF_SCHED_MASK 0x0077070
1601 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
1602 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1603 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1604 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1605 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
1606 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
1607 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1608 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1609 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1610 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
1611 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1612 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1613 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1614 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
1615
1616 /*
1617 * Framebuffer compression (915+ only)
1618 */
1619
1620 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1621 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
1622 #define FBC_CONTROL 0x03208
1623 #define FBC_CTL_EN (1<<31)
1624 #define FBC_CTL_PERIODIC (1<<30)
1625 #define FBC_CTL_INTERVAL_SHIFT (16)
1626 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
1627 #define FBC_CTL_C3_IDLE (1<<13)
1628 #define FBC_CTL_STRIDE_SHIFT (5)
1629 #define FBC_CTL_FENCENO_SHIFT (0)
1630 #define FBC_COMMAND 0x0320c
1631 #define FBC_CMD_COMPRESS (1<<0)
1632 #define FBC_STATUS 0x03210
1633 #define FBC_STAT_COMPRESSING (1<<31)
1634 #define FBC_STAT_COMPRESSED (1<<30)
1635 #define FBC_STAT_MODIFIED (1<<29)
1636 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
1637 #define FBC_CONTROL2 0x03214
1638 #define FBC_CTL_FENCE_DBL (0<<4)
1639 #define FBC_CTL_IDLE_IMM (0<<2)
1640 #define FBC_CTL_IDLE_FULL (1<<2)
1641 #define FBC_CTL_IDLE_LINE (2<<2)
1642 #define FBC_CTL_IDLE_DEBUG (3<<2)
1643 #define FBC_CTL_CPU_FENCE (1<<1)
1644 #define FBC_CTL_PLANE(plane) ((plane)<<0)
1645 #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
1646 #define FBC_TAG 0x03300
1647
1648 #define FBC_LL_SIZE (1536)
1649
1650 /* Framebuffer compression for GM45+ */
1651 #define DPFC_CB_BASE 0x3200
1652 #define DPFC_CONTROL 0x3208
1653 #define DPFC_CTL_EN (1<<31)
1654 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
1655 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
1656 #define DPFC_CTL_FENCE_EN (1<<29)
1657 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
1658 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
1659 #define DPFC_SR_EN (1<<10)
1660 #define DPFC_CTL_LIMIT_1X (0<<6)
1661 #define DPFC_CTL_LIMIT_2X (1<<6)
1662 #define DPFC_CTL_LIMIT_4X (2<<6)
1663 #define DPFC_RECOMP_CTL 0x320c
1664 #define DPFC_RECOMP_STALL_EN (1<<27)
1665 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
1666 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1667 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1668 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1669 #define DPFC_STATUS 0x3210
1670 #define DPFC_INVAL_SEG_SHIFT (16)
1671 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
1672 #define DPFC_COMP_SEG_SHIFT (0)
1673 #define DPFC_COMP_SEG_MASK (0x000003ff)
1674 #define DPFC_STATUS2 0x3214
1675 #define DPFC_FENCE_YOFF 0x3218
1676 #define DPFC_CHICKEN 0x3224
1677 #define DPFC_HT_MODIFY (1<<31)
1678
1679 /* Framebuffer compression for Ironlake */
1680 #define ILK_DPFC_CB_BASE 0x43200
1681 #define ILK_DPFC_CONTROL 0x43208
1682 #define FBC_CTL_FALSE_COLOR (1<<10)
1683 /* The bit 28-8 is reserved */
1684 #define DPFC_RESERVED (0x1FFFFF00)
1685 #define ILK_DPFC_RECOMP_CTL 0x4320c
1686 #define ILK_DPFC_STATUS 0x43210
1687 #define ILK_DPFC_FENCE_YOFF 0x43218
1688 #define ILK_DPFC_CHICKEN 0x43224
1689 #define ILK_FBC_RT_BASE 0x2128
1690 #define ILK_FBC_RT_VALID (1<<0)
1691 #define SNB_FBC_FRONT_BUFFER (1<<1)
1692
1693 #define ILK_DISPLAY_CHICKEN1 0x42000
1694 #define ILK_FBCQ_DIS (1<<22)
1695 #define ILK_PABSTRETCH_DIS (1<<21)
1696
1697
1698 /*
1699 * Framebuffer compression for Sandybridge
1700 *
1701 * The following two registers are of type GTTMMADR
1702 */
1703 #define SNB_DPFC_CTL_SA 0x100100
1704 #define SNB_CPU_FENCE_ENABLE (1<<29)
1705 #define DPFC_CPU_FENCE_OFFSET 0x100104
1706
1707 /* Framebuffer compression for Ivybridge */
1708 #define IVB_FBC_RT_BASE 0x7020
1709
1710 #define IPS_CTL 0x43408
1711 #define IPS_ENABLE (1 << 31)
1712
1713 #define MSG_FBC_REND_STATE 0x50380
1714 #define FBC_REND_NUKE (1<<2)
1715 #define FBC_REND_CACHE_CLEAN (1<<1)
1716
1717 /*
1718 * GPIO regs
1719 */
1720 #define GPIOA 0x5010
1721 #define GPIOB 0x5014
1722 #define GPIOC 0x5018
1723 #define GPIOD 0x501c
1724 #define GPIOE 0x5020
1725 #define GPIOF 0x5024
1726 #define GPIOG 0x5028
1727 #define GPIOH 0x502c
1728 # define GPIO_CLOCK_DIR_MASK (1 << 0)
1729 # define GPIO_CLOCK_DIR_IN (0 << 1)
1730 # define GPIO_CLOCK_DIR_OUT (1 << 1)
1731 # define GPIO_CLOCK_VAL_MASK (1 << 2)
1732 # define GPIO_CLOCK_VAL_OUT (1 << 3)
1733 # define GPIO_CLOCK_VAL_IN (1 << 4)
1734 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1735 # define GPIO_DATA_DIR_MASK (1 << 8)
1736 # define GPIO_DATA_DIR_IN (0 << 9)
1737 # define GPIO_DATA_DIR_OUT (1 << 9)
1738 # define GPIO_DATA_VAL_MASK (1 << 10)
1739 # define GPIO_DATA_VAL_OUT (1 << 11)
1740 # define GPIO_DATA_VAL_IN (1 << 12)
1741 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1742
1743 #define GMBUS0 0x5100 /* clock/port select */
1744 #define GMBUS_RATE_100KHZ (0<<8)
1745 #define GMBUS_RATE_50KHZ (1<<8)
1746 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1747 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1748 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1749 #define GMBUS_PORT_DISABLED 0
1750 #define GMBUS_PORT_SSC 1
1751 #define GMBUS_PORT_VGADDC 2
1752 #define GMBUS_PORT_PANEL 3
1753 #define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
1754 #define GMBUS_PORT_DPC 4 /* HDMIC */
1755 #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
1756 #define GMBUS_PORT_DPD 6 /* HDMID */
1757 #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
1758 #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
1759 #define GMBUS1 0x5104 /* command/status */
1760 #define GMBUS_SW_CLR_INT (1<<31)
1761 #define GMBUS_SW_RDY (1<<30)
1762 #define GMBUS_ENT (1<<29) /* enable timeout */
1763 #define GMBUS_CYCLE_NONE (0<<25)
1764 #define GMBUS_CYCLE_WAIT (1<<25)
1765 #define GMBUS_CYCLE_INDEX (2<<25)
1766 #define GMBUS_CYCLE_STOP (4<<25)
1767 #define GMBUS_BYTE_COUNT_SHIFT 16
1768 #define GMBUS_SLAVE_INDEX_SHIFT 8
1769 #define GMBUS_SLAVE_ADDR_SHIFT 1
1770 #define GMBUS_SLAVE_READ (1<<0)
1771 #define GMBUS_SLAVE_WRITE (0<<0)
1772 #define GMBUS2 0x5108 /* status */
1773 #define GMBUS_INUSE (1<<15)
1774 #define GMBUS_HW_WAIT_PHASE (1<<14)
1775 #define GMBUS_STALL_TIMEOUT (1<<13)
1776 #define GMBUS_INT (1<<12)
1777 #define GMBUS_HW_RDY (1<<11)
1778 #define GMBUS_SATOER (1<<10)
1779 #define GMBUS_ACTIVE (1<<9)
1780 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
1781 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1782 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1783 #define GMBUS_NAK_EN (1<<3)
1784 #define GMBUS_IDLE_EN (1<<2)
1785 #define GMBUS_HW_WAIT_EN (1<<1)
1786 #define GMBUS_HW_RDY_EN (1<<0)
1787 #define GMBUS5 0x5120 /* byte index */
1788 #define GMBUS_2BYTE_INDEX_EN (1<<31)
1789
1790 /*
1791 * Clock control & power management
1792 */
1793 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1794 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1795 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1796 #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
1797
1798 #define VGA0 0x6000
1799 #define VGA1 0x6004
1800 #define VGA_PD 0x6010
1801 #define VGA0_PD_P2_DIV_4 (1 << 7)
1802 #define VGA0_PD_P1_DIV_2 (1 << 5)
1803 #define VGA0_PD_P1_SHIFT 0
1804 #define VGA0_PD_P1_MASK (0x1f << 0)
1805 #define VGA1_PD_P2_DIV_4 (1 << 15)
1806 #define VGA1_PD_P1_DIV_2 (1 << 13)
1807 #define VGA1_PD_P1_SHIFT 8
1808 #define VGA1_PD_P1_MASK (0x1f << 8)
1809 #define DPLL_VCO_ENABLE (1 << 31)
1810 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
1811 #define DPLL_DVO_2X_MODE (1 << 30)
1812 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
1813 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
1814 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
1815 #define DPLL_VGA_MODE_DIS (1 << 28)
1816 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1817 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1818 #define DPLL_MODE_MASK (3 << 26)
1819 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1820 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1821 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1822 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1823 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1824 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
1825 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
1826 #define DPLL_LOCK_VLV (1<<15)
1827 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
1828 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
1829 #define DPLL_SSC_REF_CLOCK_CHV (1<<13)
1830 #define DPLL_PORTC_READY_MASK (0xf << 4)
1831 #define DPLL_PORTB_READY_MASK (0xf)
1832
1833 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1834
1835 /* Additional CHV pll/phy registers */
1836 #define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1837 #define DPLL_PORTD_READY_MASK (0xf)
1838 #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1839 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
1840 #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1841 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
1842
1843 /*
1844 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1845 * this field (only one bit may be set).
1846 */
1847 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1848 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
1849 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
1850 /* i830, required in DVO non-gang */
1851 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
1852 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1853 #define PLL_REF_INPUT_DREFCLK (0 << 13)
1854 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1855 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1856 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1857 #define PLL_REF_INPUT_MASK (3 << 13)
1858 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
1859 /* Ironlake */
1860 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1861 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1862 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1863 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1864 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1865
1866 /*
1867 * Parallel to Serial Load Pulse phase selection.
1868 * Selects the phase for the 10X DPLL clock for the PCIe
1869 * digital display port. The range is 4 to 13; 10 or more
1870 * is just a flip delay. The default is 6
1871 */
1872 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1873 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1874 /*
1875 * SDVO multiplier for 945G/GM. Not used on 965.
1876 */
1877 #define SDVO_MULTIPLIER_MASK 0x000000ff
1878 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
1879 #define SDVO_MULTIPLIER_SHIFT_VGA 0
1880
1881 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1882 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1883 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1884 #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
1885
1886 /*
1887 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1888 *
1889 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1890 */
1891 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1892 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
1893 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1894 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1895 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1896 /*
1897 * SDVO/UDI pixel multiplier.
1898 *
1899 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1900 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1901 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1902 * dummy bytes in the datastream at an increased clock rate, with both sides of
1903 * the link knowing how many bytes are fill.
1904 *
1905 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1906 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1907 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1908 * through an SDVO command.
1909 *
1910 * This register field has values of multiplication factor minus 1, with
1911 * a maximum multiplier of 5 for SDVO.
1912 */
1913 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1914 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1915 /*
1916 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1917 * This best be set to the default value (3) or the CRT won't work. No,
1918 * I don't entirely understand what this does...
1919 */
1920 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1921 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
1922
1923 #define _FPA0 0x06040
1924 #define _FPA1 0x06044
1925 #define _FPB0 0x06048
1926 #define _FPB1 0x0604c
1927 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1928 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1929 #define FP_N_DIV_MASK 0x003f0000
1930 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
1931 #define FP_N_DIV_SHIFT 16
1932 #define FP_M1_DIV_MASK 0x00003f00
1933 #define FP_M1_DIV_SHIFT 8
1934 #define FP_M2_DIV_MASK 0x0000003f
1935 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
1936 #define FP_M2_DIV_SHIFT 0
1937 #define DPLL_TEST 0x606c
1938 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1939 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1940 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1941 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1942 #define DPLLB_TEST_N_BYPASS (1 << 19)
1943 #define DPLLB_TEST_M_BYPASS (1 << 18)
1944 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1945 #define DPLLA_TEST_N_BYPASS (1 << 3)
1946 #define DPLLA_TEST_M_BYPASS (1 << 2)
1947 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1948 #define D_STATE 0x6104
1949 #define DSTATE_GFX_RESET_I830 (1<<6)
1950 #define DSTATE_PLL_D3_OFF (1<<3)
1951 #define DSTATE_GFX_CLOCK_GATING (1<<1)
1952 #define DSTATE_DOT_CLOCK_GATING (1<<0)
1953 #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
1954 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1955 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1956 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1957 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1958 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1959 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1960 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1961 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1962 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1963 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1964 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1965 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1966 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1967 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1968 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1969 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1970 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1971 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1972 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1973 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1974 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1975 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1976 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1977 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1978 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1979 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1980 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1981 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1982 /*
1983 * This bit must be set on the 830 to prevent hangs when turning off the
1984 * overlay scaler.
1985 */
1986 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1987 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1988 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1989 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1990 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1991
1992 #define RENCLK_GATE_D1 0x6204
1993 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1994 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1995 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1996 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1997 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1998 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1999 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2000 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2001 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
2002 /* This bit must be unset on 855,865 */
2003 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
2004 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2005 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
2006 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
2007 /* This bit must be set on 855,865. */
2008 # define SV_CLOCK_GATE_DISABLE (1 << 0)
2009 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2010 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2011 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2012 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2013 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2014 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2015 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2016 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2017 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2018 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2019 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2020 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2021 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2022 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2023 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2024 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2025 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2026
2027 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
2028 /* This bit must always be set on 965G/965GM */
2029 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2030 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2031 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2032 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2033 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2034 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
2035 /* This bit must always be set on 965G */
2036 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2037 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2038 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2039 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2040 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2041 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2042 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2043 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2044 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2045 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2046 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2047 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2048 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2049 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2050 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2051 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2052 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2053 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2054 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2055
2056 #define RENCLK_GATE_D2 0x6208
2057 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2058 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2059 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
2060
2061 #define VDECCLK_GATE_D 0x620C /* g4x only */
2062 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2063
2064 #define RAMCLK_GATE_D 0x6210 /* CRL only */
2065 #define DEUC 0x6214 /* CRL only */
2066
2067 #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
2068 #define FW_CSPWRDWNEN (1<<15)
2069
2070 #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2071
2072 #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2073 #define CDCLK_FREQ_SHIFT 4
2074 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2075 #define CZCLK_FREQ_MASK 0xf
2076 #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2077
2078 /*
2079 * Palette regs
2080 */
2081 #define PALETTE_A_OFFSET 0xa000
2082 #define PALETTE_B_OFFSET 0xa800
2083 #define CHV_PALETTE_C_OFFSET 0xc000
2084 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2085 dev_priv->info.display_mmio_offset)
2086
2087 /* MCH MMIO space */
2088
2089 /*
2090 * MCHBAR mirror.
2091 *
2092 * This mirrors the MCHBAR MMIO space whose location is determined by
2093 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2094 * every way. It is not accessible from the CP register read instructions.
2095 *
2096 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2097 * just read.
2098 */
2099 #define MCHBAR_MIRROR_BASE 0x10000
2100
2101 #define MCHBAR_MIRROR_BASE_SNB 0x140000
2102
2103 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
2104 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
2105
2106 /* 915-945 and GM965 MCH register controlling DRAM channel access */
2107 #define DCC 0x10200
2108 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2109 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2110 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2111 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
2112 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
2113 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
2114 #define DCC2 0x10204
2115 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
2116
2117 /* Pineview MCH register contains DDR3 setting */
2118 #define CSHRDDR3CTL 0x101a8
2119 #define CSHRDDR3CTL_DDR3 (1 << 2)
2120
2121 /* 965 MCH register controlling DRAM channel configuration */
2122 #define C0DRB3 0x10206
2123 #define C1DRB3 0x10606
2124
2125 /* snb MCH registers for reading the DRAM channel configuration */
2126 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2127 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2128 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2129 #define MAD_DIMM_ECC_MASK (0x3 << 24)
2130 #define MAD_DIMM_ECC_OFF (0x0 << 24)
2131 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2132 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2133 #define MAD_DIMM_ECC_ON (0x3 << 24)
2134 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2135 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2136 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2137 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2138 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2139 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2140 #define MAD_DIMM_A_SELECT (0x1 << 16)
2141 /* DIMM sizes are in multiples of 256mb. */
2142 #define MAD_DIMM_B_SIZE_SHIFT 8
2143 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2144 #define MAD_DIMM_A_SIZE_SHIFT 0
2145 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2146
2147 /* snb MCH registers for priority tuning */
2148 #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2149 #define MCH_SSKPD_WM0_MASK 0x3f
2150 #define MCH_SSKPD_WM0_VAL 0xc
2151
2152 #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2153
2154 /* Clocking configuration register */
2155 #define CLKCFG 0x10c00
2156 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
2157 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2158 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2159 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2160 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2161 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
2162 /* Note, below two are guess */
2163 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
2164 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
2165 #define CLKCFG_FSB_MASK (7 << 0)
2166 #define CLKCFG_MEM_533 (1 << 4)
2167 #define CLKCFG_MEM_667 (2 << 4)
2168 #define CLKCFG_MEM_800 (3 << 4)
2169 #define CLKCFG_MEM_MASK (7 << 4)
2170
2171 #define TSC1 0x11001
2172 #define TSE (1<<0)
2173 #define TR1 0x11006
2174 #define TSFS 0x11020
2175 #define TSFS_SLOPE_MASK 0x0000ff00
2176 #define TSFS_SLOPE_SHIFT 8
2177 #define TSFS_INTR_MASK 0x000000ff
2178
2179 #define CRSTANDVID 0x11100
2180 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2181 #define PXVFREQ_PX_MASK 0x7f000000
2182 #define PXVFREQ_PX_SHIFT 24
2183 #define VIDFREQ_BASE 0x11110
2184 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2185 #define VIDFREQ2 0x11114
2186 #define VIDFREQ3 0x11118
2187 #define VIDFREQ4 0x1111c
2188 #define VIDFREQ_P0_MASK 0x1f000000
2189 #define VIDFREQ_P0_SHIFT 24
2190 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2191 #define VIDFREQ_P0_CSCLK_SHIFT 20
2192 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2193 #define VIDFREQ_P0_CRCLK_SHIFT 16
2194 #define VIDFREQ_P1_MASK 0x00001f00
2195 #define VIDFREQ_P1_SHIFT 8
2196 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2197 #define VIDFREQ_P1_CSCLK_SHIFT 4
2198 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2199 #define INTTOEXT_BASE_ILK 0x11300
2200 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2201 #define INTTOEXT_MAP3_SHIFT 24
2202 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2203 #define INTTOEXT_MAP2_SHIFT 16
2204 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2205 #define INTTOEXT_MAP1_SHIFT 8
2206 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2207 #define INTTOEXT_MAP0_SHIFT 0
2208 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2209 #define MEMSWCTL 0x11170 /* Ironlake only */
2210 #define MEMCTL_CMD_MASK 0xe000
2211 #define MEMCTL_CMD_SHIFT 13
2212 #define MEMCTL_CMD_RCLK_OFF 0
2213 #define MEMCTL_CMD_RCLK_ON 1
2214 #define MEMCTL_CMD_CHFREQ 2
2215 #define MEMCTL_CMD_CHVID 3
2216 #define MEMCTL_CMD_VMMOFF 4
2217 #define MEMCTL_CMD_VMMON 5
2218 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2219 when command complete */
2220 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2221 #define MEMCTL_FREQ_SHIFT 8
2222 #define MEMCTL_SFCAVM (1<<7)
2223 #define MEMCTL_TGT_VID_MASK 0x007f
2224 #define MEMIHYST 0x1117c
2225 #define MEMINTREN 0x11180 /* 16 bits */
2226 #define MEMINT_RSEXIT_EN (1<<8)
2227 #define MEMINT_CX_SUPR_EN (1<<7)
2228 #define MEMINT_CONT_BUSY_EN (1<<6)
2229 #define MEMINT_AVG_BUSY_EN (1<<5)
2230 #define MEMINT_EVAL_CHG_EN (1<<4)
2231 #define MEMINT_MON_IDLE_EN (1<<3)
2232 #define MEMINT_UP_EVAL_EN (1<<2)
2233 #define MEMINT_DOWN_EVAL_EN (1<<1)
2234 #define MEMINT_SW_CMD_EN (1<<0)
2235 #define MEMINTRSTR 0x11182 /* 16 bits */
2236 #define MEM_RSEXIT_MASK 0xc000
2237 #define MEM_RSEXIT_SHIFT 14
2238 #define MEM_CONT_BUSY_MASK 0x3000
2239 #define MEM_CONT_BUSY_SHIFT 12
2240 #define MEM_AVG_BUSY_MASK 0x0c00
2241 #define MEM_AVG_BUSY_SHIFT 10
2242 #define MEM_EVAL_CHG_MASK 0x0300
2243 #define MEM_EVAL_BUSY_SHIFT 8
2244 #define MEM_MON_IDLE_MASK 0x00c0
2245 #define MEM_MON_IDLE_SHIFT 6
2246 #define MEM_UP_EVAL_MASK 0x0030
2247 #define MEM_UP_EVAL_SHIFT 4
2248 #define MEM_DOWN_EVAL_MASK 0x000c
2249 #define MEM_DOWN_EVAL_SHIFT 2
2250 #define MEM_SW_CMD_MASK 0x0003
2251 #define MEM_INT_STEER_GFX 0
2252 #define MEM_INT_STEER_CMR 1
2253 #define MEM_INT_STEER_SMI 2
2254 #define MEM_INT_STEER_SCI 3
2255 #define MEMINTRSTS 0x11184
2256 #define MEMINT_RSEXIT (1<<7)
2257 #define MEMINT_CONT_BUSY (1<<6)
2258 #define MEMINT_AVG_BUSY (1<<5)
2259 #define MEMINT_EVAL_CHG (1<<4)
2260 #define MEMINT_MON_IDLE (1<<3)
2261 #define MEMINT_UP_EVAL (1<<2)
2262 #define MEMINT_DOWN_EVAL (1<<1)
2263 #define MEMINT_SW_CMD (1<<0)
2264 #define MEMMODECTL 0x11190
2265 #define MEMMODE_BOOST_EN (1<<31)
2266 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2267 #define MEMMODE_BOOST_FREQ_SHIFT 24
2268 #define MEMMODE_IDLE_MODE_MASK 0x00030000
2269 #define MEMMODE_IDLE_MODE_SHIFT 16
2270 #define MEMMODE_IDLE_MODE_EVAL 0
2271 #define MEMMODE_IDLE_MODE_CONT 1
2272 #define MEMMODE_HWIDLE_EN (1<<15)
2273 #define MEMMODE_SWMODE_EN (1<<14)
2274 #define MEMMODE_RCLK_GATE (1<<13)
2275 #define MEMMODE_HW_UPDATE (1<<12)
2276 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2277 #define MEMMODE_FSTART_SHIFT 8
2278 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2279 #define MEMMODE_FMAX_SHIFT 4
2280 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2281 #define RCBMAXAVG 0x1119c
2282 #define MEMSWCTL2 0x1119e /* Cantiga only */
2283 #define SWMEMCMD_RENDER_OFF (0 << 13)
2284 #define SWMEMCMD_RENDER_ON (1 << 13)
2285 #define SWMEMCMD_SWFREQ (2 << 13)
2286 #define SWMEMCMD_TARVID (3 << 13)
2287 #define SWMEMCMD_VRM_OFF (4 << 13)
2288 #define SWMEMCMD_VRM_ON (5 << 13)
2289 #define CMDSTS (1<<12)
2290 #define SFCAVM (1<<11)
2291 #define SWFREQ_MASK 0x0380 /* P0-7 */
2292 #define SWFREQ_SHIFT 7
2293 #define TARVID_MASK 0x001f
2294 #define MEMSTAT_CTG 0x111a0
2295 #define RCBMINAVG 0x111a0
2296 #define RCUPEI 0x111b0
2297 #define RCDNEI 0x111b4
2298 #define RSTDBYCTL 0x111b8
2299 #define RS1EN (1<<31)
2300 #define RS2EN (1<<30)
2301 #define RS3EN (1<<29)
2302 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2303 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2304 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2305 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2306 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2307 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2308 #define RSX_STATUS_MASK (7<<20)
2309 #define RSX_STATUS_ON (0<<20)
2310 #define RSX_STATUS_RC1 (1<<20)
2311 #define RSX_STATUS_RC1E (2<<20)
2312 #define RSX_STATUS_RS1 (3<<20)
2313 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2314 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2315 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2316 #define RSX_STATUS_RSVD2 (7<<20)
2317 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2318 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2319 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
2320 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2321 #define RS1CONTSAV_MASK (3<<14)
2322 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2323 #define RS1CONTSAV_RSVD (1<<14)
2324 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2325 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2326 #define NORMSLEXLAT_MASK (3<<12)
2327 #define SLOW_RS123 (0<<12)
2328 #define SLOW_RS23 (1<<12)
2329 #define SLOW_RS3 (2<<12)
2330 #define NORMAL_RS123 (3<<12)
2331 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2332 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2333 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2334 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2335 #define RS_CSTATE_MASK (3<<4)
2336 #define RS_CSTATE_C367_RS1 (0<<4)
2337 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2338 #define RS_CSTATE_RSVD (2<<4)
2339 #define RS_CSTATE_C367_RS2 (3<<4)
2340 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2341 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
2342 #define VIDCTL 0x111c0
2343 #define VIDSTS 0x111c8
2344 #define VIDSTART 0x111cc /* 8 bits */
2345 #define MEMSTAT_ILK 0x111f8
2346 #define MEMSTAT_VID_MASK 0x7f00
2347 #define MEMSTAT_VID_SHIFT 8
2348 #define MEMSTAT_PSTATE_MASK 0x00f8
2349 #define MEMSTAT_PSTATE_SHIFT 3
2350 #define MEMSTAT_MON_ACTV (1<<2)
2351 #define MEMSTAT_SRC_CTL_MASK 0x0003
2352 #define MEMSTAT_SRC_CTL_CORE 0
2353 #define MEMSTAT_SRC_CTL_TRB 1
2354 #define MEMSTAT_SRC_CTL_THM 2
2355 #define MEMSTAT_SRC_CTL_STDBY 3
2356 #define RCPREVBSYTUPAVG 0x113b8
2357 #define RCPREVBSYTDNAVG 0x113bc
2358 #define PMMISC 0x11214
2359 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
2360 #define SDEW 0x1124c
2361 #define CSIEW0 0x11250
2362 #define CSIEW1 0x11254
2363 #define CSIEW2 0x11258
2364 #define PEW 0x1125c
2365 #define DEW 0x11270
2366 #define MCHAFE 0x112c0
2367 #define CSIEC 0x112e0
2368 #define DMIEC 0x112e4
2369 #define DDREC 0x112e8
2370 #define PEG0EC 0x112ec
2371 #define PEG1EC 0x112f0
2372 #define GFXEC 0x112f4
2373 #define RPPREVBSYTUPAVG 0x113b8
2374 #define RPPREVBSYTDNAVG 0x113bc
2375 #define ECR 0x11600
2376 #define ECR_GPFE (1<<31)
2377 #define ECR_IMONE (1<<30)
2378 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2379 #define OGW0 0x11608
2380 #define OGW1 0x1160c
2381 #define EG0 0x11610
2382 #define EG1 0x11614
2383 #define EG2 0x11618
2384 #define EG3 0x1161c
2385 #define EG4 0x11620
2386 #define EG5 0x11624
2387 #define EG6 0x11628
2388 #define EG7 0x1162c
2389 #define PXW 0x11664
2390 #define PXWL 0x11680
2391 #define LCFUSE02 0x116c0
2392 #define LCFUSE_HIV_MASK 0x000000ff
2393 #define CSIPLL0 0x12c10
2394 #define DDRMPLL1 0X12c20
2395 #define PEG_BAND_GAP_DATA 0x14d68
2396
2397 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
2398 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2399
2400 #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2401 #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2402 #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
2403
2404 /*
2405 * Logical Context regs
2406 */
2407 #define CCID 0x2180
2408 #define CCID_EN (1<<0)
2409 /*
2410 * Notes on SNB/IVB/VLV context size:
2411 * - Power context is saved elsewhere (LLC or stolen)
2412 * - Ring/execlist context is saved on SNB, not on IVB
2413 * - Extended context size already includes render context size
2414 * - We always need to follow the extended context size.
2415 * SNB BSpec has comments indicating that we should use the
2416 * render context size instead if execlists are disabled, but
2417 * based on empirical testing that's just nonsense.
2418 * - Pipelined/VF state is saved on SNB/IVB respectively
2419 * - GT1 size just indicates how much of render context
2420 * doesn't need saving on GT1
2421 */
2422 #define CXT_SIZE 0x21a0
2423 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2424 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2425 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2426 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2427 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
2428 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
2429 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2430 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2431 #define GEN7_CXT_SIZE 0x21a8
2432 #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2433 #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
2434 #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2435 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2436 #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2437 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
2438 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
2439 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2440 /* Haswell does have the CXT_SIZE register however it does not appear to be
2441 * valid. Now, docs explain in dwords what is in the context object. The full
2442 * size is 70720 bytes, however, the power context and execlist context will
2443 * never be saved (power context is stored elsewhere, and execlists don't work
2444 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2445 */
2446 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
2447 /* Same as Haswell, but 72064 bytes now. */
2448 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2449
2450 #define CHV_CLK_CTL1 0x101100
2451 #define VLV_CLK_CTL2 0x101104
2452 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2453
2454 /*
2455 * Overlay regs
2456 */
2457
2458 #define OVADD 0x30000
2459 #define DOVSTA 0x30008
2460 #define OC_BUF (0x3<<20)
2461 #define OGAMC5 0x30010
2462 #define OGAMC4 0x30014
2463 #define OGAMC3 0x30018
2464 #define OGAMC2 0x3001c
2465 #define OGAMC1 0x30020
2466 #define OGAMC0 0x30024
2467
2468 /*
2469 * Display engine regs
2470 */
2471
2472 /* Pipe A CRC regs */
2473 #define _PIPE_CRC_CTL_A 0x60050
2474 #define PIPE_CRC_ENABLE (1 << 31)
2475 /* ivb+ source selection */
2476 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2477 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2478 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
2479 /* ilk+ source selection */
2480 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2481 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2482 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2483 /* embedded DP port on the north display block, reserved on ivb */
2484 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2485 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
2486 /* vlv source selection */
2487 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2488 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2489 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2490 /* with DP port the pipe source is invalid */
2491 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2492 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2493 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2494 /* gen3+ source selection */
2495 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2496 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2497 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2498 /* with DP/TV port the pipe source is invalid */
2499 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2500 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2501 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2502 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2503 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2504 /* gen2 doesn't have source selection bits */
2505 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
2506
2507 #define _PIPE_CRC_RES_1_A_IVB 0x60064
2508 #define _PIPE_CRC_RES_2_A_IVB 0x60068
2509 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
2510 #define _PIPE_CRC_RES_4_A_IVB 0x60070
2511 #define _PIPE_CRC_RES_5_A_IVB 0x60074
2512
2513 #define _PIPE_CRC_RES_RED_A 0x60060
2514 #define _PIPE_CRC_RES_GREEN_A 0x60064
2515 #define _PIPE_CRC_RES_BLUE_A 0x60068
2516 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2517 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
2518
2519 /* Pipe B CRC regs */
2520 #define _PIPE_CRC_RES_1_B_IVB 0x61064
2521 #define _PIPE_CRC_RES_2_B_IVB 0x61068
2522 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
2523 #define _PIPE_CRC_RES_4_B_IVB 0x61070
2524 #define _PIPE_CRC_RES_5_B_IVB 0x61074
2525
2526 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
2527 #define PIPE_CRC_RES_1_IVB(pipe) \
2528 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
2529 #define PIPE_CRC_RES_2_IVB(pipe) \
2530 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
2531 #define PIPE_CRC_RES_3_IVB(pipe) \
2532 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
2533 #define PIPE_CRC_RES_4_IVB(pipe) \
2534 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
2535 #define PIPE_CRC_RES_5_IVB(pipe) \
2536 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
2537
2538 #define PIPE_CRC_RES_RED(pipe) \
2539 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
2540 #define PIPE_CRC_RES_GREEN(pipe) \
2541 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
2542 #define PIPE_CRC_RES_BLUE(pipe) \
2543 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
2544 #define PIPE_CRC_RES_RES1_I915(pipe) \
2545 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
2546 #define PIPE_CRC_RES_RES2_G4X(pipe) \
2547 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
2548
2549 /* Pipe A timing regs */
2550 #define _HTOTAL_A 0x60000
2551 #define _HBLANK_A 0x60004
2552 #define _HSYNC_A 0x60008
2553 #define _VTOTAL_A 0x6000c
2554 #define _VBLANK_A 0x60010
2555 #define _VSYNC_A 0x60014
2556 #define _PIPEASRC 0x6001c
2557 #define _BCLRPAT_A 0x60020
2558 #define _VSYNCSHIFT_A 0x60028
2559 #define _PIPE_MULT_A 0x6002c
2560
2561 /* Pipe B timing regs */
2562 #define _HTOTAL_B 0x61000
2563 #define _HBLANK_B 0x61004
2564 #define _HSYNC_B 0x61008
2565 #define _VTOTAL_B 0x6100c
2566 #define _VBLANK_B 0x61010
2567 #define _VSYNC_B 0x61014
2568 #define _PIPEBSRC 0x6101c
2569 #define _BCLRPAT_B 0x61020
2570 #define _VSYNCSHIFT_B 0x61028
2571 #define _PIPE_MULT_B 0x6102c
2572
2573 #define TRANSCODER_A_OFFSET 0x60000
2574 #define TRANSCODER_B_OFFSET 0x61000
2575 #define TRANSCODER_C_OFFSET 0x62000
2576 #define CHV_TRANSCODER_C_OFFSET 0x63000
2577 #define TRANSCODER_EDP_OFFSET 0x6f000
2578
2579 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2580 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2581 dev_priv->info.display_mmio_offset)
2582
2583 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2584 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2585 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2586 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2587 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2588 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2589 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2590 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2591 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
2592 #define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
2593
2594 /* VLV eDP PSR registers */
2595 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2596 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2597 #define VLV_EDP_PSR_ENABLE (1<<0)
2598 #define VLV_EDP_PSR_RESET (1<<1)
2599 #define VLV_EDP_PSR_MODE_MASK (7<<2)
2600 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2601 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2602 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2603 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2604 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2605 #define VLV_EDP_PSR_DBL_FRAME (1<<10)
2606 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2607 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2608 #define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2609
2610 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2611 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2612 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2613 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2614 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2615 #define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2616
2617 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2618 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2619 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2620 #define VLV_EDP_PSR_CURR_STATE_MASK 7
2621 #define VLV_EDP_PSR_DISABLED (0<<0)
2622 #define VLV_EDP_PSR_INACTIVE (1<<0)
2623 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2624 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2625 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2626 #define VLV_EDP_PSR_EXIT (5<<0)
2627 #define VLV_EDP_PSR_IN_TRANS (1<<7)
2628 #define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2629
2630 /* HSW+ eDP PSR registers */
2631 #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
2632 #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2633 #define EDP_PSR_ENABLE (1<<31)
2634 #define BDW_PSR_SINGLE_FRAME (1<<30)
2635 #define EDP_PSR_LINK_DISABLE (0<<27)
2636 #define EDP_PSR_LINK_STANDBY (1<<27)
2637 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2638 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2639 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2640 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2641 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2642 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2643 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2644 #define EDP_PSR_TP1_TP2_SEL (0<<11)
2645 #define EDP_PSR_TP1_TP3_SEL (1<<11)
2646 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2647 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2648 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2649 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2650 #define EDP_PSR_TP1_TIME_500us (0<<4)
2651 #define EDP_PSR_TP1_TIME_100us (1<<4)
2652 #define EDP_PSR_TP1_TIME_2500us (2<<4)
2653 #define EDP_PSR_TP1_TIME_0us (3<<4)
2654 #define EDP_PSR_IDLE_FRAME_SHIFT 0
2655
2656 #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2657 #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2658 #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2659 #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2660 #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2661 #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2662
2663 #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2664 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
2665 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2666 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2667 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2668 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2669 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2670 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2671 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2672 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
2673 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2674 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2675 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2676 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2677 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2678 #define EDP_PSR_STATUS_COUNT_SHIFT 16
2679 #define EDP_PSR_STATUS_COUNT_MASK 0xf
2680 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2681 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2682 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2683 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2684 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2685 #define EDP_PSR_STATUS_IDLE_MASK 0xf
2686
2687 #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
2688 #define EDP_PSR_PERF_CNT_MASK 0xffffff
2689
2690 #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2691 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2692 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2693 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2694
2695 /* VGA port control */
2696 #define ADPA 0x61100
2697 #define PCH_ADPA 0xe1100
2698 #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
2699
2700 #define ADPA_DAC_ENABLE (1<<31)
2701 #define ADPA_DAC_DISABLE 0
2702 #define ADPA_PIPE_SELECT_MASK (1<<30)
2703 #define ADPA_PIPE_A_SELECT 0
2704 #define ADPA_PIPE_B_SELECT (1<<30)
2705 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
2706 /* CPT uses bits 29:30 for pch transcoder select */
2707 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2708 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2709 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2710 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2711 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2712 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2713 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2714 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2715 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2716 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2717 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2718 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2719 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2720 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2721 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2722 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2723 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2724 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2725 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2726 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
2727 #define ADPA_SETS_HVPOLARITY 0
2728 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
2729 #define ADPA_VSYNC_CNTL_ENABLE 0
2730 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
2731 #define ADPA_HSYNC_CNTL_ENABLE 0
2732 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2733 #define ADPA_VSYNC_ACTIVE_LOW 0
2734 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2735 #define ADPA_HSYNC_ACTIVE_LOW 0
2736 #define ADPA_DPMS_MASK (~(3<<10))
2737 #define ADPA_DPMS_ON (0<<10)
2738 #define ADPA_DPMS_SUSPEND (1<<10)
2739 #define ADPA_DPMS_STANDBY (2<<10)
2740 #define ADPA_DPMS_OFF (3<<10)
2741
2742
2743 /* Hotplug control (945+ only) */
2744 #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
2745 #define PORTB_HOTPLUG_INT_EN (1 << 29)
2746 #define PORTC_HOTPLUG_INT_EN (1 << 28)
2747 #define PORTD_HOTPLUG_INT_EN (1 << 27)
2748 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
2749 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
2750 #define TV_HOTPLUG_INT_EN (1 << 18)
2751 #define CRT_HOTPLUG_INT_EN (1 << 9)
2752 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2753 PORTC_HOTPLUG_INT_EN | \
2754 PORTD_HOTPLUG_INT_EN | \
2755 SDVOC_HOTPLUG_INT_EN | \
2756 SDVOB_HOTPLUG_INT_EN | \
2757 CRT_HOTPLUG_INT_EN)
2758 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
2759 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2760 /* must use period 64 on GM45 according to docs */
2761 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2762 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2763 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2764 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2765 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2766 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2767 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2768 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2769 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2770 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2771 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2772 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
2773
2774 #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
2775 /*
2776 * HDMI/DP bits are gen4+
2777 *
2778 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2779 * Please check the detailed lore in the commit message for for experimental
2780 * evidence.
2781 */
2782 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2783 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2784 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2785 /* VLV DP/HDMI bits again match Bspec */
2786 #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2787 #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2788 #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
2789 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2790 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2791 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
2792 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2793 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2794 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
2795 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
2796 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2797 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
2798 /* CRT/TV common between gen3+ */
2799 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
2800 #define TV_HOTPLUG_INT_STATUS (1 << 10)
2801 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2802 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2803 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2804 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
2805 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2806 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2807 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
2808 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2809
2810 /* SDVO is different across gen3/4 */
2811 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2812 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
2813 /*
2814 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2815 * since reality corrobates that they're the same as on gen3. But keep these
2816 * bits here (and the comment!) to help any other lost wanderers back onto the
2817 * right tracks.
2818 */
2819 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2820 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2821 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2822 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
2823 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2824 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2825 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2826 PORTB_HOTPLUG_INT_STATUS | \
2827 PORTC_HOTPLUG_INT_STATUS | \
2828 PORTD_HOTPLUG_INT_STATUS)
2829
2830 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2831 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2832 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2833 PORTB_HOTPLUG_INT_STATUS | \
2834 PORTC_HOTPLUG_INT_STATUS | \
2835 PORTD_HOTPLUG_INT_STATUS)
2836
2837 /* SDVO and HDMI port control.
2838 * The same register may be used for SDVO or HDMI */
2839 #define GEN3_SDVOB 0x61140
2840 #define GEN3_SDVOC 0x61160
2841 #define GEN4_HDMIB GEN3_SDVOB
2842 #define GEN4_HDMIC GEN3_SDVOC
2843 #define CHV_HDMID 0x6116C
2844 #define PCH_SDVOB 0xe1140
2845 #define PCH_HDMIB PCH_SDVOB
2846 #define PCH_HDMIC 0xe1150
2847 #define PCH_HDMID 0xe1160
2848
2849 #define PORT_DFT_I9XX 0x61150
2850 #define DC_BALANCE_RESET (1 << 25)
2851 #define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
2852 #define DC_BALANCE_RESET_VLV (1 << 31)
2853 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
2854 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
2855 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
2856 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
2857
2858 /* Gen 3 SDVO bits: */
2859 #define SDVO_ENABLE (1 << 31)
2860 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2861 #define SDVO_PIPE_SEL_MASK (1 << 30)
2862 #define SDVO_PIPE_B_SELECT (1 << 30)
2863 #define SDVO_STALL_SELECT (1 << 29)
2864 #define SDVO_INTERRUPT_ENABLE (1 << 26)
2865 /*
2866 * 915G/GM SDVO pixel multiplier.
2867 * Programmed value is multiplier - 1, up to 5x.
2868 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2869 */
2870 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
2871 #define SDVO_PORT_MULTIPLY_SHIFT 23
2872 #define SDVO_PHASE_SELECT_MASK (15 << 19)
2873 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2874 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2875 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2876 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2877 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2878 #define SDVO_DETECTED (1 << 2)
2879 /* Bits to be preserved when writing */
2880 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2881 SDVO_INTERRUPT_ENABLE)
2882 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2883
2884 /* Gen 4 SDVO/HDMI bits: */
2885 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
2886 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
2887 #define SDVO_ENCODING_SDVO (0 << 10)
2888 #define SDVO_ENCODING_HDMI (2 << 10)
2889 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2890 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
2891 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
2892 #define SDVO_AUDIO_ENABLE (1 << 6)
2893 /* VSYNC/HSYNC bits new with 965, default is to be set */
2894 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2895 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2896
2897 /* Gen 5 (IBX) SDVO/HDMI bits: */
2898 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
2899 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2900
2901 /* Gen 6 (CPT) SDVO/HDMI bits: */
2902 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2903 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
2904
2905 /* CHV SDVO/HDMI bits: */
2906 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2907 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2908
2909
2910 /* DVO port control */
2911 #define DVOA 0x61120
2912 #define DVOB 0x61140
2913 #define DVOC 0x61160
2914 #define DVO_ENABLE (1 << 31)
2915 #define DVO_PIPE_B_SELECT (1 << 30)
2916 #define DVO_PIPE_STALL_UNUSED (0 << 28)
2917 #define DVO_PIPE_STALL (1 << 28)
2918 #define DVO_PIPE_STALL_TV (2 << 28)
2919 #define DVO_PIPE_STALL_MASK (3 << 28)
2920 #define DVO_USE_VGA_SYNC (1 << 15)
2921 #define DVO_DATA_ORDER_I740 (0 << 14)
2922 #define DVO_DATA_ORDER_FP (1 << 14)
2923 #define DVO_VSYNC_DISABLE (1 << 11)
2924 #define DVO_HSYNC_DISABLE (1 << 10)
2925 #define DVO_VSYNC_TRISTATE (1 << 9)
2926 #define DVO_HSYNC_TRISTATE (1 << 8)
2927 #define DVO_BORDER_ENABLE (1 << 7)
2928 #define DVO_DATA_ORDER_GBRG (1 << 6)
2929 #define DVO_DATA_ORDER_RGGB (0 << 6)
2930 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2931 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2932 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2933 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2934 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2935 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2936 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2937 #define DVO_PRESERVE_MASK (0x7<<24)
2938 #define DVOA_SRCDIM 0x61124
2939 #define DVOB_SRCDIM 0x61144
2940 #define DVOC_SRCDIM 0x61164
2941 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2942 #define DVO_SRCDIM_VERTICAL_SHIFT 0
2943
2944 /* LVDS port control */
2945 #define LVDS 0x61180
2946 /*
2947 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2948 * the DPLL semantics change when the LVDS is assigned to that pipe.
2949 */
2950 #define LVDS_PORT_EN (1 << 31)
2951 /* Selects pipe B for LVDS data. Must be set on pre-965. */
2952 #define LVDS_PIPEB_SELECT (1 << 30)
2953 #define LVDS_PIPE_MASK (1 << 30)
2954 #define LVDS_PIPE(pipe) ((pipe) << 30)
2955 /* LVDS dithering flag on 965/g4x platform */
2956 #define LVDS_ENABLE_DITHER (1 << 25)
2957 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
2958 #define LVDS_VSYNC_POLARITY (1 << 21)
2959 #define LVDS_HSYNC_POLARITY (1 << 20)
2960
2961 /* Enable border for unscaled (or aspect-scaled) display */
2962 #define LVDS_BORDER_ENABLE (1 << 15)
2963 /*
2964 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2965 * pixel.
2966 */
2967 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2968 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2969 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2970 /*
2971 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2972 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2973 * on.
2974 */
2975 #define LVDS_A3_POWER_MASK (3 << 6)
2976 #define LVDS_A3_POWER_DOWN (0 << 6)
2977 #define LVDS_A3_POWER_UP (3 << 6)
2978 /*
2979 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2980 * is set.
2981 */
2982 #define LVDS_CLKB_POWER_MASK (3 << 4)
2983 #define LVDS_CLKB_POWER_DOWN (0 << 4)
2984 #define LVDS_CLKB_POWER_UP (3 << 4)
2985 /*
2986 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2987 * setting for whether we are in dual-channel mode. The B3 pair will
2988 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2989 */
2990 #define LVDS_B0B3_POWER_MASK (3 << 2)
2991 #define LVDS_B0B3_POWER_DOWN (0 << 2)
2992 #define LVDS_B0B3_POWER_UP (3 << 2)
2993
2994 /* Video Data Island Packet control */
2995 #define VIDEO_DIP_DATA 0x61178
2996 /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2997 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2998 * of the infoframe structure specified by CEA-861. */
2999 #define VIDEO_DIP_DATA_SIZE 32
3000 #define VIDEO_DIP_VSC_DATA_SIZE 36
3001 #define VIDEO_DIP_CTL 0x61170
3002 /* Pre HSW: */
3003 #define VIDEO_DIP_ENABLE (1 << 31)
3004 #define VIDEO_DIP_PORT(port) ((port) << 29)
3005 #define VIDEO_DIP_PORT_MASK (3 << 29)
3006 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
3007 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
3008 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
3009 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3010 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
3011 #define VIDEO_DIP_SELECT_AVI (0 << 19)
3012 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3013 #define VIDEO_DIP_SELECT_SPD (3 << 19)
3014 #define VIDEO_DIP_SELECT_MASK (3 << 19)
3015 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
3016 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3017 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
3018 #define VIDEO_DIP_FREQ_MASK (3 << 16)
3019 /* HSW and later: */
3020 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3021 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
3022 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
3023 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3024 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
3025 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3026
3027 /* Panel power sequencing */
3028 #define PP_STATUS 0x61200
3029 #define PP_ON (1 << 31)
3030 /*
3031 * Indicates that all dependencies of the panel are on:
3032 *
3033 * - PLL enabled
3034 * - pipe enabled
3035 * - LVDS/DVOB/DVOC on
3036 */
3037 #define PP_READY (1 << 30)
3038 #define PP_SEQUENCE_NONE (0 << 28)
3039 #define PP_SEQUENCE_POWER_UP (1 << 28)
3040 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
3041 #define PP_SEQUENCE_MASK (3 << 28)
3042 #define PP_SEQUENCE_SHIFT 28
3043 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3044 #define PP_SEQUENCE_STATE_MASK 0x0000000f
3045 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3046 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3047 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3048 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3049 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3050 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3051 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3052 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3053 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
3054 #define PP_CONTROL 0x61204
3055 #define POWER_TARGET_ON (1 << 0)
3056 #define PP_ON_DELAYS 0x61208
3057 #define PP_OFF_DELAYS 0x6120c
3058 #define PP_DIVISOR 0x61210
3059
3060 /* Panel fitting */
3061 #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
3062 #define PFIT_ENABLE (1 << 31)
3063 #define PFIT_PIPE_MASK (3 << 29)
3064 #define PFIT_PIPE_SHIFT 29
3065 #define VERT_INTERP_DISABLE (0 << 10)
3066 #define VERT_INTERP_BILINEAR (1 << 10)
3067 #define VERT_INTERP_MASK (3 << 10)
3068 #define VERT_AUTO_SCALE (1 << 9)
3069 #define HORIZ_INTERP_DISABLE (0 << 6)
3070 #define HORIZ_INTERP_BILINEAR (1 << 6)
3071 #define HORIZ_INTERP_MASK (3 << 6)
3072 #define HORIZ_AUTO_SCALE (1 << 5)
3073 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3074 #define PFIT_FILTER_FUZZY (0 << 24)
3075 #define PFIT_SCALING_AUTO (0 << 26)
3076 #define PFIT_SCALING_PROGRAMMED (1 << 26)
3077 #define PFIT_SCALING_PILLAR (2 << 26)
3078 #define PFIT_SCALING_LETTER (3 << 26)
3079 #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3080 /* Pre-965 */
3081 #define PFIT_VERT_SCALE_SHIFT 20
3082 #define PFIT_VERT_SCALE_MASK 0xfff00000
3083 #define PFIT_HORIZ_SCALE_SHIFT 4
3084 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3085 /* 965+ */
3086 #define PFIT_VERT_SCALE_SHIFT_965 16
3087 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3088 #define PFIT_HORIZ_SCALE_SHIFT_965 0
3089 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3090
3091 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
3092
3093 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3094 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
3095 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3096 _VLV_BLC_PWM_CTL2_B)
3097
3098 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3099 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
3100 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3101 _VLV_BLC_PWM_CTL_B)
3102
3103 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3104 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
3105 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3106 _VLV_BLC_HIST_CTL_B)
3107
3108 /* Backlight control */
3109 #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3110 #define BLM_PWM_ENABLE (1 << 31)
3111 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3112 #define BLM_PIPE_SELECT (1 << 29)
3113 #define BLM_PIPE_SELECT_IVB (3 << 29)
3114 #define BLM_PIPE_A (0 << 29)
3115 #define BLM_PIPE_B (1 << 29)
3116 #define BLM_PIPE_C (2 << 29) /* ivb + */
3117 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3118 #define BLM_TRANSCODER_B BLM_PIPE_B
3119 #define BLM_TRANSCODER_C BLM_PIPE_C
3120 #define BLM_TRANSCODER_EDP (3 << 29)
3121 #define BLM_PIPE(pipe) ((pipe) << 29)
3122 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3123 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3124 #define BLM_PHASE_IN_ENABLE (1 << 25)
3125 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3126 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3127 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3128 #define BLM_PHASE_IN_COUNT_SHIFT (8)
3129 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3130 #define BLM_PHASE_IN_INCR_SHIFT (0)
3131 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
3132 #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
3133 /*
3134 * This is the most significant 15 bits of the number of backlight cycles in a
3135 * complete cycle of the modulated backlight control.
3136 *
3137 * The actual value is this field multiplied by two.
3138 */
3139 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3140 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3141 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
3142 /*
3143 * This is the number of cycles out of the backlight modulation cycle for which
3144 * the backlight is on.
3145 *
3146 * This field must be no greater than the number of cycles in the complete
3147 * backlight modulation cycle.
3148 */
3149 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3150 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
3151 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3152 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
3153
3154 #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
3155
3156 /* New registers for PCH-split platforms. Safe where new bits show up, the
3157 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3158 #define BLC_PWM_CPU_CTL2 0x48250
3159 #define BLC_PWM_CPU_CTL 0x48254
3160
3161 #define HSW_BLC_PWM2_CTL 0x48350
3162
3163 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3164 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3165 #define BLC_PWM_PCH_CTL1 0xc8250
3166 #define BLM_PCH_PWM_ENABLE (1 << 31)
3167 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3168 #define BLM_PCH_POLARITY (1 << 29)
3169 #define BLC_PWM_PCH_CTL2 0xc8254
3170
3171 #define UTIL_PIN_CTL 0x48400
3172 #define UTIL_PIN_ENABLE (1 << 31)
3173
3174 #define PCH_GTC_CTL 0xe7000
3175 #define PCH_GTC_ENABLE (1 << 31)
3176
3177 /* TV port control */
3178 #define TV_CTL 0x68000
3179 /* Enables the TV encoder */
3180 # define TV_ENC_ENABLE (1 << 31)
3181 /* Sources the TV encoder input from pipe B instead of A. */
3182 # define TV_ENC_PIPEB_SELECT (1 << 30)
3183 /* Outputs composite video (DAC A only) */
3184 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
3185 /* Outputs SVideo video (DAC B/C) */
3186 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
3187 /* Outputs Component video (DAC A/B/C) */
3188 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
3189 /* Outputs Composite and SVideo (DAC A/B/C) */
3190 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3191 # define TV_TRILEVEL_SYNC (1 << 21)
3192 /* Enables slow sync generation (945GM only) */
3193 # define TV_SLOW_SYNC (1 << 20)
3194 /* Selects 4x oversampling for 480i and 576p */
3195 # define TV_OVERSAMPLE_4X (0 << 18)
3196 /* Selects 2x oversampling for 720p and 1080i */
3197 # define TV_OVERSAMPLE_2X (1 << 18)
3198 /* Selects no oversampling for 1080p */
3199 # define TV_OVERSAMPLE_NONE (2 << 18)
3200 /* Selects 8x oversampling */
3201 # define TV_OVERSAMPLE_8X (3 << 18)
3202 /* Selects progressive mode rather than interlaced */
3203 # define TV_PROGRESSIVE (1 << 17)
3204 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
3205 # define TV_PAL_BURST (1 << 16)
3206 /* Field for setting delay of Y compared to C */
3207 # define TV_YC_SKEW_MASK (7 << 12)
3208 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3209 # define TV_ENC_SDP_FIX (1 << 11)
3210 /*
3211 * Enables a fix for the 915GM only.
3212 *
3213 * Not sure what it does.
3214 */
3215 # define TV_ENC_C0_FIX (1 << 10)
3216 /* Bits that must be preserved by software */
3217 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3218 # define TV_FUSE_STATE_MASK (3 << 4)
3219 /* Read-only state that reports all features enabled */
3220 # define TV_FUSE_STATE_ENABLED (0 << 4)
3221 /* Read-only state that reports that Macrovision is disabled in hardware*/
3222 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
3223 /* Read-only state that reports that TV-out is disabled in hardware. */
3224 # define TV_FUSE_STATE_DISABLED (2 << 4)
3225 /* Normal operation */
3226 # define TV_TEST_MODE_NORMAL (0 << 0)
3227 /* Encoder test pattern 1 - combo pattern */
3228 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
3229 /* Encoder test pattern 2 - full screen vertical 75% color bars */
3230 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
3231 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
3232 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
3233 /* Encoder test pattern 4 - random noise */
3234 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
3235 /* Encoder test pattern 5 - linear color ramps */
3236 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
3237 /*
3238 * This test mode forces the DACs to 50% of full output.
3239 *
3240 * This is used for load detection in combination with TVDAC_SENSE_MASK
3241 */
3242 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3243 # define TV_TEST_MODE_MASK (7 << 0)
3244
3245 #define TV_DAC 0x68004
3246 # define TV_DAC_SAVE 0x00ffff00
3247 /*
3248 * Reports that DAC state change logic has reported change (RO).
3249 *
3250 * This gets cleared when TV_DAC_STATE_EN is cleared
3251 */
3252 # define TVDAC_STATE_CHG (1 << 31)
3253 # define TVDAC_SENSE_MASK (7 << 28)
3254 /* Reports that DAC A voltage is above the detect threshold */
3255 # define TVDAC_A_SENSE (1 << 30)
3256 /* Reports that DAC B voltage is above the detect threshold */
3257 # define TVDAC_B_SENSE (1 << 29)
3258 /* Reports that DAC C voltage is above the detect threshold */
3259 # define TVDAC_C_SENSE (1 << 28)
3260 /*
3261 * Enables DAC state detection logic, for load-based TV detection.
3262 *
3263 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3264 * to off, for load detection to work.
3265 */
3266 # define TVDAC_STATE_CHG_EN (1 << 27)
3267 /* Sets the DAC A sense value to high */
3268 # define TVDAC_A_SENSE_CTL (1 << 26)
3269 /* Sets the DAC B sense value to high */
3270 # define TVDAC_B_SENSE_CTL (1 << 25)
3271 /* Sets the DAC C sense value to high */
3272 # define TVDAC_C_SENSE_CTL (1 << 24)
3273 /* Overrides the ENC_ENABLE and DAC voltage levels */
3274 # define DAC_CTL_OVERRIDE (1 << 7)
3275 /* Sets the slew rate. Must be preserved in software */
3276 # define ENC_TVDAC_SLEW_FAST (1 << 6)
3277 # define DAC_A_1_3_V (0 << 4)
3278 # define DAC_A_1_1_V (1 << 4)
3279 # define DAC_A_0_7_V (2 << 4)
3280 # define DAC_A_MASK (3 << 4)
3281 # define DAC_B_1_3_V (0 << 2)
3282 # define DAC_B_1_1_V (1 << 2)
3283 # define DAC_B_0_7_V (2 << 2)
3284 # define DAC_B_MASK (3 << 2)
3285 # define DAC_C_1_3_V (0 << 0)
3286 # define DAC_C_1_1_V (1 << 0)
3287 # define DAC_C_0_7_V (2 << 0)
3288 # define DAC_C_MASK (3 << 0)
3289
3290 /*
3291 * CSC coefficients are stored in a floating point format with 9 bits of
3292 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3293 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3294 * -1 (0x3) being the only legal negative value.
3295 */
3296 #define TV_CSC_Y 0x68010
3297 # define TV_RY_MASK 0x07ff0000
3298 # define TV_RY_SHIFT 16
3299 # define TV_GY_MASK 0x00000fff
3300 # define TV_GY_SHIFT 0
3301
3302 #define TV_CSC_Y2 0x68014
3303 # define TV_BY_MASK 0x07ff0000
3304 # define TV_BY_SHIFT 16
3305 /*
3306 * Y attenuation for component video.
3307 *
3308 * Stored in 1.9 fixed point.
3309 */
3310 # define TV_AY_MASK 0x000003ff
3311 # define TV_AY_SHIFT 0
3312
3313 #define TV_CSC_U 0x68018
3314 # define TV_RU_MASK 0x07ff0000
3315 # define TV_RU_SHIFT 16
3316 # define TV_GU_MASK 0x000007ff
3317 # define TV_GU_SHIFT 0
3318
3319 #define TV_CSC_U2 0x6801c
3320 # define TV_BU_MASK 0x07ff0000
3321 # define TV_BU_SHIFT 16
3322 /*
3323 * U attenuation for component video.
3324 *
3325 * Stored in 1.9 fixed point.
3326 */
3327 # define TV_AU_MASK 0x000003ff
3328 # define TV_AU_SHIFT 0
3329
3330 #define TV_CSC_V 0x68020
3331 # define TV_RV_MASK 0x0fff0000
3332 # define TV_RV_SHIFT 16
3333 # define TV_GV_MASK 0x000007ff
3334 # define TV_GV_SHIFT 0
3335
3336 #define TV_CSC_V2 0x68024
3337 # define TV_BV_MASK 0x07ff0000
3338 # define TV_BV_SHIFT 16
3339 /*
3340 * V attenuation for component video.
3341 *
3342 * Stored in 1.9 fixed point.
3343 */
3344 # define TV_AV_MASK 0x000007ff
3345 # define TV_AV_SHIFT 0
3346
3347 #define TV_CLR_KNOBS 0x68028
3348 /* 2s-complement brightness adjustment */
3349 # define TV_BRIGHTNESS_MASK 0xff000000
3350 # define TV_BRIGHTNESS_SHIFT 24
3351 /* Contrast adjustment, as a 2.6 unsigned floating point number */
3352 # define TV_CONTRAST_MASK 0x00ff0000
3353 # define TV_CONTRAST_SHIFT 16
3354 /* Saturation adjustment, as a 2.6 unsigned floating point number */
3355 # define TV_SATURATION_MASK 0x0000ff00
3356 # define TV_SATURATION_SHIFT 8
3357 /* Hue adjustment, as an integer phase angle in degrees */
3358 # define TV_HUE_MASK 0x000000ff
3359 # define TV_HUE_SHIFT 0
3360
3361 #define TV_CLR_LEVEL 0x6802c
3362 /* Controls the DAC level for black */
3363 # define TV_BLACK_LEVEL_MASK 0x01ff0000
3364 # define TV_BLACK_LEVEL_SHIFT 16
3365 /* Controls the DAC level for blanking */
3366 # define TV_BLANK_LEVEL_MASK 0x000001ff
3367 # define TV_BLANK_LEVEL_SHIFT 0
3368
3369 #define TV_H_CTL_1 0x68030
3370 /* Number of pixels in the hsync. */
3371 # define TV_HSYNC_END_MASK 0x1fff0000
3372 # define TV_HSYNC_END_SHIFT 16
3373 /* Total number of pixels minus one in the line (display and blanking). */
3374 # define TV_HTOTAL_MASK 0x00001fff
3375 # define TV_HTOTAL_SHIFT 0
3376
3377 #define TV_H_CTL_2 0x68034
3378 /* Enables the colorburst (needed for non-component color) */
3379 # define TV_BURST_ENA (1 << 31)
3380 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
3381 # define TV_HBURST_START_SHIFT 16
3382 # define TV_HBURST_START_MASK 0x1fff0000
3383 /* Length of the colorburst */
3384 # define TV_HBURST_LEN_SHIFT 0
3385 # define TV_HBURST_LEN_MASK 0x0001fff
3386
3387 #define TV_H_CTL_3 0x68038
3388 /* End of hblank, measured in pixels minus one from start of hsync */
3389 # define TV_HBLANK_END_SHIFT 16
3390 # define TV_HBLANK_END_MASK 0x1fff0000
3391 /* Start of hblank, measured in pixels minus one from start of hsync */
3392 # define TV_HBLANK_START_SHIFT 0
3393 # define TV_HBLANK_START_MASK 0x0001fff
3394
3395 #define TV_V_CTL_1 0x6803c
3396 /* XXX */
3397 # define TV_NBR_END_SHIFT 16
3398 # define TV_NBR_END_MASK 0x07ff0000
3399 /* XXX */
3400 # define TV_VI_END_F1_SHIFT 8
3401 # define TV_VI_END_F1_MASK 0x00003f00
3402 /* XXX */
3403 # define TV_VI_END_F2_SHIFT 0
3404 # define TV_VI_END_F2_MASK 0x0000003f
3405
3406 #define TV_V_CTL_2 0x68040
3407 /* Length of vsync, in half lines */
3408 # define TV_VSYNC_LEN_MASK 0x07ff0000
3409 # define TV_VSYNC_LEN_SHIFT 16
3410 /* Offset of the start of vsync in field 1, measured in one less than the
3411 * number of half lines.
3412 */
3413 # define TV_VSYNC_START_F1_MASK 0x00007f00
3414 # define TV_VSYNC_START_F1_SHIFT 8
3415 /*
3416 * Offset of the start of vsync in field 2, measured in one less than the
3417 * number of half lines.
3418 */
3419 # define TV_VSYNC_START_F2_MASK 0x0000007f
3420 # define TV_VSYNC_START_F2_SHIFT 0
3421
3422 #define TV_V_CTL_3 0x68044
3423 /* Enables generation of the equalization signal */
3424 # define TV_EQUAL_ENA (1 << 31)
3425 /* Length of vsync, in half lines */
3426 # define TV_VEQ_LEN_MASK 0x007f0000
3427 # define TV_VEQ_LEN_SHIFT 16
3428 /* Offset of the start of equalization in field 1, measured in one less than
3429 * the number of half lines.
3430 */
3431 # define TV_VEQ_START_F1_MASK 0x0007f00
3432 # define TV_VEQ_START_F1_SHIFT 8
3433 /*
3434 * Offset of the start of equalization in field 2, measured in one less than
3435 * the number of half lines.
3436 */
3437 # define TV_VEQ_START_F2_MASK 0x000007f
3438 # define TV_VEQ_START_F2_SHIFT 0
3439
3440 #define TV_V_CTL_4 0x68048
3441 /*
3442 * Offset to start of vertical colorburst, measured in one less than the
3443 * number of lines from vertical start.
3444 */
3445 # define TV_VBURST_START_F1_MASK 0x003f0000
3446 # define TV_VBURST_START_F1_SHIFT 16
3447 /*
3448 * Offset to the end of vertical colorburst, measured in one less than the
3449 * number of lines from the start of NBR.
3450 */
3451 # define TV_VBURST_END_F1_MASK 0x000000ff
3452 # define TV_VBURST_END_F1_SHIFT 0
3453
3454 #define TV_V_CTL_5 0x6804c
3455 /*
3456 * Offset to start of vertical colorburst, measured in one less than the
3457 * number of lines from vertical start.
3458 */
3459 # define TV_VBURST_START_F2_MASK 0x003f0000
3460 # define TV_VBURST_START_F2_SHIFT 16
3461 /*
3462 * Offset to the end of vertical colorburst, measured in one less than the
3463 * number of lines from the start of NBR.
3464 */
3465 # define TV_VBURST_END_F2_MASK 0x000000ff
3466 # define TV_VBURST_END_F2_SHIFT 0
3467
3468 #define TV_V_CTL_6 0x68050
3469 /*
3470 * Offset to start of vertical colorburst, measured in one less than the
3471 * number of lines from vertical start.
3472 */
3473 # define TV_VBURST_START_F3_MASK 0x003f0000
3474 # define TV_VBURST_START_F3_SHIFT 16
3475 /*
3476 * Offset to the end of vertical colorburst, measured in one less than the
3477 * number of lines from the start of NBR.
3478 */
3479 # define TV_VBURST_END_F3_MASK 0x000000ff
3480 # define TV_VBURST_END_F3_SHIFT 0
3481
3482 #define TV_V_CTL_7 0x68054
3483 /*
3484 * Offset to start of vertical colorburst, measured in one less than the
3485 * number of lines from vertical start.
3486 */
3487 # define TV_VBURST_START_F4_MASK 0x003f0000
3488 # define TV_VBURST_START_F4_SHIFT 16
3489 /*
3490 * Offset to the end of vertical colorburst, measured in one less than the
3491 * number of lines from the start of NBR.
3492 */
3493 # define TV_VBURST_END_F4_MASK 0x000000ff
3494 # define TV_VBURST_END_F4_SHIFT 0
3495
3496 #define TV_SC_CTL_1 0x68060
3497 /* Turns on the first subcarrier phase generation DDA */
3498 # define TV_SC_DDA1_EN (1 << 31)
3499 /* Turns on the first subcarrier phase generation DDA */
3500 # define TV_SC_DDA2_EN (1 << 30)
3501 /* Turns on the first subcarrier phase generation DDA */
3502 # define TV_SC_DDA3_EN (1 << 29)
3503 /* Sets the subcarrier DDA to reset frequency every other field */
3504 # define TV_SC_RESET_EVERY_2 (0 << 24)
3505 /* Sets the subcarrier DDA to reset frequency every fourth field */
3506 # define TV_SC_RESET_EVERY_4 (1 << 24)
3507 /* Sets the subcarrier DDA to reset frequency every eighth field */
3508 # define TV_SC_RESET_EVERY_8 (2 << 24)
3509 /* Sets the subcarrier DDA to never reset the frequency */
3510 # define TV_SC_RESET_NEVER (3 << 24)
3511 /* Sets the peak amplitude of the colorburst.*/
3512 # define TV_BURST_LEVEL_MASK 0x00ff0000
3513 # define TV_BURST_LEVEL_SHIFT 16
3514 /* Sets the increment of the first subcarrier phase generation DDA */
3515 # define TV_SCDDA1_INC_MASK 0x00000fff
3516 # define TV_SCDDA1_INC_SHIFT 0
3517
3518 #define TV_SC_CTL_2 0x68064
3519 /* Sets the rollover for the second subcarrier phase generation DDA */
3520 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
3521 # define TV_SCDDA2_SIZE_SHIFT 16
3522 /* Sets the increent of the second subcarrier phase generation DDA */
3523 # define TV_SCDDA2_INC_MASK 0x00007fff
3524 # define TV_SCDDA2_INC_SHIFT 0
3525
3526 #define TV_SC_CTL_3 0x68068
3527 /* Sets the rollover for the third subcarrier phase generation DDA */
3528 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
3529 # define TV_SCDDA3_SIZE_SHIFT 16
3530 /* Sets the increent of the third subcarrier phase generation DDA */
3531 # define TV_SCDDA3_INC_MASK 0x00007fff
3532 # define TV_SCDDA3_INC_SHIFT 0
3533
3534 #define TV_WIN_POS 0x68070
3535 /* X coordinate of the display from the start of horizontal active */
3536 # define TV_XPOS_MASK 0x1fff0000
3537 # define TV_XPOS_SHIFT 16
3538 /* Y coordinate of the display from the start of vertical active (NBR) */
3539 # define TV_YPOS_MASK 0x00000fff
3540 # define TV_YPOS_SHIFT 0
3541
3542 #define TV_WIN_SIZE 0x68074
3543 /* Horizontal size of the display window, measured in pixels*/
3544 # define TV_XSIZE_MASK 0x1fff0000
3545 # define TV_XSIZE_SHIFT 16
3546 /*
3547 * Vertical size of the display window, measured in pixels.
3548 *
3549 * Must be even for interlaced modes.
3550 */
3551 # define TV_YSIZE_MASK 0x00000fff
3552 # define TV_YSIZE_SHIFT 0
3553
3554 #define TV_FILTER_CTL_1 0x68080
3555 /*
3556 * Enables automatic scaling calculation.
3557 *
3558 * If set, the rest of the registers are ignored, and the calculated values can
3559 * be read back from the register.
3560 */
3561 # define TV_AUTO_SCALE (1 << 31)
3562 /*
3563 * Disables the vertical filter.
3564 *
3565 * This is required on modes more than 1024 pixels wide */
3566 # define TV_V_FILTER_BYPASS (1 << 29)
3567 /* Enables adaptive vertical filtering */
3568 # define TV_VADAPT (1 << 28)
3569 # define TV_VADAPT_MODE_MASK (3 << 26)
3570 /* Selects the least adaptive vertical filtering mode */
3571 # define TV_VADAPT_MODE_LEAST (0 << 26)
3572 /* Selects the moderately adaptive vertical filtering mode */
3573 # define TV_VADAPT_MODE_MODERATE (1 << 26)
3574 /* Selects the most adaptive vertical filtering mode */
3575 # define TV_VADAPT_MODE_MOST (3 << 26)
3576 /*
3577 * Sets the horizontal scaling factor.
3578 *
3579 * This should be the fractional part of the horizontal scaling factor divided
3580 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3581 *
3582 * (src width - 1) / ((oversample * dest width) - 1)
3583 */
3584 # define TV_HSCALE_FRAC_MASK 0x00003fff
3585 # define TV_HSCALE_FRAC_SHIFT 0
3586
3587 #define TV_FILTER_CTL_2 0x68084
3588 /*
3589 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3590 *
3591 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3592 */
3593 # define TV_VSCALE_INT_MASK 0x00038000
3594 # define TV_VSCALE_INT_SHIFT 15
3595 /*
3596 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3597 *
3598 * \sa TV_VSCALE_INT_MASK
3599 */
3600 # define TV_VSCALE_FRAC_MASK 0x00007fff
3601 # define TV_VSCALE_FRAC_SHIFT 0
3602
3603 #define TV_FILTER_CTL_3 0x68088
3604 /*
3605 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3606 *
3607 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3608 *
3609 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3610 */
3611 # define TV_VSCALE_IP_INT_MASK 0x00038000
3612 # define TV_VSCALE_IP_INT_SHIFT 15
3613 /*
3614 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3615 *
3616 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3617 *
3618 * \sa TV_VSCALE_IP_INT_MASK
3619 */
3620 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3621 # define TV_VSCALE_IP_FRAC_SHIFT 0
3622
3623 #define TV_CC_CONTROL 0x68090
3624 # define TV_CC_ENABLE (1 << 31)
3625 /*
3626 * Specifies which field to send the CC data in.
3627 *
3628 * CC data is usually sent in field 0.
3629 */
3630 # define TV_CC_FID_MASK (1 << 27)
3631 # define TV_CC_FID_SHIFT 27
3632 /* Sets the horizontal position of the CC data. Usually 135. */
3633 # define TV_CC_HOFF_MASK 0x03ff0000
3634 # define TV_CC_HOFF_SHIFT 16
3635 /* Sets the vertical position of the CC data. Usually 21 */
3636 # define TV_CC_LINE_MASK 0x0000003f
3637 # define TV_CC_LINE_SHIFT 0
3638
3639 #define TV_CC_DATA 0x68094
3640 # define TV_CC_RDY (1 << 31)
3641 /* Second word of CC data to be transmitted. */
3642 # define TV_CC_DATA_2_MASK 0x007f0000
3643 # define TV_CC_DATA_2_SHIFT 16
3644 /* First word of CC data to be transmitted. */
3645 # define TV_CC_DATA_1_MASK 0x0000007f
3646 # define TV_CC_DATA_1_SHIFT 0
3647
3648 #define TV_H_LUMA_0 0x68100
3649 #define TV_H_LUMA_59 0x681ec
3650 #define TV_H_CHROMA_0 0x68200
3651 #define TV_H_CHROMA_59 0x682ec
3652 #define TV_V_LUMA_0 0x68300
3653 #define TV_V_LUMA_42 0x683a8
3654 #define TV_V_CHROMA_0 0x68400
3655 #define TV_V_CHROMA_42 0x684a8
3656
3657 /* Display Port */
3658 #define DP_A 0x64000 /* eDP */
3659 #define DP_B 0x64100
3660 #define DP_C 0x64200
3661 #define DP_D 0x64300
3662
3663 #define DP_PORT_EN (1 << 31)
3664 #define DP_PIPEB_SELECT (1 << 30)
3665 #define DP_PIPE_MASK (1 << 30)
3666 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3667 #define DP_PIPE_MASK_CHV (3 << 16)
3668
3669 /* Link training mode - select a suitable mode for each stage */
3670 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
3671 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
3672 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3673 #define DP_LINK_TRAIN_OFF (3 << 28)
3674 #define DP_LINK_TRAIN_MASK (3 << 28)
3675 #define DP_LINK_TRAIN_SHIFT 28
3676 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3677 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
3678
3679 /* CPT Link training mode */
3680 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3681 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3682 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3683 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3684 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3685 #define DP_LINK_TRAIN_SHIFT_CPT 8
3686
3687 /* Signal voltages. These are mostly controlled by the other end */
3688 #define DP_VOLTAGE_0_4 (0 << 25)
3689 #define DP_VOLTAGE_0_6 (1 << 25)
3690 #define DP_VOLTAGE_0_8 (2 << 25)
3691 #define DP_VOLTAGE_1_2 (3 << 25)
3692 #define DP_VOLTAGE_MASK (7 << 25)
3693 #define DP_VOLTAGE_SHIFT 25
3694
3695 /* Signal pre-emphasis levels, like voltages, the other end tells us what
3696 * they want
3697 */
3698 #define DP_PRE_EMPHASIS_0 (0 << 22)
3699 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
3700 #define DP_PRE_EMPHASIS_6 (2 << 22)
3701 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
3702 #define DP_PRE_EMPHASIS_MASK (7 << 22)
3703 #define DP_PRE_EMPHASIS_SHIFT 22
3704
3705 /* How many wires to use. I guess 3 was too hard */
3706 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
3707 #define DP_PORT_WIDTH_MASK (7 << 19)
3708
3709 /* Mystic DPCD version 1.1 special mode */
3710 #define DP_ENHANCED_FRAMING (1 << 18)
3711
3712 /* eDP */
3713 #define DP_PLL_FREQ_270MHZ (0 << 16)
3714 #define DP_PLL_FREQ_160MHZ (1 << 16)
3715 #define DP_PLL_FREQ_MASK (3 << 16)
3716
3717 /* locked once port is enabled */
3718 #define DP_PORT_REVERSAL (1 << 15)
3719
3720 /* eDP */
3721 #define DP_PLL_ENABLE (1 << 14)
3722
3723 /* sends the clock on lane 15 of the PEG for debug */
3724 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3725
3726 #define DP_SCRAMBLING_DISABLE (1 << 12)
3727 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
3728
3729 /* limit RGB values to avoid confusing TVs */
3730 #define DP_COLOR_RANGE_16_235 (1 << 8)
3731
3732 /* Turn on the audio link */
3733 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3734
3735 /* vs and hs sync polarity */
3736 #define DP_SYNC_VS_HIGH (1 << 4)
3737 #define DP_SYNC_HS_HIGH (1 << 3)
3738
3739 /* A fantasy */
3740 #define DP_DETECTED (1 << 2)
3741
3742 /* The aux channel provides a way to talk to the
3743 * signal sink for DDC etc. Max packet size supported
3744 * is 20 bytes in each direction, hence the 5 fixed
3745 * data registers
3746 */
3747 #define DPA_AUX_CH_CTL 0x64010
3748 #define DPA_AUX_CH_DATA1 0x64014
3749 #define DPA_AUX_CH_DATA2 0x64018
3750 #define DPA_AUX_CH_DATA3 0x6401c
3751 #define DPA_AUX_CH_DATA4 0x64020
3752 #define DPA_AUX_CH_DATA5 0x64024
3753
3754 #define DPB_AUX_CH_CTL 0x64110
3755 #define DPB_AUX_CH_DATA1 0x64114
3756 #define DPB_AUX_CH_DATA2 0x64118
3757 #define DPB_AUX_CH_DATA3 0x6411c
3758 #define DPB_AUX_CH_DATA4 0x64120
3759 #define DPB_AUX_CH_DATA5 0x64124
3760
3761 #define DPC_AUX_CH_CTL 0x64210
3762 #define DPC_AUX_CH_DATA1 0x64214
3763 #define DPC_AUX_CH_DATA2 0x64218
3764 #define DPC_AUX_CH_DATA3 0x6421c
3765 #define DPC_AUX_CH_DATA4 0x64220
3766 #define DPC_AUX_CH_DATA5 0x64224
3767
3768 #define DPD_AUX_CH_CTL 0x64310
3769 #define DPD_AUX_CH_DATA1 0x64314
3770 #define DPD_AUX_CH_DATA2 0x64318
3771 #define DPD_AUX_CH_DATA3 0x6431c
3772 #define DPD_AUX_CH_DATA4 0x64320
3773 #define DPD_AUX_CH_DATA5 0x64324
3774
3775 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3776 #define DP_AUX_CH_CTL_DONE (1 << 30)
3777 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3778 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3779 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3780 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3781 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3782 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3783 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3784 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3785 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3786 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3787 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3788 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3789 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3790 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3791 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3792 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3793 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3794 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3795 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3796 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
3797 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
3798 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
3799 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3800 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
3801 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
3802
3803 /*
3804 * Computing GMCH M and N values for the Display Port link
3805 *
3806 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3807 *
3808 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3809 *
3810 * The GMCH value is used internally
3811 *
3812 * bytes_per_pixel is the number of bytes coming out of the plane,
3813 * which is after the LUTs, so we want the bytes for our color format.
3814 * For our current usage, this is always 3, one byte for R, G and B.
3815 */
3816 #define _PIPEA_DATA_M_G4X 0x70050
3817 #define _PIPEB_DATA_M_G4X 0x71050
3818
3819 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
3820 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3821 #define TU_SIZE_SHIFT 25
3822 #define TU_SIZE_MASK (0x3f << 25)
3823
3824 #define DATA_LINK_M_N_MASK (0xffffff)
3825 #define DATA_LINK_N_MAX (0x800000)
3826
3827 #define _PIPEA_DATA_N_G4X 0x70054
3828 #define _PIPEB_DATA_N_G4X 0x71054
3829 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
3830
3831 /*
3832 * Computing Link M and N values for the Display Port link
3833 *
3834 * Link M / N = pixel_clock / ls_clk
3835 *
3836 * (the DP spec calls pixel_clock the 'strm_clk')
3837 *
3838 * The Link value is transmitted in the Main Stream
3839 * Attributes and VB-ID.
3840 */
3841
3842 #define _PIPEA_LINK_M_G4X 0x70060
3843 #define _PIPEB_LINK_M_G4X 0x71060
3844 #define PIPEA_DP_LINK_M_MASK (0xffffff)
3845
3846 #define _PIPEA_LINK_N_G4X 0x70064
3847 #define _PIPEB_LINK_N_G4X 0x71064
3848 #define PIPEA_DP_LINK_N_MASK (0xffffff)
3849
3850 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3851 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3852 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3853 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
3854
3855 /* Display & cursor control */
3856
3857 /* Pipe A */
3858 #define _PIPEADSL 0x70000
3859 #define DSL_LINEMASK_GEN2 0x00000fff
3860 #define DSL_LINEMASK_GEN3 0x00001fff
3861 #define _PIPEACONF 0x70008
3862 #define PIPECONF_ENABLE (1<<31)
3863 #define PIPECONF_DISABLE 0
3864 #define PIPECONF_DOUBLE_WIDE (1<<30)
3865 #define I965_PIPECONF_ACTIVE (1<<30)
3866 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
3867 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
3868 #define PIPECONF_SINGLE_WIDE 0
3869 #define PIPECONF_PIPE_UNLOCKED 0
3870 #define PIPECONF_PIPE_LOCKED (1<<25)
3871 #define PIPECONF_PALETTE 0
3872 #define PIPECONF_GAMMA (1<<24)
3873 #define PIPECONF_FORCE_BORDER (1<<25)
3874 #define PIPECONF_INTERLACE_MASK (7 << 21)
3875 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
3876 /* Note that pre-gen3 does not support interlaced display directly. Panel
3877 * fitting must be disabled on pre-ilk for interlaced. */
3878 #define PIPECONF_PROGRESSIVE (0 << 21)
3879 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3880 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3881 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3882 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3883 /* Ironlake and later have a complete new set of values for interlaced. PFIT
3884 * means panel fitter required, PF means progressive fetch, DBL means power
3885 * saving pixel doubling. */
3886 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3887 #define PIPECONF_INTERLACED_ILK (3 << 21)
3888 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3889 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
3890 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
3891 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
3892 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3893 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
3894 #define PIPECONF_BPC_MASK (0x7 << 5)
3895 #define PIPECONF_8BPC (0<<5)
3896 #define PIPECONF_10BPC (1<<5)
3897 #define PIPECONF_6BPC (2<<5)
3898 #define PIPECONF_12BPC (3<<5)
3899 #define PIPECONF_DITHER_EN (1<<4)
3900 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3901 #define PIPECONF_DITHER_TYPE_SP (0<<2)
3902 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3903 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3904 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
3905 #define _PIPEASTAT 0x70024
3906 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
3907 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
3908 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3909 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
3910 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
3911 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
3912 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
3913 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3914 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3915 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3916 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
3917 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
3918 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3919 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3920 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3921 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
3922 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
3923 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3924 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3925 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
3926 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
3927 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
3928 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
3929 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3930 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
3931 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3932 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3933 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
3934 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
3935 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
3936 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3937 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3938 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3939 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
3940 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
3941 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3942 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3943 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3944 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
3945 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
3946 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3947 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3948 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
3949 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3950 #define PIPE_HBLANK_INT_STATUS (1UL<<0)
3951 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3952
3953 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3954 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3955
3956 #define PIPE_A_OFFSET 0x70000
3957 #define PIPE_B_OFFSET 0x71000
3958 #define PIPE_C_OFFSET 0x72000
3959 #define CHV_PIPE_C_OFFSET 0x74000
3960 /*
3961 * There's actually no pipe EDP. Some pipe registers have
3962 * simply shifted from the pipe to the transcoder, while
3963 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3964 * to access such registers in transcoder EDP.
3965 */
3966 #define PIPE_EDP_OFFSET 0x7f000
3967
3968 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3969 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3970 dev_priv->info.display_mmio_offset)
3971
3972 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3973 #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3974 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3975 #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3976 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
3977
3978 #define _PIPE_MISC_A 0x70030
3979 #define _PIPE_MISC_B 0x71030
3980 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
3981 #define PIPEMISC_DITHER_8_BPC (0<<5)
3982 #define PIPEMISC_DITHER_10_BPC (1<<5)
3983 #define PIPEMISC_DITHER_6_BPC (2<<5)
3984 #define PIPEMISC_DITHER_12_BPC (3<<5)
3985 #define PIPEMISC_DITHER_ENABLE (1<<4)
3986 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3987 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
3988 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
3989
3990 #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
3991 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
3992 #define PIPEB_HLINE_INT_EN (1<<28)
3993 #define PIPEB_VBLANK_INT_EN (1<<27)
3994 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
3995 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3996 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
3997 #define PIPE_PSR_INT_EN (1<<22)
3998 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
3999 #define PIPEA_HLINE_INT_EN (1<<20)
4000 #define PIPEA_VBLANK_INT_EN (1<<19)
4001 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4002 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
4003 #define PLANEA_FLIPDONE_INT_EN (1<<16)
4004 #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4005 #define PIPEC_HLINE_INT_EN (1<<12)
4006 #define PIPEC_VBLANK_INT_EN (1<<11)
4007 #define SPRITEF_FLIPDONE_INT_EN (1<<10)
4008 #define SPRITEE_FLIPDONE_INT_EN (1<<9)
4009 #define PLANEC_FLIPDONE_INT_EN (1<<8)
4010
4011 #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4012 #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4013 #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4014 #define PLANEC_INVALID_GTT_INT_EN (1<<25)
4015 #define CURSORC_INVALID_GTT_INT_EN (1<<24)
4016 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
4017 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
4018 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
4019 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4020 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
4021 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4022 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4023 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
4024 #define DPINVGTT_EN_MASK 0xff0000
4025 #define DPINVGTT_EN_MASK_CHV 0xfff0000
4026 #define SPRITEF_INVALID_GTT_STATUS (1<<11)
4027 #define SPRITEE_INVALID_GTT_STATUS (1<<10)
4028 #define PLANEC_INVALID_GTT_STATUS (1<<9)
4029 #define CURSORC_INVALID_GTT_STATUS (1<<8)
4030 #define CURSORB_INVALID_GTT_STATUS (1<<7)
4031 #define CURSORA_INVALID_GTT_STATUS (1<<6)
4032 #define SPRITED_INVALID_GTT_STATUS (1<<5)
4033 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
4034 #define PLANEB_INVALID_GTT_STATUS (1<<3)
4035 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
4036 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
4037 #define PLANEA_INVALID_GTT_STATUS (1<<0)
4038 #define DPINVGTT_STATUS_MASK 0xff
4039 #define DPINVGTT_STATUS_MASK_CHV 0xfff
4040
4041 #define DSPARB 0x70030
4042 #define DSPARB_CSTART_MASK (0x7f << 7)
4043 #define DSPARB_CSTART_SHIFT 7
4044 #define DSPARB_BSTART_MASK (0x7f)
4045 #define DSPARB_BSTART_SHIFT 0
4046 #define DSPARB_BEND_SHIFT 9 /* on 855 */
4047 #define DSPARB_AEND_SHIFT 0
4048
4049 /* pnv/gen4/g4x/vlv/chv */
4050 #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
4051 #define DSPFW_SR_SHIFT 23
4052 #define DSPFW_SR_MASK (0x1ff<<23)
4053 #define DSPFW_CURSORB_SHIFT 16
4054 #define DSPFW_CURSORB_MASK (0x3f<<16)
4055 #define DSPFW_PLANEB_SHIFT 8
4056 #define DSPFW_PLANEB_MASK (0x7f<<8)
4057 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4058 #define DSPFW_PLANEA_SHIFT 0
4059 #define DSPFW_PLANEA_MASK (0x7f<<0)
4060 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
4061 #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
4062 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4063 #define DSPFW_FBC_SR_SHIFT 28
4064 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4065 #define DSPFW_FBC_HPLL_SR_SHIFT 24
4066 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4067 #define DSPFW_SPRITEB_SHIFT (16)
4068 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4069 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4070 #define DSPFW_CURSORA_SHIFT 8
4071 #define DSPFW_CURSORA_MASK (0x3f<<8)
4072 #define DSPFW_PLANEC_SHIFT_OLD 0
4073 #define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
4074 #define DSPFW_SPRITEA_SHIFT 0
4075 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4076 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
4077 #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
4078 #define DSPFW_HPLL_SR_EN (1<<31)
4079 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
4080 #define DSPFW_CURSOR_SR_SHIFT 24
4081 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4082 #define DSPFW_HPLL_CURSOR_SHIFT 16
4083 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
4084 #define DSPFW_HPLL_SR_SHIFT 0
4085 #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4086
4087 /* vlv/chv */
4088 #define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4089 #define DSPFW_SPRITEB_WM1_SHIFT 16
4090 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4091 #define DSPFW_CURSORA_WM1_SHIFT 8
4092 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4093 #define DSPFW_SPRITEA_WM1_SHIFT 0
4094 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4095 #define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4096 #define DSPFW_PLANEB_WM1_SHIFT 24
4097 #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4098 #define DSPFW_PLANEA_WM1_SHIFT 16
4099 #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4100 #define DSPFW_CURSORB_WM1_SHIFT 8
4101 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4102 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
4103 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4104 #define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4105 #define DSPFW_SR_WM1_SHIFT 0
4106 #define DSPFW_SR_WM1_MASK (0x1ff<<0)
4107 #define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4108 #define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4109 #define DSPFW_SPRITED_WM1_SHIFT 24
4110 #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4111 #define DSPFW_SPRITED_SHIFT 16
4112 #define DSPFW_SPRITED_MASK (0xff<<16)
4113 #define DSPFW_SPRITEC_WM1_SHIFT 8
4114 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4115 #define DSPFW_SPRITEC_SHIFT 0
4116 #define DSPFW_SPRITEC_MASK (0xff<<0)
4117 #define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4118 #define DSPFW_SPRITEF_WM1_SHIFT 24
4119 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4120 #define DSPFW_SPRITEF_SHIFT 16
4121 #define DSPFW_SPRITEF_MASK (0xff<<16)
4122 #define DSPFW_SPRITEE_WM1_SHIFT 8
4123 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4124 #define DSPFW_SPRITEE_SHIFT 0
4125 #define DSPFW_SPRITEE_MASK (0xff<<0)
4126 #define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4127 #define DSPFW_PLANEC_WM1_SHIFT 24
4128 #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4129 #define DSPFW_PLANEC_SHIFT 16
4130 #define DSPFW_PLANEC_MASK (0xff<<16)
4131 #define DSPFW_CURSORC_WM1_SHIFT 8
4132 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4133 #define DSPFW_CURSORC_SHIFT 0
4134 #define DSPFW_CURSORC_MASK (0x3f<<0)
4135
4136 /* vlv/chv high order bits */
4137 #define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4138 #define DSPFW_SR_HI_SHIFT 24
4139 #define DSPFW_SR_HI_MASK (1<<24)
4140 #define DSPFW_SPRITEF_HI_SHIFT 23
4141 #define DSPFW_SPRITEF_HI_MASK (1<<23)
4142 #define DSPFW_SPRITEE_HI_SHIFT 22
4143 #define DSPFW_SPRITEE_HI_MASK (1<<22)
4144 #define DSPFW_PLANEC_HI_SHIFT 21
4145 #define DSPFW_PLANEC_HI_MASK (1<<21)
4146 #define DSPFW_SPRITED_HI_SHIFT 20
4147 #define DSPFW_SPRITED_HI_MASK (1<<20)
4148 #define DSPFW_SPRITEC_HI_SHIFT 16
4149 #define DSPFW_SPRITEC_HI_MASK (1<<16)
4150 #define DSPFW_PLANEB_HI_SHIFT 12
4151 #define DSPFW_PLANEB_HI_MASK (1<<12)
4152 #define DSPFW_SPRITEB_HI_SHIFT 8
4153 #define DSPFW_SPRITEB_HI_MASK (1<<8)
4154 #define DSPFW_SPRITEA_HI_SHIFT 4
4155 #define DSPFW_SPRITEA_HI_MASK (1<<4)
4156 #define DSPFW_PLANEA_HI_SHIFT 0
4157 #define DSPFW_PLANEA_HI_MASK (1<<0)
4158 #define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4159 #define DSPFW_SR_WM1_HI_SHIFT 24
4160 #define DSPFW_SR_WM1_HI_MASK (1<<24)
4161 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4162 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4163 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4164 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4165 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
4166 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4167 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
4168 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4169 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4170 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4171 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
4172 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4173 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4174 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4175 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4176 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4177 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
4178 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
4179
4180 /* drain latency register values*/
4181 #define DRAIN_LATENCY_PRECISION_16 16
4182 #define DRAIN_LATENCY_PRECISION_32 32
4183 #define DRAIN_LATENCY_PRECISION_64 64
4184 #define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4185 #define DDL_CURSOR_PRECISION_HIGH (1<<31)
4186 #define DDL_CURSOR_PRECISION_LOW (0<<31)
4187 #define DDL_CURSOR_SHIFT 24
4188 #define DDL_SPRITE_PRECISION_HIGH(sprite) (1<<(15+8*(sprite)))
4189 #define DDL_SPRITE_PRECISION_LOW(sprite) (0<<(15+8*(sprite)))
4190 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
4191 #define DDL_PLANE_PRECISION_HIGH (1<<7)
4192 #define DDL_PLANE_PRECISION_LOW (0<<7)
4193 #define DDL_PLANE_SHIFT 0
4194 #define DRAIN_LATENCY_MASK 0x7f
4195
4196 /* FIFO watermark sizes etc */
4197 #define G4X_FIFO_LINE_SIZE 64
4198 #define I915_FIFO_LINE_SIZE 64
4199 #define I830_FIFO_LINE_SIZE 32
4200
4201 #define VALLEYVIEW_FIFO_SIZE 255
4202 #define G4X_FIFO_SIZE 127
4203 #define I965_FIFO_SIZE 512
4204 #define I945_FIFO_SIZE 127
4205 #define I915_FIFO_SIZE 95
4206 #define I855GM_FIFO_SIZE 127 /* In cachelines */
4207 #define I830_FIFO_SIZE 95
4208
4209 #define VALLEYVIEW_MAX_WM 0xff
4210 #define G4X_MAX_WM 0x3f
4211 #define I915_MAX_WM 0x3f
4212
4213 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4214 #define PINEVIEW_FIFO_LINE_SIZE 64
4215 #define PINEVIEW_MAX_WM 0x1ff
4216 #define PINEVIEW_DFT_WM 0x3f
4217 #define PINEVIEW_DFT_HPLLOFF_WM 0
4218 #define PINEVIEW_GUARD_WM 10
4219 #define PINEVIEW_CURSOR_FIFO 64
4220 #define PINEVIEW_CURSOR_MAX_WM 0x3f
4221 #define PINEVIEW_CURSOR_DFT_WM 0
4222 #define PINEVIEW_CURSOR_GUARD_WM 5
4223
4224 #define VALLEYVIEW_CURSOR_MAX_WM 64
4225 #define I965_CURSOR_FIFO 64
4226 #define I965_CURSOR_MAX_WM 32
4227 #define I965_CURSOR_DFT_WM 8
4228
4229 /* Watermark register definitions for SKL */
4230 #define CUR_WM_A_0 0x70140
4231 #define CUR_WM_B_0 0x71140
4232 #define PLANE_WM_1_A_0 0x70240
4233 #define PLANE_WM_1_B_0 0x71240
4234 #define PLANE_WM_2_A_0 0x70340
4235 #define PLANE_WM_2_B_0 0x71340
4236 #define PLANE_WM_TRANS_1_A_0 0x70268
4237 #define PLANE_WM_TRANS_1_B_0 0x71268
4238 #define PLANE_WM_TRANS_2_A_0 0x70368
4239 #define PLANE_WM_TRANS_2_B_0 0x71368
4240 #define CUR_WM_TRANS_A_0 0x70168
4241 #define CUR_WM_TRANS_B_0 0x71168
4242 #define PLANE_WM_EN (1 << 31)
4243 #define PLANE_WM_LINES_SHIFT 14
4244 #define PLANE_WM_LINES_MASK 0x1f
4245 #define PLANE_WM_BLOCKS_MASK 0x3ff
4246
4247 #define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4248 #define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4249 #define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4250
4251 #define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4252 #define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4253 #define _PLANE_WM_BASE(pipe, plane) \
4254 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4255 #define PLANE_WM(pipe, plane, level) \
4256 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4257 #define _PLANE_WM_TRANS_1(pipe) \
4258 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4259 #define _PLANE_WM_TRANS_2(pipe) \
4260 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4261 #define PLANE_WM_TRANS(pipe, plane) \
4262 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4263
4264 /* define the Watermark register on Ironlake */
4265 #define WM0_PIPEA_ILK 0x45100
4266 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
4267 #define WM0_PIPE_PLANE_SHIFT 16
4268 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
4269 #define WM0_PIPE_SPRITE_SHIFT 8
4270 #define WM0_PIPE_CURSOR_MASK (0xff)
4271
4272 #define WM0_PIPEB_ILK 0x45104
4273 #define WM0_PIPEC_IVB 0x45200
4274 #define WM1_LP_ILK 0x45108
4275 #define WM1_LP_SR_EN (1<<31)
4276 #define WM1_LP_LATENCY_SHIFT 24
4277 #define WM1_LP_LATENCY_MASK (0x7f<<24)
4278 #define WM1_LP_FBC_MASK (0xf<<20)
4279 #define WM1_LP_FBC_SHIFT 20
4280 #define WM1_LP_FBC_SHIFT_BDW 19
4281 #define WM1_LP_SR_MASK (0x7ff<<8)
4282 #define WM1_LP_SR_SHIFT 8
4283 #define WM1_LP_CURSOR_MASK (0xff)
4284 #define WM2_LP_ILK 0x4510c
4285 #define WM2_LP_EN (1<<31)
4286 #define WM3_LP_ILK 0x45110
4287 #define WM3_LP_EN (1<<31)
4288 #define WM1S_LP_ILK 0x45120
4289 #define WM2S_LP_IVB 0x45124
4290 #define WM3S_LP_IVB 0x45128
4291 #define WM1S_LP_EN (1<<31)
4292
4293 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4294 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4295 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4296
4297 /* Memory latency timer register */
4298 #define MLTR_ILK 0x11222
4299 #define MLTR_WM1_SHIFT 0
4300 #define MLTR_WM2_SHIFT 8
4301 /* the unit of memory self-refresh latency time is 0.5us */
4302 #define ILK_SRLT_MASK 0x3f
4303
4304
4305 /* the address where we get all kinds of latency value */
4306 #define SSKPD 0x5d10
4307 #define SSKPD_WM_MASK 0x3f
4308 #define SSKPD_WM0_SHIFT 0
4309 #define SSKPD_WM1_SHIFT 8
4310 #define SSKPD_WM2_SHIFT 16
4311 #define SSKPD_WM3_SHIFT 24
4312
4313 /*
4314 * The two pipe frame counter registers are not synchronized, so
4315 * reading a stable value is somewhat tricky. The following code
4316 * should work:
4317 *
4318 * do {
4319 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4320 * PIPE_FRAME_HIGH_SHIFT;
4321 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4322 * PIPE_FRAME_LOW_SHIFT);
4323 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4324 * PIPE_FRAME_HIGH_SHIFT);
4325 * } while (high1 != high2);
4326 * frame = (high1 << 8) | low1;
4327 */
4328 #define _PIPEAFRAMEHIGH 0x70040
4329 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
4330 #define PIPE_FRAME_HIGH_SHIFT 0
4331 #define _PIPEAFRAMEPIXEL 0x70044
4332 #define PIPE_FRAME_LOW_MASK 0xff000000
4333 #define PIPE_FRAME_LOW_SHIFT 24
4334 #define PIPE_PIXEL_MASK 0x00ffffff
4335 #define PIPE_PIXEL_SHIFT 0
4336 /* GM45+ just has to be different */
4337 #define _PIPEA_FRMCOUNT_GM45 0x70040
4338 #define _PIPEA_FLIPCOUNT_GM45 0x70044
4339 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
4340 #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
4341
4342 /* Cursor A & B regs */
4343 #define _CURACNTR 0x70080
4344 /* Old style CUR*CNTR flags (desktop 8xx) */
4345 #define CURSOR_ENABLE 0x80000000
4346 #define CURSOR_GAMMA_ENABLE 0x40000000
4347 #define CURSOR_STRIDE_SHIFT 28
4348 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
4349 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
4350 #define CURSOR_FORMAT_SHIFT 24
4351 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4352 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4353 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4354 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4355 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4356 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4357 /* New style CUR*CNTR flags */
4358 #define CURSOR_MODE 0x27
4359 #define CURSOR_MODE_DISABLE 0x00
4360 #define CURSOR_MODE_128_32B_AX 0x02
4361 #define CURSOR_MODE_256_32B_AX 0x03
4362 #define CURSOR_MODE_64_32B_AX 0x07
4363 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4364 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
4365 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4366 #define MCURSOR_PIPE_SELECT (1 << 28)
4367 #define MCURSOR_PIPE_A 0x00
4368 #define MCURSOR_PIPE_B (1 << 28)
4369 #define MCURSOR_GAMMA_ENABLE (1 << 26)
4370 #define CURSOR_ROTATE_180 (1<<15)
4371 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
4372 #define _CURABASE 0x70084
4373 #define _CURAPOS 0x70088
4374 #define CURSOR_POS_MASK 0x007FF
4375 #define CURSOR_POS_SIGN 0x8000
4376 #define CURSOR_X_SHIFT 0
4377 #define CURSOR_Y_SHIFT 16
4378 #define CURSIZE 0x700a0
4379 #define _CURBCNTR 0x700c0
4380 #define _CURBBASE 0x700c4
4381 #define _CURBPOS 0x700c8
4382
4383 #define _CURBCNTR_IVB 0x71080
4384 #define _CURBBASE_IVB 0x71084
4385 #define _CURBPOS_IVB 0x71088
4386
4387 #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4388 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4389 dev_priv->info.display_mmio_offset)
4390
4391 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4392 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4393 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4394
4395 #define CURSOR_A_OFFSET 0x70080
4396 #define CURSOR_B_OFFSET 0x700c0
4397 #define CHV_CURSOR_C_OFFSET 0x700e0
4398 #define IVB_CURSOR_B_OFFSET 0x71080
4399 #define IVB_CURSOR_C_OFFSET 0x72080
4400
4401 /* Display A control */
4402 #define _DSPACNTR 0x70180
4403 #define DISPLAY_PLANE_ENABLE (1<<31)
4404 #define DISPLAY_PLANE_DISABLE 0
4405 #define DISPPLANE_GAMMA_ENABLE (1<<30)
4406 #define DISPPLANE_GAMMA_DISABLE 0
4407 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
4408 #define DISPPLANE_YUV422 (0x0<<26)
4409 #define DISPPLANE_8BPP (0x2<<26)
4410 #define DISPPLANE_BGRA555 (0x3<<26)
4411 #define DISPPLANE_BGRX555 (0x4<<26)
4412 #define DISPPLANE_BGRX565 (0x5<<26)
4413 #define DISPPLANE_BGRX888 (0x6<<26)
4414 #define DISPPLANE_BGRA888 (0x7<<26)
4415 #define DISPPLANE_RGBX101010 (0x8<<26)
4416 #define DISPPLANE_RGBA101010 (0x9<<26)
4417 #define DISPPLANE_BGRX101010 (0xa<<26)
4418 #define DISPPLANE_RGBX161616 (0xc<<26)
4419 #define DISPPLANE_RGBX888 (0xe<<26)
4420 #define DISPPLANE_RGBA888 (0xf<<26)
4421 #define DISPPLANE_STEREO_ENABLE (1<<25)
4422 #define DISPPLANE_STEREO_DISABLE 0
4423 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
4424 #define DISPPLANE_SEL_PIPE_SHIFT 24
4425 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
4426 #define DISPPLANE_SEL_PIPE_A 0
4427 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
4428 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4429 #define DISPPLANE_SRC_KEY_DISABLE 0
4430 #define DISPPLANE_LINE_DOUBLE (1<<20)
4431 #define DISPPLANE_NO_LINE_DOUBLE 0
4432 #define DISPPLANE_STEREO_POLARITY_FIRST 0
4433 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
4434 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4435 #define DISPPLANE_ROTATE_180 (1<<15)
4436 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
4437 #define DISPPLANE_TILED (1<<10)
4438 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
4439 #define _DSPAADDR 0x70184
4440 #define _DSPASTRIDE 0x70188
4441 #define _DSPAPOS 0x7018C /* reserved */
4442 #define _DSPASIZE 0x70190
4443 #define _DSPASURF 0x7019C /* 965+ only */
4444 #define _DSPATILEOFF 0x701A4 /* 965+ only */
4445 #define _DSPAOFFSET 0x701A4 /* HSW */
4446 #define _DSPASURFLIVE 0x701AC
4447
4448 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4449 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4450 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4451 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4452 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4453 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4454 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
4455 #define DSPLINOFF(plane) DSPADDR(plane)
4456 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4457 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
4458
4459 /* CHV pipe B blender and primary plane */
4460 #define _CHV_BLEND_A 0x60a00
4461 #define CHV_BLEND_LEGACY (0<<30)
4462 #define CHV_BLEND_ANDROID (1<<30)
4463 #define CHV_BLEND_MPO (2<<30)
4464 #define CHV_BLEND_MASK (3<<30)
4465 #define _CHV_CANVAS_A 0x60a04
4466 #define _PRIMPOS_A 0x60a08
4467 #define _PRIMSIZE_A 0x60a0c
4468 #define _PRIMCNSTALPHA_A 0x60a10
4469 #define PRIM_CONST_ALPHA_ENABLE (1<<31)
4470
4471 #define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4472 #define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4473 #define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4474 #define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4475 #define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4476
4477 /* Display/Sprite base address macros */
4478 #define DISP_BASEADDR_MASK (0xfffff000)
4479 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4480 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
4481
4482 /* VBIOS flags */
4483 #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4484 #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4485 #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4486 #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4487 #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4488 #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4489 #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4490 #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4491 #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4492 #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4493 #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4494 #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4495 #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
4496
4497 /* Pipe B */
4498 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4499 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4500 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
4501 #define _PIPEBFRAMEHIGH 0x71040
4502 #define _PIPEBFRAMEPIXEL 0x71044
4503 #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4504 #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
4505
4506
4507 /* Display B control */
4508 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
4509 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4510 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
4511 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4512 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
4513 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4514 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4515 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4516 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4517 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4518 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4519 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4520 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
4521
4522 /* Sprite A control */
4523 #define _DVSACNTR 0x72180
4524 #define DVS_ENABLE (1<<31)
4525 #define DVS_GAMMA_ENABLE (1<<30)
4526 #define DVS_PIXFORMAT_MASK (3<<25)
4527 #define DVS_FORMAT_YUV422 (0<<25)
4528 #define DVS_FORMAT_RGBX101010 (1<<25)
4529 #define DVS_FORMAT_RGBX888 (2<<25)
4530 #define DVS_FORMAT_RGBX161616 (3<<25)
4531 #define DVS_PIPE_CSC_ENABLE (1<<24)
4532 #define DVS_SOURCE_KEY (1<<22)
4533 #define DVS_RGB_ORDER_XBGR (1<<20)
4534 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4535 #define DVS_YUV_ORDER_YUYV (0<<16)
4536 #define DVS_YUV_ORDER_UYVY (1<<16)
4537 #define DVS_YUV_ORDER_YVYU (2<<16)
4538 #define DVS_YUV_ORDER_VYUY (3<<16)
4539 #define DVS_ROTATE_180 (1<<15)
4540 #define DVS_DEST_KEY (1<<2)
4541 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
4542 #define DVS_TILED (1<<10)
4543 #define _DVSALINOFF 0x72184
4544 #define _DVSASTRIDE 0x72188
4545 #define _DVSAPOS 0x7218c
4546 #define _DVSASIZE 0x72190
4547 #define _DVSAKEYVAL 0x72194
4548 #define _DVSAKEYMSK 0x72198
4549 #define _DVSASURF 0x7219c
4550 #define _DVSAKEYMAXVAL 0x721a0
4551 #define _DVSATILEOFF 0x721a4
4552 #define _DVSASURFLIVE 0x721ac
4553 #define _DVSASCALE 0x72204
4554 #define DVS_SCALE_ENABLE (1<<31)
4555 #define DVS_FILTER_MASK (3<<29)
4556 #define DVS_FILTER_MEDIUM (0<<29)
4557 #define DVS_FILTER_ENHANCING (1<<29)
4558 #define DVS_FILTER_SOFTENING (2<<29)
4559 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4560 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4561 #define _DVSAGAMC 0x72300
4562
4563 #define _DVSBCNTR 0x73180
4564 #define _DVSBLINOFF 0x73184
4565 #define _DVSBSTRIDE 0x73188
4566 #define _DVSBPOS 0x7318c
4567 #define _DVSBSIZE 0x73190
4568 #define _DVSBKEYVAL 0x73194
4569 #define _DVSBKEYMSK 0x73198
4570 #define _DVSBSURF 0x7319c
4571 #define _DVSBKEYMAXVAL 0x731a0
4572 #define _DVSBTILEOFF 0x731a4
4573 #define _DVSBSURFLIVE 0x731ac
4574 #define _DVSBSCALE 0x73204
4575 #define _DVSBGAMC 0x73300
4576
4577 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4578 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4579 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4580 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4581 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
4582 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
4583 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4584 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4585 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
4586 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4587 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
4588 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
4589
4590 #define _SPRA_CTL 0x70280
4591 #define SPRITE_ENABLE (1<<31)
4592 #define SPRITE_GAMMA_ENABLE (1<<30)
4593 #define SPRITE_PIXFORMAT_MASK (7<<25)
4594 #define SPRITE_FORMAT_YUV422 (0<<25)
4595 #define SPRITE_FORMAT_RGBX101010 (1<<25)
4596 #define SPRITE_FORMAT_RGBX888 (2<<25)
4597 #define SPRITE_FORMAT_RGBX161616 (3<<25)
4598 #define SPRITE_FORMAT_YUV444 (4<<25)
4599 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
4600 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
4601 #define SPRITE_SOURCE_KEY (1<<22)
4602 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4603 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4604 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4605 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4606 #define SPRITE_YUV_ORDER_YUYV (0<<16)
4607 #define SPRITE_YUV_ORDER_UYVY (1<<16)
4608 #define SPRITE_YUV_ORDER_YVYU (2<<16)
4609 #define SPRITE_YUV_ORDER_VYUY (3<<16)
4610 #define SPRITE_ROTATE_180 (1<<15)
4611 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4612 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
4613 #define SPRITE_TILED (1<<10)
4614 #define SPRITE_DEST_KEY (1<<2)
4615 #define _SPRA_LINOFF 0x70284
4616 #define _SPRA_STRIDE 0x70288
4617 #define _SPRA_POS 0x7028c
4618 #define _SPRA_SIZE 0x70290
4619 #define _SPRA_KEYVAL 0x70294
4620 #define _SPRA_KEYMSK 0x70298
4621 #define _SPRA_SURF 0x7029c
4622 #define _SPRA_KEYMAX 0x702a0
4623 #define _SPRA_TILEOFF 0x702a4
4624 #define _SPRA_OFFSET 0x702a4
4625 #define _SPRA_SURFLIVE 0x702ac
4626 #define _SPRA_SCALE 0x70304
4627 #define SPRITE_SCALE_ENABLE (1<<31)
4628 #define SPRITE_FILTER_MASK (3<<29)
4629 #define SPRITE_FILTER_MEDIUM (0<<29)
4630 #define SPRITE_FILTER_ENHANCING (1<<29)
4631 #define SPRITE_FILTER_SOFTENING (2<<29)
4632 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4633 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4634 #define _SPRA_GAMC 0x70400
4635
4636 #define _SPRB_CTL 0x71280
4637 #define _SPRB_LINOFF 0x71284
4638 #define _SPRB_STRIDE 0x71288
4639 #define _SPRB_POS 0x7128c
4640 #define _SPRB_SIZE 0x71290
4641 #define _SPRB_KEYVAL 0x71294
4642 #define _SPRB_KEYMSK 0x71298
4643 #define _SPRB_SURF 0x7129c
4644 #define _SPRB_KEYMAX 0x712a0
4645 #define _SPRB_TILEOFF 0x712a4
4646 #define _SPRB_OFFSET 0x712a4
4647 #define _SPRB_SURFLIVE 0x712ac
4648 #define _SPRB_SCALE 0x71304
4649 #define _SPRB_GAMC 0x71400
4650
4651 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4652 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4653 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4654 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4655 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4656 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4657 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4658 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4659 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4660 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
4661 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
4662 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4663 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
4664 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
4665
4666 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
4667 #define SP_ENABLE (1<<31)
4668 #define SP_GAMMA_ENABLE (1<<30)
4669 #define SP_PIXFORMAT_MASK (0xf<<26)
4670 #define SP_FORMAT_YUV422 (0<<26)
4671 #define SP_FORMAT_BGR565 (5<<26)
4672 #define SP_FORMAT_BGRX8888 (6<<26)
4673 #define SP_FORMAT_BGRA8888 (7<<26)
4674 #define SP_FORMAT_RGBX1010102 (8<<26)
4675 #define SP_FORMAT_RGBA1010102 (9<<26)
4676 #define SP_FORMAT_RGBX8888 (0xe<<26)
4677 #define SP_FORMAT_RGBA8888 (0xf<<26)
4678 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
4679 #define SP_SOURCE_KEY (1<<22)
4680 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
4681 #define SP_YUV_ORDER_YUYV (0<<16)
4682 #define SP_YUV_ORDER_UYVY (1<<16)
4683 #define SP_YUV_ORDER_YVYU (2<<16)
4684 #define SP_YUV_ORDER_VYUY (3<<16)
4685 #define SP_ROTATE_180 (1<<15)
4686 #define SP_TILED (1<<10)
4687 #define SP_MIRROR (1<<8) /* CHV pipe B */
4688 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4689 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4690 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4691 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4692 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4693 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4694 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4695 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4696 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4697 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4698 #define SP_CONST_ALPHA_ENABLE (1<<31)
4699 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4700
4701 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4702 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4703 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4704 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4705 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4706 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4707 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4708 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4709 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4710 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4711 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4712 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
4713
4714 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4715 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4716 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4717 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4718 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4719 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4720 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4721 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4722 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4723 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4724 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4725 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4726
4727 /*
4728 * CHV pipe B sprite CSC
4729 *
4730 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4731 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4732 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4733 */
4734 #define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4735 #define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4736 #define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4737 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4738 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4739
4740 #define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4741 #define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4742 #define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4743 #define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4744 #define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4745 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4746 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4747
4748 #define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4749 #define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4750 #define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4751 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4752 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4753
4754 #define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4755 #define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4756 #define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4757 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4758 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4759
4760 /* Skylake plane registers */
4761
4762 #define _PLANE_CTL_1_A 0x70180
4763 #define _PLANE_CTL_2_A 0x70280
4764 #define _PLANE_CTL_3_A 0x70380
4765 #define PLANE_CTL_ENABLE (1 << 31)
4766 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4767 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
4768 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4769 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4770 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4771 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4772 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4773 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4774 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4775 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4776 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
4777 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4778 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4779 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
4780 #define PLANE_CTL_ORDER_BGRX (0 << 20)
4781 #define PLANE_CTL_ORDER_RGBX (1 << 20)
4782 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4783 #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4784 #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4785 #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4786 #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4787 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4788 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4789 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4790 #define PLANE_CTL_TILED_MASK (0x7 << 10)
4791 #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4792 #define PLANE_CTL_TILED_X ( 1 << 10)
4793 #define PLANE_CTL_TILED_Y ( 4 << 10)
4794 #define PLANE_CTL_TILED_YF ( 5 << 10)
4795 #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4796 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4797 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4798 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
4799 #define PLANE_CTL_ROTATE_MASK 0x3
4800 #define PLANE_CTL_ROTATE_0 0x0
4801 #define PLANE_CTL_ROTATE_180 0x2
4802 #define _PLANE_STRIDE_1_A 0x70188
4803 #define _PLANE_STRIDE_2_A 0x70288
4804 #define _PLANE_STRIDE_3_A 0x70388
4805 #define _PLANE_POS_1_A 0x7018c
4806 #define _PLANE_POS_2_A 0x7028c
4807 #define _PLANE_POS_3_A 0x7038c
4808 #define _PLANE_SIZE_1_A 0x70190
4809 #define _PLANE_SIZE_2_A 0x70290
4810 #define _PLANE_SIZE_3_A 0x70390
4811 #define _PLANE_SURF_1_A 0x7019c
4812 #define _PLANE_SURF_2_A 0x7029c
4813 #define _PLANE_SURF_3_A 0x7039c
4814 #define _PLANE_OFFSET_1_A 0x701a4
4815 #define _PLANE_OFFSET_2_A 0x702a4
4816 #define _PLANE_OFFSET_3_A 0x703a4
4817 #define _PLANE_KEYVAL_1_A 0x70194
4818 #define _PLANE_KEYVAL_2_A 0x70294
4819 #define _PLANE_KEYMSK_1_A 0x70198
4820 #define _PLANE_KEYMSK_2_A 0x70298
4821 #define _PLANE_KEYMAX_1_A 0x701a0
4822 #define _PLANE_KEYMAX_2_A 0x702a0
4823 #define _PLANE_BUF_CFG_1_A 0x7027c
4824 #define _PLANE_BUF_CFG_2_A 0x7037c
4825
4826 #define _PLANE_CTL_1_B 0x71180
4827 #define _PLANE_CTL_2_B 0x71280
4828 #define _PLANE_CTL_3_B 0x71380
4829 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4830 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4831 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4832 #define PLANE_CTL(pipe, plane) \
4833 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4834
4835 #define _PLANE_STRIDE_1_B 0x71188
4836 #define _PLANE_STRIDE_2_B 0x71288
4837 #define _PLANE_STRIDE_3_B 0x71388
4838 #define _PLANE_STRIDE_1(pipe) \
4839 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4840 #define _PLANE_STRIDE_2(pipe) \
4841 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4842 #define _PLANE_STRIDE_3(pipe) \
4843 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4844 #define PLANE_STRIDE(pipe, plane) \
4845 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4846
4847 #define _PLANE_POS_1_B 0x7118c
4848 #define _PLANE_POS_2_B 0x7128c
4849 #define _PLANE_POS_3_B 0x7138c
4850 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4851 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4852 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4853 #define PLANE_POS(pipe, plane) \
4854 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4855
4856 #define _PLANE_SIZE_1_B 0x71190
4857 #define _PLANE_SIZE_2_B 0x71290
4858 #define _PLANE_SIZE_3_B 0x71390
4859 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4860 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4861 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4862 #define PLANE_SIZE(pipe, plane) \
4863 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4864
4865 #define _PLANE_SURF_1_B 0x7119c
4866 #define _PLANE_SURF_2_B 0x7129c
4867 #define _PLANE_SURF_3_B 0x7139c
4868 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4869 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4870 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4871 #define PLANE_SURF(pipe, plane) \
4872 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4873
4874 #define _PLANE_OFFSET_1_B 0x711a4
4875 #define _PLANE_OFFSET_2_B 0x712a4
4876 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4877 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4878 #define PLANE_OFFSET(pipe, plane) \
4879 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4880
4881 #define _PLANE_KEYVAL_1_B 0x71194
4882 #define _PLANE_KEYVAL_2_B 0x71294
4883 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4884 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4885 #define PLANE_KEYVAL(pipe, plane) \
4886 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4887
4888 #define _PLANE_KEYMSK_1_B 0x71198
4889 #define _PLANE_KEYMSK_2_B 0x71298
4890 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4891 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4892 #define PLANE_KEYMSK(pipe, plane) \
4893 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4894
4895 #define _PLANE_KEYMAX_1_B 0x711a0
4896 #define _PLANE_KEYMAX_2_B 0x712a0
4897 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4898 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4899 #define PLANE_KEYMAX(pipe, plane) \
4900 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4901
4902 #define _PLANE_BUF_CFG_1_B 0x7127c
4903 #define _PLANE_BUF_CFG_2_B 0x7137c
4904 #define _PLANE_BUF_CFG_1(pipe) \
4905 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4906 #define _PLANE_BUF_CFG_2(pipe) \
4907 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4908 #define PLANE_BUF_CFG(pipe, plane) \
4909 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4910
4911 /* SKL new cursor registers */
4912 #define _CUR_BUF_CFG_A 0x7017c
4913 #define _CUR_BUF_CFG_B 0x7117c
4914 #define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4915
4916 /* VBIOS regs */
4917 #define VGACNTRL 0x71400
4918 # define VGA_DISP_DISABLE (1 << 31)
4919 # define VGA_2X_MODE (1 << 30)
4920 # define VGA_PIPE_B_SELECT (1 << 29)
4921
4922 #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4923
4924 /* Ironlake */
4925
4926 #define CPU_VGACNTRL 0x41000
4927
4928 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4929 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4930 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4931 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4932 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4933 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4934 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
4935 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4936 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4937
4938 /* refresh rate hardware control */
4939 #define RR_HW_CTL 0x45300
4940 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4941 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4942
4943 #define FDI_PLL_BIOS_0 0x46000
4944 #define FDI_PLL_FB_CLOCK_MASK 0xff
4945 #define FDI_PLL_BIOS_1 0x46004
4946 #define FDI_PLL_BIOS_2 0x46008
4947 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4948 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
4949 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
4950
4951 #define PCH_3DCGDIS0 0x46020
4952 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4953 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4954
4955 #define PCH_3DCGDIS1 0x46024
4956 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4957
4958 #define FDI_PLL_FREQ_CTL 0x46030
4959 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4960 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4961 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4962
4963
4964 #define _PIPEA_DATA_M1 0x60030
4965 #define PIPE_DATA_M1_OFFSET 0
4966 #define _PIPEA_DATA_N1 0x60034
4967 #define PIPE_DATA_N1_OFFSET 0
4968
4969 #define _PIPEA_DATA_M2 0x60038
4970 #define PIPE_DATA_M2_OFFSET 0
4971 #define _PIPEA_DATA_N2 0x6003c
4972 #define PIPE_DATA_N2_OFFSET 0
4973
4974 #define _PIPEA_LINK_M1 0x60040
4975 #define PIPE_LINK_M1_OFFSET 0
4976 #define _PIPEA_LINK_N1 0x60044
4977 #define PIPE_LINK_N1_OFFSET 0
4978
4979 #define _PIPEA_LINK_M2 0x60048
4980 #define PIPE_LINK_M2_OFFSET 0
4981 #define _PIPEA_LINK_N2 0x6004c
4982 #define PIPE_LINK_N2_OFFSET 0
4983
4984 /* PIPEB timing regs are same start from 0x61000 */
4985
4986 #define _PIPEB_DATA_M1 0x61030
4987 #define _PIPEB_DATA_N1 0x61034
4988 #define _PIPEB_DATA_M2 0x61038
4989 #define _PIPEB_DATA_N2 0x6103c
4990 #define _PIPEB_LINK_M1 0x61040
4991 #define _PIPEB_LINK_N1 0x61044
4992 #define _PIPEB_LINK_M2 0x61048
4993 #define _PIPEB_LINK_N2 0x6104c
4994
4995 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4996 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4997 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4998 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4999 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5000 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5001 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5002 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
5003
5004 /* CPU panel fitter */
5005 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5006 #define _PFA_CTL_1 0x68080
5007 #define _PFB_CTL_1 0x68880
5008 #define PF_ENABLE (1<<31)
5009 #define PF_PIPE_SEL_MASK_IVB (3<<29)
5010 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
5011 #define PF_FILTER_MASK (3<<23)
5012 #define PF_FILTER_PROGRAMMED (0<<23)
5013 #define PF_FILTER_MED_3x3 (1<<23)
5014 #define PF_FILTER_EDGE_ENHANCE (2<<23)
5015 #define PF_FILTER_EDGE_SOFTEN (3<<23)
5016 #define _PFA_WIN_SZ 0x68074
5017 #define _PFB_WIN_SZ 0x68874
5018 #define _PFA_WIN_POS 0x68070
5019 #define _PFB_WIN_POS 0x68870
5020 #define _PFA_VSCALE 0x68084
5021 #define _PFB_VSCALE 0x68884
5022 #define _PFA_HSCALE 0x68090
5023 #define _PFB_HSCALE 0x68890
5024
5025 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5026 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5027 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5028 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5029 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5030
5031 #define _PSA_CTL 0x68180
5032 #define _PSB_CTL 0x68980
5033 #define PS_ENABLE (1<<31)
5034 #define _PSA_WIN_SZ 0x68174
5035 #define _PSB_WIN_SZ 0x68974
5036 #define _PSA_WIN_POS 0x68170
5037 #define _PSB_WIN_POS 0x68970
5038
5039 #define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5040 #define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5041 #define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5042
5043 /* legacy palette */
5044 #define _LGC_PALETTE_A 0x4a000
5045 #define _LGC_PALETTE_B 0x4a800
5046 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
5047
5048 #define _GAMMA_MODE_A 0x4a480
5049 #define _GAMMA_MODE_B 0x4ac80
5050 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5051 #define GAMMA_MODE_MODE_MASK (3 << 0)
5052 #define GAMMA_MODE_MODE_8BIT (0 << 0)
5053 #define GAMMA_MODE_MODE_10BIT (1 << 0)
5054 #define GAMMA_MODE_MODE_12BIT (2 << 0)
5055 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
5056
5057 /* interrupts */
5058 #define DE_MASTER_IRQ_CONTROL (1 << 31)
5059 #define DE_SPRITEB_FLIP_DONE (1 << 29)
5060 #define DE_SPRITEA_FLIP_DONE (1 << 28)
5061 #define DE_PLANEB_FLIP_DONE (1 << 27)
5062 #define DE_PLANEA_FLIP_DONE (1 << 26)
5063 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
5064 #define DE_PCU_EVENT (1 << 25)
5065 #define DE_GTT_FAULT (1 << 24)
5066 #define DE_POISON (1 << 23)
5067 #define DE_PERFORM_COUNTER (1 << 22)
5068 #define DE_PCH_EVENT (1 << 21)
5069 #define DE_AUX_CHANNEL_A (1 << 20)
5070 #define DE_DP_A_HOTPLUG (1 << 19)
5071 #define DE_GSE (1 << 18)
5072 #define DE_PIPEB_VBLANK (1 << 15)
5073 #define DE_PIPEB_EVEN_FIELD (1 << 14)
5074 #define DE_PIPEB_ODD_FIELD (1 << 13)
5075 #define DE_PIPEB_LINE_COMPARE (1 << 12)
5076 #define DE_PIPEB_VSYNC (1 << 11)
5077 #define DE_PIPEB_CRC_DONE (1 << 10)
5078 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5079 #define DE_PIPEA_VBLANK (1 << 7)
5080 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
5081 #define DE_PIPEA_EVEN_FIELD (1 << 6)
5082 #define DE_PIPEA_ODD_FIELD (1 << 5)
5083 #define DE_PIPEA_LINE_COMPARE (1 << 4)
5084 #define DE_PIPEA_VSYNC (1 << 3)
5085 #define DE_PIPEA_CRC_DONE (1 << 2)
5086 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
5087 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5088 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
5089
5090 /* More Ivybridge lolz */
5091 #define DE_ERR_INT_IVB (1<<30)
5092 #define DE_GSE_IVB (1<<29)
5093 #define DE_PCH_EVENT_IVB (1<<28)
5094 #define DE_DP_A_HOTPLUG_IVB (1<<27)
5095 #define DE_AUX_CHANNEL_A_IVB (1<<26)
5096 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5097 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5098 #define DE_PIPEC_VBLANK_IVB (1<<10)
5099 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
5100 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
5101 #define DE_PIPEB_VBLANK_IVB (1<<5)
5102 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5103 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
5104 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
5105 #define DE_PIPEA_VBLANK_IVB (1<<0)
5106 #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5107
5108 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5109 #define MASTER_INTERRUPT_ENABLE (1<<31)
5110
5111 #define DEISR 0x44000
5112 #define DEIMR 0x44004
5113 #define DEIIR 0x44008
5114 #define DEIER 0x4400c
5115
5116 #define GTISR 0x44010
5117 #define GTIMR 0x44014
5118 #define GTIIR 0x44018
5119 #define GTIER 0x4401c
5120
5121 #define GEN8_MASTER_IRQ 0x44200
5122 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
5123 #define GEN8_PCU_IRQ (1<<30)
5124 #define GEN8_DE_PCH_IRQ (1<<23)
5125 #define GEN8_DE_MISC_IRQ (1<<22)
5126 #define GEN8_DE_PORT_IRQ (1<<20)
5127 #define GEN8_DE_PIPE_C_IRQ (1<<18)
5128 #define GEN8_DE_PIPE_B_IRQ (1<<17)
5129 #define GEN8_DE_PIPE_A_IRQ (1<<16)
5130 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
5131 #define GEN8_GT_VECS_IRQ (1<<6)
5132 #define GEN8_GT_PM_IRQ (1<<4)
5133 #define GEN8_GT_VCS2_IRQ (1<<3)
5134 #define GEN8_GT_VCS1_IRQ (1<<2)
5135 #define GEN8_GT_BCS_IRQ (1<<1)
5136 #define GEN8_GT_RCS_IRQ (1<<0)
5137
5138 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5139 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5140 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5141 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5142
5143 #define GEN8_BCS_IRQ_SHIFT 16
5144 #define GEN8_RCS_IRQ_SHIFT 0
5145 #define GEN8_VCS2_IRQ_SHIFT 16
5146 #define GEN8_VCS1_IRQ_SHIFT 0
5147 #define GEN8_VECS_IRQ_SHIFT 0
5148
5149 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5150 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5151 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5152 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
5153 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
5154 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5155 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5156 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5157 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5158 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5159 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
5160 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
5161 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5162 #define GEN8_PIPE_VSYNC (1 << 1)
5163 #define GEN8_PIPE_VBLANK (1 << 0)
5164 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5165 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5166 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5167 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5168 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5169 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5170 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5171 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
5172 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5173 (GEN8_PIPE_CURSOR_FAULT | \
5174 GEN8_PIPE_SPRITE_FAULT | \
5175 GEN8_PIPE_PRIMARY_FAULT)
5176 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5177 (GEN9_PIPE_CURSOR_FAULT | \
5178 GEN9_PIPE_PLANE3_FAULT | \
5179 GEN9_PIPE_PLANE2_FAULT | \
5180 GEN9_PIPE_PLANE1_FAULT)
5181
5182 #define GEN8_DE_PORT_ISR 0x44440
5183 #define GEN8_DE_PORT_IMR 0x44444
5184 #define GEN8_DE_PORT_IIR 0x44448
5185 #define GEN8_DE_PORT_IER 0x4444c
5186 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
5187 #define GEN9_AUX_CHANNEL_D (1 << 27)
5188 #define GEN9_AUX_CHANNEL_C (1 << 26)
5189 #define GEN9_AUX_CHANNEL_B (1 << 25)
5190 #define GEN8_AUX_CHANNEL_A (1 << 0)
5191
5192 #define GEN8_DE_MISC_ISR 0x44460
5193 #define GEN8_DE_MISC_IMR 0x44464
5194 #define GEN8_DE_MISC_IIR 0x44468
5195 #define GEN8_DE_MISC_IER 0x4446c
5196 #define GEN8_DE_MISC_GSE (1 << 27)
5197
5198 #define GEN8_PCU_ISR 0x444e0
5199 #define GEN8_PCU_IMR 0x444e4
5200 #define GEN8_PCU_IIR 0x444e8
5201 #define GEN8_PCU_IER 0x444ec
5202
5203 #define ILK_DISPLAY_CHICKEN2 0x42004
5204 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
5205 #define ILK_ELPIN_409_SELECT (1 << 25)
5206 #define ILK_DPARB_GATE (1<<22)
5207 #define ILK_VSDPFD_FULL (1<<21)
5208 #define FUSE_STRAP 0x42014
5209 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5210 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5211 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5212 #define ILK_HDCP_DISABLE (1 << 25)
5213 #define ILK_eDP_A_DISABLE (1 << 24)
5214 #define HSW_CDCLK_LIMIT (1 << 24)
5215 #define ILK_DESKTOP (1 << 23)
5216
5217 #define ILK_DSPCLK_GATE_D 0x42020
5218 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5219 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5220 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5221 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5222 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
5223
5224 #define IVB_CHICKEN3 0x4200c
5225 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5226 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5227
5228 #define CHICKEN_PAR1_1 0x42080
5229 #define DPA_MASK_VBLANK_SRD (1 << 15)
5230 #define FORCE_ARB_IDLE_PLANES (1 << 14)
5231
5232 #define _CHICKEN_PIPESL_1_A 0x420b0
5233 #define _CHICKEN_PIPESL_1_B 0x420b4
5234 #define HSW_FBCQ_DIS (1 << 22)
5235 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
5236 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5237
5238 #define DISP_ARB_CTL 0x45000
5239 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
5240 #define DISP_FBC_WM_DIS (1<<15)
5241 #define DISP_ARB_CTL2 0x45004
5242 #define DISP_DATA_PARTITION_5_6 (1<<6)
5243 #define GEN7_MSG_CTL 0x45010
5244 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
5245 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
5246 #define HSW_NDE_RSTWRN_OPT 0x46408
5247 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
5248
5249 #define FF_SLICE_CS_CHICKEN2 0x02e4
5250 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5251
5252 /* GEN7 chicken */
5253 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5254 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
5255 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
5256 #define COMMON_SLICE_CHICKEN2 0x7014
5257 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
5258
5259 #define HIZ_CHICKEN 0x7018
5260 # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5261 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
5262
5263 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5264 #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5265
5266 #define GEN7_L3SQCREG1 0xB010
5267 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5268
5269 #define GEN7_L3CNTLREG1 0xB01C
5270 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5271 #define GEN7_L3AGDIS (1<<19)
5272 #define GEN7_L3CNTLREG2 0xB020
5273 #define GEN7_L3CNTLREG3 0xB024
5274
5275 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5276 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5277
5278 #define GEN7_L3SQCREG4 0xb034
5279 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5280
5281 #define GEN8_L3SQCREG4 0xb118
5282 #define GEN8_LQSC_RO_PERF_DIS (1<<27)
5283
5284 /* GEN8 chicken */
5285 #define HDC_CHICKEN0 0x7300
5286 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
5287 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5288 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5289 #define HDC_FORCE_NON_COHERENT (1<<4)
5290 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
5291
5292 /* WaCatErrorRejectionIssue */
5293 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5294 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5295
5296 #define HSW_SCRATCH1 0xb038
5297 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5298
5299 #define BDW_SCRATCH1 0xb11c
5300 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5301
5302 /* PCH */
5303
5304 /* south display engine interrupt: IBX */
5305 #define SDE_AUDIO_POWER_D (1 << 27)
5306 #define SDE_AUDIO_POWER_C (1 << 26)
5307 #define SDE_AUDIO_POWER_B (1 << 25)
5308 #define SDE_AUDIO_POWER_SHIFT (25)
5309 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5310 #define SDE_GMBUS (1 << 24)
5311 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5312 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5313 #define SDE_AUDIO_HDCP_MASK (3 << 22)
5314 #define SDE_AUDIO_TRANSB (1 << 21)
5315 #define SDE_AUDIO_TRANSA (1 << 20)
5316 #define SDE_AUDIO_TRANS_MASK (3 << 20)
5317 #define SDE_POISON (1 << 19)
5318 /* 18 reserved */
5319 #define SDE_FDI_RXB (1 << 17)
5320 #define SDE_FDI_RXA (1 << 16)
5321 #define SDE_FDI_MASK (3 << 16)
5322 #define SDE_AUXD (1 << 15)
5323 #define SDE_AUXC (1 << 14)
5324 #define SDE_AUXB (1 << 13)
5325 #define SDE_AUX_MASK (7 << 13)
5326 /* 12 reserved */
5327 #define SDE_CRT_HOTPLUG (1 << 11)
5328 #define SDE_PORTD_HOTPLUG (1 << 10)
5329 #define SDE_PORTC_HOTPLUG (1 << 9)
5330 #define SDE_PORTB_HOTPLUG (1 << 8)
5331 #define SDE_SDVOB_HOTPLUG (1 << 6)
5332 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5333 SDE_SDVOB_HOTPLUG | \
5334 SDE_PORTB_HOTPLUG | \
5335 SDE_PORTC_HOTPLUG | \
5336 SDE_PORTD_HOTPLUG)
5337 #define SDE_TRANSB_CRC_DONE (1 << 5)
5338 #define SDE_TRANSB_CRC_ERR (1 << 4)
5339 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
5340 #define SDE_TRANSA_CRC_DONE (1 << 2)
5341 #define SDE_TRANSA_CRC_ERR (1 << 1)
5342 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
5343 #define SDE_TRANS_MASK (0x3f)
5344
5345 /* south display engine interrupt: CPT/PPT */
5346 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
5347 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
5348 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
5349 #define SDE_AUDIO_POWER_SHIFT_CPT 29
5350 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5351 #define SDE_AUXD_CPT (1 << 27)
5352 #define SDE_AUXC_CPT (1 << 26)
5353 #define SDE_AUXB_CPT (1 << 25)
5354 #define SDE_AUX_MASK_CPT (7 << 25)
5355 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5356 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5357 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
5358 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
5359 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
5360 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
5361 SDE_SDVOB_HOTPLUG_CPT | \
5362 SDE_PORTD_HOTPLUG_CPT | \
5363 SDE_PORTC_HOTPLUG_CPT | \
5364 SDE_PORTB_HOTPLUG_CPT)
5365 #define SDE_GMBUS_CPT (1 << 17)
5366 #define SDE_ERROR_CPT (1 << 16)
5367 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5368 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5369 #define SDE_FDI_RXC_CPT (1 << 8)
5370 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5371 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5372 #define SDE_FDI_RXB_CPT (1 << 4)
5373 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5374 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5375 #define SDE_FDI_RXA_CPT (1 << 0)
5376 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5377 SDE_AUDIO_CP_REQ_B_CPT | \
5378 SDE_AUDIO_CP_REQ_A_CPT)
5379 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5380 SDE_AUDIO_CP_CHG_B_CPT | \
5381 SDE_AUDIO_CP_CHG_A_CPT)
5382 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5383 SDE_FDI_RXB_CPT | \
5384 SDE_FDI_RXA_CPT)
5385
5386 #define SDEISR 0xc4000
5387 #define SDEIMR 0xc4004
5388 #define SDEIIR 0xc4008
5389 #define SDEIER 0xc400c
5390
5391 #define SERR_INT 0xc4040
5392 #define SERR_INT_POISON (1<<31)
5393 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5394 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5395 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
5396 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
5397
5398 /* digital port hotplug */
5399 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
5400 #define PORTD_HOTPLUG_ENABLE (1 << 20)
5401 #define PORTD_PULSE_DURATION_2ms (0)
5402 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5403 #define PORTD_PULSE_DURATION_6ms (2 << 18)
5404 #define PORTD_PULSE_DURATION_100ms (3 << 18)
5405 #define PORTD_PULSE_DURATION_MASK (3 << 18)
5406 #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5407 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5408 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5409 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
5410 #define PORTC_HOTPLUG_ENABLE (1 << 12)
5411 #define PORTC_PULSE_DURATION_2ms (0)
5412 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5413 #define PORTC_PULSE_DURATION_6ms (2 << 10)
5414 #define PORTC_PULSE_DURATION_100ms (3 << 10)
5415 #define PORTC_PULSE_DURATION_MASK (3 << 10)
5416 #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5417 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5418 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5419 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
5420 #define PORTB_HOTPLUG_ENABLE (1 << 4)
5421 #define PORTB_PULSE_DURATION_2ms (0)
5422 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5423 #define PORTB_PULSE_DURATION_6ms (2 << 2)
5424 #define PORTB_PULSE_DURATION_100ms (3 << 2)
5425 #define PORTB_PULSE_DURATION_MASK (3 << 2)
5426 #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5427 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5428 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5429 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
5430
5431 #define PCH_GPIOA 0xc5010
5432 #define PCH_GPIOB 0xc5014
5433 #define PCH_GPIOC 0xc5018
5434 #define PCH_GPIOD 0xc501c
5435 #define PCH_GPIOE 0xc5020
5436 #define PCH_GPIOF 0xc5024
5437
5438 #define PCH_GMBUS0 0xc5100
5439 #define PCH_GMBUS1 0xc5104
5440 #define PCH_GMBUS2 0xc5108
5441 #define PCH_GMBUS3 0xc510c
5442 #define PCH_GMBUS4 0xc5110
5443 #define PCH_GMBUS5 0xc5120
5444
5445 #define _PCH_DPLL_A 0xc6014
5446 #define _PCH_DPLL_B 0xc6018
5447 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
5448
5449 #define _PCH_FPA0 0xc6040
5450 #define FP_CB_TUNE (0x3<<22)
5451 #define _PCH_FPA1 0xc6044
5452 #define _PCH_FPB0 0xc6048
5453 #define _PCH_FPB1 0xc604c
5454 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5455 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
5456
5457 #define PCH_DPLL_TEST 0xc606c
5458
5459 #define PCH_DREF_CONTROL 0xC6200
5460 #define DREF_CONTROL_MASK 0x7fc3
5461 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5462 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5463 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5464 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5465 #define DREF_SSC_SOURCE_DISABLE (0<<11)
5466 #define DREF_SSC_SOURCE_ENABLE (2<<11)
5467 #define DREF_SSC_SOURCE_MASK (3<<11)
5468 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5469 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5470 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
5471 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
5472 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5473 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
5474 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
5475 #define DREF_SSC4_DOWNSPREAD (0<<6)
5476 #define DREF_SSC4_CENTERSPREAD (1<<6)
5477 #define DREF_SSC1_DISABLE (0<<1)
5478 #define DREF_SSC1_ENABLE (1<<1)
5479 #define DREF_SSC4_DISABLE (0)
5480 #define DREF_SSC4_ENABLE (1)
5481
5482 #define PCH_RAWCLK_FREQ 0xc6204
5483 #define FDL_TP1_TIMER_SHIFT 12
5484 #define FDL_TP1_TIMER_MASK (3<<12)
5485 #define FDL_TP2_TIMER_SHIFT 10
5486 #define FDL_TP2_TIMER_MASK (3<<10)
5487 #define RAWCLK_FREQ_MASK 0x3ff
5488
5489 #define PCH_DPLL_TMR_CFG 0xc6208
5490
5491 #define PCH_SSC4_PARMS 0xc6210
5492 #define PCH_SSC4_AUX_PARMS 0xc6214
5493
5494 #define PCH_DPLL_SEL 0xc7000
5495 #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5496 #define TRANS_DPLLA_SEL(pipe) 0
5497 #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
5498
5499 /* transcoder */
5500
5501 #define _PCH_TRANS_HTOTAL_A 0xe0000
5502 #define TRANS_HTOTAL_SHIFT 16
5503 #define TRANS_HACTIVE_SHIFT 0
5504 #define _PCH_TRANS_HBLANK_A 0xe0004
5505 #define TRANS_HBLANK_END_SHIFT 16
5506 #define TRANS_HBLANK_START_SHIFT 0
5507 #define _PCH_TRANS_HSYNC_A 0xe0008
5508 #define TRANS_HSYNC_END_SHIFT 16
5509 #define TRANS_HSYNC_START_SHIFT 0
5510 #define _PCH_TRANS_VTOTAL_A 0xe000c
5511 #define TRANS_VTOTAL_SHIFT 16
5512 #define TRANS_VACTIVE_SHIFT 0
5513 #define _PCH_TRANS_VBLANK_A 0xe0010
5514 #define TRANS_VBLANK_END_SHIFT 16
5515 #define TRANS_VBLANK_START_SHIFT 0
5516 #define _PCH_TRANS_VSYNC_A 0xe0014
5517 #define TRANS_VSYNC_END_SHIFT 16
5518 #define TRANS_VSYNC_START_SHIFT 0
5519 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
5520
5521 #define _PCH_TRANSA_DATA_M1 0xe0030
5522 #define _PCH_TRANSA_DATA_N1 0xe0034
5523 #define _PCH_TRANSA_DATA_M2 0xe0038
5524 #define _PCH_TRANSA_DATA_N2 0xe003c
5525 #define _PCH_TRANSA_LINK_M1 0xe0040
5526 #define _PCH_TRANSA_LINK_N1 0xe0044
5527 #define _PCH_TRANSA_LINK_M2 0xe0048
5528 #define _PCH_TRANSA_LINK_N2 0xe004c
5529
5530 /* Per-transcoder DIP controls (PCH) */
5531 #define _VIDEO_DIP_CTL_A 0xe0200
5532 #define _VIDEO_DIP_DATA_A 0xe0208
5533 #define _VIDEO_DIP_GCP_A 0xe0210
5534
5535 #define _VIDEO_DIP_CTL_B 0xe1200
5536 #define _VIDEO_DIP_DATA_B 0xe1208
5537 #define _VIDEO_DIP_GCP_B 0xe1210
5538
5539 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5540 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5541 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5542
5543 /* Per-transcoder DIP controls (VLV) */
5544 #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5545 #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5546 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
5547
5548 #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5549 #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5550 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
5551
5552 #define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5553 #define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5554 #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5555
5556 #define VLV_TVIDEO_DIP_CTL(pipe) \
5557 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5558 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
5559 #define VLV_TVIDEO_DIP_DATA(pipe) \
5560 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5561 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
5562 #define VLV_TVIDEO_DIP_GCP(pipe) \
5563 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5564 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
5565
5566 /* Haswell DIP controls */
5567 #define HSW_VIDEO_DIP_CTL_A 0x60200
5568 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5569 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5570 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5571 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5572 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5573 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5574 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5575 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5576 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5577 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5578 #define HSW_VIDEO_DIP_GCP_A 0x60210
5579
5580 #define HSW_VIDEO_DIP_CTL_B 0x61200
5581 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5582 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5583 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5584 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5585 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5586 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5587 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5588 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5589 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5590 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5591 #define HSW_VIDEO_DIP_GCP_B 0x61210
5592
5593 #define HSW_TVIDEO_DIP_CTL(trans) \
5594 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
5595 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
5596 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
5597 #define HSW_TVIDEO_DIP_VS_DATA(trans) \
5598 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
5599 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
5600 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
5601 #define HSW_TVIDEO_DIP_GCP(trans) \
5602 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
5603 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
5604 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
5605
5606 #define HSW_STEREO_3D_CTL_A 0x70020
5607 #define S3D_ENABLE (1<<31)
5608 #define HSW_STEREO_3D_CTL_B 0x71020
5609
5610 #define HSW_STEREO_3D_CTL(trans) \
5611 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
5612
5613 #define _PCH_TRANS_HTOTAL_B 0xe1000
5614 #define _PCH_TRANS_HBLANK_B 0xe1004
5615 #define _PCH_TRANS_HSYNC_B 0xe1008
5616 #define _PCH_TRANS_VTOTAL_B 0xe100c
5617 #define _PCH_TRANS_VBLANK_B 0xe1010
5618 #define _PCH_TRANS_VSYNC_B 0xe1014
5619 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5620
5621 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5622 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5623 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5624 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5625 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5626 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5627 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5628 _PCH_TRANS_VSYNCSHIFT_B)
5629
5630 #define _PCH_TRANSB_DATA_M1 0xe1030
5631 #define _PCH_TRANSB_DATA_N1 0xe1034
5632 #define _PCH_TRANSB_DATA_M2 0xe1038
5633 #define _PCH_TRANSB_DATA_N2 0xe103c
5634 #define _PCH_TRANSB_LINK_M1 0xe1040
5635 #define _PCH_TRANSB_LINK_N1 0xe1044
5636 #define _PCH_TRANSB_LINK_M2 0xe1048
5637 #define _PCH_TRANSB_LINK_N2 0xe104c
5638
5639 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5640 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5641 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5642 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5643 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5644 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5645 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5646 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
5647
5648 #define _PCH_TRANSACONF 0xf0008
5649 #define _PCH_TRANSBCONF 0xf1008
5650 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5651 #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
5652 #define TRANS_DISABLE (0<<31)
5653 #define TRANS_ENABLE (1<<31)
5654 #define TRANS_STATE_MASK (1<<30)
5655 #define TRANS_STATE_DISABLE (0<<30)
5656 #define TRANS_STATE_ENABLE (1<<30)
5657 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
5658 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
5659 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
5660 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
5661 #define TRANS_INTERLACE_MASK (7<<21)
5662 #define TRANS_PROGRESSIVE (0<<21)
5663 #define TRANS_INTERLACED (3<<21)
5664 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
5665 #define TRANS_8BPC (0<<5)
5666 #define TRANS_10BPC (1<<5)
5667 #define TRANS_6BPC (2<<5)
5668 #define TRANS_12BPC (3<<5)
5669
5670 #define _TRANSA_CHICKEN1 0xf0060
5671 #define _TRANSB_CHICKEN1 0xf1060
5672 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5673 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
5674 #define _TRANSA_CHICKEN2 0xf0064
5675 #define _TRANSB_CHICKEN2 0xf1064
5676 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5677 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5678 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5679 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5680 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5681 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
5682
5683 #define SOUTH_CHICKEN1 0xc2000
5684 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
5685 #define FDIA_PHASE_SYNC_SHIFT_EN 18
5686 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5687 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5688 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
5689 #define SOUTH_CHICKEN2 0xc2004
5690 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5691 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5692 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
5693
5694 #define _FDI_RXA_CHICKEN 0xc200c
5695 #define _FDI_RXB_CHICKEN 0xc2010
5696 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5697 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
5698 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
5699
5700 #define SOUTH_DSPCLK_GATE_D 0xc2020
5701 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
5702 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
5703 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
5704 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
5705
5706 /* CPU: FDI_TX */
5707 #define _FDI_TXA_CTL 0x60100
5708 #define _FDI_TXB_CTL 0x61100
5709 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5710 #define FDI_TX_DISABLE (0<<31)
5711 #define FDI_TX_ENABLE (1<<31)
5712 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5713 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5714 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5715 #define FDI_LINK_TRAIN_NONE (3<<28)
5716 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5717 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5718 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5719 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5720 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5721 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5722 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5723 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
5724 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5725 SNB has different settings. */
5726 /* SNB A-stepping */
5727 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5728 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5729 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5730 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5731 /* SNB B-stepping */
5732 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5733 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5734 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5735 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5736 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
5737 #define FDI_DP_PORT_WIDTH_SHIFT 19
5738 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5739 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5740 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
5741 /* Ironlake: hardwired to 1 */
5742 #define FDI_TX_PLL_ENABLE (1<<14)
5743
5744 /* Ivybridge has different bits for lolz */
5745 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5746 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5747 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5748 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5749
5750 /* both Tx and Rx */
5751 #define FDI_COMPOSITE_SYNC (1<<11)
5752 #define FDI_LINK_TRAIN_AUTO (1<<10)
5753 #define FDI_SCRAMBLING_ENABLE (0<<7)
5754 #define FDI_SCRAMBLING_DISABLE (1<<7)
5755
5756 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
5757 #define _FDI_RXA_CTL 0xf000c
5758 #define _FDI_RXB_CTL 0xf100c
5759 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5760 #define FDI_RX_ENABLE (1<<31)
5761 /* train, dp width same as FDI_TX */
5762 #define FDI_FS_ERRC_ENABLE (1<<27)
5763 #define FDI_FE_ERRC_ENABLE (1<<26)
5764 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
5765 #define FDI_8BPC (0<<16)
5766 #define FDI_10BPC (1<<16)
5767 #define FDI_6BPC (2<<16)
5768 #define FDI_12BPC (3<<16)
5769 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
5770 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5771 #define FDI_RX_PLL_ENABLE (1<<13)
5772 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5773 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5774 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5775 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5776 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5777 #define FDI_PCDCLK (1<<4)
5778 /* CPT */
5779 #define FDI_AUTO_TRAINING (1<<10)
5780 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5781 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5782 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5783 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5784 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
5785
5786 #define _FDI_RXA_MISC 0xf0010
5787 #define _FDI_RXB_MISC 0xf1010
5788 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5789 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5790 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5791 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5792 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
5793 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
5794 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
5795 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5796
5797 #define _FDI_RXA_TUSIZE1 0xf0030
5798 #define _FDI_RXA_TUSIZE2 0xf0038
5799 #define _FDI_RXB_TUSIZE1 0xf1030
5800 #define _FDI_RXB_TUSIZE2 0xf1038
5801 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5802 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
5803
5804 /* FDI_RX interrupt register format */
5805 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
5806 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5807 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5808 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5809 #define FDI_RX_FS_CODE_ERR (1<<6)
5810 #define FDI_RX_FE_CODE_ERR (1<<5)
5811 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5812 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
5813 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5814 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5815 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5816
5817 #define _FDI_RXA_IIR 0xf0014
5818 #define _FDI_RXA_IMR 0xf0018
5819 #define _FDI_RXB_IIR 0xf1014
5820 #define _FDI_RXB_IMR 0xf1018
5821 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5822 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
5823
5824 #define FDI_PLL_CTL_1 0xfe000
5825 #define FDI_PLL_CTL_2 0xfe004
5826
5827 #define PCH_LVDS 0xe1180
5828 #define LVDS_DETECTED (1 << 1)
5829
5830 /* vlv has 2 sets of panel control regs. */
5831 #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5832 #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5833 #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
5834 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
5835 #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5836 #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5837
5838 #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5839 #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5840 #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5841 #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5842 #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
5843
5844 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5845 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5846 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
5847 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5848 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5849 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5850 #define VLV_PIPE_PP_DIVISOR(pipe) \
5851 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5852
5853 #define PCH_PP_STATUS 0xc7200
5854 #define PCH_PP_CONTROL 0xc7204
5855 #define PANEL_UNLOCK_REGS (0xabcd << 16)
5856 #define PANEL_UNLOCK_MASK (0xffff << 16)
5857 #define EDP_FORCE_VDD (1 << 3)
5858 #define EDP_BLC_ENABLE (1 << 2)
5859 #define PANEL_POWER_RESET (1 << 1)
5860 #define PANEL_POWER_OFF (0 << 0)
5861 #define PANEL_POWER_ON (1 << 0)
5862 #define PCH_PP_ON_DELAYS 0xc7208
5863 #define PANEL_PORT_SELECT_MASK (3 << 30)
5864 #define PANEL_PORT_SELECT_LVDS (0 << 30)
5865 #define PANEL_PORT_SELECT_DPA (1 << 30)
5866 #define PANEL_PORT_SELECT_DPC (2 << 30)
5867 #define PANEL_PORT_SELECT_DPD (3 << 30)
5868 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5869 #define PANEL_POWER_UP_DELAY_SHIFT 16
5870 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5871 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
5872
5873 #define PCH_PP_OFF_DELAYS 0xc720c
5874 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5875 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
5876 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5877 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5878
5879 #define PCH_PP_DIVISOR 0xc7210
5880 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5881 #define PP_REFERENCE_DIVIDER_SHIFT 8
5882 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5883 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
5884
5885 #define PCH_DP_B 0xe4100
5886 #define PCH_DPB_AUX_CH_CTL 0xe4110
5887 #define PCH_DPB_AUX_CH_DATA1 0xe4114
5888 #define PCH_DPB_AUX_CH_DATA2 0xe4118
5889 #define PCH_DPB_AUX_CH_DATA3 0xe411c
5890 #define PCH_DPB_AUX_CH_DATA4 0xe4120
5891 #define PCH_DPB_AUX_CH_DATA5 0xe4124
5892
5893 #define PCH_DP_C 0xe4200
5894 #define PCH_DPC_AUX_CH_CTL 0xe4210
5895 #define PCH_DPC_AUX_CH_DATA1 0xe4214
5896 #define PCH_DPC_AUX_CH_DATA2 0xe4218
5897 #define PCH_DPC_AUX_CH_DATA3 0xe421c
5898 #define PCH_DPC_AUX_CH_DATA4 0xe4220
5899 #define PCH_DPC_AUX_CH_DATA5 0xe4224
5900
5901 #define PCH_DP_D 0xe4300
5902 #define PCH_DPD_AUX_CH_CTL 0xe4310
5903 #define PCH_DPD_AUX_CH_DATA1 0xe4314
5904 #define PCH_DPD_AUX_CH_DATA2 0xe4318
5905 #define PCH_DPD_AUX_CH_DATA3 0xe431c
5906 #define PCH_DPD_AUX_CH_DATA4 0xe4320
5907 #define PCH_DPD_AUX_CH_DATA5 0xe4324
5908
5909 /* CPT */
5910 #define PORT_TRANS_A_SEL_CPT 0
5911 #define PORT_TRANS_B_SEL_CPT (1<<29)
5912 #define PORT_TRANS_C_SEL_CPT (2<<29)
5913 #define PORT_TRANS_SEL_MASK (3<<29)
5914 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
5915 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5916 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
5917 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5918 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
5919
5920 #define TRANS_DP_CTL_A 0xe0300
5921 #define TRANS_DP_CTL_B 0xe1300
5922 #define TRANS_DP_CTL_C 0xe2300
5923 #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
5924 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
5925 #define TRANS_DP_PORT_SEL_B (0<<29)
5926 #define TRANS_DP_PORT_SEL_C (1<<29)
5927 #define TRANS_DP_PORT_SEL_D (2<<29)
5928 #define TRANS_DP_PORT_SEL_NONE (3<<29)
5929 #define TRANS_DP_PORT_SEL_MASK (3<<29)
5930 #define TRANS_DP_AUDIO_ONLY (1<<26)
5931 #define TRANS_DP_ENH_FRAMING (1<<18)
5932 #define TRANS_DP_8BPC (0<<9)
5933 #define TRANS_DP_10BPC (1<<9)
5934 #define TRANS_DP_6BPC (2<<9)
5935 #define TRANS_DP_12BPC (3<<9)
5936 #define TRANS_DP_BPC_MASK (3<<9)
5937 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5938 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
5939 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5940 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
5941 #define TRANS_DP_SYNC_MASK (3<<3)
5942
5943 /* SNB eDP training params */
5944 /* SNB A-stepping */
5945 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5946 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5947 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5948 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5949 /* SNB B-stepping */
5950 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5951 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5952 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5953 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5954 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
5955 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5956
5957 /* IVB */
5958 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5959 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5960 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5961 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5962 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5963 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
5964 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
5965
5966 /* legacy values */
5967 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5968 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5969 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5970 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5971 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5972
5973 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5974
5975 #define VLV_PMWGICZ 0x1300a4
5976
5977 #define FORCEWAKE 0xA18C
5978 #define FORCEWAKE_VLV 0x1300b0
5979 #define FORCEWAKE_ACK_VLV 0x1300b4
5980 #define FORCEWAKE_MEDIA_VLV 0x1300b8
5981 #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
5982 #define FORCEWAKE_ACK_HSW 0x130044
5983 #define FORCEWAKE_ACK 0x130090
5984 #define VLV_GTLC_WAKE_CTRL 0x130090
5985 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5986 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5987 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5988
5989 #define VLV_GTLC_PW_STATUS 0x130094
5990 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5991 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5992 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5993 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
5994 #define FORCEWAKE_MT 0xa188 /* multi-threaded */
5995 #define FORCEWAKE_MEDIA_GEN9 0xa270
5996 #define FORCEWAKE_RENDER_GEN9 0xa278
5997 #define FORCEWAKE_BLITTER_GEN9 0xa188
5998 #define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
5999 #define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6000 #define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
6001 #define FORCEWAKE_KERNEL 0x1
6002 #define FORCEWAKE_USER 0x2
6003 #define FORCEWAKE_MT_ACK 0x130040
6004 #define ECOBUS 0xa180
6005 #define FORCEWAKE_MT_ENABLE (1<<5)
6006 #define VLV_SPAREG2H 0xA194
6007
6008 #define GTFIFODBG 0x120000
6009 #define GT_FIFO_SBDROPERR (1<<6)
6010 #define GT_FIFO_BLOBDROPERR (1<<5)
6011 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
6012 #define GT_FIFO_DROPERR (1<<3)
6013 #define GT_FIFO_OVFERR (1<<2)
6014 #define GT_FIFO_IAWRERR (1<<1)
6015 #define GT_FIFO_IARDERR (1<<0)
6016
6017 #define GTFIFOCTL 0x120008
6018 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
6019 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
6020
6021 #define HSW_IDICR 0x9008
6022 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6023 #define HSW_EDRAM_PRESENT 0x120010
6024 #define EDRAM_ENABLED 0x1
6025
6026 #define GEN6_UCGCTL1 0x9400
6027 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
6028 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
6029 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
6030
6031 #define GEN6_UCGCTL2 0x9404
6032 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6033 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
6034 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
6035 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
6036 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
6037
6038 #define GEN6_UCGCTL3 0x9408
6039
6040 #define GEN7_UCGCTL4 0x940c
6041 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6042
6043 #define GEN6_RCGCTL1 0x9410
6044 #define GEN6_RCGCTL2 0x9414
6045 #define GEN6_RSTCTL 0x9420
6046
6047 #define GEN8_UCGCTL6 0x9430
6048 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
6049 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6050
6051 #define GEN6_GFXPAUSE 0xA000
6052 #define GEN6_RPNSWREQ 0xA008
6053 #define GEN6_TURBO_DISABLE (1<<31)
6054 #define GEN6_FREQUENCY(x) ((x)<<25)
6055 #define HSW_FREQUENCY(x) ((x)<<24)
6056 #define GEN6_OFFSET(x) ((x)<<19)
6057 #define GEN6_AGGRESSIVE_TURBO (0<<15)
6058 #define GEN6_RC_VIDEO_FREQ 0xA00C
6059 #define GEN6_RC_CONTROL 0xA090
6060 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6061 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6062 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6063 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6064 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6065 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
6066 #define GEN7_RC_CTL_TO_MODE (1<<28)
6067 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6068 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
6069 #define GEN6_RP_DOWN_TIMEOUT 0xA010
6070 #define GEN6_RP_INTERRUPT_LIMITS 0xA014
6071 #define GEN6_RPSTAT1 0xA01C
6072 #define GEN6_CAGF_SHIFT 8
6073 #define HSW_CAGF_SHIFT 7
6074 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
6075 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
6076 #define GEN6_RP_CONTROL 0xA024
6077 #define GEN6_RP_MEDIA_TURBO (1<<11)
6078 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6079 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6080 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6081 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
6082 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
6083 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
6084 #define GEN6_RP_ENABLE (1<<7)
6085 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6086 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6087 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
6088 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
6089 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
6090 #define GEN6_RP_UP_THRESHOLD 0xA02C
6091 #define GEN6_RP_DOWN_THRESHOLD 0xA030
6092 #define GEN6_RP_CUR_UP_EI 0xA050
6093 #define GEN6_CURICONT_MASK 0xffffff
6094 #define GEN6_RP_CUR_UP 0xA054
6095 #define GEN6_CURBSYTAVG_MASK 0xffffff
6096 #define GEN6_RP_PREV_UP 0xA058
6097 #define GEN6_RP_CUR_DOWN_EI 0xA05C
6098 #define GEN6_CURIAVG_MASK 0xffffff
6099 #define GEN6_RP_CUR_DOWN 0xA060
6100 #define GEN6_RP_PREV_DOWN 0xA064
6101 #define GEN6_RP_UP_EI 0xA068
6102 #define GEN6_RP_DOWN_EI 0xA06C
6103 #define GEN6_RP_IDLE_HYSTERSIS 0xA070
6104 #define GEN6_RPDEUHWTC 0xA080
6105 #define GEN6_RPDEUC 0xA084
6106 #define GEN6_RPDEUCSW 0xA088
6107 #define GEN6_RC_STATE 0xA094
6108 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6109 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6110 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6111 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6112 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6113 #define GEN6_RC_SLEEP 0xA0B0
6114 #define GEN6_RCUBMABDTMR 0xA0B0
6115 #define GEN6_RC1e_THRESHOLD 0xA0B4
6116 #define GEN6_RC6_THRESHOLD 0xA0B8
6117 #define GEN6_RC6p_THRESHOLD 0xA0BC
6118 #define VLV_RCEDATA 0xA0BC
6119 #define GEN6_RC6pp_THRESHOLD 0xA0C0
6120 #define GEN6_PMINTRMSK 0xA168
6121 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
6122 #define VLV_PWRDWNUPCTL 0xA294
6123 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6124 #define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6125 #define GEN9_PG_ENABLE 0xA210
6126
6127 #define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6128 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6129 #define PIXEL_OVERLAP_CNT_SHIFT 30
6130
6131 #define GEN6_PMISR 0x44020
6132 #define GEN6_PMIMR 0x44024 /* rps_lock */
6133 #define GEN6_PMIIR 0x44028
6134 #define GEN6_PMIER 0x4402C
6135 #define GEN6_PM_MBOX_EVENT (1<<25)
6136 #define GEN6_PM_THERMAL_EVENT (1<<24)
6137 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6138 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6139 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6140 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6141 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
6142 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
6143 GEN6_PM_RP_DOWN_THRESHOLD | \
6144 GEN6_PM_RP_DOWN_TIMEOUT)
6145
6146 #define GEN7_GT_SCRATCH_BASE 0x4F100
6147 #define GEN7_GT_SCRATCH_REG_NUM 8
6148
6149 #define VLV_GTLC_SURVIVABILITY_REG 0x130098
6150 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
6151 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6152
6153 #define GEN6_GT_GFX_RC6_LOCKED 0x138104
6154 #define VLV_COUNTER_CONTROL 0x138104
6155 #define VLV_COUNT_RANGE_HIGH (1<<15)
6156 #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6157 #define VLV_RENDER_RC0_COUNT_EN (1<<4)
6158 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6159 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
6160 #define GEN6_GT_GFX_RC6 0x138108
6161 #define VLV_GT_RENDER_RC6 0x138108
6162 #define VLV_GT_MEDIA_RC6 0x13810C
6163
6164 #define GEN6_GT_GFX_RC6p 0x13810C
6165 #define GEN6_GT_GFX_RC6pp 0x138110
6166 #define VLV_RENDER_C0_COUNT_REG 0x138118
6167 #define VLV_MEDIA_C0_COUNT_REG 0x13811C
6168
6169 #define GEN6_PCODE_MAILBOX 0x138124
6170 #define GEN6_PCODE_READY (1<<31)
6171 #define GEN6_READ_OC_PARAMS 0xc
6172 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6173 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6174 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
6175 #define GEN6_PCODE_READ_RC6VIDS 0x5
6176 #define GEN6_PCODE_READ_D_COMP 0x10
6177 #define GEN6_PCODE_WRITE_D_COMP 0x11
6178 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6179 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
6180 #define DISPLAY_IPS_CONTROL 0x19
6181 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
6182 #define GEN6_PCODE_DATA 0x138128
6183 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
6184 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
6185 #define GEN6_PCODE_DATA1 0x13812C
6186
6187 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
6188 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6189 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6190 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6191 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6192
6193 #define GEN6_GT_CORE_STATUS 0x138060
6194 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
6195 #define GEN6_RCn_MASK 7
6196 #define GEN6_RC0 0
6197 #define GEN6_RC3 2
6198 #define GEN6_RC6 3
6199 #define GEN6_RC7 4
6200
6201 #define GEN7_MISCCPCTL (0x9424)
6202 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6203
6204 /* IVYBRIDGE DPF */
6205 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
6206 #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
6207 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6208 #define GEN7_PARITY_ERROR_VALID (1<<13)
6209 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6210 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6211 #define GEN7_PARITY_ERROR_ROW(reg) \
6212 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6213 #define GEN7_PARITY_ERROR_BANK(reg) \
6214 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6215 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
6216 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6217 #define GEN7_L3CDERRST1_ENABLE (1<<7)
6218
6219 #define GEN7_L3LOG_BASE 0xB070
6220 #define HSW_L3LOG_BASE_SLICE1 0xB270
6221 #define GEN7_L3LOG_SIZE 0x80
6222
6223 #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6224 #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6225 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
6226 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
6227 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6228
6229 #define GEN9_HALF_SLICE_CHICKEN5 0xe188
6230 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
6231 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
6232
6233 #define GEN8_ROW_CHICKEN 0xe4f0
6234 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
6235 #define STALL_DOP_GATING_DISABLE (1<<5)
6236
6237 #define GEN7_ROW_CHICKEN2 0xe4f4
6238 #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6239 #define DOP_CLOCK_GATING_DISABLE (1<<0)
6240
6241 #define HSW_ROW_CHICKEN3 0xe49c
6242 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6243
6244 #define HALF_SLICE_CHICKEN3 0xe184
6245 #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
6246 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
6247 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
6248 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
6249
6250 #define GEN9_HALF_SLICE_CHICKEN7 0xe194
6251 #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6252
6253 /* Audio */
6254 #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
6255 #define INTEL_AUDIO_DEVCL 0x808629FB
6256 #define INTEL_AUDIO_DEVBLC 0x80862801
6257 #define INTEL_AUDIO_DEVCTG 0x80862802
6258
6259 #define G4X_AUD_CNTL_ST 0x620B4
6260 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6261 #define G4X_ELDV_DEVCTG (1 << 14)
6262 #define G4X_ELD_ADDR_MASK (0xf << 5)
6263 #define G4X_ELD_ACK (1 << 4)
6264 #define G4X_HDMIW_HDMIEDID 0x6210C
6265
6266 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
6267 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
6268 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6269 _IBX_HDMIW_HDMIEDID_A, \
6270 _IBX_HDMIW_HDMIEDID_B)
6271 #define _IBX_AUD_CNTL_ST_A 0xE20B4
6272 #define _IBX_AUD_CNTL_ST_B 0xE21B4
6273 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6274 _IBX_AUD_CNTL_ST_A, \
6275 _IBX_AUD_CNTL_ST_B)
6276 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6277 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6278 #define IBX_ELD_ACK (1 << 4)
6279 #define IBX_AUD_CNTL_ST2 0xE20C0
6280 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6281 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
6282
6283 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
6284 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
6285 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6286 _CPT_HDMIW_HDMIEDID_A, \
6287 _CPT_HDMIW_HDMIEDID_B)
6288 #define _CPT_AUD_CNTL_ST_A 0xE50B4
6289 #define _CPT_AUD_CNTL_ST_B 0xE51B4
6290 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6291 _CPT_AUD_CNTL_ST_A, \
6292 _CPT_AUD_CNTL_ST_B)
6293 #define CPT_AUD_CNTRL_ST2 0xE50C0
6294
6295 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6296 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
6297 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6298 _VLV_HDMIW_HDMIEDID_A, \
6299 _VLV_HDMIW_HDMIEDID_B)
6300 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6301 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
6302 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6303 _VLV_AUD_CNTL_ST_A, \
6304 _VLV_AUD_CNTL_ST_B)
6305 #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6306
6307 /* These are the 4 32-bit write offset registers for each stream
6308 * output buffer. It determines the offset from the
6309 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6310 */
6311 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6312
6313 #define _IBX_AUD_CONFIG_A 0xe2000
6314 #define _IBX_AUD_CONFIG_B 0xe2100
6315 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
6316 _IBX_AUD_CONFIG_A, \
6317 _IBX_AUD_CONFIG_B)
6318 #define _CPT_AUD_CONFIG_A 0xe5000
6319 #define _CPT_AUD_CONFIG_B 0xe5100
6320 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
6321 _CPT_AUD_CONFIG_A, \
6322 _CPT_AUD_CONFIG_B)
6323 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6324 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
6325 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
6326 _VLV_AUD_CONFIG_A, \
6327 _VLV_AUD_CONFIG_B)
6328
6329 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6330 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6331 #define AUD_CONFIG_UPPER_N_SHIFT 20
6332 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
6333 #define AUD_CONFIG_LOWER_N_SHIFT 4
6334 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
6335 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
6336 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6337 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6338 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6339 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6340 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6341 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6342 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6343 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6344 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6345 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6346 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
6347 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6348
6349 /* HSW Audio */
6350 #define _HSW_AUD_CONFIG_A 0x65000
6351 #define _HSW_AUD_CONFIG_B 0x65100
6352 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6353 _HSW_AUD_CONFIG_A, \
6354 _HSW_AUD_CONFIG_B)
6355
6356 #define _HSW_AUD_MISC_CTRL_A 0x65010
6357 #define _HSW_AUD_MISC_CTRL_B 0x65110
6358 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6359 _HSW_AUD_MISC_CTRL_A, \
6360 _HSW_AUD_MISC_CTRL_B)
6361
6362 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6363 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6364 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6365 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6366 _HSW_AUD_DIP_ELD_CTRL_ST_B)
6367
6368 /* Audio Digital Converter */
6369 #define _HSW_AUD_DIG_CNVT_1 0x65080
6370 #define _HSW_AUD_DIG_CNVT_2 0x65180
6371 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6372 _HSW_AUD_DIG_CNVT_1, \
6373 _HSW_AUD_DIG_CNVT_2)
6374 #define DIP_PORT_SEL_MASK 0x3
6375
6376 #define _HSW_AUD_EDID_DATA_A 0x65050
6377 #define _HSW_AUD_EDID_DATA_B 0x65150
6378 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6379 _HSW_AUD_EDID_DATA_A, \
6380 _HSW_AUD_EDID_DATA_B)
6381
6382 #define HSW_AUD_PIPE_CONV_CFG 0x6507c
6383 #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
6384 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6385 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6386 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6387 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
6388
6389 /* HSW Power Wells */
6390 #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6391 #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6392 #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6393 #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6394 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6395 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
6396 #define HSW_PWR_WELL_CTL5 0x45410
6397 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6398 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
6399 #define HSW_PWR_WELL_FORCE_ON (1<<19)
6400 #define HSW_PWR_WELL_CTL6 0x45414
6401
6402 /* SKL Fuse Status */
6403 #define SKL_FUSE_STATUS 0x42000
6404 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6405 #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6406 #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6407 #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6408
6409 /* Per-pipe DDI Function Control */
6410 #define TRANS_DDI_FUNC_CTL_A 0x60400
6411 #define TRANS_DDI_FUNC_CTL_B 0x61400
6412 #define TRANS_DDI_FUNC_CTL_C 0x62400
6413 #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
6414 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6415
6416 #define TRANS_DDI_FUNC_ENABLE (1<<31)
6417 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
6418 #define TRANS_DDI_PORT_MASK (7<<28)
6419 #define TRANS_DDI_PORT_SHIFT 28
6420 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6421 #define TRANS_DDI_PORT_NONE (0<<28)
6422 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6423 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6424 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6425 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6426 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6427 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6428 #define TRANS_DDI_BPC_MASK (7<<20)
6429 #define TRANS_DDI_BPC_8 (0<<20)
6430 #define TRANS_DDI_BPC_10 (1<<20)
6431 #define TRANS_DDI_BPC_6 (2<<20)
6432 #define TRANS_DDI_BPC_12 (3<<20)
6433 #define TRANS_DDI_PVSYNC (1<<17)
6434 #define TRANS_DDI_PHSYNC (1<<16)
6435 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6436 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6437 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6438 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6439 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
6440 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
6441 #define TRANS_DDI_BFI_ENABLE (1<<4)
6442
6443 /* DisplayPort Transport Control */
6444 #define DP_TP_CTL_A 0x64040
6445 #define DP_TP_CTL_B 0x64140
6446 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6447 #define DP_TP_CTL_ENABLE (1<<31)
6448 #define DP_TP_CTL_MODE_SST (0<<27)
6449 #define DP_TP_CTL_MODE_MST (1<<27)
6450 #define DP_TP_CTL_FORCE_ACT (1<<25)
6451 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
6452 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
6453 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6454 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6455 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
6456 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6457 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
6458 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
6459 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
6460
6461 /* DisplayPort Transport Status */
6462 #define DP_TP_STATUS_A 0x64044
6463 #define DP_TP_STATUS_B 0x64144
6464 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
6465 #define DP_TP_STATUS_IDLE_DONE (1<<25)
6466 #define DP_TP_STATUS_ACT_SENT (1<<24)
6467 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6468 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6469 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6470 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6471 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
6472
6473 /* DDI Buffer Control */
6474 #define DDI_BUF_CTL_A 0x64000
6475 #define DDI_BUF_CTL_B 0x64100
6476 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6477 #define DDI_BUF_CTL_ENABLE (1<<31)
6478 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
6479 #define DDI_BUF_EMP_MASK (0xf<<24)
6480 #define DDI_BUF_PORT_REVERSAL (1<<16)
6481 #define DDI_BUF_IS_IDLE (1<<7)
6482 #define DDI_A_4_LANES (1<<4)
6483 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
6484 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
6485
6486 /* DDI Buffer Translations */
6487 #define DDI_BUF_TRANS_A 0x64E00
6488 #define DDI_BUF_TRANS_B 0x64E60
6489 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
6490
6491 /* Sideband Interface (SBI) is programmed indirectly, via
6492 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6493 * which contains the payload */
6494 #define SBI_ADDR 0xC6000
6495 #define SBI_DATA 0xC6004
6496 #define SBI_CTL_STAT 0xC6008
6497 #define SBI_CTL_DEST_ICLK (0x0<<16)
6498 #define SBI_CTL_DEST_MPHY (0x1<<16)
6499 #define SBI_CTL_OP_IORD (0x2<<8)
6500 #define SBI_CTL_OP_IOWR (0x3<<8)
6501 #define SBI_CTL_OP_CRRD (0x6<<8)
6502 #define SBI_CTL_OP_CRWR (0x7<<8)
6503 #define SBI_RESPONSE_FAIL (0x1<<1)
6504 #define SBI_RESPONSE_SUCCESS (0x0<<1)
6505 #define SBI_BUSY (0x1<<0)
6506 #define SBI_READY (0x0<<0)
6507
6508 /* SBI offsets */
6509 #define SBI_SSCDIVINTPHASE6 0x0600
6510 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6511 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6512 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6513 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
6514 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
6515 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
6516 #define SBI_SSCCTL 0x020c
6517 #define SBI_SSCCTL6 0x060C
6518 #define SBI_SSCCTL_PATHALT (1<<3)
6519 #define SBI_SSCCTL_DISABLE (1<<0)
6520 #define SBI_SSCAUXDIV6 0x0610
6521 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
6522 #define SBI_DBUFF0 0x2a00
6523 #define SBI_GEN0 0x1f00
6524 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
6525
6526 /* LPT PIXCLK_GATE */
6527 #define PIXCLK_GATE 0xC6020
6528 #define PIXCLK_GATE_UNGATE (1<<0)
6529 #define PIXCLK_GATE_GATE (0<<0)
6530
6531 /* SPLL */
6532 #define SPLL_CTL 0x46020
6533 #define SPLL_PLL_ENABLE (1<<31)
6534 #define SPLL_PLL_SSC (1<<28)
6535 #define SPLL_PLL_NON_SSC (2<<28)
6536 #define SPLL_PLL_LCPLL (3<<28)
6537 #define SPLL_PLL_REF_MASK (3<<28)
6538 #define SPLL_PLL_FREQ_810MHz (0<<26)
6539 #define SPLL_PLL_FREQ_1350MHz (1<<26)
6540 #define SPLL_PLL_FREQ_2700MHz (2<<26)
6541 #define SPLL_PLL_FREQ_MASK (3<<26)
6542
6543 /* WRPLL */
6544 #define WRPLL_CTL1 0x46040
6545 #define WRPLL_CTL2 0x46060
6546 #define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
6547 #define WRPLL_PLL_ENABLE (1<<31)
6548 #define WRPLL_PLL_SSC (1<<28)
6549 #define WRPLL_PLL_NON_SSC (2<<28)
6550 #define WRPLL_PLL_LCPLL (3<<28)
6551 #define WRPLL_PLL_REF_MASK (3<<28)
6552 /* WRPLL divider programming */
6553 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
6554 #define WRPLL_DIVIDER_REF_MASK (0xff)
6555 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
6556 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6557 #define WRPLL_DIVIDER_POST_SHIFT 8
6558 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
6559 #define WRPLL_DIVIDER_FB_SHIFT 16
6560 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
6561
6562 /* Port clock selection */
6563 #define PORT_CLK_SEL_A 0x46100
6564 #define PORT_CLK_SEL_B 0x46104
6565 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
6566 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6567 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6568 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
6569 #define PORT_CLK_SEL_SPLL (3<<29)
6570 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
6571 #define PORT_CLK_SEL_WRPLL1 (4<<29)
6572 #define PORT_CLK_SEL_WRPLL2 (5<<29)
6573 #define PORT_CLK_SEL_NONE (7<<29)
6574 #define PORT_CLK_SEL_MASK (7<<29)
6575
6576 /* Transcoder clock selection */
6577 #define TRANS_CLK_SEL_A 0x46140
6578 #define TRANS_CLK_SEL_B 0x46144
6579 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6580 /* For each transcoder, we need to select the corresponding port clock */
6581 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
6582 #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
6583
6584 #define TRANSA_MSA_MISC 0x60410
6585 #define TRANSB_MSA_MISC 0x61410
6586 #define TRANSC_MSA_MISC 0x62410
6587 #define TRANS_EDP_MSA_MISC 0x6f410
6588 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6589
6590 #define TRANS_MSA_SYNC_CLK (1<<0)
6591 #define TRANS_MSA_6_BPC (0<<5)
6592 #define TRANS_MSA_8_BPC (1<<5)
6593 #define TRANS_MSA_10_BPC (2<<5)
6594 #define TRANS_MSA_12_BPC (3<<5)
6595 #define TRANS_MSA_16_BPC (4<<5)
6596
6597 /* LCPLL Control */
6598 #define LCPLL_CTL 0x130040
6599 #define LCPLL_PLL_DISABLE (1<<31)
6600 #define LCPLL_PLL_LOCK (1<<30)
6601 #define LCPLL_CLK_FREQ_MASK (3<<26)
6602 #define LCPLL_CLK_FREQ_450 (0<<26)
6603 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6604 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6605 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
6606 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
6607 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
6608 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
6609 #define LCPLL_CD_SOURCE_FCLK (1<<21)
6610 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6611
6612 /*
6613 * SKL Clocks
6614 */
6615
6616 /* CDCLK_CTL */
6617 #define CDCLK_CTL 0x46000
6618 #define CDCLK_FREQ_SEL_MASK (3<<26)
6619 #define CDCLK_FREQ_450_432 (0<<26)
6620 #define CDCLK_FREQ_540 (1<<26)
6621 #define CDCLK_FREQ_337_308 (2<<26)
6622 #define CDCLK_FREQ_675_617 (3<<26)
6623 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6624
6625 /* LCPLL_CTL */
6626 #define LCPLL1_CTL 0x46010
6627 #define LCPLL2_CTL 0x46014
6628 #define LCPLL_PLL_ENABLE (1<<31)
6629
6630 /* DPLL control1 */
6631 #define DPLL_CTRL1 0x6C058
6632 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6633 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6634 #define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
6635 #define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
6636 #define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6637 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6638 #define DPLL_CRTL1_LINK_RATE_2700 0
6639 #define DPLL_CRTL1_LINK_RATE_1350 1
6640 #define DPLL_CRTL1_LINK_RATE_810 2
6641 #define DPLL_CRTL1_LINK_RATE_1620 3
6642 #define DPLL_CRTL1_LINK_RATE_1080 4
6643 #define DPLL_CRTL1_LINK_RATE_2160 5
6644
6645 /* DPLL control2 */
6646 #define DPLL_CTRL2 0x6C05C
6647 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6648 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
6649 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
6650 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6651 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6652
6653 /* DPLL Status */
6654 #define DPLL_STATUS 0x6C060
6655 #define DPLL_LOCK(id) (1<<((id)*8))
6656
6657 /* DPLL cfg */
6658 #define DPLL1_CFGCR1 0x6C040
6659 #define DPLL2_CFGCR1 0x6C048
6660 #define DPLL3_CFGCR1 0x6C050
6661 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6662 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6663 #define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6664 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6665
6666 #define DPLL1_CFGCR2 0x6C044
6667 #define DPLL2_CFGCR2 0x6C04C
6668 #define DPLL3_CFGCR2 0x6C054
6669 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6670 #define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6671 #define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6672 #define DPLL_CFGCR2_KDIV_MASK (3<<5)
6673 #define DPLL_CFGCR2_KDIV(x) (x<<5)
6674 #define DPLL_CFGCR2_KDIV_5 (0<<5)
6675 #define DPLL_CFGCR2_KDIV_2 (1<<5)
6676 #define DPLL_CFGCR2_KDIV_3 (2<<5)
6677 #define DPLL_CFGCR2_KDIV_1 (3<<5)
6678 #define DPLL_CFGCR2_PDIV_MASK (7<<2)
6679 #define DPLL_CFGCR2_PDIV(x) (x<<2)
6680 #define DPLL_CFGCR2_PDIV_1 (0<<2)
6681 #define DPLL_CFGCR2_PDIV_2 (1<<2)
6682 #define DPLL_CFGCR2_PDIV_3 (2<<2)
6683 #define DPLL_CFGCR2_PDIV_7 (4<<2)
6684 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6685
6686 #define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6687 #define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6688
6689 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6690 * since on HSW we can't write to it using I915_WRITE. */
6691 #define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6692 #define D_COMP_BDW 0x138144
6693 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6694 #define D_COMP_COMP_FORCE (1<<8)
6695 #define D_COMP_COMP_DISABLE (1<<0)
6696
6697 /* Pipe WM_LINETIME - watermark line time */
6698 #define PIPE_WM_LINETIME_A 0x45270
6699 #define PIPE_WM_LINETIME_B 0x45274
6700 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6701 PIPE_WM_LINETIME_B)
6702 #define PIPE_WM_LINETIME_MASK (0x1ff)
6703 #define PIPE_WM_LINETIME_TIME(x) ((x))
6704 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
6705 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
6706
6707 /* SFUSE_STRAP */
6708 #define SFUSE_STRAP 0xc2014
6709 #define SFUSE_STRAP_FUSE_LOCK (1<<13)
6710 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
6711 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6712 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6713 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
6714
6715 #define WM_MISC 0x45260
6716 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6717
6718 #define WM_DBG 0x45280
6719 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6720 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6721 #define WM_DBG_DISALLOW_SPRITE (1<<2)
6722
6723 /* pipe CSC */
6724 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6725 #define _PIPE_A_CSC_COEFF_BY 0x49014
6726 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6727 #define _PIPE_A_CSC_COEFF_BU 0x4901c
6728 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6729 #define _PIPE_A_CSC_COEFF_BV 0x49024
6730 #define _PIPE_A_CSC_MODE 0x49028
6731 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6732 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6733 #define CSC_MODE_YUV_TO_RGB (1 << 0)
6734 #define _PIPE_A_CSC_PREOFF_HI 0x49030
6735 #define _PIPE_A_CSC_PREOFF_ME 0x49034
6736 #define _PIPE_A_CSC_PREOFF_LO 0x49038
6737 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
6738 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
6739 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
6740
6741 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6742 #define _PIPE_B_CSC_COEFF_BY 0x49114
6743 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6744 #define _PIPE_B_CSC_COEFF_BU 0x4911c
6745 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6746 #define _PIPE_B_CSC_COEFF_BV 0x49124
6747 #define _PIPE_B_CSC_MODE 0x49128
6748 #define _PIPE_B_CSC_PREOFF_HI 0x49130
6749 #define _PIPE_B_CSC_PREOFF_ME 0x49134
6750 #define _PIPE_B_CSC_PREOFF_LO 0x49138
6751 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
6752 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
6753 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
6754
6755 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6756 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6757 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6758 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6759 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6760 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6761 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6762 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6763 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6764 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6765 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6766 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6767 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6768
6769 /* MIPI DSI registers */
6770
6771 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
6772
6773 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6774 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6775 #define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
6776 #define DPI_ENABLE (1 << 31) /* A + C */
6777 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6778 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6779 #define DUAL_LINK_MODE_SHIFT 26
6780 #define DUAL_LINK_MODE_MASK (1 << 26)
6781 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6782 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6783 #define DITHERING_ENABLE (1 << 25) /* A + C */
6784 #define FLOPPED_HSTX (1 << 23)
6785 #define DE_INVERT (1 << 19) /* XXX */
6786 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6787 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6788 #define AFE_LATCHOUT (1 << 17)
6789 #define LP_OUTPUT_HOLD (1 << 16)
6790 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6791 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6792 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6793 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6794 #define CSB_SHIFT 9
6795 #define CSB_MASK (3 << 9)
6796 #define CSB_20MHZ (0 << 9)
6797 #define CSB_10MHZ (1 << 9)
6798 #define CSB_40MHZ (2 << 9)
6799 #define BANDGAP_MASK (1 << 8)
6800 #define BANDGAP_PNW_CIRCUIT (0 << 8)
6801 #define BANDGAP_LNC_CIRCUIT (1 << 8)
6802 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6803 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6804 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
6805 #define TEARING_EFFECT_SHIFT 2 /* A + C */
6806 #define TEARING_EFFECT_MASK (3 << 2)
6807 #define TEARING_EFFECT_OFF (0 << 2)
6808 #define TEARING_EFFECT_DSI (1 << 2)
6809 #define TEARING_EFFECT_GPIO (2 << 2)
6810 #define LANE_CONFIGURATION_SHIFT 0
6811 #define LANE_CONFIGURATION_MASK (3 << 0)
6812 #define LANE_CONFIGURATION_4LANE (0 << 0)
6813 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6814 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6815
6816 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6817 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6818 #define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
6819 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
6820 #define TEARING_EFFECT_DELAY_SHIFT 0
6821 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6822
6823 /* XXX: all bits reserved */
6824 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
6825
6826 /* MIPI DSI Controller and D-PHY registers */
6827
6828 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6829 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
6830 #define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
6831 _MIPIC_DEVICE_READY)
6832 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6833 #define ULPS_STATE_MASK (3 << 1)
6834 #define ULPS_STATE_ENTER (2 << 1)
6835 #define ULPS_STATE_EXIT (1 << 1)
6836 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6837 #define DEVICE_READY (1 << 0)
6838
6839 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6840 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
6841 #define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
6842 _MIPIC_INTR_STAT)
6843 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6844 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
6845 #define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
6846 _MIPIC_INTR_EN)
6847 #define TEARING_EFFECT (1 << 31)
6848 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
6849 #define GEN_READ_DATA_AVAIL (1 << 29)
6850 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6851 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6852 #define RX_PROT_VIOLATION (1 << 26)
6853 #define RX_INVALID_TX_LENGTH (1 << 25)
6854 #define ACK_WITH_NO_ERROR (1 << 24)
6855 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6856 #define LP_RX_TIMEOUT (1 << 22)
6857 #define HS_TX_TIMEOUT (1 << 21)
6858 #define DPI_FIFO_UNDERRUN (1 << 20)
6859 #define LOW_CONTENTION (1 << 19)
6860 #define HIGH_CONTENTION (1 << 18)
6861 #define TXDSI_VC_ID_INVALID (1 << 17)
6862 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6863 #define TXCHECKSUM_ERROR (1 << 15)
6864 #define TXECC_MULTIBIT_ERROR (1 << 14)
6865 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
6866 #define TXFALSE_CONTROL_ERROR (1 << 12)
6867 #define RXDSI_VC_ID_INVALID (1 << 11)
6868 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6869 #define RXCHECKSUM_ERROR (1 << 9)
6870 #define RXECC_MULTIBIT_ERROR (1 << 8)
6871 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
6872 #define RXFALSE_CONTROL_ERROR (1 << 6)
6873 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6874 #define RX_LP_TX_SYNC_ERROR (1 << 4)
6875 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6876 #define RXEOT_SYNC_ERROR (1 << 2)
6877 #define RXSOT_SYNC_ERROR (1 << 1)
6878 #define RXSOT_ERROR (1 << 0)
6879
6880 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6881 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
6882 #define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
6883 _MIPIC_DSI_FUNC_PRG)
6884 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6885 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
6886 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6887 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6888 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6889 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6890 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6891 #define VID_MODE_FORMAT_MASK (0xf << 7)
6892 #define VID_MODE_NOT_SUPPORTED (0 << 7)
6893 #define VID_MODE_FORMAT_RGB565 (1 << 7)
6894 #define VID_MODE_FORMAT_RGB666 (2 << 7)
6895 #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6896 #define VID_MODE_FORMAT_RGB888 (4 << 7)
6897 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6898 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6899 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6900 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6901 #define DATA_LANES_PRG_REG_SHIFT 0
6902 #define DATA_LANES_PRG_REG_MASK (7 << 0)
6903
6904 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6905 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
6906 #define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
6907 _MIPIC_HS_TX_TIMEOUT)
6908 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6909
6910 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6911 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
6912 #define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
6913 _MIPIC_LP_RX_TIMEOUT)
6914 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6915
6916 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6917 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
6918 #define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
6919 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
6920 #define TURN_AROUND_TIMEOUT_MASK 0x3f
6921
6922 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6923 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
6924 #define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
6925 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
6926 #define DEVICE_RESET_TIMER_MASK 0xffff
6927
6928 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6929 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
6930 #define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
6931 _MIPIC_DPI_RESOLUTION)
6932 #define VERTICAL_ADDRESS_SHIFT 16
6933 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
6934 #define HORIZONTAL_ADDRESS_SHIFT 0
6935 #define HORIZONTAL_ADDRESS_MASK 0xffff
6936
6937 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6938 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
6939 #define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
6940 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
6941 #define DBI_FIFO_EMPTY_HALF (0 << 0)
6942 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6943 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6944
6945 /* regs below are bits 15:0 */
6946 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6947 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
6948 #define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
6949 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
6950
6951 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6952 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
6953 #define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
6954 _MIPIC_HBP_COUNT)
6955
6956 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6957 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
6958 #define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
6959 _MIPIC_HFP_COUNT)
6960
6961 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6962 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
6963 #define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
6964 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
6965
6966 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6967 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
6968 #define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
6969 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
6970
6971 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6972 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
6973 #define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
6974 _MIPIC_VBP_COUNT)
6975
6976 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6977 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
6978 #define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
6979 _MIPIC_VFP_COUNT)
6980
6981 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6982 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
6983 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
6984 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
6985
6986 /* regs above are bits 15:0 */
6987
6988 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6989 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
6990 #define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
6991 _MIPIC_DPI_CONTROL)
6992 #define DPI_LP_MODE (1 << 6)
6993 #define BACKLIGHT_OFF (1 << 5)
6994 #define BACKLIGHT_ON (1 << 4)
6995 #define COLOR_MODE_OFF (1 << 3)
6996 #define COLOR_MODE_ON (1 << 2)
6997 #define TURN_ON (1 << 1)
6998 #define SHUTDOWN (1 << 0)
6999
7000 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
7001 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7002 #define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7003 _MIPIC_DPI_DATA)
7004 #define COMMAND_BYTE_SHIFT 0
7005 #define COMMAND_BYTE_MASK (0x3f << 0)
7006
7007 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
7008 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7009 #define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7010 _MIPIC_INIT_COUNT)
7011 #define MASTER_INIT_TIMER_SHIFT 0
7012 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
7013
7014 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
7015 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7016 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7017 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
7018 #define MAX_RETURN_PKT_SIZE_SHIFT 0
7019 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7020
7021 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
7022 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7023 #define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7024 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
7025 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7026 #define DISABLE_VIDEO_BTA (1 << 3)
7027 #define IP_TG_CONFIG (1 << 2)
7028 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7029 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7030 #define VIDEO_MODE_BURST (3 << 0)
7031
7032 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
7033 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7034 #define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7035 _MIPIC_EOT_DISABLE)
7036 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7037 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7038 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7039 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7040 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7041 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7042 #define CLOCKSTOP (1 << 1)
7043 #define EOT_DISABLE (1 << 0)
7044
7045 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
7046 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7047 #define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7048 _MIPIC_LP_BYTECLK)
7049 #define LP_BYTECLK_SHIFT 0
7050 #define LP_BYTECLK_MASK (0xffff << 0)
7051
7052 /* bits 31:0 */
7053 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
7054 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7055 #define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7056 _MIPIC_LP_GEN_DATA)
7057
7058 /* bits 31:0 */
7059 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
7060 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7061 #define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7062 _MIPIC_HS_GEN_DATA)
7063
7064 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
7065 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7066 #define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7067 _MIPIC_LP_GEN_CTRL)
7068 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
7069 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7070 #define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7071 _MIPIC_HS_GEN_CTRL)
7072 #define LONG_PACKET_WORD_COUNT_SHIFT 8
7073 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7074 #define SHORT_PACKET_PARAM_SHIFT 8
7075 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7076 #define VIRTUAL_CHANNEL_SHIFT 6
7077 #define VIRTUAL_CHANNEL_MASK (3 << 6)
7078 #define DATA_TYPE_SHIFT 0
7079 #define DATA_TYPE_MASK (3f << 0)
7080 /* data type values, see include/video/mipi_display.h */
7081
7082 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
7083 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7084 #define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7085 _MIPIC_GEN_FIFO_STAT)
7086 #define DPI_FIFO_EMPTY (1 << 28)
7087 #define DBI_FIFO_EMPTY (1 << 27)
7088 #define LP_CTRL_FIFO_EMPTY (1 << 26)
7089 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7090 #define LP_CTRL_FIFO_FULL (1 << 24)
7091 #define HS_CTRL_FIFO_EMPTY (1 << 18)
7092 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7093 #define HS_CTRL_FIFO_FULL (1 << 16)
7094 #define LP_DATA_FIFO_EMPTY (1 << 10)
7095 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7096 #define LP_DATA_FIFO_FULL (1 << 8)
7097 #define HS_DATA_FIFO_EMPTY (1 << 2)
7098 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7099 #define HS_DATA_FIFO_FULL (1 << 0)
7100
7101 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
7102 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7103 #define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7104 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
7105 #define DBI_HS_LP_MODE_MASK (1 << 0)
7106 #define DBI_LP_MODE (1 << 0)
7107 #define DBI_HS_MODE (0 << 0)
7108
7109 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
7110 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7111 #define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7112 _MIPIC_DPHY_PARAM)
7113 #define EXIT_ZERO_COUNT_SHIFT 24
7114 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7115 #define TRAIL_COUNT_SHIFT 16
7116 #define TRAIL_COUNT_MASK (0x1f << 16)
7117 #define CLK_ZERO_COUNT_SHIFT 8
7118 #define CLK_ZERO_COUNT_MASK (0xff << 8)
7119 #define PREPARE_COUNT_SHIFT 0
7120 #define PREPARE_COUNT_MASK (0x3f << 0)
7121
7122 /* bits 31:0 */
7123 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
7124 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7125 #define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7126 _MIPIC_DBI_BW_CTRL)
7127
7128 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7129 + 0xb088)
7130 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7131 + 0xb888)
7132 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7133 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
7134 #define LP_HS_SSW_CNT_SHIFT 16
7135 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
7136 #define HS_LP_PWR_SW_CNT_SHIFT 0
7137 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7138
7139 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
7140 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7141 #define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7142 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
7143 #define STOP_STATE_STALL_COUNTER_SHIFT 0
7144 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7145
7146 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
7147 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7148 #define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7149 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
7150 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
7151 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7152 #define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7153 _MIPIC_INTR_EN_REG_1)
7154 #define RX_CONTENTION_DETECTED (1 << 0)
7155
7156 /* XXX: only pipe A ?!? */
7157 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
7158 #define DBI_TYPEC_ENABLE (1 << 31)
7159 #define DBI_TYPEC_WIP (1 << 30)
7160 #define DBI_TYPEC_OPTION_SHIFT 28
7161 #define DBI_TYPEC_OPTION_MASK (3 << 28)
7162 #define DBI_TYPEC_FREQ_SHIFT 24
7163 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
7164 #define DBI_TYPEC_OVERRIDE (1 << 8)
7165 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7166 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7167
7168
7169 /* MIPI adapter registers */
7170
7171 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
7172 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7173 #define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7174 _MIPIC_CTRL)
7175 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7176 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7177 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7178 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7179 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7180 #define READ_REQUEST_PRIORITY_SHIFT 3
7181 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
7182 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
7183 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7184 #define RGB_FLIP_TO_BGR (1 << 2)
7185
7186 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
7187 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7188 #define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7189 _MIPIC_DATA_ADDRESS)
7190 #define DATA_MEM_ADDRESS_SHIFT 5
7191 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7192 #define DATA_VALID (1 << 0)
7193
7194 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
7195 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7196 #define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7197 _MIPIC_DATA_LENGTH)
7198 #define DATA_LENGTH_SHIFT 0
7199 #define DATA_LENGTH_MASK (0xfffff << 0)
7200
7201 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
7202 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7203 #define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7204 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
7205 #define COMMAND_MEM_ADDRESS_SHIFT 5
7206 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7207 #define AUTO_PWG_ENABLE (1 << 2)
7208 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7209 #define COMMAND_VALID (1 << 0)
7210
7211 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
7212 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7213 #define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7214 _MIPIC_COMMAND_LENGTH)
7215 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7216 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7217
7218 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
7219 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7220 #define MIPI_READ_DATA_RETURN(port, n) \
7221 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
7222 + 4 * (n)) /* n: 0...7 */
7223
7224 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
7225 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7226 #define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7227 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
7228 #define READ_DATA_VALID(n) (1 << (n))
7229
7230 /* For UMS only (deprecated): */
7231 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7232 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
7233
7234 #endif /* _I915_REG_H_ */
This page took 0.184005 seconds and 5 git commands to generate.