drm/i915: call drm_encoder_init first
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
30 /*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
33 */
34 #define INTEL_GMCH_CTRL 0x52
35 #define INTEL_GMCH_VGA_DISABLE (1 << 1)
36 #define INTEL_GMCH_ENABLED 0x4
37 #define INTEL_GMCH_MEM_MASK 0x1
38 #define INTEL_GMCH_MEM_64M 0x1
39 #define INTEL_GMCH_MEM_128M 0
40
41 #define INTEL_GMCH_GMS_MASK (0xf << 4)
42 #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
43 #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
44 #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
45 #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
46 #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
47 #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
48
49 #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
50 #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
51 #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
52 #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
53 #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
54 #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
55 #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
56 #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
57
58 #define SNB_GMCH_CTRL 0x50
59 #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
60 #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
61 #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
62 #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
63 #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
64 #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
65 #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
66 #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
67 #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
68 #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
69 #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
70 #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
71 #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
72 #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
73 #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
74 #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
75 #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
76
77 /* PCI config space */
78
79 #define HPLLCC 0xc0 /* 855 only */
80 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
81 #define GC_CLOCK_133_200 (0 << 0)
82 #define GC_CLOCK_100_200 (1 << 0)
83 #define GC_CLOCK_100_133 (2 << 0)
84 #define GC_CLOCK_166_250 (3 << 0)
85 #define GCFGC2 0xda
86 #define GCFGC 0xf0 /* 915+ only */
87 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
88 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
89 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
90 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
91 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
92 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
93 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
94 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
95 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
96 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
97 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
98 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
99 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
100 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
101 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
102 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
103 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
104 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
105 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
106 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
107 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
108 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
109 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
110 #define LBB 0xf4
111 #define GDRST 0xc0
112 #define GDRST_FULL (0<<2)
113 #define GDRST_RENDER (1<<2)
114 #define GDRST_MEDIA (3<<2)
115
116 /* VGA stuff */
117
118 #define VGA_ST01_MDA 0x3ba
119 #define VGA_ST01_CGA 0x3da
120
121 #define VGA_MSR_WRITE 0x3c2
122 #define VGA_MSR_READ 0x3cc
123 #define VGA_MSR_MEM_EN (1<<1)
124 #define VGA_MSR_CGA_MODE (1<<0)
125
126 #define VGA_SR_INDEX 0x3c4
127 #define VGA_SR_DATA 0x3c5
128
129 #define VGA_AR_INDEX 0x3c0
130 #define VGA_AR_VID_EN (1<<5)
131 #define VGA_AR_DATA_WRITE 0x3c0
132 #define VGA_AR_DATA_READ 0x3c1
133
134 #define VGA_GR_INDEX 0x3ce
135 #define VGA_GR_DATA 0x3cf
136 /* GR05 */
137 #define VGA_GR_MEM_READ_MODE_SHIFT 3
138 #define VGA_GR_MEM_READ_MODE_PLANE 1
139 /* GR06 */
140 #define VGA_GR_MEM_MODE_MASK 0xc
141 #define VGA_GR_MEM_MODE_SHIFT 2
142 #define VGA_GR_MEM_A0000_AFFFF 0
143 #define VGA_GR_MEM_A0000_BFFFF 1
144 #define VGA_GR_MEM_B0000_B7FFF 2
145 #define VGA_GR_MEM_B0000_BFFFF 3
146
147 #define VGA_DACMASK 0x3c6
148 #define VGA_DACRX 0x3c7
149 #define VGA_DACWX 0x3c8
150 #define VGA_DACDATA 0x3c9
151
152 #define VGA_CR_INDEX_MDA 0x3b4
153 #define VGA_CR_DATA_MDA 0x3b5
154 #define VGA_CR_INDEX_CGA 0x3d4
155 #define VGA_CR_DATA_CGA 0x3d5
156
157 /*
158 * Memory interface instructions used by the kernel
159 */
160 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
161
162 #define MI_NOOP MI_INSTR(0, 0)
163 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
164 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
165 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
166 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
167 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
168 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
169 #define MI_FLUSH MI_INSTR(0x04, 0)
170 #define MI_READ_FLUSH (1 << 0)
171 #define MI_EXE_FLUSH (1 << 1)
172 #define MI_NO_WRITE_FLUSH (1 << 2)
173 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
174 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
175 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
176 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
177 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
178 #define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
179 #define MI_OVERLAY_CONTINUE (0x0<<21)
180 #define MI_OVERLAY_ON (0x1<<21)
181 #define MI_OVERLAY_OFF (0x2<<21)
182 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
183 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
184 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
185 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
186 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
187 #define MI_MM_SPACE_GTT (1<<8)
188 #define MI_MM_SPACE_PHYSICAL (0<<8)
189 #define MI_SAVE_EXT_STATE_EN (1<<3)
190 #define MI_RESTORE_EXT_STATE_EN (1<<2)
191 #define MI_RESTORE_INHIBIT (1<<0)
192 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
193 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
194 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
195 #define MI_STORE_DWORD_INDEX_SHIFT 2
196 #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
197 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
198 #define MI_BATCH_NON_SECURE (1)
199 #define MI_BATCH_NON_SECURE_I965 (1<<8)
200 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
201
202 /*
203 * 3D instructions used by the kernel
204 */
205 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
206
207 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
208 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
209 #define SC_UPDATE_SCISSOR (0x1<<1)
210 #define SC_ENABLE_MASK (0x1<<0)
211 #define SC_ENABLE (0x1<<0)
212 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
213 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
214 #define SCI_YMIN_MASK (0xffff<<16)
215 #define SCI_XMIN_MASK (0xffff<<0)
216 #define SCI_YMAX_MASK (0xffff<<16)
217 #define SCI_XMAX_MASK (0xffff<<0)
218 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
219 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
220 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
221 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
222 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
223 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
224 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
225 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
226 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
227 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
228 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
229 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
230 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
231 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
232 #define BLT_DEPTH_8 (0<<24)
233 #define BLT_DEPTH_16_565 (1<<24)
234 #define BLT_DEPTH_16_1555 (2<<24)
235 #define BLT_DEPTH_32 (3<<24)
236 #define BLT_ROP_GXCOPY (0xcc<<16)
237 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
238 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
239 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
240 #define ASYNC_FLIP (1<<22)
241 #define DISPLAY_PLANE_A (0<<20)
242 #define DISPLAY_PLANE_B (1<<20)
243 #define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
244 #define PIPE_CONTROL_QW_WRITE (1<<14)
245 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
246 #define PIPE_CONTROL_WC_FLUSH (1<<12)
247 #define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
248 #define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
249 #define PIPE_CONTROL_ISP_DIS (1<<9)
250 #define PIPE_CONTROL_NOTIFY (1<<8)
251 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
252 #define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
253
254 /*
255 * Fence registers
256 */
257 #define FENCE_REG_830_0 0x2000
258 #define FENCE_REG_945_8 0x3000
259 #define I830_FENCE_START_MASK 0x07f80000
260 #define I830_FENCE_TILING_Y_SHIFT 12
261 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
262 #define I830_FENCE_PITCH_SHIFT 4
263 #define I830_FENCE_REG_VALID (1<<0)
264 #define I915_FENCE_MAX_PITCH_VAL 4
265 #define I830_FENCE_MAX_PITCH_VAL 6
266 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
267
268 #define I915_FENCE_START_MASK 0x0ff00000
269 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
270
271 #define FENCE_REG_965_0 0x03000
272 #define I965_FENCE_PITCH_SHIFT 2
273 #define I965_FENCE_TILING_Y_SHIFT 1
274 #define I965_FENCE_REG_VALID (1<<0)
275 #define I965_FENCE_MAX_PITCH_VAL 0x0400
276
277 #define FENCE_REG_SANDYBRIDGE_0 0x100000
278 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
279
280 /*
281 * Instruction and interrupt control regs
282 */
283 #define PGTBL_ER 0x02024
284 #define PRB0_TAIL 0x02030
285 #define PRB0_HEAD 0x02034
286 #define PRB0_START 0x02038
287 #define PRB0_CTL 0x0203c
288 #define TAIL_ADDR 0x001FFFF8
289 #define HEAD_WRAP_COUNT 0xFFE00000
290 #define HEAD_WRAP_ONE 0x00200000
291 #define HEAD_ADDR 0x001FFFFC
292 #define RING_NR_PAGES 0x001FF000
293 #define RING_REPORT_MASK 0x00000006
294 #define RING_REPORT_64K 0x00000002
295 #define RING_REPORT_128K 0x00000004
296 #define RING_NO_REPORT 0x00000000
297 #define RING_VALID_MASK 0x00000001
298 #define RING_VALID 0x00000001
299 #define RING_INVALID 0x00000000
300 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
301 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
302 #define PRB1_TAIL 0x02040 /* 915+ only */
303 #define PRB1_HEAD 0x02044 /* 915+ only */
304 #define PRB1_START 0x02048 /* 915+ only */
305 #define PRB1_CTL 0x0204c /* 915+ only */
306 #define IPEIR_I965 0x02064
307 #define IPEHR_I965 0x02068
308 #define INSTDONE_I965 0x0206c
309 #define INSTPS 0x02070 /* 965+ only */
310 #define INSTDONE1 0x0207c /* 965+ only */
311 #define ACTHD_I965 0x02074
312 #define HWS_PGA 0x02080
313 #define HWS_PGA_GEN6 0x04080
314 #define HWS_ADDRESS_MASK 0xfffff000
315 #define HWS_START_ADDRESS_SHIFT 4
316 #define PWRCTXA 0x2088 /* 965GM+ only */
317 #define PWRCTX_EN (1<<0)
318 #define IPEIR 0x02088
319 #define IPEHR 0x0208c
320 #define INSTDONE 0x02090
321 #define NOPID 0x02094
322 #define HWSTAM 0x02098
323
324 #define MI_MODE 0x0209c
325 # define VS_TIMER_DISPATCH (1 << 6)
326 # define MI_FLUSH_ENABLE (1 << 11)
327
328 #define SCPD0 0x0209c /* 915+ only */
329 #define IER 0x020a0
330 #define IIR 0x020a4
331 #define IMR 0x020a8
332 #define ISR 0x020ac
333 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
334 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
335 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
336 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
337 #define I915_HWB_OOM_INTERRUPT (1<<13)
338 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
339 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
340 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
341 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
342 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
343 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
344 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
345 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
346 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
347 #define I915_DEBUG_INTERRUPT (1<<2)
348 #define I915_USER_INTERRUPT (1<<1)
349 #define I915_ASLE_INTERRUPT (1<<0)
350 #define I915_BSD_USER_INTERRUPT (1<<25)
351 #define EIR 0x020b0
352 #define EMR 0x020b4
353 #define ESR 0x020b8
354 #define GM45_ERROR_PAGE_TABLE (1<<5)
355 #define GM45_ERROR_MEM_PRIV (1<<4)
356 #define I915_ERROR_PAGE_TABLE (1<<4)
357 #define GM45_ERROR_CP_PRIV (1<<3)
358 #define I915_ERROR_MEMORY_REFRESH (1<<1)
359 #define I915_ERROR_INSTRUCTION (1<<0)
360 #define INSTPM 0x020c0
361 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
362 #define ACTHD 0x020c8
363 #define FW_BLC 0x020d8
364 #define FW_BLC2 0x020dc
365 #define FW_BLC_SELF 0x020e0 /* 915+ only */
366 #define FW_BLC_SELF_EN_MASK (1<<31)
367 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
368 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
369 #define MM_BURST_LENGTH 0x00700000
370 #define MM_FIFO_WATERMARK 0x0001F000
371 #define LM_BURST_LENGTH 0x00000700
372 #define LM_FIFO_WATERMARK 0x0000001F
373 #define MI_ARB_STATE 0x020e4 /* 915+ only */
374 #define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
375
376 /* Make render/texture TLB fetches lower priorty than associated data
377 * fetches. This is not turned on by default
378 */
379 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
380
381 /* Isoch request wait on GTT enable (Display A/B/C streams).
382 * Make isoch requests stall on the TLB update. May cause
383 * display underruns (test mode only)
384 */
385 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
386
387 /* Block grant count for isoch requests when block count is
388 * set to a finite value.
389 */
390 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
391 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
392 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
393 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
394 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
395
396 /* Enable render writes to complete in C2/C3/C4 power states.
397 * If this isn't enabled, render writes are prevented in low
398 * power states. That seems bad to me.
399 */
400 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
401
402 /* This acknowledges an async flip immediately instead
403 * of waiting for 2TLB fetches.
404 */
405 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
406
407 /* Enables non-sequential data reads through arbiter
408 */
409 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
410
411 /* Disable FSB snooping of cacheable write cycles from binner/render
412 * command stream
413 */
414 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
415
416 /* Arbiter time slice for non-isoch streams */
417 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
418 #define MI_ARB_TIME_SLICE_1 (0 << 5)
419 #define MI_ARB_TIME_SLICE_2 (1 << 5)
420 #define MI_ARB_TIME_SLICE_4 (2 << 5)
421 #define MI_ARB_TIME_SLICE_6 (3 << 5)
422 #define MI_ARB_TIME_SLICE_8 (4 << 5)
423 #define MI_ARB_TIME_SLICE_10 (5 << 5)
424 #define MI_ARB_TIME_SLICE_14 (6 << 5)
425 #define MI_ARB_TIME_SLICE_16 (7 << 5)
426
427 /* Low priority grace period page size */
428 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
429 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
430
431 /* Disable display A/B trickle feed */
432 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
433
434 /* Set display plane priority */
435 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
436 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
437
438 #define CACHE_MODE_0 0x02120 /* 915+ only */
439 #define CM0_MASK_SHIFT 16
440 #define CM0_IZ_OPT_DISABLE (1<<6)
441 #define CM0_ZR_OPT_DISABLE (1<<5)
442 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
443 #define CM0_COLOR_EVICT_DISABLE (1<<3)
444 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
445 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
446 #define BB_ADDR 0x02140 /* 8 bytes */
447 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
448 #define ECOSKPD 0x021d0
449 #define ECO_GATING_CX_ONLY (1<<3)
450 #define ECO_FLIP_DONE (1<<0)
451
452 /* GEN6 interrupt control */
453 #define GEN6_RENDER_HWSTAM 0x2098
454 #define GEN6_RENDER_IMR 0x20a8
455 #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
456 #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
457 #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
458 #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
459 #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
460 #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
461 #define GEN6_RENDER_SYNC_STATUS (1 << 2)
462 #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
463 #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
464
465 #define GEN6_BLITTER_HWSTAM 0x22098
466 #define GEN6_BLITTER_IMR 0x220a8
467 #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
468 #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
469 #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
470 #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
471 /*
472 * BSD (bit stream decoder instruction and interrupt control register defines
473 * (G4X and Ironlake only)
474 */
475
476 #define BSD_RING_TAIL 0x04030
477 #define BSD_RING_HEAD 0x04034
478 #define BSD_RING_START 0x04038
479 #define BSD_RING_CTL 0x0403c
480 #define BSD_RING_ACTHD 0x04074
481 #define BSD_HWS_PGA 0x04080
482
483 /*
484 * Framebuffer compression (915+ only)
485 */
486
487 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
488 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
489 #define FBC_CONTROL 0x03208
490 #define FBC_CTL_EN (1<<31)
491 #define FBC_CTL_PERIODIC (1<<30)
492 #define FBC_CTL_INTERVAL_SHIFT (16)
493 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
494 #define FBC_CTL_C3_IDLE (1<<13)
495 #define FBC_CTL_STRIDE_SHIFT (5)
496 #define FBC_CTL_FENCENO (1<<0)
497 #define FBC_COMMAND 0x0320c
498 #define FBC_CMD_COMPRESS (1<<0)
499 #define FBC_STATUS 0x03210
500 #define FBC_STAT_COMPRESSING (1<<31)
501 #define FBC_STAT_COMPRESSED (1<<30)
502 #define FBC_STAT_MODIFIED (1<<29)
503 #define FBC_STAT_CURRENT_LINE (1<<0)
504 #define FBC_CONTROL2 0x03214
505 #define FBC_CTL_FENCE_DBL (0<<4)
506 #define FBC_CTL_IDLE_IMM (0<<2)
507 #define FBC_CTL_IDLE_FULL (1<<2)
508 #define FBC_CTL_IDLE_LINE (2<<2)
509 #define FBC_CTL_IDLE_DEBUG (3<<2)
510 #define FBC_CTL_CPU_FENCE (1<<1)
511 #define FBC_CTL_PLANEA (0<<0)
512 #define FBC_CTL_PLANEB (1<<0)
513 #define FBC_FENCE_OFF 0x0321b
514 #define FBC_TAG 0x03300
515
516 #define FBC_LL_SIZE (1536)
517
518 /* Framebuffer compression for GM45+ */
519 #define DPFC_CB_BASE 0x3200
520 #define DPFC_CONTROL 0x3208
521 #define DPFC_CTL_EN (1<<31)
522 #define DPFC_CTL_PLANEA (0<<30)
523 #define DPFC_CTL_PLANEB (1<<30)
524 #define DPFC_CTL_FENCE_EN (1<<29)
525 #define DPFC_SR_EN (1<<10)
526 #define DPFC_CTL_LIMIT_1X (0<<6)
527 #define DPFC_CTL_LIMIT_2X (1<<6)
528 #define DPFC_CTL_LIMIT_4X (2<<6)
529 #define DPFC_RECOMP_CTL 0x320c
530 #define DPFC_RECOMP_STALL_EN (1<<27)
531 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
532 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
533 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
534 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
535 #define DPFC_STATUS 0x3210
536 #define DPFC_INVAL_SEG_SHIFT (16)
537 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
538 #define DPFC_COMP_SEG_SHIFT (0)
539 #define DPFC_COMP_SEG_MASK (0x000003ff)
540 #define DPFC_STATUS2 0x3214
541 #define DPFC_FENCE_YOFF 0x3218
542 #define DPFC_CHICKEN 0x3224
543 #define DPFC_HT_MODIFY (1<<31)
544
545 /* Framebuffer compression for Ironlake */
546 #define ILK_DPFC_CB_BASE 0x43200
547 #define ILK_DPFC_CONTROL 0x43208
548 /* The bit 28-8 is reserved */
549 #define DPFC_RESERVED (0x1FFFFF00)
550 #define ILK_DPFC_RECOMP_CTL 0x4320c
551 #define ILK_DPFC_STATUS 0x43210
552 #define ILK_DPFC_FENCE_YOFF 0x43218
553 #define ILK_DPFC_CHICKEN 0x43224
554 #define ILK_FBC_RT_BASE 0x2128
555 #define ILK_FBC_RT_VALID (1<<0)
556
557 #define ILK_DISPLAY_CHICKEN1 0x42000
558 #define ILK_FBCQ_DIS (1<<22)
559
560 /*
561 * GPIO regs
562 */
563 #define GPIOA 0x5010
564 #define GPIOB 0x5014
565 #define GPIOC 0x5018
566 #define GPIOD 0x501c
567 #define GPIOE 0x5020
568 #define GPIOF 0x5024
569 #define GPIOG 0x5028
570 #define GPIOH 0x502c
571 # define GPIO_CLOCK_DIR_MASK (1 << 0)
572 # define GPIO_CLOCK_DIR_IN (0 << 1)
573 # define GPIO_CLOCK_DIR_OUT (1 << 1)
574 # define GPIO_CLOCK_VAL_MASK (1 << 2)
575 # define GPIO_CLOCK_VAL_OUT (1 << 3)
576 # define GPIO_CLOCK_VAL_IN (1 << 4)
577 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
578 # define GPIO_DATA_DIR_MASK (1 << 8)
579 # define GPIO_DATA_DIR_IN (0 << 9)
580 # define GPIO_DATA_DIR_OUT (1 << 9)
581 # define GPIO_DATA_VAL_MASK (1 << 10)
582 # define GPIO_DATA_VAL_OUT (1 << 11)
583 # define GPIO_DATA_VAL_IN (1 << 12)
584 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
585
586 #define GMBUS0 0x5100
587 #define GMBUS1 0x5104
588 #define GMBUS2 0x5108
589 #define GMBUS3 0x510c
590 #define GMBUS4 0x5110
591 #define GMBUS5 0x5120
592
593 /*
594 * Clock control & power management
595 */
596
597 #define VGA0 0x6000
598 #define VGA1 0x6004
599 #define VGA_PD 0x6010
600 #define VGA0_PD_P2_DIV_4 (1 << 7)
601 #define VGA0_PD_P1_DIV_2 (1 << 5)
602 #define VGA0_PD_P1_SHIFT 0
603 #define VGA0_PD_P1_MASK (0x1f << 0)
604 #define VGA1_PD_P2_DIV_4 (1 << 15)
605 #define VGA1_PD_P1_DIV_2 (1 << 13)
606 #define VGA1_PD_P1_SHIFT 8
607 #define VGA1_PD_P1_MASK (0x1f << 8)
608 #define DPLL_A 0x06014
609 #define DPLL_B 0x06018
610 #define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
611 #define DPLL_VCO_ENABLE (1 << 31)
612 #define DPLL_DVO_HIGH_SPEED (1 << 30)
613 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
614 #define DPLL_VGA_MODE_DIS (1 << 28)
615 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
616 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
617 #define DPLL_MODE_MASK (3 << 26)
618 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
619 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
620 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
621 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
622 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
623 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
624 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
625
626 #define SRX_INDEX 0x3c4
627 #define SRX_DATA 0x3c5
628 #define SR01 1
629 #define SR01_SCREEN_OFF (1<<5)
630
631 #define PPCR 0x61204
632 #define PPCR_ON (1<<0)
633
634 #define DVOB 0x61140
635 #define DVOB_ON (1<<31)
636 #define DVOC 0x61160
637 #define DVOC_ON (1<<31)
638 #define LVDS 0x61180
639 #define LVDS_ON (1<<31)
640
641 #define ADPA 0x61100
642 #define ADPA_DPMS_MASK (~(3<<10))
643 #define ADPA_DPMS_ON (0<<10)
644 #define ADPA_DPMS_SUSPEND (1<<10)
645 #define ADPA_DPMS_STANDBY (2<<10)
646 #define ADPA_DPMS_OFF (3<<10)
647
648 #define RING_TAIL 0x00
649 #define TAIL_ADDR 0x001FFFF8
650 #define RING_HEAD 0x04
651 #define HEAD_WRAP_COUNT 0xFFE00000
652 #define HEAD_WRAP_ONE 0x00200000
653 #define HEAD_ADDR 0x001FFFFC
654 #define RING_START 0x08
655 #define START_ADDR 0xFFFFF000
656 #define RING_LEN 0x0C
657 #define RING_NR_PAGES 0x001FF000
658 #define RING_REPORT_MASK 0x00000006
659 #define RING_REPORT_64K 0x00000002
660 #define RING_REPORT_128K 0x00000004
661 #define RING_NO_REPORT 0x00000000
662 #define RING_VALID_MASK 0x00000001
663 #define RING_VALID 0x00000001
664 #define RING_INVALID 0x00000000
665
666 /* Scratch pad debug 0 reg:
667 */
668 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
669 /*
670 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
671 * this field (only one bit may be set).
672 */
673 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
674 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
675 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
676 /* i830, required in DVO non-gang */
677 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
678 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
679 #define PLL_REF_INPUT_DREFCLK (0 << 13)
680 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
681 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
682 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
683 #define PLL_REF_INPUT_MASK (3 << 13)
684 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
685 /* Ironlake */
686 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
687 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
688 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
689 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
690 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
691
692 /*
693 * Parallel to Serial Load Pulse phase selection.
694 * Selects the phase for the 10X DPLL clock for the PCIe
695 * digital display port. The range is 4 to 13; 10 or more
696 * is just a flip delay. The default is 6
697 */
698 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
699 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
700 /*
701 * SDVO multiplier for 945G/GM. Not used on 965.
702 */
703 #define SDVO_MULTIPLIER_MASK 0x000000ff
704 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
705 #define SDVO_MULTIPLIER_SHIFT_VGA 0
706 #define DPLL_A_MD 0x0601c /* 965+ only */
707 /*
708 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
709 *
710 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
711 */
712 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
713 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
714 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
715 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
716 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
717 /*
718 * SDVO/UDI pixel multiplier.
719 *
720 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
721 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
722 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
723 * dummy bytes in the datastream at an increased clock rate, with both sides of
724 * the link knowing how many bytes are fill.
725 *
726 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
727 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
728 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
729 * through an SDVO command.
730 *
731 * This register field has values of multiplication factor minus 1, with
732 * a maximum multiplier of 5 for SDVO.
733 */
734 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
735 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
736 /*
737 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
738 * This best be set to the default value (3) or the CRT won't work. No,
739 * I don't entirely understand what this does...
740 */
741 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
742 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
743 #define DPLL_B_MD 0x06020 /* 965+ only */
744 #define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
745 #define FPA0 0x06040
746 #define FPA1 0x06044
747 #define FPB0 0x06048
748 #define FPB1 0x0604c
749 #define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
750 #define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
751 #define FP_N_DIV_MASK 0x003f0000
752 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
753 #define FP_N_DIV_SHIFT 16
754 #define FP_M1_DIV_MASK 0x00003f00
755 #define FP_M1_DIV_SHIFT 8
756 #define FP_M2_DIV_MASK 0x0000003f
757 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
758 #define FP_M2_DIV_SHIFT 0
759 #define DPLL_TEST 0x606c
760 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
761 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
762 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
763 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
764 #define DPLLB_TEST_N_BYPASS (1 << 19)
765 #define DPLLB_TEST_M_BYPASS (1 << 18)
766 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
767 #define DPLLA_TEST_N_BYPASS (1 << 3)
768 #define DPLLA_TEST_M_BYPASS (1 << 2)
769 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
770 #define D_STATE 0x6104
771 #define DSTATE_PLL_D3_OFF (1<<3)
772 #define DSTATE_GFX_CLOCK_GATING (1<<1)
773 #define DSTATE_DOT_CLOCK_GATING (1<<0)
774 #define DSPCLK_GATE_D 0x6200
775 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
776 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
777 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
778 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
779 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
780 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
781 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
782 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
783 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
784 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
785 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
786 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
787 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
788 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
789 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
790 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
791 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
792 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
793 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
794 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
795 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
796 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
797 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
798 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
799 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
800 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
801 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
802 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
803 /**
804 * This bit must be set on the 830 to prevent hangs when turning off the
805 * overlay scaler.
806 */
807 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
808 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
809 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
810 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
811 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
812
813 #define RENCLK_GATE_D1 0x6204
814 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
815 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
816 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
817 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
818 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
819 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
820 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
821 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
822 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
823 /** This bit must be unset on 855,865 */
824 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
825 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
826 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
827 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
828 /** This bit must be set on 855,865. */
829 # define SV_CLOCK_GATE_DISABLE (1 << 0)
830 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
831 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
832 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
833 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
834 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
835 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
836 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
837 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
838 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
839 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
840 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
841 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
842 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
843 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
844 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
845 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
846 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
847
848 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
849 /** This bit must always be set on 965G/965GM */
850 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
851 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
852 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
853 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
854 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
855 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
856 /** This bit must always be set on 965G */
857 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
858 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
859 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
860 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
861 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
862 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
863 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
864 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
865 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
866 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
867 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
868 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
869 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
870 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
871 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
872 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
873 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
874 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
875 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
876
877 #define RENCLK_GATE_D2 0x6208
878 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
879 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
880 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
881 #define RAMCLK_GATE_D 0x6210 /* CRL only */
882 #define DEUC 0x6214 /* CRL only */
883
884 /*
885 * Palette regs
886 */
887
888 #define PALETTE_A 0x0a000
889 #define PALETTE_B 0x0a800
890
891 /* MCH MMIO space */
892
893 /*
894 * MCHBAR mirror.
895 *
896 * This mirrors the MCHBAR MMIO space whose location is determined by
897 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
898 * every way. It is not accessible from the CP register read instructions.
899 *
900 */
901 #define MCHBAR_MIRROR_BASE 0x10000
902
903 /** 915-945 and GM965 MCH register controlling DRAM channel access */
904 #define DCC 0x10200
905 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
906 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
907 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
908 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
909 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
910 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
911
912 /** Pineview MCH register contains DDR3 setting */
913 #define CSHRDDR3CTL 0x101a8
914 #define CSHRDDR3CTL_DDR3 (1 << 2)
915
916 /** 965 MCH register controlling DRAM channel configuration */
917 #define C0DRB3 0x10206
918 #define C1DRB3 0x10606
919
920 /* Clocking configuration register */
921 #define CLKCFG 0x10c00
922 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
923 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
924 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
925 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
926 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
927 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
928 /* Note, below two are guess */
929 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
930 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
931 #define CLKCFG_FSB_MASK (7 << 0)
932 #define CLKCFG_MEM_533 (1 << 4)
933 #define CLKCFG_MEM_667 (2 << 4)
934 #define CLKCFG_MEM_800 (3 << 4)
935 #define CLKCFG_MEM_MASK (7 << 4)
936
937 #define TSC1 0x11001
938 #define TSE (1<<0)
939 #define TR1 0x11006
940 #define TSFS 0x11020
941 #define TSFS_SLOPE_MASK 0x0000ff00
942 #define TSFS_SLOPE_SHIFT 8
943 #define TSFS_INTR_MASK 0x000000ff
944
945 #define CRSTANDVID 0x11100
946 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
947 #define PXVFREQ_PX_MASK 0x7f000000
948 #define PXVFREQ_PX_SHIFT 24
949 #define VIDFREQ_BASE 0x11110
950 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
951 #define VIDFREQ2 0x11114
952 #define VIDFREQ3 0x11118
953 #define VIDFREQ4 0x1111c
954 #define VIDFREQ_P0_MASK 0x1f000000
955 #define VIDFREQ_P0_SHIFT 24
956 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
957 #define VIDFREQ_P0_CSCLK_SHIFT 20
958 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
959 #define VIDFREQ_P0_CRCLK_SHIFT 16
960 #define VIDFREQ_P1_MASK 0x00001f00
961 #define VIDFREQ_P1_SHIFT 8
962 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
963 #define VIDFREQ_P1_CSCLK_SHIFT 4
964 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
965 #define INTTOEXT_BASE_ILK 0x11300
966 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
967 #define INTTOEXT_MAP3_SHIFT 24
968 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
969 #define INTTOEXT_MAP2_SHIFT 16
970 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
971 #define INTTOEXT_MAP1_SHIFT 8
972 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
973 #define INTTOEXT_MAP0_SHIFT 0
974 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
975 #define MEMSWCTL 0x11170 /* Ironlake only */
976 #define MEMCTL_CMD_MASK 0xe000
977 #define MEMCTL_CMD_SHIFT 13
978 #define MEMCTL_CMD_RCLK_OFF 0
979 #define MEMCTL_CMD_RCLK_ON 1
980 #define MEMCTL_CMD_CHFREQ 2
981 #define MEMCTL_CMD_CHVID 3
982 #define MEMCTL_CMD_VMMOFF 4
983 #define MEMCTL_CMD_VMMON 5
984 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
985 when command complete */
986 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
987 #define MEMCTL_FREQ_SHIFT 8
988 #define MEMCTL_SFCAVM (1<<7)
989 #define MEMCTL_TGT_VID_MASK 0x007f
990 #define MEMIHYST 0x1117c
991 #define MEMINTREN 0x11180 /* 16 bits */
992 #define MEMINT_RSEXIT_EN (1<<8)
993 #define MEMINT_CX_SUPR_EN (1<<7)
994 #define MEMINT_CONT_BUSY_EN (1<<6)
995 #define MEMINT_AVG_BUSY_EN (1<<5)
996 #define MEMINT_EVAL_CHG_EN (1<<4)
997 #define MEMINT_MON_IDLE_EN (1<<3)
998 #define MEMINT_UP_EVAL_EN (1<<2)
999 #define MEMINT_DOWN_EVAL_EN (1<<1)
1000 #define MEMINT_SW_CMD_EN (1<<0)
1001 #define MEMINTRSTR 0x11182 /* 16 bits */
1002 #define MEM_RSEXIT_MASK 0xc000
1003 #define MEM_RSEXIT_SHIFT 14
1004 #define MEM_CONT_BUSY_MASK 0x3000
1005 #define MEM_CONT_BUSY_SHIFT 12
1006 #define MEM_AVG_BUSY_MASK 0x0c00
1007 #define MEM_AVG_BUSY_SHIFT 10
1008 #define MEM_EVAL_CHG_MASK 0x0300
1009 #define MEM_EVAL_BUSY_SHIFT 8
1010 #define MEM_MON_IDLE_MASK 0x00c0
1011 #define MEM_MON_IDLE_SHIFT 6
1012 #define MEM_UP_EVAL_MASK 0x0030
1013 #define MEM_UP_EVAL_SHIFT 4
1014 #define MEM_DOWN_EVAL_MASK 0x000c
1015 #define MEM_DOWN_EVAL_SHIFT 2
1016 #define MEM_SW_CMD_MASK 0x0003
1017 #define MEM_INT_STEER_GFX 0
1018 #define MEM_INT_STEER_CMR 1
1019 #define MEM_INT_STEER_SMI 2
1020 #define MEM_INT_STEER_SCI 3
1021 #define MEMINTRSTS 0x11184
1022 #define MEMINT_RSEXIT (1<<7)
1023 #define MEMINT_CONT_BUSY (1<<6)
1024 #define MEMINT_AVG_BUSY (1<<5)
1025 #define MEMINT_EVAL_CHG (1<<4)
1026 #define MEMINT_MON_IDLE (1<<3)
1027 #define MEMINT_UP_EVAL (1<<2)
1028 #define MEMINT_DOWN_EVAL (1<<1)
1029 #define MEMINT_SW_CMD (1<<0)
1030 #define MEMMODECTL 0x11190
1031 #define MEMMODE_BOOST_EN (1<<31)
1032 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1033 #define MEMMODE_BOOST_FREQ_SHIFT 24
1034 #define MEMMODE_IDLE_MODE_MASK 0x00030000
1035 #define MEMMODE_IDLE_MODE_SHIFT 16
1036 #define MEMMODE_IDLE_MODE_EVAL 0
1037 #define MEMMODE_IDLE_MODE_CONT 1
1038 #define MEMMODE_HWIDLE_EN (1<<15)
1039 #define MEMMODE_SWMODE_EN (1<<14)
1040 #define MEMMODE_RCLK_GATE (1<<13)
1041 #define MEMMODE_HW_UPDATE (1<<12)
1042 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1043 #define MEMMODE_FSTART_SHIFT 8
1044 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1045 #define MEMMODE_FMAX_SHIFT 4
1046 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1047 #define RCBMAXAVG 0x1119c
1048 #define MEMSWCTL2 0x1119e /* Cantiga only */
1049 #define SWMEMCMD_RENDER_OFF (0 << 13)
1050 #define SWMEMCMD_RENDER_ON (1 << 13)
1051 #define SWMEMCMD_SWFREQ (2 << 13)
1052 #define SWMEMCMD_TARVID (3 << 13)
1053 #define SWMEMCMD_VRM_OFF (4 << 13)
1054 #define SWMEMCMD_VRM_ON (5 << 13)
1055 #define CMDSTS (1<<12)
1056 #define SFCAVM (1<<11)
1057 #define SWFREQ_MASK 0x0380 /* P0-7 */
1058 #define SWFREQ_SHIFT 7
1059 #define TARVID_MASK 0x001f
1060 #define MEMSTAT_CTG 0x111a0
1061 #define RCBMINAVG 0x111a0
1062 #define RCUPEI 0x111b0
1063 #define RCDNEI 0x111b4
1064 #define MCHBAR_RENDER_STANDBY 0x111b8
1065 #define RCX_SW_EXIT (1<<23)
1066 #define RSX_STATUS_MASK 0x00700000
1067 #define VIDCTL 0x111c0
1068 #define VIDSTS 0x111c8
1069 #define VIDSTART 0x111cc /* 8 bits */
1070 #define MEMSTAT_ILK 0x111f8
1071 #define MEMSTAT_VID_MASK 0x7f00
1072 #define MEMSTAT_VID_SHIFT 8
1073 #define MEMSTAT_PSTATE_MASK 0x00f8
1074 #define MEMSTAT_PSTATE_SHIFT 3
1075 #define MEMSTAT_MON_ACTV (1<<2)
1076 #define MEMSTAT_SRC_CTL_MASK 0x0003
1077 #define MEMSTAT_SRC_CTL_CORE 0
1078 #define MEMSTAT_SRC_CTL_TRB 1
1079 #define MEMSTAT_SRC_CTL_THM 2
1080 #define MEMSTAT_SRC_CTL_STDBY 3
1081 #define RCPREVBSYTUPAVG 0x113b8
1082 #define RCPREVBSYTDNAVG 0x113bc
1083 #define PMMISC 0x11214
1084 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1085 #define SDEW 0x1124c
1086 #define CSIEW0 0x11250
1087 #define CSIEW1 0x11254
1088 #define CSIEW2 0x11258
1089 #define PEW 0x1125c
1090 #define DEW 0x11270
1091 #define MCHAFE 0x112c0
1092 #define CSIEC 0x112e0
1093 #define DMIEC 0x112e4
1094 #define DDREC 0x112e8
1095 #define PEG0EC 0x112ec
1096 #define PEG1EC 0x112f0
1097 #define GFXEC 0x112f4
1098 #define RPPREVBSYTUPAVG 0x113b8
1099 #define RPPREVBSYTDNAVG 0x113bc
1100 #define ECR 0x11600
1101 #define ECR_GPFE (1<<31)
1102 #define ECR_IMONE (1<<30)
1103 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1104 #define OGW0 0x11608
1105 #define OGW1 0x1160c
1106 #define EG0 0x11610
1107 #define EG1 0x11614
1108 #define EG2 0x11618
1109 #define EG3 0x1161c
1110 #define EG4 0x11620
1111 #define EG5 0x11624
1112 #define EG6 0x11628
1113 #define EG7 0x1162c
1114 #define PXW 0x11664
1115 #define PXWL 0x11680
1116 #define LCFUSE02 0x116c0
1117 #define LCFUSE_HIV_MASK 0x000000ff
1118 #define CSIPLL0 0x12c10
1119 #define DDRMPLL1 0X12c20
1120 #define PEG_BAND_GAP_DATA 0x14d68
1121
1122 /*
1123 * Logical Context regs
1124 */
1125 #define CCID 0x2180
1126 #define CCID_EN (1<<0)
1127 /*
1128 * Overlay regs
1129 */
1130
1131 #define OVADD 0x30000
1132 #define DOVSTA 0x30008
1133 #define OC_BUF (0x3<<20)
1134 #define OGAMC5 0x30010
1135 #define OGAMC4 0x30014
1136 #define OGAMC3 0x30018
1137 #define OGAMC2 0x3001c
1138 #define OGAMC1 0x30020
1139 #define OGAMC0 0x30024
1140
1141 /*
1142 * Display engine regs
1143 */
1144
1145 /* Pipe A timing regs */
1146 #define HTOTAL_A 0x60000
1147 #define HBLANK_A 0x60004
1148 #define HSYNC_A 0x60008
1149 #define VTOTAL_A 0x6000c
1150 #define VBLANK_A 0x60010
1151 #define VSYNC_A 0x60014
1152 #define PIPEASRC 0x6001c
1153 #define BCLRPAT_A 0x60020
1154
1155 /* Pipe B timing regs */
1156 #define HTOTAL_B 0x61000
1157 #define HBLANK_B 0x61004
1158 #define HSYNC_B 0x61008
1159 #define VTOTAL_B 0x6100c
1160 #define VBLANK_B 0x61010
1161 #define VSYNC_B 0x61014
1162 #define PIPEBSRC 0x6101c
1163 #define BCLRPAT_B 0x61020
1164
1165 #define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1166 #define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1167 #define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1168 #define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1169 #define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1170 #define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1171 #define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1172 #define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1173
1174 /* VGA port control */
1175 #define ADPA 0x61100
1176 #define ADPA_DAC_ENABLE (1<<31)
1177 #define ADPA_DAC_DISABLE 0
1178 #define ADPA_PIPE_SELECT_MASK (1<<30)
1179 #define ADPA_PIPE_A_SELECT 0
1180 #define ADPA_PIPE_B_SELECT (1<<30)
1181 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
1182 #define ADPA_SETS_HVPOLARITY 0
1183 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1184 #define ADPA_VSYNC_CNTL_ENABLE 0
1185 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1186 #define ADPA_HSYNC_CNTL_ENABLE 0
1187 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1188 #define ADPA_VSYNC_ACTIVE_LOW 0
1189 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1190 #define ADPA_HSYNC_ACTIVE_LOW 0
1191 #define ADPA_DPMS_MASK (~(3<<10))
1192 #define ADPA_DPMS_ON (0<<10)
1193 #define ADPA_DPMS_SUSPEND (1<<10)
1194 #define ADPA_DPMS_STANDBY (2<<10)
1195 #define ADPA_DPMS_OFF (3<<10)
1196
1197 /* Hotplug control (945+ only) */
1198 #define PORT_HOTPLUG_EN 0x61110
1199 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
1200 #define DPB_HOTPLUG_INT_EN (1 << 29)
1201 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
1202 #define DPC_HOTPLUG_INT_EN (1 << 28)
1203 #define HDMID_HOTPLUG_INT_EN (1 << 27)
1204 #define DPD_HOTPLUG_INT_EN (1 << 27)
1205 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
1206 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
1207 #define TV_HOTPLUG_INT_EN (1 << 18)
1208 #define CRT_HOTPLUG_INT_EN (1 << 9)
1209 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
1210 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1211 /* must use period 64 on GM45 according to docs */
1212 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1213 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1214 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1215 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1216 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1217 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1218 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1219 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1220 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1221 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1222 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1223 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1224
1225 #define PORT_HOTPLUG_STAT 0x61114
1226 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
1227 #define DPB_HOTPLUG_INT_STATUS (1 << 29)
1228 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
1229 #define DPC_HOTPLUG_INT_STATUS (1 << 28)
1230 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
1231 #define DPD_HOTPLUG_INT_STATUS (1 << 27)
1232 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
1233 #define TV_HOTPLUG_INT_STATUS (1 << 10)
1234 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1235 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1236 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1237 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1238 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1239 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1240
1241 /* SDVO port control */
1242 #define SDVOB 0x61140
1243 #define SDVOC 0x61160
1244 #define SDVO_ENABLE (1 << 31)
1245 #define SDVO_PIPE_B_SELECT (1 << 30)
1246 #define SDVO_STALL_SELECT (1 << 29)
1247 #define SDVO_INTERRUPT_ENABLE (1 << 26)
1248 /**
1249 * 915G/GM SDVO pixel multiplier.
1250 *
1251 * Programmed value is multiplier - 1, up to 5x.
1252 *
1253 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1254 */
1255 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1256 #define SDVO_PORT_MULTIPLY_SHIFT 23
1257 #define SDVO_PHASE_SELECT_MASK (15 << 19)
1258 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1259 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1260 #define SDVOC_GANG_MODE (1 << 16)
1261 #define SDVO_ENCODING_SDVO (0x0 << 10)
1262 #define SDVO_ENCODING_HDMI (0x2 << 10)
1263 /** Requird for HDMI operation */
1264 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
1265 #define SDVO_BORDER_ENABLE (1 << 7)
1266 #define SDVO_AUDIO_ENABLE (1 << 6)
1267 /** New with 965, default is to be set */
1268 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1269 /** New with 965, default is to be set */
1270 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1271 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
1272 #define SDVO_DETECTED (1 << 2)
1273 /* Bits to be preserved when writing */
1274 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1275 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1276
1277 /* DVO port control */
1278 #define DVOA 0x61120
1279 #define DVOB 0x61140
1280 #define DVOC 0x61160
1281 #define DVO_ENABLE (1 << 31)
1282 #define DVO_PIPE_B_SELECT (1 << 30)
1283 #define DVO_PIPE_STALL_UNUSED (0 << 28)
1284 #define DVO_PIPE_STALL (1 << 28)
1285 #define DVO_PIPE_STALL_TV (2 << 28)
1286 #define DVO_PIPE_STALL_MASK (3 << 28)
1287 #define DVO_USE_VGA_SYNC (1 << 15)
1288 #define DVO_DATA_ORDER_I740 (0 << 14)
1289 #define DVO_DATA_ORDER_FP (1 << 14)
1290 #define DVO_VSYNC_DISABLE (1 << 11)
1291 #define DVO_HSYNC_DISABLE (1 << 10)
1292 #define DVO_VSYNC_TRISTATE (1 << 9)
1293 #define DVO_HSYNC_TRISTATE (1 << 8)
1294 #define DVO_BORDER_ENABLE (1 << 7)
1295 #define DVO_DATA_ORDER_GBRG (1 << 6)
1296 #define DVO_DATA_ORDER_RGGB (0 << 6)
1297 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1298 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1299 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1300 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1301 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1302 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1303 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1304 #define DVO_PRESERVE_MASK (0x7<<24)
1305 #define DVOA_SRCDIM 0x61124
1306 #define DVOB_SRCDIM 0x61144
1307 #define DVOC_SRCDIM 0x61164
1308 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1309 #define DVO_SRCDIM_VERTICAL_SHIFT 0
1310
1311 /* LVDS port control */
1312 #define LVDS 0x61180
1313 /*
1314 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1315 * the DPLL semantics change when the LVDS is assigned to that pipe.
1316 */
1317 #define LVDS_PORT_EN (1 << 31)
1318 /* Selects pipe B for LVDS data. Must be set on pre-965. */
1319 #define LVDS_PIPEB_SELECT (1 << 30)
1320 /* LVDS dithering flag on 965/g4x platform */
1321 #define LVDS_ENABLE_DITHER (1 << 25)
1322 /* Enable border for unscaled (or aspect-scaled) display */
1323 #define LVDS_BORDER_ENABLE (1 << 15)
1324 /*
1325 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1326 * pixel.
1327 */
1328 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1329 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1330 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1331 /*
1332 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1333 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1334 * on.
1335 */
1336 #define LVDS_A3_POWER_MASK (3 << 6)
1337 #define LVDS_A3_POWER_DOWN (0 << 6)
1338 #define LVDS_A3_POWER_UP (3 << 6)
1339 /*
1340 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1341 * is set.
1342 */
1343 #define LVDS_CLKB_POWER_MASK (3 << 4)
1344 #define LVDS_CLKB_POWER_DOWN (0 << 4)
1345 #define LVDS_CLKB_POWER_UP (3 << 4)
1346 /*
1347 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1348 * setting for whether we are in dual-channel mode. The B3 pair will
1349 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1350 */
1351 #define LVDS_B0B3_POWER_MASK (3 << 2)
1352 #define LVDS_B0B3_POWER_DOWN (0 << 2)
1353 #define LVDS_B0B3_POWER_UP (3 << 2)
1354
1355 /* Panel power sequencing */
1356 #define PP_STATUS 0x61200
1357 #define PP_ON (1 << 31)
1358 /*
1359 * Indicates that all dependencies of the panel are on:
1360 *
1361 * - PLL enabled
1362 * - pipe enabled
1363 * - LVDS/DVOB/DVOC on
1364 */
1365 #define PP_READY (1 << 30)
1366 #define PP_SEQUENCE_NONE (0 << 28)
1367 #define PP_SEQUENCE_ON (1 << 28)
1368 #define PP_SEQUENCE_OFF (2 << 28)
1369 #define PP_SEQUENCE_MASK 0x30000000
1370 #define PP_CONTROL 0x61204
1371 #define POWER_TARGET_ON (1 << 0)
1372 #define PP_ON_DELAYS 0x61208
1373 #define PP_OFF_DELAYS 0x6120c
1374 #define PP_DIVISOR 0x61210
1375
1376 /* Panel fitting */
1377 #define PFIT_CONTROL 0x61230
1378 #define PFIT_ENABLE (1 << 31)
1379 #define PFIT_PIPE_MASK (3 << 29)
1380 #define PFIT_PIPE_SHIFT 29
1381 #define VERT_INTERP_DISABLE (0 << 10)
1382 #define VERT_INTERP_BILINEAR (1 << 10)
1383 #define VERT_INTERP_MASK (3 << 10)
1384 #define VERT_AUTO_SCALE (1 << 9)
1385 #define HORIZ_INTERP_DISABLE (0 << 6)
1386 #define HORIZ_INTERP_BILINEAR (1 << 6)
1387 #define HORIZ_INTERP_MASK (3 << 6)
1388 #define HORIZ_AUTO_SCALE (1 << 5)
1389 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1390 #define PFIT_FILTER_FUZZY (0 << 24)
1391 #define PFIT_SCALING_AUTO (0 << 26)
1392 #define PFIT_SCALING_PROGRAMMED (1 << 26)
1393 #define PFIT_SCALING_PILLAR (2 << 26)
1394 #define PFIT_SCALING_LETTER (3 << 26)
1395 #define PFIT_PGM_RATIOS 0x61234
1396 #define PFIT_VERT_SCALE_MASK 0xfff00000
1397 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1398 /* Pre-965 */
1399 #define PFIT_VERT_SCALE_SHIFT 20
1400 #define PFIT_VERT_SCALE_MASK 0xfff00000
1401 #define PFIT_HORIZ_SCALE_SHIFT 4
1402 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1403 /* 965+ */
1404 #define PFIT_VERT_SCALE_SHIFT_965 16
1405 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1406 #define PFIT_HORIZ_SCALE_SHIFT_965 0
1407 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1408
1409 #define PFIT_AUTO_RATIOS 0x61238
1410
1411 /* Backlight control */
1412 #define BLC_PWM_CTL 0x61254
1413 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1414 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
1415 #define BLM_COMBINATION_MODE (1 << 30)
1416 /*
1417 * This is the most significant 15 bits of the number of backlight cycles in a
1418 * complete cycle of the modulated backlight control.
1419 *
1420 * The actual value is this field multiplied by two.
1421 */
1422 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1423 #define BLM_LEGACY_MODE (1 << 16)
1424 /*
1425 * This is the number of cycles out of the backlight modulation cycle for which
1426 * the backlight is on.
1427 *
1428 * This field must be no greater than the number of cycles in the complete
1429 * backlight modulation cycle.
1430 */
1431 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1432 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1433
1434 #define BLC_HIST_CTL 0x61260
1435
1436 /* TV port control */
1437 #define TV_CTL 0x68000
1438 /** Enables the TV encoder */
1439 # define TV_ENC_ENABLE (1 << 31)
1440 /** Sources the TV encoder input from pipe B instead of A. */
1441 # define TV_ENC_PIPEB_SELECT (1 << 30)
1442 /** Outputs composite video (DAC A only) */
1443 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1444 /** Outputs SVideo video (DAC B/C) */
1445 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1446 /** Outputs Component video (DAC A/B/C) */
1447 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1448 /** Outputs Composite and SVideo (DAC A/B/C) */
1449 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1450 # define TV_TRILEVEL_SYNC (1 << 21)
1451 /** Enables slow sync generation (945GM only) */
1452 # define TV_SLOW_SYNC (1 << 20)
1453 /** Selects 4x oversampling for 480i and 576p */
1454 # define TV_OVERSAMPLE_4X (0 << 18)
1455 /** Selects 2x oversampling for 720p and 1080i */
1456 # define TV_OVERSAMPLE_2X (1 << 18)
1457 /** Selects no oversampling for 1080p */
1458 # define TV_OVERSAMPLE_NONE (2 << 18)
1459 /** Selects 8x oversampling */
1460 # define TV_OVERSAMPLE_8X (3 << 18)
1461 /** Selects progressive mode rather than interlaced */
1462 # define TV_PROGRESSIVE (1 << 17)
1463 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1464 # define TV_PAL_BURST (1 << 16)
1465 /** Field for setting delay of Y compared to C */
1466 # define TV_YC_SKEW_MASK (7 << 12)
1467 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1468 # define TV_ENC_SDP_FIX (1 << 11)
1469 /**
1470 * Enables a fix for the 915GM only.
1471 *
1472 * Not sure what it does.
1473 */
1474 # define TV_ENC_C0_FIX (1 << 10)
1475 /** Bits that must be preserved by software */
1476 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1477 # define TV_FUSE_STATE_MASK (3 << 4)
1478 /** Read-only state that reports all features enabled */
1479 # define TV_FUSE_STATE_ENABLED (0 << 4)
1480 /** Read-only state that reports that Macrovision is disabled in hardware*/
1481 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1482 /** Read-only state that reports that TV-out is disabled in hardware. */
1483 # define TV_FUSE_STATE_DISABLED (2 << 4)
1484 /** Normal operation */
1485 # define TV_TEST_MODE_NORMAL (0 << 0)
1486 /** Encoder test pattern 1 - combo pattern */
1487 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
1488 /** Encoder test pattern 2 - full screen vertical 75% color bars */
1489 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
1490 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
1491 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
1492 /** Encoder test pattern 4 - random noise */
1493 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
1494 /** Encoder test pattern 5 - linear color ramps */
1495 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
1496 /**
1497 * This test mode forces the DACs to 50% of full output.
1498 *
1499 * This is used for load detection in combination with TVDAC_SENSE_MASK
1500 */
1501 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1502 # define TV_TEST_MODE_MASK (7 << 0)
1503
1504 #define TV_DAC 0x68004
1505 # define TV_DAC_SAVE 0x00ffff00
1506 /**
1507 * Reports that DAC state change logic has reported change (RO).
1508 *
1509 * This gets cleared when TV_DAC_STATE_EN is cleared
1510 */
1511 # define TVDAC_STATE_CHG (1 << 31)
1512 # define TVDAC_SENSE_MASK (7 << 28)
1513 /** Reports that DAC A voltage is above the detect threshold */
1514 # define TVDAC_A_SENSE (1 << 30)
1515 /** Reports that DAC B voltage is above the detect threshold */
1516 # define TVDAC_B_SENSE (1 << 29)
1517 /** Reports that DAC C voltage is above the detect threshold */
1518 # define TVDAC_C_SENSE (1 << 28)
1519 /**
1520 * Enables DAC state detection logic, for load-based TV detection.
1521 *
1522 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1523 * to off, for load detection to work.
1524 */
1525 # define TVDAC_STATE_CHG_EN (1 << 27)
1526 /** Sets the DAC A sense value to high */
1527 # define TVDAC_A_SENSE_CTL (1 << 26)
1528 /** Sets the DAC B sense value to high */
1529 # define TVDAC_B_SENSE_CTL (1 << 25)
1530 /** Sets the DAC C sense value to high */
1531 # define TVDAC_C_SENSE_CTL (1 << 24)
1532 /** Overrides the ENC_ENABLE and DAC voltage levels */
1533 # define DAC_CTL_OVERRIDE (1 << 7)
1534 /** Sets the slew rate. Must be preserved in software */
1535 # define ENC_TVDAC_SLEW_FAST (1 << 6)
1536 # define DAC_A_1_3_V (0 << 4)
1537 # define DAC_A_1_1_V (1 << 4)
1538 # define DAC_A_0_7_V (2 << 4)
1539 # define DAC_A_MASK (3 << 4)
1540 # define DAC_B_1_3_V (0 << 2)
1541 # define DAC_B_1_1_V (1 << 2)
1542 # define DAC_B_0_7_V (2 << 2)
1543 # define DAC_B_MASK (3 << 2)
1544 # define DAC_C_1_3_V (0 << 0)
1545 # define DAC_C_1_1_V (1 << 0)
1546 # define DAC_C_0_7_V (2 << 0)
1547 # define DAC_C_MASK (3 << 0)
1548
1549 /**
1550 * CSC coefficients are stored in a floating point format with 9 bits of
1551 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1552 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1553 * -1 (0x3) being the only legal negative value.
1554 */
1555 #define TV_CSC_Y 0x68010
1556 # define TV_RY_MASK 0x07ff0000
1557 # define TV_RY_SHIFT 16
1558 # define TV_GY_MASK 0x00000fff
1559 # define TV_GY_SHIFT 0
1560
1561 #define TV_CSC_Y2 0x68014
1562 # define TV_BY_MASK 0x07ff0000
1563 # define TV_BY_SHIFT 16
1564 /**
1565 * Y attenuation for component video.
1566 *
1567 * Stored in 1.9 fixed point.
1568 */
1569 # define TV_AY_MASK 0x000003ff
1570 # define TV_AY_SHIFT 0
1571
1572 #define TV_CSC_U 0x68018
1573 # define TV_RU_MASK 0x07ff0000
1574 # define TV_RU_SHIFT 16
1575 # define TV_GU_MASK 0x000007ff
1576 # define TV_GU_SHIFT 0
1577
1578 #define TV_CSC_U2 0x6801c
1579 # define TV_BU_MASK 0x07ff0000
1580 # define TV_BU_SHIFT 16
1581 /**
1582 * U attenuation for component video.
1583 *
1584 * Stored in 1.9 fixed point.
1585 */
1586 # define TV_AU_MASK 0x000003ff
1587 # define TV_AU_SHIFT 0
1588
1589 #define TV_CSC_V 0x68020
1590 # define TV_RV_MASK 0x0fff0000
1591 # define TV_RV_SHIFT 16
1592 # define TV_GV_MASK 0x000007ff
1593 # define TV_GV_SHIFT 0
1594
1595 #define TV_CSC_V2 0x68024
1596 # define TV_BV_MASK 0x07ff0000
1597 # define TV_BV_SHIFT 16
1598 /**
1599 * V attenuation for component video.
1600 *
1601 * Stored in 1.9 fixed point.
1602 */
1603 # define TV_AV_MASK 0x000007ff
1604 # define TV_AV_SHIFT 0
1605
1606 #define TV_CLR_KNOBS 0x68028
1607 /** 2s-complement brightness adjustment */
1608 # define TV_BRIGHTNESS_MASK 0xff000000
1609 # define TV_BRIGHTNESS_SHIFT 24
1610 /** Contrast adjustment, as a 2.6 unsigned floating point number */
1611 # define TV_CONTRAST_MASK 0x00ff0000
1612 # define TV_CONTRAST_SHIFT 16
1613 /** Saturation adjustment, as a 2.6 unsigned floating point number */
1614 # define TV_SATURATION_MASK 0x0000ff00
1615 # define TV_SATURATION_SHIFT 8
1616 /** Hue adjustment, as an integer phase angle in degrees */
1617 # define TV_HUE_MASK 0x000000ff
1618 # define TV_HUE_SHIFT 0
1619
1620 #define TV_CLR_LEVEL 0x6802c
1621 /** Controls the DAC level for black */
1622 # define TV_BLACK_LEVEL_MASK 0x01ff0000
1623 # define TV_BLACK_LEVEL_SHIFT 16
1624 /** Controls the DAC level for blanking */
1625 # define TV_BLANK_LEVEL_MASK 0x000001ff
1626 # define TV_BLANK_LEVEL_SHIFT 0
1627
1628 #define TV_H_CTL_1 0x68030
1629 /** Number of pixels in the hsync. */
1630 # define TV_HSYNC_END_MASK 0x1fff0000
1631 # define TV_HSYNC_END_SHIFT 16
1632 /** Total number of pixels minus one in the line (display and blanking). */
1633 # define TV_HTOTAL_MASK 0x00001fff
1634 # define TV_HTOTAL_SHIFT 0
1635
1636 #define TV_H_CTL_2 0x68034
1637 /** Enables the colorburst (needed for non-component color) */
1638 # define TV_BURST_ENA (1 << 31)
1639 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
1640 # define TV_HBURST_START_SHIFT 16
1641 # define TV_HBURST_START_MASK 0x1fff0000
1642 /** Length of the colorburst */
1643 # define TV_HBURST_LEN_SHIFT 0
1644 # define TV_HBURST_LEN_MASK 0x0001fff
1645
1646 #define TV_H_CTL_3 0x68038
1647 /** End of hblank, measured in pixels minus one from start of hsync */
1648 # define TV_HBLANK_END_SHIFT 16
1649 # define TV_HBLANK_END_MASK 0x1fff0000
1650 /** Start of hblank, measured in pixels minus one from start of hsync */
1651 # define TV_HBLANK_START_SHIFT 0
1652 # define TV_HBLANK_START_MASK 0x0001fff
1653
1654 #define TV_V_CTL_1 0x6803c
1655 /** XXX */
1656 # define TV_NBR_END_SHIFT 16
1657 # define TV_NBR_END_MASK 0x07ff0000
1658 /** XXX */
1659 # define TV_VI_END_F1_SHIFT 8
1660 # define TV_VI_END_F1_MASK 0x00003f00
1661 /** XXX */
1662 # define TV_VI_END_F2_SHIFT 0
1663 # define TV_VI_END_F2_MASK 0x0000003f
1664
1665 #define TV_V_CTL_2 0x68040
1666 /** Length of vsync, in half lines */
1667 # define TV_VSYNC_LEN_MASK 0x07ff0000
1668 # define TV_VSYNC_LEN_SHIFT 16
1669 /** Offset of the start of vsync in field 1, measured in one less than the
1670 * number of half lines.
1671 */
1672 # define TV_VSYNC_START_F1_MASK 0x00007f00
1673 # define TV_VSYNC_START_F1_SHIFT 8
1674 /**
1675 * Offset of the start of vsync in field 2, measured in one less than the
1676 * number of half lines.
1677 */
1678 # define TV_VSYNC_START_F2_MASK 0x0000007f
1679 # define TV_VSYNC_START_F2_SHIFT 0
1680
1681 #define TV_V_CTL_3 0x68044
1682 /** Enables generation of the equalization signal */
1683 # define TV_EQUAL_ENA (1 << 31)
1684 /** Length of vsync, in half lines */
1685 # define TV_VEQ_LEN_MASK 0x007f0000
1686 # define TV_VEQ_LEN_SHIFT 16
1687 /** Offset of the start of equalization in field 1, measured in one less than
1688 * the number of half lines.
1689 */
1690 # define TV_VEQ_START_F1_MASK 0x0007f00
1691 # define TV_VEQ_START_F1_SHIFT 8
1692 /**
1693 * Offset of the start of equalization in field 2, measured in one less than
1694 * the number of half lines.
1695 */
1696 # define TV_VEQ_START_F2_MASK 0x000007f
1697 # define TV_VEQ_START_F2_SHIFT 0
1698
1699 #define TV_V_CTL_4 0x68048
1700 /**
1701 * Offset to start of vertical colorburst, measured in one less than the
1702 * number of lines from vertical start.
1703 */
1704 # define TV_VBURST_START_F1_MASK 0x003f0000
1705 # define TV_VBURST_START_F1_SHIFT 16
1706 /**
1707 * Offset to the end of vertical colorburst, measured in one less than the
1708 * number of lines from the start of NBR.
1709 */
1710 # define TV_VBURST_END_F1_MASK 0x000000ff
1711 # define TV_VBURST_END_F1_SHIFT 0
1712
1713 #define TV_V_CTL_5 0x6804c
1714 /**
1715 * Offset to start of vertical colorburst, measured in one less than the
1716 * number of lines from vertical start.
1717 */
1718 # define TV_VBURST_START_F2_MASK 0x003f0000
1719 # define TV_VBURST_START_F2_SHIFT 16
1720 /**
1721 * Offset to the end of vertical colorburst, measured in one less than the
1722 * number of lines from the start of NBR.
1723 */
1724 # define TV_VBURST_END_F2_MASK 0x000000ff
1725 # define TV_VBURST_END_F2_SHIFT 0
1726
1727 #define TV_V_CTL_6 0x68050
1728 /**
1729 * Offset to start of vertical colorburst, measured in one less than the
1730 * number of lines from vertical start.
1731 */
1732 # define TV_VBURST_START_F3_MASK 0x003f0000
1733 # define TV_VBURST_START_F3_SHIFT 16
1734 /**
1735 * Offset to the end of vertical colorburst, measured in one less than the
1736 * number of lines from the start of NBR.
1737 */
1738 # define TV_VBURST_END_F3_MASK 0x000000ff
1739 # define TV_VBURST_END_F3_SHIFT 0
1740
1741 #define TV_V_CTL_7 0x68054
1742 /**
1743 * Offset to start of vertical colorburst, measured in one less than the
1744 * number of lines from vertical start.
1745 */
1746 # define TV_VBURST_START_F4_MASK 0x003f0000
1747 # define TV_VBURST_START_F4_SHIFT 16
1748 /**
1749 * Offset to the end of vertical colorburst, measured in one less than the
1750 * number of lines from the start of NBR.
1751 */
1752 # define TV_VBURST_END_F4_MASK 0x000000ff
1753 # define TV_VBURST_END_F4_SHIFT 0
1754
1755 #define TV_SC_CTL_1 0x68060
1756 /** Turns on the first subcarrier phase generation DDA */
1757 # define TV_SC_DDA1_EN (1 << 31)
1758 /** Turns on the first subcarrier phase generation DDA */
1759 # define TV_SC_DDA2_EN (1 << 30)
1760 /** Turns on the first subcarrier phase generation DDA */
1761 # define TV_SC_DDA3_EN (1 << 29)
1762 /** Sets the subcarrier DDA to reset frequency every other field */
1763 # define TV_SC_RESET_EVERY_2 (0 << 24)
1764 /** Sets the subcarrier DDA to reset frequency every fourth field */
1765 # define TV_SC_RESET_EVERY_4 (1 << 24)
1766 /** Sets the subcarrier DDA to reset frequency every eighth field */
1767 # define TV_SC_RESET_EVERY_8 (2 << 24)
1768 /** Sets the subcarrier DDA to never reset the frequency */
1769 # define TV_SC_RESET_NEVER (3 << 24)
1770 /** Sets the peak amplitude of the colorburst.*/
1771 # define TV_BURST_LEVEL_MASK 0x00ff0000
1772 # define TV_BURST_LEVEL_SHIFT 16
1773 /** Sets the increment of the first subcarrier phase generation DDA */
1774 # define TV_SCDDA1_INC_MASK 0x00000fff
1775 # define TV_SCDDA1_INC_SHIFT 0
1776
1777 #define TV_SC_CTL_2 0x68064
1778 /** Sets the rollover for the second subcarrier phase generation DDA */
1779 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
1780 # define TV_SCDDA2_SIZE_SHIFT 16
1781 /** Sets the increent of the second subcarrier phase generation DDA */
1782 # define TV_SCDDA2_INC_MASK 0x00007fff
1783 # define TV_SCDDA2_INC_SHIFT 0
1784
1785 #define TV_SC_CTL_3 0x68068
1786 /** Sets the rollover for the third subcarrier phase generation DDA */
1787 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
1788 # define TV_SCDDA3_SIZE_SHIFT 16
1789 /** Sets the increent of the third subcarrier phase generation DDA */
1790 # define TV_SCDDA3_INC_MASK 0x00007fff
1791 # define TV_SCDDA3_INC_SHIFT 0
1792
1793 #define TV_WIN_POS 0x68070
1794 /** X coordinate of the display from the start of horizontal active */
1795 # define TV_XPOS_MASK 0x1fff0000
1796 # define TV_XPOS_SHIFT 16
1797 /** Y coordinate of the display from the start of vertical active (NBR) */
1798 # define TV_YPOS_MASK 0x00000fff
1799 # define TV_YPOS_SHIFT 0
1800
1801 #define TV_WIN_SIZE 0x68074
1802 /** Horizontal size of the display window, measured in pixels*/
1803 # define TV_XSIZE_MASK 0x1fff0000
1804 # define TV_XSIZE_SHIFT 16
1805 /**
1806 * Vertical size of the display window, measured in pixels.
1807 *
1808 * Must be even for interlaced modes.
1809 */
1810 # define TV_YSIZE_MASK 0x00000fff
1811 # define TV_YSIZE_SHIFT 0
1812
1813 #define TV_FILTER_CTL_1 0x68080
1814 /**
1815 * Enables automatic scaling calculation.
1816 *
1817 * If set, the rest of the registers are ignored, and the calculated values can
1818 * be read back from the register.
1819 */
1820 # define TV_AUTO_SCALE (1 << 31)
1821 /**
1822 * Disables the vertical filter.
1823 *
1824 * This is required on modes more than 1024 pixels wide */
1825 # define TV_V_FILTER_BYPASS (1 << 29)
1826 /** Enables adaptive vertical filtering */
1827 # define TV_VADAPT (1 << 28)
1828 # define TV_VADAPT_MODE_MASK (3 << 26)
1829 /** Selects the least adaptive vertical filtering mode */
1830 # define TV_VADAPT_MODE_LEAST (0 << 26)
1831 /** Selects the moderately adaptive vertical filtering mode */
1832 # define TV_VADAPT_MODE_MODERATE (1 << 26)
1833 /** Selects the most adaptive vertical filtering mode */
1834 # define TV_VADAPT_MODE_MOST (3 << 26)
1835 /**
1836 * Sets the horizontal scaling factor.
1837 *
1838 * This should be the fractional part of the horizontal scaling factor divided
1839 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1840 *
1841 * (src width - 1) / ((oversample * dest width) - 1)
1842 */
1843 # define TV_HSCALE_FRAC_MASK 0x00003fff
1844 # define TV_HSCALE_FRAC_SHIFT 0
1845
1846 #define TV_FILTER_CTL_2 0x68084
1847 /**
1848 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1849 *
1850 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1851 */
1852 # define TV_VSCALE_INT_MASK 0x00038000
1853 # define TV_VSCALE_INT_SHIFT 15
1854 /**
1855 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1856 *
1857 * \sa TV_VSCALE_INT_MASK
1858 */
1859 # define TV_VSCALE_FRAC_MASK 0x00007fff
1860 # define TV_VSCALE_FRAC_SHIFT 0
1861
1862 #define TV_FILTER_CTL_3 0x68088
1863 /**
1864 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1865 *
1866 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1867 *
1868 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1869 */
1870 # define TV_VSCALE_IP_INT_MASK 0x00038000
1871 # define TV_VSCALE_IP_INT_SHIFT 15
1872 /**
1873 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1874 *
1875 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1876 *
1877 * \sa TV_VSCALE_IP_INT_MASK
1878 */
1879 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1880 # define TV_VSCALE_IP_FRAC_SHIFT 0
1881
1882 #define TV_CC_CONTROL 0x68090
1883 # define TV_CC_ENABLE (1 << 31)
1884 /**
1885 * Specifies which field to send the CC data in.
1886 *
1887 * CC data is usually sent in field 0.
1888 */
1889 # define TV_CC_FID_MASK (1 << 27)
1890 # define TV_CC_FID_SHIFT 27
1891 /** Sets the horizontal position of the CC data. Usually 135. */
1892 # define TV_CC_HOFF_MASK 0x03ff0000
1893 # define TV_CC_HOFF_SHIFT 16
1894 /** Sets the vertical position of the CC data. Usually 21 */
1895 # define TV_CC_LINE_MASK 0x0000003f
1896 # define TV_CC_LINE_SHIFT 0
1897
1898 #define TV_CC_DATA 0x68094
1899 # define TV_CC_RDY (1 << 31)
1900 /** Second word of CC data to be transmitted. */
1901 # define TV_CC_DATA_2_MASK 0x007f0000
1902 # define TV_CC_DATA_2_SHIFT 16
1903 /** First word of CC data to be transmitted. */
1904 # define TV_CC_DATA_1_MASK 0x0000007f
1905 # define TV_CC_DATA_1_SHIFT 0
1906
1907 #define TV_H_LUMA_0 0x68100
1908 #define TV_H_LUMA_59 0x681ec
1909 #define TV_H_CHROMA_0 0x68200
1910 #define TV_H_CHROMA_59 0x682ec
1911 #define TV_V_LUMA_0 0x68300
1912 #define TV_V_LUMA_42 0x683a8
1913 #define TV_V_CHROMA_0 0x68400
1914 #define TV_V_CHROMA_42 0x684a8
1915
1916 /* Display Port */
1917 #define DP_A 0x64000 /* eDP */
1918 #define DP_B 0x64100
1919 #define DP_C 0x64200
1920 #define DP_D 0x64300
1921
1922 #define DP_PORT_EN (1 << 31)
1923 #define DP_PIPEB_SELECT (1 << 30)
1924
1925 /* Link training mode - select a suitable mode for each stage */
1926 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
1927 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
1928 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1929 #define DP_LINK_TRAIN_OFF (3 << 28)
1930 #define DP_LINK_TRAIN_MASK (3 << 28)
1931 #define DP_LINK_TRAIN_SHIFT 28
1932
1933 /* CPT Link training mode */
1934 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1935 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1936 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1937 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1938 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1939 #define DP_LINK_TRAIN_SHIFT_CPT 8
1940
1941 /* Signal voltages. These are mostly controlled by the other end */
1942 #define DP_VOLTAGE_0_4 (0 << 25)
1943 #define DP_VOLTAGE_0_6 (1 << 25)
1944 #define DP_VOLTAGE_0_8 (2 << 25)
1945 #define DP_VOLTAGE_1_2 (3 << 25)
1946 #define DP_VOLTAGE_MASK (7 << 25)
1947 #define DP_VOLTAGE_SHIFT 25
1948
1949 /* Signal pre-emphasis levels, like voltages, the other end tells us what
1950 * they want
1951 */
1952 #define DP_PRE_EMPHASIS_0 (0 << 22)
1953 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
1954 #define DP_PRE_EMPHASIS_6 (2 << 22)
1955 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
1956 #define DP_PRE_EMPHASIS_MASK (7 << 22)
1957 #define DP_PRE_EMPHASIS_SHIFT 22
1958
1959 /* How many wires to use. I guess 3 was too hard */
1960 #define DP_PORT_WIDTH_1 (0 << 19)
1961 #define DP_PORT_WIDTH_2 (1 << 19)
1962 #define DP_PORT_WIDTH_4 (3 << 19)
1963 #define DP_PORT_WIDTH_MASK (7 << 19)
1964
1965 /* Mystic DPCD version 1.1 special mode */
1966 #define DP_ENHANCED_FRAMING (1 << 18)
1967
1968 /* eDP */
1969 #define DP_PLL_FREQ_270MHZ (0 << 16)
1970 #define DP_PLL_FREQ_160MHZ (1 << 16)
1971 #define DP_PLL_FREQ_MASK (3 << 16)
1972
1973 /** locked once port is enabled */
1974 #define DP_PORT_REVERSAL (1 << 15)
1975
1976 /* eDP */
1977 #define DP_PLL_ENABLE (1 << 14)
1978
1979 /** sends the clock on lane 15 of the PEG for debug */
1980 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1981
1982 #define DP_SCRAMBLING_DISABLE (1 << 12)
1983 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
1984
1985 /** limit RGB values to avoid confusing TVs */
1986 #define DP_COLOR_RANGE_16_235 (1 << 8)
1987
1988 /** Turn on the audio link */
1989 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1990
1991 /** vs and hs sync polarity */
1992 #define DP_SYNC_VS_HIGH (1 << 4)
1993 #define DP_SYNC_HS_HIGH (1 << 3)
1994
1995 /** A fantasy */
1996 #define DP_DETECTED (1 << 2)
1997
1998 /** The aux channel provides a way to talk to the
1999 * signal sink for DDC etc. Max packet size supported
2000 * is 20 bytes in each direction, hence the 5 fixed
2001 * data registers
2002 */
2003 #define DPA_AUX_CH_CTL 0x64010
2004 #define DPA_AUX_CH_DATA1 0x64014
2005 #define DPA_AUX_CH_DATA2 0x64018
2006 #define DPA_AUX_CH_DATA3 0x6401c
2007 #define DPA_AUX_CH_DATA4 0x64020
2008 #define DPA_AUX_CH_DATA5 0x64024
2009
2010 #define DPB_AUX_CH_CTL 0x64110
2011 #define DPB_AUX_CH_DATA1 0x64114
2012 #define DPB_AUX_CH_DATA2 0x64118
2013 #define DPB_AUX_CH_DATA3 0x6411c
2014 #define DPB_AUX_CH_DATA4 0x64120
2015 #define DPB_AUX_CH_DATA5 0x64124
2016
2017 #define DPC_AUX_CH_CTL 0x64210
2018 #define DPC_AUX_CH_DATA1 0x64214
2019 #define DPC_AUX_CH_DATA2 0x64218
2020 #define DPC_AUX_CH_DATA3 0x6421c
2021 #define DPC_AUX_CH_DATA4 0x64220
2022 #define DPC_AUX_CH_DATA5 0x64224
2023
2024 #define DPD_AUX_CH_CTL 0x64310
2025 #define DPD_AUX_CH_DATA1 0x64314
2026 #define DPD_AUX_CH_DATA2 0x64318
2027 #define DPD_AUX_CH_DATA3 0x6431c
2028 #define DPD_AUX_CH_DATA4 0x64320
2029 #define DPD_AUX_CH_DATA5 0x64324
2030
2031 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2032 #define DP_AUX_CH_CTL_DONE (1 << 30)
2033 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2034 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2035 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2036 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2037 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2038 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2039 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2040 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2041 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2042 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2043 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2044 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2045 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2046 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2047 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2048 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2049 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2050 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2051 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2052
2053 /*
2054 * Computing GMCH M and N values for the Display Port link
2055 *
2056 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2057 *
2058 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2059 *
2060 * The GMCH value is used internally
2061 *
2062 * bytes_per_pixel is the number of bytes coming out of the plane,
2063 * which is after the LUTs, so we want the bytes for our color format.
2064 * For our current usage, this is always 3, one byte for R, G and B.
2065 */
2066 #define PIPEA_GMCH_DATA_M 0x70050
2067 #define PIPEB_GMCH_DATA_M 0x71050
2068
2069 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2070 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2071 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2072
2073 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
2074
2075 #define PIPEA_GMCH_DATA_N 0x70054
2076 #define PIPEB_GMCH_DATA_N 0x71054
2077 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
2078
2079 /*
2080 * Computing Link M and N values for the Display Port link
2081 *
2082 * Link M / N = pixel_clock / ls_clk
2083 *
2084 * (the DP spec calls pixel_clock the 'strm_clk')
2085 *
2086 * The Link value is transmitted in the Main Stream
2087 * Attributes and VB-ID.
2088 */
2089
2090 #define PIPEA_DP_LINK_M 0x70060
2091 #define PIPEB_DP_LINK_M 0x71060
2092 #define PIPEA_DP_LINK_M_MASK (0xffffff)
2093
2094 #define PIPEA_DP_LINK_N 0x70064
2095 #define PIPEB_DP_LINK_N 0x71064
2096 #define PIPEA_DP_LINK_N_MASK (0xffffff)
2097
2098 /* Display & cursor control */
2099
2100 /* Pipe A */
2101 #define PIPEADSL 0x70000
2102 #define DSL_LINEMASK 0x00000fff
2103 #define PIPEACONF 0x70008
2104 #define PIPECONF_ENABLE (1<<31)
2105 #define PIPECONF_DISABLE 0
2106 #define PIPECONF_DOUBLE_WIDE (1<<30)
2107 #define I965_PIPECONF_ACTIVE (1<<30)
2108 #define PIPECONF_SINGLE_WIDE 0
2109 #define PIPECONF_PIPE_UNLOCKED 0
2110 #define PIPECONF_PIPE_LOCKED (1<<25)
2111 #define PIPECONF_PALETTE 0
2112 #define PIPECONF_GAMMA (1<<24)
2113 #define PIPECONF_FORCE_BORDER (1<<25)
2114 #define PIPECONF_PROGRESSIVE (0 << 21)
2115 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2116 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
2117 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
2118 #define PIPECONF_BPP_MASK (0x000000e0)
2119 #define PIPECONF_BPP_8 (0<<5)
2120 #define PIPECONF_BPP_10 (1<<5)
2121 #define PIPECONF_BPP_6 (2<<5)
2122 #define PIPECONF_BPP_12 (3<<5)
2123 #define PIPECONF_DITHER_EN (1<<4)
2124 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2125 #define PIPECONF_DITHER_TYPE_SP (0<<2)
2126 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2127 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2128 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
2129 #define PIPEASTAT 0x70024
2130 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2131 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2132 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
2133 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2134 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2135 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2136 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2137 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2138 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2139 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2140 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2141 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2142 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2143 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2144 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2145 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2146 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2147 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2148 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2149 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2150 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2151 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
2152 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2153 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2154 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2155 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2156 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2157 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2158 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2159 #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2160 #define PIPE_8BPC (0 << 5)
2161 #define PIPE_10BPC (1 << 5)
2162 #define PIPE_6BPC (2 << 5)
2163 #define PIPE_12BPC (3 << 5)
2164
2165 #define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
2166
2167 #define DSPARB 0x70030
2168 #define DSPARB_CSTART_MASK (0x7f << 7)
2169 #define DSPARB_CSTART_SHIFT 7
2170 #define DSPARB_BSTART_MASK (0x7f)
2171 #define DSPARB_BSTART_SHIFT 0
2172 #define DSPARB_BEND_SHIFT 9 /* on 855 */
2173 #define DSPARB_AEND_SHIFT 0
2174
2175 #define DSPFW1 0x70034
2176 #define DSPFW_SR_SHIFT 23
2177 #define DSPFW_SR_MASK (0x1ff<<23)
2178 #define DSPFW_CURSORB_SHIFT 16
2179 #define DSPFW_CURSORB_MASK (0x3f<<16)
2180 #define DSPFW_PLANEB_SHIFT 8
2181 #define DSPFW_PLANEB_MASK (0x7f<<8)
2182 #define DSPFW_PLANEA_MASK (0x7f)
2183 #define DSPFW2 0x70038
2184 #define DSPFW_CURSORA_MASK 0x00003f00
2185 #define DSPFW_CURSORA_SHIFT 8
2186 #define DSPFW_PLANEC_MASK (0x7f)
2187 #define DSPFW3 0x7003c
2188 #define DSPFW_HPLL_SR_EN (1<<31)
2189 #define DSPFW_CURSOR_SR_SHIFT 24
2190 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
2191 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2192 #define DSPFW_HPLL_CURSOR_SHIFT 16
2193 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2194 #define DSPFW_HPLL_SR_MASK (0x1ff)
2195
2196 /* FIFO watermark sizes etc */
2197 #define G4X_FIFO_LINE_SIZE 64
2198 #define I915_FIFO_LINE_SIZE 64
2199 #define I830_FIFO_LINE_SIZE 32
2200
2201 #define G4X_FIFO_SIZE 127
2202 #define I965_FIFO_SIZE 512
2203 #define I945_FIFO_SIZE 127
2204 #define I915_FIFO_SIZE 95
2205 #define I855GM_FIFO_SIZE 127 /* In cachelines */
2206 #define I830_FIFO_SIZE 95
2207
2208 #define G4X_MAX_WM 0x3f
2209 #define I915_MAX_WM 0x3f
2210
2211 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2212 #define PINEVIEW_FIFO_LINE_SIZE 64
2213 #define PINEVIEW_MAX_WM 0x1ff
2214 #define PINEVIEW_DFT_WM 0x3f
2215 #define PINEVIEW_DFT_HPLLOFF_WM 0
2216 #define PINEVIEW_GUARD_WM 10
2217 #define PINEVIEW_CURSOR_FIFO 64
2218 #define PINEVIEW_CURSOR_MAX_WM 0x3f
2219 #define PINEVIEW_CURSOR_DFT_WM 0
2220 #define PINEVIEW_CURSOR_GUARD_WM 5
2221
2222 #define I965_CURSOR_FIFO 64
2223 #define I965_CURSOR_MAX_WM 32
2224 #define I965_CURSOR_DFT_WM 8
2225
2226 /* define the Watermark register on Ironlake */
2227 #define WM0_PIPEA_ILK 0x45100
2228 #define WM0_PIPE_PLANE_MASK (0x7f<<16)
2229 #define WM0_PIPE_PLANE_SHIFT 16
2230 #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2231 #define WM0_PIPE_SPRITE_SHIFT 8
2232 #define WM0_PIPE_CURSOR_MASK (0x1f)
2233
2234 #define WM0_PIPEB_ILK 0x45104
2235 #define WM1_LP_ILK 0x45108
2236 #define WM1_LP_SR_EN (1<<31)
2237 #define WM1_LP_LATENCY_SHIFT 24
2238 #define WM1_LP_LATENCY_MASK (0x7f<<24)
2239 #define WM1_LP_FBC_MASK (0xf<<20)
2240 #define WM1_LP_FBC_SHIFT 20
2241 #define WM1_LP_SR_MASK (0x1ff<<8)
2242 #define WM1_LP_SR_SHIFT 8
2243 #define WM1_LP_CURSOR_MASK (0x3f)
2244 #define WM2_LP_ILK 0x4510c
2245 #define WM2_LP_EN (1<<31)
2246 #define WM3_LP_ILK 0x45110
2247 #define WM3_LP_EN (1<<31)
2248 #define WM1S_LP_ILK 0x45120
2249 #define WM1S_LP_EN (1<<31)
2250
2251 /* Memory latency timer register */
2252 #define MLTR_ILK 0x11222
2253 /* the unit of memory self-refresh latency time is 0.5us */
2254 #define ILK_SRLT_MASK 0x3f
2255
2256 /* define the fifo size on Ironlake */
2257 #define ILK_DISPLAY_FIFO 128
2258 #define ILK_DISPLAY_MAXWM 64
2259 #define ILK_DISPLAY_DFTWM 8
2260 #define ILK_CURSOR_FIFO 32
2261 #define ILK_CURSOR_MAXWM 16
2262 #define ILK_CURSOR_DFTWM 8
2263
2264 #define ILK_DISPLAY_SR_FIFO 512
2265 #define ILK_DISPLAY_MAX_SRWM 0x1ff
2266 #define ILK_DISPLAY_DFT_SRWM 0x3f
2267 #define ILK_CURSOR_SR_FIFO 64
2268 #define ILK_CURSOR_MAX_SRWM 0x3f
2269 #define ILK_CURSOR_DFT_SRWM 8
2270
2271 #define ILK_FIFO_LINE_SIZE 64
2272
2273 /*
2274 * The two pipe frame counter registers are not synchronized, so
2275 * reading a stable value is somewhat tricky. The following code
2276 * should work:
2277 *
2278 * do {
2279 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2280 * PIPE_FRAME_HIGH_SHIFT;
2281 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2282 * PIPE_FRAME_LOW_SHIFT);
2283 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2284 * PIPE_FRAME_HIGH_SHIFT);
2285 * } while (high1 != high2);
2286 * frame = (high1 << 8) | low1;
2287 */
2288 #define PIPEAFRAMEHIGH 0x70040
2289 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
2290 #define PIPE_FRAME_HIGH_SHIFT 0
2291 #define PIPEAFRAMEPIXEL 0x70044
2292 #define PIPE_FRAME_LOW_MASK 0xff000000
2293 #define PIPE_FRAME_LOW_SHIFT 24
2294 #define PIPE_PIXEL_MASK 0x00ffffff
2295 #define PIPE_PIXEL_SHIFT 0
2296 /* GM45+ just has to be different */
2297 #define PIPEA_FRMCOUNT_GM45 0x70040
2298 #define PIPEA_FLIPCOUNT_GM45 0x70044
2299
2300 /* Cursor A & B regs */
2301 #define CURACNTR 0x70080
2302 /* Old style CUR*CNTR flags (desktop 8xx) */
2303 #define CURSOR_ENABLE 0x80000000
2304 #define CURSOR_GAMMA_ENABLE 0x40000000
2305 #define CURSOR_STRIDE_MASK 0x30000000
2306 #define CURSOR_FORMAT_SHIFT 24
2307 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2308 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2309 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2310 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2311 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2312 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2313 /* New style CUR*CNTR flags */
2314 #define CURSOR_MODE 0x27
2315 #define CURSOR_MODE_DISABLE 0x00
2316 #define CURSOR_MODE_64_32B_AX 0x07
2317 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
2318 #define MCURSOR_PIPE_SELECT (1 << 28)
2319 #define MCURSOR_PIPE_A 0x00
2320 #define MCURSOR_PIPE_B (1 << 28)
2321 #define MCURSOR_GAMMA_ENABLE (1 << 26)
2322 #define CURABASE 0x70084
2323 #define CURAPOS 0x70088
2324 #define CURSOR_POS_MASK 0x007FF
2325 #define CURSOR_POS_SIGN 0x8000
2326 #define CURSOR_X_SHIFT 0
2327 #define CURSOR_Y_SHIFT 16
2328 #define CURSIZE 0x700a0
2329 #define CURBCNTR 0x700c0
2330 #define CURBBASE 0x700c4
2331 #define CURBPOS 0x700c8
2332
2333 /* Display A control */
2334 #define DSPACNTR 0x70180
2335 #define DISPLAY_PLANE_ENABLE (1<<31)
2336 #define DISPLAY_PLANE_DISABLE 0
2337 #define DISPPLANE_GAMMA_ENABLE (1<<30)
2338 #define DISPPLANE_GAMMA_DISABLE 0
2339 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2340 #define DISPPLANE_8BPP (0x2<<26)
2341 #define DISPPLANE_15_16BPP (0x4<<26)
2342 #define DISPPLANE_16BPP (0x5<<26)
2343 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2344 #define DISPPLANE_32BPP (0x7<<26)
2345 #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
2346 #define DISPPLANE_STEREO_ENABLE (1<<25)
2347 #define DISPPLANE_STEREO_DISABLE 0
2348 #define DISPPLANE_SEL_PIPE_MASK (1<<24)
2349 #define DISPPLANE_SEL_PIPE_A 0
2350 #define DISPPLANE_SEL_PIPE_B (1<<24)
2351 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2352 #define DISPPLANE_SRC_KEY_DISABLE 0
2353 #define DISPPLANE_LINE_DOUBLE (1<<20)
2354 #define DISPPLANE_NO_LINE_DOUBLE 0
2355 #define DISPPLANE_STEREO_POLARITY_FIRST 0
2356 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
2357 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
2358 #define DISPPLANE_TILED (1<<10)
2359 #define DSPAADDR 0x70184
2360 #define DSPASTRIDE 0x70188
2361 #define DSPAPOS 0x7018C /* reserved */
2362 #define DSPASIZE 0x70190
2363 #define DSPASURF 0x7019C /* 965+ only */
2364 #define DSPATILEOFF 0x701A4 /* 965+ only */
2365
2366 #define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2367 #define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2368 #define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2369 #define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2370 #define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2371 #define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2372 #define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2373
2374 /* VBIOS flags */
2375 #define SWF00 0x71410
2376 #define SWF01 0x71414
2377 #define SWF02 0x71418
2378 #define SWF03 0x7141c
2379 #define SWF04 0x71420
2380 #define SWF05 0x71424
2381 #define SWF06 0x71428
2382 #define SWF10 0x70410
2383 #define SWF11 0x70414
2384 #define SWF14 0x71420
2385 #define SWF30 0x72414
2386 #define SWF31 0x72418
2387 #define SWF32 0x7241c
2388
2389 /* Pipe B */
2390 #define PIPEBDSL 0x71000
2391 #define PIPEBCONF 0x71008
2392 #define PIPEBSTAT 0x71024
2393 #define PIPEBFRAMEHIGH 0x71040
2394 #define PIPEBFRAMEPIXEL 0x71044
2395 #define PIPEB_FRMCOUNT_GM45 0x71040
2396 #define PIPEB_FLIPCOUNT_GM45 0x71044
2397
2398
2399 /* Display B control */
2400 #define DSPBCNTR 0x71180
2401 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2402 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
2403 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2404 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2405 #define DSPBADDR 0x71184
2406 #define DSPBSTRIDE 0x71188
2407 #define DSPBPOS 0x7118C
2408 #define DSPBSIZE 0x71190
2409 #define DSPBSURF 0x7119C
2410 #define DSPBTILEOFF 0x711A4
2411
2412 /* VBIOS regs */
2413 #define VGACNTRL 0x71400
2414 # define VGA_DISP_DISABLE (1 << 31)
2415 # define VGA_2X_MODE (1 << 30)
2416 # define VGA_PIPE_B_SELECT (1 << 29)
2417
2418 /* Ironlake */
2419
2420 #define CPU_VGACNTRL 0x41000
2421
2422 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2423 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2424 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2425 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2426 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2427 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2428 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
2429 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2430 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2431
2432 /* refresh rate hardware control */
2433 #define RR_HW_CTL 0x45300
2434 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2435 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2436
2437 #define FDI_PLL_BIOS_0 0x46000
2438 #define FDI_PLL_FB_CLOCK_MASK 0xff
2439 #define FDI_PLL_BIOS_1 0x46004
2440 #define FDI_PLL_BIOS_2 0x46008
2441 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2442 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
2443 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
2444
2445 #define PCH_DSPCLK_GATE_D 0x42020
2446 # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2447 # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2448
2449 #define PCH_3DCGDIS0 0x46020
2450 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2451 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2452
2453 #define FDI_PLL_FREQ_CTL 0x46030
2454 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2455 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2456 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2457
2458
2459 #define PIPEA_DATA_M1 0x60030
2460 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2461 #define TU_SIZE_MASK 0x7e000000
2462 #define PIPE_DATA_M1_OFFSET 0
2463 #define PIPEA_DATA_N1 0x60034
2464 #define PIPE_DATA_N1_OFFSET 0
2465
2466 #define PIPEA_DATA_M2 0x60038
2467 #define PIPE_DATA_M2_OFFSET 0
2468 #define PIPEA_DATA_N2 0x6003c
2469 #define PIPE_DATA_N2_OFFSET 0
2470
2471 #define PIPEA_LINK_M1 0x60040
2472 #define PIPE_LINK_M1_OFFSET 0
2473 #define PIPEA_LINK_N1 0x60044
2474 #define PIPE_LINK_N1_OFFSET 0
2475
2476 #define PIPEA_LINK_M2 0x60048
2477 #define PIPE_LINK_M2_OFFSET 0
2478 #define PIPEA_LINK_N2 0x6004c
2479 #define PIPE_LINK_N2_OFFSET 0
2480
2481 /* PIPEB timing regs are same start from 0x61000 */
2482
2483 #define PIPEB_DATA_M1 0x61030
2484 #define PIPEB_DATA_N1 0x61034
2485
2486 #define PIPEB_DATA_M2 0x61038
2487 #define PIPEB_DATA_N2 0x6103c
2488
2489 #define PIPEB_LINK_M1 0x61040
2490 #define PIPEB_LINK_N1 0x61044
2491
2492 #define PIPEB_LINK_M2 0x61048
2493 #define PIPEB_LINK_N2 0x6104c
2494
2495 #define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2496 #define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2497 #define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2498 #define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2499 #define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2500 #define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2501 #define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2502 #define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
2503
2504 /* CPU panel fitter */
2505 #define PFA_CTL_1 0x68080
2506 #define PFB_CTL_1 0x68880
2507 #define PF_ENABLE (1<<31)
2508 #define PF_FILTER_MASK (3<<23)
2509 #define PF_FILTER_PROGRAMMED (0<<23)
2510 #define PF_FILTER_MED_3x3 (1<<23)
2511 #define PF_FILTER_EDGE_ENHANCE (2<<23)
2512 #define PF_FILTER_EDGE_SOFTEN (3<<23)
2513 #define PFA_WIN_SZ 0x68074
2514 #define PFB_WIN_SZ 0x68874
2515 #define PFA_WIN_POS 0x68070
2516 #define PFB_WIN_POS 0x68870
2517
2518 /* legacy palette */
2519 #define LGC_PALETTE_A 0x4a000
2520 #define LGC_PALETTE_B 0x4a800
2521
2522 /* interrupts */
2523 #define DE_MASTER_IRQ_CONTROL (1 << 31)
2524 #define DE_SPRITEB_FLIP_DONE (1 << 29)
2525 #define DE_SPRITEA_FLIP_DONE (1 << 28)
2526 #define DE_PLANEB_FLIP_DONE (1 << 27)
2527 #define DE_PLANEA_FLIP_DONE (1 << 26)
2528 #define DE_PCU_EVENT (1 << 25)
2529 #define DE_GTT_FAULT (1 << 24)
2530 #define DE_POISON (1 << 23)
2531 #define DE_PERFORM_COUNTER (1 << 22)
2532 #define DE_PCH_EVENT (1 << 21)
2533 #define DE_AUX_CHANNEL_A (1 << 20)
2534 #define DE_DP_A_HOTPLUG (1 << 19)
2535 #define DE_GSE (1 << 18)
2536 #define DE_PIPEB_VBLANK (1 << 15)
2537 #define DE_PIPEB_EVEN_FIELD (1 << 14)
2538 #define DE_PIPEB_ODD_FIELD (1 << 13)
2539 #define DE_PIPEB_LINE_COMPARE (1 << 12)
2540 #define DE_PIPEB_VSYNC (1 << 11)
2541 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2542 #define DE_PIPEA_VBLANK (1 << 7)
2543 #define DE_PIPEA_EVEN_FIELD (1 << 6)
2544 #define DE_PIPEA_ODD_FIELD (1 << 5)
2545 #define DE_PIPEA_LINE_COMPARE (1 << 4)
2546 #define DE_PIPEA_VSYNC (1 << 3)
2547 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2548
2549 #define DEISR 0x44000
2550 #define DEIMR 0x44004
2551 #define DEIIR 0x44008
2552 #define DEIER 0x4400c
2553
2554 /* GT interrupt */
2555 #define GT_PIPE_NOTIFY (1 << 4)
2556 #define GT_SYNC_STATUS (1 << 2)
2557 #define GT_USER_INTERRUPT (1 << 0)
2558 #define GT_BSD_USER_INTERRUPT (1 << 5)
2559
2560
2561 #define GTISR 0x44010
2562 #define GTIMR 0x44014
2563 #define GTIIR 0x44018
2564 #define GTIER 0x4401c
2565
2566 #define ILK_DISPLAY_CHICKEN2 0x42004
2567 #define ILK_DPARB_GATE (1<<22)
2568 #define ILK_VSDPFD_FULL (1<<21)
2569 #define ILK_DSPCLK_GATE 0x42020
2570 #define ILK_DPARB_CLK_GATE (1<<5)
2571 /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2572 #define ILK_CLK_FBC (1<<7)
2573 #define ILK_DPFC_DIS1 (1<<8)
2574 #define ILK_DPFC_DIS2 (1<<9)
2575
2576 #define DISP_ARB_CTL 0x45000
2577 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2578 #define DISP_FBC_WM_DIS (1<<15)
2579
2580 /* PCH */
2581
2582 /* south display engine interrupt */
2583 #define SDE_CRT_HOTPLUG (1 << 11)
2584 #define SDE_PORTD_HOTPLUG (1 << 10)
2585 #define SDE_PORTC_HOTPLUG (1 << 9)
2586 #define SDE_PORTB_HOTPLUG (1 << 8)
2587 #define SDE_SDVOB_HOTPLUG (1 << 6)
2588 #define SDE_HOTPLUG_MASK (0xf << 8)
2589 /* CPT */
2590 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
2591 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2592 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2593 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2594
2595 #define SDEISR 0xc4000
2596 #define SDEIMR 0xc4004
2597 #define SDEIIR 0xc4008
2598 #define SDEIER 0xc400c
2599
2600 /* digital port hotplug */
2601 #define PCH_PORT_HOTPLUG 0xc4030
2602 #define PORTD_HOTPLUG_ENABLE (1 << 20)
2603 #define PORTD_PULSE_DURATION_2ms (0)
2604 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2605 #define PORTD_PULSE_DURATION_6ms (2 << 18)
2606 #define PORTD_PULSE_DURATION_100ms (3 << 18)
2607 #define PORTD_HOTPLUG_NO_DETECT (0)
2608 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2609 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2610 #define PORTC_HOTPLUG_ENABLE (1 << 12)
2611 #define PORTC_PULSE_DURATION_2ms (0)
2612 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2613 #define PORTC_PULSE_DURATION_6ms (2 << 10)
2614 #define PORTC_PULSE_DURATION_100ms (3 << 10)
2615 #define PORTC_HOTPLUG_NO_DETECT (0)
2616 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2617 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2618 #define PORTB_HOTPLUG_ENABLE (1 << 4)
2619 #define PORTB_PULSE_DURATION_2ms (0)
2620 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2621 #define PORTB_PULSE_DURATION_6ms (2 << 2)
2622 #define PORTB_PULSE_DURATION_100ms (3 << 2)
2623 #define PORTB_HOTPLUG_NO_DETECT (0)
2624 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2625 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2626
2627 #define PCH_GPIOA 0xc5010
2628 #define PCH_GPIOB 0xc5014
2629 #define PCH_GPIOC 0xc5018
2630 #define PCH_GPIOD 0xc501c
2631 #define PCH_GPIOE 0xc5020
2632 #define PCH_GPIOF 0xc5024
2633
2634 #define PCH_GMBUS0 0xc5100
2635 #define PCH_GMBUS1 0xc5104
2636 #define PCH_GMBUS2 0xc5108
2637 #define PCH_GMBUS3 0xc510c
2638 #define PCH_GMBUS4 0xc5110
2639 #define PCH_GMBUS5 0xc5120
2640
2641 #define PCH_DPLL_A 0xc6014
2642 #define PCH_DPLL_B 0xc6018
2643 #define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
2644
2645 #define PCH_FPA0 0xc6040
2646 #define PCH_FPA1 0xc6044
2647 #define PCH_FPB0 0xc6048
2648 #define PCH_FPB1 0xc604c
2649 #define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2650 #define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
2651
2652 #define PCH_DPLL_TEST 0xc606c
2653
2654 #define PCH_DREF_CONTROL 0xC6200
2655 #define DREF_CONTROL_MASK 0x7fc3
2656 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2657 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2658 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2659 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2660 #define DREF_SSC_SOURCE_DISABLE (0<<11)
2661 #define DREF_SSC_SOURCE_ENABLE (2<<11)
2662 #define DREF_SSC_SOURCE_MASK (3<<11)
2663 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2664 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2665 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
2666 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
2667 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2668 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2669 #define DREF_SSC4_DOWNSPREAD (0<<6)
2670 #define DREF_SSC4_CENTERSPREAD (1<<6)
2671 #define DREF_SSC1_DISABLE (0<<1)
2672 #define DREF_SSC1_ENABLE (1<<1)
2673 #define DREF_SSC4_DISABLE (0)
2674 #define DREF_SSC4_ENABLE (1)
2675
2676 #define PCH_RAWCLK_FREQ 0xc6204
2677 #define FDL_TP1_TIMER_SHIFT 12
2678 #define FDL_TP1_TIMER_MASK (3<<12)
2679 #define FDL_TP2_TIMER_SHIFT 10
2680 #define FDL_TP2_TIMER_MASK (3<<10)
2681 #define RAWCLK_FREQ_MASK 0x3ff
2682
2683 #define PCH_DPLL_TMR_CFG 0xc6208
2684
2685 #define PCH_SSC4_PARMS 0xc6210
2686 #define PCH_SSC4_AUX_PARMS 0xc6214
2687
2688 #define PCH_DPLL_SEL 0xc7000
2689 #define TRANSA_DPLL_ENABLE (1<<3)
2690 #define TRANSA_DPLLB_SEL (1<<0)
2691 #define TRANSA_DPLLA_SEL 0
2692 #define TRANSB_DPLL_ENABLE (1<<7)
2693 #define TRANSB_DPLLB_SEL (1<<4)
2694 #define TRANSB_DPLLA_SEL (0)
2695 #define TRANSC_DPLL_ENABLE (1<<11)
2696 #define TRANSC_DPLLB_SEL (1<<8)
2697 #define TRANSC_DPLLA_SEL (0)
2698
2699 /* transcoder */
2700
2701 #define TRANS_HTOTAL_A 0xe0000
2702 #define TRANS_HTOTAL_SHIFT 16
2703 #define TRANS_HACTIVE_SHIFT 0
2704 #define TRANS_HBLANK_A 0xe0004
2705 #define TRANS_HBLANK_END_SHIFT 16
2706 #define TRANS_HBLANK_START_SHIFT 0
2707 #define TRANS_HSYNC_A 0xe0008
2708 #define TRANS_HSYNC_END_SHIFT 16
2709 #define TRANS_HSYNC_START_SHIFT 0
2710 #define TRANS_VTOTAL_A 0xe000c
2711 #define TRANS_VTOTAL_SHIFT 16
2712 #define TRANS_VACTIVE_SHIFT 0
2713 #define TRANS_VBLANK_A 0xe0010
2714 #define TRANS_VBLANK_END_SHIFT 16
2715 #define TRANS_VBLANK_START_SHIFT 0
2716 #define TRANS_VSYNC_A 0xe0014
2717 #define TRANS_VSYNC_END_SHIFT 16
2718 #define TRANS_VSYNC_START_SHIFT 0
2719
2720 #define TRANSA_DATA_M1 0xe0030
2721 #define TRANSA_DATA_N1 0xe0034
2722 #define TRANSA_DATA_M2 0xe0038
2723 #define TRANSA_DATA_N2 0xe003c
2724 #define TRANSA_DP_LINK_M1 0xe0040
2725 #define TRANSA_DP_LINK_N1 0xe0044
2726 #define TRANSA_DP_LINK_M2 0xe0048
2727 #define TRANSA_DP_LINK_N2 0xe004c
2728
2729 #define TRANS_HTOTAL_B 0xe1000
2730 #define TRANS_HBLANK_B 0xe1004
2731 #define TRANS_HSYNC_B 0xe1008
2732 #define TRANS_VTOTAL_B 0xe100c
2733 #define TRANS_VBLANK_B 0xe1010
2734 #define TRANS_VSYNC_B 0xe1014
2735
2736 #define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2737 #define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2738 #define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2739 #define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2740 #define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2741 #define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2742
2743 #define TRANSB_DATA_M1 0xe1030
2744 #define TRANSB_DATA_N1 0xe1034
2745 #define TRANSB_DATA_M2 0xe1038
2746 #define TRANSB_DATA_N2 0xe103c
2747 #define TRANSB_DP_LINK_M1 0xe1040
2748 #define TRANSB_DP_LINK_N1 0xe1044
2749 #define TRANSB_DP_LINK_M2 0xe1048
2750 #define TRANSB_DP_LINK_N2 0xe104c
2751
2752 #define TRANSACONF 0xf0008
2753 #define TRANSBCONF 0xf1008
2754 #define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
2755 #define TRANS_DISABLE (0<<31)
2756 #define TRANS_ENABLE (1<<31)
2757 #define TRANS_STATE_MASK (1<<30)
2758 #define TRANS_STATE_DISABLE (0<<30)
2759 #define TRANS_STATE_ENABLE (1<<30)
2760 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
2761 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
2762 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
2763 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
2764 #define TRANS_DP_AUDIO_ONLY (1<<26)
2765 #define TRANS_DP_VIDEO_AUDIO (0<<26)
2766 #define TRANS_PROGRESSIVE (0<<21)
2767 #define TRANS_8BPC (0<<5)
2768 #define TRANS_10BPC (1<<5)
2769 #define TRANS_6BPC (2<<5)
2770 #define TRANS_12BPC (3<<5)
2771
2772 #define FDI_RXA_CHICKEN 0xc200c
2773 #define FDI_RXB_CHICKEN 0xc2010
2774 #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2775
2776 /* CPU: FDI_TX */
2777 #define FDI_TXA_CTL 0x60100
2778 #define FDI_TXB_CTL 0x61100
2779 #define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
2780 #define FDI_TX_DISABLE (0<<31)
2781 #define FDI_TX_ENABLE (1<<31)
2782 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2783 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2784 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2785 #define FDI_LINK_TRAIN_NONE (3<<28)
2786 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2787 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2788 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2789 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2790 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2791 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2792 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2793 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2794 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2795 SNB has different settings. */
2796 /* SNB A-stepping */
2797 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2798 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2799 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2800 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2801 /* SNB B-stepping */
2802 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2803 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2804 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2805 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2806 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
2807 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
2808 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
2809 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
2810 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
2811 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2812 /* Ironlake: hardwired to 1 */
2813 #define FDI_TX_PLL_ENABLE (1<<14)
2814 /* both Tx and Rx */
2815 #define FDI_SCRAMBLING_ENABLE (0<<7)
2816 #define FDI_SCRAMBLING_DISABLE (1<<7)
2817
2818 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2819 #define FDI_RXA_CTL 0xf000c
2820 #define FDI_RXB_CTL 0xf100c
2821 #define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
2822 #define FDI_RX_ENABLE (1<<31)
2823 /* train, dp width same as FDI_TX */
2824 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
2825 #define FDI_8BPC (0<<16)
2826 #define FDI_10BPC (1<<16)
2827 #define FDI_6BPC (2<<16)
2828 #define FDI_12BPC (3<<16)
2829 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2830 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2831 #define FDI_RX_PLL_ENABLE (1<<13)
2832 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2833 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2834 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2835 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2836 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2837 #define FDI_PCDCLK (1<<4)
2838 /* CPT */
2839 #define FDI_AUTO_TRAINING (1<<10)
2840 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2841 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2842 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2843 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2844 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
2845
2846 #define FDI_RXA_MISC 0xf0010
2847 #define FDI_RXB_MISC 0xf1010
2848 #define FDI_RXA_TUSIZE1 0xf0030
2849 #define FDI_RXA_TUSIZE2 0xf0038
2850 #define FDI_RXB_TUSIZE1 0xf1030
2851 #define FDI_RXB_TUSIZE2 0xf1038
2852 #define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2853 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2854 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
2855
2856 /* FDI_RX interrupt register format */
2857 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
2858 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2859 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2860 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2861 #define FDI_RX_FS_CODE_ERR (1<<6)
2862 #define FDI_RX_FE_CODE_ERR (1<<5)
2863 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2864 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
2865 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2866 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2867 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2868
2869 #define FDI_RXA_IIR 0xf0014
2870 #define FDI_RXA_IMR 0xf0018
2871 #define FDI_RXB_IIR 0xf1014
2872 #define FDI_RXB_IMR 0xf1018
2873 #define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2874 #define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
2875
2876 #define FDI_PLL_CTL_1 0xfe000
2877 #define FDI_PLL_CTL_2 0xfe004
2878
2879 /* CRT */
2880 #define PCH_ADPA 0xe1100
2881 #define ADPA_TRANS_SELECT_MASK (1<<30)
2882 #define ADPA_TRANS_A_SELECT 0
2883 #define ADPA_TRANS_B_SELECT (1<<30)
2884 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2885 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2886 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2887 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2888 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2889 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2890 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2891 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2892 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2893 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2894 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2895 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2896 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2897 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2898 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2899 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2900 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2901 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2902 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2903
2904 /* or SDVOB */
2905 #define HDMIB 0xe1140
2906 #define PORT_ENABLE (1 << 31)
2907 #define TRANSCODER_A (0)
2908 #define TRANSCODER_B (1 << 30)
2909 #define COLOR_FORMAT_8bpc (0)
2910 #define COLOR_FORMAT_12bpc (3 << 26)
2911 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
2912 #define SDVO_ENCODING (0)
2913 #define TMDS_ENCODING (2 << 10)
2914 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2915 /* CPT */
2916 #define HDMI_MODE_SELECT (1 << 9)
2917 #define DVI_MODE_SELECT (0)
2918 #define SDVOB_BORDER_ENABLE (1 << 7)
2919 #define AUDIO_ENABLE (1 << 6)
2920 #define VSYNC_ACTIVE_HIGH (1 << 4)
2921 #define HSYNC_ACTIVE_HIGH (1 << 3)
2922 #define PORT_DETECTED (1 << 2)
2923
2924 /* PCH SDVOB multiplex with HDMIB */
2925 #define PCH_SDVOB HDMIB
2926
2927 #define HDMIC 0xe1150
2928 #define HDMID 0xe1160
2929
2930 #define PCH_LVDS 0xe1180
2931 #define LVDS_DETECTED (1 << 1)
2932
2933 #define BLC_PWM_CPU_CTL2 0x48250
2934 #define PWM_ENABLE (1 << 31)
2935 #define PWM_PIPE_A (0 << 29)
2936 #define PWM_PIPE_B (1 << 29)
2937 #define BLC_PWM_CPU_CTL 0x48254
2938
2939 #define BLC_PWM_PCH_CTL1 0xc8250
2940 #define PWM_PCH_ENABLE (1 << 31)
2941 #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2942 #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2943 #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2944 #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2945
2946 #define BLC_PWM_PCH_CTL2 0xc8254
2947
2948 #define PCH_PP_STATUS 0xc7200
2949 #define PCH_PP_CONTROL 0xc7204
2950 #define PANEL_UNLOCK_REGS (0xabcd << 16)
2951 #define EDP_FORCE_VDD (1 << 3)
2952 #define EDP_BLC_ENABLE (1 << 2)
2953 #define PANEL_POWER_RESET (1 << 1)
2954 #define PANEL_POWER_OFF (0 << 0)
2955 #define PANEL_POWER_ON (1 << 0)
2956 #define PCH_PP_ON_DELAYS 0xc7208
2957 #define EDP_PANEL (1 << 30)
2958 #define PCH_PP_OFF_DELAYS 0xc720c
2959 #define PCH_PP_DIVISOR 0xc7210
2960
2961 #define PCH_DP_B 0xe4100
2962 #define PCH_DPB_AUX_CH_CTL 0xe4110
2963 #define PCH_DPB_AUX_CH_DATA1 0xe4114
2964 #define PCH_DPB_AUX_CH_DATA2 0xe4118
2965 #define PCH_DPB_AUX_CH_DATA3 0xe411c
2966 #define PCH_DPB_AUX_CH_DATA4 0xe4120
2967 #define PCH_DPB_AUX_CH_DATA5 0xe4124
2968
2969 #define PCH_DP_C 0xe4200
2970 #define PCH_DPC_AUX_CH_CTL 0xe4210
2971 #define PCH_DPC_AUX_CH_DATA1 0xe4214
2972 #define PCH_DPC_AUX_CH_DATA2 0xe4218
2973 #define PCH_DPC_AUX_CH_DATA3 0xe421c
2974 #define PCH_DPC_AUX_CH_DATA4 0xe4220
2975 #define PCH_DPC_AUX_CH_DATA5 0xe4224
2976
2977 #define PCH_DP_D 0xe4300
2978 #define PCH_DPD_AUX_CH_CTL 0xe4310
2979 #define PCH_DPD_AUX_CH_DATA1 0xe4314
2980 #define PCH_DPD_AUX_CH_DATA2 0xe4318
2981 #define PCH_DPD_AUX_CH_DATA3 0xe431c
2982 #define PCH_DPD_AUX_CH_DATA4 0xe4320
2983 #define PCH_DPD_AUX_CH_DATA5 0xe4324
2984
2985 /* CPT */
2986 #define PORT_TRANS_A_SEL_CPT 0
2987 #define PORT_TRANS_B_SEL_CPT (1<<29)
2988 #define PORT_TRANS_C_SEL_CPT (2<<29)
2989 #define PORT_TRANS_SEL_MASK (3<<29)
2990
2991 #define TRANS_DP_CTL_A 0xe0300
2992 #define TRANS_DP_CTL_B 0xe1300
2993 #define TRANS_DP_CTL_C 0xe2300
2994 #define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
2995 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
2996 #define TRANS_DP_PORT_SEL_B (0<<29)
2997 #define TRANS_DP_PORT_SEL_C (1<<29)
2998 #define TRANS_DP_PORT_SEL_D (2<<29)
2999 #define TRANS_DP_PORT_SEL_MASK (3<<29)
3000 #define TRANS_DP_AUDIO_ONLY (1<<26)
3001 #define TRANS_DP_ENH_FRAMING (1<<18)
3002 #define TRANS_DP_8BPC (0<<9)
3003 #define TRANS_DP_10BPC (1<<9)
3004 #define TRANS_DP_6BPC (2<<9)
3005 #define TRANS_DP_12BPC (3<<9)
3006 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3007 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
3008 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3009 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
3010 #define TRANS_DP_SYNC_MASK (3<<3)
3011
3012 /* SNB eDP training params */
3013 /* SNB A-stepping */
3014 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3015 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3016 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3017 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3018 /* SNB B-stepping */
3019 #define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3020 #define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3021 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3022 #define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3023 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3024
3025 #endif /* _I915_REG_H_ */
This page took 0.089391 seconds and 6 git commands to generate.