drm/i915: Flush GPU rendering with a lockless wait during a pagefault
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
30
31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
33 #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34 #define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
36 /* PCI config space */
37
38 #define HPLLCC 0xc0 /* 855 only */
39 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
40 #define GC_CLOCK_133_200 (0 << 0)
41 #define GC_CLOCK_100_200 (1 << 0)
42 #define GC_CLOCK_100_133 (2 << 0)
43 #define GC_CLOCK_166_250 (3 << 0)
44 #define GCFGC2 0xda
45 #define GCFGC 0xf0 /* 915+ only */
46 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
49 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
55 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
56 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
75 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
77
78 /* Graphics reset regs */
79 #define I965_GDRST 0xc0 /* PCI config register */
80 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
81 #define GRDOM_FULL (0<<2)
82 #define GRDOM_RENDER (1<<2)
83 #define GRDOM_MEDIA (3<<2)
84 #define GRDOM_MASK (3<<2)
85 #define GRDOM_RESET_ENABLE (1<<0)
86
87 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88 #define GEN6_MBC_SNPCR_SHIFT 21
89 #define GEN6_MBC_SNPCR_MASK (3<<21)
90 #define GEN6_MBC_SNPCR_MAX (0<<21)
91 #define GEN6_MBC_SNPCR_MED (1<<21)
92 #define GEN6_MBC_SNPCR_LOW (2<<21)
93 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
95 #define GEN6_MBCTL 0x0907c
96 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
102 #define GEN6_GDRST 0x941c
103 #define GEN6_GRDOM_FULL (1 << 0)
104 #define GEN6_GRDOM_RENDER (1 << 1)
105 #define GEN6_GRDOM_MEDIA (1 << 2)
106 #define GEN6_GRDOM_BLT (1 << 3)
107
108 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111 #define PP_DIR_DCLV_2G 0xffffffff
112
113 #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114 #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
116 #define GAM_ECOCHK 0x4090
117 #define ECOCHK_SNB_BIT (1<<10)
118 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
119 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
121 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
126
127 #define GAC_ECO_BITS 0x14090
128 #define ECOBITS_SNB_BIT (1<<13)
129 #define ECOBITS_PPGTT_CACHE64B (3<<8)
130 #define ECOBITS_PPGTT_CACHE4B (0<<8)
131
132 #define GAB_CTL 0x24000
133 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
135 /* VGA stuff */
136
137 #define VGA_ST01_MDA 0x3ba
138 #define VGA_ST01_CGA 0x3da
139
140 #define VGA_MSR_WRITE 0x3c2
141 #define VGA_MSR_READ 0x3cc
142 #define VGA_MSR_MEM_EN (1<<1)
143 #define VGA_MSR_CGA_MODE (1<<0)
144
145 #define VGA_SR_INDEX 0x3c4
146 #define SR01 1
147 #define VGA_SR_DATA 0x3c5
148
149 #define VGA_AR_INDEX 0x3c0
150 #define VGA_AR_VID_EN (1<<5)
151 #define VGA_AR_DATA_WRITE 0x3c0
152 #define VGA_AR_DATA_READ 0x3c1
153
154 #define VGA_GR_INDEX 0x3ce
155 #define VGA_GR_DATA 0x3cf
156 /* GR05 */
157 #define VGA_GR_MEM_READ_MODE_SHIFT 3
158 #define VGA_GR_MEM_READ_MODE_PLANE 1
159 /* GR06 */
160 #define VGA_GR_MEM_MODE_MASK 0xc
161 #define VGA_GR_MEM_MODE_SHIFT 2
162 #define VGA_GR_MEM_A0000_AFFFF 0
163 #define VGA_GR_MEM_A0000_BFFFF 1
164 #define VGA_GR_MEM_B0000_B7FFF 2
165 #define VGA_GR_MEM_B0000_BFFFF 3
166
167 #define VGA_DACMASK 0x3c6
168 #define VGA_DACRX 0x3c7
169 #define VGA_DACWX 0x3c8
170 #define VGA_DACDATA 0x3c9
171
172 #define VGA_CR_INDEX_MDA 0x3b4
173 #define VGA_CR_DATA_MDA 0x3b5
174 #define VGA_CR_INDEX_CGA 0x3d4
175 #define VGA_CR_DATA_CGA 0x3d5
176
177 /*
178 * Memory interface instructions used by the kernel
179 */
180 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
181
182 #define MI_NOOP MI_INSTR(0, 0)
183 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
184 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
185 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
186 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
187 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
188 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
189 #define MI_FLUSH MI_INSTR(0x04, 0)
190 #define MI_READ_FLUSH (1 << 0)
191 #define MI_EXE_FLUSH (1 << 1)
192 #define MI_NO_WRITE_FLUSH (1 << 2)
193 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
194 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
195 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
196 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
197 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
198 #define MI_ARB_ENABLE (1<<0)
199 #define MI_ARB_DISABLE (0<<0)
200 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
201 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
202 #define MI_SUSPEND_FLUSH_EN (1<<0)
203 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
204 #define MI_OVERLAY_CONTINUE (0x0<<21)
205 #define MI_OVERLAY_ON (0x1<<21)
206 #define MI_OVERLAY_OFF (0x2<<21)
207 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
208 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
209 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
210 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
211 /* IVB has funny definitions for which plane to flip. */
212 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
213 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
214 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
215 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
216 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
217 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
218 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
219 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
220 #define MI_SEMAPHORE_UPDATE (1<<21)
221 #define MI_SEMAPHORE_COMPARE (1<<20)
222 #define MI_SEMAPHORE_REGISTER (1<<18)
223 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
224 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
225 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
226 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
227 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
228 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
229 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
230 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
231 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
232 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
233 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
234 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
235 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
236 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
237 #define MI_MM_SPACE_GTT (1<<8)
238 #define MI_MM_SPACE_PHYSICAL (0<<8)
239 #define MI_SAVE_EXT_STATE_EN (1<<3)
240 #define MI_RESTORE_EXT_STATE_EN (1<<2)
241 #define MI_FORCE_RESTORE (1<<1)
242 #define MI_RESTORE_INHIBIT (1<<0)
243 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
244 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
245 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
246 #define MI_STORE_DWORD_INDEX_SHIFT 2
247 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
248 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
249 * simply ignores the register load under certain conditions.
250 * - One can actually load arbitrary many arbitrary registers: Simply issue x
251 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
252 */
253 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
254 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
255 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
256 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
257 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
258 #define MI_INVALIDATE_TLB (1<<18)
259 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
260 #define MI_INVALIDATE_BSD (1<<7)
261 #define MI_FLUSH_DW_USE_GTT (1<<2)
262 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
263 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
264 #define MI_BATCH_NON_SECURE (1)
265 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
266 #define MI_BATCH_NON_SECURE_I965 (1<<8)
267 #define MI_BATCH_PPGTT_HSW (1<<8)
268 #define MI_BATCH_NON_SECURE_HSW (1<<13)
269 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
270 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
271 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
272
273
274 #define MI_PREDICATE_RESULT_2 (0x2214)
275 #define LOWER_SLICE_ENABLED (1<<0)
276 #define LOWER_SLICE_DISABLED (0<<0)
277
278 /*
279 * 3D instructions used by the kernel
280 */
281 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
282
283 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
284 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
285 #define SC_UPDATE_SCISSOR (0x1<<1)
286 #define SC_ENABLE_MASK (0x1<<0)
287 #define SC_ENABLE (0x1<<0)
288 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
289 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
290 #define SCI_YMIN_MASK (0xffff<<16)
291 #define SCI_XMIN_MASK (0xffff<<0)
292 #define SCI_YMAX_MASK (0xffff<<16)
293 #define SCI_XMAX_MASK (0xffff<<0)
294 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
295 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
296 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
297 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
298 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
299 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
300 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
301 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
302 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
303 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
304 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
305 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
306 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
307 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
308 #define BLT_DEPTH_8 (0<<24)
309 #define BLT_DEPTH_16_565 (1<<24)
310 #define BLT_DEPTH_16_1555 (2<<24)
311 #define BLT_DEPTH_32 (3<<24)
312 #define BLT_ROP_GXCOPY (0xcc<<16)
313 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
314 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
315 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
316 #define ASYNC_FLIP (1<<22)
317 #define DISPLAY_PLANE_A (0<<20)
318 #define DISPLAY_PLANE_B (1<<20)
319 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
320 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
321 #define PIPE_CONTROL_CS_STALL (1<<20)
322 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
323 #define PIPE_CONTROL_QW_WRITE (1<<14)
324 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
325 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
326 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
327 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
328 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
329 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
330 #define PIPE_CONTROL_NOTIFY (1<<8)
331 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
332 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
333 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
334 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
335 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
336 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
337
338
339 /*
340 * Reset registers
341 */
342 #define DEBUG_RESET_I830 0x6070
343 #define DEBUG_RESET_FULL (1<<7)
344 #define DEBUG_RESET_RENDER (1<<8)
345 #define DEBUG_RESET_DISPLAY (1<<9)
346
347 /*
348 * IOSF sideband
349 */
350 #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
351 #define IOSF_DEVFN_SHIFT 24
352 #define IOSF_OPCODE_SHIFT 16
353 #define IOSF_PORT_SHIFT 8
354 #define IOSF_BYTE_ENABLES_SHIFT 4
355 #define IOSF_BAR_SHIFT 1
356 #define IOSF_SB_BUSY (1<<0)
357 #define IOSF_PORT_BUNIT 0x3
358 #define IOSF_PORT_PUNIT 0x4
359 #define IOSF_PORT_NC 0x11
360 #define IOSF_PORT_DPIO 0x12
361 #define IOSF_PORT_GPIO_NC 0x13
362 #define IOSF_PORT_CCK 0x14
363 #define IOSF_PORT_CCU 0xA9
364 #define IOSF_PORT_GPS_CORE 0x48
365 #define IOSF_PORT_FLISDSI 0x1B
366 #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
367 #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
368
369 /* See configdb bunit SB addr map */
370 #define BUNIT_REG_BISOC 0x11
371
372 #define PUNIT_OPCODE_REG_READ 6
373 #define PUNIT_OPCODE_REG_WRITE 7
374
375 #define PUNIT_REG_DSPFREQ 0x36
376 #define DSPFREQSTAT_SHIFT 30
377 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
378 #define DSPFREQGUAR_SHIFT 14
379 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
380 #define PUNIT_REG_PWRGT_CTRL 0x60
381 #define PUNIT_REG_PWRGT_STATUS 0x61
382 #define PUNIT_CLK_GATE 1
383 #define PUNIT_PWR_RESET 2
384 #define PUNIT_PWR_GATE 3
385 #define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
386 #define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
387 #define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
388
389 #define PUNIT_REG_GPU_LFM 0xd3
390 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
391 #define PUNIT_REG_GPU_FREQ_STS 0xd8
392 #define GENFREQSTATUS (1<<0)
393 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
394
395 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
396 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
397
398 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
399 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
400 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
401 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
402 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
403 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
404 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
405 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
406 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
407 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
408
409 /* vlv2 north clock has */
410 #define CCK_FUSE_REG 0x8
411 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
412 #define CCK_REG_DSI_PLL_FUSE 0x44
413 #define CCK_REG_DSI_PLL_CONTROL 0x48
414 #define DSI_PLL_VCO_EN (1 << 31)
415 #define DSI_PLL_LDO_GATE (1 << 30)
416 #define DSI_PLL_P1_POST_DIV_SHIFT 17
417 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
418 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
419 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
420 #define DSI_PLL_MUX_MASK (3 << 9)
421 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
422 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
423 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
424 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
425 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
426 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
427 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
428 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
429 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
430 #define DSI_PLL_LOCK (1 << 0)
431 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
432 #define DSI_PLL_LFSR (1 << 31)
433 #define DSI_PLL_FRACTION_EN (1 << 30)
434 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
435 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
436 #define DSI_PLL_USYNC_CNT_SHIFT 18
437 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
438 #define DSI_PLL_N1_DIV_SHIFT 16
439 #define DSI_PLL_N1_DIV_MASK (3 << 16)
440 #define DSI_PLL_M1_DIV_SHIFT 0
441 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
442 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
443
444 /*
445 * DPIO - a special bus for various display related registers to hide behind
446 *
447 * DPIO is VLV only.
448 *
449 * Note: digital port B is DDI0, digital pot C is DDI1
450 */
451 #define DPIO_DEVFN 0
452 #define DPIO_OPCODE_REG_WRITE 1
453 #define DPIO_OPCODE_REG_READ 0
454
455 #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
456 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
457 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
458 #define DPIO_SFR_BYPASS (1<<1)
459 #define DPIO_CMNRST (1<<0)
460
461 #define DPIO_PHY(pipe) ((pipe) >> 1)
462 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
463
464 /*
465 * Per pipe/PLL DPIO regs
466 */
467 #define _VLV_PLL_DW3_CH0 0x800c
468 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
469 #define DPIO_POST_DIV_DAC 0
470 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
471 #define DPIO_POST_DIV_LVDS1 2
472 #define DPIO_POST_DIV_LVDS2 3
473 #define DPIO_K_SHIFT (24) /* 4 bits */
474 #define DPIO_P1_SHIFT (21) /* 3 bits */
475 #define DPIO_P2_SHIFT (16) /* 5 bits */
476 #define DPIO_N_SHIFT (12) /* 4 bits */
477 #define DPIO_ENABLE_CALIBRATION (1<<11)
478 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
479 #define DPIO_M2DIV_MASK 0xff
480 #define _VLV_PLL_DW3_CH1 0x802c
481 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
482
483 #define _VLV_PLL_DW5_CH0 0x8014
484 #define DPIO_REFSEL_OVERRIDE 27
485 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
486 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
487 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
488 #define DPIO_PLL_REFCLK_SEL_MASK 3
489 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
490 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
491 #define _VLV_PLL_DW5_CH1 0x8034
492 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
493
494 #define _VLV_PLL_DW7_CH0 0x801c
495 #define _VLV_PLL_DW7_CH1 0x803c
496 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
497
498 #define _VLV_PLL_DW8_CH0 0x8040
499 #define _VLV_PLL_DW8_CH1 0x8060
500 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
501
502 #define VLV_PLL_DW9_BCAST 0xc044
503 #define _VLV_PLL_DW9_CH0 0x8044
504 #define _VLV_PLL_DW9_CH1 0x8064
505 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
506
507 #define _VLV_PLL_DW10_CH0 0x8048
508 #define _VLV_PLL_DW10_CH1 0x8068
509 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
510
511 #define _VLV_PLL_DW11_CH0 0x804c
512 #define _VLV_PLL_DW11_CH1 0x806c
513 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
514
515 /* Spec for ref block start counts at DW10 */
516 #define VLV_REF_DW13 0x80ac
517
518 #define VLV_CMN_DW0 0x8100
519
520 /*
521 * Per DDI channel DPIO regs
522 */
523
524 #define _VLV_PCS_DW0_CH0 0x8200
525 #define _VLV_PCS_DW0_CH1 0x8400
526 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
527 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
528 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
529
530 #define _VLV_PCS_DW1_CH0 0x8204
531 #define _VLV_PCS_DW1_CH1 0x8404
532 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
533 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
534 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
535 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
536 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
537
538 #define _VLV_PCS_DW8_CH0 0x8220
539 #define _VLV_PCS_DW8_CH1 0x8420
540 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
541
542 #define _VLV_PCS01_DW8_CH0 0x0220
543 #define _VLV_PCS23_DW8_CH0 0x0420
544 #define _VLV_PCS01_DW8_CH1 0x2620
545 #define _VLV_PCS23_DW8_CH1 0x2820
546 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
547 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
548
549 #define _VLV_PCS_DW9_CH0 0x8224
550 #define _VLV_PCS_DW9_CH1 0x8424
551 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
552
553 #define _VLV_PCS_DW11_CH0 0x822c
554 #define _VLV_PCS_DW11_CH1 0x842c
555 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
556
557 #define _VLV_PCS_DW12_CH0 0x8230
558 #define _VLV_PCS_DW12_CH1 0x8430
559 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
560
561 #define _VLV_PCS_DW14_CH0 0x8238
562 #define _VLV_PCS_DW14_CH1 0x8438
563 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
564
565 #define _VLV_PCS_DW23_CH0 0x825c
566 #define _VLV_PCS_DW23_CH1 0x845c
567 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
568
569 #define _VLV_TX_DW2_CH0 0x8288
570 #define _VLV_TX_DW2_CH1 0x8488
571 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
572
573 #define _VLV_TX_DW3_CH0 0x828c
574 #define _VLV_TX_DW3_CH1 0x848c
575 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
576
577 #define _VLV_TX_DW4_CH0 0x8290
578 #define _VLV_TX_DW4_CH1 0x8490
579 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
580
581 #define _VLV_TX3_DW4_CH0 0x690
582 #define _VLV_TX3_DW4_CH1 0x2a90
583 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
584
585 #define _VLV_TX_DW5_CH0 0x8294
586 #define _VLV_TX_DW5_CH1 0x8494
587 #define DPIO_TX_OCALINIT_EN (1<<31)
588 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
589
590 #define _VLV_TX_DW11_CH0 0x82ac
591 #define _VLV_TX_DW11_CH1 0x84ac
592 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
593
594 #define _VLV_TX_DW14_CH0 0x82b8
595 #define _VLV_TX_DW14_CH1 0x84b8
596 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
597
598 /*
599 * Fence registers
600 */
601 #define FENCE_REG_830_0 0x2000
602 #define FENCE_REG_945_8 0x3000
603 #define I830_FENCE_START_MASK 0x07f80000
604 #define I830_FENCE_TILING_Y_SHIFT 12
605 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
606 #define I830_FENCE_PITCH_SHIFT 4
607 #define I830_FENCE_REG_VALID (1<<0)
608 #define I915_FENCE_MAX_PITCH_VAL 4
609 #define I830_FENCE_MAX_PITCH_VAL 6
610 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
611
612 #define I915_FENCE_START_MASK 0x0ff00000
613 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
614
615 #define FENCE_REG_965_0 0x03000
616 #define I965_FENCE_PITCH_SHIFT 2
617 #define I965_FENCE_TILING_Y_SHIFT 1
618 #define I965_FENCE_REG_VALID (1<<0)
619 #define I965_FENCE_MAX_PITCH_VAL 0x0400
620
621 #define FENCE_REG_SANDYBRIDGE_0 0x100000
622 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
623 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
624
625 /* control register for cpu gtt access */
626 #define TILECTL 0x101000
627 #define TILECTL_SWZCTL (1 << 0)
628 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
629 #define TILECTL_BACKSNOOP_DIS (1 << 3)
630
631 /*
632 * Instruction and interrupt control regs
633 */
634 #define PGTBL_ER 0x02024
635 #define RENDER_RING_BASE 0x02000
636 #define BSD_RING_BASE 0x04000
637 #define GEN6_BSD_RING_BASE 0x12000
638 #define VEBOX_RING_BASE 0x1a000
639 #define BLT_RING_BASE 0x22000
640 #define RING_TAIL(base) ((base)+0x30)
641 #define RING_HEAD(base) ((base)+0x34)
642 #define RING_START(base) ((base)+0x38)
643 #define RING_CTL(base) ((base)+0x3c)
644 #define RING_SYNC_0(base) ((base)+0x40)
645 #define RING_SYNC_1(base) ((base)+0x44)
646 #define RING_SYNC_2(base) ((base)+0x48)
647 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
648 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
649 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
650 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
651 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
652 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
653 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
654 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
655 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
656 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
657 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
658 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
659 #define GEN6_NOSYNC 0
660 #define RING_MAX_IDLE(base) ((base)+0x54)
661 #define RING_HWS_PGA(base) ((base)+0x80)
662 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
663 #define ARB_MODE 0x04030
664 #define ARB_MODE_SWIZZLE_SNB (1<<4)
665 #define ARB_MODE_SWIZZLE_IVB (1<<5)
666 #define GAMTARBMODE 0x04a08
667 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
668 #define ARB_MODE_SWIZZLE_BDW (1<<1)
669 #define RENDER_HWS_PGA_GEN7 (0x04080)
670 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
671 #define RING_FAULT_GTTSEL_MASK (1<<11)
672 #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
673 #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
674 #define RING_FAULT_VALID (1<<0)
675 #define DONE_REG 0x40b0
676 #define GEN8_PRIVATE_PAT 0x40e0
677 #define BSD_HWS_PGA_GEN7 (0x04180)
678 #define BLT_HWS_PGA_GEN7 (0x04280)
679 #define VEBOX_HWS_PGA_GEN7 (0x04380)
680 #define RING_ACTHD(base) ((base)+0x74)
681 #define RING_NOPID(base) ((base)+0x94)
682 #define RING_IMR(base) ((base)+0xa8)
683 #define RING_TIMESTAMP(base) ((base)+0x358)
684 #define TAIL_ADDR 0x001FFFF8
685 #define HEAD_WRAP_COUNT 0xFFE00000
686 #define HEAD_WRAP_ONE 0x00200000
687 #define HEAD_ADDR 0x001FFFFC
688 #define RING_NR_PAGES 0x001FF000
689 #define RING_REPORT_MASK 0x00000006
690 #define RING_REPORT_64K 0x00000002
691 #define RING_REPORT_128K 0x00000004
692 #define RING_NO_REPORT 0x00000000
693 #define RING_VALID_MASK 0x00000001
694 #define RING_VALID 0x00000001
695 #define RING_INVALID 0x00000000
696 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
697 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
698 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
699 #if 0
700 #define PRB0_TAIL 0x02030
701 #define PRB0_HEAD 0x02034
702 #define PRB0_START 0x02038
703 #define PRB0_CTL 0x0203c
704 #define PRB1_TAIL 0x02040 /* 915+ only */
705 #define PRB1_HEAD 0x02044 /* 915+ only */
706 #define PRB1_START 0x02048 /* 915+ only */
707 #define PRB1_CTL 0x0204c /* 915+ only */
708 #endif
709 #define IPEIR_I965 0x02064
710 #define IPEHR_I965 0x02068
711 #define INSTDONE_I965 0x0206c
712 #define GEN7_INSTDONE_1 0x0206c
713 #define GEN7_SC_INSTDONE 0x07100
714 #define GEN7_SAMPLER_INSTDONE 0x0e160
715 #define GEN7_ROW_INSTDONE 0x0e164
716 #define I915_NUM_INSTDONE_REG 4
717 #define RING_IPEIR(base) ((base)+0x64)
718 #define RING_IPEHR(base) ((base)+0x68)
719 #define RING_INSTDONE(base) ((base)+0x6c)
720 #define RING_INSTPS(base) ((base)+0x70)
721 #define RING_DMA_FADD(base) ((base)+0x78)
722 #define RING_INSTPM(base) ((base)+0xc0)
723 #define INSTPS 0x02070 /* 965+ only */
724 #define INSTDONE1 0x0207c /* 965+ only */
725 #define ACTHD_I965 0x02074
726 #define HWS_PGA 0x02080
727 #define HWS_ADDRESS_MASK 0xfffff000
728 #define HWS_START_ADDRESS_SHIFT 4
729 #define PWRCTXA 0x2088 /* 965GM+ only */
730 #define PWRCTX_EN (1<<0)
731 #define IPEIR 0x02088
732 #define IPEHR 0x0208c
733 #define INSTDONE 0x02090
734 #define NOPID 0x02094
735 #define HWSTAM 0x02098
736 #define DMA_FADD_I8XX 0x020d0
737 #define RING_BBSTATE(base) ((base)+0x110)
738 #define RING_BBADDR(base) ((base)+0x140)
739 #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
740
741 #define ERROR_GEN6 0x040a0
742 #define GEN7_ERR_INT 0x44040
743 #define ERR_INT_POISON (1<<31)
744 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
745 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
746 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
747 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
748 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
749 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
750 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
751 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
752 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
753
754 #define FPGA_DBG 0x42300
755 #define FPGA_DBG_RM_NOCLAIM (1<<31)
756
757 #define DERRMR 0x44050
758 /* Note that HBLANK events are reserved on bdw+ */
759 #define DERRMR_PIPEA_SCANLINE (1<<0)
760 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
761 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
762 #define DERRMR_PIPEA_VBLANK (1<<3)
763 #define DERRMR_PIPEA_HBLANK (1<<5)
764 #define DERRMR_PIPEB_SCANLINE (1<<8)
765 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
766 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
767 #define DERRMR_PIPEB_VBLANK (1<<11)
768 #define DERRMR_PIPEB_HBLANK (1<<13)
769 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
770 #define DERRMR_PIPEC_SCANLINE (1<<14)
771 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
772 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
773 #define DERRMR_PIPEC_VBLANK (1<<21)
774 #define DERRMR_PIPEC_HBLANK (1<<22)
775
776
777 /* GM45+ chicken bits -- debug workaround bits that may be required
778 * for various sorts of correct behavior. The top 16 bits of each are
779 * the enables for writing to the corresponding low bit.
780 */
781 #define _3D_CHICKEN 0x02084
782 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
783 #define _3D_CHICKEN2 0x0208c
784 /* Disables pipelining of read flushes past the SF-WIZ interface.
785 * Required on all Ironlake steppings according to the B-Spec, but the
786 * particular danger of not doing so is not specified.
787 */
788 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
789 #define _3D_CHICKEN3 0x02090
790 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
791 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
792 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
793 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
794
795 #define MI_MODE 0x0209c
796 # define VS_TIMER_DISPATCH (1 << 6)
797 # define MI_FLUSH_ENABLE (1 << 12)
798 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
799
800 #define GEN6_GT_MODE 0x20d0
801 #define GEN6_GT_MODE_HI (1 << 9)
802 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
803
804 #define GFX_MODE 0x02520
805 #define GFX_MODE_GEN7 0x0229c
806 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
807 #define GFX_RUN_LIST_ENABLE (1<<15)
808 #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
809 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
810 #define GFX_REPLAY_MODE (1<<11)
811 #define GFX_PSMI_GRANULARITY (1<<10)
812 #define GFX_PPGTT_ENABLE (1<<9)
813
814 #define VLV_DISPLAY_BASE 0x180000
815
816 #define SCPD0 0x0209c /* 915+ only */
817 #define IER 0x020a0
818 #define IIR 0x020a4
819 #define IMR 0x020a8
820 #define ISR 0x020ac
821 #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
822 #define GCFG_DIS (1<<8)
823 #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
824 #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
825 #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
826 #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
827 #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
828 #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
829 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
830 #define EIR 0x020b0
831 #define EMR 0x020b4
832 #define ESR 0x020b8
833 #define GM45_ERROR_PAGE_TABLE (1<<5)
834 #define GM45_ERROR_MEM_PRIV (1<<4)
835 #define I915_ERROR_PAGE_TABLE (1<<4)
836 #define GM45_ERROR_CP_PRIV (1<<3)
837 #define I915_ERROR_MEMORY_REFRESH (1<<1)
838 #define I915_ERROR_INSTRUCTION (1<<0)
839 #define INSTPM 0x020c0
840 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
841 #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
842 will not assert AGPBUSY# and will only
843 be delivered when out of C3. */
844 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
845 #define INSTPM_TLB_INVALIDATE (1<<9)
846 #define INSTPM_SYNC_FLUSH (1<<5)
847 #define ACTHD 0x020c8
848 #define FW_BLC 0x020d8
849 #define FW_BLC2 0x020dc
850 #define FW_BLC_SELF 0x020e0 /* 915+ only */
851 #define FW_BLC_SELF_EN_MASK (1<<31)
852 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
853 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
854 #define MM_BURST_LENGTH 0x00700000
855 #define MM_FIFO_WATERMARK 0x0001F000
856 #define LM_BURST_LENGTH 0x00000700
857 #define LM_FIFO_WATERMARK 0x0000001F
858 #define MI_ARB_STATE 0x020e4 /* 915+ only */
859
860 /* Make render/texture TLB fetches lower priorty than associated data
861 * fetches. This is not turned on by default
862 */
863 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
864
865 /* Isoch request wait on GTT enable (Display A/B/C streams).
866 * Make isoch requests stall on the TLB update. May cause
867 * display underruns (test mode only)
868 */
869 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
870
871 /* Block grant count for isoch requests when block count is
872 * set to a finite value.
873 */
874 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
875 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
876 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
877 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
878 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
879
880 /* Enable render writes to complete in C2/C3/C4 power states.
881 * If this isn't enabled, render writes are prevented in low
882 * power states. That seems bad to me.
883 */
884 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
885
886 /* This acknowledges an async flip immediately instead
887 * of waiting for 2TLB fetches.
888 */
889 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
890
891 /* Enables non-sequential data reads through arbiter
892 */
893 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
894
895 /* Disable FSB snooping of cacheable write cycles from binner/render
896 * command stream
897 */
898 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
899
900 /* Arbiter time slice for non-isoch streams */
901 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
902 #define MI_ARB_TIME_SLICE_1 (0 << 5)
903 #define MI_ARB_TIME_SLICE_2 (1 << 5)
904 #define MI_ARB_TIME_SLICE_4 (2 << 5)
905 #define MI_ARB_TIME_SLICE_6 (3 << 5)
906 #define MI_ARB_TIME_SLICE_8 (4 << 5)
907 #define MI_ARB_TIME_SLICE_10 (5 << 5)
908 #define MI_ARB_TIME_SLICE_14 (6 << 5)
909 #define MI_ARB_TIME_SLICE_16 (7 << 5)
910
911 /* Low priority grace period page size */
912 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
913 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
914
915 /* Disable display A/B trickle feed */
916 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
917
918 /* Set display plane priority */
919 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
920 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
921
922 #define CACHE_MODE_0 0x02120 /* 915+ only */
923 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
924 #define CM0_IZ_OPT_DISABLE (1<<6)
925 #define CM0_ZR_OPT_DISABLE (1<<5)
926 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
927 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
928 #define CM0_COLOR_EVICT_DISABLE (1<<3)
929 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
930 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
931 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
932 #define GFX_FLSH_CNTL_GEN6 0x101008
933 #define GFX_FLSH_CNTL_EN (1<<0)
934 #define ECOSKPD 0x021d0
935 #define ECO_GATING_CX_ONLY (1<<3)
936 #define ECO_FLIP_DONE (1<<0)
937
938 #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
939 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
940 #define CACHE_MODE_1 0x7004 /* IVB+ */
941 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
942
943 #define GEN6_BLITTER_ECOSKPD 0x221d0
944 #define GEN6_BLITTER_LOCK_SHIFT 16
945 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
946
947 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
948 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
949 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
950 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
951 #define GEN6_BSD_GO_INDICATOR (1 << 4)
952
953 /* On modern GEN architectures interrupt control consists of two sets
954 * of registers. The first set pertains to the ring generating the
955 * interrupt. The second control is for the functional block generating the
956 * interrupt. These are PM, GT, DE, etc.
957 *
958 * Luckily *knocks on wood* all the ring interrupt bits match up with the
959 * GT interrupt bits, so we don't need to duplicate the defines.
960 *
961 * These defines should cover us well from SNB->HSW with minor exceptions
962 * it can also work on ILK.
963 */
964 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
965 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
966 #define GT_BLT_USER_INTERRUPT (1 << 22)
967 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
968 #define GT_BSD_USER_INTERRUPT (1 << 12)
969 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
970 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
971 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
972 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
973 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
974 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
975 #define GT_RENDER_USER_INTERRUPT (1 << 0)
976
977 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
978 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
979
980 #define GT_PARITY_ERROR(dev) \
981 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
982 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
983
984 /* These are all the "old" interrupts */
985 #define ILK_BSD_USER_INTERRUPT (1<<5)
986 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
987 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
988 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
989 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
990 #define I915_HWB_OOM_INTERRUPT (1<<13)
991 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
992 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
993 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
994 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
995 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
996 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
997 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
998 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
999 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1000 #define I915_DISPLAY_PIPE_EVENT_INTERRUPT(pipe) \
1001 ((pipe) == PIPE_A ? I915_DISPLAY_PIPE_A_EVENT_INTERRUPT : \
1002 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT)
1003
1004 #define I915_DEBUG_INTERRUPT (1<<2)
1005 #define I915_USER_INTERRUPT (1<<1)
1006 #define I915_ASLE_INTERRUPT (1<<0)
1007 #define I915_BSD_USER_INTERRUPT (1 << 25)
1008
1009 #define GEN6_BSD_RNCID 0x12198
1010
1011 #define GEN7_FF_THREAD_MODE 0x20a0
1012 #define GEN7_FF_SCHED_MASK 0x0077070
1013 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
1014 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1015 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1016 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1017 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
1018 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
1019 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1020 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1021 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1022 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
1023 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1024 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1025 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1026 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
1027
1028 /*
1029 * Framebuffer compression (915+ only)
1030 */
1031
1032 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1033 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
1034 #define FBC_CONTROL 0x03208
1035 #define FBC_CTL_EN (1<<31)
1036 #define FBC_CTL_PERIODIC (1<<30)
1037 #define FBC_CTL_INTERVAL_SHIFT (16)
1038 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
1039 #define FBC_CTL_C3_IDLE (1<<13)
1040 #define FBC_CTL_STRIDE_SHIFT (5)
1041 #define FBC_CTL_FENCENO_SHIFT (0)
1042 #define FBC_COMMAND 0x0320c
1043 #define FBC_CMD_COMPRESS (1<<0)
1044 #define FBC_STATUS 0x03210
1045 #define FBC_STAT_COMPRESSING (1<<31)
1046 #define FBC_STAT_COMPRESSED (1<<30)
1047 #define FBC_STAT_MODIFIED (1<<29)
1048 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
1049 #define FBC_CONTROL2 0x03214
1050 #define FBC_CTL_FENCE_DBL (0<<4)
1051 #define FBC_CTL_IDLE_IMM (0<<2)
1052 #define FBC_CTL_IDLE_FULL (1<<2)
1053 #define FBC_CTL_IDLE_LINE (2<<2)
1054 #define FBC_CTL_IDLE_DEBUG (3<<2)
1055 #define FBC_CTL_CPU_FENCE (1<<1)
1056 #define FBC_CTL_PLANE(plane) ((plane)<<0)
1057 #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
1058 #define FBC_TAG 0x03300
1059
1060 #define FBC_LL_SIZE (1536)
1061
1062 /* Framebuffer compression for GM45+ */
1063 #define DPFC_CB_BASE 0x3200
1064 #define DPFC_CONTROL 0x3208
1065 #define DPFC_CTL_EN (1<<31)
1066 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
1067 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
1068 #define DPFC_CTL_FENCE_EN (1<<29)
1069 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
1070 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
1071 #define DPFC_SR_EN (1<<10)
1072 #define DPFC_CTL_LIMIT_1X (0<<6)
1073 #define DPFC_CTL_LIMIT_2X (1<<6)
1074 #define DPFC_CTL_LIMIT_4X (2<<6)
1075 #define DPFC_RECOMP_CTL 0x320c
1076 #define DPFC_RECOMP_STALL_EN (1<<27)
1077 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
1078 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1079 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1080 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1081 #define DPFC_STATUS 0x3210
1082 #define DPFC_INVAL_SEG_SHIFT (16)
1083 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
1084 #define DPFC_COMP_SEG_SHIFT (0)
1085 #define DPFC_COMP_SEG_MASK (0x000003ff)
1086 #define DPFC_STATUS2 0x3214
1087 #define DPFC_FENCE_YOFF 0x3218
1088 #define DPFC_CHICKEN 0x3224
1089 #define DPFC_HT_MODIFY (1<<31)
1090
1091 /* Framebuffer compression for Ironlake */
1092 #define ILK_DPFC_CB_BASE 0x43200
1093 #define ILK_DPFC_CONTROL 0x43208
1094 /* The bit 28-8 is reserved */
1095 #define DPFC_RESERVED (0x1FFFFF00)
1096 #define ILK_DPFC_RECOMP_CTL 0x4320c
1097 #define ILK_DPFC_STATUS 0x43210
1098 #define ILK_DPFC_FENCE_YOFF 0x43218
1099 #define ILK_DPFC_CHICKEN 0x43224
1100 #define ILK_FBC_RT_BASE 0x2128
1101 #define ILK_FBC_RT_VALID (1<<0)
1102 #define SNB_FBC_FRONT_BUFFER (1<<1)
1103
1104 #define ILK_DISPLAY_CHICKEN1 0x42000
1105 #define ILK_FBCQ_DIS (1<<22)
1106 #define ILK_PABSTRETCH_DIS (1<<21)
1107
1108
1109 /*
1110 * Framebuffer compression for Sandybridge
1111 *
1112 * The following two registers are of type GTTMMADR
1113 */
1114 #define SNB_DPFC_CTL_SA 0x100100
1115 #define SNB_CPU_FENCE_ENABLE (1<<29)
1116 #define DPFC_CPU_FENCE_OFFSET 0x100104
1117
1118 /* Framebuffer compression for Ivybridge */
1119 #define IVB_FBC_RT_BASE 0x7020
1120
1121 #define IPS_CTL 0x43408
1122 #define IPS_ENABLE (1 << 31)
1123
1124 #define MSG_FBC_REND_STATE 0x50380
1125 #define FBC_REND_NUKE (1<<2)
1126 #define FBC_REND_CACHE_CLEAN (1<<1)
1127
1128 #define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1129 #define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1130 #define HSW_BYPASS_FBC_QUEUE (1<<22)
1131 #define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1132 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1133 _HSW_PIPE_SLICE_CHICKEN_1_B)
1134
1135 /*
1136 * GPIO regs
1137 */
1138 #define GPIOA 0x5010
1139 #define GPIOB 0x5014
1140 #define GPIOC 0x5018
1141 #define GPIOD 0x501c
1142 #define GPIOE 0x5020
1143 #define GPIOF 0x5024
1144 #define GPIOG 0x5028
1145 #define GPIOH 0x502c
1146 # define GPIO_CLOCK_DIR_MASK (1 << 0)
1147 # define GPIO_CLOCK_DIR_IN (0 << 1)
1148 # define GPIO_CLOCK_DIR_OUT (1 << 1)
1149 # define GPIO_CLOCK_VAL_MASK (1 << 2)
1150 # define GPIO_CLOCK_VAL_OUT (1 << 3)
1151 # define GPIO_CLOCK_VAL_IN (1 << 4)
1152 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1153 # define GPIO_DATA_DIR_MASK (1 << 8)
1154 # define GPIO_DATA_DIR_IN (0 << 9)
1155 # define GPIO_DATA_DIR_OUT (1 << 9)
1156 # define GPIO_DATA_VAL_MASK (1 << 10)
1157 # define GPIO_DATA_VAL_OUT (1 << 11)
1158 # define GPIO_DATA_VAL_IN (1 << 12)
1159 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1160
1161 #define GMBUS0 0x5100 /* clock/port select */
1162 #define GMBUS_RATE_100KHZ (0<<8)
1163 #define GMBUS_RATE_50KHZ (1<<8)
1164 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1165 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1166 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1167 #define GMBUS_PORT_DISABLED 0
1168 #define GMBUS_PORT_SSC 1
1169 #define GMBUS_PORT_VGADDC 2
1170 #define GMBUS_PORT_PANEL 3
1171 #define GMBUS_PORT_DPC 4 /* HDMIC */
1172 #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
1173 #define GMBUS_PORT_DPD 6 /* HDMID */
1174 #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
1175 #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
1176 #define GMBUS1 0x5104 /* command/status */
1177 #define GMBUS_SW_CLR_INT (1<<31)
1178 #define GMBUS_SW_RDY (1<<30)
1179 #define GMBUS_ENT (1<<29) /* enable timeout */
1180 #define GMBUS_CYCLE_NONE (0<<25)
1181 #define GMBUS_CYCLE_WAIT (1<<25)
1182 #define GMBUS_CYCLE_INDEX (2<<25)
1183 #define GMBUS_CYCLE_STOP (4<<25)
1184 #define GMBUS_BYTE_COUNT_SHIFT 16
1185 #define GMBUS_SLAVE_INDEX_SHIFT 8
1186 #define GMBUS_SLAVE_ADDR_SHIFT 1
1187 #define GMBUS_SLAVE_READ (1<<0)
1188 #define GMBUS_SLAVE_WRITE (0<<0)
1189 #define GMBUS2 0x5108 /* status */
1190 #define GMBUS_INUSE (1<<15)
1191 #define GMBUS_HW_WAIT_PHASE (1<<14)
1192 #define GMBUS_STALL_TIMEOUT (1<<13)
1193 #define GMBUS_INT (1<<12)
1194 #define GMBUS_HW_RDY (1<<11)
1195 #define GMBUS_SATOER (1<<10)
1196 #define GMBUS_ACTIVE (1<<9)
1197 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
1198 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1199 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1200 #define GMBUS_NAK_EN (1<<3)
1201 #define GMBUS_IDLE_EN (1<<2)
1202 #define GMBUS_HW_WAIT_EN (1<<1)
1203 #define GMBUS_HW_RDY_EN (1<<0)
1204 #define GMBUS5 0x5120 /* byte index */
1205 #define GMBUS_2BYTE_INDEX_EN (1<<31)
1206
1207 /*
1208 * Clock control & power management
1209 */
1210 #define DPLL_A_OFFSET 0x6014
1211 #define DPLL_B_OFFSET 0x6018
1212 #define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1213 dev_priv->info.display_mmio_offset)
1214
1215 #define VGA0 0x6000
1216 #define VGA1 0x6004
1217 #define VGA_PD 0x6010
1218 #define VGA0_PD_P2_DIV_4 (1 << 7)
1219 #define VGA0_PD_P1_DIV_2 (1 << 5)
1220 #define VGA0_PD_P1_SHIFT 0
1221 #define VGA0_PD_P1_MASK (0x1f << 0)
1222 #define VGA1_PD_P2_DIV_4 (1 << 15)
1223 #define VGA1_PD_P1_DIV_2 (1 << 13)
1224 #define VGA1_PD_P1_SHIFT 8
1225 #define VGA1_PD_P1_MASK (0x1f << 8)
1226 #define DPLL_VCO_ENABLE (1 << 31)
1227 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
1228 #define DPLL_DVO_2X_MODE (1 << 30)
1229 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
1230 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
1231 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
1232 #define DPLL_VGA_MODE_DIS (1 << 28)
1233 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1234 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1235 #define DPLL_MODE_MASK (3 << 26)
1236 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1237 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1238 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1239 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1240 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1241 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
1242 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
1243 #define DPLL_LOCK_VLV (1<<15)
1244 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
1245 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
1246 #define DPLL_PORTC_READY_MASK (0xf << 4)
1247 #define DPLL_PORTB_READY_MASK (0xf)
1248
1249 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1250 /*
1251 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1252 * this field (only one bit may be set).
1253 */
1254 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1255 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
1256 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
1257 /* i830, required in DVO non-gang */
1258 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
1259 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1260 #define PLL_REF_INPUT_DREFCLK (0 << 13)
1261 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1262 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1263 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1264 #define PLL_REF_INPUT_MASK (3 << 13)
1265 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
1266 /* Ironlake */
1267 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1268 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1269 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1270 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1271 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1272
1273 /*
1274 * Parallel to Serial Load Pulse phase selection.
1275 * Selects the phase for the 10X DPLL clock for the PCIe
1276 * digital display port. The range is 4 to 13; 10 or more
1277 * is just a flip delay. The default is 6
1278 */
1279 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1280 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1281 /*
1282 * SDVO multiplier for 945G/GM. Not used on 965.
1283 */
1284 #define SDVO_MULTIPLIER_MASK 0x000000ff
1285 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
1286 #define SDVO_MULTIPLIER_SHIFT_VGA 0
1287
1288 #define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1289 #define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
1290 #define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1291 dev_priv->info.display_mmio_offset)
1292
1293 /*
1294 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1295 *
1296 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1297 */
1298 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1299 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
1300 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1301 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1302 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1303 /*
1304 * SDVO/UDI pixel multiplier.
1305 *
1306 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1307 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1308 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1309 * dummy bytes in the datastream at an increased clock rate, with both sides of
1310 * the link knowing how many bytes are fill.
1311 *
1312 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1313 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1314 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1315 * through an SDVO command.
1316 *
1317 * This register field has values of multiplication factor minus 1, with
1318 * a maximum multiplier of 5 for SDVO.
1319 */
1320 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1321 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1322 /*
1323 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1324 * This best be set to the default value (3) or the CRT won't work. No,
1325 * I don't entirely understand what this does...
1326 */
1327 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1328 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
1329
1330 #define _FPA0 0x06040
1331 #define _FPA1 0x06044
1332 #define _FPB0 0x06048
1333 #define _FPB1 0x0604c
1334 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1335 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1336 #define FP_N_DIV_MASK 0x003f0000
1337 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
1338 #define FP_N_DIV_SHIFT 16
1339 #define FP_M1_DIV_MASK 0x00003f00
1340 #define FP_M1_DIV_SHIFT 8
1341 #define FP_M2_DIV_MASK 0x0000003f
1342 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
1343 #define FP_M2_DIV_SHIFT 0
1344 #define DPLL_TEST 0x606c
1345 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1346 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1347 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1348 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1349 #define DPLLB_TEST_N_BYPASS (1 << 19)
1350 #define DPLLB_TEST_M_BYPASS (1 << 18)
1351 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1352 #define DPLLA_TEST_N_BYPASS (1 << 3)
1353 #define DPLLA_TEST_M_BYPASS (1 << 2)
1354 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1355 #define D_STATE 0x6104
1356 #define DSTATE_GFX_RESET_I830 (1<<6)
1357 #define DSTATE_PLL_D3_OFF (1<<3)
1358 #define DSTATE_GFX_CLOCK_GATING (1<<1)
1359 #define DSTATE_DOT_CLOCK_GATING (1<<0)
1360 #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
1361 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1362 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1363 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1364 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1365 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1366 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1367 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1368 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1369 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1370 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1371 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1372 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1373 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1374 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1375 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1376 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1377 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1378 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1379 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1380 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1381 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1382 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1383 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1384 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1385 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1386 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1387 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1388 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1389 /**
1390 * This bit must be set on the 830 to prevent hangs when turning off the
1391 * overlay scaler.
1392 */
1393 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1394 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1395 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1396 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1397 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1398
1399 #define RENCLK_GATE_D1 0x6204
1400 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1401 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1402 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1403 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1404 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1405 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1406 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1407 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1408 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
1409 /** This bit must be unset on 855,865 */
1410 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
1411 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1412 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
1413 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
1414 /** This bit must be set on 855,865. */
1415 # define SV_CLOCK_GATE_DISABLE (1 << 0)
1416 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1417 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1418 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1419 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1420 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1421 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1422 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1423 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1424 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1425 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1426 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1427 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1428 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1429 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1430 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1431 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1432 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1433
1434 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1435 /** This bit must always be set on 965G/965GM */
1436 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1437 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1438 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1439 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1440 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1441 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1442 /** This bit must always be set on 965G */
1443 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1444 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1445 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1446 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1447 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1448 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1449 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1450 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1451 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1452 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1453 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1454 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1455 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1456 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1457 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1458 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1459 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1460 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1461 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1462
1463 #define RENCLK_GATE_D2 0x6208
1464 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1465 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1466 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1467 #define RAMCLK_GATE_D 0x6210 /* CRL only */
1468 #define DEUC 0x6214 /* CRL only */
1469
1470 #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
1471 #define FW_CSPWRDWNEN (1<<15)
1472
1473 #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1474
1475 #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1476 #define CDCLK_FREQ_SHIFT 4
1477 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1478 #define CZCLK_FREQ_MASK 0xf
1479 #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1480
1481 /*
1482 * Palette regs
1483 */
1484 #define PALETTE_A_OFFSET 0xa000
1485 #define PALETTE_B_OFFSET 0xa800
1486 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1487 dev_priv->info.display_mmio_offset)
1488
1489 /* MCH MMIO space */
1490
1491 /*
1492 * MCHBAR mirror.
1493 *
1494 * This mirrors the MCHBAR MMIO space whose location is determined by
1495 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1496 * every way. It is not accessible from the CP register read instructions.
1497 *
1498 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1499 * just read.
1500 */
1501 #define MCHBAR_MIRROR_BASE 0x10000
1502
1503 #define MCHBAR_MIRROR_BASE_SNB 0x140000
1504
1505 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1506 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
1507
1508 /** 915-945 and GM965 MCH register controlling DRAM channel access */
1509 #define DCC 0x10200
1510 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1511 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1512 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1513 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
1514 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
1515 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
1516
1517 /** Pineview MCH register contains DDR3 setting */
1518 #define CSHRDDR3CTL 0x101a8
1519 #define CSHRDDR3CTL_DDR3 (1 << 2)
1520
1521 /** 965 MCH register controlling DRAM channel configuration */
1522 #define C0DRB3 0x10206
1523 #define C1DRB3 0x10606
1524
1525 /** snb MCH registers for reading the DRAM channel configuration */
1526 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1527 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1528 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1529 #define MAD_DIMM_ECC_MASK (0x3 << 24)
1530 #define MAD_DIMM_ECC_OFF (0x0 << 24)
1531 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1532 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1533 #define MAD_DIMM_ECC_ON (0x3 << 24)
1534 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1535 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1536 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1537 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1538 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1539 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1540 #define MAD_DIMM_A_SELECT (0x1 << 16)
1541 /* DIMM sizes are in multiples of 256mb. */
1542 #define MAD_DIMM_B_SIZE_SHIFT 8
1543 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1544 #define MAD_DIMM_A_SIZE_SHIFT 0
1545 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1546
1547 /** snb MCH registers for priority tuning */
1548 #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1549 #define MCH_SSKPD_WM0_MASK 0x3f
1550 #define MCH_SSKPD_WM0_VAL 0xc
1551
1552 #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1553
1554 /* Clocking configuration register */
1555 #define CLKCFG 0x10c00
1556 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
1557 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1558 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1559 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1560 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1561 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
1562 /* Note, below two are guess */
1563 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
1564 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
1565 #define CLKCFG_FSB_MASK (7 << 0)
1566 #define CLKCFG_MEM_533 (1 << 4)
1567 #define CLKCFG_MEM_667 (2 << 4)
1568 #define CLKCFG_MEM_800 (3 << 4)
1569 #define CLKCFG_MEM_MASK (7 << 4)
1570
1571 #define TSC1 0x11001
1572 #define TSE (1<<0)
1573 #define TR1 0x11006
1574 #define TSFS 0x11020
1575 #define TSFS_SLOPE_MASK 0x0000ff00
1576 #define TSFS_SLOPE_SHIFT 8
1577 #define TSFS_INTR_MASK 0x000000ff
1578
1579 #define CRSTANDVID 0x11100
1580 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1581 #define PXVFREQ_PX_MASK 0x7f000000
1582 #define PXVFREQ_PX_SHIFT 24
1583 #define VIDFREQ_BASE 0x11110
1584 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1585 #define VIDFREQ2 0x11114
1586 #define VIDFREQ3 0x11118
1587 #define VIDFREQ4 0x1111c
1588 #define VIDFREQ_P0_MASK 0x1f000000
1589 #define VIDFREQ_P0_SHIFT 24
1590 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1591 #define VIDFREQ_P0_CSCLK_SHIFT 20
1592 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1593 #define VIDFREQ_P0_CRCLK_SHIFT 16
1594 #define VIDFREQ_P1_MASK 0x00001f00
1595 #define VIDFREQ_P1_SHIFT 8
1596 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1597 #define VIDFREQ_P1_CSCLK_SHIFT 4
1598 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1599 #define INTTOEXT_BASE_ILK 0x11300
1600 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1601 #define INTTOEXT_MAP3_SHIFT 24
1602 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1603 #define INTTOEXT_MAP2_SHIFT 16
1604 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1605 #define INTTOEXT_MAP1_SHIFT 8
1606 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1607 #define INTTOEXT_MAP0_SHIFT 0
1608 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1609 #define MEMSWCTL 0x11170 /* Ironlake only */
1610 #define MEMCTL_CMD_MASK 0xe000
1611 #define MEMCTL_CMD_SHIFT 13
1612 #define MEMCTL_CMD_RCLK_OFF 0
1613 #define MEMCTL_CMD_RCLK_ON 1
1614 #define MEMCTL_CMD_CHFREQ 2
1615 #define MEMCTL_CMD_CHVID 3
1616 #define MEMCTL_CMD_VMMOFF 4
1617 #define MEMCTL_CMD_VMMON 5
1618 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1619 when command complete */
1620 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1621 #define MEMCTL_FREQ_SHIFT 8
1622 #define MEMCTL_SFCAVM (1<<7)
1623 #define MEMCTL_TGT_VID_MASK 0x007f
1624 #define MEMIHYST 0x1117c
1625 #define MEMINTREN 0x11180 /* 16 bits */
1626 #define MEMINT_RSEXIT_EN (1<<8)
1627 #define MEMINT_CX_SUPR_EN (1<<7)
1628 #define MEMINT_CONT_BUSY_EN (1<<6)
1629 #define MEMINT_AVG_BUSY_EN (1<<5)
1630 #define MEMINT_EVAL_CHG_EN (1<<4)
1631 #define MEMINT_MON_IDLE_EN (1<<3)
1632 #define MEMINT_UP_EVAL_EN (1<<2)
1633 #define MEMINT_DOWN_EVAL_EN (1<<1)
1634 #define MEMINT_SW_CMD_EN (1<<0)
1635 #define MEMINTRSTR 0x11182 /* 16 bits */
1636 #define MEM_RSEXIT_MASK 0xc000
1637 #define MEM_RSEXIT_SHIFT 14
1638 #define MEM_CONT_BUSY_MASK 0x3000
1639 #define MEM_CONT_BUSY_SHIFT 12
1640 #define MEM_AVG_BUSY_MASK 0x0c00
1641 #define MEM_AVG_BUSY_SHIFT 10
1642 #define MEM_EVAL_CHG_MASK 0x0300
1643 #define MEM_EVAL_BUSY_SHIFT 8
1644 #define MEM_MON_IDLE_MASK 0x00c0
1645 #define MEM_MON_IDLE_SHIFT 6
1646 #define MEM_UP_EVAL_MASK 0x0030
1647 #define MEM_UP_EVAL_SHIFT 4
1648 #define MEM_DOWN_EVAL_MASK 0x000c
1649 #define MEM_DOWN_EVAL_SHIFT 2
1650 #define MEM_SW_CMD_MASK 0x0003
1651 #define MEM_INT_STEER_GFX 0
1652 #define MEM_INT_STEER_CMR 1
1653 #define MEM_INT_STEER_SMI 2
1654 #define MEM_INT_STEER_SCI 3
1655 #define MEMINTRSTS 0x11184
1656 #define MEMINT_RSEXIT (1<<7)
1657 #define MEMINT_CONT_BUSY (1<<6)
1658 #define MEMINT_AVG_BUSY (1<<5)
1659 #define MEMINT_EVAL_CHG (1<<4)
1660 #define MEMINT_MON_IDLE (1<<3)
1661 #define MEMINT_UP_EVAL (1<<2)
1662 #define MEMINT_DOWN_EVAL (1<<1)
1663 #define MEMINT_SW_CMD (1<<0)
1664 #define MEMMODECTL 0x11190
1665 #define MEMMODE_BOOST_EN (1<<31)
1666 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1667 #define MEMMODE_BOOST_FREQ_SHIFT 24
1668 #define MEMMODE_IDLE_MODE_MASK 0x00030000
1669 #define MEMMODE_IDLE_MODE_SHIFT 16
1670 #define MEMMODE_IDLE_MODE_EVAL 0
1671 #define MEMMODE_IDLE_MODE_CONT 1
1672 #define MEMMODE_HWIDLE_EN (1<<15)
1673 #define MEMMODE_SWMODE_EN (1<<14)
1674 #define MEMMODE_RCLK_GATE (1<<13)
1675 #define MEMMODE_HW_UPDATE (1<<12)
1676 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1677 #define MEMMODE_FSTART_SHIFT 8
1678 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1679 #define MEMMODE_FMAX_SHIFT 4
1680 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1681 #define RCBMAXAVG 0x1119c
1682 #define MEMSWCTL2 0x1119e /* Cantiga only */
1683 #define SWMEMCMD_RENDER_OFF (0 << 13)
1684 #define SWMEMCMD_RENDER_ON (1 << 13)
1685 #define SWMEMCMD_SWFREQ (2 << 13)
1686 #define SWMEMCMD_TARVID (3 << 13)
1687 #define SWMEMCMD_VRM_OFF (4 << 13)
1688 #define SWMEMCMD_VRM_ON (5 << 13)
1689 #define CMDSTS (1<<12)
1690 #define SFCAVM (1<<11)
1691 #define SWFREQ_MASK 0x0380 /* P0-7 */
1692 #define SWFREQ_SHIFT 7
1693 #define TARVID_MASK 0x001f
1694 #define MEMSTAT_CTG 0x111a0
1695 #define RCBMINAVG 0x111a0
1696 #define RCUPEI 0x111b0
1697 #define RCDNEI 0x111b4
1698 #define RSTDBYCTL 0x111b8
1699 #define RS1EN (1<<31)
1700 #define RS2EN (1<<30)
1701 #define RS3EN (1<<29)
1702 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1703 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1704 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1705 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1706 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1707 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1708 #define RSX_STATUS_MASK (7<<20)
1709 #define RSX_STATUS_ON (0<<20)
1710 #define RSX_STATUS_RC1 (1<<20)
1711 #define RSX_STATUS_RC1E (2<<20)
1712 #define RSX_STATUS_RS1 (3<<20)
1713 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1714 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1715 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1716 #define RSX_STATUS_RSVD2 (7<<20)
1717 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1718 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1719 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
1720 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1721 #define RS1CONTSAV_MASK (3<<14)
1722 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1723 #define RS1CONTSAV_RSVD (1<<14)
1724 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1725 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1726 #define NORMSLEXLAT_MASK (3<<12)
1727 #define SLOW_RS123 (0<<12)
1728 #define SLOW_RS23 (1<<12)
1729 #define SLOW_RS3 (2<<12)
1730 #define NORMAL_RS123 (3<<12)
1731 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1732 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1733 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1734 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1735 #define RS_CSTATE_MASK (3<<4)
1736 #define RS_CSTATE_C367_RS1 (0<<4)
1737 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1738 #define RS_CSTATE_RSVD (2<<4)
1739 #define RS_CSTATE_C367_RS2 (3<<4)
1740 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1741 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
1742 #define VIDCTL 0x111c0
1743 #define VIDSTS 0x111c8
1744 #define VIDSTART 0x111cc /* 8 bits */
1745 #define MEMSTAT_ILK 0x111f8
1746 #define MEMSTAT_VID_MASK 0x7f00
1747 #define MEMSTAT_VID_SHIFT 8
1748 #define MEMSTAT_PSTATE_MASK 0x00f8
1749 #define MEMSTAT_PSTATE_SHIFT 3
1750 #define MEMSTAT_MON_ACTV (1<<2)
1751 #define MEMSTAT_SRC_CTL_MASK 0x0003
1752 #define MEMSTAT_SRC_CTL_CORE 0
1753 #define MEMSTAT_SRC_CTL_TRB 1
1754 #define MEMSTAT_SRC_CTL_THM 2
1755 #define MEMSTAT_SRC_CTL_STDBY 3
1756 #define RCPREVBSYTUPAVG 0x113b8
1757 #define RCPREVBSYTDNAVG 0x113bc
1758 #define PMMISC 0x11214
1759 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1760 #define SDEW 0x1124c
1761 #define CSIEW0 0x11250
1762 #define CSIEW1 0x11254
1763 #define CSIEW2 0x11258
1764 #define PEW 0x1125c
1765 #define DEW 0x11270
1766 #define MCHAFE 0x112c0
1767 #define CSIEC 0x112e0
1768 #define DMIEC 0x112e4
1769 #define DDREC 0x112e8
1770 #define PEG0EC 0x112ec
1771 #define PEG1EC 0x112f0
1772 #define GFXEC 0x112f4
1773 #define RPPREVBSYTUPAVG 0x113b8
1774 #define RPPREVBSYTDNAVG 0x113bc
1775 #define ECR 0x11600
1776 #define ECR_GPFE (1<<31)
1777 #define ECR_IMONE (1<<30)
1778 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1779 #define OGW0 0x11608
1780 #define OGW1 0x1160c
1781 #define EG0 0x11610
1782 #define EG1 0x11614
1783 #define EG2 0x11618
1784 #define EG3 0x1161c
1785 #define EG4 0x11620
1786 #define EG5 0x11624
1787 #define EG6 0x11628
1788 #define EG7 0x1162c
1789 #define PXW 0x11664
1790 #define PXWL 0x11680
1791 #define LCFUSE02 0x116c0
1792 #define LCFUSE_HIV_MASK 0x000000ff
1793 #define CSIPLL0 0x12c10
1794 #define DDRMPLL1 0X12c20
1795 #define PEG_BAND_GAP_DATA 0x14d68
1796
1797 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
1798 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1799 #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1800
1801 #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1802 #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1803 #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
1804
1805 /*
1806 * Logical Context regs
1807 */
1808 #define CCID 0x2180
1809 #define CCID_EN (1<<0)
1810 /*
1811 * Notes on SNB/IVB/VLV context size:
1812 * - Power context is saved elsewhere (LLC or stolen)
1813 * - Ring/execlist context is saved on SNB, not on IVB
1814 * - Extended context size already includes render context size
1815 * - We always need to follow the extended context size.
1816 * SNB BSpec has comments indicating that we should use the
1817 * render context size instead if execlists are disabled, but
1818 * based on empirical testing that's just nonsense.
1819 * - Pipelined/VF state is saved on SNB/IVB respectively
1820 * - GT1 size just indicates how much of render context
1821 * doesn't need saving on GT1
1822 */
1823 #define CXT_SIZE 0x21a0
1824 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1825 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1826 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1827 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1828 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1829 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
1830 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1831 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
1832 #define GEN7_CXT_SIZE 0x21a8
1833 #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1834 #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
1835 #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1836 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1837 #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1838 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
1839 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1840 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1841 /* Haswell does have the CXT_SIZE register however it does not appear to be
1842 * valid. Now, docs explain in dwords what is in the context object. The full
1843 * size is 70720 bytes, however, the power context and execlist context will
1844 * never be saved (power context is stored elsewhere, and execlists don't work
1845 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1846 */
1847 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
1848 /* Same as Haswell, but 72064 bytes now. */
1849 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1850
1851
1852 #define VLV_CLK_CTL2 0x101104
1853 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1854
1855 /*
1856 * Overlay regs
1857 */
1858
1859 #define OVADD 0x30000
1860 #define DOVSTA 0x30008
1861 #define OC_BUF (0x3<<20)
1862 #define OGAMC5 0x30010
1863 #define OGAMC4 0x30014
1864 #define OGAMC3 0x30018
1865 #define OGAMC2 0x3001c
1866 #define OGAMC1 0x30020
1867 #define OGAMC0 0x30024
1868
1869 /*
1870 * Display engine regs
1871 */
1872
1873 /* Pipe A CRC regs */
1874 #define _PIPE_CRC_CTL_A 0x60050
1875 #define PIPE_CRC_ENABLE (1 << 31)
1876 /* ivb+ source selection */
1877 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1878 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1879 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
1880 /* ilk+ source selection */
1881 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1882 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1883 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1884 /* embedded DP port on the north display block, reserved on ivb */
1885 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1886 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
1887 /* vlv source selection */
1888 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1889 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1890 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1891 /* with DP port the pipe source is invalid */
1892 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1893 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1894 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1895 /* gen3+ source selection */
1896 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1897 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1898 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1899 /* with DP/TV port the pipe source is invalid */
1900 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1901 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1902 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1903 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1904 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1905 /* gen2 doesn't have source selection bits */
1906 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
1907
1908 #define _PIPE_CRC_RES_1_A_IVB 0x60064
1909 #define _PIPE_CRC_RES_2_A_IVB 0x60068
1910 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
1911 #define _PIPE_CRC_RES_4_A_IVB 0x60070
1912 #define _PIPE_CRC_RES_5_A_IVB 0x60074
1913
1914 #define _PIPE_CRC_RES_RED_A 0x60060
1915 #define _PIPE_CRC_RES_GREEN_A 0x60064
1916 #define _PIPE_CRC_RES_BLUE_A 0x60068
1917 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
1918 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
1919
1920 /* Pipe B CRC regs */
1921 #define _PIPE_CRC_RES_1_B_IVB 0x61064
1922 #define _PIPE_CRC_RES_2_B_IVB 0x61068
1923 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
1924 #define _PIPE_CRC_RES_4_B_IVB 0x61070
1925 #define _PIPE_CRC_RES_5_B_IVB 0x61074
1926
1927 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
1928 #define PIPE_CRC_RES_1_IVB(pipe) \
1929 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
1930 #define PIPE_CRC_RES_2_IVB(pipe) \
1931 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
1932 #define PIPE_CRC_RES_3_IVB(pipe) \
1933 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
1934 #define PIPE_CRC_RES_4_IVB(pipe) \
1935 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
1936 #define PIPE_CRC_RES_5_IVB(pipe) \
1937 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
1938
1939 #define PIPE_CRC_RES_RED(pipe) \
1940 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
1941 #define PIPE_CRC_RES_GREEN(pipe) \
1942 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
1943 #define PIPE_CRC_RES_BLUE(pipe) \
1944 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
1945 #define PIPE_CRC_RES_RES1_I915(pipe) \
1946 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
1947 #define PIPE_CRC_RES_RES2_G4X(pipe) \
1948 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
1949
1950 /* Pipe A timing regs */
1951 #define _HTOTAL_A 0x60000
1952 #define _HBLANK_A 0x60004
1953 #define _HSYNC_A 0x60008
1954 #define _VTOTAL_A 0x6000c
1955 #define _VBLANK_A 0x60010
1956 #define _VSYNC_A 0x60014
1957 #define _PIPEASRC 0x6001c
1958 #define _BCLRPAT_A 0x60020
1959 #define _VSYNCSHIFT_A 0x60028
1960
1961 /* Pipe B timing regs */
1962 #define _HTOTAL_B 0x61000
1963 #define _HBLANK_B 0x61004
1964 #define _HSYNC_B 0x61008
1965 #define _VTOTAL_B 0x6100c
1966 #define _VBLANK_B 0x61010
1967 #define _VSYNC_B 0x61014
1968 #define _PIPEBSRC 0x6101c
1969 #define _BCLRPAT_B 0x61020
1970 #define _VSYNCSHIFT_B 0x61028
1971
1972 #define TRANSCODER_A_OFFSET 0x60000
1973 #define TRANSCODER_B_OFFSET 0x61000
1974 #define TRANSCODER_C_OFFSET 0x62000
1975 #define TRANSCODER_EDP_OFFSET 0x6f000
1976
1977 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
1978 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
1979 dev_priv->info.display_mmio_offset)
1980
1981 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
1982 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
1983 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
1984 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
1985 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
1986 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
1987 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
1988 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
1989 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
1990
1991 /* HSW+ eDP PSR registers */
1992 #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
1993 #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
1994 #define EDP_PSR_ENABLE (1<<31)
1995 #define EDP_PSR_LINK_DISABLE (0<<27)
1996 #define EDP_PSR_LINK_STANDBY (1<<27)
1997 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1998 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1999 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2000 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2001 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2002 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2003 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2004 #define EDP_PSR_TP1_TP2_SEL (0<<11)
2005 #define EDP_PSR_TP1_TP3_SEL (1<<11)
2006 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2007 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2008 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2009 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2010 #define EDP_PSR_TP1_TIME_500us (0<<4)
2011 #define EDP_PSR_TP1_TIME_100us (1<<4)
2012 #define EDP_PSR_TP1_TIME_2500us (2<<4)
2013 #define EDP_PSR_TP1_TIME_0us (3<<4)
2014 #define EDP_PSR_IDLE_FRAME_SHIFT 0
2015
2016 #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2017 #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2018 #define EDP_PSR_DPCD_COMMAND 0x80060000
2019 #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2020 #define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
2021 #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2022 #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2023 #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2024
2025 #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2026 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
2027 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2028 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2029 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2030 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2031 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2032 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2033 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2034 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
2035 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2036 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2037 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2038 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2039 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2040 #define EDP_PSR_STATUS_COUNT_SHIFT 16
2041 #define EDP_PSR_STATUS_COUNT_MASK 0xf
2042 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2043 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2044 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2045 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2046 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2047 #define EDP_PSR_STATUS_IDLE_MASK 0xf
2048
2049 #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
2050 #define EDP_PSR_PERF_CNT_MASK 0xffffff
2051
2052 #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2053 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2054 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2055 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2056
2057 /* VGA port control */
2058 #define ADPA 0x61100
2059 #define PCH_ADPA 0xe1100
2060 #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
2061
2062 #define ADPA_DAC_ENABLE (1<<31)
2063 #define ADPA_DAC_DISABLE 0
2064 #define ADPA_PIPE_SELECT_MASK (1<<30)
2065 #define ADPA_PIPE_A_SELECT 0
2066 #define ADPA_PIPE_B_SELECT (1<<30)
2067 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
2068 /* CPT uses bits 29:30 for pch transcoder select */
2069 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2070 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2071 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2072 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2073 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2074 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2075 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2076 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2077 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2078 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2079 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2080 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2081 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2082 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2083 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2084 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2085 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2086 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2087 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2088 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
2089 #define ADPA_SETS_HVPOLARITY 0
2090 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
2091 #define ADPA_VSYNC_CNTL_ENABLE 0
2092 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
2093 #define ADPA_HSYNC_CNTL_ENABLE 0
2094 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2095 #define ADPA_VSYNC_ACTIVE_LOW 0
2096 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2097 #define ADPA_HSYNC_ACTIVE_LOW 0
2098 #define ADPA_DPMS_MASK (~(3<<10))
2099 #define ADPA_DPMS_ON (0<<10)
2100 #define ADPA_DPMS_SUSPEND (1<<10)
2101 #define ADPA_DPMS_STANDBY (2<<10)
2102 #define ADPA_DPMS_OFF (3<<10)
2103
2104
2105 /* Hotplug control (945+ only) */
2106 #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
2107 #define PORTB_HOTPLUG_INT_EN (1 << 29)
2108 #define PORTC_HOTPLUG_INT_EN (1 << 28)
2109 #define PORTD_HOTPLUG_INT_EN (1 << 27)
2110 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
2111 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
2112 #define TV_HOTPLUG_INT_EN (1 << 18)
2113 #define CRT_HOTPLUG_INT_EN (1 << 9)
2114 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2115 PORTC_HOTPLUG_INT_EN | \
2116 PORTD_HOTPLUG_INT_EN | \
2117 SDVOC_HOTPLUG_INT_EN | \
2118 SDVOB_HOTPLUG_INT_EN | \
2119 CRT_HOTPLUG_INT_EN)
2120 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
2121 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2122 /* must use period 64 on GM45 according to docs */
2123 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2124 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2125 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2126 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2127 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2128 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2129 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2130 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2131 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2132 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2133 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2134 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
2135
2136 #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
2137 /*
2138 * HDMI/DP bits are gen4+
2139 *
2140 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2141 * Please check the detailed lore in the commit message for for experimental
2142 * evidence.
2143 */
2144 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2145 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2146 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2147 /* VLV DP/HDMI bits again match Bspec */
2148 #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2149 #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2150 #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
2151 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2152 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2153 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
2154 /* CRT/TV common between gen3+ */
2155 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
2156 #define TV_HOTPLUG_INT_STATUS (1 << 10)
2157 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2158 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2159 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2160 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
2161 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2162 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2163 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
2164 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2165
2166 /* SDVO is different across gen3/4 */
2167 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2168 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
2169 /*
2170 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2171 * since reality corrobates that they're the same as on gen3. But keep these
2172 * bits here (and the comment!) to help any other lost wanderers back onto the
2173 * right tracks.
2174 */
2175 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2176 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2177 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2178 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
2179 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2180 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2181 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2182 PORTB_HOTPLUG_INT_STATUS | \
2183 PORTC_HOTPLUG_INT_STATUS | \
2184 PORTD_HOTPLUG_INT_STATUS)
2185
2186 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2187 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2188 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2189 PORTB_HOTPLUG_INT_STATUS | \
2190 PORTC_HOTPLUG_INT_STATUS | \
2191 PORTD_HOTPLUG_INT_STATUS)
2192
2193 /* SDVO and HDMI port control.
2194 * The same register may be used for SDVO or HDMI */
2195 #define GEN3_SDVOB 0x61140
2196 #define GEN3_SDVOC 0x61160
2197 #define GEN4_HDMIB GEN3_SDVOB
2198 #define GEN4_HDMIC GEN3_SDVOC
2199 #define PCH_SDVOB 0xe1140
2200 #define PCH_HDMIB PCH_SDVOB
2201 #define PCH_HDMIC 0xe1150
2202 #define PCH_HDMID 0xe1160
2203
2204 #define PORT_DFT_I9XX 0x61150
2205 #define DC_BALANCE_RESET (1 << 25)
2206 #define PORT_DFT2_G4X 0x61154
2207 #define DC_BALANCE_RESET_VLV (1 << 31)
2208 #define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2209 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
2210 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
2211
2212 /* Gen 3 SDVO bits: */
2213 #define SDVO_ENABLE (1 << 31)
2214 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2215 #define SDVO_PIPE_SEL_MASK (1 << 30)
2216 #define SDVO_PIPE_B_SELECT (1 << 30)
2217 #define SDVO_STALL_SELECT (1 << 29)
2218 #define SDVO_INTERRUPT_ENABLE (1 << 26)
2219 /**
2220 * 915G/GM SDVO pixel multiplier.
2221 * Programmed value is multiplier - 1, up to 5x.
2222 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2223 */
2224 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
2225 #define SDVO_PORT_MULTIPLY_SHIFT 23
2226 #define SDVO_PHASE_SELECT_MASK (15 << 19)
2227 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2228 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2229 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2230 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2231 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2232 #define SDVO_DETECTED (1 << 2)
2233 /* Bits to be preserved when writing */
2234 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2235 SDVO_INTERRUPT_ENABLE)
2236 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2237
2238 /* Gen 4 SDVO/HDMI bits: */
2239 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
2240 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
2241 #define SDVO_ENCODING_SDVO (0 << 10)
2242 #define SDVO_ENCODING_HDMI (2 << 10)
2243 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2244 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
2245 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
2246 #define SDVO_AUDIO_ENABLE (1 << 6)
2247 /* VSYNC/HSYNC bits new with 965, default is to be set */
2248 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2249 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2250
2251 /* Gen 5 (IBX) SDVO/HDMI bits: */
2252 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
2253 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2254
2255 /* Gen 6 (CPT) SDVO/HDMI bits: */
2256 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2257 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
2258
2259
2260 /* DVO port control */
2261 #define DVOA 0x61120
2262 #define DVOB 0x61140
2263 #define DVOC 0x61160
2264 #define DVO_ENABLE (1 << 31)
2265 #define DVO_PIPE_B_SELECT (1 << 30)
2266 #define DVO_PIPE_STALL_UNUSED (0 << 28)
2267 #define DVO_PIPE_STALL (1 << 28)
2268 #define DVO_PIPE_STALL_TV (2 << 28)
2269 #define DVO_PIPE_STALL_MASK (3 << 28)
2270 #define DVO_USE_VGA_SYNC (1 << 15)
2271 #define DVO_DATA_ORDER_I740 (0 << 14)
2272 #define DVO_DATA_ORDER_FP (1 << 14)
2273 #define DVO_VSYNC_DISABLE (1 << 11)
2274 #define DVO_HSYNC_DISABLE (1 << 10)
2275 #define DVO_VSYNC_TRISTATE (1 << 9)
2276 #define DVO_HSYNC_TRISTATE (1 << 8)
2277 #define DVO_BORDER_ENABLE (1 << 7)
2278 #define DVO_DATA_ORDER_GBRG (1 << 6)
2279 #define DVO_DATA_ORDER_RGGB (0 << 6)
2280 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2281 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2282 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2283 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2284 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2285 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2286 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2287 #define DVO_PRESERVE_MASK (0x7<<24)
2288 #define DVOA_SRCDIM 0x61124
2289 #define DVOB_SRCDIM 0x61144
2290 #define DVOC_SRCDIM 0x61164
2291 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2292 #define DVO_SRCDIM_VERTICAL_SHIFT 0
2293
2294 /* LVDS port control */
2295 #define LVDS 0x61180
2296 /*
2297 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2298 * the DPLL semantics change when the LVDS is assigned to that pipe.
2299 */
2300 #define LVDS_PORT_EN (1 << 31)
2301 /* Selects pipe B for LVDS data. Must be set on pre-965. */
2302 #define LVDS_PIPEB_SELECT (1 << 30)
2303 #define LVDS_PIPE_MASK (1 << 30)
2304 #define LVDS_PIPE(pipe) ((pipe) << 30)
2305 /* LVDS dithering flag on 965/g4x platform */
2306 #define LVDS_ENABLE_DITHER (1 << 25)
2307 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
2308 #define LVDS_VSYNC_POLARITY (1 << 21)
2309 #define LVDS_HSYNC_POLARITY (1 << 20)
2310
2311 /* Enable border for unscaled (or aspect-scaled) display */
2312 #define LVDS_BORDER_ENABLE (1 << 15)
2313 /*
2314 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2315 * pixel.
2316 */
2317 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2318 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2319 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2320 /*
2321 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2322 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2323 * on.
2324 */
2325 #define LVDS_A3_POWER_MASK (3 << 6)
2326 #define LVDS_A3_POWER_DOWN (0 << 6)
2327 #define LVDS_A3_POWER_UP (3 << 6)
2328 /*
2329 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2330 * is set.
2331 */
2332 #define LVDS_CLKB_POWER_MASK (3 << 4)
2333 #define LVDS_CLKB_POWER_DOWN (0 << 4)
2334 #define LVDS_CLKB_POWER_UP (3 << 4)
2335 /*
2336 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2337 * setting for whether we are in dual-channel mode. The B3 pair will
2338 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2339 */
2340 #define LVDS_B0B3_POWER_MASK (3 << 2)
2341 #define LVDS_B0B3_POWER_DOWN (0 << 2)
2342 #define LVDS_B0B3_POWER_UP (3 << 2)
2343
2344 /* Video Data Island Packet control */
2345 #define VIDEO_DIP_DATA 0x61178
2346 /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2347 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2348 * of the infoframe structure specified by CEA-861. */
2349 #define VIDEO_DIP_DATA_SIZE 32
2350 #define VIDEO_DIP_VSC_DATA_SIZE 36
2351 #define VIDEO_DIP_CTL 0x61170
2352 /* Pre HSW: */
2353 #define VIDEO_DIP_ENABLE (1 << 31)
2354 #define VIDEO_DIP_PORT_B (1 << 29)
2355 #define VIDEO_DIP_PORT_C (2 << 29)
2356 #define VIDEO_DIP_PORT_D (3 << 29)
2357 #define VIDEO_DIP_PORT_MASK (3 << 29)
2358 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
2359 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
2360 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
2361 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
2362 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
2363 #define VIDEO_DIP_SELECT_AVI (0 << 19)
2364 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2365 #define VIDEO_DIP_SELECT_SPD (3 << 19)
2366 #define VIDEO_DIP_SELECT_MASK (3 << 19)
2367 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
2368 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2369 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
2370 #define VIDEO_DIP_FREQ_MASK (3 << 16)
2371 /* HSW and later: */
2372 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2373 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2374 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
2375 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2376 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2377 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
2378
2379 /* Panel power sequencing */
2380 #define PP_STATUS 0x61200
2381 #define PP_ON (1 << 31)
2382 /*
2383 * Indicates that all dependencies of the panel are on:
2384 *
2385 * - PLL enabled
2386 * - pipe enabled
2387 * - LVDS/DVOB/DVOC on
2388 */
2389 #define PP_READY (1 << 30)
2390 #define PP_SEQUENCE_NONE (0 << 28)
2391 #define PP_SEQUENCE_POWER_UP (1 << 28)
2392 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
2393 #define PP_SEQUENCE_MASK (3 << 28)
2394 #define PP_SEQUENCE_SHIFT 28
2395 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
2396 #define PP_SEQUENCE_STATE_MASK 0x0000000f
2397 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2398 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2399 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2400 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2401 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2402 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2403 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2404 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2405 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
2406 #define PP_CONTROL 0x61204
2407 #define POWER_TARGET_ON (1 << 0)
2408 #define PP_ON_DELAYS 0x61208
2409 #define PP_OFF_DELAYS 0x6120c
2410 #define PP_DIVISOR 0x61210
2411
2412 /* Panel fitting */
2413 #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
2414 #define PFIT_ENABLE (1 << 31)
2415 #define PFIT_PIPE_MASK (3 << 29)
2416 #define PFIT_PIPE_SHIFT 29
2417 #define VERT_INTERP_DISABLE (0 << 10)
2418 #define VERT_INTERP_BILINEAR (1 << 10)
2419 #define VERT_INTERP_MASK (3 << 10)
2420 #define VERT_AUTO_SCALE (1 << 9)
2421 #define HORIZ_INTERP_DISABLE (0 << 6)
2422 #define HORIZ_INTERP_BILINEAR (1 << 6)
2423 #define HORIZ_INTERP_MASK (3 << 6)
2424 #define HORIZ_AUTO_SCALE (1 << 5)
2425 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
2426 #define PFIT_FILTER_FUZZY (0 << 24)
2427 #define PFIT_SCALING_AUTO (0 << 26)
2428 #define PFIT_SCALING_PROGRAMMED (1 << 26)
2429 #define PFIT_SCALING_PILLAR (2 << 26)
2430 #define PFIT_SCALING_LETTER (3 << 26)
2431 #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
2432 /* Pre-965 */
2433 #define PFIT_VERT_SCALE_SHIFT 20
2434 #define PFIT_VERT_SCALE_MASK 0xfff00000
2435 #define PFIT_HORIZ_SCALE_SHIFT 4
2436 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2437 /* 965+ */
2438 #define PFIT_VERT_SCALE_SHIFT_965 16
2439 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2440 #define PFIT_HORIZ_SCALE_SHIFT_965 0
2441 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2442
2443 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
2444
2445 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2446 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
2447 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2448 _VLV_BLC_PWM_CTL2_B)
2449
2450 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2451 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
2452 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2453 _VLV_BLC_PWM_CTL_B)
2454
2455 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2456 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
2457 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2458 _VLV_BLC_HIST_CTL_B)
2459
2460 /* Backlight control */
2461 #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
2462 #define BLM_PWM_ENABLE (1 << 31)
2463 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2464 #define BLM_PIPE_SELECT (1 << 29)
2465 #define BLM_PIPE_SELECT_IVB (3 << 29)
2466 #define BLM_PIPE_A (0 << 29)
2467 #define BLM_PIPE_B (1 << 29)
2468 #define BLM_PIPE_C (2 << 29) /* ivb + */
2469 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2470 #define BLM_TRANSCODER_B BLM_PIPE_B
2471 #define BLM_TRANSCODER_C BLM_PIPE_C
2472 #define BLM_TRANSCODER_EDP (3 << 29)
2473 #define BLM_PIPE(pipe) ((pipe) << 29)
2474 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2475 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2476 #define BLM_PHASE_IN_ENABLE (1 << 25)
2477 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2478 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2479 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2480 #define BLM_PHASE_IN_COUNT_SHIFT (8)
2481 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2482 #define BLM_PHASE_IN_INCR_SHIFT (0)
2483 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
2484 #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
2485 /*
2486 * This is the most significant 15 bits of the number of backlight cycles in a
2487 * complete cycle of the modulated backlight control.
2488 *
2489 * The actual value is this field multiplied by two.
2490 */
2491 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2492 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2493 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
2494 /*
2495 * This is the number of cycles out of the backlight modulation cycle for which
2496 * the backlight is on.
2497 *
2498 * This field must be no greater than the number of cycles in the complete
2499 * backlight modulation cycle.
2500 */
2501 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2502 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
2503 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2504 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
2505
2506 #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
2507
2508 /* New registers for PCH-split platforms. Safe where new bits show up, the
2509 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2510 #define BLC_PWM_CPU_CTL2 0x48250
2511 #define BLC_PWM_CPU_CTL 0x48254
2512
2513 #define HSW_BLC_PWM2_CTL 0x48350
2514
2515 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2516 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2517 #define BLC_PWM_PCH_CTL1 0xc8250
2518 #define BLM_PCH_PWM_ENABLE (1 << 31)
2519 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2520 #define BLM_PCH_POLARITY (1 << 29)
2521 #define BLC_PWM_PCH_CTL2 0xc8254
2522
2523 #define UTIL_PIN_CTL 0x48400
2524 #define UTIL_PIN_ENABLE (1 << 31)
2525
2526 #define PCH_GTC_CTL 0xe7000
2527 #define PCH_GTC_ENABLE (1 << 31)
2528
2529 /* TV port control */
2530 #define TV_CTL 0x68000
2531 /** Enables the TV encoder */
2532 # define TV_ENC_ENABLE (1 << 31)
2533 /** Sources the TV encoder input from pipe B instead of A. */
2534 # define TV_ENC_PIPEB_SELECT (1 << 30)
2535 /** Outputs composite video (DAC A only) */
2536 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2537 /** Outputs SVideo video (DAC B/C) */
2538 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2539 /** Outputs Component video (DAC A/B/C) */
2540 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2541 /** Outputs Composite and SVideo (DAC A/B/C) */
2542 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2543 # define TV_TRILEVEL_SYNC (1 << 21)
2544 /** Enables slow sync generation (945GM only) */
2545 # define TV_SLOW_SYNC (1 << 20)
2546 /** Selects 4x oversampling for 480i and 576p */
2547 # define TV_OVERSAMPLE_4X (0 << 18)
2548 /** Selects 2x oversampling for 720p and 1080i */
2549 # define TV_OVERSAMPLE_2X (1 << 18)
2550 /** Selects no oversampling for 1080p */
2551 # define TV_OVERSAMPLE_NONE (2 << 18)
2552 /** Selects 8x oversampling */
2553 # define TV_OVERSAMPLE_8X (3 << 18)
2554 /** Selects progressive mode rather than interlaced */
2555 # define TV_PROGRESSIVE (1 << 17)
2556 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2557 # define TV_PAL_BURST (1 << 16)
2558 /** Field for setting delay of Y compared to C */
2559 # define TV_YC_SKEW_MASK (7 << 12)
2560 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2561 # define TV_ENC_SDP_FIX (1 << 11)
2562 /**
2563 * Enables a fix for the 915GM only.
2564 *
2565 * Not sure what it does.
2566 */
2567 # define TV_ENC_C0_FIX (1 << 10)
2568 /** Bits that must be preserved by software */
2569 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
2570 # define TV_FUSE_STATE_MASK (3 << 4)
2571 /** Read-only state that reports all features enabled */
2572 # define TV_FUSE_STATE_ENABLED (0 << 4)
2573 /** Read-only state that reports that Macrovision is disabled in hardware*/
2574 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2575 /** Read-only state that reports that TV-out is disabled in hardware. */
2576 # define TV_FUSE_STATE_DISABLED (2 << 4)
2577 /** Normal operation */
2578 # define TV_TEST_MODE_NORMAL (0 << 0)
2579 /** Encoder test pattern 1 - combo pattern */
2580 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
2581 /** Encoder test pattern 2 - full screen vertical 75% color bars */
2582 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
2583 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
2584 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
2585 /** Encoder test pattern 4 - random noise */
2586 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
2587 /** Encoder test pattern 5 - linear color ramps */
2588 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
2589 /**
2590 * This test mode forces the DACs to 50% of full output.
2591 *
2592 * This is used for load detection in combination with TVDAC_SENSE_MASK
2593 */
2594 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2595 # define TV_TEST_MODE_MASK (7 << 0)
2596
2597 #define TV_DAC 0x68004
2598 # define TV_DAC_SAVE 0x00ffff00
2599 /**
2600 * Reports that DAC state change logic has reported change (RO).
2601 *
2602 * This gets cleared when TV_DAC_STATE_EN is cleared
2603 */
2604 # define TVDAC_STATE_CHG (1 << 31)
2605 # define TVDAC_SENSE_MASK (7 << 28)
2606 /** Reports that DAC A voltage is above the detect threshold */
2607 # define TVDAC_A_SENSE (1 << 30)
2608 /** Reports that DAC B voltage is above the detect threshold */
2609 # define TVDAC_B_SENSE (1 << 29)
2610 /** Reports that DAC C voltage is above the detect threshold */
2611 # define TVDAC_C_SENSE (1 << 28)
2612 /**
2613 * Enables DAC state detection logic, for load-based TV detection.
2614 *
2615 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2616 * to off, for load detection to work.
2617 */
2618 # define TVDAC_STATE_CHG_EN (1 << 27)
2619 /** Sets the DAC A sense value to high */
2620 # define TVDAC_A_SENSE_CTL (1 << 26)
2621 /** Sets the DAC B sense value to high */
2622 # define TVDAC_B_SENSE_CTL (1 << 25)
2623 /** Sets the DAC C sense value to high */
2624 # define TVDAC_C_SENSE_CTL (1 << 24)
2625 /** Overrides the ENC_ENABLE and DAC voltage levels */
2626 # define DAC_CTL_OVERRIDE (1 << 7)
2627 /** Sets the slew rate. Must be preserved in software */
2628 # define ENC_TVDAC_SLEW_FAST (1 << 6)
2629 # define DAC_A_1_3_V (0 << 4)
2630 # define DAC_A_1_1_V (1 << 4)
2631 # define DAC_A_0_7_V (2 << 4)
2632 # define DAC_A_MASK (3 << 4)
2633 # define DAC_B_1_3_V (0 << 2)
2634 # define DAC_B_1_1_V (1 << 2)
2635 # define DAC_B_0_7_V (2 << 2)
2636 # define DAC_B_MASK (3 << 2)
2637 # define DAC_C_1_3_V (0 << 0)
2638 # define DAC_C_1_1_V (1 << 0)
2639 # define DAC_C_0_7_V (2 << 0)
2640 # define DAC_C_MASK (3 << 0)
2641
2642 /**
2643 * CSC coefficients are stored in a floating point format with 9 bits of
2644 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2645 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2646 * -1 (0x3) being the only legal negative value.
2647 */
2648 #define TV_CSC_Y 0x68010
2649 # define TV_RY_MASK 0x07ff0000
2650 # define TV_RY_SHIFT 16
2651 # define TV_GY_MASK 0x00000fff
2652 # define TV_GY_SHIFT 0
2653
2654 #define TV_CSC_Y2 0x68014
2655 # define TV_BY_MASK 0x07ff0000
2656 # define TV_BY_SHIFT 16
2657 /**
2658 * Y attenuation for component video.
2659 *
2660 * Stored in 1.9 fixed point.
2661 */
2662 # define TV_AY_MASK 0x000003ff
2663 # define TV_AY_SHIFT 0
2664
2665 #define TV_CSC_U 0x68018
2666 # define TV_RU_MASK 0x07ff0000
2667 # define TV_RU_SHIFT 16
2668 # define TV_GU_MASK 0x000007ff
2669 # define TV_GU_SHIFT 0
2670
2671 #define TV_CSC_U2 0x6801c
2672 # define TV_BU_MASK 0x07ff0000
2673 # define TV_BU_SHIFT 16
2674 /**
2675 * U attenuation for component video.
2676 *
2677 * Stored in 1.9 fixed point.
2678 */
2679 # define TV_AU_MASK 0x000003ff
2680 # define TV_AU_SHIFT 0
2681
2682 #define TV_CSC_V 0x68020
2683 # define TV_RV_MASK 0x0fff0000
2684 # define TV_RV_SHIFT 16
2685 # define TV_GV_MASK 0x000007ff
2686 # define TV_GV_SHIFT 0
2687
2688 #define TV_CSC_V2 0x68024
2689 # define TV_BV_MASK 0x07ff0000
2690 # define TV_BV_SHIFT 16
2691 /**
2692 * V attenuation for component video.
2693 *
2694 * Stored in 1.9 fixed point.
2695 */
2696 # define TV_AV_MASK 0x000007ff
2697 # define TV_AV_SHIFT 0
2698
2699 #define TV_CLR_KNOBS 0x68028
2700 /** 2s-complement brightness adjustment */
2701 # define TV_BRIGHTNESS_MASK 0xff000000
2702 # define TV_BRIGHTNESS_SHIFT 24
2703 /** Contrast adjustment, as a 2.6 unsigned floating point number */
2704 # define TV_CONTRAST_MASK 0x00ff0000
2705 # define TV_CONTRAST_SHIFT 16
2706 /** Saturation adjustment, as a 2.6 unsigned floating point number */
2707 # define TV_SATURATION_MASK 0x0000ff00
2708 # define TV_SATURATION_SHIFT 8
2709 /** Hue adjustment, as an integer phase angle in degrees */
2710 # define TV_HUE_MASK 0x000000ff
2711 # define TV_HUE_SHIFT 0
2712
2713 #define TV_CLR_LEVEL 0x6802c
2714 /** Controls the DAC level for black */
2715 # define TV_BLACK_LEVEL_MASK 0x01ff0000
2716 # define TV_BLACK_LEVEL_SHIFT 16
2717 /** Controls the DAC level for blanking */
2718 # define TV_BLANK_LEVEL_MASK 0x000001ff
2719 # define TV_BLANK_LEVEL_SHIFT 0
2720
2721 #define TV_H_CTL_1 0x68030
2722 /** Number of pixels in the hsync. */
2723 # define TV_HSYNC_END_MASK 0x1fff0000
2724 # define TV_HSYNC_END_SHIFT 16
2725 /** Total number of pixels minus one in the line (display and blanking). */
2726 # define TV_HTOTAL_MASK 0x00001fff
2727 # define TV_HTOTAL_SHIFT 0
2728
2729 #define TV_H_CTL_2 0x68034
2730 /** Enables the colorburst (needed for non-component color) */
2731 # define TV_BURST_ENA (1 << 31)
2732 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
2733 # define TV_HBURST_START_SHIFT 16
2734 # define TV_HBURST_START_MASK 0x1fff0000
2735 /** Length of the colorburst */
2736 # define TV_HBURST_LEN_SHIFT 0
2737 # define TV_HBURST_LEN_MASK 0x0001fff
2738
2739 #define TV_H_CTL_3 0x68038
2740 /** End of hblank, measured in pixels minus one from start of hsync */
2741 # define TV_HBLANK_END_SHIFT 16
2742 # define TV_HBLANK_END_MASK 0x1fff0000
2743 /** Start of hblank, measured in pixels minus one from start of hsync */
2744 # define TV_HBLANK_START_SHIFT 0
2745 # define TV_HBLANK_START_MASK 0x0001fff
2746
2747 #define TV_V_CTL_1 0x6803c
2748 /** XXX */
2749 # define TV_NBR_END_SHIFT 16
2750 # define TV_NBR_END_MASK 0x07ff0000
2751 /** XXX */
2752 # define TV_VI_END_F1_SHIFT 8
2753 # define TV_VI_END_F1_MASK 0x00003f00
2754 /** XXX */
2755 # define TV_VI_END_F2_SHIFT 0
2756 # define TV_VI_END_F2_MASK 0x0000003f
2757
2758 #define TV_V_CTL_2 0x68040
2759 /** Length of vsync, in half lines */
2760 # define TV_VSYNC_LEN_MASK 0x07ff0000
2761 # define TV_VSYNC_LEN_SHIFT 16
2762 /** Offset of the start of vsync in field 1, measured in one less than the
2763 * number of half lines.
2764 */
2765 # define TV_VSYNC_START_F1_MASK 0x00007f00
2766 # define TV_VSYNC_START_F1_SHIFT 8
2767 /**
2768 * Offset of the start of vsync in field 2, measured in one less than the
2769 * number of half lines.
2770 */
2771 # define TV_VSYNC_START_F2_MASK 0x0000007f
2772 # define TV_VSYNC_START_F2_SHIFT 0
2773
2774 #define TV_V_CTL_3 0x68044
2775 /** Enables generation of the equalization signal */
2776 # define TV_EQUAL_ENA (1 << 31)
2777 /** Length of vsync, in half lines */
2778 # define TV_VEQ_LEN_MASK 0x007f0000
2779 # define TV_VEQ_LEN_SHIFT 16
2780 /** Offset of the start of equalization in field 1, measured in one less than
2781 * the number of half lines.
2782 */
2783 # define TV_VEQ_START_F1_MASK 0x0007f00
2784 # define TV_VEQ_START_F1_SHIFT 8
2785 /**
2786 * Offset of the start of equalization in field 2, measured in one less than
2787 * the number of half lines.
2788 */
2789 # define TV_VEQ_START_F2_MASK 0x000007f
2790 # define TV_VEQ_START_F2_SHIFT 0
2791
2792 #define TV_V_CTL_4 0x68048
2793 /**
2794 * Offset to start of vertical colorburst, measured in one less than the
2795 * number of lines from vertical start.
2796 */
2797 # define TV_VBURST_START_F1_MASK 0x003f0000
2798 # define TV_VBURST_START_F1_SHIFT 16
2799 /**
2800 * Offset to the end of vertical colorburst, measured in one less than the
2801 * number of lines from the start of NBR.
2802 */
2803 # define TV_VBURST_END_F1_MASK 0x000000ff
2804 # define TV_VBURST_END_F1_SHIFT 0
2805
2806 #define TV_V_CTL_5 0x6804c
2807 /**
2808 * Offset to start of vertical colorburst, measured in one less than the
2809 * number of lines from vertical start.
2810 */
2811 # define TV_VBURST_START_F2_MASK 0x003f0000
2812 # define TV_VBURST_START_F2_SHIFT 16
2813 /**
2814 * Offset to the end of vertical colorburst, measured in one less than the
2815 * number of lines from the start of NBR.
2816 */
2817 # define TV_VBURST_END_F2_MASK 0x000000ff
2818 # define TV_VBURST_END_F2_SHIFT 0
2819
2820 #define TV_V_CTL_6 0x68050
2821 /**
2822 * Offset to start of vertical colorburst, measured in one less than the
2823 * number of lines from vertical start.
2824 */
2825 # define TV_VBURST_START_F3_MASK 0x003f0000
2826 # define TV_VBURST_START_F3_SHIFT 16
2827 /**
2828 * Offset to the end of vertical colorburst, measured in one less than the
2829 * number of lines from the start of NBR.
2830 */
2831 # define TV_VBURST_END_F3_MASK 0x000000ff
2832 # define TV_VBURST_END_F3_SHIFT 0
2833
2834 #define TV_V_CTL_7 0x68054
2835 /**
2836 * Offset to start of vertical colorburst, measured in one less than the
2837 * number of lines from vertical start.
2838 */
2839 # define TV_VBURST_START_F4_MASK 0x003f0000
2840 # define TV_VBURST_START_F4_SHIFT 16
2841 /**
2842 * Offset to the end of vertical colorburst, measured in one less than the
2843 * number of lines from the start of NBR.
2844 */
2845 # define TV_VBURST_END_F4_MASK 0x000000ff
2846 # define TV_VBURST_END_F4_SHIFT 0
2847
2848 #define TV_SC_CTL_1 0x68060
2849 /** Turns on the first subcarrier phase generation DDA */
2850 # define TV_SC_DDA1_EN (1 << 31)
2851 /** Turns on the first subcarrier phase generation DDA */
2852 # define TV_SC_DDA2_EN (1 << 30)
2853 /** Turns on the first subcarrier phase generation DDA */
2854 # define TV_SC_DDA3_EN (1 << 29)
2855 /** Sets the subcarrier DDA to reset frequency every other field */
2856 # define TV_SC_RESET_EVERY_2 (0 << 24)
2857 /** Sets the subcarrier DDA to reset frequency every fourth field */
2858 # define TV_SC_RESET_EVERY_4 (1 << 24)
2859 /** Sets the subcarrier DDA to reset frequency every eighth field */
2860 # define TV_SC_RESET_EVERY_8 (2 << 24)
2861 /** Sets the subcarrier DDA to never reset the frequency */
2862 # define TV_SC_RESET_NEVER (3 << 24)
2863 /** Sets the peak amplitude of the colorburst.*/
2864 # define TV_BURST_LEVEL_MASK 0x00ff0000
2865 # define TV_BURST_LEVEL_SHIFT 16
2866 /** Sets the increment of the first subcarrier phase generation DDA */
2867 # define TV_SCDDA1_INC_MASK 0x00000fff
2868 # define TV_SCDDA1_INC_SHIFT 0
2869
2870 #define TV_SC_CTL_2 0x68064
2871 /** Sets the rollover for the second subcarrier phase generation DDA */
2872 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
2873 # define TV_SCDDA2_SIZE_SHIFT 16
2874 /** Sets the increent of the second subcarrier phase generation DDA */
2875 # define TV_SCDDA2_INC_MASK 0x00007fff
2876 # define TV_SCDDA2_INC_SHIFT 0
2877
2878 #define TV_SC_CTL_3 0x68068
2879 /** Sets the rollover for the third subcarrier phase generation DDA */
2880 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
2881 # define TV_SCDDA3_SIZE_SHIFT 16
2882 /** Sets the increent of the third subcarrier phase generation DDA */
2883 # define TV_SCDDA3_INC_MASK 0x00007fff
2884 # define TV_SCDDA3_INC_SHIFT 0
2885
2886 #define TV_WIN_POS 0x68070
2887 /** X coordinate of the display from the start of horizontal active */
2888 # define TV_XPOS_MASK 0x1fff0000
2889 # define TV_XPOS_SHIFT 16
2890 /** Y coordinate of the display from the start of vertical active (NBR) */
2891 # define TV_YPOS_MASK 0x00000fff
2892 # define TV_YPOS_SHIFT 0
2893
2894 #define TV_WIN_SIZE 0x68074
2895 /** Horizontal size of the display window, measured in pixels*/
2896 # define TV_XSIZE_MASK 0x1fff0000
2897 # define TV_XSIZE_SHIFT 16
2898 /**
2899 * Vertical size of the display window, measured in pixels.
2900 *
2901 * Must be even for interlaced modes.
2902 */
2903 # define TV_YSIZE_MASK 0x00000fff
2904 # define TV_YSIZE_SHIFT 0
2905
2906 #define TV_FILTER_CTL_1 0x68080
2907 /**
2908 * Enables automatic scaling calculation.
2909 *
2910 * If set, the rest of the registers are ignored, and the calculated values can
2911 * be read back from the register.
2912 */
2913 # define TV_AUTO_SCALE (1 << 31)
2914 /**
2915 * Disables the vertical filter.
2916 *
2917 * This is required on modes more than 1024 pixels wide */
2918 # define TV_V_FILTER_BYPASS (1 << 29)
2919 /** Enables adaptive vertical filtering */
2920 # define TV_VADAPT (1 << 28)
2921 # define TV_VADAPT_MODE_MASK (3 << 26)
2922 /** Selects the least adaptive vertical filtering mode */
2923 # define TV_VADAPT_MODE_LEAST (0 << 26)
2924 /** Selects the moderately adaptive vertical filtering mode */
2925 # define TV_VADAPT_MODE_MODERATE (1 << 26)
2926 /** Selects the most adaptive vertical filtering mode */
2927 # define TV_VADAPT_MODE_MOST (3 << 26)
2928 /**
2929 * Sets the horizontal scaling factor.
2930 *
2931 * This should be the fractional part of the horizontal scaling factor divided
2932 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2933 *
2934 * (src width - 1) / ((oversample * dest width) - 1)
2935 */
2936 # define TV_HSCALE_FRAC_MASK 0x00003fff
2937 # define TV_HSCALE_FRAC_SHIFT 0
2938
2939 #define TV_FILTER_CTL_2 0x68084
2940 /**
2941 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2942 *
2943 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2944 */
2945 # define TV_VSCALE_INT_MASK 0x00038000
2946 # define TV_VSCALE_INT_SHIFT 15
2947 /**
2948 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2949 *
2950 * \sa TV_VSCALE_INT_MASK
2951 */
2952 # define TV_VSCALE_FRAC_MASK 0x00007fff
2953 # define TV_VSCALE_FRAC_SHIFT 0
2954
2955 #define TV_FILTER_CTL_3 0x68088
2956 /**
2957 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2958 *
2959 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2960 *
2961 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2962 */
2963 # define TV_VSCALE_IP_INT_MASK 0x00038000
2964 # define TV_VSCALE_IP_INT_SHIFT 15
2965 /**
2966 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2967 *
2968 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2969 *
2970 * \sa TV_VSCALE_IP_INT_MASK
2971 */
2972 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2973 # define TV_VSCALE_IP_FRAC_SHIFT 0
2974
2975 #define TV_CC_CONTROL 0x68090
2976 # define TV_CC_ENABLE (1 << 31)
2977 /**
2978 * Specifies which field to send the CC data in.
2979 *
2980 * CC data is usually sent in field 0.
2981 */
2982 # define TV_CC_FID_MASK (1 << 27)
2983 # define TV_CC_FID_SHIFT 27
2984 /** Sets the horizontal position of the CC data. Usually 135. */
2985 # define TV_CC_HOFF_MASK 0x03ff0000
2986 # define TV_CC_HOFF_SHIFT 16
2987 /** Sets the vertical position of the CC data. Usually 21 */
2988 # define TV_CC_LINE_MASK 0x0000003f
2989 # define TV_CC_LINE_SHIFT 0
2990
2991 #define TV_CC_DATA 0x68094
2992 # define TV_CC_RDY (1 << 31)
2993 /** Second word of CC data to be transmitted. */
2994 # define TV_CC_DATA_2_MASK 0x007f0000
2995 # define TV_CC_DATA_2_SHIFT 16
2996 /** First word of CC data to be transmitted. */
2997 # define TV_CC_DATA_1_MASK 0x0000007f
2998 # define TV_CC_DATA_1_SHIFT 0
2999
3000 #define TV_H_LUMA_0 0x68100
3001 #define TV_H_LUMA_59 0x681ec
3002 #define TV_H_CHROMA_0 0x68200
3003 #define TV_H_CHROMA_59 0x682ec
3004 #define TV_V_LUMA_0 0x68300
3005 #define TV_V_LUMA_42 0x683a8
3006 #define TV_V_CHROMA_0 0x68400
3007 #define TV_V_CHROMA_42 0x684a8
3008
3009 /* Display Port */
3010 #define DP_A 0x64000 /* eDP */
3011 #define DP_B 0x64100
3012 #define DP_C 0x64200
3013 #define DP_D 0x64300
3014
3015 #define DP_PORT_EN (1 << 31)
3016 #define DP_PIPEB_SELECT (1 << 30)
3017 #define DP_PIPE_MASK (1 << 30)
3018
3019 /* Link training mode - select a suitable mode for each stage */
3020 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
3021 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
3022 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3023 #define DP_LINK_TRAIN_OFF (3 << 28)
3024 #define DP_LINK_TRAIN_MASK (3 << 28)
3025 #define DP_LINK_TRAIN_SHIFT 28
3026
3027 /* CPT Link training mode */
3028 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3029 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3030 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3031 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3032 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3033 #define DP_LINK_TRAIN_SHIFT_CPT 8
3034
3035 /* Signal voltages. These are mostly controlled by the other end */
3036 #define DP_VOLTAGE_0_4 (0 << 25)
3037 #define DP_VOLTAGE_0_6 (1 << 25)
3038 #define DP_VOLTAGE_0_8 (2 << 25)
3039 #define DP_VOLTAGE_1_2 (3 << 25)
3040 #define DP_VOLTAGE_MASK (7 << 25)
3041 #define DP_VOLTAGE_SHIFT 25
3042
3043 /* Signal pre-emphasis levels, like voltages, the other end tells us what
3044 * they want
3045 */
3046 #define DP_PRE_EMPHASIS_0 (0 << 22)
3047 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
3048 #define DP_PRE_EMPHASIS_6 (2 << 22)
3049 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
3050 #define DP_PRE_EMPHASIS_MASK (7 << 22)
3051 #define DP_PRE_EMPHASIS_SHIFT 22
3052
3053 /* How many wires to use. I guess 3 was too hard */
3054 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
3055 #define DP_PORT_WIDTH_MASK (7 << 19)
3056
3057 /* Mystic DPCD version 1.1 special mode */
3058 #define DP_ENHANCED_FRAMING (1 << 18)
3059
3060 /* eDP */
3061 #define DP_PLL_FREQ_270MHZ (0 << 16)
3062 #define DP_PLL_FREQ_160MHZ (1 << 16)
3063 #define DP_PLL_FREQ_MASK (3 << 16)
3064
3065 /** locked once port is enabled */
3066 #define DP_PORT_REVERSAL (1 << 15)
3067
3068 /* eDP */
3069 #define DP_PLL_ENABLE (1 << 14)
3070
3071 /** sends the clock on lane 15 of the PEG for debug */
3072 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3073
3074 #define DP_SCRAMBLING_DISABLE (1 << 12)
3075 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
3076
3077 /** limit RGB values to avoid confusing TVs */
3078 #define DP_COLOR_RANGE_16_235 (1 << 8)
3079
3080 /** Turn on the audio link */
3081 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3082
3083 /** vs and hs sync polarity */
3084 #define DP_SYNC_VS_HIGH (1 << 4)
3085 #define DP_SYNC_HS_HIGH (1 << 3)
3086
3087 /** A fantasy */
3088 #define DP_DETECTED (1 << 2)
3089
3090 /** The aux channel provides a way to talk to the
3091 * signal sink for DDC etc. Max packet size supported
3092 * is 20 bytes in each direction, hence the 5 fixed
3093 * data registers
3094 */
3095 #define DPA_AUX_CH_CTL 0x64010
3096 #define DPA_AUX_CH_DATA1 0x64014
3097 #define DPA_AUX_CH_DATA2 0x64018
3098 #define DPA_AUX_CH_DATA3 0x6401c
3099 #define DPA_AUX_CH_DATA4 0x64020
3100 #define DPA_AUX_CH_DATA5 0x64024
3101
3102 #define DPB_AUX_CH_CTL 0x64110
3103 #define DPB_AUX_CH_DATA1 0x64114
3104 #define DPB_AUX_CH_DATA2 0x64118
3105 #define DPB_AUX_CH_DATA3 0x6411c
3106 #define DPB_AUX_CH_DATA4 0x64120
3107 #define DPB_AUX_CH_DATA5 0x64124
3108
3109 #define DPC_AUX_CH_CTL 0x64210
3110 #define DPC_AUX_CH_DATA1 0x64214
3111 #define DPC_AUX_CH_DATA2 0x64218
3112 #define DPC_AUX_CH_DATA3 0x6421c
3113 #define DPC_AUX_CH_DATA4 0x64220
3114 #define DPC_AUX_CH_DATA5 0x64224
3115
3116 #define DPD_AUX_CH_CTL 0x64310
3117 #define DPD_AUX_CH_DATA1 0x64314
3118 #define DPD_AUX_CH_DATA2 0x64318
3119 #define DPD_AUX_CH_DATA3 0x6431c
3120 #define DPD_AUX_CH_DATA4 0x64320
3121 #define DPD_AUX_CH_DATA5 0x64324
3122
3123 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3124 #define DP_AUX_CH_CTL_DONE (1 << 30)
3125 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3126 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3127 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3128 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3129 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3130 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3131 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3132 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3133 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3134 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3135 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3136 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3137 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3138 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3139 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3140 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3141 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3142 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3143 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3144
3145 /*
3146 * Computing GMCH M and N values for the Display Port link
3147 *
3148 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3149 *
3150 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3151 *
3152 * The GMCH value is used internally
3153 *
3154 * bytes_per_pixel is the number of bytes coming out of the plane,
3155 * which is after the LUTs, so we want the bytes for our color format.
3156 * For our current usage, this is always 3, one byte for R, G and B.
3157 */
3158 #define _PIPEA_DATA_M_G4X 0x70050
3159 #define _PIPEB_DATA_M_G4X 0x71050
3160
3161 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
3162 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3163 #define TU_SIZE_SHIFT 25
3164 #define TU_SIZE_MASK (0x3f << 25)
3165
3166 #define DATA_LINK_M_N_MASK (0xffffff)
3167 #define DATA_LINK_N_MAX (0x800000)
3168
3169 #define _PIPEA_DATA_N_G4X 0x70054
3170 #define _PIPEB_DATA_N_G4X 0x71054
3171 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
3172
3173 /*
3174 * Computing Link M and N values for the Display Port link
3175 *
3176 * Link M / N = pixel_clock / ls_clk
3177 *
3178 * (the DP spec calls pixel_clock the 'strm_clk')
3179 *
3180 * The Link value is transmitted in the Main Stream
3181 * Attributes and VB-ID.
3182 */
3183
3184 #define _PIPEA_LINK_M_G4X 0x70060
3185 #define _PIPEB_LINK_M_G4X 0x71060
3186 #define PIPEA_DP_LINK_M_MASK (0xffffff)
3187
3188 #define _PIPEA_LINK_N_G4X 0x70064
3189 #define _PIPEB_LINK_N_G4X 0x71064
3190 #define PIPEA_DP_LINK_N_MASK (0xffffff)
3191
3192 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3193 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3194 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3195 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
3196
3197 /* Display & cursor control */
3198
3199 /* Pipe A */
3200 #define _PIPEADSL 0x70000
3201 #define DSL_LINEMASK_GEN2 0x00000fff
3202 #define DSL_LINEMASK_GEN3 0x00001fff
3203 #define _PIPEACONF 0x70008
3204 #define PIPECONF_ENABLE (1<<31)
3205 #define PIPECONF_DISABLE 0
3206 #define PIPECONF_DOUBLE_WIDE (1<<30)
3207 #define I965_PIPECONF_ACTIVE (1<<30)
3208 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
3209 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
3210 #define PIPECONF_SINGLE_WIDE 0
3211 #define PIPECONF_PIPE_UNLOCKED 0
3212 #define PIPECONF_PIPE_LOCKED (1<<25)
3213 #define PIPECONF_PALETTE 0
3214 #define PIPECONF_GAMMA (1<<24)
3215 #define PIPECONF_FORCE_BORDER (1<<25)
3216 #define PIPECONF_INTERLACE_MASK (7 << 21)
3217 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
3218 /* Note that pre-gen3 does not support interlaced display directly. Panel
3219 * fitting must be disabled on pre-ilk for interlaced. */
3220 #define PIPECONF_PROGRESSIVE (0 << 21)
3221 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3222 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3223 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3224 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3225 /* Ironlake and later have a complete new set of values for interlaced. PFIT
3226 * means panel fitter required, PF means progressive fetch, DBL means power
3227 * saving pixel doubling. */
3228 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3229 #define PIPECONF_INTERLACED_ILK (3 << 21)
3230 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3231 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
3232 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
3233 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3234 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
3235 #define PIPECONF_BPC_MASK (0x7 << 5)
3236 #define PIPECONF_8BPC (0<<5)
3237 #define PIPECONF_10BPC (1<<5)
3238 #define PIPECONF_6BPC (2<<5)
3239 #define PIPECONF_12BPC (3<<5)
3240 #define PIPECONF_DITHER_EN (1<<4)
3241 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3242 #define PIPECONF_DITHER_TYPE_SP (0<<2)
3243 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3244 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3245 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
3246 #define _PIPEASTAT 0x70024
3247 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
3248 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
3249 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3250 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
3251 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
3252 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
3253 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3254 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3255 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3256 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
3257 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
3258 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3259 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3260 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3261 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
3262 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3263 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3264 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
3265 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
3266 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
3267 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3268 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
3269 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3270 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3271 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
3272 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
3273 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3274 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3275 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3276 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
3277 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3278 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
3279 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3280 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3281 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
3282 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3283 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3284 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3285 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3286
3287 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3288 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3289
3290 #define PIPE_A_OFFSET 0x70000
3291 #define PIPE_B_OFFSET 0x71000
3292 #define PIPE_C_OFFSET 0x72000
3293 /*
3294 * There's actually no pipe EDP. Some pipe registers have
3295 * simply shifted from the pipe to the transcoder, while
3296 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3297 * to access such registers in transcoder EDP.
3298 */
3299 #define PIPE_EDP_OFFSET 0x7f000
3300
3301 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3302 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3303 dev_priv->info.display_mmio_offset)
3304
3305 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3306 #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3307 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3308 #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3309 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
3310
3311 #define _PIPE_MISC_A 0x70030
3312 #define _PIPE_MISC_B 0x71030
3313 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
3314 #define PIPEMISC_DITHER_8_BPC (0<<5)
3315 #define PIPEMISC_DITHER_10_BPC (1<<5)
3316 #define PIPEMISC_DITHER_6_BPC (2<<5)
3317 #define PIPEMISC_DITHER_12_BPC (3<<5)
3318 #define PIPEMISC_DITHER_ENABLE (1<<4)
3319 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3320 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
3321 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
3322
3323 #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
3324 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
3325 #define PIPEB_HLINE_INT_EN (1<<28)
3326 #define PIPEB_VBLANK_INT_EN (1<<27)
3327 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
3328 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3329 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
3330 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
3331 #define PIPEA_HLINE_INT_EN (1<<20)
3332 #define PIPEA_VBLANK_INT_EN (1<<19)
3333 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3334 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
3335 #define PLANEA_FLIPDONE_INT_EN (1<<16)
3336
3337 #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
3338 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
3339 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
3340 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
3341 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3342 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
3343 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3344 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3345 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
3346 #define DPINVGTT_EN_MASK 0xff0000
3347 #define CURSORB_INVALID_GTT_STATUS (1<<7)
3348 #define CURSORA_INVALID_GTT_STATUS (1<<6)
3349 #define SPRITED_INVALID_GTT_STATUS (1<<5)
3350 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
3351 #define PLANEB_INVALID_GTT_STATUS (1<<3)
3352 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
3353 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
3354 #define PLANEA_INVALID_GTT_STATUS (1<<0)
3355 #define DPINVGTT_STATUS_MASK 0xff
3356
3357 #define DSPARB 0x70030
3358 #define DSPARB_CSTART_MASK (0x7f << 7)
3359 #define DSPARB_CSTART_SHIFT 7
3360 #define DSPARB_BSTART_MASK (0x7f)
3361 #define DSPARB_BSTART_SHIFT 0
3362 #define DSPARB_BEND_SHIFT 9 /* on 855 */
3363 #define DSPARB_AEND_SHIFT 0
3364
3365 #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
3366 #define DSPFW_SR_SHIFT 23
3367 #define DSPFW_SR_MASK (0x1ff<<23)
3368 #define DSPFW_CURSORB_SHIFT 16
3369 #define DSPFW_CURSORB_MASK (0x3f<<16)
3370 #define DSPFW_PLANEB_SHIFT 8
3371 #define DSPFW_PLANEB_MASK (0x7f<<8)
3372 #define DSPFW_PLANEA_MASK (0x7f)
3373 #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
3374 #define DSPFW_CURSORA_MASK 0x00003f00
3375 #define DSPFW_CURSORA_SHIFT 8
3376 #define DSPFW_PLANEC_MASK (0x7f)
3377 #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
3378 #define DSPFW_HPLL_SR_EN (1<<31)
3379 #define DSPFW_CURSOR_SR_SHIFT 24
3380 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
3381 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3382 #define DSPFW_HPLL_CURSOR_SHIFT 16
3383 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3384 #define DSPFW_HPLL_SR_MASK (0x1ff)
3385 #define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3386 #define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
3387
3388 /* drain latency register values*/
3389 #define DRAIN_LATENCY_PRECISION_32 32
3390 #define DRAIN_LATENCY_PRECISION_16 16
3391 #define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
3392 #define DDL_CURSORA_PRECISION_32 (1<<31)
3393 #define DDL_CURSORA_PRECISION_16 (0<<31)
3394 #define DDL_CURSORA_SHIFT 24
3395 #define DDL_PLANEA_PRECISION_32 (1<<7)
3396 #define DDL_PLANEA_PRECISION_16 (0<<7)
3397 #define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
3398 #define DDL_CURSORB_PRECISION_32 (1<<31)
3399 #define DDL_CURSORB_PRECISION_16 (0<<31)
3400 #define DDL_CURSORB_SHIFT 24
3401 #define DDL_PLANEB_PRECISION_32 (1<<7)
3402 #define DDL_PLANEB_PRECISION_16 (0<<7)
3403
3404 /* FIFO watermark sizes etc */
3405 #define G4X_FIFO_LINE_SIZE 64
3406 #define I915_FIFO_LINE_SIZE 64
3407 #define I830_FIFO_LINE_SIZE 32
3408
3409 #define VALLEYVIEW_FIFO_SIZE 255
3410 #define G4X_FIFO_SIZE 127
3411 #define I965_FIFO_SIZE 512
3412 #define I945_FIFO_SIZE 127
3413 #define I915_FIFO_SIZE 95
3414 #define I855GM_FIFO_SIZE 127 /* In cachelines */
3415 #define I830_FIFO_SIZE 95
3416
3417 #define VALLEYVIEW_MAX_WM 0xff
3418 #define G4X_MAX_WM 0x3f
3419 #define I915_MAX_WM 0x3f
3420
3421 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3422 #define PINEVIEW_FIFO_LINE_SIZE 64
3423 #define PINEVIEW_MAX_WM 0x1ff
3424 #define PINEVIEW_DFT_WM 0x3f
3425 #define PINEVIEW_DFT_HPLLOFF_WM 0
3426 #define PINEVIEW_GUARD_WM 10
3427 #define PINEVIEW_CURSOR_FIFO 64
3428 #define PINEVIEW_CURSOR_MAX_WM 0x3f
3429 #define PINEVIEW_CURSOR_DFT_WM 0
3430 #define PINEVIEW_CURSOR_GUARD_WM 5
3431
3432 #define VALLEYVIEW_CURSOR_MAX_WM 64
3433 #define I965_CURSOR_FIFO 64
3434 #define I965_CURSOR_MAX_WM 32
3435 #define I965_CURSOR_DFT_WM 8
3436
3437 /* define the Watermark register on Ironlake */
3438 #define WM0_PIPEA_ILK 0x45100
3439 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
3440 #define WM0_PIPE_PLANE_SHIFT 16
3441 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
3442 #define WM0_PIPE_SPRITE_SHIFT 8
3443 #define WM0_PIPE_CURSOR_MASK (0xff)
3444
3445 #define WM0_PIPEB_ILK 0x45104
3446 #define WM0_PIPEC_IVB 0x45200
3447 #define WM1_LP_ILK 0x45108
3448 #define WM1_LP_SR_EN (1<<31)
3449 #define WM1_LP_LATENCY_SHIFT 24
3450 #define WM1_LP_LATENCY_MASK (0x7f<<24)
3451 #define WM1_LP_FBC_MASK (0xf<<20)
3452 #define WM1_LP_FBC_SHIFT 20
3453 #define WM1_LP_FBC_SHIFT_BDW 19
3454 #define WM1_LP_SR_MASK (0x7ff<<8)
3455 #define WM1_LP_SR_SHIFT 8
3456 #define WM1_LP_CURSOR_MASK (0xff)
3457 #define WM2_LP_ILK 0x4510c
3458 #define WM2_LP_EN (1<<31)
3459 #define WM3_LP_ILK 0x45110
3460 #define WM3_LP_EN (1<<31)
3461 #define WM1S_LP_ILK 0x45120
3462 #define WM2S_LP_IVB 0x45124
3463 #define WM3S_LP_IVB 0x45128
3464 #define WM1S_LP_EN (1<<31)
3465
3466 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3467 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3468 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3469
3470 /* Memory latency timer register */
3471 #define MLTR_ILK 0x11222
3472 #define MLTR_WM1_SHIFT 0
3473 #define MLTR_WM2_SHIFT 8
3474 /* the unit of memory self-refresh latency time is 0.5us */
3475 #define ILK_SRLT_MASK 0x3f
3476
3477
3478 /* the address where we get all kinds of latency value */
3479 #define SSKPD 0x5d10
3480 #define SSKPD_WM_MASK 0x3f
3481 #define SSKPD_WM0_SHIFT 0
3482 #define SSKPD_WM1_SHIFT 8
3483 #define SSKPD_WM2_SHIFT 16
3484 #define SSKPD_WM3_SHIFT 24
3485
3486 /*
3487 * The two pipe frame counter registers are not synchronized, so
3488 * reading a stable value is somewhat tricky. The following code
3489 * should work:
3490 *
3491 * do {
3492 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3493 * PIPE_FRAME_HIGH_SHIFT;
3494 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3495 * PIPE_FRAME_LOW_SHIFT);
3496 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3497 * PIPE_FRAME_HIGH_SHIFT);
3498 * } while (high1 != high2);
3499 * frame = (high1 << 8) | low1;
3500 */
3501 #define _PIPEAFRAMEHIGH 0x70040
3502 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
3503 #define PIPE_FRAME_HIGH_SHIFT 0
3504 #define _PIPEAFRAMEPIXEL 0x70044
3505 #define PIPE_FRAME_LOW_MASK 0xff000000
3506 #define PIPE_FRAME_LOW_SHIFT 24
3507 #define PIPE_PIXEL_MASK 0x00ffffff
3508 #define PIPE_PIXEL_SHIFT 0
3509 /* GM45+ just has to be different */
3510 #define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3511 #define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
3512 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
3513
3514 /* Cursor A & B regs */
3515 #define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
3516 /* Old style CUR*CNTR flags (desktop 8xx) */
3517 #define CURSOR_ENABLE 0x80000000
3518 #define CURSOR_GAMMA_ENABLE 0x40000000
3519 #define CURSOR_STRIDE_MASK 0x30000000
3520 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
3521 #define CURSOR_FORMAT_SHIFT 24
3522 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3523 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3524 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3525 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3526 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3527 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3528 /* New style CUR*CNTR flags */
3529 #define CURSOR_MODE 0x27
3530 #define CURSOR_MODE_DISABLE 0x00
3531 #define CURSOR_MODE_64_32B_AX 0x07
3532 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
3533 #define MCURSOR_PIPE_SELECT (1 << 28)
3534 #define MCURSOR_PIPE_A 0x00
3535 #define MCURSOR_PIPE_B (1 << 28)
3536 #define MCURSOR_GAMMA_ENABLE (1 << 26)
3537 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
3538 #define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3539 #define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
3540 #define CURSOR_POS_MASK 0x007FF
3541 #define CURSOR_POS_SIGN 0x8000
3542 #define CURSOR_X_SHIFT 0
3543 #define CURSOR_Y_SHIFT 16
3544 #define CURSIZE 0x700a0
3545 #define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3546 #define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3547 #define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
3548
3549 #define _CURBCNTR_IVB 0x71080
3550 #define _CURBBASE_IVB 0x71084
3551 #define _CURBPOS_IVB 0x71088
3552
3553 #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3554 #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3555 #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
3556
3557 #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3558 #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3559 #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3560
3561 /* Display A control */
3562 #define _DSPACNTR 0x70180
3563 #define DISPLAY_PLANE_ENABLE (1<<31)
3564 #define DISPLAY_PLANE_DISABLE 0
3565 #define DISPPLANE_GAMMA_ENABLE (1<<30)
3566 #define DISPPLANE_GAMMA_DISABLE 0
3567 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
3568 #define DISPPLANE_YUV422 (0x0<<26)
3569 #define DISPPLANE_8BPP (0x2<<26)
3570 #define DISPPLANE_BGRA555 (0x3<<26)
3571 #define DISPPLANE_BGRX555 (0x4<<26)
3572 #define DISPPLANE_BGRX565 (0x5<<26)
3573 #define DISPPLANE_BGRX888 (0x6<<26)
3574 #define DISPPLANE_BGRA888 (0x7<<26)
3575 #define DISPPLANE_RGBX101010 (0x8<<26)
3576 #define DISPPLANE_RGBA101010 (0x9<<26)
3577 #define DISPPLANE_BGRX101010 (0xa<<26)
3578 #define DISPPLANE_RGBX161616 (0xc<<26)
3579 #define DISPPLANE_RGBX888 (0xe<<26)
3580 #define DISPPLANE_RGBA888 (0xf<<26)
3581 #define DISPPLANE_STEREO_ENABLE (1<<25)
3582 #define DISPPLANE_STEREO_DISABLE 0
3583 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
3584 #define DISPPLANE_SEL_PIPE_SHIFT 24
3585 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
3586 #define DISPPLANE_SEL_PIPE_A 0
3587 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
3588 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3589 #define DISPPLANE_SRC_KEY_DISABLE 0
3590 #define DISPPLANE_LINE_DOUBLE (1<<20)
3591 #define DISPPLANE_NO_LINE_DOUBLE 0
3592 #define DISPPLANE_STEREO_POLARITY_FIRST 0
3593 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
3594 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
3595 #define DISPPLANE_TILED (1<<10)
3596 #define _DSPAADDR 0x70184
3597 #define _DSPASTRIDE 0x70188
3598 #define _DSPAPOS 0x7018C /* reserved */
3599 #define _DSPASIZE 0x70190
3600 #define _DSPASURF 0x7019C /* 965+ only */
3601 #define _DSPATILEOFF 0x701A4 /* 965+ only */
3602 #define _DSPAOFFSET 0x701A4 /* HSW */
3603 #define _DSPASURFLIVE 0x701AC
3604
3605 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3606 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3607 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3608 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3609 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3610 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3611 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
3612 #define DSPLINOFF(plane) DSPADDR(plane)
3613 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3614 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
3615
3616 /* Display/Sprite base address macros */
3617 #define DISP_BASEADDR_MASK (0xfffff000)
3618 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3619 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3620
3621 /* VBIOS flags */
3622 #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3623 #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3624 #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3625 #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3626 #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3627 #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3628 #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3629 #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3630 #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3631 #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3632 #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3633 #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3634 #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
3635
3636 /* Pipe B */
3637 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3638 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3639 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
3640 #define _PIPEBFRAMEHIGH 0x71040
3641 #define _PIPEBFRAMEPIXEL 0x71044
3642 #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3643 #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
3644
3645
3646 /* Display B control */
3647 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
3648 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3649 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
3650 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3651 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
3652 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3653 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3654 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3655 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3656 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3657 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3658 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3659 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
3660
3661 /* Sprite A control */
3662 #define _DVSACNTR 0x72180
3663 #define DVS_ENABLE (1<<31)
3664 #define DVS_GAMMA_ENABLE (1<<30)
3665 #define DVS_PIXFORMAT_MASK (3<<25)
3666 #define DVS_FORMAT_YUV422 (0<<25)
3667 #define DVS_FORMAT_RGBX101010 (1<<25)
3668 #define DVS_FORMAT_RGBX888 (2<<25)
3669 #define DVS_FORMAT_RGBX161616 (3<<25)
3670 #define DVS_PIPE_CSC_ENABLE (1<<24)
3671 #define DVS_SOURCE_KEY (1<<22)
3672 #define DVS_RGB_ORDER_XBGR (1<<20)
3673 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3674 #define DVS_YUV_ORDER_YUYV (0<<16)
3675 #define DVS_YUV_ORDER_UYVY (1<<16)
3676 #define DVS_YUV_ORDER_YVYU (2<<16)
3677 #define DVS_YUV_ORDER_VYUY (3<<16)
3678 #define DVS_DEST_KEY (1<<2)
3679 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
3680 #define DVS_TILED (1<<10)
3681 #define _DVSALINOFF 0x72184
3682 #define _DVSASTRIDE 0x72188
3683 #define _DVSAPOS 0x7218c
3684 #define _DVSASIZE 0x72190
3685 #define _DVSAKEYVAL 0x72194
3686 #define _DVSAKEYMSK 0x72198
3687 #define _DVSASURF 0x7219c
3688 #define _DVSAKEYMAXVAL 0x721a0
3689 #define _DVSATILEOFF 0x721a4
3690 #define _DVSASURFLIVE 0x721ac
3691 #define _DVSASCALE 0x72204
3692 #define DVS_SCALE_ENABLE (1<<31)
3693 #define DVS_FILTER_MASK (3<<29)
3694 #define DVS_FILTER_MEDIUM (0<<29)
3695 #define DVS_FILTER_ENHANCING (1<<29)
3696 #define DVS_FILTER_SOFTENING (2<<29)
3697 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3698 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3699 #define _DVSAGAMC 0x72300
3700
3701 #define _DVSBCNTR 0x73180
3702 #define _DVSBLINOFF 0x73184
3703 #define _DVSBSTRIDE 0x73188
3704 #define _DVSBPOS 0x7318c
3705 #define _DVSBSIZE 0x73190
3706 #define _DVSBKEYVAL 0x73194
3707 #define _DVSBKEYMSK 0x73198
3708 #define _DVSBSURF 0x7319c
3709 #define _DVSBKEYMAXVAL 0x731a0
3710 #define _DVSBTILEOFF 0x731a4
3711 #define _DVSBSURFLIVE 0x731ac
3712 #define _DVSBSCALE 0x73204
3713 #define _DVSBGAMC 0x73300
3714
3715 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3716 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3717 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3718 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3719 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
3720 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
3721 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3722 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3723 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
3724 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3725 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3726 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
3727
3728 #define _SPRA_CTL 0x70280
3729 #define SPRITE_ENABLE (1<<31)
3730 #define SPRITE_GAMMA_ENABLE (1<<30)
3731 #define SPRITE_PIXFORMAT_MASK (7<<25)
3732 #define SPRITE_FORMAT_YUV422 (0<<25)
3733 #define SPRITE_FORMAT_RGBX101010 (1<<25)
3734 #define SPRITE_FORMAT_RGBX888 (2<<25)
3735 #define SPRITE_FORMAT_RGBX161616 (3<<25)
3736 #define SPRITE_FORMAT_YUV444 (4<<25)
3737 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3738 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
3739 #define SPRITE_SOURCE_KEY (1<<22)
3740 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3741 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3742 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3743 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3744 #define SPRITE_YUV_ORDER_YUYV (0<<16)
3745 #define SPRITE_YUV_ORDER_UYVY (1<<16)
3746 #define SPRITE_YUV_ORDER_YVYU (2<<16)
3747 #define SPRITE_YUV_ORDER_VYUY (3<<16)
3748 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3749 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
3750 #define SPRITE_TILED (1<<10)
3751 #define SPRITE_DEST_KEY (1<<2)
3752 #define _SPRA_LINOFF 0x70284
3753 #define _SPRA_STRIDE 0x70288
3754 #define _SPRA_POS 0x7028c
3755 #define _SPRA_SIZE 0x70290
3756 #define _SPRA_KEYVAL 0x70294
3757 #define _SPRA_KEYMSK 0x70298
3758 #define _SPRA_SURF 0x7029c
3759 #define _SPRA_KEYMAX 0x702a0
3760 #define _SPRA_TILEOFF 0x702a4
3761 #define _SPRA_OFFSET 0x702a4
3762 #define _SPRA_SURFLIVE 0x702ac
3763 #define _SPRA_SCALE 0x70304
3764 #define SPRITE_SCALE_ENABLE (1<<31)
3765 #define SPRITE_FILTER_MASK (3<<29)
3766 #define SPRITE_FILTER_MEDIUM (0<<29)
3767 #define SPRITE_FILTER_ENHANCING (1<<29)
3768 #define SPRITE_FILTER_SOFTENING (2<<29)
3769 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3770 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3771 #define _SPRA_GAMC 0x70400
3772
3773 #define _SPRB_CTL 0x71280
3774 #define _SPRB_LINOFF 0x71284
3775 #define _SPRB_STRIDE 0x71288
3776 #define _SPRB_POS 0x7128c
3777 #define _SPRB_SIZE 0x71290
3778 #define _SPRB_KEYVAL 0x71294
3779 #define _SPRB_KEYMSK 0x71298
3780 #define _SPRB_SURF 0x7129c
3781 #define _SPRB_KEYMAX 0x712a0
3782 #define _SPRB_TILEOFF 0x712a4
3783 #define _SPRB_OFFSET 0x712a4
3784 #define _SPRB_SURFLIVE 0x712ac
3785 #define _SPRB_SCALE 0x71304
3786 #define _SPRB_GAMC 0x71400
3787
3788 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3789 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3790 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3791 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3792 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3793 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3794 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3795 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3796 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3797 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3798 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
3799 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3800 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3801 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
3802
3803 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
3804 #define SP_ENABLE (1<<31)
3805 #define SP_GAMMA_ENABLE (1<<30)
3806 #define SP_PIXFORMAT_MASK (0xf<<26)
3807 #define SP_FORMAT_YUV422 (0<<26)
3808 #define SP_FORMAT_BGR565 (5<<26)
3809 #define SP_FORMAT_BGRX8888 (6<<26)
3810 #define SP_FORMAT_BGRA8888 (7<<26)
3811 #define SP_FORMAT_RGBX1010102 (8<<26)
3812 #define SP_FORMAT_RGBA1010102 (9<<26)
3813 #define SP_FORMAT_RGBX8888 (0xe<<26)
3814 #define SP_FORMAT_RGBA8888 (0xf<<26)
3815 #define SP_SOURCE_KEY (1<<22)
3816 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
3817 #define SP_YUV_ORDER_YUYV (0<<16)
3818 #define SP_YUV_ORDER_UYVY (1<<16)
3819 #define SP_YUV_ORDER_YVYU (2<<16)
3820 #define SP_YUV_ORDER_VYUY (3<<16)
3821 #define SP_TILED (1<<10)
3822 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3823 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3824 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3825 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3826 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3827 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3828 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3829 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3830 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3831 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3832 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3833
3834 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3835 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3836 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3837 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3838 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3839 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3840 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3841 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3842 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3843 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3844 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3845 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
3846
3847 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3848 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3849 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3850 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3851 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3852 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3853 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3854 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3855 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3856 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3857 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3858 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3859
3860 /* VBIOS regs */
3861 #define VGACNTRL 0x71400
3862 # define VGA_DISP_DISABLE (1 << 31)
3863 # define VGA_2X_MODE (1 << 30)
3864 # define VGA_PIPE_B_SELECT (1 << 29)
3865
3866 #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3867
3868 /* Ironlake */
3869
3870 #define CPU_VGACNTRL 0x41000
3871
3872 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3873 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3874 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3875 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3876 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3877 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3878 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
3879 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3880 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3881
3882 /* refresh rate hardware control */
3883 #define RR_HW_CTL 0x45300
3884 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3885 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3886
3887 #define FDI_PLL_BIOS_0 0x46000
3888 #define FDI_PLL_FB_CLOCK_MASK 0xff
3889 #define FDI_PLL_BIOS_1 0x46004
3890 #define FDI_PLL_BIOS_2 0x46008
3891 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3892 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
3893 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
3894
3895 #define PCH_3DCGDIS0 0x46020
3896 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3897 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3898
3899 #define PCH_3DCGDIS1 0x46024
3900 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3901
3902 #define FDI_PLL_FREQ_CTL 0x46030
3903 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3904 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3905 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3906
3907
3908 #define _PIPEA_DATA_M1 0x60030
3909 #define PIPE_DATA_M1_OFFSET 0
3910 #define _PIPEA_DATA_N1 0x60034
3911 #define PIPE_DATA_N1_OFFSET 0
3912
3913 #define _PIPEA_DATA_M2 0x60038
3914 #define PIPE_DATA_M2_OFFSET 0
3915 #define _PIPEA_DATA_N2 0x6003c
3916 #define PIPE_DATA_N2_OFFSET 0
3917
3918 #define _PIPEA_LINK_M1 0x60040
3919 #define PIPE_LINK_M1_OFFSET 0
3920 #define _PIPEA_LINK_N1 0x60044
3921 #define PIPE_LINK_N1_OFFSET 0
3922
3923 #define _PIPEA_LINK_M2 0x60048
3924 #define PIPE_LINK_M2_OFFSET 0
3925 #define _PIPEA_LINK_N2 0x6004c
3926 #define PIPE_LINK_N2_OFFSET 0
3927
3928 /* PIPEB timing regs are same start from 0x61000 */
3929
3930 #define _PIPEB_DATA_M1 0x61030
3931 #define _PIPEB_DATA_N1 0x61034
3932 #define _PIPEB_DATA_M2 0x61038
3933 #define _PIPEB_DATA_N2 0x6103c
3934 #define _PIPEB_LINK_M1 0x61040
3935 #define _PIPEB_LINK_N1 0x61044
3936 #define _PIPEB_LINK_M2 0x61048
3937 #define _PIPEB_LINK_N2 0x6104c
3938
3939 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
3940 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
3941 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
3942 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
3943 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
3944 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
3945 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
3946 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
3947
3948 /* CPU panel fitter */
3949 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3950 #define _PFA_CTL_1 0x68080
3951 #define _PFB_CTL_1 0x68880
3952 #define PF_ENABLE (1<<31)
3953 #define PF_PIPE_SEL_MASK_IVB (3<<29)
3954 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
3955 #define PF_FILTER_MASK (3<<23)
3956 #define PF_FILTER_PROGRAMMED (0<<23)
3957 #define PF_FILTER_MED_3x3 (1<<23)
3958 #define PF_FILTER_EDGE_ENHANCE (2<<23)
3959 #define PF_FILTER_EDGE_SOFTEN (3<<23)
3960 #define _PFA_WIN_SZ 0x68074
3961 #define _PFB_WIN_SZ 0x68874
3962 #define _PFA_WIN_POS 0x68070
3963 #define _PFB_WIN_POS 0x68870
3964 #define _PFA_VSCALE 0x68084
3965 #define _PFB_VSCALE 0x68884
3966 #define _PFA_HSCALE 0x68090
3967 #define _PFB_HSCALE 0x68890
3968
3969 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3970 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3971 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3972 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3973 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
3974
3975 /* legacy palette */
3976 #define _LGC_PALETTE_A 0x4a000
3977 #define _LGC_PALETTE_B 0x4a800
3978 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
3979
3980 #define _GAMMA_MODE_A 0x4a480
3981 #define _GAMMA_MODE_B 0x4ac80
3982 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3983 #define GAMMA_MODE_MODE_MASK (3 << 0)
3984 #define GAMMA_MODE_MODE_8BIT (0 << 0)
3985 #define GAMMA_MODE_MODE_10BIT (1 << 0)
3986 #define GAMMA_MODE_MODE_12BIT (2 << 0)
3987 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
3988
3989 /* interrupts */
3990 #define DE_MASTER_IRQ_CONTROL (1 << 31)
3991 #define DE_SPRITEB_FLIP_DONE (1 << 29)
3992 #define DE_SPRITEA_FLIP_DONE (1 << 28)
3993 #define DE_PLANEB_FLIP_DONE (1 << 27)
3994 #define DE_PLANEA_FLIP_DONE (1 << 26)
3995 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
3996 #define DE_PCU_EVENT (1 << 25)
3997 #define DE_GTT_FAULT (1 << 24)
3998 #define DE_POISON (1 << 23)
3999 #define DE_PERFORM_COUNTER (1 << 22)
4000 #define DE_PCH_EVENT (1 << 21)
4001 #define DE_AUX_CHANNEL_A (1 << 20)
4002 #define DE_DP_A_HOTPLUG (1 << 19)
4003 #define DE_GSE (1 << 18)
4004 #define DE_PIPEB_VBLANK (1 << 15)
4005 #define DE_PIPEB_EVEN_FIELD (1 << 14)
4006 #define DE_PIPEB_ODD_FIELD (1 << 13)
4007 #define DE_PIPEB_LINE_COMPARE (1 << 12)
4008 #define DE_PIPEB_VSYNC (1 << 11)
4009 #define DE_PIPEB_CRC_DONE (1 << 10)
4010 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4011 #define DE_PIPEA_VBLANK (1 << 7)
4012 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
4013 #define DE_PIPEA_EVEN_FIELD (1 << 6)
4014 #define DE_PIPEA_ODD_FIELD (1 << 5)
4015 #define DE_PIPEA_LINE_COMPARE (1 << 4)
4016 #define DE_PIPEA_VSYNC (1 << 3)
4017 #define DE_PIPEA_CRC_DONE (1 << 2)
4018 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
4019 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
4020 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
4021
4022 /* More Ivybridge lolz */
4023 #define DE_ERR_INT_IVB (1<<30)
4024 #define DE_GSE_IVB (1<<29)
4025 #define DE_PCH_EVENT_IVB (1<<28)
4026 #define DE_DP_A_HOTPLUG_IVB (1<<27)
4027 #define DE_AUX_CHANNEL_A_IVB (1<<26)
4028 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4029 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4030 #define DE_PIPEC_VBLANK_IVB (1<<10)
4031 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
4032 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
4033 #define DE_PIPEB_VBLANK_IVB (1<<5)
4034 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4035 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
4036 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
4037 #define DE_PIPEA_VBLANK_IVB (1<<0)
4038 #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4039
4040 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4041 #define MASTER_INTERRUPT_ENABLE (1<<31)
4042
4043 #define DEISR 0x44000
4044 #define DEIMR 0x44004
4045 #define DEIIR 0x44008
4046 #define DEIER 0x4400c
4047
4048 #define GTISR 0x44010
4049 #define GTIMR 0x44014
4050 #define GTIIR 0x44018
4051 #define GTIER 0x4401c
4052
4053 #define GEN8_MASTER_IRQ 0x44200
4054 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
4055 #define GEN8_PCU_IRQ (1<<30)
4056 #define GEN8_DE_PCH_IRQ (1<<23)
4057 #define GEN8_DE_MISC_IRQ (1<<22)
4058 #define GEN8_DE_PORT_IRQ (1<<20)
4059 #define GEN8_DE_PIPE_C_IRQ (1<<18)
4060 #define GEN8_DE_PIPE_B_IRQ (1<<17)
4061 #define GEN8_DE_PIPE_A_IRQ (1<<16)
4062 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
4063 #define GEN8_GT_VECS_IRQ (1<<6)
4064 #define GEN8_GT_VCS2_IRQ (1<<3)
4065 #define GEN8_GT_VCS1_IRQ (1<<2)
4066 #define GEN8_GT_BCS_IRQ (1<<1)
4067 #define GEN8_GT_RCS_IRQ (1<<0)
4068
4069 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4070 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4071 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4072 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4073
4074 #define GEN8_BCS_IRQ_SHIFT 16
4075 #define GEN8_RCS_IRQ_SHIFT 0
4076 #define GEN8_VCS2_IRQ_SHIFT 16
4077 #define GEN8_VCS1_IRQ_SHIFT 0
4078 #define GEN8_VECS_IRQ_SHIFT 0
4079
4080 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4081 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4082 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4083 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
4084 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
4085 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4086 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4087 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4088 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4089 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4090 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4091 #define GEN8_PIPE_FLIP_DONE (1 << 4)
4092 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4093 #define GEN8_PIPE_VSYNC (1 << 1)
4094 #define GEN8_PIPE_VBLANK (1 << 0)
4095 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4096 (GEN8_PIPE_CURSOR_FAULT | \
4097 GEN8_PIPE_SPRITE_FAULT | \
4098 GEN8_PIPE_PRIMARY_FAULT)
4099
4100 #define GEN8_DE_PORT_ISR 0x44440
4101 #define GEN8_DE_PORT_IMR 0x44444
4102 #define GEN8_DE_PORT_IIR 0x44448
4103 #define GEN8_DE_PORT_IER 0x4444c
4104 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4105 #define GEN8_AUX_CHANNEL_A (1 << 0)
4106
4107 #define GEN8_DE_MISC_ISR 0x44460
4108 #define GEN8_DE_MISC_IMR 0x44464
4109 #define GEN8_DE_MISC_IIR 0x44468
4110 #define GEN8_DE_MISC_IER 0x4446c
4111 #define GEN8_DE_MISC_GSE (1 << 27)
4112
4113 #define GEN8_PCU_ISR 0x444e0
4114 #define GEN8_PCU_IMR 0x444e4
4115 #define GEN8_PCU_IIR 0x444e8
4116 #define GEN8_PCU_IER 0x444ec
4117
4118 #define ILK_DISPLAY_CHICKEN2 0x42004
4119 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
4120 #define ILK_ELPIN_409_SELECT (1 << 25)
4121 #define ILK_DPARB_GATE (1<<22)
4122 #define ILK_VSDPFD_FULL (1<<21)
4123 #define FUSE_STRAP 0x42014
4124 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4125 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4126 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4127 #define ILK_HDCP_DISABLE (1 << 25)
4128 #define ILK_eDP_A_DISABLE (1 << 24)
4129 #define HSW_CDCLK_LIMIT (1 << 24)
4130 #define ILK_DESKTOP (1 << 23)
4131
4132 #define ILK_DSPCLK_GATE_D 0x42020
4133 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4134 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4135 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4136 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4137 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
4138
4139 #define IVB_CHICKEN3 0x4200c
4140 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4141 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4142
4143 #define CHICKEN_PAR1_1 0x42080
4144 #define DPA_MASK_VBLANK_SRD (1 << 15)
4145 #define FORCE_ARB_IDLE_PLANES (1 << 14)
4146
4147 #define _CHICKEN_PIPESL_1_A 0x420b0
4148 #define _CHICKEN_PIPESL_1_B 0x420b4
4149 #define DPRS_MASK_VBLANK_SRD (1 << 0)
4150 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4151
4152 #define DISP_ARB_CTL 0x45000
4153 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
4154 #define DISP_FBC_WM_DIS (1<<15)
4155 #define DISP_ARB_CTL2 0x45004
4156 #define DISP_DATA_PARTITION_5_6 (1<<6)
4157 #define GEN7_MSG_CTL 0x45010
4158 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
4159 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
4160 #define HSW_NDE_RSTWRN_OPT 0x46408
4161 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
4162
4163 /* GEN7 chicken */
4164 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4165 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
4166 #define COMMON_SLICE_CHICKEN2 0x7014
4167 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
4168
4169 #define GEN7_L3SQCREG1 0xB010
4170 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4171
4172 #define GEN7_L3CNTLREG1 0xB01C
4173 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
4174 #define GEN7_L3AGDIS (1<<19)
4175
4176 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4177 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4178
4179 #define GEN7_L3SQCREG4 0xb034
4180 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4181
4182 /* GEN8 chicken */
4183 #define HDC_CHICKEN0 0x7300
4184 #define HDC_FORCE_NON_COHERENT (1<<4)
4185
4186 /* WaCatErrorRejectionIssue */
4187 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4188 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4189
4190 #define HSW_SCRATCH1 0xb038
4191 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4192
4193 /* PCH */
4194
4195 /* south display engine interrupt: IBX */
4196 #define SDE_AUDIO_POWER_D (1 << 27)
4197 #define SDE_AUDIO_POWER_C (1 << 26)
4198 #define SDE_AUDIO_POWER_B (1 << 25)
4199 #define SDE_AUDIO_POWER_SHIFT (25)
4200 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4201 #define SDE_GMBUS (1 << 24)
4202 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4203 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4204 #define SDE_AUDIO_HDCP_MASK (3 << 22)
4205 #define SDE_AUDIO_TRANSB (1 << 21)
4206 #define SDE_AUDIO_TRANSA (1 << 20)
4207 #define SDE_AUDIO_TRANS_MASK (3 << 20)
4208 #define SDE_POISON (1 << 19)
4209 /* 18 reserved */
4210 #define SDE_FDI_RXB (1 << 17)
4211 #define SDE_FDI_RXA (1 << 16)
4212 #define SDE_FDI_MASK (3 << 16)
4213 #define SDE_AUXD (1 << 15)
4214 #define SDE_AUXC (1 << 14)
4215 #define SDE_AUXB (1 << 13)
4216 #define SDE_AUX_MASK (7 << 13)
4217 /* 12 reserved */
4218 #define SDE_CRT_HOTPLUG (1 << 11)
4219 #define SDE_PORTD_HOTPLUG (1 << 10)
4220 #define SDE_PORTC_HOTPLUG (1 << 9)
4221 #define SDE_PORTB_HOTPLUG (1 << 8)
4222 #define SDE_SDVOB_HOTPLUG (1 << 6)
4223 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4224 SDE_SDVOB_HOTPLUG | \
4225 SDE_PORTB_HOTPLUG | \
4226 SDE_PORTC_HOTPLUG | \
4227 SDE_PORTD_HOTPLUG)
4228 #define SDE_TRANSB_CRC_DONE (1 << 5)
4229 #define SDE_TRANSB_CRC_ERR (1 << 4)
4230 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
4231 #define SDE_TRANSA_CRC_DONE (1 << 2)
4232 #define SDE_TRANSA_CRC_ERR (1 << 1)
4233 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
4234 #define SDE_TRANS_MASK (0x3f)
4235
4236 /* south display engine interrupt: CPT/PPT */
4237 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
4238 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
4239 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
4240 #define SDE_AUDIO_POWER_SHIFT_CPT 29
4241 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4242 #define SDE_AUXD_CPT (1 << 27)
4243 #define SDE_AUXC_CPT (1 << 26)
4244 #define SDE_AUXB_CPT (1 << 25)
4245 #define SDE_AUX_MASK_CPT (7 << 25)
4246 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4247 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4248 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
4249 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
4250 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
4251 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
4252 SDE_SDVOB_HOTPLUG_CPT | \
4253 SDE_PORTD_HOTPLUG_CPT | \
4254 SDE_PORTC_HOTPLUG_CPT | \
4255 SDE_PORTB_HOTPLUG_CPT)
4256 #define SDE_GMBUS_CPT (1 << 17)
4257 #define SDE_ERROR_CPT (1 << 16)
4258 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4259 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4260 #define SDE_FDI_RXC_CPT (1 << 8)
4261 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4262 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4263 #define SDE_FDI_RXB_CPT (1 << 4)
4264 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4265 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4266 #define SDE_FDI_RXA_CPT (1 << 0)
4267 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4268 SDE_AUDIO_CP_REQ_B_CPT | \
4269 SDE_AUDIO_CP_REQ_A_CPT)
4270 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4271 SDE_AUDIO_CP_CHG_B_CPT | \
4272 SDE_AUDIO_CP_CHG_A_CPT)
4273 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4274 SDE_FDI_RXB_CPT | \
4275 SDE_FDI_RXA_CPT)
4276
4277 #define SDEISR 0xc4000
4278 #define SDEIMR 0xc4004
4279 #define SDEIIR 0xc4008
4280 #define SDEIER 0xc400c
4281
4282 #define SERR_INT 0xc4040
4283 #define SERR_INT_POISON (1<<31)
4284 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4285 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4286 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
4287 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
4288
4289 /* digital port hotplug */
4290 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
4291 #define PORTD_HOTPLUG_ENABLE (1 << 20)
4292 #define PORTD_PULSE_DURATION_2ms (0)
4293 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4294 #define PORTD_PULSE_DURATION_6ms (2 << 18)
4295 #define PORTD_PULSE_DURATION_100ms (3 << 18)
4296 #define PORTD_PULSE_DURATION_MASK (3 << 18)
4297 #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4298 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4299 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4300 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
4301 #define PORTC_HOTPLUG_ENABLE (1 << 12)
4302 #define PORTC_PULSE_DURATION_2ms (0)
4303 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4304 #define PORTC_PULSE_DURATION_6ms (2 << 10)
4305 #define PORTC_PULSE_DURATION_100ms (3 << 10)
4306 #define PORTC_PULSE_DURATION_MASK (3 << 10)
4307 #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4308 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4309 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4310 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
4311 #define PORTB_HOTPLUG_ENABLE (1 << 4)
4312 #define PORTB_PULSE_DURATION_2ms (0)
4313 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4314 #define PORTB_PULSE_DURATION_6ms (2 << 2)
4315 #define PORTB_PULSE_DURATION_100ms (3 << 2)
4316 #define PORTB_PULSE_DURATION_MASK (3 << 2)
4317 #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4318 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4319 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4320 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
4321
4322 #define PCH_GPIOA 0xc5010
4323 #define PCH_GPIOB 0xc5014
4324 #define PCH_GPIOC 0xc5018
4325 #define PCH_GPIOD 0xc501c
4326 #define PCH_GPIOE 0xc5020
4327 #define PCH_GPIOF 0xc5024
4328
4329 #define PCH_GMBUS0 0xc5100
4330 #define PCH_GMBUS1 0xc5104
4331 #define PCH_GMBUS2 0xc5108
4332 #define PCH_GMBUS3 0xc510c
4333 #define PCH_GMBUS4 0xc5110
4334 #define PCH_GMBUS5 0xc5120
4335
4336 #define _PCH_DPLL_A 0xc6014
4337 #define _PCH_DPLL_B 0xc6018
4338 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
4339
4340 #define _PCH_FPA0 0xc6040
4341 #define FP_CB_TUNE (0x3<<22)
4342 #define _PCH_FPA1 0xc6044
4343 #define _PCH_FPB0 0xc6048
4344 #define _PCH_FPB1 0xc604c
4345 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4346 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
4347
4348 #define PCH_DPLL_TEST 0xc606c
4349
4350 #define PCH_DREF_CONTROL 0xC6200
4351 #define DREF_CONTROL_MASK 0x7fc3
4352 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4353 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4354 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4355 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4356 #define DREF_SSC_SOURCE_DISABLE (0<<11)
4357 #define DREF_SSC_SOURCE_ENABLE (2<<11)
4358 #define DREF_SSC_SOURCE_MASK (3<<11)
4359 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4360 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4361 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
4362 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
4363 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4364 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
4365 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
4366 #define DREF_SSC4_DOWNSPREAD (0<<6)
4367 #define DREF_SSC4_CENTERSPREAD (1<<6)
4368 #define DREF_SSC1_DISABLE (0<<1)
4369 #define DREF_SSC1_ENABLE (1<<1)
4370 #define DREF_SSC4_DISABLE (0)
4371 #define DREF_SSC4_ENABLE (1)
4372
4373 #define PCH_RAWCLK_FREQ 0xc6204
4374 #define FDL_TP1_TIMER_SHIFT 12
4375 #define FDL_TP1_TIMER_MASK (3<<12)
4376 #define FDL_TP2_TIMER_SHIFT 10
4377 #define FDL_TP2_TIMER_MASK (3<<10)
4378 #define RAWCLK_FREQ_MASK 0x3ff
4379
4380 #define PCH_DPLL_TMR_CFG 0xc6208
4381
4382 #define PCH_SSC4_PARMS 0xc6210
4383 #define PCH_SSC4_AUX_PARMS 0xc6214
4384
4385 #define PCH_DPLL_SEL 0xc7000
4386 #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4387 #define TRANS_DPLLA_SEL(pipe) 0
4388 #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
4389
4390 /* transcoder */
4391
4392 #define _PCH_TRANS_HTOTAL_A 0xe0000
4393 #define TRANS_HTOTAL_SHIFT 16
4394 #define TRANS_HACTIVE_SHIFT 0
4395 #define _PCH_TRANS_HBLANK_A 0xe0004
4396 #define TRANS_HBLANK_END_SHIFT 16
4397 #define TRANS_HBLANK_START_SHIFT 0
4398 #define _PCH_TRANS_HSYNC_A 0xe0008
4399 #define TRANS_HSYNC_END_SHIFT 16
4400 #define TRANS_HSYNC_START_SHIFT 0
4401 #define _PCH_TRANS_VTOTAL_A 0xe000c
4402 #define TRANS_VTOTAL_SHIFT 16
4403 #define TRANS_VACTIVE_SHIFT 0
4404 #define _PCH_TRANS_VBLANK_A 0xe0010
4405 #define TRANS_VBLANK_END_SHIFT 16
4406 #define TRANS_VBLANK_START_SHIFT 0
4407 #define _PCH_TRANS_VSYNC_A 0xe0014
4408 #define TRANS_VSYNC_END_SHIFT 16
4409 #define TRANS_VSYNC_START_SHIFT 0
4410 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
4411
4412 #define _PCH_TRANSA_DATA_M1 0xe0030
4413 #define _PCH_TRANSA_DATA_N1 0xe0034
4414 #define _PCH_TRANSA_DATA_M2 0xe0038
4415 #define _PCH_TRANSA_DATA_N2 0xe003c
4416 #define _PCH_TRANSA_LINK_M1 0xe0040
4417 #define _PCH_TRANSA_LINK_N1 0xe0044
4418 #define _PCH_TRANSA_LINK_M2 0xe0048
4419 #define _PCH_TRANSA_LINK_N2 0xe004c
4420
4421 /* Per-transcoder DIP controls */
4422
4423 #define _VIDEO_DIP_CTL_A 0xe0200
4424 #define _VIDEO_DIP_DATA_A 0xe0208
4425 #define _VIDEO_DIP_GCP_A 0xe0210
4426
4427 #define _VIDEO_DIP_CTL_B 0xe1200
4428 #define _VIDEO_DIP_DATA_B 0xe1208
4429 #define _VIDEO_DIP_GCP_B 0xe1210
4430
4431 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4432 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4433 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4434
4435 #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4436 #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4437 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
4438
4439 #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4440 #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4441 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
4442
4443 #define VLV_TVIDEO_DIP_CTL(pipe) \
4444 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4445 #define VLV_TVIDEO_DIP_DATA(pipe) \
4446 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4447 #define VLV_TVIDEO_DIP_GCP(pipe) \
4448 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4449
4450 /* Haswell DIP controls */
4451 #define HSW_VIDEO_DIP_CTL_A 0x60200
4452 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4453 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4454 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4455 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4456 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4457 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4458 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4459 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4460 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4461 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4462 #define HSW_VIDEO_DIP_GCP_A 0x60210
4463
4464 #define HSW_VIDEO_DIP_CTL_B 0x61200
4465 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4466 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4467 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4468 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4469 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4470 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4471 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4472 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4473 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4474 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4475 #define HSW_VIDEO_DIP_GCP_B 0x61210
4476
4477 #define HSW_TVIDEO_DIP_CTL(trans) \
4478 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
4479 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4480 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
4481 #define HSW_TVIDEO_DIP_VS_DATA(trans) \
4482 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
4483 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4484 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
4485 #define HSW_TVIDEO_DIP_GCP(trans) \
4486 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
4487 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4488 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
4489
4490 #define HSW_STEREO_3D_CTL_A 0x70020
4491 #define S3D_ENABLE (1<<31)
4492 #define HSW_STEREO_3D_CTL_B 0x71020
4493
4494 #define HSW_STEREO_3D_CTL(trans) \
4495 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
4496
4497 #define _PCH_TRANS_HTOTAL_B 0xe1000
4498 #define _PCH_TRANS_HBLANK_B 0xe1004
4499 #define _PCH_TRANS_HSYNC_B 0xe1008
4500 #define _PCH_TRANS_VTOTAL_B 0xe100c
4501 #define _PCH_TRANS_VBLANK_B 0xe1010
4502 #define _PCH_TRANS_VSYNC_B 0xe1014
4503 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4504
4505 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4506 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4507 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4508 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4509 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4510 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4511 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4512 _PCH_TRANS_VSYNCSHIFT_B)
4513
4514 #define _PCH_TRANSB_DATA_M1 0xe1030
4515 #define _PCH_TRANSB_DATA_N1 0xe1034
4516 #define _PCH_TRANSB_DATA_M2 0xe1038
4517 #define _PCH_TRANSB_DATA_N2 0xe103c
4518 #define _PCH_TRANSB_LINK_M1 0xe1040
4519 #define _PCH_TRANSB_LINK_N1 0xe1044
4520 #define _PCH_TRANSB_LINK_M2 0xe1048
4521 #define _PCH_TRANSB_LINK_N2 0xe104c
4522
4523 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4524 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4525 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4526 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4527 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4528 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4529 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4530 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
4531
4532 #define _PCH_TRANSACONF 0xf0008
4533 #define _PCH_TRANSBCONF 0xf1008
4534 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4535 #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
4536 #define TRANS_DISABLE (0<<31)
4537 #define TRANS_ENABLE (1<<31)
4538 #define TRANS_STATE_MASK (1<<30)
4539 #define TRANS_STATE_DISABLE (0<<30)
4540 #define TRANS_STATE_ENABLE (1<<30)
4541 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
4542 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
4543 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
4544 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
4545 #define TRANS_INTERLACE_MASK (7<<21)
4546 #define TRANS_PROGRESSIVE (0<<21)
4547 #define TRANS_INTERLACED (3<<21)
4548 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
4549 #define TRANS_8BPC (0<<5)
4550 #define TRANS_10BPC (1<<5)
4551 #define TRANS_6BPC (2<<5)
4552 #define TRANS_12BPC (3<<5)
4553
4554 #define _TRANSA_CHICKEN1 0xf0060
4555 #define _TRANSB_CHICKEN1 0xf1060
4556 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4557 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
4558 #define _TRANSA_CHICKEN2 0xf0064
4559 #define _TRANSB_CHICKEN2 0xf1064
4560 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
4561 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4562 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4563 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4564 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4565 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
4566
4567 #define SOUTH_CHICKEN1 0xc2000
4568 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
4569 #define FDIA_PHASE_SYNC_SHIFT_EN 18
4570 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4571 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4572 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
4573 #define SOUTH_CHICKEN2 0xc2004
4574 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4575 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4576 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
4577
4578 #define _FDI_RXA_CHICKEN 0xc200c
4579 #define _FDI_RXB_CHICKEN 0xc2010
4580 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4581 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
4582 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
4583
4584 #define SOUTH_DSPCLK_GATE_D 0xc2020
4585 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
4586 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
4587 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
4588 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
4589
4590 /* CPU: FDI_TX */
4591 #define _FDI_TXA_CTL 0x60100
4592 #define _FDI_TXB_CTL 0x61100
4593 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
4594 #define FDI_TX_DISABLE (0<<31)
4595 #define FDI_TX_ENABLE (1<<31)
4596 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4597 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4598 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4599 #define FDI_LINK_TRAIN_NONE (3<<28)
4600 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4601 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4602 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4603 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4604 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4605 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4606 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4607 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
4608 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4609 SNB has different settings. */
4610 /* SNB A-stepping */
4611 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4612 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4613 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4614 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4615 /* SNB B-stepping */
4616 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4617 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4618 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4619 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4620 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
4621 #define FDI_DP_PORT_WIDTH_SHIFT 19
4622 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4623 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
4624 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
4625 /* Ironlake: hardwired to 1 */
4626 #define FDI_TX_PLL_ENABLE (1<<14)
4627
4628 /* Ivybridge has different bits for lolz */
4629 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4630 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4631 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4632 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4633
4634 /* both Tx and Rx */
4635 #define FDI_COMPOSITE_SYNC (1<<11)
4636 #define FDI_LINK_TRAIN_AUTO (1<<10)
4637 #define FDI_SCRAMBLING_ENABLE (0<<7)
4638 #define FDI_SCRAMBLING_DISABLE (1<<7)
4639
4640 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
4641 #define _FDI_RXA_CTL 0xf000c
4642 #define _FDI_RXB_CTL 0xf100c
4643 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
4644 #define FDI_RX_ENABLE (1<<31)
4645 /* train, dp width same as FDI_TX */
4646 #define FDI_FS_ERRC_ENABLE (1<<27)
4647 #define FDI_FE_ERRC_ENABLE (1<<26)
4648 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
4649 #define FDI_8BPC (0<<16)
4650 #define FDI_10BPC (1<<16)
4651 #define FDI_6BPC (2<<16)
4652 #define FDI_12BPC (3<<16)
4653 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
4654 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4655 #define FDI_RX_PLL_ENABLE (1<<13)
4656 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4657 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4658 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4659 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4660 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
4661 #define FDI_PCDCLK (1<<4)
4662 /* CPT */
4663 #define FDI_AUTO_TRAINING (1<<10)
4664 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4665 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4666 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4667 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4668 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
4669
4670 #define _FDI_RXA_MISC 0xf0010
4671 #define _FDI_RXB_MISC 0xf1010
4672 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4673 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4674 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4675 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4676 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
4677 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
4678 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
4679 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4680
4681 #define _FDI_RXA_TUSIZE1 0xf0030
4682 #define _FDI_RXA_TUSIZE2 0xf0038
4683 #define _FDI_RXB_TUSIZE1 0xf1030
4684 #define _FDI_RXB_TUSIZE2 0xf1038
4685 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4686 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
4687
4688 /* FDI_RX interrupt register format */
4689 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
4690 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4691 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4692 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4693 #define FDI_RX_FS_CODE_ERR (1<<6)
4694 #define FDI_RX_FE_CODE_ERR (1<<5)
4695 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4696 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
4697 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4698 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4699 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4700
4701 #define _FDI_RXA_IIR 0xf0014
4702 #define _FDI_RXA_IMR 0xf0018
4703 #define _FDI_RXB_IIR 0xf1014
4704 #define _FDI_RXB_IMR 0xf1018
4705 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4706 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
4707
4708 #define FDI_PLL_CTL_1 0xfe000
4709 #define FDI_PLL_CTL_2 0xfe004
4710
4711 #define PCH_LVDS 0xe1180
4712 #define LVDS_DETECTED (1 << 1)
4713
4714 /* vlv has 2 sets of panel control regs. */
4715 #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4716 #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4717 #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4718 #define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4719 #define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
4720 #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4721 #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4722
4723 #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4724 #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4725 #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4726 #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4727 #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
4728
4729 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4730 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4731 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
4732 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4733 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4734 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4735 #define VLV_PIPE_PP_DIVISOR(pipe) \
4736 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4737
4738 #define PCH_PP_STATUS 0xc7200
4739 #define PCH_PP_CONTROL 0xc7204
4740 #define PANEL_UNLOCK_REGS (0xabcd << 16)
4741 #define PANEL_UNLOCK_MASK (0xffff << 16)
4742 #define EDP_FORCE_VDD (1 << 3)
4743 #define EDP_BLC_ENABLE (1 << 2)
4744 #define PANEL_POWER_RESET (1 << 1)
4745 #define PANEL_POWER_OFF (0 << 0)
4746 #define PANEL_POWER_ON (1 << 0)
4747 #define PCH_PP_ON_DELAYS 0xc7208
4748 #define PANEL_PORT_SELECT_MASK (3 << 30)
4749 #define PANEL_PORT_SELECT_LVDS (0 << 30)
4750 #define PANEL_PORT_SELECT_DPA (1 << 30)
4751 #define PANEL_PORT_SELECT_DPC (2 << 30)
4752 #define PANEL_PORT_SELECT_DPD (3 << 30)
4753 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4754 #define PANEL_POWER_UP_DELAY_SHIFT 16
4755 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4756 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
4757
4758 #define PCH_PP_OFF_DELAYS 0xc720c
4759 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4760 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
4761 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4762 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4763
4764 #define PCH_PP_DIVISOR 0xc7210
4765 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4766 #define PP_REFERENCE_DIVIDER_SHIFT 8
4767 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4768 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
4769
4770 #define PCH_DP_B 0xe4100
4771 #define PCH_DPB_AUX_CH_CTL 0xe4110
4772 #define PCH_DPB_AUX_CH_DATA1 0xe4114
4773 #define PCH_DPB_AUX_CH_DATA2 0xe4118
4774 #define PCH_DPB_AUX_CH_DATA3 0xe411c
4775 #define PCH_DPB_AUX_CH_DATA4 0xe4120
4776 #define PCH_DPB_AUX_CH_DATA5 0xe4124
4777
4778 #define PCH_DP_C 0xe4200
4779 #define PCH_DPC_AUX_CH_CTL 0xe4210
4780 #define PCH_DPC_AUX_CH_DATA1 0xe4214
4781 #define PCH_DPC_AUX_CH_DATA2 0xe4218
4782 #define PCH_DPC_AUX_CH_DATA3 0xe421c
4783 #define PCH_DPC_AUX_CH_DATA4 0xe4220
4784 #define PCH_DPC_AUX_CH_DATA5 0xe4224
4785
4786 #define PCH_DP_D 0xe4300
4787 #define PCH_DPD_AUX_CH_CTL 0xe4310
4788 #define PCH_DPD_AUX_CH_DATA1 0xe4314
4789 #define PCH_DPD_AUX_CH_DATA2 0xe4318
4790 #define PCH_DPD_AUX_CH_DATA3 0xe431c
4791 #define PCH_DPD_AUX_CH_DATA4 0xe4320
4792 #define PCH_DPD_AUX_CH_DATA5 0xe4324
4793
4794 /* CPT */
4795 #define PORT_TRANS_A_SEL_CPT 0
4796 #define PORT_TRANS_B_SEL_CPT (1<<29)
4797 #define PORT_TRANS_C_SEL_CPT (2<<29)
4798 #define PORT_TRANS_SEL_MASK (3<<29)
4799 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
4800 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4801 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
4802
4803 #define TRANS_DP_CTL_A 0xe0300
4804 #define TRANS_DP_CTL_B 0xe1300
4805 #define TRANS_DP_CTL_C 0xe2300
4806 #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
4807 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
4808 #define TRANS_DP_PORT_SEL_B (0<<29)
4809 #define TRANS_DP_PORT_SEL_C (1<<29)
4810 #define TRANS_DP_PORT_SEL_D (2<<29)
4811 #define TRANS_DP_PORT_SEL_NONE (3<<29)
4812 #define TRANS_DP_PORT_SEL_MASK (3<<29)
4813 #define TRANS_DP_AUDIO_ONLY (1<<26)
4814 #define TRANS_DP_ENH_FRAMING (1<<18)
4815 #define TRANS_DP_8BPC (0<<9)
4816 #define TRANS_DP_10BPC (1<<9)
4817 #define TRANS_DP_6BPC (2<<9)
4818 #define TRANS_DP_12BPC (3<<9)
4819 #define TRANS_DP_BPC_MASK (3<<9)
4820 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4821 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
4822 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4823 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
4824 #define TRANS_DP_SYNC_MASK (3<<3)
4825
4826 /* SNB eDP training params */
4827 /* SNB A-stepping */
4828 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4829 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4830 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4831 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4832 /* SNB B-stepping */
4833 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4834 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4835 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4836 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4837 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
4838 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4839
4840 /* IVB */
4841 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4842 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4843 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4844 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4845 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4846 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4847 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
4848
4849 /* legacy values */
4850 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4851 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4852 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4853 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4854 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4855
4856 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4857
4858 #define FORCEWAKE 0xA18C
4859 #define FORCEWAKE_VLV 0x1300b0
4860 #define FORCEWAKE_ACK_VLV 0x1300b4
4861 #define FORCEWAKE_MEDIA_VLV 0x1300b8
4862 #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
4863 #define FORCEWAKE_ACK_HSW 0x130044
4864 #define FORCEWAKE_ACK 0x130090
4865 #define VLV_GTLC_WAKE_CTRL 0x130090
4866 #define VLV_GTLC_PW_STATUS 0x130094
4867 #define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4868 #define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
4869 #define FORCEWAKE_MT 0xa188 /* multi-threaded */
4870 #define FORCEWAKE_KERNEL 0x1
4871 #define FORCEWAKE_USER 0x2
4872 #define FORCEWAKE_MT_ACK 0x130040
4873 #define ECOBUS 0xa180
4874 #define FORCEWAKE_MT_ENABLE (1<<5)
4875
4876 #define GTFIFODBG 0x120000
4877 #define GT_FIFO_SBDROPERR (1<<6)
4878 #define GT_FIFO_BLOBDROPERR (1<<5)
4879 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
4880 #define GT_FIFO_DROPERR (1<<3)
4881 #define GT_FIFO_OVFERR (1<<2)
4882 #define GT_FIFO_IAWRERR (1<<1)
4883 #define GT_FIFO_IARDERR (1<<0)
4884
4885 #define GTFIFOCTL 0x120008
4886 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
4887 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
4888
4889 #define HSW_IDICR 0x9008
4890 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4891 #define HSW_EDRAM_PRESENT 0x120010
4892
4893 #define GEN6_UCGCTL1 0x9400
4894 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
4895 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
4896
4897 #define GEN6_UCGCTL2 0x9404
4898 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
4899 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
4900 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
4901 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
4902 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
4903
4904 #define GEN7_UCGCTL4 0x940c
4905 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4906
4907 #define GEN6_RPNSWREQ 0xA008
4908 #define GEN6_TURBO_DISABLE (1<<31)
4909 #define GEN6_FREQUENCY(x) ((x)<<25)
4910 #define HSW_FREQUENCY(x) ((x)<<24)
4911 #define GEN6_OFFSET(x) ((x)<<19)
4912 #define GEN6_AGGRESSIVE_TURBO (0<<15)
4913 #define GEN6_RC_VIDEO_FREQ 0xA00C
4914 #define GEN6_RC_CONTROL 0xA090
4915 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4916 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4917 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4918 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4919 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4920 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
4921 #define GEN7_RC_CTL_TO_MODE (1<<28)
4922 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4923 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
4924 #define GEN6_RP_DOWN_TIMEOUT 0xA010
4925 #define GEN6_RP_INTERRUPT_LIMITS 0xA014
4926 #define GEN6_RPSTAT1 0xA01C
4927 #define GEN6_CAGF_SHIFT 8
4928 #define HSW_CAGF_SHIFT 7
4929 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
4930 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
4931 #define GEN6_RP_CONTROL 0xA024
4932 #define GEN6_RP_MEDIA_TURBO (1<<11)
4933 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4934 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4935 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4936 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
4937 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
4938 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
4939 #define GEN6_RP_ENABLE (1<<7)
4940 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4941 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4942 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
4943 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
4944 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
4945 #define GEN6_RP_UP_THRESHOLD 0xA02C
4946 #define GEN6_RP_DOWN_THRESHOLD 0xA030
4947 #define GEN6_RP_CUR_UP_EI 0xA050
4948 #define GEN6_CURICONT_MASK 0xffffff
4949 #define GEN6_RP_CUR_UP 0xA054
4950 #define GEN6_CURBSYTAVG_MASK 0xffffff
4951 #define GEN6_RP_PREV_UP 0xA058
4952 #define GEN6_RP_CUR_DOWN_EI 0xA05C
4953 #define GEN6_CURIAVG_MASK 0xffffff
4954 #define GEN6_RP_CUR_DOWN 0xA060
4955 #define GEN6_RP_PREV_DOWN 0xA064
4956 #define GEN6_RP_UP_EI 0xA068
4957 #define GEN6_RP_DOWN_EI 0xA06C
4958 #define GEN6_RP_IDLE_HYSTERSIS 0xA070
4959 #define GEN6_RC_STATE 0xA094
4960 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4961 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4962 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4963 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4964 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4965 #define GEN6_RC_SLEEP 0xA0B0
4966 #define GEN6_RC1e_THRESHOLD 0xA0B4
4967 #define GEN6_RC6_THRESHOLD 0xA0B8
4968 #define GEN6_RC6p_THRESHOLD 0xA0BC
4969 #define GEN6_RC6pp_THRESHOLD 0xA0C0
4970 #define GEN6_PMINTRMSK 0xA168
4971
4972 #define GEN6_PMISR 0x44020
4973 #define GEN6_PMIMR 0x44024 /* rps_lock */
4974 #define GEN6_PMIIR 0x44028
4975 #define GEN6_PMIER 0x4402C
4976 #define GEN6_PM_MBOX_EVENT (1<<25)
4977 #define GEN6_PM_THERMAL_EVENT (1<<24)
4978 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4979 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4980 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4981 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4982 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4983 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4984 GEN6_PM_RP_DOWN_THRESHOLD | \
4985 GEN6_PM_RP_DOWN_TIMEOUT)
4986
4987 #define VLV_GTLC_SURVIVABILITY_REG 0x130098
4988 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
4989 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
4990
4991 #define GEN6_GT_GFX_RC6_LOCKED 0x138104
4992 #define VLV_COUNTER_CONTROL 0x138104
4993 #define VLV_COUNT_RANGE_HIGH (1<<15)
4994 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4995 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
4996 #define GEN6_GT_GFX_RC6 0x138108
4997 #define GEN6_GT_GFX_RC6p 0x13810C
4998 #define GEN6_GT_GFX_RC6pp 0x138110
4999
5000 #define GEN6_PCODE_MAILBOX 0x138124
5001 #define GEN6_PCODE_READY (1<<31)
5002 #define GEN6_READ_OC_PARAMS 0xc
5003 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5004 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
5005 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
5006 #define GEN6_PCODE_READ_RC6VIDS 0x5
5007 #define GEN6_PCODE_READ_D_COMP 0x10
5008 #define GEN6_PCODE_WRITE_D_COMP 0x11
5009 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5010 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
5011 #define DISPLAY_IPS_CONTROL 0x19
5012 #define GEN6_PCODE_DATA 0x138128
5013 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
5014 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
5015
5016 #define GEN6_GT_CORE_STATUS 0x138060
5017 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
5018 #define GEN6_RCn_MASK 7
5019 #define GEN6_RC0 0
5020 #define GEN6_RC3 2
5021 #define GEN6_RC6 3
5022 #define GEN6_RC7 4
5023
5024 #define GEN7_MISCCPCTL (0x9424)
5025 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5026
5027 /* IVYBRIDGE DPF */
5028 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
5029 #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
5030 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5031 #define GEN7_PARITY_ERROR_VALID (1<<13)
5032 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5033 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5034 #define GEN7_PARITY_ERROR_ROW(reg) \
5035 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5036 #define GEN7_PARITY_ERROR_BANK(reg) \
5037 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5038 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
5039 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5040 #define GEN7_L3CDERRST1_ENABLE (1<<7)
5041
5042 #define GEN7_L3LOG_BASE 0xB070
5043 #define HSW_L3LOG_BASE_SLICE1 0xB270
5044 #define GEN7_L3LOG_SIZE 0x80
5045
5046 #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5047 #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5048 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
5049 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
5050 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5051
5052 #define GEN7_ROW_CHICKEN2 0xe4f4
5053 #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5054 #define DOP_CLOCK_GATING_DISABLE (1<<0)
5055
5056 #define HSW_ROW_CHICKEN3 0xe49c
5057 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5058
5059 #define HALF_SLICE_CHICKEN3 0xe184
5060 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
5061 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
5062
5063 #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
5064 #define INTEL_AUDIO_DEVCL 0x808629FB
5065 #define INTEL_AUDIO_DEVBLC 0x80862801
5066 #define INTEL_AUDIO_DEVCTG 0x80862802
5067
5068 #define G4X_AUD_CNTL_ST 0x620B4
5069 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5070 #define G4X_ELDV_DEVCTG (1 << 14)
5071 #define G4X_ELD_ADDR (0xf << 5)
5072 #define G4X_ELD_ACK (1 << 4)
5073 #define G4X_HDMIW_HDMIEDID 0x6210C
5074
5075 #define IBX_HDMIW_HDMIEDID_A 0xE2050
5076 #define IBX_HDMIW_HDMIEDID_B 0xE2150
5077 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5078 IBX_HDMIW_HDMIEDID_A, \
5079 IBX_HDMIW_HDMIEDID_B)
5080 #define IBX_AUD_CNTL_ST_A 0xE20B4
5081 #define IBX_AUD_CNTL_ST_B 0xE21B4
5082 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5083 IBX_AUD_CNTL_ST_A, \
5084 IBX_AUD_CNTL_ST_B)
5085 #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5086 #define IBX_ELD_ADDRESS (0x1f << 5)
5087 #define IBX_ELD_ACK (1 << 4)
5088 #define IBX_AUD_CNTL_ST2 0xE20C0
5089 #define IBX_ELD_VALIDB (1 << 0)
5090 #define IBX_CP_READYB (1 << 1)
5091
5092 #define CPT_HDMIW_HDMIEDID_A 0xE5050
5093 #define CPT_HDMIW_HDMIEDID_B 0xE5150
5094 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5095 CPT_HDMIW_HDMIEDID_A, \
5096 CPT_HDMIW_HDMIEDID_B)
5097 #define CPT_AUD_CNTL_ST_A 0xE50B4
5098 #define CPT_AUD_CNTL_ST_B 0xE51B4
5099 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5100 CPT_AUD_CNTL_ST_A, \
5101 CPT_AUD_CNTL_ST_B)
5102 #define CPT_AUD_CNTRL_ST2 0xE50C0
5103
5104 #define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5105 #define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5106 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5107 VLV_HDMIW_HDMIEDID_A, \
5108 VLV_HDMIW_HDMIEDID_B)
5109 #define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5110 #define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5111 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5112 VLV_AUD_CNTL_ST_A, \
5113 VLV_AUD_CNTL_ST_B)
5114 #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5115
5116 /* These are the 4 32-bit write offset registers for each stream
5117 * output buffer. It determines the offset from the
5118 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5119 */
5120 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5121
5122 #define IBX_AUD_CONFIG_A 0xe2000
5123 #define IBX_AUD_CONFIG_B 0xe2100
5124 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5125 IBX_AUD_CONFIG_A, \
5126 IBX_AUD_CONFIG_B)
5127 #define CPT_AUD_CONFIG_A 0xe5000
5128 #define CPT_AUD_CONFIG_B 0xe5100
5129 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5130 CPT_AUD_CONFIG_A, \
5131 CPT_AUD_CONFIG_B)
5132 #define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5133 #define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5134 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5135 VLV_AUD_CONFIG_A, \
5136 VLV_AUD_CONFIG_B)
5137
5138 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5139 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5140 #define AUD_CONFIG_UPPER_N_SHIFT 20
5141 #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5142 #define AUD_CONFIG_LOWER_N_SHIFT 4
5143 #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5144 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
5145 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5146 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5147 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5148 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5149 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5150 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5151 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5152 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5153 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5154 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5155 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
5156 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5157
5158 /* HSW Audio */
5159 #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5160 #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5161 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5162 HSW_AUD_CONFIG_A, \
5163 HSW_AUD_CONFIG_B)
5164
5165 #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5166 #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5167 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5168 HSW_AUD_MISC_CTRL_A, \
5169 HSW_AUD_MISC_CTRL_B)
5170
5171 #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5172 #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5173 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5174 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5175 HSW_AUD_DIP_ELD_CTRL_ST_B)
5176
5177 /* Audio Digital Converter */
5178 #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5179 #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5180 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5181 HSW_AUD_DIG_CNVT_1, \
5182 HSW_AUD_DIG_CNVT_2)
5183 #define DIP_PORT_SEL_MASK 0x3
5184
5185 #define HSW_AUD_EDID_DATA_A 0x65050
5186 #define HSW_AUD_EDID_DATA_B 0x65150
5187 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5188 HSW_AUD_EDID_DATA_A, \
5189 HSW_AUD_EDID_DATA_B)
5190
5191 #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5192 #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5193 #define AUDIO_INACTIVE_C (1<<11)
5194 #define AUDIO_INACTIVE_B (1<<7)
5195 #define AUDIO_INACTIVE_A (1<<3)
5196 #define AUDIO_OUTPUT_ENABLE_A (1<<2)
5197 #define AUDIO_OUTPUT_ENABLE_B (1<<6)
5198 #define AUDIO_OUTPUT_ENABLE_C (1<<10)
5199 #define AUDIO_ELD_VALID_A (1<<0)
5200 #define AUDIO_ELD_VALID_B (1<<4)
5201 #define AUDIO_ELD_VALID_C (1<<8)
5202 #define AUDIO_CP_READY_A (1<<1)
5203 #define AUDIO_CP_READY_B (1<<5)
5204 #define AUDIO_CP_READY_C (1<<9)
5205
5206 /* HSW Power Wells */
5207 #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5208 #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5209 #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5210 #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
5211 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5212 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5213 #define HSW_PWR_WELL_CTL5 0x45410
5214 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5215 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5216 #define HSW_PWR_WELL_FORCE_ON (1<<19)
5217 #define HSW_PWR_WELL_CTL6 0x45414
5218
5219 /* Per-pipe DDI Function Control */
5220 #define TRANS_DDI_FUNC_CTL_A 0x60400
5221 #define TRANS_DDI_FUNC_CTL_B 0x61400
5222 #define TRANS_DDI_FUNC_CTL_C 0x62400
5223 #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5224 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5225
5226 #define TRANS_DDI_FUNC_ENABLE (1<<31)
5227 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5228 #define TRANS_DDI_PORT_MASK (7<<28)
5229 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5230 #define TRANS_DDI_PORT_NONE (0<<28)
5231 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5232 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5233 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5234 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5235 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5236 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5237 #define TRANS_DDI_BPC_MASK (7<<20)
5238 #define TRANS_DDI_BPC_8 (0<<20)
5239 #define TRANS_DDI_BPC_10 (1<<20)
5240 #define TRANS_DDI_BPC_6 (2<<20)
5241 #define TRANS_DDI_BPC_12 (3<<20)
5242 #define TRANS_DDI_PVSYNC (1<<17)
5243 #define TRANS_DDI_PHSYNC (1<<16)
5244 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5245 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5246 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5247 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5248 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5249 #define TRANS_DDI_BFI_ENABLE (1<<4)
5250
5251 /* DisplayPort Transport Control */
5252 #define DP_TP_CTL_A 0x64040
5253 #define DP_TP_CTL_B 0x64140
5254 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5255 #define DP_TP_CTL_ENABLE (1<<31)
5256 #define DP_TP_CTL_MODE_SST (0<<27)
5257 #define DP_TP_CTL_MODE_MST (1<<27)
5258 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5259 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
5260 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5261 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5262 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
5263 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5264 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5265 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
5266 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
5267
5268 /* DisplayPort Transport Status */
5269 #define DP_TP_STATUS_A 0x64044
5270 #define DP_TP_STATUS_B 0x64144
5271 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
5272 #define DP_TP_STATUS_IDLE_DONE (1<<25)
5273 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5274
5275 /* DDI Buffer Control */
5276 #define DDI_BUF_CTL_A 0x64000
5277 #define DDI_BUF_CTL_B 0x64100
5278 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5279 #define DDI_BUF_CTL_ENABLE (1<<31)
5280 /* Haswell */
5281 #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5282 #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
5283 #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5284 #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
5285 #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5286 #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
5287 #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5288 #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5289 #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5290 /* Broadwell */
5291 #define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5292 #define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5293 #define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5294 #define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5295 #define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5296 #define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5297 #define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5298 #define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5299 #define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5300 #define DDI_BUF_EMP_MASK (0xf<<24)
5301 #define DDI_BUF_PORT_REVERSAL (1<<16)
5302 #define DDI_BUF_IS_IDLE (1<<7)
5303 #define DDI_A_4_LANES (1<<4)
5304 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
5305 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
5306
5307 /* DDI Buffer Translations */
5308 #define DDI_BUF_TRANS_A 0x64E00
5309 #define DDI_BUF_TRANS_B 0x64E60
5310 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
5311
5312 /* Sideband Interface (SBI) is programmed indirectly, via
5313 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5314 * which contains the payload */
5315 #define SBI_ADDR 0xC6000
5316 #define SBI_DATA 0xC6004
5317 #define SBI_CTL_STAT 0xC6008
5318 #define SBI_CTL_DEST_ICLK (0x0<<16)
5319 #define SBI_CTL_DEST_MPHY (0x1<<16)
5320 #define SBI_CTL_OP_IORD (0x2<<8)
5321 #define SBI_CTL_OP_IOWR (0x3<<8)
5322 #define SBI_CTL_OP_CRRD (0x6<<8)
5323 #define SBI_CTL_OP_CRWR (0x7<<8)
5324 #define SBI_RESPONSE_FAIL (0x1<<1)
5325 #define SBI_RESPONSE_SUCCESS (0x0<<1)
5326 #define SBI_BUSY (0x1<<0)
5327 #define SBI_READY (0x0<<0)
5328
5329 /* SBI offsets */
5330 #define SBI_SSCDIVINTPHASE6 0x0600
5331 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5332 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5333 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5334 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5335 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
5336 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5337 #define SBI_SSCCTL 0x020c
5338 #define SBI_SSCCTL6 0x060C
5339 #define SBI_SSCCTL_PATHALT (1<<3)
5340 #define SBI_SSCCTL_DISABLE (1<<0)
5341 #define SBI_SSCAUXDIV6 0x0610
5342 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5343 #define SBI_DBUFF0 0x2a00
5344 #define SBI_GEN0 0x1f00
5345 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
5346
5347 /* LPT PIXCLK_GATE */
5348 #define PIXCLK_GATE 0xC6020
5349 #define PIXCLK_GATE_UNGATE (1<<0)
5350 #define PIXCLK_GATE_GATE (0<<0)
5351
5352 /* SPLL */
5353 #define SPLL_CTL 0x46020
5354 #define SPLL_PLL_ENABLE (1<<31)
5355 #define SPLL_PLL_SSC (1<<28)
5356 #define SPLL_PLL_NON_SSC (2<<28)
5357 #define SPLL_PLL_LCPLL (3<<28)
5358 #define SPLL_PLL_REF_MASK (3<<28)
5359 #define SPLL_PLL_FREQ_810MHz (0<<26)
5360 #define SPLL_PLL_FREQ_1350MHz (1<<26)
5361 #define SPLL_PLL_FREQ_2700MHz (2<<26)
5362 #define SPLL_PLL_FREQ_MASK (3<<26)
5363
5364 /* WRPLL */
5365 #define WRPLL_CTL1 0x46040
5366 #define WRPLL_CTL2 0x46060
5367 #define WRPLL_PLL_ENABLE (1<<31)
5368 #define WRPLL_PLL_SELECT_SSC (0x01<<28)
5369 #define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
5370 #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
5371 /* WRPLL divider programming */
5372 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5373 #define WRPLL_DIVIDER_REF_MASK (0xff)
5374 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
5375 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5376 #define WRPLL_DIVIDER_POST_SHIFT 8
5377 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
5378 #define WRPLL_DIVIDER_FB_SHIFT 16
5379 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
5380
5381 /* Port clock selection */
5382 #define PORT_CLK_SEL_A 0x46100
5383 #define PORT_CLK_SEL_B 0x46104
5384 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
5385 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5386 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5387 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
5388 #define PORT_CLK_SEL_SPLL (3<<29)
5389 #define PORT_CLK_SEL_WRPLL1 (4<<29)
5390 #define PORT_CLK_SEL_WRPLL2 (5<<29)
5391 #define PORT_CLK_SEL_NONE (7<<29)
5392 #define PORT_CLK_SEL_MASK (7<<29)
5393
5394 /* Transcoder clock selection */
5395 #define TRANS_CLK_SEL_A 0x46140
5396 #define TRANS_CLK_SEL_B 0x46144
5397 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5398 /* For each transcoder, we need to select the corresponding port clock */
5399 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
5400 #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
5401
5402 #define TRANSA_MSA_MISC 0x60410
5403 #define TRANSB_MSA_MISC 0x61410
5404 #define TRANSC_MSA_MISC 0x62410
5405 #define TRANS_EDP_MSA_MISC 0x6f410
5406 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5407
5408 #define TRANS_MSA_SYNC_CLK (1<<0)
5409 #define TRANS_MSA_6_BPC (0<<5)
5410 #define TRANS_MSA_8_BPC (1<<5)
5411 #define TRANS_MSA_10_BPC (2<<5)
5412 #define TRANS_MSA_12_BPC (3<<5)
5413 #define TRANS_MSA_16_BPC (4<<5)
5414
5415 /* LCPLL Control */
5416 #define LCPLL_CTL 0x130040
5417 #define LCPLL_PLL_DISABLE (1<<31)
5418 #define LCPLL_PLL_LOCK (1<<30)
5419 #define LCPLL_CLK_FREQ_MASK (3<<26)
5420 #define LCPLL_CLK_FREQ_450 (0<<26)
5421 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5422 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5423 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
5424 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
5425 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
5426 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
5427 #define LCPLL_CD_SOURCE_FCLK (1<<21)
5428 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5429
5430 #define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5431 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5432 #define D_COMP_COMP_FORCE (1<<8)
5433 #define D_COMP_COMP_DISABLE (1<<0)
5434
5435 /* Pipe WM_LINETIME - watermark line time */
5436 #define PIPE_WM_LINETIME_A 0x45270
5437 #define PIPE_WM_LINETIME_B 0x45274
5438 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5439 PIPE_WM_LINETIME_B)
5440 #define PIPE_WM_LINETIME_MASK (0x1ff)
5441 #define PIPE_WM_LINETIME_TIME(x) ((x))
5442 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5443 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
5444
5445 /* SFUSE_STRAP */
5446 #define SFUSE_STRAP 0xc2014
5447 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5448 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5449 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
5450
5451 #define WM_MISC 0x45260
5452 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5453
5454 #define WM_DBG 0x45280
5455 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5456 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5457 #define WM_DBG_DISALLOW_SPRITE (1<<2)
5458
5459 /* pipe CSC */
5460 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5461 #define _PIPE_A_CSC_COEFF_BY 0x49014
5462 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5463 #define _PIPE_A_CSC_COEFF_BU 0x4901c
5464 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5465 #define _PIPE_A_CSC_COEFF_BV 0x49024
5466 #define _PIPE_A_CSC_MODE 0x49028
5467 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5468 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5469 #define CSC_MODE_YUV_TO_RGB (1 << 0)
5470 #define _PIPE_A_CSC_PREOFF_HI 0x49030
5471 #define _PIPE_A_CSC_PREOFF_ME 0x49034
5472 #define _PIPE_A_CSC_PREOFF_LO 0x49038
5473 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
5474 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
5475 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
5476
5477 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5478 #define _PIPE_B_CSC_COEFF_BY 0x49114
5479 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5480 #define _PIPE_B_CSC_COEFF_BU 0x4911c
5481 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5482 #define _PIPE_B_CSC_COEFF_BV 0x49124
5483 #define _PIPE_B_CSC_MODE 0x49128
5484 #define _PIPE_B_CSC_PREOFF_HI 0x49130
5485 #define _PIPE_B_CSC_PREOFF_ME 0x49134
5486 #define _PIPE_B_CSC_PREOFF_LO 0x49138
5487 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
5488 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
5489 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
5490
5491 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5492 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5493 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5494 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5495 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5496 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5497 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5498 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5499 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5500 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5501 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5502 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5503 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5504
5505 /* VLV MIPI registers */
5506
5507 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5508 #define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5509 #define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5510 #define DPI_ENABLE (1 << 31) /* A + B */
5511 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5512 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5513 #define DUAL_LINK_MODE_MASK (1 << 26)
5514 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5515 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5516 #define DITHERING_ENABLE (1 << 25) /* A + B */
5517 #define FLOPPED_HSTX (1 << 23)
5518 #define DE_INVERT (1 << 19) /* XXX */
5519 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5520 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5521 #define AFE_LATCHOUT (1 << 17)
5522 #define LP_OUTPUT_HOLD (1 << 16)
5523 #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5524 #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5525 #define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5526 #define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5527 #define CSB_SHIFT 9
5528 #define CSB_MASK (3 << 9)
5529 #define CSB_20MHZ (0 << 9)
5530 #define CSB_10MHZ (1 << 9)
5531 #define CSB_40MHZ (2 << 9)
5532 #define BANDGAP_MASK (1 << 8)
5533 #define BANDGAP_PNW_CIRCUIT (0 << 8)
5534 #define BANDGAP_LNC_CIRCUIT (1 << 8)
5535 #define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5536 #define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5537 #define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5538 #define TEARING_EFFECT_SHIFT 2 /* A + B */
5539 #define TEARING_EFFECT_MASK (3 << 2)
5540 #define TEARING_EFFECT_OFF (0 << 2)
5541 #define TEARING_EFFECT_DSI (1 << 2)
5542 #define TEARING_EFFECT_GPIO (2 << 2)
5543 #define LANE_CONFIGURATION_SHIFT 0
5544 #define LANE_CONFIGURATION_MASK (3 << 0)
5545 #define LANE_CONFIGURATION_4LANE (0 << 0)
5546 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5547 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5548
5549 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5550 #define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5551 #define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5552 #define TEARING_EFFECT_DELAY_SHIFT 0
5553 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5554
5555 /* XXX: all bits reserved */
5556 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5557
5558 /* MIPI DSI Controller and D-PHY registers */
5559
5560 #define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5561 #define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5562 #define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5563 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5564 #define ULPS_STATE_MASK (3 << 1)
5565 #define ULPS_STATE_ENTER (2 << 1)
5566 #define ULPS_STATE_EXIT (1 << 1)
5567 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5568 #define DEVICE_READY (1 << 0)
5569
5570 #define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5571 #define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5572 #define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5573 #define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5574 #define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5575 #define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5576 #define TEARING_EFFECT (1 << 31)
5577 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
5578 #define GEN_READ_DATA_AVAIL (1 << 29)
5579 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5580 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5581 #define RX_PROT_VIOLATION (1 << 26)
5582 #define RX_INVALID_TX_LENGTH (1 << 25)
5583 #define ACK_WITH_NO_ERROR (1 << 24)
5584 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5585 #define LP_RX_TIMEOUT (1 << 22)
5586 #define HS_TX_TIMEOUT (1 << 21)
5587 #define DPI_FIFO_UNDERRUN (1 << 20)
5588 #define LOW_CONTENTION (1 << 19)
5589 #define HIGH_CONTENTION (1 << 18)
5590 #define TXDSI_VC_ID_INVALID (1 << 17)
5591 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5592 #define TXCHECKSUM_ERROR (1 << 15)
5593 #define TXECC_MULTIBIT_ERROR (1 << 14)
5594 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
5595 #define TXFALSE_CONTROL_ERROR (1 << 12)
5596 #define RXDSI_VC_ID_INVALID (1 << 11)
5597 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5598 #define RXCHECKSUM_ERROR (1 << 9)
5599 #define RXECC_MULTIBIT_ERROR (1 << 8)
5600 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
5601 #define RXFALSE_CONTROL_ERROR (1 << 6)
5602 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5603 #define RX_LP_TX_SYNC_ERROR (1 << 4)
5604 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5605 #define RXEOT_SYNC_ERROR (1 << 2)
5606 #define RXSOT_SYNC_ERROR (1 << 1)
5607 #define RXSOT_ERROR (1 << 0)
5608
5609 #define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5610 #define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5611 #define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5612 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5613 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
5614 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5615 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5616 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5617 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5618 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5619 #define VID_MODE_FORMAT_MASK (0xf << 7)
5620 #define VID_MODE_NOT_SUPPORTED (0 << 7)
5621 #define VID_MODE_FORMAT_RGB565 (1 << 7)
5622 #define VID_MODE_FORMAT_RGB666 (2 << 7)
5623 #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5624 #define VID_MODE_FORMAT_RGB888 (4 << 7)
5625 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5626 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5627 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5628 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5629 #define DATA_LANES_PRG_REG_SHIFT 0
5630 #define DATA_LANES_PRG_REG_MASK (7 << 0)
5631
5632 #define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5633 #define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5634 #define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5635 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5636
5637 #define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5638 #define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5639 #define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5640 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5641
5642 #define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5643 #define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5644 #define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5645 #define TURN_AROUND_TIMEOUT_MASK 0x3f
5646
5647 #define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5648 #define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5649 #define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5650 #define DEVICE_RESET_TIMER_MASK 0xffff
5651
5652 #define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5653 #define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5654 #define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5655 #define VERTICAL_ADDRESS_SHIFT 16
5656 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
5657 #define HORIZONTAL_ADDRESS_SHIFT 0
5658 #define HORIZONTAL_ADDRESS_MASK 0xffff
5659
5660 #define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5661 #define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5662 #define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5663 #define DBI_FIFO_EMPTY_HALF (0 << 0)
5664 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5665 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5666
5667 /* regs below are bits 15:0 */
5668 #define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5669 #define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5670 #define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5671
5672 #define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5673 #define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5674 #define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5675
5676 #define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5677 #define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5678 #define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5679
5680 #define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5681 #define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5682 #define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5683
5684 #define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5685 #define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5686 #define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5687
5688 #define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5689 #define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5690 #define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5691
5692 #define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5693 #define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5694 #define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5695
5696 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5697 #define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5698 #define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5699 /* regs above are bits 15:0 */
5700
5701 #define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5702 #define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5703 #define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5704 #define DPI_LP_MODE (1 << 6)
5705 #define BACKLIGHT_OFF (1 << 5)
5706 #define BACKLIGHT_ON (1 << 4)
5707 #define COLOR_MODE_OFF (1 << 3)
5708 #define COLOR_MODE_ON (1 << 2)
5709 #define TURN_ON (1 << 1)
5710 #define SHUTDOWN (1 << 0)
5711
5712 #define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5713 #define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5714 #define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5715 #define COMMAND_BYTE_SHIFT 0
5716 #define COMMAND_BYTE_MASK (0x3f << 0)
5717
5718 #define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5719 #define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5720 #define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5721 #define MASTER_INIT_TIMER_SHIFT 0
5722 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
5723
5724 #define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5725 #define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5726 #define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5727 #define MAX_RETURN_PKT_SIZE_SHIFT 0
5728 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5729
5730 #define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5731 #define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5732 #define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5733 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5734 #define DISABLE_VIDEO_BTA (1 << 3)
5735 #define IP_TG_CONFIG (1 << 2)
5736 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5737 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5738 #define VIDEO_MODE_BURST (3 << 0)
5739
5740 #define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5741 #define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5742 #define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5743 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5744 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5745 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5746 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5747 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5748 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5749 #define CLOCKSTOP (1 << 1)
5750 #define EOT_DISABLE (1 << 0)
5751
5752 #define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5753 #define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5754 #define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5755 #define LP_BYTECLK_SHIFT 0
5756 #define LP_BYTECLK_MASK (0xffff << 0)
5757
5758 /* bits 31:0 */
5759 #define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5760 #define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5761 #define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5762
5763 /* bits 31:0 */
5764 #define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5765 #define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5766 #define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5767
5768 #define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5769 #define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5770 #define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5771 #define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5772 #define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5773 #define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5774 #define LONG_PACKET_WORD_COUNT_SHIFT 8
5775 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5776 #define SHORT_PACKET_PARAM_SHIFT 8
5777 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5778 #define VIRTUAL_CHANNEL_SHIFT 6
5779 #define VIRTUAL_CHANNEL_MASK (3 << 6)
5780 #define DATA_TYPE_SHIFT 0
5781 #define DATA_TYPE_MASK (3f << 0)
5782 /* data type values, see include/video/mipi_display.h */
5783
5784 #define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5785 #define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5786 #define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5787 #define DPI_FIFO_EMPTY (1 << 28)
5788 #define DBI_FIFO_EMPTY (1 << 27)
5789 #define LP_CTRL_FIFO_EMPTY (1 << 26)
5790 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5791 #define LP_CTRL_FIFO_FULL (1 << 24)
5792 #define HS_CTRL_FIFO_EMPTY (1 << 18)
5793 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5794 #define HS_CTRL_FIFO_FULL (1 << 16)
5795 #define LP_DATA_FIFO_EMPTY (1 << 10)
5796 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5797 #define LP_DATA_FIFO_FULL (1 << 8)
5798 #define HS_DATA_FIFO_EMPTY (1 << 2)
5799 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5800 #define HS_DATA_FIFO_FULL (1 << 0)
5801
5802 #define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5803 #define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5804 #define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5805 #define DBI_HS_LP_MODE_MASK (1 << 0)
5806 #define DBI_LP_MODE (1 << 0)
5807 #define DBI_HS_MODE (0 << 0)
5808
5809 #define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5810 #define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5811 #define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5812 #define EXIT_ZERO_COUNT_SHIFT 24
5813 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5814 #define TRAIL_COUNT_SHIFT 16
5815 #define TRAIL_COUNT_MASK (0x1f << 16)
5816 #define CLK_ZERO_COUNT_SHIFT 8
5817 #define CLK_ZERO_COUNT_MASK (0xff << 8)
5818 #define PREPARE_COUNT_SHIFT 0
5819 #define PREPARE_COUNT_MASK (0x3f << 0)
5820
5821 /* bits 31:0 */
5822 #define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5823 #define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5824 #define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5825
5826 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5827 #define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5828 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5829 #define LP_HS_SSW_CNT_SHIFT 16
5830 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
5831 #define HS_LP_PWR_SW_CNT_SHIFT 0
5832 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5833
5834 #define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5835 #define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5836 #define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5837 #define STOP_STATE_STALL_COUNTER_SHIFT 0
5838 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5839
5840 #define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5841 #define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5842 #define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5843 #define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5844 #define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5845 #define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5846 #define RX_CONTENTION_DETECTED (1 << 0)
5847
5848 /* XXX: only pipe A ?!? */
5849 #define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5850 #define DBI_TYPEC_ENABLE (1 << 31)
5851 #define DBI_TYPEC_WIP (1 << 30)
5852 #define DBI_TYPEC_OPTION_SHIFT 28
5853 #define DBI_TYPEC_OPTION_MASK (3 << 28)
5854 #define DBI_TYPEC_FREQ_SHIFT 24
5855 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
5856 #define DBI_TYPEC_OVERRIDE (1 << 8)
5857 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5858 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5859
5860
5861 /* MIPI adapter registers */
5862
5863 #define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5864 #define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5865 #define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5866 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5867 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5868 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5869 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5870 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5871 #define READ_REQUEST_PRIORITY_SHIFT 3
5872 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
5873 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
5874 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5875 #define RGB_FLIP_TO_BGR (1 << 2)
5876
5877 #define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5878 #define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5879 #define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5880 #define DATA_MEM_ADDRESS_SHIFT 5
5881 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5882 #define DATA_VALID (1 << 0)
5883
5884 #define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5885 #define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5886 #define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5887 #define DATA_LENGTH_SHIFT 0
5888 #define DATA_LENGTH_MASK (0xfffff << 0)
5889
5890 #define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5891 #define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5892 #define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5893 #define COMMAND_MEM_ADDRESS_SHIFT 5
5894 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5895 #define AUTO_PWG_ENABLE (1 << 2)
5896 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5897 #define COMMAND_VALID (1 << 0)
5898
5899 #define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5900 #define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5901 #define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5902 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5903 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5904
5905 #define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5906 #define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5907 #define MIPI_READ_DATA_RETURN(pipe, n) \
5908 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5909
5910 #define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5911 #define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5912 #define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5913 #define READ_DATA_VALID(n) (1 << (n))
5914
5915 /* For UMS only (deprecated): */
5916 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
5917 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
5918 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
5919 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
5920 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
5921 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
5922
5923 #endif /* _I915_REG_H_ */
This page took 0.151823 seconds and 6 git commands to generate.