drm/i915: Mass convert dev->dev_private to to_i915(dev)
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <drm/i915_drm.h>
32 #include "i915_drv.h"
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_fb_helper.h>
36 #include <drm/drm_dp_dual_mode_helper.h>
37 #include <drm/drm_dp_mst_helper.h>
38 #include <drm/drm_rect.h>
39 #include <drm/drm_atomic.h>
40
41 /**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
52 */
53 #define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
55 int ret__ = 0; \
56 while (!(COND)) { \
57 if (time_after(jiffies, timeout__)) { \
58 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
60 break; \
61 } \
62 if ((W) && drm_can_sleep()) { \
63 usleep_range((W), (W)*2); \
64 } else { \
65 cpu_relax(); \
66 } \
67 } \
68 ret__; \
69 })
70
71 #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
72
73 /* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74 #if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
75 # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
76 #else
77 # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
78 #endif
79
80 #define _wait_for_atomic(COND, US, ATOMIC) \
81 ({ \
82 int cpu, ret, timeout = (US) * 1000; \
83 u64 base; \
84 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
85 BUILD_BUG_ON((US) > 50000); \
86 if (!(ATOMIC)) { \
87 preempt_disable(); \
88 cpu = smp_processor_id(); \
89 } \
90 base = local_clock(); \
91 for (;;) { \
92 u64 now = local_clock(); \
93 if (!(ATOMIC)) \
94 preempt_enable(); \
95 if (COND) { \
96 ret = 0; \
97 break; \
98 } \
99 if (now - base >= timeout) { \
100 ret = -ETIMEDOUT; \
101 break; \
102 } \
103 cpu_relax(); \
104 if (!(ATOMIC)) { \
105 preempt_disable(); \
106 if (unlikely(cpu != smp_processor_id())) { \
107 timeout -= now - base; \
108 cpu = smp_processor_id(); \
109 base = local_clock(); \
110 } \
111 } \
112 } \
113 ret; \
114 })
115
116 #define wait_for_us(COND, US) \
117 ({ \
118 int ret__; \
119 BUILD_BUG_ON(!__builtin_constant_p(US)); \
120 if ((US) > 10) \
121 ret__ = _wait_for((COND), (US), 10); \
122 else \
123 ret__ = _wait_for_atomic((COND), (US), 0); \
124 ret__; \
125 })
126
127 #define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
128 #define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
129
130 #define KHz(x) (1000 * (x))
131 #define MHz(x) KHz(1000 * (x))
132
133 /*
134 * Display related stuff
135 */
136
137 /* store information about an Ixxx DVO */
138 /* The i830->i865 use multiple DVOs with multiple i2cs */
139 /* the i915, i945 have a single sDVO i2c bus - which is different */
140 #define MAX_OUTPUTS 6
141 /* maximum connectors per crtcs in the mode set */
142
143 /* Maximum cursor sizes */
144 #define GEN2_CURSOR_WIDTH 64
145 #define GEN2_CURSOR_HEIGHT 64
146 #define MAX_CURSOR_WIDTH 256
147 #define MAX_CURSOR_HEIGHT 256
148
149 #define INTEL_I2C_BUS_DVO 1
150 #define INTEL_I2C_BUS_SDVO 2
151
152 /* these are outputs from the chip - integrated only
153 external chips are via DVO or SDVO output */
154 enum intel_output_type {
155 INTEL_OUTPUT_UNUSED = 0,
156 INTEL_OUTPUT_ANALOG = 1,
157 INTEL_OUTPUT_DVO = 2,
158 INTEL_OUTPUT_SDVO = 3,
159 INTEL_OUTPUT_LVDS = 4,
160 INTEL_OUTPUT_TVOUT = 5,
161 INTEL_OUTPUT_HDMI = 6,
162 INTEL_OUTPUT_DISPLAYPORT = 7,
163 INTEL_OUTPUT_EDP = 8,
164 INTEL_OUTPUT_DSI = 9,
165 INTEL_OUTPUT_UNKNOWN = 10,
166 INTEL_OUTPUT_DP_MST = 11,
167 };
168
169 #define INTEL_DVO_CHIP_NONE 0
170 #define INTEL_DVO_CHIP_LVDS 1
171 #define INTEL_DVO_CHIP_TMDS 2
172 #define INTEL_DVO_CHIP_TVOUT 4
173
174 #define INTEL_DSI_VIDEO_MODE 0
175 #define INTEL_DSI_COMMAND_MODE 1
176
177 struct intel_framebuffer {
178 struct drm_framebuffer base;
179 struct drm_i915_gem_object *obj;
180 struct intel_rotation_info rot_info;
181 };
182
183 struct intel_fbdev {
184 struct drm_fb_helper helper;
185 struct intel_framebuffer *fb;
186 async_cookie_t cookie;
187 int preferred_bpp;
188 };
189
190 struct intel_encoder {
191 struct drm_encoder base;
192
193 enum intel_output_type type;
194 unsigned int cloneable;
195 void (*hot_plug)(struct intel_encoder *);
196 bool (*compute_config)(struct intel_encoder *,
197 struct intel_crtc_state *);
198 void (*pre_pll_enable)(struct intel_encoder *);
199 void (*pre_enable)(struct intel_encoder *);
200 void (*enable)(struct intel_encoder *);
201 void (*mode_set)(struct intel_encoder *intel_encoder);
202 void (*disable)(struct intel_encoder *);
203 void (*post_disable)(struct intel_encoder *);
204 void (*post_pll_disable)(struct intel_encoder *);
205 /* Read out the current hw state of this connector, returning true if
206 * the encoder is active. If the encoder is enabled it also set the pipe
207 * it is connected to in the pipe parameter. */
208 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
209 /* Reconstructs the equivalent mode flags for the current hardware
210 * state. This must be called _after_ display->get_pipe_config has
211 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
212 * be set correctly before calling this function. */
213 void (*get_config)(struct intel_encoder *,
214 struct intel_crtc_state *pipe_config);
215 /*
216 * Called during system suspend after all pending requests for the
217 * encoder are flushed (for example for DP AUX transactions) and
218 * device interrupts are disabled.
219 */
220 void (*suspend)(struct intel_encoder *);
221 int crtc_mask;
222 enum hpd_pin hpd_pin;
223 };
224
225 struct intel_panel {
226 struct drm_display_mode *fixed_mode;
227 struct drm_display_mode *downclock_mode;
228 int fitting_mode;
229
230 /* backlight */
231 struct {
232 bool present;
233 u32 level;
234 u32 min;
235 u32 max;
236 bool enabled;
237 bool combination_mode; /* gen 2/4 only */
238 bool active_low_pwm;
239
240 /* PWM chip */
241 bool util_pin_active_low; /* bxt+ */
242 u8 controller; /* bxt+ only */
243 struct pwm_device *pwm;
244
245 struct backlight_device *device;
246
247 /* Connector and platform specific backlight functions */
248 int (*setup)(struct intel_connector *connector, enum pipe pipe);
249 uint32_t (*get)(struct intel_connector *connector);
250 void (*set)(struct intel_connector *connector, uint32_t level);
251 void (*disable)(struct intel_connector *connector);
252 void (*enable)(struct intel_connector *connector);
253 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
254 uint32_t hz);
255 void (*power)(struct intel_connector *, bool enable);
256 } backlight;
257 };
258
259 struct intel_connector {
260 struct drm_connector base;
261 /*
262 * The fixed encoder this connector is connected to.
263 */
264 struct intel_encoder *encoder;
265
266 /* Reads out the current hw, returning true if the connector is enabled
267 * and active (i.e. dpms ON state). */
268 bool (*get_hw_state)(struct intel_connector *);
269
270 /* Panel info for eDP and LVDS */
271 struct intel_panel panel;
272
273 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
274 struct edid *edid;
275 struct edid *detect_edid;
276
277 /* since POLL and HPD connectors may use the same HPD line keep the native
278 state of connector->polled in case hotplug storm detection changes it */
279 u8 polled;
280
281 void *port; /* store this opaque as its illegal to dereference it */
282
283 struct intel_dp *mst_port;
284 };
285
286 struct dpll {
287 /* given values */
288 int n;
289 int m1, m2;
290 int p1, p2;
291 /* derived values */
292 int dot;
293 int vco;
294 int m;
295 int p;
296 };
297
298 struct intel_atomic_state {
299 struct drm_atomic_state base;
300
301 unsigned int cdclk;
302
303 /*
304 * Calculated device cdclk, can be different from cdclk
305 * only when all crtc's are DPMS off.
306 */
307 unsigned int dev_cdclk;
308
309 bool dpll_set, modeset;
310
311 /*
312 * Does this transaction change the pipes that are active? This mask
313 * tracks which CRTC's have changed their active state at the end of
314 * the transaction (not counting the temporary disable during modesets).
315 * This mask should only be non-zero when intel_state->modeset is true,
316 * but the converse is not necessarily true; simply changing a mode may
317 * not flip the final active status of any CRTC's
318 */
319 unsigned int active_pipe_changes;
320
321 unsigned int active_crtcs;
322 unsigned int min_pixclk[I915_MAX_PIPES];
323
324 /* SKL/KBL Only */
325 unsigned int cdclk_pll_vco;
326
327 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
328
329 /*
330 * Current watermarks can't be trusted during hardware readout, so
331 * don't bother calculating intermediate watermarks.
332 */
333 bool skip_intermediate_wm;
334
335 /* Gen9+ only */
336 struct skl_wm_values wm_results;
337 };
338
339 struct intel_plane_state {
340 struct drm_plane_state base;
341 struct drm_rect src;
342 struct drm_rect dst;
343 struct drm_rect clip;
344 bool visible;
345
346 /*
347 * scaler_id
348 * = -1 : not using a scaler
349 * >= 0 : using a scalers
350 *
351 * plane requiring a scaler:
352 * - During check_plane, its bit is set in
353 * crtc_state->scaler_state.scaler_users by calling helper function
354 * update_scaler_plane.
355 * - scaler_id indicates the scaler it got assigned.
356 *
357 * plane doesn't require a scaler:
358 * - this can happen when scaling is no more required or plane simply
359 * got disabled.
360 * - During check_plane, corresponding bit is reset in
361 * crtc_state->scaler_state.scaler_users by calling helper function
362 * update_scaler_plane.
363 */
364 int scaler_id;
365
366 struct drm_intel_sprite_colorkey ckey;
367
368 /* async flip related structures */
369 struct drm_i915_gem_request *wait_req;
370 };
371
372 struct intel_initial_plane_config {
373 struct intel_framebuffer *fb;
374 unsigned int tiling;
375 int size;
376 u32 base;
377 };
378
379 #define SKL_MIN_SRC_W 8
380 #define SKL_MAX_SRC_W 4096
381 #define SKL_MIN_SRC_H 8
382 #define SKL_MAX_SRC_H 4096
383 #define SKL_MIN_DST_W 8
384 #define SKL_MAX_DST_W 4096
385 #define SKL_MIN_DST_H 8
386 #define SKL_MAX_DST_H 4096
387
388 struct intel_scaler {
389 int in_use;
390 uint32_t mode;
391 };
392
393 struct intel_crtc_scaler_state {
394 #define SKL_NUM_SCALERS 2
395 struct intel_scaler scalers[SKL_NUM_SCALERS];
396
397 /*
398 * scaler_users: keeps track of users requesting scalers on this crtc.
399 *
400 * If a bit is set, a user is using a scaler.
401 * Here user can be a plane or crtc as defined below:
402 * bits 0-30 - plane (bit position is index from drm_plane_index)
403 * bit 31 - crtc
404 *
405 * Instead of creating a new index to cover planes and crtc, using
406 * existing drm_plane_index for planes which is well less than 31
407 * planes and bit 31 for crtc. This should be fine to cover all
408 * our platforms.
409 *
410 * intel_atomic_setup_scalers will setup available scalers to users
411 * requesting scalers. It will gracefully fail if request exceeds
412 * avilability.
413 */
414 #define SKL_CRTC_INDEX 31
415 unsigned scaler_users;
416
417 /* scaler used by crtc for panel fitting purpose */
418 int scaler_id;
419 };
420
421 /* drm_mode->private_flags */
422 #define I915_MODE_FLAG_INHERITED 1
423
424 struct intel_pipe_wm {
425 struct intel_wm_level wm[5];
426 struct intel_wm_level raw_wm[5];
427 uint32_t linetime;
428 bool fbc_wm_enabled;
429 bool pipe_enabled;
430 bool sprites_enabled;
431 bool sprites_scaled;
432 };
433
434 struct skl_pipe_wm {
435 struct skl_wm_level wm[8];
436 struct skl_wm_level trans_wm;
437 uint32_t linetime;
438 };
439
440 struct intel_crtc_wm_state {
441 union {
442 struct {
443 /*
444 * Intermediate watermarks; these can be
445 * programmed immediately since they satisfy
446 * both the current configuration we're
447 * switching away from and the new
448 * configuration we're switching to.
449 */
450 struct intel_pipe_wm intermediate;
451
452 /*
453 * Optimal watermarks, programmed post-vblank
454 * when this state is committed.
455 */
456 struct intel_pipe_wm optimal;
457 } ilk;
458
459 struct {
460 /* gen9+ only needs 1-step wm programming */
461 struct skl_pipe_wm optimal;
462
463 /* cached plane data rate */
464 unsigned plane_data_rate[I915_MAX_PLANES];
465 unsigned plane_y_data_rate[I915_MAX_PLANES];
466
467 /* minimum block allocation */
468 uint16_t minimum_blocks[I915_MAX_PLANES];
469 uint16_t minimum_y_blocks[I915_MAX_PLANES];
470 } skl;
471 };
472
473 /*
474 * Platforms with two-step watermark programming will need to
475 * update watermark programming post-vblank to switch from the
476 * safe intermediate watermarks to the optimal final
477 * watermarks.
478 */
479 bool need_postvbl_update;
480 };
481
482 struct intel_crtc_state {
483 struct drm_crtc_state base;
484
485 /**
486 * quirks - bitfield with hw state readout quirks
487 *
488 * For various reasons the hw state readout code might not be able to
489 * completely faithfully read out the current state. These cases are
490 * tracked with quirk flags so that fastboot and state checker can act
491 * accordingly.
492 */
493 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
494 unsigned long quirks;
495
496 unsigned fb_bits; /* framebuffers to flip */
497 bool update_pipe; /* can a fast modeset be performed? */
498 bool disable_cxsr;
499 bool update_wm_pre, update_wm_post; /* watermarks are updated */
500 bool fb_changed; /* fb on any of the planes is changed */
501
502 /* Pipe source size (ie. panel fitter input size)
503 * All planes will be positioned inside this space,
504 * and get clipped at the edges. */
505 int pipe_src_w, pipe_src_h;
506
507 /* Whether to set up the PCH/FDI. Note that we never allow sharing
508 * between pch encoders and cpu encoders. */
509 bool has_pch_encoder;
510
511 /* Are we sending infoframes on the attached port */
512 bool has_infoframe;
513
514 /* CPU Transcoder for the pipe. Currently this can only differ from the
515 * pipe on Haswell and later (where we have a special eDP transcoder)
516 * and Broxton (where we have special DSI transcoders). */
517 enum transcoder cpu_transcoder;
518
519 /*
520 * Use reduced/limited/broadcast rbg range, compressing from the full
521 * range fed into the crtcs.
522 */
523 bool limited_color_range;
524
525 /* DP has a bunch of special case unfortunately, so mark the pipe
526 * accordingly. */
527 bool has_dp_encoder;
528
529 /* DSI has special cases */
530 bool has_dsi_encoder;
531
532 /* Whether we should send NULL infoframes. Required for audio. */
533 bool has_hdmi_sink;
534
535 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
536 * has_dp_encoder is set. */
537 bool has_audio;
538
539 /*
540 * Enable dithering, used when the selected pipe bpp doesn't match the
541 * plane bpp.
542 */
543 bool dither;
544
545 /* Controls for the clock computation, to override various stages. */
546 bool clock_set;
547
548 /* SDVO TV has a bunch of special case. To make multifunction encoders
549 * work correctly, we need to track this at runtime.*/
550 bool sdvo_tv_clock;
551
552 /*
553 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
554 * required. This is set in the 2nd loop of calling encoder's
555 * ->compute_config if the first pick doesn't work out.
556 */
557 bool bw_constrained;
558
559 /* Settings for the intel dpll used on pretty much everything but
560 * haswell. */
561 struct dpll dpll;
562
563 /* Selected dpll when shared or NULL. */
564 struct intel_shared_dpll *shared_dpll;
565
566 /*
567 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
568 * - enum skl_dpll on SKL
569 */
570 uint32_t ddi_pll_sel;
571
572 /* Actual register state of the dpll, for shared dpll cross-checking. */
573 struct intel_dpll_hw_state dpll_hw_state;
574
575 /* DSI PLL registers */
576 struct {
577 u32 ctrl, div;
578 } dsi_pll;
579
580 int pipe_bpp;
581 struct intel_link_m_n dp_m_n;
582
583 /* m2_n2 for eDP downclock */
584 struct intel_link_m_n dp_m2_n2;
585 bool has_drrs;
586
587 /*
588 * Frequence the dpll for the port should run at. Differs from the
589 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
590 * already multiplied by pixel_multiplier.
591 */
592 int port_clock;
593
594 /* Used by SDVO (and if we ever fix it, HDMI). */
595 unsigned pixel_multiplier;
596
597 uint8_t lane_count;
598
599 /*
600 * Used by platforms having DP/HDMI PHY with programmable lane
601 * latency optimization.
602 */
603 uint8_t lane_lat_optim_mask;
604
605 /* Panel fitter controls for gen2-gen4 + VLV */
606 struct {
607 u32 control;
608 u32 pgm_ratios;
609 u32 lvds_border_bits;
610 } gmch_pfit;
611
612 /* Panel fitter placement and size for Ironlake+ */
613 struct {
614 u32 pos;
615 u32 size;
616 bool enabled;
617 bool force_thru;
618 } pch_pfit;
619
620 /* FDI configuration, only valid if has_pch_encoder is set. */
621 int fdi_lanes;
622 struct intel_link_m_n fdi_m_n;
623
624 bool ips_enabled;
625
626 bool enable_fbc;
627
628 bool double_wide;
629
630 bool dp_encoder_is_mst;
631 int pbn;
632
633 struct intel_crtc_scaler_state scaler_state;
634
635 /* w/a for waiting 2 vblanks during crtc enable */
636 enum pipe hsw_workaround_pipe;
637
638 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
639 bool disable_lp_wm;
640
641 struct intel_crtc_wm_state wm;
642
643 /* Gamma mode programmed on the pipe */
644 uint32_t gamma_mode;
645 };
646
647 struct vlv_wm_state {
648 struct vlv_pipe_wm wm[3];
649 struct vlv_sr_wm sr[3];
650 uint8_t num_active_planes;
651 uint8_t num_levels;
652 uint8_t level;
653 bool cxsr;
654 };
655
656 struct intel_crtc {
657 struct drm_crtc base;
658 enum pipe pipe;
659 enum plane plane;
660 u8 lut_r[256], lut_g[256], lut_b[256];
661 /*
662 * Whether the crtc and the connected output pipeline is active. Implies
663 * that crtc->enabled is set, i.e. the current mode configuration has
664 * some outputs connected to this crtc.
665 */
666 bool active;
667 unsigned long enabled_power_domains;
668 bool lowfreq_avail;
669 struct intel_overlay *overlay;
670 struct intel_flip_work *flip_work;
671
672 atomic_t unpin_work_count;
673
674 /* Display surface base address adjustement for pageflips. Note that on
675 * gen4+ this only adjusts up to a tile, offsets within a tile are
676 * handled in the hw itself (with the TILEOFF register). */
677 u32 dspaddr_offset;
678 int adjusted_x;
679 int adjusted_y;
680
681 uint32_t cursor_addr;
682 uint32_t cursor_cntl;
683 uint32_t cursor_size;
684 uint32_t cursor_base;
685
686 struct intel_crtc_state *config;
687
688 /* reset counter value when the last flip was submitted */
689 unsigned int reset_counter;
690
691 /* Access to these should be protected by dev_priv->irq_lock. */
692 bool cpu_fifo_underrun_disabled;
693 bool pch_fifo_underrun_disabled;
694
695 /* per-pipe watermark state */
696 struct {
697 /* watermarks currently being used */
698 union {
699 struct intel_pipe_wm ilk;
700 struct skl_pipe_wm skl;
701 } active;
702
703 /* allow CxSR on this pipe */
704 bool cxsr_allowed;
705 } wm;
706
707 int scanline_offset;
708
709 struct {
710 unsigned start_vbl_count;
711 ktime_t start_vbl_time;
712 int min_vbl, max_vbl;
713 int scanline_start;
714 } debug;
715
716 /* scalers available on this crtc */
717 int num_scalers;
718
719 struct vlv_wm_state wm_state;
720 };
721
722 struct intel_plane_wm_parameters {
723 uint32_t horiz_pixels;
724 uint32_t vert_pixels;
725 /*
726 * For packed pixel formats:
727 * bytes_per_pixel - holds bytes per pixel
728 * For planar pixel formats:
729 * bytes_per_pixel - holds bytes per pixel for uv-plane
730 * y_bytes_per_pixel - holds bytes per pixel for y-plane
731 */
732 uint8_t bytes_per_pixel;
733 uint8_t y_bytes_per_pixel;
734 bool enabled;
735 bool scaled;
736 u64 tiling;
737 unsigned int rotation;
738 uint16_t fifo_size;
739 };
740
741 struct intel_plane {
742 struct drm_plane base;
743 int plane;
744 enum pipe pipe;
745 bool can_scale;
746 int max_downscale;
747 uint32_t frontbuffer_bit;
748
749 /* Since we need to change the watermarks before/after
750 * enabling/disabling the planes, we need to store the parameters here
751 * as the other pieces of the struct may not reflect the values we want
752 * for the watermark calculations. Currently only Haswell uses this.
753 */
754 struct intel_plane_wm_parameters wm;
755
756 /*
757 * NOTE: Do not place new plane state fields here (e.g., when adding
758 * new plane properties). New runtime state should now be placed in
759 * the intel_plane_state structure and accessed via plane_state.
760 */
761
762 void (*update_plane)(struct drm_plane *plane,
763 const struct intel_crtc_state *crtc_state,
764 const struct intel_plane_state *plane_state);
765 void (*disable_plane)(struct drm_plane *plane,
766 struct drm_crtc *crtc);
767 int (*check_plane)(struct drm_plane *plane,
768 struct intel_crtc_state *crtc_state,
769 struct intel_plane_state *state);
770 };
771
772 struct intel_watermark_params {
773 unsigned long fifo_size;
774 unsigned long max_wm;
775 unsigned long default_wm;
776 unsigned long guard_size;
777 unsigned long cacheline_size;
778 };
779
780 struct cxsr_latency {
781 int is_desktop;
782 int is_ddr3;
783 unsigned long fsb_freq;
784 unsigned long mem_freq;
785 unsigned long display_sr;
786 unsigned long display_hpll_disable;
787 unsigned long cursor_sr;
788 unsigned long cursor_hpll_disable;
789 };
790
791 #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
792 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
793 #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
794 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
795 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
796 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
797 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
798 #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
799 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
800
801 struct intel_hdmi {
802 i915_reg_t hdmi_reg;
803 int ddc_bus;
804 struct {
805 enum drm_dp_dual_mode_type type;
806 int max_tmds_clock;
807 } dp_dual_mode;
808 bool limited_color_range;
809 bool color_range_auto;
810 bool has_hdmi_sink;
811 bool has_audio;
812 enum hdmi_force_audio force_audio;
813 bool rgb_quant_range_selectable;
814 enum hdmi_picture_aspect aspect_ratio;
815 struct intel_connector *attached_connector;
816 void (*write_infoframe)(struct drm_encoder *encoder,
817 enum hdmi_infoframe_type type,
818 const void *frame, ssize_t len);
819 void (*set_infoframes)(struct drm_encoder *encoder,
820 bool enable,
821 const struct drm_display_mode *adjusted_mode);
822 bool (*infoframe_enabled)(struct drm_encoder *encoder,
823 const struct intel_crtc_state *pipe_config);
824 };
825
826 struct intel_dp_mst_encoder;
827 #define DP_MAX_DOWNSTREAM_PORTS 0x10
828
829 /*
830 * enum link_m_n_set:
831 * When platform provides two set of M_N registers for dp, we can
832 * program them and switch between them incase of DRRS.
833 * But When only one such register is provided, we have to program the
834 * required divider value on that registers itself based on the DRRS state.
835 *
836 * M1_N1 : Program dp_m_n on M1_N1 registers
837 * dp_m2_n2 on M2_N2 registers (If supported)
838 *
839 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
840 * M2_N2 registers are not supported
841 */
842
843 enum link_m_n_set {
844 /* Sets the m1_n1 and m2_n2 */
845 M1_N1 = 0,
846 M2_N2
847 };
848
849 struct intel_dp {
850 i915_reg_t output_reg;
851 i915_reg_t aux_ch_ctl_reg;
852 i915_reg_t aux_ch_data_reg[5];
853 uint32_t DP;
854 int link_rate;
855 uint8_t lane_count;
856 uint8_t sink_count;
857 bool has_audio;
858 bool detect_done;
859 enum hdmi_force_audio force_audio;
860 bool limited_color_range;
861 bool color_range_auto;
862 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
863 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
864 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
865 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
866 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
867 uint8_t num_sink_rates;
868 int sink_rates[DP_MAX_SUPPORTED_RATES];
869 struct drm_dp_aux aux;
870 uint8_t train_set[4];
871 int panel_power_up_delay;
872 int panel_power_down_delay;
873 int panel_power_cycle_delay;
874 int backlight_on_delay;
875 int backlight_off_delay;
876 struct delayed_work panel_vdd_work;
877 bool want_panel_vdd;
878 unsigned long last_power_on;
879 unsigned long last_backlight_off;
880 ktime_t panel_power_off_time;
881
882 struct notifier_block edp_notifier;
883
884 /*
885 * Pipe whose power sequencer is currently locked into
886 * this port. Only relevant on VLV/CHV.
887 */
888 enum pipe pps_pipe;
889 /*
890 * Set if the sequencer may be reset due to a power transition,
891 * requiring a reinitialization. Only relevant on BXT.
892 */
893 bool pps_reset;
894 struct edp_power_seq pps_delays;
895
896 bool can_mst; /* this port supports mst */
897 bool is_mst;
898 int active_mst_links;
899 /* connector directly attached - won't be use for modeset in mst world */
900 struct intel_connector *attached_connector;
901
902 /* mst connector list */
903 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
904 struct drm_dp_mst_topology_mgr mst_mgr;
905
906 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
907 /*
908 * This function returns the value we have to program the AUX_CTL
909 * register with to kick off an AUX transaction.
910 */
911 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
912 bool has_aux_irq,
913 int send_bytes,
914 uint32_t aux_clock_divider);
915
916 /* This is called before a link training is starterd */
917 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
918
919 /* Displayport compliance testing */
920 unsigned long compliance_test_type;
921 unsigned long compliance_test_data;
922 bool compliance_test_active;
923 };
924
925 struct intel_digital_port {
926 struct intel_encoder base;
927 enum port port;
928 u32 saved_port_bits;
929 struct intel_dp dp;
930 struct intel_hdmi hdmi;
931 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
932 bool release_cl2_override;
933 uint8_t max_lanes;
934 /* for communication with audio component; protected by av_mutex */
935 const struct drm_connector *audio_connector;
936 };
937
938 struct intel_dp_mst_encoder {
939 struct intel_encoder base;
940 enum pipe pipe;
941 struct intel_digital_port *primary;
942 struct intel_connector *connector;
943 };
944
945 static inline enum dpio_channel
946 vlv_dport_to_channel(struct intel_digital_port *dport)
947 {
948 switch (dport->port) {
949 case PORT_B:
950 case PORT_D:
951 return DPIO_CH0;
952 case PORT_C:
953 return DPIO_CH1;
954 default:
955 BUG();
956 }
957 }
958
959 static inline enum dpio_phy
960 vlv_dport_to_phy(struct intel_digital_port *dport)
961 {
962 switch (dport->port) {
963 case PORT_B:
964 case PORT_C:
965 return DPIO_PHY0;
966 case PORT_D:
967 return DPIO_PHY1;
968 default:
969 BUG();
970 }
971 }
972
973 static inline enum dpio_channel
974 vlv_pipe_to_channel(enum pipe pipe)
975 {
976 switch (pipe) {
977 case PIPE_A:
978 case PIPE_C:
979 return DPIO_CH0;
980 case PIPE_B:
981 return DPIO_CH1;
982 default:
983 BUG();
984 }
985 }
986
987 static inline struct drm_crtc *
988 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
989 {
990 struct drm_i915_private *dev_priv = to_i915(dev);
991 return dev_priv->pipe_to_crtc_mapping[pipe];
992 }
993
994 static inline struct drm_crtc *
995 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
996 {
997 struct drm_i915_private *dev_priv = to_i915(dev);
998 return dev_priv->plane_to_crtc_mapping[plane];
999 }
1000
1001 struct intel_flip_work {
1002 struct work_struct unpin_work;
1003 struct work_struct mmio_work;
1004
1005 struct drm_crtc *crtc;
1006 struct drm_framebuffer *old_fb;
1007 struct drm_i915_gem_object *pending_flip_obj;
1008 struct drm_pending_vblank_event *event;
1009 atomic_t pending;
1010 u32 flip_count;
1011 u32 gtt_offset;
1012 struct drm_i915_gem_request *flip_queued_req;
1013 u32 flip_queued_vblank;
1014 u32 flip_ready_vblank;
1015 unsigned int rotation;
1016 };
1017
1018 struct intel_load_detect_pipe {
1019 struct drm_atomic_state *restore_state;
1020 };
1021
1022 static inline struct intel_encoder *
1023 intel_attached_encoder(struct drm_connector *connector)
1024 {
1025 return to_intel_connector(connector)->encoder;
1026 }
1027
1028 static inline struct intel_digital_port *
1029 enc_to_dig_port(struct drm_encoder *encoder)
1030 {
1031 return container_of(encoder, struct intel_digital_port, base.base);
1032 }
1033
1034 static inline struct intel_dp_mst_encoder *
1035 enc_to_mst(struct drm_encoder *encoder)
1036 {
1037 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1038 }
1039
1040 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1041 {
1042 return &enc_to_dig_port(encoder)->dp;
1043 }
1044
1045 static inline struct intel_digital_port *
1046 dp_to_dig_port(struct intel_dp *intel_dp)
1047 {
1048 return container_of(intel_dp, struct intel_digital_port, dp);
1049 }
1050
1051 static inline struct intel_digital_port *
1052 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1053 {
1054 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1055 }
1056
1057 /*
1058 * Returns the number of planes for this pipe, ie the number of sprites + 1
1059 * (primary plane). This doesn't count the cursor plane then.
1060 */
1061 static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1062 {
1063 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1064 }
1065
1066 /* intel_fifo_underrun.c */
1067 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool enable);
1069 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1070 enum transcoder pch_transcoder,
1071 bool enable);
1072 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1073 enum pipe pipe);
1074 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1075 enum transcoder pch_transcoder);
1076 void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1077 void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1078
1079 /* i915_irq.c */
1080 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1081 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1082 void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1083 void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1084 void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1085 void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1086 void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1087 u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1088 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1089 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1090 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1091 {
1092 /*
1093 * We only use drm_irq_uninstall() at unload and VT switch, so
1094 * this is the only thing we need to check.
1095 */
1096 return dev_priv->pm.irqs_enabled;
1097 }
1098
1099 int intel_get_crtc_scanline(struct intel_crtc *crtc);
1100 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1101 unsigned int pipe_mask);
1102 void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1103 unsigned int pipe_mask);
1104
1105 /* intel_crt.c */
1106 void intel_crt_init(struct drm_device *dev);
1107
1108
1109 /* intel_ddi.c */
1110 void intel_ddi_clk_select(struct intel_encoder *encoder,
1111 const struct intel_crtc_state *pipe_config);
1112 void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
1113 void hsw_fdi_link_train(struct drm_crtc *crtc);
1114 void intel_ddi_init(struct drm_device *dev, enum port port);
1115 enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1116 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1117 void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1118 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1119 enum transcoder cpu_transcoder);
1120 void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1121 void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1122 bool intel_ddi_pll_select(struct intel_crtc *crtc,
1123 struct intel_crtc_state *crtc_state);
1124 void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1125 void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1126 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1127 void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1128 void intel_ddi_get_config(struct intel_encoder *encoder,
1129 struct intel_crtc_state *pipe_config);
1130 struct intel_encoder *
1131 intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1132
1133 void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1134 void intel_ddi_clock_get(struct intel_encoder *encoder,
1135 struct intel_crtc_state *pipe_config);
1136 void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1137 uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1138
1139 /* intel_frontbuffer.c */
1140 void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1141 enum fb_op_origin origin);
1142 void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1143 unsigned frontbuffer_bits);
1144 void intel_frontbuffer_flip_complete(struct drm_device *dev,
1145 unsigned frontbuffer_bits);
1146 void intel_frontbuffer_flip(struct drm_device *dev,
1147 unsigned frontbuffer_bits);
1148 unsigned int intel_fb_align_height(struct drm_device *dev,
1149 unsigned int height,
1150 uint32_t pixel_format,
1151 uint64_t fb_format_modifier);
1152 void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1153 enum fb_op_origin origin);
1154 u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1155 uint64_t fb_modifier, uint32_t pixel_format);
1156
1157 /* intel_audio.c */
1158 void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1159 void intel_audio_codec_enable(struct intel_encoder *encoder);
1160 void intel_audio_codec_disable(struct intel_encoder *encoder);
1161 void i915_audio_component_init(struct drm_i915_private *dev_priv);
1162 void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1163
1164 /* intel_display.c */
1165 void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
1166 void intel_update_rawclk(struct drm_i915_private *dev_priv);
1167 int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1168 const char *name, u32 reg, int ref_freq);
1169 extern const struct drm_plane_funcs intel_plane_funcs;
1170 void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1171 unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1172 bool intel_has_pending_fb_unpin(struct drm_device *dev);
1173 void intel_mark_busy(struct drm_i915_private *dev_priv);
1174 void intel_mark_idle(struct drm_i915_private *dev_priv);
1175 void intel_crtc_restore_mode(struct drm_crtc *crtc);
1176 int intel_display_suspend(struct drm_device *dev);
1177 void intel_encoder_destroy(struct drm_encoder *encoder);
1178 int intel_connector_init(struct intel_connector *);
1179 struct intel_connector *intel_connector_alloc(void);
1180 bool intel_connector_get_hw_state(struct intel_connector *connector);
1181 void intel_connector_attach_encoder(struct intel_connector *connector,
1182 struct intel_encoder *encoder);
1183 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1184 struct drm_crtc *crtc);
1185 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1186 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1187 struct drm_file *file_priv);
1188 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1189 enum pipe pipe);
1190 bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1191 static inline void
1192 intel_wait_for_vblank(struct drm_device *dev, int pipe)
1193 {
1194 drm_wait_one_vblank(dev, pipe);
1195 }
1196 static inline void
1197 intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1198 {
1199 const struct intel_crtc *crtc =
1200 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1201
1202 if (crtc->active)
1203 intel_wait_for_vblank(dev, pipe);
1204 }
1205
1206 u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1207
1208 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1209 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1210 struct intel_digital_port *dport,
1211 unsigned int expected_mask);
1212 bool intel_get_load_detect_pipe(struct drm_connector *connector,
1213 struct drm_display_mode *mode,
1214 struct intel_load_detect_pipe *old,
1215 struct drm_modeset_acquire_ctx *ctx);
1216 void intel_release_load_detect_pipe(struct drm_connector *connector,
1217 struct intel_load_detect_pipe *old,
1218 struct drm_modeset_acquire_ctx *ctx);
1219 int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1220 unsigned int rotation);
1221 void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1222 struct drm_framebuffer *
1223 __intel_framebuffer_create(struct drm_device *dev,
1224 struct drm_mode_fb_cmd2 *mode_cmd,
1225 struct drm_i915_gem_object *obj);
1226 void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1227 void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1228 void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1229 int intel_prepare_plane_fb(struct drm_plane *plane,
1230 const struct drm_plane_state *new_state);
1231 void intel_cleanup_plane_fb(struct drm_plane *plane,
1232 const struct drm_plane_state *old_state);
1233 int intel_plane_atomic_get_property(struct drm_plane *plane,
1234 const struct drm_plane_state *state,
1235 struct drm_property *property,
1236 uint64_t *val);
1237 int intel_plane_atomic_set_property(struct drm_plane *plane,
1238 struct drm_plane_state *state,
1239 struct drm_property *property,
1240 uint64_t val);
1241 int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1242 struct drm_plane_state *plane_state);
1243
1244 unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1245 uint64_t fb_modifier, unsigned int cpp);
1246
1247 static inline bool
1248 intel_rotation_90_or_270(unsigned int rotation)
1249 {
1250 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1251 }
1252
1253 void intel_create_rotation_property(struct drm_device *dev,
1254 struct intel_plane *plane);
1255
1256 void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe);
1258
1259 int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1260 const struct dpll *dpll);
1261 void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1262 int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1263
1264 /* modesetting asserts */
1265 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1266 enum pipe pipe);
1267 void assert_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state);
1269 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1270 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1271 void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1272 #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1273 #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1274 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, bool state);
1276 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1277 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1278 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1279 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1280 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1281 u32 intel_compute_tile_offset(int *x, int *y,
1282 const struct drm_framebuffer *fb, int plane,
1283 unsigned int pitch,
1284 unsigned int rotation);
1285 void intel_prepare_reset(struct drm_i915_private *dev_priv);
1286 void intel_finish_reset(struct drm_i915_private *dev_priv);
1287 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1288 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1289 void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1290 void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1291 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1292 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1293 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1294 enum dpio_phy phy);
1295 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1296 enum dpio_phy phy);
1297 void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1298 void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1299 void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1300 void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1301 void skl_init_cdclk(struct drm_i915_private *dev_priv);
1302 void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1303 unsigned int skl_cdclk_get_vco(unsigned int freq);
1304 void skl_enable_dc6(struct drm_i915_private *dev_priv);
1305 void skl_disable_dc6(struct drm_i915_private *dev_priv);
1306 void intel_dp_get_m_n(struct intel_crtc *crtc,
1307 struct intel_crtc_state *pipe_config);
1308 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1309 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1310 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1311 struct dpll *best_clock);
1312 int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1313
1314 bool intel_crtc_active(struct drm_crtc *crtc);
1315 void hsw_enable_ips(struct intel_crtc *crtc);
1316 void hsw_disable_ips(struct intel_crtc *crtc);
1317 enum intel_display_power_domain
1318 intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1319 enum intel_display_power_domain
1320 intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1321 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1322 struct intel_crtc_state *pipe_config);
1323
1324 int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1325 int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1326
1327 u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1328 struct drm_i915_gem_object *obj,
1329 unsigned int plane);
1330
1331 u32 skl_plane_ctl_format(uint32_t pixel_format);
1332 u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1333 u32 skl_plane_ctl_rotation(unsigned int rotation);
1334
1335 /* intel_csr.c */
1336 void intel_csr_ucode_init(struct drm_i915_private *);
1337 void intel_csr_load_program(struct drm_i915_private *);
1338 void intel_csr_ucode_fini(struct drm_i915_private *);
1339 void intel_csr_ucode_suspend(struct drm_i915_private *);
1340 void intel_csr_ucode_resume(struct drm_i915_private *);
1341
1342 /* intel_dp.c */
1343 bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1344 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1345 struct intel_connector *intel_connector);
1346 void intel_dp_set_link_params(struct intel_dp *intel_dp,
1347 const struct intel_crtc_state *pipe_config);
1348 void intel_dp_start_link_train(struct intel_dp *intel_dp);
1349 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1350 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1351 void intel_dp_encoder_reset(struct drm_encoder *encoder);
1352 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1353 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1354 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1355 bool intel_dp_compute_config(struct intel_encoder *encoder,
1356 struct intel_crtc_state *pipe_config);
1357 bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1358 enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1359 bool long_hpd);
1360 void intel_edp_backlight_on(struct intel_dp *intel_dp);
1361 void intel_edp_backlight_off(struct intel_dp *intel_dp);
1362 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1363 void intel_edp_panel_on(struct intel_dp *intel_dp);
1364 void intel_edp_panel_off(struct intel_dp *intel_dp);
1365 void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1366 void intel_dp_mst_suspend(struct drm_device *dev);
1367 void intel_dp_mst_resume(struct drm_device *dev);
1368 int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1369 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1370 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1371 void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1372 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1373 void intel_plane_destroy(struct drm_plane *plane);
1374 void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1375 void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1376 void intel_edp_drrs_invalidate(struct drm_device *dev,
1377 unsigned frontbuffer_bits);
1378 void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1379 bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1380 struct intel_digital_port *port);
1381
1382 void
1383 intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1384 uint8_t dp_train_pat);
1385 void
1386 intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1387 void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1388 uint8_t
1389 intel_dp_voltage_max(struct intel_dp *intel_dp);
1390 uint8_t
1391 intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1392 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1393 uint8_t *link_bw, uint8_t *rate_select);
1394 bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1395 bool
1396 intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1397
1398 static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1399 {
1400 return ~((1 << lane_count) - 1) & 0xf;
1401 }
1402
1403 /* intel_dp_aux_backlight.c */
1404 int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1405
1406 /* intel_dp_mst.c */
1407 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1408 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1409 /* intel_dsi.c */
1410 void intel_dsi_init(struct drm_device *dev);
1411
1412 /* intel_dsi_dcs_backlight.c */
1413 int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
1414
1415 /* intel_dvo.c */
1416 void intel_dvo_init(struct drm_device *dev);
1417
1418
1419 /* legacy fbdev emulation in intel_fbdev.c */
1420 #ifdef CONFIG_DRM_FBDEV_EMULATION
1421 extern int intel_fbdev_init(struct drm_device *dev);
1422 extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1423 extern void intel_fbdev_fini(struct drm_device *dev);
1424 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1425 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1426 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1427 #else
1428 static inline int intel_fbdev_init(struct drm_device *dev)
1429 {
1430 return 0;
1431 }
1432
1433 static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1434 {
1435 }
1436
1437 static inline void intel_fbdev_fini(struct drm_device *dev)
1438 {
1439 }
1440
1441 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1442 {
1443 }
1444
1445 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1446 {
1447 }
1448 #endif
1449
1450 /* intel_fbc.c */
1451 void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1452 struct drm_atomic_state *state);
1453 bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1454 void intel_fbc_pre_update(struct intel_crtc *crtc,
1455 struct intel_crtc_state *crtc_state,
1456 struct intel_plane_state *plane_state);
1457 void intel_fbc_post_update(struct intel_crtc *crtc);
1458 void intel_fbc_init(struct drm_i915_private *dev_priv);
1459 void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1460 void intel_fbc_enable(struct intel_crtc *crtc,
1461 struct intel_crtc_state *crtc_state,
1462 struct intel_plane_state *plane_state);
1463 void intel_fbc_disable(struct intel_crtc *crtc);
1464 void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1465 void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1466 unsigned int frontbuffer_bits,
1467 enum fb_op_origin origin);
1468 void intel_fbc_flush(struct drm_i915_private *dev_priv,
1469 unsigned int frontbuffer_bits, enum fb_op_origin origin);
1470 void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1471
1472 /* intel_hdmi.c */
1473 void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1474 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1475 struct intel_connector *intel_connector);
1476 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1477 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1478 struct intel_crtc_state *pipe_config);
1479 void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1480
1481
1482 /* intel_lvds.c */
1483 void intel_lvds_init(struct drm_device *dev);
1484 struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1485 bool intel_is_dual_link_lvds(struct drm_device *dev);
1486
1487
1488 /* intel_modes.c */
1489 int intel_connector_update_modes(struct drm_connector *connector,
1490 struct edid *edid);
1491 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1492 void intel_attach_force_audio_property(struct drm_connector *connector);
1493 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1494 void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1495
1496
1497 /* intel_overlay.c */
1498 void intel_setup_overlay(struct drm_i915_private *dev_priv);
1499 void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1500 int intel_overlay_switch_off(struct intel_overlay *overlay);
1501 int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1502 struct drm_file *file_priv);
1503 int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1504 struct drm_file *file_priv);
1505 void intel_overlay_reset(struct drm_i915_private *dev_priv);
1506
1507
1508 /* intel_panel.c */
1509 int intel_panel_init(struct intel_panel *panel,
1510 struct drm_display_mode *fixed_mode,
1511 struct drm_display_mode *downclock_mode);
1512 void intel_panel_fini(struct intel_panel *panel);
1513 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1514 struct drm_display_mode *adjusted_mode);
1515 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1516 struct intel_crtc_state *pipe_config,
1517 int fitting_mode);
1518 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1519 struct intel_crtc_state *pipe_config,
1520 int fitting_mode);
1521 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1522 u32 level, u32 max);
1523 int intel_panel_setup_backlight(struct drm_connector *connector,
1524 enum pipe pipe);
1525 void intel_panel_enable_backlight(struct intel_connector *connector);
1526 void intel_panel_disable_backlight(struct intel_connector *connector);
1527 void intel_panel_destroy_backlight(struct drm_connector *connector);
1528 enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1529 extern struct drm_display_mode *intel_find_panel_downclock(
1530 struct drm_device *dev,
1531 struct drm_display_mode *fixed_mode,
1532 struct drm_connector *connector);
1533
1534 #if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1535 int intel_backlight_device_register(struct intel_connector *connector);
1536 void intel_backlight_device_unregister(struct intel_connector *connector);
1537 #else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1538 static int intel_backlight_device_register(struct intel_connector *connector)
1539 {
1540 return 0;
1541 }
1542 static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1543 {
1544 }
1545 #endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1546
1547
1548 /* intel_psr.c */
1549 void intel_psr_enable(struct intel_dp *intel_dp);
1550 void intel_psr_disable(struct intel_dp *intel_dp);
1551 void intel_psr_invalidate(struct drm_device *dev,
1552 unsigned frontbuffer_bits);
1553 void intel_psr_flush(struct drm_device *dev,
1554 unsigned frontbuffer_bits,
1555 enum fb_op_origin origin);
1556 void intel_psr_init(struct drm_device *dev);
1557 void intel_psr_single_frame_update(struct drm_device *dev,
1558 unsigned frontbuffer_bits);
1559
1560 /* intel_runtime_pm.c */
1561 int intel_power_domains_init(struct drm_i915_private *);
1562 void intel_power_domains_fini(struct drm_i915_private *);
1563 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1564 void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1565 void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1566 void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1567 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1568 const char *
1569 intel_display_power_domain_str(enum intel_display_power_domain domain);
1570
1571 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1572 enum intel_display_power_domain domain);
1573 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1574 enum intel_display_power_domain domain);
1575 void intel_display_power_get(struct drm_i915_private *dev_priv,
1576 enum intel_display_power_domain domain);
1577 bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1578 enum intel_display_power_domain domain);
1579 void intel_display_power_put(struct drm_i915_private *dev_priv,
1580 enum intel_display_power_domain domain);
1581
1582 static inline void
1583 assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1584 {
1585 WARN_ONCE(dev_priv->pm.suspended,
1586 "Device suspended during HW access\n");
1587 }
1588
1589 static inline void
1590 assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1591 {
1592 assert_rpm_device_not_suspended(dev_priv);
1593 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1594 * too much noise. */
1595 if (!atomic_read(&dev_priv->pm.wakeref_count))
1596 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1597 }
1598
1599 static inline int
1600 assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1601 {
1602 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1603
1604 assert_rpm_wakelock_held(dev_priv);
1605
1606 return seq;
1607 }
1608
1609 static inline void
1610 assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1611 {
1612 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1613 "HW access outside of RPM atomic section\n");
1614 }
1615
1616 /**
1617 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1618 * @dev_priv: i915 device instance
1619 *
1620 * This function disable asserts that check if we hold an RPM wakelock
1621 * reference, while keeping the device-not-suspended checks still enabled.
1622 * It's meant to be used only in special circumstances where our rule about
1623 * the wakelock refcount wrt. the device power state doesn't hold. According
1624 * to this rule at any point where we access the HW or want to keep the HW in
1625 * an active state we must hold an RPM wakelock reference acquired via one of
1626 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1627 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1628 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1629 * users should avoid using this function.
1630 *
1631 * Any calls to this function must have a symmetric call to
1632 * enable_rpm_wakeref_asserts().
1633 */
1634 static inline void
1635 disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1636 {
1637 atomic_inc(&dev_priv->pm.wakeref_count);
1638 }
1639
1640 /**
1641 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1642 * @dev_priv: i915 device instance
1643 *
1644 * This function re-enables the RPM assert checks after disabling them with
1645 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1646 * circumstances otherwise its use should be avoided.
1647 *
1648 * Any calls to this function must have a symmetric call to
1649 * disable_rpm_wakeref_asserts().
1650 */
1651 static inline void
1652 enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1653 {
1654 atomic_dec(&dev_priv->pm.wakeref_count);
1655 }
1656
1657 /* TODO: convert users of these to rely instead on proper RPM refcounting */
1658 #define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1659 disable_rpm_wakeref_asserts(dev_priv)
1660
1661 #define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1662 enable_rpm_wakeref_asserts(dev_priv)
1663
1664 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1665 bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1666 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1667 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1668
1669 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1670
1671 void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1672 bool override, unsigned int mask);
1673 bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1674 enum dpio_channel ch, bool override);
1675
1676
1677 /* intel_pm.c */
1678 void intel_init_clock_gating(struct drm_device *dev);
1679 void intel_suspend_hw(struct drm_device *dev);
1680 int ilk_wm_max_level(const struct drm_device *dev);
1681 void intel_update_watermarks(struct drm_crtc *crtc);
1682 void intel_init_pm(struct drm_device *dev);
1683 void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1684 void intel_pm_setup(struct drm_device *dev);
1685 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1686 void intel_gpu_ips_teardown(void);
1687 void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1688 void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1689 void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1690 void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1691 void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1692 void intel_reset_gt_powersave(struct drm_i915_private *dev_priv);
1693 void gen6_update_ring_freq(struct drm_i915_private *dev_priv);
1694 void gen6_rps_busy(struct drm_i915_private *dev_priv);
1695 void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1696 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1697 void gen6_rps_boost(struct drm_i915_private *dev_priv,
1698 struct intel_rps_client *rps,
1699 unsigned long submitted);
1700 void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1701 void vlv_wm_get_hw_state(struct drm_device *dev);
1702 void ilk_wm_get_hw_state(struct drm_device *dev);
1703 void skl_wm_get_hw_state(struct drm_device *dev);
1704 void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1705 struct skl_ddb_allocation *ddb /* out */);
1706 uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1707 bool ilk_disable_lp_wm(struct drm_device *dev);
1708 int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1709 static inline int intel_enable_rc6(void)
1710 {
1711 return i915.enable_rc6;
1712 }
1713
1714 /* intel_sdvo.c */
1715 bool intel_sdvo_init(struct drm_device *dev,
1716 i915_reg_t reg, enum port port);
1717
1718
1719 /* intel_sprite.c */
1720 int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1721 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1722 struct drm_file *file_priv);
1723 void intel_pipe_update_start(struct intel_crtc *crtc);
1724 void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
1725
1726 /* intel_tv.c */
1727 void intel_tv_init(struct drm_device *dev);
1728
1729 /* intel_atomic.c */
1730 int intel_connector_atomic_get_property(struct drm_connector *connector,
1731 const struct drm_connector_state *state,
1732 struct drm_property *property,
1733 uint64_t *val);
1734 struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1735 void intel_crtc_destroy_state(struct drm_crtc *crtc,
1736 struct drm_crtc_state *state);
1737 struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1738 void intel_atomic_state_clear(struct drm_atomic_state *);
1739 struct intel_shared_dpll_config *
1740 intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1741
1742 static inline struct intel_crtc_state *
1743 intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1744 struct intel_crtc *crtc)
1745 {
1746 struct drm_crtc_state *crtc_state;
1747 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1748 if (IS_ERR(crtc_state))
1749 return ERR_CAST(crtc_state);
1750
1751 return to_intel_crtc_state(crtc_state);
1752 }
1753
1754 static inline struct intel_plane_state *
1755 intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1756 struct intel_plane *plane)
1757 {
1758 struct drm_plane_state *plane_state;
1759
1760 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1761
1762 return to_intel_plane_state(plane_state);
1763 }
1764
1765 int intel_atomic_setup_scalers(struct drm_device *dev,
1766 struct intel_crtc *intel_crtc,
1767 struct intel_crtc_state *crtc_state);
1768
1769 /* intel_atomic_plane.c */
1770 struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1771 struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1772 void intel_plane_destroy_state(struct drm_plane *plane,
1773 struct drm_plane_state *state);
1774 extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1775
1776 /* intel_color.c */
1777 void intel_color_init(struct drm_crtc *crtc);
1778 int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1779 void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1780 void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1781
1782 #endif /* __INTEL_DRV_H__ */
This page took 0.075722 seconds and 5 git commands to generate.