drm/i915: remove unused power_well/get_cdclk_freq api
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <drm/i915_drm.h>
32 #include "i915_drv.h"
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_fb_helper.h>
36 #include <drm/drm_dp_mst_helper.h>
37 #include <drm/drm_rect.h>
38
39 #define DIV_ROUND_CLOSEST_ULL(ll, d) \
40 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
42 /**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
50 #define _wait_for(COND, MS, W) ({ \
51 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
52 int ret__ = 0; \
53 while (!(COND)) { \
54 if (time_after(jiffies, timeout__)) { \
55 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
57 break; \
58 } \
59 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
64 } \
65 ret__; \
66 })
67
68 #define wait_for(COND, MS) _wait_for(COND, MS, 1)
69 #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
70 #define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
72
73 #define KHz(x) (1000 * (x))
74 #define MHz(x) KHz(1000 * (x))
75
76 /*
77 * Display related stuff
78 */
79
80 /* store information about an Ixxx DVO */
81 /* The i830->i865 use multiple DVOs with multiple i2cs */
82 /* the i915, i945 have a single sDVO i2c bus - which is different */
83 #define MAX_OUTPUTS 6
84 /* maximum connectors per crtcs in the mode set */
85
86 /* Maximum cursor sizes */
87 #define GEN2_CURSOR_WIDTH 64
88 #define GEN2_CURSOR_HEIGHT 64
89 #define MAX_CURSOR_WIDTH 256
90 #define MAX_CURSOR_HEIGHT 256
91
92 #define INTEL_I2C_BUS_DVO 1
93 #define INTEL_I2C_BUS_SDVO 2
94
95 /* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
97 enum intel_output_type {
98 INTEL_OUTPUT_UNUSED = 0,
99 INTEL_OUTPUT_ANALOG = 1,
100 INTEL_OUTPUT_DVO = 2,
101 INTEL_OUTPUT_SDVO = 3,
102 INTEL_OUTPUT_LVDS = 4,
103 INTEL_OUTPUT_TVOUT = 5,
104 INTEL_OUTPUT_HDMI = 6,
105 INTEL_OUTPUT_DISPLAYPORT = 7,
106 INTEL_OUTPUT_EDP = 8,
107 INTEL_OUTPUT_DSI = 9,
108 INTEL_OUTPUT_UNKNOWN = 10,
109 INTEL_OUTPUT_DP_MST = 11,
110 };
111
112 #define INTEL_DVO_CHIP_NONE 0
113 #define INTEL_DVO_CHIP_LVDS 1
114 #define INTEL_DVO_CHIP_TMDS 2
115 #define INTEL_DVO_CHIP_TVOUT 4
116
117 #define INTEL_DSI_VIDEO_MODE 0
118 #define INTEL_DSI_COMMAND_MODE 1
119
120 struct intel_framebuffer {
121 struct drm_framebuffer base;
122 struct drm_i915_gem_object *obj;
123 };
124
125 struct intel_fbdev {
126 struct drm_fb_helper helper;
127 struct intel_framebuffer *fb;
128 struct list_head fbdev_list;
129 struct drm_display_mode *our_mode;
130 int preferred_bpp;
131 };
132
133 struct intel_encoder {
134 struct drm_encoder base;
135 /*
136 * The new crtc this encoder will be driven from. Only differs from
137 * base->crtc while a modeset is in progress.
138 */
139 struct intel_crtc *new_crtc;
140
141 enum intel_output_type type;
142 unsigned int cloneable;
143 bool connectors_active;
144 void (*hot_plug)(struct intel_encoder *);
145 bool (*compute_config)(struct intel_encoder *,
146 struct intel_crtc_config *);
147 void (*pre_pll_enable)(struct intel_encoder *);
148 void (*pre_enable)(struct intel_encoder *);
149 void (*enable)(struct intel_encoder *);
150 void (*mode_set)(struct intel_encoder *intel_encoder);
151 void (*disable)(struct intel_encoder *);
152 void (*post_disable)(struct intel_encoder *);
153 /* Read out the current hw state of this connector, returning true if
154 * the encoder is active. If the encoder is enabled it also set the pipe
155 * it is connected to in the pipe parameter. */
156 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
157 /* Reconstructs the equivalent mode flags for the current hardware
158 * state. This must be called _after_ display->get_pipe_config has
159 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
160 * be set correctly before calling this function. */
161 void (*get_config)(struct intel_encoder *,
162 struct intel_crtc_config *pipe_config);
163 /*
164 * Called during system suspend after all pending requests for the
165 * encoder are flushed (for example for DP AUX transactions) and
166 * device interrupts are disabled.
167 */
168 void (*suspend)(struct intel_encoder *);
169 int crtc_mask;
170 enum hpd_pin hpd_pin;
171 };
172
173 struct intel_panel {
174 struct drm_display_mode *fixed_mode;
175 struct drm_display_mode *downclock_mode;
176 int fitting_mode;
177
178 /* backlight */
179 struct {
180 bool present;
181 u32 level;
182 u32 min;
183 u32 max;
184 bool enabled;
185 bool combination_mode; /* gen 2/4 only */
186 bool active_low_pwm;
187 struct backlight_device *device;
188 } backlight;
189
190 void (*backlight_power)(struct intel_connector *, bool enable);
191 };
192
193 struct intel_connector {
194 struct drm_connector base;
195 /*
196 * The fixed encoder this connector is connected to.
197 */
198 struct intel_encoder *encoder;
199
200 /*
201 * The new encoder this connector will be driven. Only differs from
202 * encoder while a modeset is in progress.
203 */
204 struct intel_encoder *new_encoder;
205
206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
209
210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
223 struct edid *detect_edid;
224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
232 };
233
234 typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244 } intel_clock_t;
245
246 struct intel_plane_state {
247 struct drm_crtc *crtc;
248 struct drm_framebuffer *fb;
249 struct drm_rect src;
250 struct drm_rect dst;
251 struct drm_rect clip;
252 struct drm_rect orig_src;
253 struct drm_rect orig_dst;
254 bool visible;
255 };
256
257 struct intel_plane_config {
258 bool tiled;
259 int size;
260 u32 base;
261 };
262
263 struct intel_crtc_config {
264 /**
265 * quirks - bitfield with hw state readout quirks
266 *
267 * For various reasons the hw state readout code might not be able to
268 * completely faithfully read out the current state. These cases are
269 * tracked with quirk flags so that fastboot and state checker can act
270 * accordingly.
271 */
272 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
273 #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
274 unsigned long quirks;
275
276 /* User requested mode, only valid as a starting point to
277 * compute adjusted_mode, except in the case of (S)DVO where
278 * it's also for the output timings of the (S)DVO chip.
279 * adjusted_mode will then correspond to the S(DVO) chip's
280 * preferred input timings. */
281 struct drm_display_mode requested_mode;
282 /* Actual pipe timings ie. what we program into the pipe timing
283 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
284 struct drm_display_mode adjusted_mode;
285
286 /* Pipe source size (ie. panel fitter input size)
287 * All planes will be positioned inside this space,
288 * and get clipped at the edges. */
289 int pipe_src_w, pipe_src_h;
290
291 /* Whether to set up the PCH/FDI. Note that we never allow sharing
292 * between pch encoders and cpu encoders. */
293 bool has_pch_encoder;
294
295 /* Are we sending infoframes on the attached port */
296 bool has_infoframe;
297
298 /* CPU Transcoder for the pipe. Currently this can only differ from the
299 * pipe on Haswell (where we have a special eDP transcoder). */
300 enum transcoder cpu_transcoder;
301
302 /*
303 * Use reduced/limited/broadcast rbg range, compressing from the full
304 * range fed into the crtcs.
305 */
306 bool limited_color_range;
307
308 /* DP has a bunch of special case unfortunately, so mark the pipe
309 * accordingly. */
310 bool has_dp_encoder;
311
312 /* Whether we should send NULL infoframes. Required for audio. */
313 bool has_hdmi_sink;
314
315 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
316 * has_dp_encoder is set. */
317 bool has_audio;
318
319 /*
320 * Enable dithering, used when the selected pipe bpp doesn't match the
321 * plane bpp.
322 */
323 bool dither;
324
325 /* Controls for the clock computation, to override various stages. */
326 bool clock_set;
327
328 /* SDVO TV has a bunch of special case. To make multifunction encoders
329 * work correctly, we need to track this at runtime.*/
330 bool sdvo_tv_clock;
331
332 /*
333 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
334 * required. This is set in the 2nd loop of calling encoder's
335 * ->compute_config if the first pick doesn't work out.
336 */
337 bool bw_constrained;
338
339 /* Settings for the intel dpll used on pretty much everything but
340 * haswell. */
341 struct dpll dpll;
342
343 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
344 enum intel_dpll_id shared_dpll;
345
346 /*
347 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
348 * - enum skl_dpll on SKL
349 */
350 uint32_t ddi_pll_sel;
351
352 /* Actual register state of the dpll, for shared dpll cross-checking. */
353 struct intel_dpll_hw_state dpll_hw_state;
354
355 int pipe_bpp;
356 struct intel_link_m_n dp_m_n;
357
358 /* m2_n2 for eDP downclock */
359 struct intel_link_m_n dp_m2_n2;
360 bool has_drrs;
361
362 /*
363 * Frequence the dpll for the port should run at. Differs from the
364 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
365 * already multiplied by pixel_multiplier.
366 */
367 int port_clock;
368
369 /* Used by SDVO (and if we ever fix it, HDMI). */
370 unsigned pixel_multiplier;
371
372 /* Panel fitter controls for gen2-gen4 + VLV */
373 struct {
374 u32 control;
375 u32 pgm_ratios;
376 u32 lvds_border_bits;
377 } gmch_pfit;
378
379 /* Panel fitter placement and size for Ironlake+ */
380 struct {
381 u32 pos;
382 u32 size;
383 bool enabled;
384 bool force_thru;
385 } pch_pfit;
386
387 /* FDI configuration, only valid if has_pch_encoder is set. */
388 int fdi_lanes;
389 struct intel_link_m_n fdi_m_n;
390
391 bool ips_enabled;
392
393 bool double_wide;
394
395 bool dp_encoder_is_mst;
396 int pbn;
397 };
398
399 struct intel_pipe_wm {
400 struct intel_wm_level wm[5];
401 uint32_t linetime;
402 bool fbc_wm_enabled;
403 bool pipe_enabled;
404 bool sprites_enabled;
405 bool sprites_scaled;
406 };
407
408 struct intel_mmio_flip {
409 u32 seqno;
410 struct intel_engine_cs *ring;
411 struct work_struct work;
412 };
413
414 struct skl_pipe_wm {
415 struct skl_wm_level wm[8];
416 struct skl_wm_level trans_wm;
417 uint32_t linetime;
418 };
419
420 struct intel_crtc {
421 struct drm_crtc base;
422 enum pipe pipe;
423 enum plane plane;
424 u8 lut_r[256], lut_g[256], lut_b[256];
425 /*
426 * Whether the crtc and the connected output pipeline is active. Implies
427 * that crtc->enabled is set, i.e. the current mode configuration has
428 * some outputs connected to this crtc.
429 */
430 bool active;
431 unsigned long enabled_power_domains;
432 bool primary_enabled; /* is the primary plane (partially) visible? */
433 bool lowfreq_avail;
434 struct intel_overlay *overlay;
435 struct intel_unpin_work *unpin_work;
436
437 atomic_t unpin_work_count;
438
439 /* Display surface base address adjustement for pageflips. Note that on
440 * gen4+ this only adjusts up to a tile, offsets within a tile are
441 * handled in the hw itself (with the TILEOFF register). */
442 unsigned long dspaddr_offset;
443
444 struct drm_i915_gem_object *cursor_bo;
445 uint32_t cursor_addr;
446 int16_t cursor_width, cursor_height;
447 uint32_t cursor_cntl;
448 uint32_t cursor_size;
449 uint32_t cursor_base;
450
451 struct intel_plane_config plane_config;
452 struct intel_crtc_config config;
453 struct intel_crtc_config *new_config;
454 bool new_enabled;
455
456 /* reset counter value when the last flip was submitted */
457 unsigned int reset_counter;
458
459 /* Access to these should be protected by dev_priv->irq_lock. */
460 bool cpu_fifo_underrun_disabled;
461 bool pch_fifo_underrun_disabled;
462
463 /* per-pipe watermark state */
464 struct {
465 /* watermarks currently being used */
466 struct intel_pipe_wm active;
467 /* SKL wm values currently in use */
468 struct skl_pipe_wm skl_active;
469 } wm;
470
471 int scanline_offset;
472 struct intel_mmio_flip mmio_flip;
473 };
474
475 struct intel_plane_wm_parameters {
476 uint32_t horiz_pixels;
477 uint32_t vert_pixels;
478 uint8_t bytes_per_pixel;
479 bool enabled;
480 bool scaled;
481 };
482
483 struct intel_plane {
484 struct drm_plane base;
485 int plane;
486 enum pipe pipe;
487 struct drm_i915_gem_object *obj;
488 bool can_scale;
489 int max_downscale;
490 int crtc_x, crtc_y;
491 unsigned int crtc_w, crtc_h;
492 uint32_t src_x, src_y;
493 uint32_t src_w, src_h;
494 unsigned int rotation;
495
496 /* Since we need to change the watermarks before/after
497 * enabling/disabling the planes, we need to store the parameters here
498 * as the other pieces of the struct may not reflect the values we want
499 * for the watermark calculations. Currently only Haswell uses this.
500 */
501 struct intel_plane_wm_parameters wm;
502
503 void (*update_plane)(struct drm_plane *plane,
504 struct drm_crtc *crtc,
505 struct drm_framebuffer *fb,
506 struct drm_i915_gem_object *obj,
507 int crtc_x, int crtc_y,
508 unsigned int crtc_w, unsigned int crtc_h,
509 uint32_t x, uint32_t y,
510 uint32_t src_w, uint32_t src_h);
511 void (*disable_plane)(struct drm_plane *plane,
512 struct drm_crtc *crtc);
513 int (*update_colorkey)(struct drm_plane *plane,
514 struct drm_intel_sprite_colorkey *key);
515 void (*get_colorkey)(struct drm_plane *plane,
516 struct drm_intel_sprite_colorkey *key);
517 };
518
519 struct intel_watermark_params {
520 unsigned long fifo_size;
521 unsigned long max_wm;
522 unsigned long default_wm;
523 unsigned long guard_size;
524 unsigned long cacheline_size;
525 };
526
527 struct cxsr_latency {
528 int is_desktop;
529 int is_ddr3;
530 unsigned long fsb_freq;
531 unsigned long mem_freq;
532 unsigned long display_sr;
533 unsigned long display_hpll_disable;
534 unsigned long cursor_sr;
535 unsigned long cursor_hpll_disable;
536 };
537
538 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
539 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
540 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
541 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
542 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
543 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
544
545 struct intel_hdmi {
546 u32 hdmi_reg;
547 int ddc_bus;
548 uint32_t color_range;
549 bool color_range_auto;
550 bool has_hdmi_sink;
551 bool has_audio;
552 enum hdmi_force_audio force_audio;
553 bool rgb_quant_range_selectable;
554 enum hdmi_picture_aspect aspect_ratio;
555 void (*write_infoframe)(struct drm_encoder *encoder,
556 enum hdmi_infoframe_type type,
557 const void *frame, ssize_t len);
558 void (*set_infoframes)(struct drm_encoder *encoder,
559 bool enable,
560 struct drm_display_mode *adjusted_mode);
561 bool (*infoframe_enabled)(struct drm_encoder *encoder);
562 };
563
564 struct intel_dp_mst_encoder;
565 #define DP_MAX_DOWNSTREAM_PORTS 0x10
566
567 /**
568 * HIGH_RR is the highest eDP panel refresh rate read from EDID
569 * LOW_RR is the lowest eDP panel refresh rate found from EDID
570 * parsing for same resolution.
571 */
572 enum edp_drrs_refresh_rate_type {
573 DRRS_HIGH_RR,
574 DRRS_LOW_RR,
575 DRRS_MAX_RR, /* RR count */
576 };
577
578 struct intel_dp {
579 uint32_t output_reg;
580 uint32_t aux_ch_ctl_reg;
581 uint32_t DP;
582 bool has_audio;
583 enum hdmi_force_audio force_audio;
584 uint32_t color_range;
585 bool color_range_auto;
586 uint8_t link_bw;
587 uint8_t lane_count;
588 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
589 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
590 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
591 struct drm_dp_aux aux;
592 uint8_t train_set[4];
593 int panel_power_up_delay;
594 int panel_power_down_delay;
595 int panel_power_cycle_delay;
596 int backlight_on_delay;
597 int backlight_off_delay;
598 struct delayed_work panel_vdd_work;
599 bool want_panel_vdd;
600 unsigned long last_power_cycle;
601 unsigned long last_power_on;
602 unsigned long last_backlight_off;
603
604 struct notifier_block edp_notifier;
605
606 /*
607 * Pipe whose power sequencer is currently locked into
608 * this port. Only relevant on VLV/CHV.
609 */
610 enum pipe pps_pipe;
611 struct edp_power_seq pps_delays;
612
613 bool use_tps3;
614 bool can_mst; /* this port supports mst */
615 bool is_mst;
616 int active_mst_links;
617 /* connector directly attached - won't be use for modeset in mst world */
618 struct intel_connector *attached_connector;
619
620 /* mst connector list */
621 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
622 struct drm_dp_mst_topology_mgr mst_mgr;
623
624 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
625 /*
626 * This function returns the value we have to program the AUX_CTL
627 * register with to kick off an AUX transaction.
628 */
629 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
630 bool has_aux_irq,
631 int send_bytes,
632 uint32_t aux_clock_divider);
633 struct {
634 enum drrs_support_type type;
635 enum edp_drrs_refresh_rate_type refresh_rate_type;
636 struct mutex mutex;
637 } drrs_state;
638
639 };
640
641 struct intel_digital_port {
642 struct intel_encoder base;
643 enum port port;
644 u32 saved_port_bits;
645 struct intel_dp dp;
646 struct intel_hdmi hdmi;
647 bool (*hpd_pulse)(struct intel_digital_port *, bool);
648 };
649
650 struct intel_dp_mst_encoder {
651 struct intel_encoder base;
652 enum pipe pipe;
653 struct intel_digital_port *primary;
654 void *port; /* store this opaque as its illegal to dereference it */
655 };
656
657 static inline int
658 vlv_dport_to_channel(struct intel_digital_port *dport)
659 {
660 switch (dport->port) {
661 case PORT_B:
662 case PORT_D:
663 return DPIO_CH0;
664 case PORT_C:
665 return DPIO_CH1;
666 default:
667 BUG();
668 }
669 }
670
671 static inline int
672 vlv_pipe_to_channel(enum pipe pipe)
673 {
674 switch (pipe) {
675 case PIPE_A:
676 case PIPE_C:
677 return DPIO_CH0;
678 case PIPE_B:
679 return DPIO_CH1;
680 default:
681 BUG();
682 }
683 }
684
685 static inline struct drm_crtc *
686 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
687 {
688 struct drm_i915_private *dev_priv = dev->dev_private;
689 return dev_priv->pipe_to_crtc_mapping[pipe];
690 }
691
692 static inline struct drm_crtc *
693 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
694 {
695 struct drm_i915_private *dev_priv = dev->dev_private;
696 return dev_priv->plane_to_crtc_mapping[plane];
697 }
698
699 struct intel_unpin_work {
700 struct work_struct work;
701 struct drm_crtc *crtc;
702 struct drm_i915_gem_object *old_fb_obj;
703 struct drm_i915_gem_object *pending_flip_obj;
704 struct drm_pending_vblank_event *event;
705 atomic_t pending;
706 #define INTEL_FLIP_INACTIVE 0
707 #define INTEL_FLIP_PENDING 1
708 #define INTEL_FLIP_COMPLETE 2
709 u32 flip_count;
710 u32 gtt_offset;
711 struct intel_engine_cs *flip_queued_ring;
712 u32 flip_queued_seqno;
713 int flip_queued_vblank;
714 int flip_ready_vblank;
715 bool enable_stall_check;
716 };
717
718 struct intel_set_config {
719 struct drm_encoder **save_connector_encoders;
720 struct drm_crtc **save_encoder_crtcs;
721 bool *save_crtc_enabled;
722
723 bool fb_changed;
724 bool mode_changed;
725 };
726
727 struct intel_load_detect_pipe {
728 struct drm_framebuffer *release_fb;
729 bool load_detect_temp;
730 int dpms_mode;
731 };
732
733 static inline struct intel_encoder *
734 intel_attached_encoder(struct drm_connector *connector)
735 {
736 return to_intel_connector(connector)->encoder;
737 }
738
739 static inline struct intel_digital_port *
740 enc_to_dig_port(struct drm_encoder *encoder)
741 {
742 return container_of(encoder, struct intel_digital_port, base.base);
743 }
744
745 static inline struct intel_dp_mst_encoder *
746 enc_to_mst(struct drm_encoder *encoder)
747 {
748 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
749 }
750
751 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
752 {
753 return &enc_to_dig_port(encoder)->dp;
754 }
755
756 static inline struct intel_digital_port *
757 dp_to_dig_port(struct intel_dp *intel_dp)
758 {
759 return container_of(intel_dp, struct intel_digital_port, dp);
760 }
761
762 static inline struct intel_digital_port *
763 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
764 {
765 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
766 }
767
768 /*
769 * Returns the number of planes for this pipe, ie the number of sprites + 1
770 * (primary plane). This doesn't count the cursor plane then.
771 */
772 static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
773 {
774 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
775 }
776
777 /* intel_fifo_underrun.c */
778 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
779 enum pipe pipe, bool enable);
780 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
781 enum transcoder pch_transcoder,
782 bool enable);
783 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
784 enum pipe pipe);
785 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
786 enum transcoder pch_transcoder);
787 void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
788
789 /* i915_irq.c */
790 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
791 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
792 void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
793 void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
794 void gen6_reset_rps_interrupts(struct drm_device *dev);
795 void gen6_enable_rps_interrupts(struct drm_device *dev);
796 void gen6_disable_rps_interrupts(struct drm_device *dev);
797 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
798 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
799 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
800 {
801 /*
802 * We only use drm_irq_uninstall() at unload and VT switch, so
803 * this is the only thing we need to check.
804 */
805 return dev_priv->pm.irqs_enabled;
806 }
807
808 int intel_get_crtc_scanline(struct intel_crtc *crtc);
809 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
810
811 /* intel_crt.c */
812 void intel_crt_init(struct drm_device *dev);
813
814
815 /* intel_ddi.c */
816 void intel_prepare_ddi(struct drm_device *dev);
817 void hsw_fdi_link_train(struct drm_crtc *crtc);
818 void intel_ddi_init(struct drm_device *dev, enum port port);
819 enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
820 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
821 int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
822 void intel_ddi_pll_init(struct drm_device *dev);
823 void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
824 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
825 enum transcoder cpu_transcoder);
826 void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
827 void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
828 bool intel_ddi_pll_select(struct intel_crtc *crtc);
829 void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
830 void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
831 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
832 void intel_ddi_fdi_disable(struct drm_crtc *crtc);
833 void intel_ddi_get_config(struct intel_encoder *encoder,
834 struct intel_crtc_config *pipe_config);
835
836 void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
837 void intel_ddi_clock_get(struct intel_encoder *encoder,
838 struct intel_crtc_config *pipe_config);
839 void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
840
841 /* intel_frontbuffer.c */
842 void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
843 struct intel_engine_cs *ring);
844 void intel_frontbuffer_flip_prepare(struct drm_device *dev,
845 unsigned frontbuffer_bits);
846 void intel_frontbuffer_flip_complete(struct drm_device *dev,
847 unsigned frontbuffer_bits);
848 void intel_frontbuffer_flush(struct drm_device *dev,
849 unsigned frontbuffer_bits);
850 /**
851 * intel_frontbuffer_flip - synchronous frontbuffer flip
852 * @dev: DRM device
853 * @frontbuffer_bits: frontbuffer plane tracking bits
854 *
855 * This function gets called after scheduling a flip on @obj. This is for
856 * synchronous plane updates which will happen on the next vblank and which will
857 * not get delayed by pending gpu rendering.
858 *
859 * Can be called without any locks held.
860 */
861 static inline
862 void intel_frontbuffer_flip(struct drm_device *dev,
863 unsigned frontbuffer_bits)
864 {
865 intel_frontbuffer_flush(dev, frontbuffer_bits);
866 }
867
868 void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
869
870
871 /* intel_audio.c */
872 void intel_init_audio(struct drm_device *dev);
873 void intel_audio_codec_enable(struct intel_encoder *encoder);
874 void intel_audio_codec_disable(struct intel_encoder *encoder);
875 void i915_audio_component_init(struct drm_i915_private *dev_priv);
876 void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
877
878 /* intel_display.c */
879 const char *intel_output_name(int output);
880 bool intel_has_pending_fb_unpin(struct drm_device *dev);
881 int intel_pch_rawclk(struct drm_device *dev);
882 void intel_mark_busy(struct drm_device *dev);
883 void intel_mark_idle(struct drm_device *dev);
884 void intel_crtc_restore_mode(struct drm_crtc *crtc);
885 void intel_crtc_control(struct drm_crtc *crtc, bool enable);
886 void intel_crtc_update_dpms(struct drm_crtc *crtc);
887 void intel_encoder_destroy(struct drm_encoder *encoder);
888 void intel_connector_dpms(struct drm_connector *, int mode);
889 bool intel_connector_get_hw_state(struct intel_connector *connector);
890 void intel_modeset_check_state(struct drm_device *dev);
891 bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port);
893 void intel_connector_attach_encoder(struct intel_connector *connector,
894 struct intel_encoder *encoder);
895 struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
896 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
897 struct drm_crtc *crtc);
898 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
899 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
900 struct drm_file *file_priv);
901 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe);
903 bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
904 static inline void
905 intel_wait_for_vblank(struct drm_device *dev, int pipe)
906 {
907 drm_wait_one_vblank(dev, pipe);
908 }
909 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
910 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
911 struct intel_digital_port *dport);
912 bool intel_get_load_detect_pipe(struct drm_connector *connector,
913 struct drm_display_mode *mode,
914 struct intel_load_detect_pipe *old,
915 struct drm_modeset_acquire_ctx *ctx);
916 void intel_release_load_detect_pipe(struct drm_connector *connector,
917 struct intel_load_detect_pipe *old);
918 int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
919 struct drm_framebuffer *fb,
920 struct intel_engine_cs *pipelined);
921 void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
922 struct drm_framebuffer *
923 __intel_framebuffer_create(struct drm_device *dev,
924 struct drm_mode_fb_cmd2 *mode_cmd,
925 struct drm_i915_gem_object *obj);
926 void intel_prepare_page_flip(struct drm_device *dev, int plane);
927 void intel_finish_page_flip(struct drm_device *dev, int pipe);
928 void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
929 void intel_check_page_flip(struct drm_device *dev, int pipe);
930
931 /* shared dpll functions */
932 struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
933 void assert_shared_dpll(struct drm_i915_private *dev_priv,
934 struct intel_shared_dpll *pll,
935 bool state);
936 #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
937 #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
938 struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
939 void intel_put_shared_dpll(struct intel_crtc *crtc);
940
941 void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
942 const struct dpll *dpll);
943 void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
944
945 /* modesetting asserts */
946 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
947 enum pipe pipe);
948 void assert_pll(struct drm_i915_private *dev_priv,
949 enum pipe pipe, bool state);
950 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
951 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
952 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
953 enum pipe pipe, bool state);
954 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
955 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
956 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
957 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
958 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
959 unsigned long intel_gen4_compute_page_offset(int *x, int *y,
960 unsigned int tiling_mode,
961 unsigned int bpp,
962 unsigned int pitch);
963 void intel_prepare_reset(struct drm_device *dev);
964 void intel_finish_reset(struct drm_device *dev);
965 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
966 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
967 void intel_dp_get_m_n(struct intel_crtc *crtc,
968 struct intel_crtc_config *pipe_config);
969 void intel_dp_set_m_n(struct intel_crtc *crtc);
970 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
971 void
972 ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
973 int dotclock);
974 bool intel_crtc_active(struct drm_crtc *crtc);
975 void hsw_enable_ips(struct intel_crtc *crtc);
976 void hsw_disable_ips(struct intel_crtc *crtc);
977 enum intel_display_power_domain
978 intel_display_port_power_domain(struct intel_encoder *intel_encoder);
979 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
980 struct intel_crtc_config *pipe_config);
981 int intel_format_to_fourcc(int format);
982 void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
983 void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
984
985 /* intel_dp.c */
986 void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
987 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
988 struct intel_connector *intel_connector);
989 void intel_dp_start_link_train(struct intel_dp *intel_dp);
990 void intel_dp_complete_link_train(struct intel_dp *intel_dp);
991 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
992 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
993 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
994 void intel_dp_check_link_status(struct intel_dp *intel_dp);
995 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
996 bool intel_dp_compute_config(struct intel_encoder *encoder,
997 struct intel_crtc_config *pipe_config);
998 bool intel_dp_is_edp(struct drm_device *dev, enum port port);
999 bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1000 bool long_hpd);
1001 void intel_edp_backlight_on(struct intel_dp *intel_dp);
1002 void intel_edp_backlight_off(struct intel_dp *intel_dp);
1003 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1004 void intel_edp_panel_on(struct intel_dp *intel_dp);
1005 void intel_edp_panel_off(struct intel_dp *intel_dp);
1006 void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
1007 void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1008 void intel_dp_mst_suspend(struct drm_device *dev);
1009 void intel_dp_mst_resume(struct drm_device *dev);
1010 int intel_dp_max_link_bw(struct intel_dp *intel_dp);
1011 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1012 void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1013 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1014 void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes);
1015
1016 /* intel_dp_mst.c */
1017 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1018 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1019 /* intel_dsi.c */
1020 void intel_dsi_init(struct drm_device *dev);
1021
1022
1023 /* intel_dvo.c */
1024 void intel_dvo_init(struct drm_device *dev);
1025
1026
1027 /* legacy fbdev emulation in intel_fbdev.c */
1028 #ifdef CONFIG_DRM_I915_FBDEV
1029 extern int intel_fbdev_init(struct drm_device *dev);
1030 extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1031 extern void intel_fbdev_fini(struct drm_device *dev);
1032 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1033 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1034 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1035 #else
1036 static inline int intel_fbdev_init(struct drm_device *dev)
1037 {
1038 return 0;
1039 }
1040
1041 static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1042 {
1043 }
1044
1045 static inline void intel_fbdev_fini(struct drm_device *dev)
1046 {
1047 }
1048
1049 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1050 {
1051 }
1052
1053 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1054 {
1055 }
1056 #endif
1057
1058 /* intel_hdmi.c */
1059 void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1060 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1061 struct intel_connector *intel_connector);
1062 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1063 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1064 struct intel_crtc_config *pipe_config);
1065
1066
1067 /* intel_lvds.c */
1068 void intel_lvds_init(struct drm_device *dev);
1069 bool intel_is_dual_link_lvds(struct drm_device *dev);
1070
1071
1072 /* intel_modes.c */
1073 int intel_connector_update_modes(struct drm_connector *connector,
1074 struct edid *edid);
1075 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1076 void intel_attach_force_audio_property(struct drm_connector *connector);
1077 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1078
1079
1080 /* intel_overlay.c */
1081 void intel_setup_overlay(struct drm_device *dev);
1082 void intel_cleanup_overlay(struct drm_device *dev);
1083 int intel_overlay_switch_off(struct intel_overlay *overlay);
1084 int intel_overlay_put_image(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
1086 int intel_overlay_attrs(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088
1089
1090 /* intel_panel.c */
1091 int intel_panel_init(struct intel_panel *panel,
1092 struct drm_display_mode *fixed_mode,
1093 struct drm_display_mode *downclock_mode);
1094 void intel_panel_fini(struct intel_panel *panel);
1095 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1096 struct drm_display_mode *adjusted_mode);
1097 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1098 struct intel_crtc_config *pipe_config,
1099 int fitting_mode);
1100 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1101 struct intel_crtc_config *pipe_config,
1102 int fitting_mode);
1103 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1104 u32 level, u32 max);
1105 int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1106 void intel_panel_enable_backlight(struct intel_connector *connector);
1107 void intel_panel_disable_backlight(struct intel_connector *connector);
1108 void intel_panel_destroy_backlight(struct drm_connector *connector);
1109 void intel_panel_init_backlight_funcs(struct drm_device *dev);
1110 enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1111 extern struct drm_display_mode *intel_find_panel_downclock(
1112 struct drm_device *dev,
1113 struct drm_display_mode *fixed_mode,
1114 struct drm_connector *connector);
1115 void intel_backlight_register(struct drm_device *dev);
1116 void intel_backlight_unregister(struct drm_device *dev);
1117
1118
1119 /* intel_psr.c */
1120 bool intel_psr_is_enabled(struct drm_device *dev);
1121 void intel_psr_enable(struct intel_dp *intel_dp);
1122 void intel_psr_disable(struct intel_dp *intel_dp);
1123 void intel_psr_invalidate(struct drm_device *dev,
1124 unsigned frontbuffer_bits);
1125 void intel_psr_flush(struct drm_device *dev,
1126 unsigned frontbuffer_bits);
1127 void intel_psr_init(struct drm_device *dev);
1128
1129 /* intel_runtime_pm.c */
1130 int intel_power_domains_init(struct drm_i915_private *);
1131 void intel_power_domains_fini(struct drm_i915_private *);
1132 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1133 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1134
1135 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1136 enum intel_display_power_domain domain);
1137 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1138 enum intel_display_power_domain domain);
1139 void intel_display_power_get(struct drm_i915_private *dev_priv,
1140 enum intel_display_power_domain domain);
1141 void intel_display_power_put(struct drm_i915_private *dev_priv,
1142 enum intel_display_power_domain domain);
1143 void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1144 void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1145 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1146 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1147 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1148
1149 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1150
1151 /* intel_pm.c */
1152 void intel_init_clock_gating(struct drm_device *dev);
1153 void intel_suspend_hw(struct drm_device *dev);
1154 int ilk_wm_max_level(const struct drm_device *dev);
1155 void intel_update_watermarks(struct drm_crtc *crtc);
1156 void intel_update_sprite_watermarks(struct drm_plane *plane,
1157 struct drm_crtc *crtc,
1158 uint32_t sprite_width,
1159 uint32_t sprite_height,
1160 int pixel_size,
1161 bool enabled, bool scaled);
1162 void intel_init_pm(struct drm_device *dev);
1163 void intel_pm_setup(struct drm_device *dev);
1164 bool intel_fbc_enabled(struct drm_device *dev);
1165 void intel_update_fbc(struct drm_device *dev);
1166 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1167 void intel_gpu_ips_teardown(void);
1168 void intel_init_gt_powersave(struct drm_device *dev);
1169 void intel_cleanup_gt_powersave(struct drm_device *dev);
1170 void intel_enable_gt_powersave(struct drm_device *dev);
1171 void intel_disable_gt_powersave(struct drm_device *dev);
1172 void intel_suspend_gt_powersave(struct drm_device *dev);
1173 void intel_reset_gt_powersave(struct drm_device *dev);
1174 void ironlake_teardown_rc6(struct drm_device *dev);
1175 void gen6_update_ring_freq(struct drm_device *dev);
1176 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1177 void gen6_rps_boost(struct drm_i915_private *dev_priv);
1178 void ilk_wm_get_hw_state(struct drm_device *dev);
1179 void skl_wm_get_hw_state(struct drm_device *dev);
1180 void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1181 struct skl_ddb_allocation *ddb /* out */);
1182
1183
1184 /* intel_sdvo.c */
1185 bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1186
1187
1188 /* intel_sprite.c */
1189 int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1190 void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1191 enum plane plane);
1192 int intel_plane_set_property(struct drm_plane *plane,
1193 struct drm_property *prop,
1194 uint64_t val);
1195 int intel_plane_restore(struct drm_plane *plane);
1196 void intel_plane_disable(struct drm_plane *plane);
1197 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1198 struct drm_file *file_priv);
1199 int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1200 struct drm_file *file_priv);
1201 bool intel_pipe_update_start(struct intel_crtc *crtc,
1202 uint32_t *start_vbl_count);
1203 void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
1204
1205 /* intel_tv.c */
1206 void intel_tv_init(struct drm_device *dev);
1207
1208 #endif /* __INTEL_DRV_H__ */
This page took 0.055688 seconds and 5 git commands to generate.