drm/i915: Removed orphaned prototype intel_dp_handle_hpd_irq()
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <drm/i915_drm.h>
32 #include "i915_drv.h"
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_fb_helper.h>
36 #include <drm/drm_dp_mst_helper.h>
37 #include <drm/drm_rect.h>
38
39 #define DIV_ROUND_CLOSEST_ULL(ll, d) \
40 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
42 /**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
50 #define _wait_for(COND, MS, W) ({ \
51 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
52 int ret__ = 0; \
53 while (!(COND)) { \
54 if (time_after(jiffies, timeout__)) { \
55 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
57 break; \
58 } \
59 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
64 } \
65 ret__; \
66 })
67
68 #define wait_for(COND, MS) _wait_for(COND, MS, 1)
69 #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
70 #define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
72
73 #define KHz(x) (1000 * (x))
74 #define MHz(x) KHz(1000 * (x))
75
76 /*
77 * Display related stuff
78 */
79
80 /* store information about an Ixxx DVO */
81 /* The i830->i865 use multiple DVOs with multiple i2cs */
82 /* the i915, i945 have a single sDVO i2c bus - which is different */
83 #define MAX_OUTPUTS 6
84 /* maximum connectors per crtcs in the mode set */
85
86 /* Maximum cursor sizes */
87 #define GEN2_CURSOR_WIDTH 64
88 #define GEN2_CURSOR_HEIGHT 64
89 #define MAX_CURSOR_WIDTH 256
90 #define MAX_CURSOR_HEIGHT 256
91
92 #define INTEL_I2C_BUS_DVO 1
93 #define INTEL_I2C_BUS_SDVO 2
94
95 /* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
97 enum intel_output_type {
98 INTEL_OUTPUT_UNUSED = 0,
99 INTEL_OUTPUT_ANALOG = 1,
100 INTEL_OUTPUT_DVO = 2,
101 INTEL_OUTPUT_SDVO = 3,
102 INTEL_OUTPUT_LVDS = 4,
103 INTEL_OUTPUT_TVOUT = 5,
104 INTEL_OUTPUT_HDMI = 6,
105 INTEL_OUTPUT_DISPLAYPORT = 7,
106 INTEL_OUTPUT_EDP = 8,
107 INTEL_OUTPUT_DSI = 9,
108 INTEL_OUTPUT_UNKNOWN = 10,
109 INTEL_OUTPUT_DP_MST = 11,
110 };
111
112 #define INTEL_DVO_CHIP_NONE 0
113 #define INTEL_DVO_CHIP_LVDS 1
114 #define INTEL_DVO_CHIP_TMDS 2
115 #define INTEL_DVO_CHIP_TVOUT 4
116
117 #define INTEL_DSI_VIDEO_MODE 0
118 #define INTEL_DSI_COMMAND_MODE 1
119
120 struct intel_framebuffer {
121 struct drm_framebuffer base;
122 struct drm_i915_gem_object *obj;
123 };
124
125 struct intel_fbdev {
126 struct drm_fb_helper helper;
127 struct intel_framebuffer *fb;
128 struct list_head fbdev_list;
129 struct drm_display_mode *our_mode;
130 int preferred_bpp;
131 };
132
133 struct intel_encoder {
134 struct drm_encoder base;
135 /*
136 * The new crtc this encoder will be driven from. Only differs from
137 * base->crtc while a modeset is in progress.
138 */
139 struct intel_crtc *new_crtc;
140
141 enum intel_output_type type;
142 unsigned int cloneable;
143 bool connectors_active;
144 void (*hot_plug)(struct intel_encoder *);
145 bool (*compute_config)(struct intel_encoder *,
146 struct intel_crtc_config *);
147 void (*pre_pll_enable)(struct intel_encoder *);
148 void (*pre_enable)(struct intel_encoder *);
149 void (*enable)(struct intel_encoder *);
150 void (*mode_set)(struct intel_encoder *intel_encoder);
151 void (*disable)(struct intel_encoder *);
152 void (*post_disable)(struct intel_encoder *);
153 /* Read out the current hw state of this connector, returning true if
154 * the encoder is active. If the encoder is enabled it also set the pipe
155 * it is connected to in the pipe parameter. */
156 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
157 /* Reconstructs the equivalent mode flags for the current hardware
158 * state. This must be called _after_ display->get_pipe_config has
159 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
160 * be set correctly before calling this function. */
161 void (*get_config)(struct intel_encoder *,
162 struct intel_crtc_config *pipe_config);
163 /*
164 * Called during system suspend after all pending requests for the
165 * encoder are flushed (for example for DP AUX transactions) and
166 * device interrupts are disabled.
167 */
168 void (*suspend)(struct intel_encoder *);
169 int crtc_mask;
170 enum hpd_pin hpd_pin;
171 };
172
173 struct intel_panel {
174 struct drm_display_mode *fixed_mode;
175 struct drm_display_mode *downclock_mode;
176 int fitting_mode;
177
178 /* backlight */
179 struct {
180 bool present;
181 u32 level;
182 u32 min;
183 u32 max;
184 bool enabled;
185 bool combination_mode; /* gen 2/4 only */
186 bool active_low_pwm;
187 struct backlight_device *device;
188 } backlight;
189
190 void (*backlight_power)(struct intel_connector *, bool enable);
191 };
192
193 struct intel_connector {
194 struct drm_connector base;
195 /*
196 * The fixed encoder this connector is connected to.
197 */
198 struct intel_encoder *encoder;
199
200 /*
201 * The new encoder this connector will be driven. Only differs from
202 * encoder while a modeset is in progress.
203 */
204 struct intel_encoder *new_encoder;
205
206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
209
210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
223 struct edid *detect_edid;
224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
232 };
233
234 typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244 } intel_clock_t;
245
246 struct intel_plane_state {
247 struct drm_crtc *crtc;
248 struct drm_framebuffer *fb;
249 struct drm_rect src;
250 struct drm_rect dst;
251 struct drm_rect clip;
252 struct drm_rect orig_src;
253 struct drm_rect orig_dst;
254 bool visible;
255 };
256
257 struct intel_plane_config {
258 bool tiled;
259 int size;
260 u32 base;
261 };
262
263 struct intel_crtc_config {
264 /**
265 * quirks - bitfield with hw state readout quirks
266 *
267 * For various reasons the hw state readout code might not be able to
268 * completely faithfully read out the current state. These cases are
269 * tracked with quirk flags so that fastboot and state checker can act
270 * accordingly.
271 */
272 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
273 #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
274 unsigned long quirks;
275
276 /* User requested mode, only valid as a starting point to
277 * compute adjusted_mode, except in the case of (S)DVO where
278 * it's also for the output timings of the (S)DVO chip.
279 * adjusted_mode will then correspond to the S(DVO) chip's
280 * preferred input timings. */
281 struct drm_display_mode requested_mode;
282 /* Actual pipe timings ie. what we program into the pipe timing
283 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
284 struct drm_display_mode adjusted_mode;
285
286 /* Pipe source size (ie. panel fitter input size)
287 * All planes will be positioned inside this space,
288 * and get clipped at the edges. */
289 int pipe_src_w, pipe_src_h;
290
291 /* Whether to set up the PCH/FDI. Note that we never allow sharing
292 * between pch encoders and cpu encoders. */
293 bool has_pch_encoder;
294
295 /* CPU Transcoder for the pipe. Currently this can only differ from the
296 * pipe on Haswell (where we have a special eDP transcoder). */
297 enum transcoder cpu_transcoder;
298
299 /*
300 * Use reduced/limited/broadcast rbg range, compressing from the full
301 * range fed into the crtcs.
302 */
303 bool limited_color_range;
304
305 /* DP has a bunch of special case unfortunately, so mark the pipe
306 * accordingly. */
307 bool has_dp_encoder;
308
309 /* Whether we should send NULL infoframes. Required for audio. */
310 bool has_hdmi_sink;
311
312 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
313 * has_dp_encoder is set. */
314 bool has_audio;
315
316 /*
317 * Enable dithering, used when the selected pipe bpp doesn't match the
318 * plane bpp.
319 */
320 bool dither;
321
322 /* Controls for the clock computation, to override various stages. */
323 bool clock_set;
324
325 /* SDVO TV has a bunch of special case. To make multifunction encoders
326 * work correctly, we need to track this at runtime.*/
327 bool sdvo_tv_clock;
328
329 /*
330 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
331 * required. This is set in the 2nd loop of calling encoder's
332 * ->compute_config if the first pick doesn't work out.
333 */
334 bool bw_constrained;
335
336 /* Settings for the intel dpll used on pretty much everything but
337 * haswell. */
338 struct dpll dpll;
339
340 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
341 enum intel_dpll_id shared_dpll;
342
343 /* PORT_CLK_SEL for DDI ports. */
344 uint32_t ddi_pll_sel;
345
346 /* Actual register state of the dpll, for shared dpll cross-checking. */
347 struct intel_dpll_hw_state dpll_hw_state;
348
349 int pipe_bpp;
350 struct intel_link_m_n dp_m_n;
351
352 /* m2_n2 for eDP downclock */
353 struct intel_link_m_n dp_m2_n2;
354 bool has_drrs;
355
356 /*
357 * Frequence the dpll for the port should run at. Differs from the
358 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
359 * already multiplied by pixel_multiplier.
360 */
361 int port_clock;
362
363 /* Used by SDVO (and if we ever fix it, HDMI). */
364 unsigned pixel_multiplier;
365
366 /* Panel fitter controls for gen2-gen4 + VLV */
367 struct {
368 u32 control;
369 u32 pgm_ratios;
370 u32 lvds_border_bits;
371 } gmch_pfit;
372
373 /* Panel fitter placement and size for Ironlake+ */
374 struct {
375 u32 pos;
376 u32 size;
377 bool enabled;
378 bool force_thru;
379 } pch_pfit;
380
381 /* FDI configuration, only valid if has_pch_encoder is set. */
382 int fdi_lanes;
383 struct intel_link_m_n fdi_m_n;
384
385 bool ips_enabled;
386
387 bool double_wide;
388
389 bool dp_encoder_is_mst;
390 int pbn;
391 };
392
393 struct intel_pipe_wm {
394 struct intel_wm_level wm[5];
395 uint32_t linetime;
396 bool fbc_wm_enabled;
397 bool pipe_enabled;
398 bool sprites_enabled;
399 bool sprites_scaled;
400 };
401
402 struct intel_mmio_flip {
403 u32 seqno;
404 u32 ring_id;
405 };
406
407 struct intel_crtc {
408 struct drm_crtc base;
409 enum pipe pipe;
410 enum plane plane;
411 u8 lut_r[256], lut_g[256], lut_b[256];
412 /*
413 * Whether the crtc and the connected output pipeline is active. Implies
414 * that crtc->enabled is set, i.e. the current mode configuration has
415 * some outputs connected to this crtc.
416 */
417 bool active;
418 unsigned long enabled_power_domains;
419 bool primary_enabled; /* is the primary plane (partially) visible? */
420 bool lowfreq_avail;
421 struct intel_overlay *overlay;
422 struct intel_unpin_work *unpin_work;
423
424 atomic_t unpin_work_count;
425
426 /* Display surface base address adjustement for pageflips. Note that on
427 * gen4+ this only adjusts up to a tile, offsets within a tile are
428 * handled in the hw itself (with the TILEOFF register). */
429 unsigned long dspaddr_offset;
430
431 struct drm_i915_gem_object *cursor_bo;
432 uint32_t cursor_addr;
433 int16_t cursor_width, cursor_height;
434 uint32_t cursor_cntl;
435 uint32_t cursor_size;
436 uint32_t cursor_base;
437
438 struct intel_plane_config plane_config;
439 struct intel_crtc_config config;
440 struct intel_crtc_config *new_config;
441 bool new_enabled;
442
443 /* reset counter value when the last flip was submitted */
444 unsigned int reset_counter;
445
446 /* Access to these should be protected by dev_priv->irq_lock. */
447 bool cpu_fifo_underrun_disabled;
448 bool pch_fifo_underrun_disabled;
449
450 /* per-pipe watermark state */
451 struct {
452 /* watermarks currently being used */
453 struct intel_pipe_wm active;
454 } wm;
455
456 int scanline_offset;
457 struct intel_mmio_flip mmio_flip;
458 };
459
460 struct intel_plane_wm_parameters {
461 uint32_t horiz_pixels;
462 uint32_t vert_pixels;
463 uint8_t bytes_per_pixel;
464 bool enabled;
465 bool scaled;
466 };
467
468 struct intel_plane {
469 struct drm_plane base;
470 int plane;
471 enum pipe pipe;
472 struct drm_i915_gem_object *obj;
473 bool can_scale;
474 int max_downscale;
475 int crtc_x, crtc_y;
476 unsigned int crtc_w, crtc_h;
477 uint32_t src_x, src_y;
478 uint32_t src_w, src_h;
479 unsigned int rotation;
480
481 /* Since we need to change the watermarks before/after
482 * enabling/disabling the planes, we need to store the parameters here
483 * as the other pieces of the struct may not reflect the values we want
484 * for the watermark calculations. Currently only Haswell uses this.
485 */
486 struct intel_plane_wm_parameters wm;
487
488 void (*update_plane)(struct drm_plane *plane,
489 struct drm_crtc *crtc,
490 struct drm_framebuffer *fb,
491 struct drm_i915_gem_object *obj,
492 int crtc_x, int crtc_y,
493 unsigned int crtc_w, unsigned int crtc_h,
494 uint32_t x, uint32_t y,
495 uint32_t src_w, uint32_t src_h);
496 void (*disable_plane)(struct drm_plane *plane,
497 struct drm_crtc *crtc);
498 int (*update_colorkey)(struct drm_plane *plane,
499 struct drm_intel_sprite_colorkey *key);
500 void (*get_colorkey)(struct drm_plane *plane,
501 struct drm_intel_sprite_colorkey *key);
502 };
503
504 struct intel_watermark_params {
505 unsigned long fifo_size;
506 unsigned long max_wm;
507 unsigned long default_wm;
508 unsigned long guard_size;
509 unsigned long cacheline_size;
510 };
511
512 struct cxsr_latency {
513 int is_desktop;
514 int is_ddr3;
515 unsigned long fsb_freq;
516 unsigned long mem_freq;
517 unsigned long display_sr;
518 unsigned long display_hpll_disable;
519 unsigned long cursor_sr;
520 unsigned long cursor_hpll_disable;
521 };
522
523 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
524 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
525 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
526 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
527 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
528 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
529
530 struct intel_hdmi {
531 u32 hdmi_reg;
532 int ddc_bus;
533 uint32_t color_range;
534 bool color_range_auto;
535 bool has_hdmi_sink;
536 bool has_audio;
537 enum hdmi_force_audio force_audio;
538 bool rgb_quant_range_selectable;
539 enum hdmi_picture_aspect aspect_ratio;
540 void (*write_infoframe)(struct drm_encoder *encoder,
541 enum hdmi_infoframe_type type,
542 const void *frame, ssize_t len);
543 void (*set_infoframes)(struct drm_encoder *encoder,
544 bool enable,
545 struct drm_display_mode *adjusted_mode);
546 };
547
548 struct intel_dp_mst_encoder;
549 #define DP_MAX_DOWNSTREAM_PORTS 0x10
550
551 /**
552 * HIGH_RR is the highest eDP panel refresh rate read from EDID
553 * LOW_RR is the lowest eDP panel refresh rate found from EDID
554 * parsing for same resolution.
555 */
556 enum edp_drrs_refresh_rate_type {
557 DRRS_HIGH_RR,
558 DRRS_LOW_RR,
559 DRRS_MAX_RR, /* RR count */
560 };
561
562 struct intel_dp {
563 uint32_t output_reg;
564 uint32_t aux_ch_ctl_reg;
565 uint32_t DP;
566 bool has_audio;
567 enum hdmi_force_audio force_audio;
568 uint32_t color_range;
569 bool color_range_auto;
570 uint8_t link_bw;
571 uint8_t lane_count;
572 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
573 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
574 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
575 struct drm_dp_aux aux;
576 uint8_t train_set[4];
577 int panel_power_up_delay;
578 int panel_power_down_delay;
579 int panel_power_cycle_delay;
580 int backlight_on_delay;
581 int backlight_off_delay;
582 struct delayed_work panel_vdd_work;
583 bool want_panel_vdd;
584 unsigned long last_power_cycle;
585 unsigned long last_power_on;
586 unsigned long last_backlight_off;
587
588 struct notifier_block edp_notifier;
589
590 /*
591 * Pipe whose power sequencer is currently locked into
592 * this port. Only relevant on VLV/CHV.
593 */
594 enum pipe pps_pipe;
595 struct edp_power_seq pps_delays;
596
597 bool use_tps3;
598 bool can_mst; /* this port supports mst */
599 bool is_mst;
600 int active_mst_links;
601 /* connector directly attached - won't be use for modeset in mst world */
602 struct intel_connector *attached_connector;
603
604 /* mst connector list */
605 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
606 struct drm_dp_mst_topology_mgr mst_mgr;
607
608 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
609 /*
610 * This function returns the value we have to program the AUX_CTL
611 * register with to kick off an AUX transaction.
612 */
613 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
614 bool has_aux_irq,
615 int send_bytes,
616 uint32_t aux_clock_divider);
617 struct {
618 enum drrs_support_type type;
619 enum edp_drrs_refresh_rate_type refresh_rate_type;
620 struct mutex mutex;
621 } drrs_state;
622
623 };
624
625 struct intel_digital_port {
626 struct intel_encoder base;
627 enum port port;
628 u32 saved_port_bits;
629 struct intel_dp dp;
630 struct intel_hdmi hdmi;
631 bool (*hpd_pulse)(struct intel_digital_port *, bool);
632 };
633
634 struct intel_dp_mst_encoder {
635 struct intel_encoder base;
636 enum pipe pipe;
637 struct intel_digital_port *primary;
638 void *port; /* store this opaque as its illegal to dereference it */
639 };
640
641 static inline int
642 vlv_dport_to_channel(struct intel_digital_port *dport)
643 {
644 switch (dport->port) {
645 case PORT_B:
646 case PORT_D:
647 return DPIO_CH0;
648 case PORT_C:
649 return DPIO_CH1;
650 default:
651 BUG();
652 }
653 }
654
655 static inline int
656 vlv_pipe_to_channel(enum pipe pipe)
657 {
658 switch (pipe) {
659 case PIPE_A:
660 case PIPE_C:
661 return DPIO_CH0;
662 case PIPE_B:
663 return DPIO_CH1;
664 default:
665 BUG();
666 }
667 }
668
669 static inline struct drm_crtc *
670 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
671 {
672 struct drm_i915_private *dev_priv = dev->dev_private;
673 return dev_priv->pipe_to_crtc_mapping[pipe];
674 }
675
676 static inline struct drm_crtc *
677 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
678 {
679 struct drm_i915_private *dev_priv = dev->dev_private;
680 return dev_priv->plane_to_crtc_mapping[plane];
681 }
682
683 struct intel_unpin_work {
684 struct work_struct work;
685 struct drm_crtc *crtc;
686 struct drm_i915_gem_object *old_fb_obj;
687 struct drm_i915_gem_object *pending_flip_obj;
688 struct drm_pending_vblank_event *event;
689 atomic_t pending;
690 #define INTEL_FLIP_INACTIVE 0
691 #define INTEL_FLIP_PENDING 1
692 #define INTEL_FLIP_COMPLETE 2
693 u32 flip_count;
694 u32 gtt_offset;
695 struct intel_engine_cs *flip_queued_ring;
696 u32 flip_queued_seqno;
697 int flip_queued_vblank;
698 int flip_ready_vblank;
699 bool enable_stall_check;
700 };
701
702 struct intel_set_config {
703 struct drm_encoder **save_connector_encoders;
704 struct drm_crtc **save_encoder_crtcs;
705 bool *save_crtc_enabled;
706
707 bool fb_changed;
708 bool mode_changed;
709 };
710
711 struct intel_load_detect_pipe {
712 struct drm_framebuffer *release_fb;
713 bool load_detect_temp;
714 int dpms_mode;
715 };
716
717 static inline struct intel_encoder *
718 intel_attached_encoder(struct drm_connector *connector)
719 {
720 return to_intel_connector(connector)->encoder;
721 }
722
723 static inline struct intel_digital_port *
724 enc_to_dig_port(struct drm_encoder *encoder)
725 {
726 return container_of(encoder, struct intel_digital_port, base.base);
727 }
728
729 static inline struct intel_dp_mst_encoder *
730 enc_to_mst(struct drm_encoder *encoder)
731 {
732 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
733 }
734
735 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
736 {
737 return &enc_to_dig_port(encoder)->dp;
738 }
739
740 static inline struct intel_digital_port *
741 dp_to_dig_port(struct intel_dp *intel_dp)
742 {
743 return container_of(intel_dp, struct intel_digital_port, dp);
744 }
745
746 static inline struct intel_digital_port *
747 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
748 {
749 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
750 }
751
752 /*
753 * Returns the number of planes for this pipe, ie the number of sprites + 1
754 * (primary plane). This doesn't count the cursor plane then.
755 */
756 static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
757 {
758 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
759 }
760
761 /* intel_fifo_underrun.c */
762 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
763 enum pipe pipe, bool enable);
764 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
765 enum transcoder pch_transcoder,
766 bool enable);
767 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
768 enum pipe pipe);
769 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
770 enum transcoder pch_transcoder);
771 void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
772
773 /* i915_irq.c */
774 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
775 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
776 void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
777 void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
778 void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
779 void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
780 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
781 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
782 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
783 {
784 /*
785 * We only use drm_irq_uninstall() at unload and VT switch, so
786 * this is the only thing we need to check.
787 */
788 return dev_priv->pm.irqs_enabled;
789 }
790
791 int intel_get_crtc_scanline(struct intel_crtc *crtc);
792 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
793
794 /* intel_crt.c */
795 void intel_crt_init(struct drm_device *dev);
796
797
798 /* intel_ddi.c */
799 void intel_prepare_ddi(struct drm_device *dev);
800 void hsw_fdi_link_train(struct drm_crtc *crtc);
801 void intel_ddi_init(struct drm_device *dev, enum port port);
802 enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
803 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
804 int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
805 void intel_ddi_pll_init(struct drm_device *dev);
806 void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
807 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
808 enum transcoder cpu_transcoder);
809 void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
810 void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
811 bool intel_ddi_pll_select(struct intel_crtc *crtc);
812 void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
813 void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
814 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
815 void intel_ddi_fdi_disable(struct drm_crtc *crtc);
816 void intel_ddi_get_config(struct intel_encoder *encoder,
817 struct intel_crtc_config *pipe_config);
818
819 void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
820 void intel_ddi_clock_get(struct intel_encoder *encoder,
821 struct intel_crtc_config *pipe_config);
822 void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
823
824 /* intel_frontbuffer.c */
825 void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
826 struct intel_engine_cs *ring);
827 void intel_frontbuffer_flip_prepare(struct drm_device *dev,
828 unsigned frontbuffer_bits);
829 void intel_frontbuffer_flip_complete(struct drm_device *dev,
830 unsigned frontbuffer_bits);
831 void intel_frontbuffer_flush(struct drm_device *dev,
832 unsigned frontbuffer_bits);
833 /**
834 * intel_frontbuffer_flip - synchronous frontbuffer flip
835 * @dev: DRM device
836 * @frontbuffer_bits: frontbuffer plane tracking bits
837 *
838 * This function gets called after scheduling a flip on @obj. This is for
839 * synchronous plane updates which will happen on the next vblank and which will
840 * not get delayed by pending gpu rendering.
841 *
842 * Can be called without any locks held.
843 */
844 static inline
845 void intel_frontbuffer_flip(struct drm_device *dev,
846 unsigned frontbuffer_bits)
847 {
848 intel_frontbuffer_flush(dev, frontbuffer_bits);
849 }
850
851 void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
852
853
854 /* intel_audio.c */
855 void intel_init_audio(struct drm_device *dev);
856 void intel_audio_codec_enable(struct intel_encoder *encoder);
857 void intel_audio_codec_disable(struct intel_encoder *encoder);
858
859 /* intel_display.c */
860 const char *intel_output_name(int output);
861 bool intel_has_pending_fb_unpin(struct drm_device *dev);
862 int intel_pch_rawclk(struct drm_device *dev);
863 void intel_mark_busy(struct drm_device *dev);
864 void intel_mark_idle(struct drm_device *dev);
865 void intel_crtc_restore_mode(struct drm_crtc *crtc);
866 void intel_crtc_control(struct drm_crtc *crtc, bool enable);
867 void intel_crtc_update_dpms(struct drm_crtc *crtc);
868 void intel_encoder_destroy(struct drm_encoder *encoder);
869 void intel_connector_dpms(struct drm_connector *, int mode);
870 bool intel_connector_get_hw_state(struct intel_connector *connector);
871 void intel_modeset_check_state(struct drm_device *dev);
872 bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port);
874 void intel_connector_attach_encoder(struct intel_connector *connector,
875 struct intel_encoder *encoder);
876 struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
877 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
878 struct drm_crtc *crtc);
879 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
880 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
881 struct drm_file *file_priv);
882 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
883 enum pipe pipe);
884 bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
885 static inline void
886 intel_wait_for_vblank(struct drm_device *dev, int pipe)
887 {
888 drm_wait_one_vblank(dev, pipe);
889 }
890 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
891 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *dport);
893 bool intel_get_load_detect_pipe(struct drm_connector *connector,
894 struct drm_display_mode *mode,
895 struct intel_load_detect_pipe *old,
896 struct drm_modeset_acquire_ctx *ctx);
897 void intel_release_load_detect_pipe(struct drm_connector *connector,
898 struct intel_load_detect_pipe *old);
899 int intel_pin_and_fence_fb_obj(struct drm_device *dev,
900 struct drm_i915_gem_object *obj,
901 struct intel_engine_cs *pipelined);
902 void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
903 struct drm_framebuffer *
904 __intel_framebuffer_create(struct drm_device *dev,
905 struct drm_mode_fb_cmd2 *mode_cmd,
906 struct drm_i915_gem_object *obj);
907 void intel_prepare_page_flip(struct drm_device *dev, int plane);
908 void intel_finish_page_flip(struct drm_device *dev, int pipe);
909 void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
910 void intel_check_page_flip(struct drm_device *dev, int pipe);
911
912 /* shared dpll functions */
913 struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
914 void assert_shared_dpll(struct drm_i915_private *dev_priv,
915 struct intel_shared_dpll *pll,
916 bool state);
917 #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
918 #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
919 struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
920 void intel_put_shared_dpll(struct intel_crtc *crtc);
921
922 void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
923 const struct dpll *dpll);
924 void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
925
926 /* modesetting asserts */
927 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
928 enum pipe pipe);
929 void assert_pll(struct drm_i915_private *dev_priv,
930 enum pipe pipe, bool state);
931 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
932 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
933 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
934 enum pipe pipe, bool state);
935 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
936 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
937 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
938 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
939 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
940 unsigned long intel_gen4_compute_page_offset(int *x, int *y,
941 unsigned int tiling_mode,
942 unsigned int bpp,
943 unsigned int pitch);
944 void intel_display_handle_reset(struct drm_device *dev);
945 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
946 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
947 void intel_dp_get_m_n(struct intel_crtc *crtc,
948 struct intel_crtc_config *pipe_config);
949 void intel_dp_set_m_n(struct intel_crtc *crtc);
950 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
951 void
952 ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
953 int dotclock);
954 bool intel_crtc_active(struct drm_crtc *crtc);
955 void hsw_enable_ips(struct intel_crtc *crtc);
956 void hsw_disable_ips(struct intel_crtc *crtc);
957 enum intel_display_power_domain
958 intel_display_port_power_domain(struct intel_encoder *intel_encoder);
959 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
960 struct intel_crtc_config *pipe_config);
961 int intel_format_to_fourcc(int format);
962 void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
963 void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
964
965 /* intel_dp.c */
966 void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
967 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
968 struct intel_connector *intel_connector);
969 void intel_dp_start_link_train(struct intel_dp *intel_dp);
970 void intel_dp_complete_link_train(struct intel_dp *intel_dp);
971 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
972 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
973 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
974 void intel_dp_check_link_status(struct intel_dp *intel_dp);
975 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
976 bool intel_dp_compute_config(struct intel_encoder *encoder,
977 struct intel_crtc_config *pipe_config);
978 bool intel_dp_is_edp(struct drm_device *dev, enum port port);
979 bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
980 bool long_hpd);
981 void intel_edp_backlight_on(struct intel_dp *intel_dp);
982 void intel_edp_backlight_off(struct intel_dp *intel_dp);
983 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
984 void intel_edp_panel_on(struct intel_dp *intel_dp);
985 void intel_edp_panel_off(struct intel_dp *intel_dp);
986 void intel_edp_psr_enable(struct intel_dp *intel_dp);
987 void intel_edp_psr_disable(struct intel_dp *intel_dp);
988 void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
989 void intel_edp_psr_invalidate(struct drm_device *dev,
990 unsigned frontbuffer_bits);
991 void intel_edp_psr_flush(struct drm_device *dev,
992 unsigned frontbuffer_bits);
993 void intel_edp_psr_init(struct drm_device *dev);
994
995 void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
996 void intel_dp_mst_suspend(struct drm_device *dev);
997 void intel_dp_mst_resume(struct drm_device *dev);
998 int intel_dp_max_link_bw(struct intel_dp *intel_dp);
999 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1000 void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1001 /* intel_dp_mst.c */
1002 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1003 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1004 /* intel_dsi.c */
1005 void intel_dsi_init(struct drm_device *dev);
1006
1007
1008 /* intel_dvo.c */
1009 void intel_dvo_init(struct drm_device *dev);
1010
1011
1012 /* legacy fbdev emulation in intel_fbdev.c */
1013 #ifdef CONFIG_DRM_I915_FBDEV
1014 extern int intel_fbdev_init(struct drm_device *dev);
1015 extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1016 extern void intel_fbdev_fini(struct drm_device *dev);
1017 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1018 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1019 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1020 #else
1021 static inline int intel_fbdev_init(struct drm_device *dev)
1022 {
1023 return 0;
1024 }
1025
1026 static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1027 {
1028 }
1029
1030 static inline void intel_fbdev_fini(struct drm_device *dev)
1031 {
1032 }
1033
1034 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1035 {
1036 }
1037
1038 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1039 {
1040 }
1041 #endif
1042
1043 /* intel_hdmi.c */
1044 void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1045 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1046 struct intel_connector *intel_connector);
1047 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1048 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1049 struct intel_crtc_config *pipe_config);
1050
1051
1052 /* intel_lvds.c */
1053 void intel_lvds_init(struct drm_device *dev);
1054 bool intel_is_dual_link_lvds(struct drm_device *dev);
1055
1056
1057 /* intel_modes.c */
1058 int intel_connector_update_modes(struct drm_connector *connector,
1059 struct edid *edid);
1060 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1061 void intel_attach_force_audio_property(struct drm_connector *connector);
1062 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1063
1064
1065 /* intel_overlay.c */
1066 void intel_setup_overlay(struct drm_device *dev);
1067 void intel_cleanup_overlay(struct drm_device *dev);
1068 int intel_overlay_switch_off(struct intel_overlay *overlay);
1069 int intel_overlay_put_image(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
1071 int intel_overlay_attrs(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
1073
1074
1075 /* intel_panel.c */
1076 int intel_panel_init(struct intel_panel *panel,
1077 struct drm_display_mode *fixed_mode,
1078 struct drm_display_mode *downclock_mode);
1079 void intel_panel_fini(struct intel_panel *panel);
1080 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1081 struct drm_display_mode *adjusted_mode);
1082 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1083 struct intel_crtc_config *pipe_config,
1084 int fitting_mode);
1085 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1086 struct intel_crtc_config *pipe_config,
1087 int fitting_mode);
1088 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1089 u32 level, u32 max);
1090 int intel_panel_setup_backlight(struct drm_connector *connector);
1091 void intel_panel_enable_backlight(struct intel_connector *connector);
1092 void intel_panel_disable_backlight(struct intel_connector *connector);
1093 void intel_panel_destroy_backlight(struct drm_connector *connector);
1094 void intel_panel_init_backlight_funcs(struct drm_device *dev);
1095 enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1096 extern struct drm_display_mode *intel_find_panel_downclock(
1097 struct drm_device *dev,
1098 struct drm_display_mode *fixed_mode,
1099 struct drm_connector *connector);
1100
1101 /* intel_runtime_pm.c */
1102 int intel_power_domains_init(struct drm_i915_private *);
1103 void intel_power_domains_fini(struct drm_i915_private *);
1104 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1105 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1106
1107 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1108 enum intel_display_power_domain domain);
1109 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1110 enum intel_display_power_domain domain);
1111 void intel_display_power_get(struct drm_i915_private *dev_priv,
1112 enum intel_display_power_domain domain);
1113 void intel_display_power_put(struct drm_i915_private *dev_priv,
1114 enum intel_display_power_domain domain);
1115 void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1116 void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1117 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1118 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1119 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1120
1121 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1122
1123 /* intel_pm.c */
1124 void intel_init_clock_gating(struct drm_device *dev);
1125 void intel_suspend_hw(struct drm_device *dev);
1126 int ilk_wm_max_level(const struct drm_device *dev);
1127 void intel_update_watermarks(struct drm_crtc *crtc);
1128 void intel_update_sprite_watermarks(struct drm_plane *plane,
1129 struct drm_crtc *crtc,
1130 uint32_t sprite_width,
1131 uint32_t sprite_height,
1132 int pixel_size,
1133 bool enabled, bool scaled);
1134 void intel_init_pm(struct drm_device *dev);
1135 void intel_pm_setup(struct drm_device *dev);
1136 bool intel_fbc_enabled(struct drm_device *dev);
1137 void intel_update_fbc(struct drm_device *dev);
1138 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1139 void intel_gpu_ips_teardown(void);
1140 void intel_init_gt_powersave(struct drm_device *dev);
1141 void intel_cleanup_gt_powersave(struct drm_device *dev);
1142 void intel_enable_gt_powersave(struct drm_device *dev);
1143 void intel_disable_gt_powersave(struct drm_device *dev);
1144 void intel_suspend_gt_powersave(struct drm_device *dev);
1145 void intel_reset_gt_powersave(struct drm_device *dev);
1146 void ironlake_teardown_rc6(struct drm_device *dev);
1147 void gen6_update_ring_freq(struct drm_device *dev);
1148 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1149 void gen6_rps_boost(struct drm_i915_private *dev_priv);
1150 void ilk_wm_get_hw_state(struct drm_device *dev);
1151
1152
1153 /* intel_sdvo.c */
1154 bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1155
1156
1157 /* intel_sprite.c */
1158 int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1159 void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1160 enum plane plane);
1161 int intel_plane_set_property(struct drm_plane *plane,
1162 struct drm_property *prop,
1163 uint64_t val);
1164 int intel_plane_restore(struct drm_plane *plane);
1165 void intel_plane_disable(struct drm_plane *plane);
1166 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1167 struct drm_file *file_priv);
1168 int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1169 struct drm_file *file_priv);
1170
1171
1172 /* intel_tv.c */
1173 void intel_tv_init(struct drm_device *dev);
1174
1175 #endif /* __INTEL_DRV_H__ */
This page took 0.063871 seconds and 6 git commands to generate.