drm/i915: Split atomic wm update to pre and post variants
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <drm/i915_drm.h>
32 #include "i915_drv.h"
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_fb_helper.h>
36 #include <drm/drm_dp_mst_helper.h>
37 #include <drm/drm_rect.h>
38 #include <drm/drm_atomic.h>
39
40 /**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
48 #define _wait_for(COND, MS, W) ({ \
49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
50 int ret__ = 0; \
51 while (!(COND)) { \
52 if (time_after(jiffies, timeout__)) { \
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
55 break; \
56 } \
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
59 } else { \
60 cpu_relax(); \
61 } \
62 } \
63 ret__; \
64 })
65
66 #define wait_for(COND, MS) _wait_for(COND, MS, 1)
67 #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 #define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
70
71 #define KHz(x) (1000 * (x))
72 #define MHz(x) KHz(1000 * (x))
73
74 /*
75 * Display related stuff
76 */
77
78 /* store information about an Ixxx DVO */
79 /* The i830->i865 use multiple DVOs with multiple i2cs */
80 /* the i915, i945 have a single sDVO i2c bus - which is different */
81 #define MAX_OUTPUTS 6
82 /* maximum connectors per crtcs in the mode set */
83
84 /* Maximum cursor sizes */
85 #define GEN2_CURSOR_WIDTH 64
86 #define GEN2_CURSOR_HEIGHT 64
87 #define MAX_CURSOR_WIDTH 256
88 #define MAX_CURSOR_HEIGHT 256
89
90 #define INTEL_I2C_BUS_DVO 1
91 #define INTEL_I2C_BUS_SDVO 2
92
93 /* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
95 enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108 };
109
110 #define INTEL_DVO_CHIP_NONE 0
111 #define INTEL_DVO_CHIP_LVDS 1
112 #define INTEL_DVO_CHIP_TMDS 2
113 #define INTEL_DVO_CHIP_TVOUT 4
114
115 #define INTEL_DSI_VIDEO_MODE 0
116 #define INTEL_DSI_COMMAND_MODE 1
117
118 struct intel_framebuffer {
119 struct drm_framebuffer base;
120 struct drm_i915_gem_object *obj;
121 };
122
123 struct intel_fbdev {
124 struct drm_fb_helper helper;
125 struct intel_framebuffer *fb;
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
128 int preferred_bpp;
129 };
130
131 struct intel_encoder {
132 struct drm_encoder base;
133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
138
139 enum intel_output_type type;
140 unsigned int cloneable;
141 bool connectors_active;
142 void (*hot_plug)(struct intel_encoder *);
143 bool (*compute_config)(struct intel_encoder *,
144 struct intel_crtc_state *);
145 void (*pre_pll_enable)(struct intel_encoder *);
146 void (*pre_enable)(struct intel_encoder *);
147 void (*enable)(struct intel_encoder *);
148 void (*mode_set)(struct intel_encoder *intel_encoder);
149 void (*disable)(struct intel_encoder *);
150 void (*post_disable)(struct intel_encoder *);
151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
155 /* Reconstructs the equivalent mode flags for the current hardware
156 * state. This must be called _after_ display->get_pipe_config has
157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
159 void (*get_config)(struct intel_encoder *,
160 struct intel_crtc_state *pipe_config);
161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
167 int crtc_mask;
168 enum hpd_pin hpd_pin;
169 };
170
171 struct intel_panel {
172 struct drm_display_mode *fixed_mode;
173 struct drm_display_mode *downclock_mode;
174 int fitting_mode;
175
176 /* backlight */
177 struct {
178 bool present;
179 u32 level;
180 u32 min;
181 u32 max;
182 bool enabled;
183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
185 struct backlight_device *device;
186 } backlight;
187
188 void (*backlight_power)(struct intel_connector *, bool enable);
189 };
190
191 struct intel_connector {
192 struct drm_connector base;
193 /*
194 * The fixed encoder this connector is connected to.
195 */
196 struct intel_encoder *encoder;
197
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
207
208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
221 struct edid *detect_edid;
222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
230 };
231
232 typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242 } intel_clock_t;
243
244 struct intel_atomic_state {
245 struct drm_atomic_state base;
246
247 unsigned int cdclk;
248 bool dpll_set;
249 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
250 };
251
252 struct intel_plane_state {
253 struct drm_plane_state base;
254 struct drm_rect src;
255 struct drm_rect dst;
256 struct drm_rect clip;
257 bool visible;
258
259 /*
260 * scaler_id
261 * = -1 : not using a scaler
262 * >= 0 : using a scalers
263 *
264 * plane requiring a scaler:
265 * - During check_plane, its bit is set in
266 * crtc_state->scaler_state.scaler_users by calling helper function
267 * update_scaler_plane.
268 * - scaler_id indicates the scaler it got assigned.
269 *
270 * plane doesn't require a scaler:
271 * - this can happen when scaling is no more required or plane simply
272 * got disabled.
273 * - During check_plane, corresponding bit is reset in
274 * crtc_state->scaler_state.scaler_users by calling helper function
275 * update_scaler_plane.
276 */
277 int scaler_id;
278
279 struct drm_intel_sprite_colorkey ckey;
280 };
281
282 struct intel_initial_plane_config {
283 struct intel_framebuffer *fb;
284 unsigned int tiling;
285 int size;
286 u32 base;
287 };
288
289 #define SKL_MIN_SRC_W 8
290 #define SKL_MAX_SRC_W 4096
291 #define SKL_MIN_SRC_H 8
292 #define SKL_MAX_SRC_H 4096
293 #define SKL_MIN_DST_W 8
294 #define SKL_MAX_DST_W 4096
295 #define SKL_MIN_DST_H 8
296 #define SKL_MAX_DST_H 4096
297
298 struct intel_scaler {
299 int in_use;
300 uint32_t mode;
301 };
302
303 struct intel_crtc_scaler_state {
304 #define SKL_NUM_SCALERS 2
305 struct intel_scaler scalers[SKL_NUM_SCALERS];
306
307 /*
308 * scaler_users: keeps track of users requesting scalers on this crtc.
309 *
310 * If a bit is set, a user is using a scaler.
311 * Here user can be a plane or crtc as defined below:
312 * bits 0-30 - plane (bit position is index from drm_plane_index)
313 * bit 31 - crtc
314 *
315 * Instead of creating a new index to cover planes and crtc, using
316 * existing drm_plane_index for planes which is well less than 31
317 * planes and bit 31 for crtc. This should be fine to cover all
318 * our platforms.
319 *
320 * intel_atomic_setup_scalers will setup available scalers to users
321 * requesting scalers. It will gracefully fail if request exceeds
322 * avilability.
323 */
324 #define SKL_CRTC_INDEX 31
325 unsigned scaler_users;
326
327 /* scaler used by crtc for panel fitting purpose */
328 int scaler_id;
329 };
330
331 struct intel_crtc_state {
332 struct drm_crtc_state base;
333
334 /**
335 * quirks - bitfield with hw state readout quirks
336 *
337 * For various reasons the hw state readout code might not be able to
338 * completely faithfully read out the current state. These cases are
339 * tracked with quirk flags so that fastboot and state checker can act
340 * accordingly.
341 */
342 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
343 #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
344 #define PIPE_CONFIG_QUIRK_INITIAL_PLANES (1<<2) /* planes are in unknown state */
345 unsigned long quirks;
346
347 /* Pipe source size (ie. panel fitter input size)
348 * All planes will be positioned inside this space,
349 * and get clipped at the edges. */
350 int pipe_src_w, pipe_src_h;
351
352 /* Whether to set up the PCH/FDI. Note that we never allow sharing
353 * between pch encoders and cpu encoders. */
354 bool has_pch_encoder;
355
356 /* Are we sending infoframes on the attached port */
357 bool has_infoframe;
358
359 /* CPU Transcoder for the pipe. Currently this can only differ from the
360 * pipe on Haswell (where we have a special eDP transcoder). */
361 enum transcoder cpu_transcoder;
362
363 /*
364 * Use reduced/limited/broadcast rbg range, compressing from the full
365 * range fed into the crtcs.
366 */
367 bool limited_color_range;
368
369 /* DP has a bunch of special case unfortunately, so mark the pipe
370 * accordingly. */
371 bool has_dp_encoder;
372
373 /* Whether we should send NULL infoframes. Required for audio. */
374 bool has_hdmi_sink;
375
376 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
377 * has_dp_encoder is set. */
378 bool has_audio;
379
380 /*
381 * Enable dithering, used when the selected pipe bpp doesn't match the
382 * plane bpp.
383 */
384 bool dither;
385
386 /* Controls for the clock computation, to override various stages. */
387 bool clock_set;
388
389 /* SDVO TV has a bunch of special case. To make multifunction encoders
390 * work correctly, we need to track this at runtime.*/
391 bool sdvo_tv_clock;
392
393 /*
394 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
395 * required. This is set in the 2nd loop of calling encoder's
396 * ->compute_config if the first pick doesn't work out.
397 */
398 bool bw_constrained;
399
400 /* Settings for the intel dpll used on pretty much everything but
401 * haswell. */
402 struct dpll dpll;
403
404 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
405 enum intel_dpll_id shared_dpll;
406
407 /*
408 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
409 * - enum skl_dpll on SKL
410 */
411 uint32_t ddi_pll_sel;
412
413 /* Actual register state of the dpll, for shared dpll cross-checking. */
414 struct intel_dpll_hw_state dpll_hw_state;
415
416 int pipe_bpp;
417 struct intel_link_m_n dp_m_n;
418
419 /* m2_n2 for eDP downclock */
420 struct intel_link_m_n dp_m2_n2;
421 bool has_drrs;
422
423 /*
424 * Frequence the dpll for the port should run at. Differs from the
425 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
426 * already multiplied by pixel_multiplier.
427 */
428 int port_clock;
429
430 /* Used by SDVO (and if we ever fix it, HDMI). */
431 unsigned pixel_multiplier;
432
433 /* Panel fitter controls for gen2-gen4 + VLV */
434 struct {
435 u32 control;
436 u32 pgm_ratios;
437 u32 lvds_border_bits;
438 } gmch_pfit;
439
440 /* Panel fitter placement and size for Ironlake+ */
441 struct {
442 u32 pos;
443 u32 size;
444 bool enabled;
445 bool force_thru;
446 } pch_pfit;
447
448 /* FDI configuration, only valid if has_pch_encoder is set. */
449 int fdi_lanes;
450 struct intel_link_m_n fdi_m_n;
451
452 bool ips_enabled;
453
454 bool double_wide;
455
456 bool dp_encoder_is_mst;
457 int pbn;
458
459 struct intel_crtc_scaler_state scaler_state;
460
461 /* w/a for waiting 2 vblanks during crtc enable */
462 enum pipe hsw_workaround_pipe;
463 };
464
465 struct intel_pipe_wm {
466 struct intel_wm_level wm[5];
467 uint32_t linetime;
468 bool fbc_wm_enabled;
469 bool pipe_enabled;
470 bool sprites_enabled;
471 bool sprites_scaled;
472 };
473
474 struct intel_mmio_flip {
475 struct work_struct work;
476 struct drm_i915_private *i915;
477 struct drm_i915_gem_request *req;
478 struct intel_crtc *crtc;
479 };
480
481 struct skl_pipe_wm {
482 struct skl_wm_level wm[8];
483 struct skl_wm_level trans_wm;
484 uint32_t linetime;
485 };
486
487 /*
488 * Tracking of operations that need to be performed at the beginning/end of an
489 * atomic commit, outside the atomic section where interrupts are disabled.
490 * These are generally operations that grab mutexes or might otherwise sleep
491 * and thus can't be run with interrupts disabled.
492 */
493 struct intel_crtc_atomic_commit {
494 /* vblank evasion */
495 bool evade;
496 unsigned start_vbl_count;
497
498 /* Sleepable operations to perform before commit */
499 bool wait_for_flips;
500 bool disable_fbc;
501 bool disable_ips;
502 bool pre_disable_primary;
503 bool update_wm_pre, update_wm_post;
504 unsigned disabled_planes;
505
506 /* Sleepable operations to perform after commit */
507 unsigned fb_bits;
508 bool wait_vblank;
509 bool update_fbc;
510 bool post_enable_primary;
511 unsigned update_sprite_watermarks;
512 };
513
514 struct intel_crtc {
515 struct drm_crtc base;
516 enum pipe pipe;
517 enum plane plane;
518 u8 lut_r[256], lut_g[256], lut_b[256];
519 /*
520 * Whether the crtc and the connected output pipeline is active. Implies
521 * that crtc->enabled is set, i.e. the current mode configuration has
522 * some outputs connected to this crtc.
523 */
524 bool active;
525 unsigned long enabled_power_domains;
526 bool lowfreq_avail;
527 struct intel_overlay *overlay;
528 struct intel_unpin_work *unpin_work;
529
530 atomic_t unpin_work_count;
531
532 /* Display surface base address adjustement for pageflips. Note that on
533 * gen4+ this only adjusts up to a tile, offsets within a tile are
534 * handled in the hw itself (with the TILEOFF register). */
535 unsigned long dspaddr_offset;
536
537 struct drm_i915_gem_object *cursor_bo;
538 uint32_t cursor_addr;
539 uint32_t cursor_cntl;
540 uint32_t cursor_size;
541 uint32_t cursor_base;
542
543 struct intel_initial_plane_config plane_config;
544 struct intel_crtc_state *config;
545 bool new_enabled;
546
547 /* reset counter value when the last flip was submitted */
548 unsigned int reset_counter;
549
550 /* Access to these should be protected by dev_priv->irq_lock. */
551 bool cpu_fifo_underrun_disabled;
552 bool pch_fifo_underrun_disabled;
553
554 /* per-pipe watermark state */
555 struct {
556 /* watermarks currently being used */
557 struct intel_pipe_wm active;
558 /* SKL wm values currently in use */
559 struct skl_pipe_wm skl_active;
560 } wm;
561
562 int scanline_offset;
563
564 struct intel_crtc_atomic_commit atomic;
565
566 /* scalers available on this crtc */
567 int num_scalers;
568 };
569
570 struct intel_plane_wm_parameters {
571 uint32_t horiz_pixels;
572 uint32_t vert_pixels;
573 /*
574 * For packed pixel formats:
575 * bytes_per_pixel - holds bytes per pixel
576 * For planar pixel formats:
577 * bytes_per_pixel - holds bytes per pixel for uv-plane
578 * y_bytes_per_pixel - holds bytes per pixel for y-plane
579 */
580 uint8_t bytes_per_pixel;
581 uint8_t y_bytes_per_pixel;
582 bool enabled;
583 bool scaled;
584 u64 tiling;
585 unsigned int rotation;
586 };
587
588 struct intel_plane {
589 struct drm_plane base;
590 int plane;
591 enum pipe pipe;
592 bool can_scale;
593 int max_downscale;
594 uint32_t frontbuffer_bit;
595
596 /* Since we need to change the watermarks before/after
597 * enabling/disabling the planes, we need to store the parameters here
598 * as the other pieces of the struct may not reflect the values we want
599 * for the watermark calculations. Currently only Haswell uses this.
600 */
601 struct intel_plane_wm_parameters wm;
602
603 /*
604 * NOTE: Do not place new plane state fields here (e.g., when adding
605 * new plane properties). New runtime state should now be placed in
606 * the intel_plane_state structure and accessed via drm_plane->state.
607 */
608
609 void (*update_plane)(struct drm_plane *plane,
610 struct drm_crtc *crtc,
611 struct drm_framebuffer *fb,
612 int crtc_x, int crtc_y,
613 unsigned int crtc_w, unsigned int crtc_h,
614 uint32_t x, uint32_t y,
615 uint32_t src_w, uint32_t src_h);
616 void (*disable_plane)(struct drm_plane *plane,
617 struct drm_crtc *crtc);
618 int (*check_plane)(struct drm_plane *plane,
619 struct intel_crtc_state *crtc_state,
620 struct intel_plane_state *state);
621 void (*commit_plane)(struct drm_plane *plane,
622 struct intel_plane_state *state);
623 };
624
625 struct intel_watermark_params {
626 unsigned long fifo_size;
627 unsigned long max_wm;
628 unsigned long default_wm;
629 unsigned long guard_size;
630 unsigned long cacheline_size;
631 };
632
633 struct cxsr_latency {
634 int is_desktop;
635 int is_ddr3;
636 unsigned long fsb_freq;
637 unsigned long mem_freq;
638 unsigned long display_sr;
639 unsigned long display_hpll_disable;
640 unsigned long cursor_sr;
641 unsigned long cursor_hpll_disable;
642 };
643
644 #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
645 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
646 #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
647 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
648 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
649 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
650 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
651 #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
652 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
653
654 struct intel_hdmi {
655 u32 hdmi_reg;
656 int ddc_bus;
657 uint32_t color_range;
658 bool color_range_auto;
659 bool has_hdmi_sink;
660 bool has_audio;
661 enum hdmi_force_audio force_audio;
662 bool rgb_quant_range_selectable;
663 enum hdmi_picture_aspect aspect_ratio;
664 void (*write_infoframe)(struct drm_encoder *encoder,
665 enum hdmi_infoframe_type type,
666 const void *frame, ssize_t len);
667 void (*set_infoframes)(struct drm_encoder *encoder,
668 bool enable,
669 struct drm_display_mode *adjusted_mode);
670 bool (*infoframe_enabled)(struct drm_encoder *encoder);
671 };
672
673 struct intel_dp_mst_encoder;
674 #define DP_MAX_DOWNSTREAM_PORTS 0x10
675
676 /*
677 * enum link_m_n_set:
678 * When platform provides two set of M_N registers for dp, we can
679 * program them and switch between them incase of DRRS.
680 * But When only one such register is provided, we have to program the
681 * required divider value on that registers itself based on the DRRS state.
682 *
683 * M1_N1 : Program dp_m_n on M1_N1 registers
684 * dp_m2_n2 on M2_N2 registers (If supported)
685 *
686 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
687 * M2_N2 registers are not supported
688 */
689
690 enum link_m_n_set {
691 /* Sets the m1_n1 and m2_n2 */
692 M1_N1 = 0,
693 M2_N2
694 };
695
696 struct intel_dp {
697 uint32_t output_reg;
698 uint32_t aux_ch_ctl_reg;
699 uint32_t DP;
700 bool has_audio;
701 enum hdmi_force_audio force_audio;
702 uint32_t color_range;
703 bool color_range_auto;
704 uint8_t link_bw;
705 uint8_t rate_select;
706 uint8_t lane_count;
707 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
708 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
709 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
710 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
711 uint8_t num_sink_rates;
712 int sink_rates[DP_MAX_SUPPORTED_RATES];
713 struct drm_dp_aux aux;
714 uint8_t train_set[4];
715 int panel_power_up_delay;
716 int panel_power_down_delay;
717 int panel_power_cycle_delay;
718 int backlight_on_delay;
719 int backlight_off_delay;
720 struct delayed_work panel_vdd_work;
721 bool want_panel_vdd;
722 unsigned long last_power_cycle;
723 unsigned long last_power_on;
724 unsigned long last_backlight_off;
725
726 struct notifier_block edp_notifier;
727
728 /*
729 * Pipe whose power sequencer is currently locked into
730 * this port. Only relevant on VLV/CHV.
731 */
732 enum pipe pps_pipe;
733 struct edp_power_seq pps_delays;
734
735 bool use_tps3;
736 bool can_mst; /* this port supports mst */
737 bool is_mst;
738 int active_mst_links;
739 /* connector directly attached - won't be use for modeset in mst world */
740 struct intel_connector *attached_connector;
741
742 /* mst connector list */
743 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
744 struct drm_dp_mst_topology_mgr mst_mgr;
745
746 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
747 /*
748 * This function returns the value we have to program the AUX_CTL
749 * register with to kick off an AUX transaction.
750 */
751 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
752 bool has_aux_irq,
753 int send_bytes,
754 uint32_t aux_clock_divider);
755 bool train_set_valid;
756
757 /* Displayport compliance testing */
758 unsigned long compliance_test_type;
759 unsigned long compliance_test_data;
760 bool compliance_test_active;
761 };
762
763 struct intel_digital_port {
764 struct intel_encoder base;
765 enum port port;
766 u32 saved_port_bits;
767 struct intel_dp dp;
768 struct intel_hdmi hdmi;
769 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
770 };
771
772 struct intel_dp_mst_encoder {
773 struct intel_encoder base;
774 enum pipe pipe;
775 struct intel_digital_port *primary;
776 void *port; /* store this opaque as its illegal to dereference it */
777 };
778
779 static inline int
780 vlv_dport_to_channel(struct intel_digital_port *dport)
781 {
782 switch (dport->port) {
783 case PORT_B:
784 case PORT_D:
785 return DPIO_CH0;
786 case PORT_C:
787 return DPIO_CH1;
788 default:
789 BUG();
790 }
791 }
792
793 static inline int
794 vlv_pipe_to_channel(enum pipe pipe)
795 {
796 switch (pipe) {
797 case PIPE_A:
798 case PIPE_C:
799 return DPIO_CH0;
800 case PIPE_B:
801 return DPIO_CH1;
802 default:
803 BUG();
804 }
805 }
806
807 static inline struct drm_crtc *
808 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
809 {
810 struct drm_i915_private *dev_priv = dev->dev_private;
811 return dev_priv->pipe_to_crtc_mapping[pipe];
812 }
813
814 static inline struct drm_crtc *
815 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
816 {
817 struct drm_i915_private *dev_priv = dev->dev_private;
818 return dev_priv->plane_to_crtc_mapping[plane];
819 }
820
821 struct intel_unpin_work {
822 struct work_struct work;
823 struct drm_crtc *crtc;
824 struct drm_framebuffer *old_fb;
825 struct drm_i915_gem_object *pending_flip_obj;
826 struct drm_pending_vblank_event *event;
827 atomic_t pending;
828 #define INTEL_FLIP_INACTIVE 0
829 #define INTEL_FLIP_PENDING 1
830 #define INTEL_FLIP_COMPLETE 2
831 u32 flip_count;
832 u32 gtt_offset;
833 struct drm_i915_gem_request *flip_queued_req;
834 int flip_queued_vblank;
835 int flip_ready_vblank;
836 bool enable_stall_check;
837 };
838
839 struct intel_load_detect_pipe {
840 struct drm_framebuffer *release_fb;
841 bool load_detect_temp;
842 int dpms_mode;
843 };
844
845 static inline struct intel_encoder *
846 intel_attached_encoder(struct drm_connector *connector)
847 {
848 return to_intel_connector(connector)->encoder;
849 }
850
851 static inline struct intel_digital_port *
852 enc_to_dig_port(struct drm_encoder *encoder)
853 {
854 return container_of(encoder, struct intel_digital_port, base.base);
855 }
856
857 static inline struct intel_dp_mst_encoder *
858 enc_to_mst(struct drm_encoder *encoder)
859 {
860 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
861 }
862
863 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
864 {
865 return &enc_to_dig_port(encoder)->dp;
866 }
867
868 static inline struct intel_digital_port *
869 dp_to_dig_port(struct intel_dp *intel_dp)
870 {
871 return container_of(intel_dp, struct intel_digital_port, dp);
872 }
873
874 static inline struct intel_digital_port *
875 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
876 {
877 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
878 }
879
880 /*
881 * Returns the number of planes for this pipe, ie the number of sprites + 1
882 * (primary plane). This doesn't count the cursor plane then.
883 */
884 static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
885 {
886 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
887 }
888
889 /* intel_fifo_underrun.c */
890 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
891 enum pipe pipe, bool enable);
892 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
893 enum transcoder pch_transcoder,
894 bool enable);
895 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
896 enum pipe pipe);
897 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
898 enum transcoder pch_transcoder);
899 void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
900
901 /* i915_irq.c */
902 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
903 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
904 void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
905 void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
906 void gen6_reset_rps_interrupts(struct drm_device *dev);
907 void gen6_enable_rps_interrupts(struct drm_device *dev);
908 void gen6_disable_rps_interrupts(struct drm_device *dev);
909 u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
910 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
911 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
912 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
913 {
914 /*
915 * We only use drm_irq_uninstall() at unload and VT switch, so
916 * this is the only thing we need to check.
917 */
918 return dev_priv->pm.irqs_enabled;
919 }
920
921 int intel_get_crtc_scanline(struct intel_crtc *crtc);
922 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
923 unsigned int pipe_mask);
924
925 /* intel_crt.c */
926 void intel_crt_init(struct drm_device *dev);
927
928
929 /* intel_ddi.c */
930 void intel_prepare_ddi(struct drm_device *dev);
931 void hsw_fdi_link_train(struct drm_crtc *crtc);
932 void intel_ddi_init(struct drm_device *dev, enum port port);
933 enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
934 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
935 void intel_ddi_pll_init(struct drm_device *dev);
936 void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
937 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
938 enum transcoder cpu_transcoder);
939 void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
940 void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
941 bool intel_ddi_pll_select(struct intel_crtc *crtc,
942 struct intel_crtc_state *crtc_state);
943 void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
944 void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
945 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
946 void intel_ddi_fdi_disable(struct drm_crtc *crtc);
947 void intel_ddi_get_config(struct intel_encoder *encoder,
948 struct intel_crtc_state *pipe_config);
949 struct intel_encoder *
950 intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
951
952 void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
953 void intel_ddi_clock_get(struct intel_encoder *encoder,
954 struct intel_crtc_state *pipe_config);
955 void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
956 void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
957 enum port port, int type);
958
959 /* intel_frontbuffer.c */
960 void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
961 enum fb_op_origin origin);
962 void intel_frontbuffer_flip_prepare(struct drm_device *dev,
963 unsigned frontbuffer_bits);
964 void intel_frontbuffer_flip_complete(struct drm_device *dev,
965 unsigned frontbuffer_bits);
966 void intel_frontbuffer_flush(struct drm_device *dev,
967 unsigned frontbuffer_bits);
968 void intel_frontbuffer_flip(struct drm_device *dev,
969 unsigned frontbuffer_bits);
970
971 unsigned int intel_fb_align_height(struct drm_device *dev,
972 unsigned int height,
973 uint32_t pixel_format,
974 uint64_t fb_format_modifier);
975 void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
976
977 u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
978 uint32_t pixel_format);
979
980 /* intel_audio.c */
981 void intel_init_audio(struct drm_device *dev);
982 void intel_audio_codec_enable(struct intel_encoder *encoder);
983 void intel_audio_codec_disable(struct intel_encoder *encoder);
984 void i915_audio_component_init(struct drm_i915_private *dev_priv);
985 void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
986
987 /* intel_display.c */
988 extern const struct drm_plane_funcs intel_plane_funcs;
989 bool intel_has_pending_fb_unpin(struct drm_device *dev);
990 int intel_pch_rawclk(struct drm_device *dev);
991 void intel_mark_busy(struct drm_device *dev);
992 void intel_mark_idle(struct drm_device *dev);
993 void intel_crtc_restore_mode(struct drm_crtc *crtc);
994 void intel_display_suspend(struct drm_device *dev);
995 int intel_crtc_control(struct drm_crtc *crtc, bool enable);
996 void intel_crtc_update_dpms(struct drm_crtc *crtc);
997 void intel_encoder_destroy(struct drm_encoder *encoder);
998 int intel_connector_init(struct intel_connector *);
999 struct intel_connector *intel_connector_alloc(void);
1000 void intel_connector_dpms(struct drm_connector *, int mode);
1001 bool intel_connector_get_hw_state(struct intel_connector *connector);
1002 void intel_modeset_check_state(struct drm_device *dev);
1003 bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1004 struct intel_digital_port *port);
1005 void intel_connector_attach_encoder(struct intel_connector *connector,
1006 struct intel_encoder *encoder);
1007 struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1008 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1009 struct drm_crtc *crtc);
1010 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1011 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1012 struct drm_file *file_priv);
1013 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1014 enum pipe pipe);
1015 bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1016 static inline void
1017 intel_wait_for_vblank(struct drm_device *dev, int pipe)
1018 {
1019 drm_wait_one_vblank(dev, pipe);
1020 }
1021 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1022 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1023 struct intel_digital_port *dport,
1024 unsigned int expected_mask);
1025 bool intel_get_load_detect_pipe(struct drm_connector *connector,
1026 struct drm_display_mode *mode,
1027 struct intel_load_detect_pipe *old,
1028 struct drm_modeset_acquire_ctx *ctx);
1029 void intel_release_load_detect_pipe(struct drm_connector *connector,
1030 struct intel_load_detect_pipe *old,
1031 struct drm_modeset_acquire_ctx *ctx);
1032 int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1033 struct drm_framebuffer *fb,
1034 const struct drm_plane_state *plane_state,
1035 struct intel_engine_cs *pipelined,
1036 struct drm_i915_gem_request **pipelined_request);
1037 struct drm_framebuffer *
1038 __intel_framebuffer_create(struct drm_device *dev,
1039 struct drm_mode_fb_cmd2 *mode_cmd,
1040 struct drm_i915_gem_object *obj);
1041 void intel_prepare_page_flip(struct drm_device *dev, int plane);
1042 void intel_finish_page_flip(struct drm_device *dev, int pipe);
1043 void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1044 void intel_check_page_flip(struct drm_device *dev, int pipe);
1045 int intel_prepare_plane_fb(struct drm_plane *plane,
1046 struct drm_framebuffer *fb,
1047 const struct drm_plane_state *new_state);
1048 void intel_cleanup_plane_fb(struct drm_plane *plane,
1049 struct drm_framebuffer *fb,
1050 const struct drm_plane_state *old_state);
1051 int intel_plane_atomic_get_property(struct drm_plane *plane,
1052 const struct drm_plane_state *state,
1053 struct drm_property *property,
1054 uint64_t *val);
1055 int intel_plane_atomic_set_property(struct drm_plane *plane,
1056 struct drm_plane_state *state,
1057 struct drm_property *property,
1058 uint64_t val);
1059 int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1060 struct drm_plane_state *plane_state);
1061
1062 unsigned int
1063 intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1064 uint64_t fb_format_modifier);
1065
1066 static inline bool
1067 intel_rotation_90_or_270(unsigned int rotation)
1068 {
1069 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1070 }
1071
1072 void intel_create_rotation_property(struct drm_device *dev,
1073 struct intel_plane *plane);
1074
1075 /* shared dpll functions */
1076 struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1077 void assert_shared_dpll(struct drm_i915_private *dev_priv,
1078 struct intel_shared_dpll *pll,
1079 bool state);
1080 #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1081 #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1082 struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1083 struct intel_crtc_state *state);
1084
1085 void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1086 const struct dpll *dpll);
1087 void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1088
1089 /* modesetting asserts */
1090 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1091 enum pipe pipe);
1092 void assert_pll(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state);
1094 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1095 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1096 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state);
1098 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1099 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1100 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1101 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1102 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1103 unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1104 int *x, int *y,
1105 unsigned int tiling_mode,
1106 unsigned int bpp,
1107 unsigned int pitch);
1108 void intel_prepare_reset(struct drm_device *dev);
1109 void intel_finish_reset(struct drm_device *dev);
1110 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1111 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1112 void broxton_init_cdclk(struct drm_device *dev);
1113 void broxton_uninit_cdclk(struct drm_device *dev);
1114 void broxton_ddi_phy_init(struct drm_device *dev);
1115 void broxton_ddi_phy_uninit(struct drm_device *dev);
1116 void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1117 void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1118 void skl_init_cdclk(struct drm_i915_private *dev_priv);
1119 void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1120 void intel_dp_get_m_n(struct intel_crtc *crtc,
1121 struct intel_crtc_state *pipe_config);
1122 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1123 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1124 void
1125 ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
1126 int dotclock);
1127 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1128 intel_clock_t *best_clock);
1129 bool intel_crtc_active(struct drm_crtc *crtc);
1130 void hsw_enable_ips(struct intel_crtc *crtc);
1131 void hsw_disable_ips(struct intel_crtc *crtc);
1132 enum intel_display_power_domain
1133 intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1134 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1135 struct intel_crtc_state *pipe_config);
1136 void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1137 void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1138
1139 int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state, int force_detach);
1140 int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1141
1142 unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1143 struct drm_i915_gem_object *obj);
1144 u32 skl_plane_ctl_format(uint32_t pixel_format);
1145 u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1146 u32 skl_plane_ctl_rotation(unsigned int rotation);
1147
1148 /* intel_csr.c */
1149 void intel_csr_ucode_init(struct drm_device *dev);
1150 enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1151 void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1152 enum csr_state state);
1153 void intel_csr_load_program(struct drm_device *dev);
1154 void intel_csr_ucode_fini(struct drm_device *dev);
1155 void assert_csr_loaded(struct drm_i915_private *dev_priv);
1156
1157 /* intel_dp.c */
1158 void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1159 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1160 struct intel_connector *intel_connector);
1161 void intel_dp_start_link_train(struct intel_dp *intel_dp);
1162 void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1163 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1164 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1165 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1166 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1167 bool intel_dp_compute_config(struct intel_encoder *encoder,
1168 struct intel_crtc_state *pipe_config);
1169 bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1170 enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1171 bool long_hpd);
1172 void intel_edp_backlight_on(struct intel_dp *intel_dp);
1173 void intel_edp_backlight_off(struct intel_dp *intel_dp);
1174 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1175 void intel_edp_panel_on(struct intel_dp *intel_dp);
1176 void intel_edp_panel_off(struct intel_dp *intel_dp);
1177 void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1178 void intel_dp_mst_suspend(struct drm_device *dev);
1179 void intel_dp_mst_resume(struct drm_device *dev);
1180 int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1181 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1182 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1183 void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1184 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1185 void intel_plane_destroy(struct drm_plane *plane);
1186 void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1187 void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1188 void intel_edp_drrs_invalidate(struct drm_device *dev,
1189 unsigned frontbuffer_bits);
1190 void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1191
1192 /* intel_dp_mst.c */
1193 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1194 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1195 /* intel_dsi.c */
1196 void intel_dsi_init(struct drm_device *dev);
1197
1198
1199 /* intel_dvo.c */
1200 void intel_dvo_init(struct drm_device *dev);
1201
1202
1203 /* legacy fbdev emulation in intel_fbdev.c */
1204 #ifdef CONFIG_DRM_I915_FBDEV
1205 extern int intel_fbdev_init(struct drm_device *dev);
1206 extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1207 extern void intel_fbdev_fini(struct drm_device *dev);
1208 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1209 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1210 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1211 #else
1212 static inline int intel_fbdev_init(struct drm_device *dev)
1213 {
1214 return 0;
1215 }
1216
1217 static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1218 {
1219 }
1220
1221 static inline void intel_fbdev_fini(struct drm_device *dev)
1222 {
1223 }
1224
1225 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1226 {
1227 }
1228
1229 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1230 {
1231 }
1232 #endif
1233
1234 /* intel_fbc.c */
1235 bool intel_fbc_enabled(struct drm_device *dev);
1236 void intel_fbc_update(struct drm_device *dev);
1237 void intel_fbc_init(struct drm_i915_private *dev_priv);
1238 void intel_fbc_disable(struct drm_device *dev);
1239 void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1240 unsigned int frontbuffer_bits,
1241 enum fb_op_origin origin);
1242 void intel_fbc_flush(struct drm_i915_private *dev_priv,
1243 unsigned int frontbuffer_bits);
1244 const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
1245
1246 /* intel_hdmi.c */
1247 void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1248 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1249 struct intel_connector *intel_connector);
1250 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1251 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1252 struct intel_crtc_state *pipe_config);
1253
1254
1255 /* intel_lvds.c */
1256 void intel_lvds_init(struct drm_device *dev);
1257 bool intel_is_dual_link_lvds(struct drm_device *dev);
1258
1259
1260 /* intel_modes.c */
1261 int intel_connector_update_modes(struct drm_connector *connector,
1262 struct edid *edid);
1263 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1264 void intel_attach_force_audio_property(struct drm_connector *connector);
1265 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1266
1267
1268 /* intel_overlay.c */
1269 void intel_setup_overlay(struct drm_device *dev);
1270 void intel_cleanup_overlay(struct drm_device *dev);
1271 int intel_overlay_switch_off(struct intel_overlay *overlay);
1272 int intel_overlay_put_image(struct drm_device *dev, void *data,
1273 struct drm_file *file_priv);
1274 int intel_overlay_attrs(struct drm_device *dev, void *data,
1275 struct drm_file *file_priv);
1276 void intel_overlay_reset(struct drm_i915_private *dev_priv);
1277
1278
1279 /* intel_panel.c */
1280 int intel_panel_init(struct intel_panel *panel,
1281 struct drm_display_mode *fixed_mode,
1282 struct drm_display_mode *downclock_mode);
1283 void intel_panel_fini(struct intel_panel *panel);
1284 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1285 struct drm_display_mode *adjusted_mode);
1286 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1287 struct intel_crtc_state *pipe_config,
1288 int fitting_mode);
1289 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1290 struct intel_crtc_state *pipe_config,
1291 int fitting_mode);
1292 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1293 u32 level, u32 max);
1294 int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1295 void intel_panel_enable_backlight(struct intel_connector *connector);
1296 void intel_panel_disable_backlight(struct intel_connector *connector);
1297 void intel_panel_destroy_backlight(struct drm_connector *connector);
1298 void intel_panel_init_backlight_funcs(struct drm_device *dev);
1299 enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1300 extern struct drm_display_mode *intel_find_panel_downclock(
1301 struct drm_device *dev,
1302 struct drm_display_mode *fixed_mode,
1303 struct drm_connector *connector);
1304 void intel_backlight_register(struct drm_device *dev);
1305 void intel_backlight_unregister(struct drm_device *dev);
1306
1307
1308 /* intel_psr.c */
1309 void intel_psr_enable(struct intel_dp *intel_dp);
1310 void intel_psr_disable(struct intel_dp *intel_dp);
1311 void intel_psr_invalidate(struct drm_device *dev,
1312 unsigned frontbuffer_bits);
1313 void intel_psr_flush(struct drm_device *dev,
1314 unsigned frontbuffer_bits);
1315 void intel_psr_init(struct drm_device *dev);
1316 void intel_psr_single_frame_update(struct drm_device *dev,
1317 unsigned frontbuffer_bits);
1318
1319 /* intel_runtime_pm.c */
1320 int intel_power_domains_init(struct drm_i915_private *);
1321 void intel_power_domains_fini(struct drm_i915_private *);
1322 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1323 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1324
1325 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1326 enum intel_display_power_domain domain);
1327 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1328 enum intel_display_power_domain domain);
1329 void intel_display_power_get(struct drm_i915_private *dev_priv,
1330 enum intel_display_power_domain domain);
1331 void intel_display_power_put(struct drm_i915_private *dev_priv,
1332 enum intel_display_power_domain domain);
1333 void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1334 void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1335 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1336 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1337 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1338
1339 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1340
1341 /* intel_pm.c */
1342 void intel_init_clock_gating(struct drm_device *dev);
1343 void intel_suspend_hw(struct drm_device *dev);
1344 int ilk_wm_max_level(const struct drm_device *dev);
1345 void intel_update_watermarks(struct drm_crtc *crtc);
1346 void intel_update_sprite_watermarks(struct drm_plane *plane,
1347 struct drm_crtc *crtc,
1348 uint32_t sprite_width,
1349 uint32_t sprite_height,
1350 int pixel_size,
1351 bool enabled, bool scaled);
1352 void intel_init_pm(struct drm_device *dev);
1353 void intel_pm_setup(struct drm_device *dev);
1354 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1355 void intel_gpu_ips_teardown(void);
1356 void intel_init_gt_powersave(struct drm_device *dev);
1357 void intel_cleanup_gt_powersave(struct drm_device *dev);
1358 void intel_enable_gt_powersave(struct drm_device *dev);
1359 void intel_disable_gt_powersave(struct drm_device *dev);
1360 void intel_suspend_gt_powersave(struct drm_device *dev);
1361 void intel_reset_gt_powersave(struct drm_device *dev);
1362 void gen6_update_ring_freq(struct drm_device *dev);
1363 void gen6_rps_busy(struct drm_i915_private *dev_priv);
1364 void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1365 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1366 void gen6_rps_boost(struct drm_i915_private *dev_priv,
1367 struct intel_rps_client *rps,
1368 unsigned long submitted);
1369 void intel_queue_rps_boost_for_request(struct drm_device *dev,
1370 struct drm_i915_gem_request *req);
1371 void ilk_wm_get_hw_state(struct drm_device *dev);
1372 void skl_wm_get_hw_state(struct drm_device *dev);
1373 void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1374 struct skl_ddb_allocation *ddb /* out */);
1375 uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1376
1377 /* intel_sdvo.c */
1378 bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1379
1380
1381 /* intel_sprite.c */
1382 int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1383 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1384 struct drm_file *file_priv);
1385 bool intel_pipe_update_start(struct intel_crtc *crtc,
1386 uint32_t *start_vbl_count);
1387 void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
1388
1389 /* intel_tv.c */
1390 void intel_tv_init(struct drm_device *dev);
1391
1392 /* intel_atomic.c */
1393 int intel_atomic_check(struct drm_device *dev,
1394 struct drm_atomic_state *state);
1395 int intel_atomic_commit(struct drm_device *dev,
1396 struct drm_atomic_state *state,
1397 bool async);
1398 int intel_connector_atomic_get_property(struct drm_connector *connector,
1399 const struct drm_connector_state *state,
1400 struct drm_property *property,
1401 uint64_t *val);
1402 struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1403 void intel_crtc_destroy_state(struct drm_crtc *crtc,
1404 struct drm_crtc_state *state);
1405 struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1406 void intel_atomic_state_clear(struct drm_atomic_state *);
1407 struct intel_shared_dpll_config *
1408 intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1409
1410 static inline struct intel_crtc_state *
1411 intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1412 struct intel_crtc *crtc)
1413 {
1414 struct drm_crtc_state *crtc_state;
1415 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1416 if (IS_ERR(crtc_state))
1417 return ERR_CAST(crtc_state);
1418
1419 return to_intel_crtc_state(crtc_state);
1420 }
1421 int intel_atomic_setup_scalers(struct drm_device *dev,
1422 struct intel_crtc *intel_crtc,
1423 struct intel_crtc_state *crtc_state);
1424
1425 /* intel_atomic_plane.c */
1426 struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1427 struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1428 void intel_plane_destroy_state(struct drm_plane *plane,
1429 struct drm_plane_state *state);
1430 extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1431
1432 #endif /* __INTEL_DRV_H__ */
This page took 0.080514 seconds and 6 git commands to generate.