Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/jikos/hid
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/i2c.h>
29 #include <linux/hdmi.h>
30 #include <drm/i915_drm.h>
31 #include "i915_drv.h"
32 #include <drm/drm_crtc.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/drm_fb_helper.h>
35 #include <drm/drm_dp_helper.h>
36
37 /**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
45 #define _wait_for(COND, MS, W) ({ \
46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
47 int ret__ = 0; \
48 while (!(COND)) { \
49 if (time_after(jiffies, timeout__)) { \
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
52 break; \
53 } \
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
59 } \
60 ret__; \
61 })
62
63 #define wait_for(COND, MS) _wait_for(COND, MS, 1)
64 #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
65 #define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
67
68 #define KHz(x) (1000*x)
69 #define MHz(x) KHz(1000*x)
70
71 /*
72 * Display related stuff
73 */
74
75 /* store information about an Ixxx DVO */
76 /* The i830->i865 use multiple DVOs with multiple i2cs */
77 /* the i915, i945 have a single sDVO i2c bus - which is different */
78 #define MAX_OUTPUTS 6
79 /* maximum connectors per crtcs in the mode set */
80 #define INTELFB_CONN_LIMIT 4
81
82 #define INTEL_I2C_BUS_DVO 1
83 #define INTEL_I2C_BUS_SDVO 2
84
85 /* these are outputs from the chip - integrated only
86 external chips are via DVO or SDVO output */
87 #define INTEL_OUTPUT_UNUSED 0
88 #define INTEL_OUTPUT_ANALOG 1
89 #define INTEL_OUTPUT_DVO 2
90 #define INTEL_OUTPUT_SDVO 3
91 #define INTEL_OUTPUT_LVDS 4
92 #define INTEL_OUTPUT_TVOUT 5
93 #define INTEL_OUTPUT_HDMI 6
94 #define INTEL_OUTPUT_DISPLAYPORT 7
95 #define INTEL_OUTPUT_EDP 8
96 #define INTEL_OUTPUT_UNKNOWN 9
97
98 #define INTEL_DVO_CHIP_NONE 0
99 #define INTEL_DVO_CHIP_LVDS 1
100 #define INTEL_DVO_CHIP_TMDS 2
101 #define INTEL_DVO_CHIP_TVOUT 4
102
103 struct intel_framebuffer {
104 struct drm_framebuffer base;
105 struct drm_i915_gem_object *obj;
106 };
107
108 struct intel_fbdev {
109 struct drm_fb_helper helper;
110 struct intel_framebuffer ifb;
111 struct list_head fbdev_list;
112 struct drm_display_mode *our_mode;
113 };
114
115 struct intel_encoder {
116 struct drm_encoder base;
117 /*
118 * The new crtc this encoder will be driven from. Only differs from
119 * base->crtc while a modeset is in progress.
120 */
121 struct intel_crtc *new_crtc;
122
123 int type;
124 /*
125 * Intel hw has only one MUX where encoders could be clone, hence a
126 * simple flag is enough to compute the possible_clones mask.
127 */
128 bool cloneable;
129 bool connectors_active;
130 void (*hot_plug)(struct intel_encoder *);
131 bool (*compute_config)(struct intel_encoder *,
132 struct intel_crtc_config *);
133 void (*pre_pll_enable)(struct intel_encoder *);
134 void (*pre_enable)(struct intel_encoder *);
135 void (*enable)(struct intel_encoder *);
136 void (*mode_set)(struct intel_encoder *intel_encoder);
137 void (*disable)(struct intel_encoder *);
138 void (*post_disable)(struct intel_encoder *);
139 /* Read out the current hw state of this connector, returning true if
140 * the encoder is active. If the encoder is enabled it also set the pipe
141 * it is connected to in the pipe parameter. */
142 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
143 /* Reconstructs the equivalent mode flags for the current hardware
144 * state. This must be called _after_ display->get_pipe_config has
145 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
146 * be set correctly before calling this function. */
147 void (*get_config)(struct intel_encoder *,
148 struct intel_crtc_config *pipe_config);
149 int crtc_mask;
150 enum hpd_pin hpd_pin;
151 };
152
153 struct intel_panel {
154 struct drm_display_mode *fixed_mode;
155 int fitting_mode;
156 };
157
158 struct intel_connector {
159 struct drm_connector base;
160 /*
161 * The fixed encoder this connector is connected to.
162 */
163 struct intel_encoder *encoder;
164
165 /*
166 * The new encoder this connector will be driven. Only differs from
167 * encoder while a modeset is in progress.
168 */
169 struct intel_encoder *new_encoder;
170
171 /* Reads out the current hw, returning true if the connector is enabled
172 * and active (i.e. dpms ON state). */
173 bool (*get_hw_state)(struct intel_connector *);
174
175 /* Panel info for eDP and LVDS */
176 struct intel_panel panel;
177
178 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
179 struct edid *edid;
180
181 /* since POLL and HPD connectors may use the same HPD line keep the native
182 state of connector->polled in case hotplug storm detection changes it */
183 u8 polled;
184 };
185
186 typedef struct dpll {
187 /* given values */
188 int n;
189 int m1, m2;
190 int p1, p2;
191 /* derived values */
192 int dot;
193 int vco;
194 int m;
195 int p;
196 } intel_clock_t;
197
198 struct intel_crtc_config {
199 /**
200 * quirks - bitfield with hw state readout quirks
201 *
202 * For various reasons the hw state readout code might not be able to
203 * completely faithfully read out the current state. These cases are
204 * tracked with quirk flags so that fastboot and state checker can act
205 * accordingly.
206 */
207 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
208 unsigned long quirks;
209
210 struct drm_display_mode requested_mode;
211 struct drm_display_mode adjusted_mode;
212 /* Whether to set up the PCH/FDI. Note that we never allow sharing
213 * between pch encoders and cpu encoders. */
214 bool has_pch_encoder;
215
216 /* CPU Transcoder for the pipe. Currently this can only differ from the
217 * pipe on Haswell (where we have a special eDP transcoder). */
218 enum transcoder cpu_transcoder;
219
220 /*
221 * Use reduced/limited/broadcast rbg range, compressing from the full
222 * range fed into the crtcs.
223 */
224 bool limited_color_range;
225
226 /* DP has a bunch of special case unfortunately, so mark the pipe
227 * accordingly. */
228 bool has_dp_encoder;
229
230 /*
231 * Enable dithering, used when the selected pipe bpp doesn't match the
232 * plane bpp.
233 */
234 bool dither;
235
236 /* Controls for the clock computation, to override various stages. */
237 bool clock_set;
238
239 /* SDVO TV has a bunch of special case. To make multifunction encoders
240 * work correctly, we need to track this at runtime.*/
241 bool sdvo_tv_clock;
242
243 /*
244 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
245 * required. This is set in the 2nd loop of calling encoder's
246 * ->compute_config if the first pick doesn't work out.
247 */
248 bool bw_constrained;
249
250 /* Settings for the intel dpll used on pretty much everything but
251 * haswell. */
252 struct dpll dpll;
253
254 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
255 enum intel_dpll_id shared_dpll;
256
257 /* Actual register state of the dpll, for shared dpll cross-checking. */
258 struct intel_dpll_hw_state dpll_hw_state;
259
260 int pipe_bpp;
261 struct intel_link_m_n dp_m_n;
262
263 /*
264 * Frequence the dpll for the port should run at. Differs from the
265 * adjusted dotclock e.g. for DP or 12bpc hdmi mode.
266 */
267 int port_clock;
268
269 /* Used by SDVO (and if we ever fix it, HDMI). */
270 unsigned pixel_multiplier;
271
272 /* Panel fitter controls for gen2-gen4 + VLV */
273 struct {
274 u32 control;
275 u32 pgm_ratios;
276 u32 lvds_border_bits;
277 } gmch_pfit;
278
279 /* Panel fitter placement and size for Ironlake+ */
280 struct {
281 u32 pos;
282 u32 size;
283 bool enabled;
284 } pch_pfit;
285
286 /* FDI configuration, only valid if has_pch_encoder is set. */
287 int fdi_lanes;
288 struct intel_link_m_n fdi_m_n;
289
290 bool ips_enabled;
291 };
292
293 struct intel_crtc {
294 struct drm_crtc base;
295 enum pipe pipe;
296 enum plane plane;
297 u8 lut_r[256], lut_g[256], lut_b[256];
298 /*
299 * Whether the crtc and the connected output pipeline is active. Implies
300 * that crtc->enabled is set, i.e. the current mode configuration has
301 * some outputs connected to this crtc.
302 */
303 bool active;
304 bool eld_vld;
305 bool primary_disabled; /* is the crtc obscured by a plane? */
306 bool lowfreq_avail;
307 struct intel_overlay *overlay;
308 struct intel_unpin_work *unpin_work;
309
310 atomic_t unpin_work_count;
311
312 /* Display surface base address adjustement for pageflips. Note that on
313 * gen4+ this only adjusts up to a tile, offsets within a tile are
314 * handled in the hw itself (with the TILEOFF register). */
315 unsigned long dspaddr_offset;
316
317 struct drm_i915_gem_object *cursor_bo;
318 uint32_t cursor_addr;
319 int16_t cursor_x, cursor_y;
320 int16_t cursor_width, cursor_height;
321 bool cursor_visible;
322
323 struct intel_crtc_config config;
324
325 uint32_t ddi_pll_sel;
326
327 /* reset counter value when the last flip was submitted */
328 unsigned int reset_counter;
329
330 /* Access to these should be protected by dev_priv->irq_lock. */
331 bool cpu_fifo_underrun_disabled;
332 bool pch_fifo_underrun_disabled;
333 };
334
335 struct intel_plane_wm_parameters {
336 uint32_t horiz_pixels;
337 uint8_t bytes_per_pixel;
338 bool enabled;
339 bool scaled;
340 };
341
342 struct intel_plane {
343 struct drm_plane base;
344 int plane;
345 enum pipe pipe;
346 struct drm_i915_gem_object *obj;
347 bool can_scale;
348 int max_downscale;
349 u32 lut_r[1024], lut_g[1024], lut_b[1024];
350 int crtc_x, crtc_y;
351 unsigned int crtc_w, crtc_h;
352 uint32_t src_x, src_y;
353 uint32_t src_w, src_h;
354
355 /* Since we need to change the watermarks before/after
356 * enabling/disabling the planes, we need to store the parameters here
357 * as the other pieces of the struct may not reflect the values we want
358 * for the watermark calculations. Currently only Haswell uses this.
359 */
360 struct intel_plane_wm_parameters wm;
361
362 void (*update_plane)(struct drm_plane *plane,
363 struct drm_crtc *crtc,
364 struct drm_framebuffer *fb,
365 struct drm_i915_gem_object *obj,
366 int crtc_x, int crtc_y,
367 unsigned int crtc_w, unsigned int crtc_h,
368 uint32_t x, uint32_t y,
369 uint32_t src_w, uint32_t src_h);
370 void (*disable_plane)(struct drm_plane *plane,
371 struct drm_crtc *crtc);
372 int (*update_colorkey)(struct drm_plane *plane,
373 struct drm_intel_sprite_colorkey *key);
374 void (*get_colorkey)(struct drm_plane *plane,
375 struct drm_intel_sprite_colorkey *key);
376 };
377
378 struct intel_watermark_params {
379 unsigned long fifo_size;
380 unsigned long max_wm;
381 unsigned long default_wm;
382 unsigned long guard_size;
383 unsigned long cacheline_size;
384 };
385
386 struct cxsr_latency {
387 int is_desktop;
388 int is_ddr3;
389 unsigned long fsb_freq;
390 unsigned long mem_freq;
391 unsigned long display_sr;
392 unsigned long display_hpll_disable;
393 unsigned long cursor_sr;
394 unsigned long cursor_hpll_disable;
395 };
396
397 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
398 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
399 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
400 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
401 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
402
403 struct intel_hdmi {
404 u32 hdmi_reg;
405 int ddc_bus;
406 uint32_t color_range;
407 bool color_range_auto;
408 bool has_hdmi_sink;
409 bool has_audio;
410 enum hdmi_force_audio force_audio;
411 bool rgb_quant_range_selectable;
412 void (*write_infoframe)(struct drm_encoder *encoder,
413 enum hdmi_infoframe_type type,
414 const uint8_t *frame, ssize_t len);
415 void (*set_infoframes)(struct drm_encoder *encoder,
416 struct drm_display_mode *adjusted_mode);
417 };
418
419 #define DP_MAX_DOWNSTREAM_PORTS 0x10
420 #define DP_LINK_CONFIGURATION_SIZE 9
421
422 struct intel_dp {
423 uint32_t output_reg;
424 uint32_t aux_ch_ctl_reg;
425 uint32_t DP;
426 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
427 bool has_audio;
428 enum hdmi_force_audio force_audio;
429 uint32_t color_range;
430 bool color_range_auto;
431 uint8_t link_bw;
432 uint8_t lane_count;
433 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
434 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
435 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
436 struct i2c_adapter adapter;
437 struct i2c_algo_dp_aux_data algo;
438 uint8_t train_set[4];
439 int panel_power_up_delay;
440 int panel_power_down_delay;
441 int panel_power_cycle_delay;
442 int backlight_on_delay;
443 int backlight_off_delay;
444 struct delayed_work panel_vdd_work;
445 bool want_panel_vdd;
446 bool psr_setup_done;
447 struct intel_connector *attached_connector;
448 };
449
450 struct intel_digital_port {
451 struct intel_encoder base;
452 enum port port;
453 u32 saved_port_bits;
454 struct intel_dp dp;
455 struct intel_hdmi hdmi;
456 };
457
458 static inline int
459 vlv_dport_to_channel(struct intel_digital_port *dport)
460 {
461 switch (dport->port) {
462 case PORT_B:
463 return 0;
464 case PORT_C:
465 return 1;
466 default:
467 BUG();
468 }
469 }
470
471 static inline struct drm_crtc *
472 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
473 {
474 struct drm_i915_private *dev_priv = dev->dev_private;
475 return dev_priv->pipe_to_crtc_mapping[pipe];
476 }
477
478 static inline struct drm_crtc *
479 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
480 {
481 struct drm_i915_private *dev_priv = dev->dev_private;
482 return dev_priv->plane_to_crtc_mapping[plane];
483 }
484
485 struct intel_unpin_work {
486 struct work_struct work;
487 struct drm_crtc *crtc;
488 struct drm_i915_gem_object *old_fb_obj;
489 struct drm_i915_gem_object *pending_flip_obj;
490 struct drm_pending_vblank_event *event;
491 atomic_t pending;
492 #define INTEL_FLIP_INACTIVE 0
493 #define INTEL_FLIP_PENDING 1
494 #define INTEL_FLIP_COMPLETE 2
495 bool enable_stall_check;
496 };
497
498 int intel_pch_rawclk(struct drm_device *dev);
499
500 int intel_connector_update_modes(struct drm_connector *connector,
501 struct edid *edid);
502 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
503
504 extern void intel_attach_force_audio_property(struct drm_connector *connector);
505 extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
506
507 extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
508 extern void intel_crt_init(struct drm_device *dev);
509 extern void intel_hdmi_init(struct drm_device *dev,
510 int hdmi_reg, enum port port);
511 extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
512 struct intel_connector *intel_connector);
513 extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
514 extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
515 struct intel_crtc_config *pipe_config);
516 extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
517 bool is_sdvob);
518 extern void intel_dvo_init(struct drm_device *dev);
519 extern void intel_tv_init(struct drm_device *dev);
520 extern void intel_mark_busy(struct drm_device *dev);
521 extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
522 struct intel_ring_buffer *ring);
523 extern void intel_mark_idle(struct drm_device *dev);
524 extern void intel_lvds_init(struct drm_device *dev);
525 extern bool intel_is_dual_link_lvds(struct drm_device *dev);
526 extern void intel_dp_init(struct drm_device *dev, int output_reg,
527 enum port port);
528 extern bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
529 struct intel_connector *intel_connector);
530 extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
531 extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
532 extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
533 extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
534 extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
535 extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
536 extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
537 extern bool intel_dp_compute_config(struct intel_encoder *encoder,
538 struct intel_crtc_config *pipe_config);
539 extern bool intel_dpd_is_edp(struct drm_device *dev);
540 extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
541 extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
542 extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
543 extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
544 extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
545 extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
546 extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
547 extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
548 enum plane plane);
549
550 /* intel_panel.c */
551 extern int intel_panel_init(struct intel_panel *panel,
552 struct drm_display_mode *fixed_mode);
553 extern void intel_panel_fini(struct intel_panel *panel);
554
555 extern void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
556 struct drm_display_mode *adjusted_mode);
557 extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
558 struct intel_crtc_config *pipe_config,
559 int fitting_mode);
560 extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
561 struct intel_crtc_config *pipe_config,
562 int fitting_mode);
563 extern void intel_panel_set_backlight(struct drm_device *dev,
564 u32 level, u32 max);
565 extern int intel_panel_setup_backlight(struct drm_connector *connector);
566 extern void intel_panel_enable_backlight(struct drm_device *dev,
567 enum pipe pipe);
568 extern void intel_panel_disable_backlight(struct drm_device *dev);
569 extern void intel_panel_destroy_backlight(struct drm_device *dev);
570 extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
571
572 struct intel_set_config {
573 struct drm_encoder **save_connector_encoders;
574 struct drm_crtc **save_encoder_crtcs;
575
576 bool fb_changed;
577 bool mode_changed;
578 };
579
580 extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
581 extern void intel_crtc_load_lut(struct drm_crtc *crtc);
582 extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
583 extern void intel_encoder_destroy(struct drm_encoder *encoder);
584 extern void intel_connector_dpms(struct drm_connector *, int mode);
585 extern bool intel_connector_get_hw_state(struct intel_connector *connector);
586 extern void intel_modeset_check_state(struct drm_device *dev);
587 extern void intel_plane_restore(struct drm_plane *plane);
588 extern void intel_plane_disable(struct drm_plane *plane);
589
590
591 static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
592 {
593 return to_intel_connector(connector)->encoder;
594 }
595
596 static inline struct intel_digital_port *
597 enc_to_dig_port(struct drm_encoder *encoder)
598 {
599 return container_of(encoder, struct intel_digital_port, base.base);
600 }
601
602 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
603 {
604 return &enc_to_dig_port(encoder)->dp;
605 }
606
607 static inline struct intel_digital_port *
608 dp_to_dig_port(struct intel_dp *intel_dp)
609 {
610 return container_of(intel_dp, struct intel_digital_port, dp);
611 }
612
613 static inline struct intel_digital_port *
614 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
615 {
616 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
617 }
618
619 bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
620 struct intel_digital_port *port);
621
622 extern void intel_connector_attach_encoder(struct intel_connector *connector,
623 struct intel_encoder *encoder);
624 extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
625
626 extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
627 struct drm_crtc *crtc);
628 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
629 struct drm_file *file_priv);
630 extern enum transcoder
631 intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
632 enum pipe pipe);
633 extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
634 extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
635 extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
636 extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
637
638 struct intel_load_detect_pipe {
639 struct drm_framebuffer *release_fb;
640 bool load_detect_temp;
641 int dpms_mode;
642 };
643 extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
644 struct drm_display_mode *mode,
645 struct intel_load_detect_pipe *old);
646 extern void intel_release_load_detect_pipe(struct drm_connector *connector,
647 struct intel_load_detect_pipe *old);
648
649 extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
650 u16 blue, int regno);
651 extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
652 u16 *blue, int regno);
653
654 extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
655 struct drm_i915_gem_object *obj,
656 struct intel_ring_buffer *pipelined);
657 extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
658
659 extern int intel_framebuffer_init(struct drm_device *dev,
660 struct intel_framebuffer *ifb,
661 struct drm_mode_fb_cmd2 *mode_cmd,
662 struct drm_i915_gem_object *obj);
663 extern void intel_framebuffer_fini(struct intel_framebuffer *fb);
664 extern int intel_fbdev_init(struct drm_device *dev);
665 extern void intel_fbdev_initial_config(struct drm_device *dev);
666 extern void intel_fbdev_fini(struct drm_device *dev);
667 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
668 extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
669 extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
670 extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
671
672 extern void intel_setup_overlay(struct drm_device *dev);
673 extern void intel_cleanup_overlay(struct drm_device *dev);
674 extern int intel_overlay_switch_off(struct intel_overlay *overlay);
675 extern int intel_overlay_put_image(struct drm_device *dev, void *data,
676 struct drm_file *file_priv);
677 extern int intel_overlay_attrs(struct drm_device *dev, void *data,
678 struct drm_file *file_priv);
679
680 extern void intel_fb_output_poll_changed(struct drm_device *dev);
681 extern void intel_fb_restore_mode(struct drm_device *dev);
682
683 struct intel_shared_dpll *
684 intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
685
686 void assert_shared_dpll(struct drm_i915_private *dev_priv,
687 struct intel_shared_dpll *pll,
688 bool state);
689 #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
690 #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
691 void assert_pll(struct drm_i915_private *dev_priv,
692 enum pipe pipe, bool state);
693 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
694 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
695 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
696 enum pipe pipe, bool state);
697 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
698 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
699 extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
700 bool state);
701 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
702 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
703
704 extern void intel_init_clock_gating(struct drm_device *dev);
705 extern void intel_suspend_hw(struct drm_device *dev);
706 extern void intel_write_eld(struct drm_encoder *encoder,
707 struct drm_display_mode *mode);
708 extern void intel_prepare_ddi(struct drm_device *dev);
709 extern void hsw_fdi_link_train(struct drm_crtc *crtc);
710 extern void intel_ddi_init(struct drm_device *dev, enum port port);
711
712 /* For use by IVB LP watermark workaround in intel_sprite.c */
713 extern void intel_update_watermarks(struct drm_device *dev);
714 extern void intel_update_sprite_watermarks(struct drm_plane *plane,
715 struct drm_crtc *crtc,
716 uint32_t sprite_width, int pixel_size,
717 bool enabled, bool scaled);
718
719 extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
720 unsigned int tiling_mode,
721 unsigned int bpp,
722 unsigned int pitch);
723
724 extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
725 struct drm_file *file_priv);
726 extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
727 struct drm_file *file_priv);
728
729 /* Power-related functions, located in intel_pm.c */
730 extern void intel_init_pm(struct drm_device *dev);
731 /* FBC */
732 extern bool intel_fbc_enabled(struct drm_device *dev);
733 extern void intel_update_fbc(struct drm_device *dev);
734 /* IPS */
735 extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
736 extern void intel_gpu_ips_teardown(void);
737
738 /* Power well */
739 extern int i915_init_power_well(struct drm_device *dev);
740 extern void i915_remove_power_well(struct drm_device *dev);
741
742 extern bool intel_display_power_enabled(struct drm_device *dev,
743 enum intel_display_power_domain domain);
744 extern void intel_init_power_well(struct drm_device *dev);
745 extern void intel_set_power_well(struct drm_device *dev, bool enable);
746 extern void intel_enable_gt_powersave(struct drm_device *dev);
747 extern void intel_disable_gt_powersave(struct drm_device *dev);
748 extern void ironlake_teardown_rc6(struct drm_device *dev);
749 void gen6_update_ring_freq(struct drm_device *dev);
750
751 extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
752 enum pipe *pipe);
753 extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
754 extern void intel_ddi_pll_init(struct drm_device *dev);
755 extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
756 extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
757 enum transcoder cpu_transcoder);
758 extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
759 extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
760 extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
761 extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
762 extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
763 extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
764 extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
765 extern bool
766 intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
767 extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
768
769 extern void intel_display_handle_reset(struct drm_device *dev);
770 extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
771 enum pipe pipe,
772 bool enable);
773 extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
774 enum transcoder pch_transcoder,
775 bool enable);
776
777 extern void intel_edp_psr_enable(struct intel_dp *intel_dp);
778 extern void intel_edp_psr_disable(struct intel_dp *intel_dp);
779 extern void intel_edp_psr_update(struct drm_device *dev);
780 extern void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
781 bool switch_to_fclk, bool allow_power_down);
782 extern void hsw_restore_lcpll(struct drm_i915_private *dev_priv);
783 extern void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
784 extern void ilk_disable_gt_irq(struct drm_i915_private *dev_priv,
785 uint32_t mask);
786 extern void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
787 extern void snb_disable_pm_irq(struct drm_i915_private *dev_priv,
788 uint32_t mask);
789 extern void hsw_enable_pc8_work(struct work_struct *__work);
790 extern void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
791 extern void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
792 extern void hsw_pc8_disable_interrupts(struct drm_device *dev);
793 extern void hsw_pc8_restore_interrupts(struct drm_device *dev);
794 extern void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
795 extern void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
796 extern void i915_disable_vga_mem(struct drm_device *dev);
797
798 #endif /* __INTEL_DRV_H__ */
This page took 0.096831 seconds and 6 git commands to generate.