drm/i915: enable intel_lvds->pre_pll_enable for ilk+, too
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_lvds.c
1 /*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 */
29
30 #include <acpi/button.h>
31 #include <linux/dmi.h>
32 #include <linux/i2c.h>
33 #include <linux/slab.h>
34 #include <drm/drmP.h>
35 #include <drm/drm_crtc.h>
36 #include <drm/drm_edid.h>
37 #include "intel_drv.h"
38 #include <drm/i915_drm.h>
39 #include "i915_drv.h"
40 #include <linux/acpi.h>
41
42 /* Private structure for the integrated LVDS support */
43 struct intel_lvds_connector {
44 struct intel_connector base;
45
46 struct notifier_block lid_notifier;
47 };
48
49 struct intel_lvds_encoder {
50 struct intel_encoder base;
51
52 u32 pfit_control;
53 u32 pfit_pgm_ratios;
54 bool pfit_dirty;
55 bool is_dual_link;
56 u32 reg;
57
58 struct intel_lvds_connector *attached_connector;
59 };
60
61 static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
62 {
63 return container_of(encoder, struct intel_lvds_encoder, base.base);
64 }
65
66 static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector)
67 {
68 return container_of(connector, struct intel_lvds_connector, base.base);
69 }
70
71 static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
72 enum pipe *pipe)
73 {
74 struct drm_device *dev = encoder->base.dev;
75 struct drm_i915_private *dev_priv = dev->dev_private;
76 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
77 u32 tmp;
78
79 tmp = I915_READ(lvds_encoder->reg);
80
81 if (!(tmp & LVDS_PORT_EN))
82 return false;
83
84 if (HAS_PCH_CPT(dev))
85 *pipe = PORT_TO_PIPE_CPT(tmp);
86 else
87 *pipe = PORT_TO_PIPE(tmp);
88
89 return true;
90 }
91
92 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
93 * This is an exception to the general rule that mode_set doesn't turn
94 * things on.
95 */
96 static void intel_pre_pll_enable_lvds(struct intel_encoder *encoder)
97 {
98 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
99 struct drm_device *dev = encoder->base.dev;
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
102 struct drm_display_mode *fixed_mode =
103 lvds_encoder->attached_connector->base.panel.fixed_mode;
104 int pipe = intel_crtc->pipe;
105 u32 temp;
106
107 temp = I915_READ(lvds_encoder->reg);
108 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
109
110 if (HAS_PCH_CPT(dev)) {
111 temp &= ~PORT_TRANS_SEL_MASK;
112 temp |= PORT_TRANS_SEL_CPT(pipe);
113 } else {
114 if (pipe == 1) {
115 temp |= LVDS_PIPEB_SELECT;
116 } else {
117 temp &= ~LVDS_PIPEB_SELECT;
118 }
119 }
120
121 /* set the corresponsding LVDS_BORDER bit */
122 temp |= dev_priv->lvds_border_bits;
123 /* Set the B0-B3 data pairs corresponding to whether we're going to
124 * set the DPLLs for dual-channel mode or not.
125 */
126 if (lvds_encoder->is_dual_link)
127 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
128 else
129 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
130
131 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
132 * appropriately here, but we need to look more thoroughly into how
133 * panels behave in the two modes.
134 */
135
136 /* Set the dithering flag on LVDS as needed, note that there is no
137 * special lvds dither control bit on pch-split platforms, dithering is
138 * only controlled through the PIPECONF reg. */
139 if (INTEL_INFO(dev)->gen == 4) {
140 if (dev_priv->lvds_dither)
141 temp |= LVDS_ENABLE_DITHER;
142 else
143 temp &= ~LVDS_ENABLE_DITHER;
144 }
145 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
146 if (fixed_mode->flags & DRM_MODE_FLAG_NHSYNC)
147 temp |= LVDS_HSYNC_POLARITY;
148 if (fixed_mode->flags & DRM_MODE_FLAG_NVSYNC)
149 temp |= LVDS_VSYNC_POLARITY;
150
151 I915_WRITE(lvds_encoder->reg, temp);
152 }
153
154 /**
155 * Sets the power state for the panel.
156 */
157 static void intel_enable_lvds(struct intel_encoder *encoder)
158 {
159 struct drm_device *dev = encoder->base.dev;
160 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
161 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
162 struct drm_i915_private *dev_priv = dev->dev_private;
163 u32 ctl_reg, stat_reg;
164
165 if (HAS_PCH_SPLIT(dev)) {
166 ctl_reg = PCH_PP_CONTROL;
167 stat_reg = PCH_PP_STATUS;
168 } else {
169 ctl_reg = PP_CONTROL;
170 stat_reg = PP_STATUS;
171 }
172
173 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN);
174
175 if (lvds_encoder->pfit_dirty) {
176 /*
177 * Enable automatic panel scaling so that non-native modes
178 * fill the screen. The panel fitter should only be
179 * adjusted whilst the pipe is disabled, according to
180 * register description and PRM.
181 */
182 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
183 lvds_encoder->pfit_control,
184 lvds_encoder->pfit_pgm_ratios);
185
186 I915_WRITE(PFIT_PGM_RATIOS, lvds_encoder->pfit_pgm_ratios);
187 I915_WRITE(PFIT_CONTROL, lvds_encoder->pfit_control);
188 lvds_encoder->pfit_dirty = false;
189 }
190
191 I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
192 POSTING_READ(lvds_encoder->reg);
193 if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
194 DRM_ERROR("timed out waiting for panel to power on\n");
195
196 intel_panel_enable_backlight(dev, intel_crtc->pipe);
197 }
198
199 static void intel_disable_lvds(struct intel_encoder *encoder)
200 {
201 struct drm_device *dev = encoder->base.dev;
202 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
203 struct drm_i915_private *dev_priv = dev->dev_private;
204 u32 ctl_reg, stat_reg;
205
206 if (HAS_PCH_SPLIT(dev)) {
207 ctl_reg = PCH_PP_CONTROL;
208 stat_reg = PCH_PP_STATUS;
209 } else {
210 ctl_reg = PP_CONTROL;
211 stat_reg = PP_STATUS;
212 }
213
214 intel_panel_disable_backlight(dev);
215
216 I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
217 if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
218 DRM_ERROR("timed out waiting for panel to power off\n");
219
220 if (lvds_encoder->pfit_control) {
221 I915_WRITE(PFIT_CONTROL, 0);
222 lvds_encoder->pfit_dirty = true;
223 }
224
225 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN);
226 POSTING_READ(lvds_encoder->reg);
227 }
228
229 static int intel_lvds_mode_valid(struct drm_connector *connector,
230 struct drm_display_mode *mode)
231 {
232 struct intel_connector *intel_connector = to_intel_connector(connector);
233 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
234
235 if (mode->hdisplay > fixed_mode->hdisplay)
236 return MODE_PANEL;
237 if (mode->vdisplay > fixed_mode->vdisplay)
238 return MODE_PANEL;
239
240 return MODE_OK;
241 }
242
243 static void
244 centre_horizontally(struct drm_display_mode *mode,
245 int width)
246 {
247 u32 border, sync_pos, blank_width, sync_width;
248
249 /* keep the hsync and hblank widths constant */
250 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
251 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
252 sync_pos = (blank_width - sync_width + 1) / 2;
253
254 border = (mode->hdisplay - width + 1) / 2;
255 border += border & 1; /* make the border even */
256
257 mode->crtc_hdisplay = width;
258 mode->crtc_hblank_start = width + border;
259 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
260
261 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
262 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
263
264 mode->private_flags |= INTEL_MODE_CRTC_TIMINGS_SET;
265 }
266
267 static void
268 centre_vertically(struct drm_display_mode *mode,
269 int height)
270 {
271 u32 border, sync_pos, blank_width, sync_width;
272
273 /* keep the vsync and vblank widths constant */
274 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
275 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
276 sync_pos = (blank_width - sync_width + 1) / 2;
277
278 border = (mode->vdisplay - height + 1) / 2;
279
280 mode->crtc_vdisplay = height;
281 mode->crtc_vblank_start = height + border;
282 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
283
284 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
285 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
286
287 mode->private_flags |= INTEL_MODE_CRTC_TIMINGS_SET;
288 }
289
290 static inline u32 panel_fitter_scaling(u32 source, u32 target)
291 {
292 /*
293 * Floating point operation is not supported. So the FACTOR
294 * is defined, which can avoid the floating point computation
295 * when calculating the panel ratio.
296 */
297 #define ACCURACY 12
298 #define FACTOR (1 << ACCURACY)
299 u32 ratio = source * FACTOR / target;
300 return (FACTOR * ratio + FACTOR/2) / FACTOR;
301 }
302
303 static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
304 const struct drm_display_mode *mode,
305 struct drm_display_mode *adjusted_mode)
306 {
307 struct drm_device *dev = encoder->dev;
308 struct drm_i915_private *dev_priv = dev->dev_private;
309 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(encoder);
310 struct intel_connector *intel_connector =
311 &lvds_encoder->attached_connector->base;
312 struct intel_crtc *intel_crtc = lvds_encoder->base.new_crtc;
313 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
314 int pipe;
315
316 /* Should never happen!! */
317 if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
318 DRM_ERROR("Can't support LVDS on pipe A\n");
319 return false;
320 }
321
322 if (intel_encoder_check_is_cloned(&lvds_encoder->base))
323 return false;
324
325 /*
326 * We have timings from the BIOS for the panel, put them in
327 * to the adjusted mode. The CRTC will be set up for this mode,
328 * with the panel scaling set up to source from the H/VDisplay
329 * of the original mode.
330 */
331 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
332 adjusted_mode);
333
334 if (HAS_PCH_SPLIT(dev)) {
335 intel_pch_panel_fitting(dev,
336 intel_connector->panel.fitting_mode,
337 mode, adjusted_mode);
338 return true;
339 }
340
341 /* Native modes don't need fitting */
342 if (adjusted_mode->hdisplay == mode->hdisplay &&
343 adjusted_mode->vdisplay == mode->vdisplay)
344 goto out;
345
346 /* 965+ wants fuzzy fitting */
347 if (INTEL_INFO(dev)->gen >= 4)
348 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
349 PFIT_FILTER_FUZZY);
350
351 /*
352 * Enable automatic panel scaling for non-native modes so that they fill
353 * the screen. Should be enabled before the pipe is enabled, according
354 * to register description and PRM.
355 * Change the value here to see the borders for debugging
356 */
357 for_each_pipe(pipe)
358 I915_WRITE(BCLRPAT(pipe), 0);
359
360 drm_mode_set_crtcinfo(adjusted_mode, 0);
361
362 switch (intel_connector->panel.fitting_mode) {
363 case DRM_MODE_SCALE_CENTER:
364 /*
365 * For centered modes, we have to calculate border widths &
366 * heights and modify the values programmed into the CRTC.
367 */
368 centre_horizontally(adjusted_mode, mode->hdisplay);
369 centre_vertically(adjusted_mode, mode->vdisplay);
370 border = LVDS_BORDER_ENABLE;
371 break;
372
373 case DRM_MODE_SCALE_ASPECT:
374 /* Scale but preserve the aspect ratio */
375 if (INTEL_INFO(dev)->gen >= 4) {
376 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
377 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
378
379 /* 965+ is easy, it does everything in hw */
380 if (scaled_width > scaled_height)
381 pfit_control |= PFIT_ENABLE | PFIT_SCALING_PILLAR;
382 else if (scaled_width < scaled_height)
383 pfit_control |= PFIT_ENABLE | PFIT_SCALING_LETTER;
384 else if (adjusted_mode->hdisplay != mode->hdisplay)
385 pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
386 } else {
387 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
388 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
389 /*
390 * For earlier chips we have to calculate the scaling
391 * ratio by hand and program it into the
392 * PFIT_PGM_RATIO register
393 */
394 if (scaled_width > scaled_height) { /* pillar */
395 centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
396
397 border = LVDS_BORDER_ENABLE;
398 if (mode->vdisplay != adjusted_mode->vdisplay) {
399 u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
400 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
401 bits << PFIT_VERT_SCALE_SHIFT);
402 pfit_control |= (PFIT_ENABLE |
403 VERT_INTERP_BILINEAR |
404 HORIZ_INTERP_BILINEAR);
405 }
406 } else if (scaled_width < scaled_height) { /* letter */
407 centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
408
409 border = LVDS_BORDER_ENABLE;
410 if (mode->hdisplay != adjusted_mode->hdisplay) {
411 u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
412 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
413 bits << PFIT_VERT_SCALE_SHIFT);
414 pfit_control |= (PFIT_ENABLE |
415 VERT_INTERP_BILINEAR |
416 HORIZ_INTERP_BILINEAR);
417 }
418 } else
419 /* Aspects match, Let hw scale both directions */
420 pfit_control |= (PFIT_ENABLE |
421 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
422 VERT_INTERP_BILINEAR |
423 HORIZ_INTERP_BILINEAR);
424 }
425 break;
426
427 case DRM_MODE_SCALE_FULLSCREEN:
428 /*
429 * Full scaling, even if it changes the aspect ratio.
430 * Fortunately this is all done for us in hw.
431 */
432 if (mode->vdisplay != adjusted_mode->vdisplay ||
433 mode->hdisplay != adjusted_mode->hdisplay) {
434 pfit_control |= PFIT_ENABLE;
435 if (INTEL_INFO(dev)->gen >= 4)
436 pfit_control |= PFIT_SCALING_AUTO;
437 else
438 pfit_control |= (VERT_AUTO_SCALE |
439 VERT_INTERP_BILINEAR |
440 HORIZ_AUTO_SCALE |
441 HORIZ_INTERP_BILINEAR);
442 }
443 break;
444
445 default:
446 break;
447 }
448
449 out:
450 /* If not enabling scaling, be consistent and always use 0. */
451 if ((pfit_control & PFIT_ENABLE) == 0) {
452 pfit_control = 0;
453 pfit_pgm_ratios = 0;
454 }
455
456 /* Make sure pre-965 set dither correctly */
457 if (INTEL_INFO(dev)->gen < 4 && dev_priv->lvds_dither)
458 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
459
460 if (pfit_control != lvds_encoder->pfit_control ||
461 pfit_pgm_ratios != lvds_encoder->pfit_pgm_ratios) {
462 lvds_encoder->pfit_control = pfit_control;
463 lvds_encoder->pfit_pgm_ratios = pfit_pgm_ratios;
464 lvds_encoder->pfit_dirty = true;
465 }
466 dev_priv->lvds_border_bits = border;
467
468 /*
469 * XXX: It would be nice to support lower refresh rates on the
470 * panels to reduce power consumption, and perhaps match the
471 * user's requested refresh rate.
472 */
473
474 return true;
475 }
476
477 static void intel_lvds_mode_set(struct drm_encoder *encoder,
478 struct drm_display_mode *mode,
479 struct drm_display_mode *adjusted_mode)
480 {
481 /*
482 * The LVDS pin pair will already have been turned on in the
483 * intel_crtc_mode_set since it has a large impact on the DPLL
484 * settings.
485 */
486 }
487
488 /**
489 * Detect the LVDS connection.
490 *
491 * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
492 * connected and closed means disconnected. We also send hotplug events as
493 * needed, using lid status notification from the input layer.
494 */
495 static enum drm_connector_status
496 intel_lvds_detect(struct drm_connector *connector, bool force)
497 {
498 struct drm_device *dev = connector->dev;
499 enum drm_connector_status status;
500
501 status = intel_panel_detect(dev);
502 if (status != connector_status_unknown)
503 return status;
504
505 return connector_status_connected;
506 }
507
508 /**
509 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
510 */
511 static int intel_lvds_get_modes(struct drm_connector *connector)
512 {
513 struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector);
514 struct drm_device *dev = connector->dev;
515 struct drm_display_mode *mode;
516
517 /* use cached edid if we have one */
518 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
519 return drm_add_edid_modes(connector, lvds_connector->base.edid);
520
521 mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode);
522 if (mode == NULL)
523 return 0;
524
525 drm_mode_probed_add(connector, mode);
526 return 1;
527 }
528
529 static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
530 {
531 DRM_INFO("Skipping forced modeset for %s\n", id->ident);
532 return 1;
533 }
534
535 /* The GPU hangs up on these systems if modeset is performed on LID open */
536 static const struct dmi_system_id intel_no_modeset_on_lid[] = {
537 {
538 .callback = intel_no_modeset_on_lid_dmi_callback,
539 .ident = "Toshiba Tecra A11",
540 .matches = {
541 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
542 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
543 },
544 },
545
546 { } /* terminating entry */
547 };
548
549 /*
550 * Lid events. Note the use of 'modeset_on_lid':
551 * - we set it on lid close, and reset it on open
552 * - we use it as a "only once" bit (ie we ignore
553 * duplicate events where it was already properly
554 * set/reset)
555 * - the suspend/resume paths will also set it to
556 * zero, since they restore the mode ("lid open").
557 */
558 static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
559 void *unused)
560 {
561 struct intel_lvds_connector *lvds_connector =
562 container_of(nb, struct intel_lvds_connector, lid_notifier);
563 struct drm_connector *connector = &lvds_connector->base.base;
564 struct drm_device *dev = connector->dev;
565 struct drm_i915_private *dev_priv = dev->dev_private;
566
567 if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
568 return NOTIFY_OK;
569
570 /*
571 * check and update the status of LVDS connector after receiving
572 * the LID nofication event.
573 */
574 connector->status = connector->funcs->detect(connector, false);
575
576 /* Don't force modeset on machines where it causes a GPU lockup */
577 if (dmi_check_system(intel_no_modeset_on_lid))
578 return NOTIFY_OK;
579 if (!acpi_lid_open()) {
580 dev_priv->modeset_on_lid = 1;
581 return NOTIFY_OK;
582 }
583
584 if (!dev_priv->modeset_on_lid)
585 return NOTIFY_OK;
586
587 dev_priv->modeset_on_lid = 0;
588
589 mutex_lock(&dev->mode_config.mutex);
590 intel_modeset_setup_hw_state(dev, true);
591 mutex_unlock(&dev->mode_config.mutex);
592
593 return NOTIFY_OK;
594 }
595
596 /**
597 * intel_lvds_destroy - unregister and free LVDS structures
598 * @connector: connector to free
599 *
600 * Unregister the DDC bus for this connector then free the driver private
601 * structure.
602 */
603 static void intel_lvds_destroy(struct drm_connector *connector)
604 {
605 struct intel_lvds_connector *lvds_connector =
606 to_lvds_connector(connector);
607
608 if (lvds_connector->lid_notifier.notifier_call)
609 acpi_lid_notifier_unregister(&lvds_connector->lid_notifier);
610
611 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
612 kfree(lvds_connector->base.edid);
613
614 intel_panel_destroy_backlight(connector->dev);
615 intel_panel_fini(&lvds_connector->base.panel);
616
617 drm_sysfs_connector_remove(connector);
618 drm_connector_cleanup(connector);
619 kfree(connector);
620 }
621
622 static int intel_lvds_set_property(struct drm_connector *connector,
623 struct drm_property *property,
624 uint64_t value)
625 {
626 struct intel_connector *intel_connector = to_intel_connector(connector);
627 struct drm_device *dev = connector->dev;
628
629 if (property == dev->mode_config.scaling_mode_property) {
630 struct drm_crtc *crtc;
631
632 if (value == DRM_MODE_SCALE_NONE) {
633 DRM_DEBUG_KMS("no scaling not supported\n");
634 return -EINVAL;
635 }
636
637 if (intel_connector->panel.fitting_mode == value) {
638 /* the LVDS scaling property is not changed */
639 return 0;
640 }
641 intel_connector->panel.fitting_mode = value;
642
643 crtc = intel_attached_encoder(connector)->base.crtc;
644 if (crtc && crtc->enabled) {
645 /*
646 * If the CRTC is enabled, the display will be changed
647 * according to the new panel fitting mode.
648 */
649 intel_set_mode(crtc, &crtc->mode,
650 crtc->x, crtc->y, crtc->fb);
651 }
652 }
653
654 return 0;
655 }
656
657 static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
658 .mode_fixup = intel_lvds_mode_fixup,
659 .mode_set = intel_lvds_mode_set,
660 .disable = intel_encoder_noop,
661 };
662
663 static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
664 .get_modes = intel_lvds_get_modes,
665 .mode_valid = intel_lvds_mode_valid,
666 .best_encoder = intel_best_encoder,
667 };
668
669 static const struct drm_connector_funcs intel_lvds_connector_funcs = {
670 .dpms = intel_connector_dpms,
671 .detect = intel_lvds_detect,
672 .fill_modes = drm_helper_probe_single_connector_modes,
673 .set_property = intel_lvds_set_property,
674 .destroy = intel_lvds_destroy,
675 };
676
677 static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
678 .destroy = intel_encoder_destroy,
679 };
680
681 static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
682 {
683 DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
684 return 1;
685 }
686
687 /* These systems claim to have LVDS, but really don't */
688 static const struct dmi_system_id intel_no_lvds[] = {
689 {
690 .callback = intel_no_lvds_dmi_callback,
691 .ident = "Apple Mac Mini (Core series)",
692 .matches = {
693 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
694 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
695 },
696 },
697 {
698 .callback = intel_no_lvds_dmi_callback,
699 .ident = "Apple Mac Mini (Core 2 series)",
700 .matches = {
701 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
702 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
703 },
704 },
705 {
706 .callback = intel_no_lvds_dmi_callback,
707 .ident = "MSI IM-945GSE-A",
708 .matches = {
709 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
710 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
711 },
712 },
713 {
714 .callback = intel_no_lvds_dmi_callback,
715 .ident = "Dell Studio Hybrid",
716 .matches = {
717 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
718 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
719 },
720 },
721 {
722 .callback = intel_no_lvds_dmi_callback,
723 .ident = "Dell OptiPlex FX170",
724 .matches = {
725 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
726 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
727 },
728 },
729 {
730 .callback = intel_no_lvds_dmi_callback,
731 .ident = "AOpen Mini PC",
732 .matches = {
733 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
734 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
735 },
736 },
737 {
738 .callback = intel_no_lvds_dmi_callback,
739 .ident = "AOpen Mini PC MP915",
740 .matches = {
741 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
742 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
743 },
744 },
745 {
746 .callback = intel_no_lvds_dmi_callback,
747 .ident = "AOpen i915GMm-HFS",
748 .matches = {
749 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
750 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
751 },
752 },
753 {
754 .callback = intel_no_lvds_dmi_callback,
755 .ident = "AOpen i45GMx-I",
756 .matches = {
757 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
758 DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
759 },
760 },
761 {
762 .callback = intel_no_lvds_dmi_callback,
763 .ident = "Aopen i945GTt-VFA",
764 .matches = {
765 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
766 },
767 },
768 {
769 .callback = intel_no_lvds_dmi_callback,
770 .ident = "Clientron U800",
771 .matches = {
772 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
773 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
774 },
775 },
776 {
777 .callback = intel_no_lvds_dmi_callback,
778 .ident = "Clientron E830",
779 .matches = {
780 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
781 DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
782 },
783 },
784 {
785 .callback = intel_no_lvds_dmi_callback,
786 .ident = "Asus EeeBox PC EB1007",
787 .matches = {
788 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
789 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
790 },
791 },
792 {
793 .callback = intel_no_lvds_dmi_callback,
794 .ident = "Asus AT5NM10T-I",
795 .matches = {
796 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
797 DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
798 },
799 },
800 {
801 .callback = intel_no_lvds_dmi_callback,
802 .ident = "Hewlett-Packard HP t5740e Thin Client",
803 .matches = {
804 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
805 DMI_MATCH(DMI_PRODUCT_NAME, "HP t5740e Thin Client"),
806 },
807 },
808 {
809 .callback = intel_no_lvds_dmi_callback,
810 .ident = "Hewlett-Packard t5745",
811 .matches = {
812 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
813 DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
814 },
815 },
816 {
817 .callback = intel_no_lvds_dmi_callback,
818 .ident = "Hewlett-Packard st5747",
819 .matches = {
820 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
821 DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
822 },
823 },
824 {
825 .callback = intel_no_lvds_dmi_callback,
826 .ident = "MSI Wind Box DC500",
827 .matches = {
828 DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
829 DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
830 },
831 },
832 {
833 .callback = intel_no_lvds_dmi_callback,
834 .ident = "ZOTAC ZBOXSD-ID12/ID13",
835 .matches = {
836 DMI_MATCH(DMI_BOARD_VENDOR, "ZOTAC"),
837 DMI_MATCH(DMI_BOARD_NAME, "ZBOXSD-ID12/ID13"),
838 },
839 },
840 {
841 .callback = intel_no_lvds_dmi_callback,
842 .ident = "Gigabyte GA-D525TUD",
843 .matches = {
844 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
845 DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
846 },
847 },
848 {
849 .callback = intel_no_lvds_dmi_callback,
850 .ident = "Supermicro X7SPA-H",
851 .matches = {
852 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
853 DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
854 },
855 },
856
857 { } /* terminating entry */
858 };
859
860 /**
861 * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
862 * @dev: drm device
863 * @connector: LVDS connector
864 *
865 * Find the reduced downclock for LVDS in EDID.
866 */
867 static void intel_find_lvds_downclock(struct drm_device *dev,
868 struct drm_display_mode *fixed_mode,
869 struct drm_connector *connector)
870 {
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 struct drm_display_mode *scan;
873 int temp_downclock;
874
875 temp_downclock = fixed_mode->clock;
876 list_for_each_entry(scan, &connector->probed_modes, head) {
877 /*
878 * If one mode has the same resolution with the fixed_panel
879 * mode while they have the different refresh rate, it means
880 * that the reduced downclock is found for the LVDS. In such
881 * case we can set the different FPx0/1 to dynamically select
882 * between low and high frequency.
883 */
884 if (scan->hdisplay == fixed_mode->hdisplay &&
885 scan->hsync_start == fixed_mode->hsync_start &&
886 scan->hsync_end == fixed_mode->hsync_end &&
887 scan->htotal == fixed_mode->htotal &&
888 scan->vdisplay == fixed_mode->vdisplay &&
889 scan->vsync_start == fixed_mode->vsync_start &&
890 scan->vsync_end == fixed_mode->vsync_end &&
891 scan->vtotal == fixed_mode->vtotal) {
892 if (scan->clock < temp_downclock) {
893 /*
894 * The downclock is already found. But we
895 * expect to find the lower downclock.
896 */
897 temp_downclock = scan->clock;
898 }
899 }
900 }
901 if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) {
902 /* We found the downclock for LVDS. */
903 dev_priv->lvds_downclock_avail = 1;
904 dev_priv->lvds_downclock = temp_downclock;
905 DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
906 "Normal clock %dKhz, downclock %dKhz\n",
907 fixed_mode->clock, temp_downclock);
908 }
909 }
910
911 /*
912 * Enumerate the child dev array parsed from VBT to check whether
913 * the LVDS is present.
914 * If it is present, return 1.
915 * If it is not present, return false.
916 * If no child dev is parsed from VBT, it assumes that the LVDS is present.
917 */
918 static bool lvds_is_present_in_vbt(struct drm_device *dev,
919 u8 *i2c_pin)
920 {
921 struct drm_i915_private *dev_priv = dev->dev_private;
922 int i;
923
924 if (!dev_priv->child_dev_num)
925 return true;
926
927 for (i = 0; i < dev_priv->child_dev_num; i++) {
928 struct child_device_config *child = dev_priv->child_dev + i;
929
930 /* If the device type is not LFP, continue.
931 * We have to check both the new identifiers as well as the
932 * old for compatibility with some BIOSes.
933 */
934 if (child->device_type != DEVICE_TYPE_INT_LFP &&
935 child->device_type != DEVICE_TYPE_LFP)
936 continue;
937
938 if (intel_gmbus_is_port_valid(child->i2c_pin))
939 *i2c_pin = child->i2c_pin;
940
941 /* However, we cannot trust the BIOS writers to populate
942 * the VBT correctly. Since LVDS requires additional
943 * information from AIM blocks, a non-zero addin offset is
944 * a good indicator that the LVDS is actually present.
945 */
946 if (child->addin_offset)
947 return true;
948
949 /* But even then some BIOS writers perform some black magic
950 * and instantiate the device without reference to any
951 * additional data. Trust that if the VBT was written into
952 * the OpRegion then they have validated the LVDS's existence.
953 */
954 if (dev_priv->opregion.vbt)
955 return true;
956 }
957
958 return false;
959 }
960
961 static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
962 {
963 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
964 return 1;
965 }
966
967 static const struct dmi_system_id intel_dual_link_lvds[] = {
968 {
969 .callback = intel_dual_link_lvds_callback,
970 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
971 .matches = {
972 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
973 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
974 },
975 },
976 { } /* terminating entry */
977 };
978
979 bool intel_is_dual_link_lvds(struct drm_device *dev)
980 {
981 struct intel_encoder *encoder;
982 struct intel_lvds_encoder *lvds_encoder;
983
984 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
985 base.head) {
986 if (encoder->type == INTEL_OUTPUT_LVDS) {
987 lvds_encoder = to_lvds_encoder(&encoder->base);
988
989 return lvds_encoder->is_dual_link;
990 }
991 }
992
993 return false;
994 }
995
996 static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
997 {
998 struct drm_device *dev = lvds_encoder->base.base.dev;
999 unsigned int val;
1000 struct drm_i915_private *dev_priv = dev->dev_private;
1001
1002 /* use the module option value if specified */
1003 if (i915_lvds_channel_mode > 0)
1004 return i915_lvds_channel_mode == 2;
1005
1006 if (dmi_check_system(intel_dual_link_lvds))
1007 return true;
1008
1009 /* BIOS should set the proper LVDS register value at boot, but
1010 * in reality, it doesn't set the value when the lid is closed;
1011 * we need to check "the value to be set" in VBT when LVDS
1012 * register is uninitialized.
1013 */
1014 val = I915_READ(lvds_encoder->reg);
1015 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
1016 val = dev_priv->bios_lvds_val;
1017
1018 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
1019 }
1020
1021 static bool intel_lvds_supported(struct drm_device *dev)
1022 {
1023 /* With the introduction of the PCH we gained a dedicated
1024 * LVDS presence pin, use it. */
1025 if (HAS_PCH_SPLIT(dev))
1026 return true;
1027
1028 /* Otherwise LVDS was only attached to mobile products,
1029 * except for the inglorious 830gm */
1030 return IS_MOBILE(dev) && !IS_I830(dev);
1031 }
1032
1033 /**
1034 * intel_lvds_init - setup LVDS connectors on this device
1035 * @dev: drm device
1036 *
1037 * Create the connector, register the LVDS DDC bus, and try to figure out what
1038 * modes we can display on the LVDS panel (if present).
1039 */
1040 bool intel_lvds_init(struct drm_device *dev)
1041 {
1042 struct drm_i915_private *dev_priv = dev->dev_private;
1043 struct intel_lvds_encoder *lvds_encoder;
1044 struct intel_encoder *intel_encoder;
1045 struct intel_lvds_connector *lvds_connector;
1046 struct intel_connector *intel_connector;
1047 struct drm_connector *connector;
1048 struct drm_encoder *encoder;
1049 struct drm_display_mode *scan; /* *modes, *bios_mode; */
1050 struct drm_display_mode *fixed_mode = NULL;
1051 struct edid *edid;
1052 struct drm_crtc *crtc;
1053 u32 lvds;
1054 int pipe;
1055 u8 pin;
1056
1057 if (!intel_lvds_supported(dev))
1058 return false;
1059
1060 /* Skip init on machines we know falsely report LVDS */
1061 if (dmi_check_system(intel_no_lvds))
1062 return false;
1063
1064 pin = GMBUS_PORT_PANEL;
1065 if (!lvds_is_present_in_vbt(dev, &pin)) {
1066 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
1067 return false;
1068 }
1069
1070 if (HAS_PCH_SPLIT(dev)) {
1071 if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
1072 return false;
1073 if (dev_priv->edp.support) {
1074 DRM_DEBUG_KMS("disable LVDS for eDP support\n");
1075 return false;
1076 }
1077 }
1078
1079 lvds_encoder = kzalloc(sizeof(struct intel_lvds_encoder), GFP_KERNEL);
1080 if (!lvds_encoder)
1081 return false;
1082
1083 lvds_connector = kzalloc(sizeof(struct intel_lvds_connector), GFP_KERNEL);
1084 if (!lvds_connector) {
1085 kfree(lvds_encoder);
1086 return false;
1087 }
1088
1089 lvds_encoder->attached_connector = lvds_connector;
1090
1091 if (!HAS_PCH_SPLIT(dev)) {
1092 lvds_encoder->pfit_control = I915_READ(PFIT_CONTROL);
1093 }
1094
1095 intel_encoder = &lvds_encoder->base;
1096 encoder = &intel_encoder->base;
1097 intel_connector = &lvds_connector->base;
1098 connector = &intel_connector->base;
1099 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
1100 DRM_MODE_CONNECTOR_LVDS);
1101
1102 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
1103 DRM_MODE_ENCODER_LVDS);
1104
1105 intel_encoder->enable = intel_enable_lvds;
1106 intel_encoder->pre_pll_enable = intel_pre_pll_enable_lvds;
1107 intel_encoder->disable = intel_disable_lvds;
1108 intel_encoder->get_hw_state = intel_lvds_get_hw_state;
1109 intel_connector->get_hw_state = intel_connector_get_hw_state;
1110
1111 intel_connector_attach_encoder(intel_connector, intel_encoder);
1112 intel_encoder->type = INTEL_OUTPUT_LVDS;
1113
1114 intel_encoder->cloneable = false;
1115 if (HAS_PCH_SPLIT(dev))
1116 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1117 else if (IS_GEN4(dev))
1118 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1119 else
1120 intel_encoder->crtc_mask = (1 << 1);
1121
1122 drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
1123 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
1124 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1125 connector->interlace_allowed = false;
1126 connector->doublescan_allowed = false;
1127
1128 if (HAS_PCH_SPLIT(dev)) {
1129 lvds_encoder->reg = PCH_LVDS;
1130 } else {
1131 lvds_encoder->reg = LVDS;
1132 }
1133
1134 /* create the scaling mode property */
1135 drm_mode_create_scaling_mode_property(dev);
1136 drm_object_attach_property(&connector->base,
1137 dev->mode_config.scaling_mode_property,
1138 DRM_MODE_SCALE_ASPECT);
1139 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1140 /*
1141 * LVDS discovery:
1142 * 1) check for EDID on DDC
1143 * 2) check for VBT data
1144 * 3) check to see if LVDS is already on
1145 * if none of the above, no panel
1146 * 4) make sure lid is open
1147 * if closed, act like it's not there for now
1148 */
1149
1150 /*
1151 * Attempt to get the fixed panel mode from DDC. Assume that the
1152 * preferred mode is the right one.
1153 */
1154 edid = drm_get_edid(connector, intel_gmbus_get_adapter(dev_priv, pin));
1155 if (edid) {
1156 if (drm_add_edid_modes(connector, edid)) {
1157 drm_mode_connector_update_edid_property(connector,
1158 edid);
1159 } else {
1160 kfree(edid);
1161 edid = ERR_PTR(-EINVAL);
1162 }
1163 } else {
1164 edid = ERR_PTR(-ENOENT);
1165 }
1166 lvds_connector->base.edid = edid;
1167
1168 if (IS_ERR_OR_NULL(edid)) {
1169 /* Didn't get an EDID, so
1170 * Set wide sync ranges so we get all modes
1171 * handed to valid_mode for checking
1172 */
1173 connector->display_info.min_vfreq = 0;
1174 connector->display_info.max_vfreq = 200;
1175 connector->display_info.min_hfreq = 0;
1176 connector->display_info.max_hfreq = 200;
1177 }
1178
1179 list_for_each_entry(scan, &connector->probed_modes, head) {
1180 if (scan->type & DRM_MODE_TYPE_PREFERRED) {
1181 DRM_DEBUG_KMS("using preferred mode from EDID: ");
1182 drm_mode_debug_printmodeline(scan);
1183
1184 fixed_mode = drm_mode_duplicate(dev, scan);
1185 if (fixed_mode) {
1186 intel_find_lvds_downclock(dev, fixed_mode,
1187 connector);
1188 goto out;
1189 }
1190 }
1191 }
1192
1193 /* Failed to get EDID, what about VBT? */
1194 if (dev_priv->lfp_lvds_vbt_mode) {
1195 DRM_DEBUG_KMS("using mode from VBT: ");
1196 drm_mode_debug_printmodeline(dev_priv->lfp_lvds_vbt_mode);
1197
1198 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1199 if (fixed_mode) {
1200 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
1201 goto out;
1202 }
1203 }
1204
1205 /*
1206 * If we didn't get EDID, try checking if the panel is already turned
1207 * on. If so, assume that whatever is currently programmed is the
1208 * correct mode.
1209 */
1210
1211 /* Ironlake: FIXME if still fail, not try pipe mode now */
1212 if (HAS_PCH_SPLIT(dev))
1213 goto failed;
1214
1215 lvds = I915_READ(LVDS);
1216 pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
1217 crtc = intel_get_crtc_for_pipe(dev, pipe);
1218
1219 if (crtc && (lvds & LVDS_PORT_EN)) {
1220 fixed_mode = intel_crtc_mode_get(dev, crtc);
1221 if (fixed_mode) {
1222 DRM_DEBUG_KMS("using current (BIOS) mode: ");
1223 drm_mode_debug_printmodeline(fixed_mode);
1224 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
1225 goto out;
1226 }
1227 }
1228
1229 /* If we still don't have a mode after all that, give up. */
1230 if (!fixed_mode)
1231 goto failed;
1232
1233 out:
1234 lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
1235 DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
1236 lvds_encoder->is_dual_link ? "dual" : "single");
1237
1238 /*
1239 * Unlock registers and just
1240 * leave them unlocked
1241 */
1242 if (HAS_PCH_SPLIT(dev)) {
1243 I915_WRITE(PCH_PP_CONTROL,
1244 I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
1245 } else {
1246 I915_WRITE(PP_CONTROL,
1247 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
1248 }
1249 lvds_connector->lid_notifier.notifier_call = intel_lid_notify;
1250 if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) {
1251 DRM_DEBUG_KMS("lid notifier registration failed\n");
1252 lvds_connector->lid_notifier.notifier_call = NULL;
1253 }
1254 drm_sysfs_connector_add(connector);
1255
1256 intel_panel_init(&intel_connector->panel, fixed_mode);
1257 intel_panel_setup_backlight(connector);
1258
1259 return true;
1260
1261 failed:
1262 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
1263 drm_connector_cleanup(connector);
1264 drm_encoder_cleanup(encoder);
1265 if (fixed_mode)
1266 drm_mode_destroy(dev, fixed_mode);
1267 kfree(lvds_encoder);
1268 kfree(lvds_connector);
1269 return false;
1270 }
This page took 0.056176 seconds and 5 git commands to generate.