f11ceb230db48cc92db0978fc73afb5f443d6e4d
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.h
1 #ifndef _INTEL_RINGBUFFER_H_
2 #define _INTEL_RINGBUFFER_H_
3
4 /*
5 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
6 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
7 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
8 *
9 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
10 * cacheline, the Head Pointer must not be greater than the Tail
11 * Pointer."
12 */
13 #define I915_RING_FREE_SPACE 64
14
15 struct intel_hw_status_page {
16 u32 *page_addr;
17 unsigned int gfx_addr;
18 struct drm_i915_gem_object *obj;
19 };
20
21 #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
22 #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
23
24 #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
25 #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
26
27 #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
28 #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
29
30 #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
31 #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
32
33 #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
34 #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
35
36 #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
37
38 enum intel_ring_hangcheck_action {
39 HANGCHECK_IDLE = 0,
40 HANGCHECK_WAIT,
41 HANGCHECK_ACTIVE,
42 HANGCHECK_KICK,
43 HANGCHECK_HUNG,
44 };
45
46 #define HANGCHECK_SCORE_RING_HUNG 31
47
48 struct intel_ring_hangcheck {
49 bool deadlock;
50 u32 seqno;
51 u32 acthd;
52 int score;
53 enum intel_ring_hangcheck_action action;
54 };
55
56 struct intel_ring_buffer {
57 const char *name;
58 enum intel_ring_id {
59 RCS = 0x0,
60 VCS,
61 BCS,
62 VECS,
63 } id;
64 #define I915_NUM_RINGS 4
65 u32 mmio_base;
66 void __iomem *virtual_start;
67 struct drm_device *dev;
68 struct drm_i915_gem_object *obj;
69
70 u32 head;
71 u32 tail;
72 int space;
73 int size;
74 int effective_size;
75 struct intel_hw_status_page status_page;
76
77 /** We track the position of the requests in the ring buffer, and
78 * when each is retired we increment last_retired_head as the GPU
79 * must have finished processing the request and so we know we
80 * can advance the ringbuffer up to that position.
81 *
82 * last_retired_head is set to -1 after the value is consumed so
83 * we can detect new retirements.
84 */
85 u32 last_retired_head;
86
87 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
88 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
89 u32 trace_irq_seqno;
90 u32 sync_seqno[I915_NUM_RINGS-1];
91 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
92 void (*irq_put)(struct intel_ring_buffer *ring);
93
94 int (*init)(struct intel_ring_buffer *ring);
95
96 void (*write_tail)(struct intel_ring_buffer *ring,
97 u32 value);
98 int __must_check (*flush)(struct intel_ring_buffer *ring,
99 u32 invalidate_domains,
100 u32 flush_domains);
101 int (*add_request)(struct intel_ring_buffer *ring);
102 /* Some chipsets are not quite as coherent as advertised and need
103 * an expensive kick to force a true read of the up-to-date seqno.
104 * However, the up-to-date seqno is not always required and the last
105 * seen value is good enough. Note that the seqno will always be
106 * monotonic, even if not coherent.
107 */
108 u32 (*get_seqno)(struct intel_ring_buffer *ring,
109 bool lazy_coherency);
110 void (*set_seqno)(struct intel_ring_buffer *ring,
111 u32 seqno);
112 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
113 u32 offset, u32 length,
114 unsigned flags);
115 #define I915_DISPATCH_SECURE 0x1
116 #define I915_DISPATCH_PINNED 0x2
117 void (*cleanup)(struct intel_ring_buffer *ring);
118 int (*sync_to)(struct intel_ring_buffer *ring,
119 struct intel_ring_buffer *to,
120 u32 seqno);
121
122 /* our mbox written by others */
123 u32 semaphore_register[I915_NUM_RINGS];
124 /* mboxes this ring signals to */
125 u32 signal_mbox[I915_NUM_RINGS];
126
127 /**
128 * List of objects currently involved in rendering from the
129 * ringbuffer.
130 *
131 * Includes buffers having the contents of their GPU caches
132 * flushed, not necessarily primitives. last_rendering_seqno
133 * represents when the rendering involved will be completed.
134 *
135 * A reference is held on the buffer while on this list.
136 */
137 struct list_head active_list;
138
139 /**
140 * List of breadcrumbs associated with GPU requests currently
141 * outstanding.
142 */
143 struct list_head request_list;
144
145 /**
146 * Do we have some not yet emitted requests outstanding?
147 */
148 struct drm_i915_gem_request *preallocated_lazy_request;
149 u32 outstanding_lazy_seqno;
150 bool gpu_caches_dirty;
151 bool fbc_dirty;
152
153 wait_queue_head_t irq_queue;
154
155 /**
156 * Do an explicit TLB flush before MI_SET_CONTEXT
157 */
158 bool itlb_before_ctx_switch;
159 struct i915_hw_context *default_context;
160 struct i915_hw_context *last_context;
161
162 struct intel_ring_hangcheck hangcheck;
163
164 struct {
165 struct drm_i915_gem_object *obj;
166 u32 gtt_offset;
167 volatile u32 *cpu_page;
168 } scratch;
169
170 /*
171 * Tables of commands the command parser needs to know about
172 * for this ring.
173 */
174 const struct drm_i915_cmd_table *cmd_tables;
175 int cmd_table_count;
176
177 /*
178 * Table of registers allowed in commands that read/write registers.
179 */
180 const u32 *reg_table;
181 int reg_count;
182
183 /*
184 * Table of registers allowed in commands that read/write registers, but
185 * only from the DRM master.
186 */
187 const u32 *master_reg_table;
188 int master_reg_count;
189
190 /*
191 * Returns the bitmask for the length field of the specified command.
192 * Return 0 for an unrecognized/invalid command.
193 *
194 * If the command parser finds an entry for a command in the ring's
195 * cmd_tables, it gets the command's length based on the table entry.
196 * If not, it calls this function to determine the per-ring length field
197 * encoding for the command (i.e. certain opcode ranges use certain bits
198 * to encode the command length in the header).
199 */
200 u32 (*get_cmd_length_mask)(u32 cmd_header);
201 };
202
203 static inline bool
204 intel_ring_initialized(struct intel_ring_buffer *ring)
205 {
206 return ring->obj != NULL;
207 }
208
209 static inline unsigned
210 intel_ring_flag(struct intel_ring_buffer *ring)
211 {
212 return 1 << ring->id;
213 }
214
215 static inline u32
216 intel_ring_sync_index(struct intel_ring_buffer *ring,
217 struct intel_ring_buffer *other)
218 {
219 int idx;
220
221 /*
222 * cs -> 0 = vcs, 1 = bcs
223 * vcs -> 0 = bcs, 1 = cs,
224 * bcs -> 0 = cs, 1 = vcs.
225 */
226
227 idx = (other - ring) - 1;
228 if (idx < 0)
229 idx += I915_NUM_RINGS;
230
231 return idx;
232 }
233
234 static inline u32
235 intel_read_status_page(struct intel_ring_buffer *ring,
236 int reg)
237 {
238 /* Ensure that the compiler doesn't optimize away the load. */
239 barrier();
240 return ring->status_page.page_addr[reg];
241 }
242
243 static inline void
244 intel_write_status_page(struct intel_ring_buffer *ring,
245 int reg, u32 value)
246 {
247 ring->status_page.page_addr[reg] = value;
248 }
249
250 /**
251 * Reads a dword out of the status page, which is written to from the command
252 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
253 * MI_STORE_DATA_IMM.
254 *
255 * The following dwords have a reserved meaning:
256 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
257 * 0x04: ring 0 head pointer
258 * 0x05: ring 1 head pointer (915-class)
259 * 0x06: ring 2 head pointer (915-class)
260 * 0x10-0x1b: Context status DWords (GM45)
261 * 0x1f: Last written status offset. (GM45)
262 *
263 * The area from dword 0x20 to 0x3ff is available for driver usage.
264 */
265 #define I915_GEM_HWS_INDEX 0x20
266 #define I915_GEM_HWS_SCRATCH_INDEX 0x30
267 #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
268
269 void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
270
271 int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
272 int __must_check intel_ring_cacheline_align(struct intel_ring_buffer *ring);
273 static inline void intel_ring_emit(struct intel_ring_buffer *ring,
274 u32 data)
275 {
276 iowrite32(data, ring->virtual_start + ring->tail);
277 ring->tail += 4;
278 }
279 static inline void intel_ring_advance(struct intel_ring_buffer *ring)
280 {
281 ring->tail &= ring->size - 1;
282 }
283 void __intel_ring_advance(struct intel_ring_buffer *ring);
284
285 int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
286 void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
287 int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
288 int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
289
290 int intel_init_render_ring_buffer(struct drm_device *dev);
291 int intel_init_bsd_ring_buffer(struct drm_device *dev);
292 int intel_init_blt_ring_buffer(struct drm_device *dev);
293 int intel_init_vebox_ring_buffer(struct drm_device *dev);
294
295 u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
296 void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
297
298 static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
299 {
300 return ring->tail;
301 }
302
303 static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
304 {
305 BUG_ON(ring->outstanding_lazy_seqno == 0);
306 return ring->outstanding_lazy_seqno;
307 }
308
309 static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
310 {
311 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
312 ring->trace_irq_seqno = seqno;
313 }
314
315 /* DRI warts */
316 int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
317
318 #endif /* _INTEL_RINGBUFFER_H_ */
This page took 0.043544 seconds and 5 git commands to generate.