1 #ifndef _INTEL_RINGBUFFER_H_
2 #define _INTEL_RINGBUFFER_H_
4 #include <linux/hashtable.h>
5 #include "i915_gem_batch_pool.h"
7 #define I915_CMD_HASH_ORDER 9
9 /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
10 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
11 * to give some inclination as to some of the magic values used in the various
14 #define CACHELINE_BYTES 64
15 #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
18 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
19 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
20 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
22 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
23 * cacheline, the Head Pointer must not be greater than the Tail
26 #define I915_RING_FREE_SPACE 64
28 struct intel_hw_status_page
{
30 unsigned int gfx_addr
;
31 struct drm_i915_gem_object
*obj
;
34 #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
35 #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
37 #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
38 #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
40 #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
41 #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
43 #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
44 #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
46 #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
47 #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
49 #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
50 #define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
52 /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
53 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
55 #define i915_semaphore_seqno_size sizeof(uint64_t)
56 #define GEN8_SIGNAL_OFFSET(__ring, to) \
57 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
58 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
59 (i915_semaphore_seqno_size * (to)))
61 #define GEN8_WAIT_OFFSET(__ring, from) \
62 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
63 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
64 (i915_semaphore_seqno_size * (__ring)->id))
66 #define GEN8_RING_SEMAPHORE_INIT do { \
67 if (!dev_priv->semaphore_obj) { \
70 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
71 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
72 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
73 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
74 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
75 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
78 enum intel_ring_hangcheck_action
{
82 HANGCHECK_ACTIVE_LOOP
,
87 #define HANGCHECK_SCORE_RING_HUNG 31
89 struct intel_ring_hangcheck
{
94 enum intel_ring_hangcheck_action action
;
96 u32 instdone
[I915_NUM_INSTDONE_REG
];
99 struct intel_ringbuffer
{
100 struct drm_i915_gem_object
*obj
;
101 void __iomem
*virtual_start
;
102 struct i915_vma
*vma
;
104 struct intel_engine_cs
*ring
;
105 struct list_head link
;
114 bool reserved_in_use
;
116 /** We track the position of the requests in the ring buffer, and
117 * when each is retired we increment last_retired_head as the GPU
118 * must have finished processing the request and so we know we
119 * can advance the ringbuffer up to that position.
121 * last_retired_head is set to -1 after the value is consumed so
122 * we can detect new retirements.
124 u32 last_retired_head
;
127 struct intel_context
;
128 struct drm_i915_reg_descriptor
;
131 * we use a single page to load ctx workarounds so all of these
132 * values are referred in terms of dwords
134 * struct i915_wa_ctx_bb:
135 * offset: specifies batch starting position, also helpful in case
136 * if we want to have multiple batches at different offsets based on
137 * some criteria. It is not a requirement at the moment but provides
138 * an option for future use.
139 * size: size of the batch in DWORDS
141 struct i915_ctx_workarounds
{
142 struct i915_wa_ctx_bb
{
145 } indirect_ctx
, per_ctx
;
146 struct drm_i915_gem_object
*obj
;
149 struct intel_engine_cs
{
158 #define I915_NUM_RINGS 5
159 #define LAST_USER_RING (VECS + 1)
161 struct drm_device
*dev
;
162 struct intel_ringbuffer
*buffer
;
163 struct list_head buffers
;
166 * A pool of objects to use as shadow copies of client batch buffers
167 * when the command parser is enabled. Prevents the client from
168 * modifying the batch contents after software parsing.
170 struct i915_gem_batch_pool batch_pool
;
172 struct intel_hw_status_page status_page
;
173 struct i915_ctx_workarounds wa_ctx
;
175 unsigned irq_refcount
; /* protected by dev_priv->irq_lock */
176 u32 irq_enable_mask
; /* bitmask to enable ring interrupt */
177 struct drm_i915_gem_request
*trace_irq_req
;
178 bool __must_check (*irq_get
)(struct intel_engine_cs
*ring
);
179 void (*irq_put
)(struct intel_engine_cs
*ring
);
181 int (*init_hw
)(struct intel_engine_cs
*ring
);
183 int (*init_context
)(struct drm_i915_gem_request
*req
);
185 void (*write_tail
)(struct intel_engine_cs
*ring
,
187 int __must_check (*flush
)(struct drm_i915_gem_request
*req
,
188 u32 invalidate_domains
,
190 int (*add_request
)(struct drm_i915_gem_request
*req
);
191 /* Some chipsets are not quite as coherent as advertised and need
192 * an expensive kick to force a true read of the up-to-date seqno.
193 * However, the up-to-date seqno is not always required and the last
194 * seen value is good enough. Note that the seqno will always be
195 * monotonic, even if not coherent.
197 u32 (*get_seqno
)(struct intel_engine_cs
*ring
,
198 bool lazy_coherency
);
199 void (*set_seqno
)(struct intel_engine_cs
*ring
,
201 int (*dispatch_execbuffer
)(struct drm_i915_gem_request
*req
,
202 u64 offset
, u32 length
,
203 unsigned dispatch_flags
);
204 #define I915_DISPATCH_SECURE 0x1
205 #define I915_DISPATCH_PINNED 0x2
206 #define I915_DISPATCH_RS 0x4
207 void (*cleanup
)(struct intel_engine_cs
*ring
);
209 /* GEN8 signal/wait table - never trust comments!
210 * signal to signal to signal to signal to signal to
211 * RCS VCS BCS VECS VCS2
212 * --------------------------------------------------------------------
213 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
214 * |-------------------------------------------------------------------
215 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
216 * |-------------------------------------------------------------------
217 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
218 * |-------------------------------------------------------------------
219 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
220 * |-------------------------------------------------------------------
221 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
222 * |-------------------------------------------------------------------
225 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
226 * ie. transpose of g(x, y)
228 * sync from sync from sync from sync from sync from
229 * RCS VCS BCS VECS VCS2
230 * --------------------------------------------------------------------
231 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
232 * |-------------------------------------------------------------------
233 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
234 * |-------------------------------------------------------------------
235 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
236 * |-------------------------------------------------------------------
237 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
238 * |-------------------------------------------------------------------
239 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
240 * |-------------------------------------------------------------------
243 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
244 * ie. transpose of f(x, y)
247 u32 sync_seqno
[I915_NUM_RINGS
-1];
251 /* our mbox written by others */
252 u32 wait
[I915_NUM_RINGS
];
253 /* mboxes this ring signals to */
254 i915_reg_t signal
[I915_NUM_RINGS
];
256 u64 signal_ggtt
[I915_NUM_RINGS
];
260 int (*sync_to
)(struct drm_i915_gem_request
*to_req
,
261 struct intel_engine_cs
*from
,
263 int (*signal
)(struct drm_i915_gem_request
*signaller_req
,
264 /* num_dwords needed by caller */
265 unsigned int num_dwords
);
269 spinlock_t execlist_lock
;
270 struct list_head execlist_queue
;
271 struct list_head execlist_retired_req_list
;
272 u8 next_context_status_buffer
;
273 bool disable_lite_restore_wa
;
274 u32 ctx_desc_template
;
275 u32 irq_keep_mask
; /* bitmask for interrupts that should not be masked */
276 int (*emit_request
)(struct drm_i915_gem_request
*request
);
277 int (*emit_flush
)(struct drm_i915_gem_request
*request
,
278 u32 invalidate_domains
,
280 int (*emit_bb_start
)(struct drm_i915_gem_request
*req
,
281 u64 offset
, unsigned dispatch_flags
);
284 * List of objects currently involved in rendering from the
287 * Includes buffers having the contents of their GPU caches
288 * flushed, not necessarily primitives. last_read_req
289 * represents when the rendering involved will be completed.
291 * A reference is held on the buffer while on this list.
293 struct list_head active_list
;
296 * List of breadcrumbs associated with GPU requests currently
299 struct list_head request_list
;
302 * Seqno of request most recently submitted to request_list.
303 * Used exclusively by hang checker to avoid grabbing lock while
304 * inspecting request list.
306 u32 last_submitted_seqno
;
308 bool gpu_caches_dirty
;
310 wait_queue_head_t irq_queue
;
312 struct intel_context
*default_context
;
313 struct intel_context
*last_context
;
315 struct intel_ring_hangcheck hangcheck
;
318 struct drm_i915_gem_object
*obj
;
320 volatile u32
*cpu_page
;
323 bool needs_cmd_parser
;
326 * Table of commands the command parser needs to know about
329 DECLARE_HASHTABLE(cmd_hash
, I915_CMD_HASH_ORDER
);
332 * Table of registers allowed in commands that read/write registers.
334 const struct drm_i915_reg_descriptor
*reg_table
;
338 * Table of registers allowed in commands that read/write registers, but
339 * only from the DRM master.
341 const struct drm_i915_reg_descriptor
*master_reg_table
;
342 int master_reg_count
;
345 * Returns the bitmask for the length field of the specified command.
346 * Return 0 for an unrecognized/invalid command.
348 * If the command parser finds an entry for a command in the ring's
349 * cmd_tables, it gets the command's length based on the table entry.
350 * If not, it calls this function to determine the per-ring length field
351 * encoding for the command (i.e. certain opcode ranges use certain bits
352 * to encode the command length in the header).
354 u32 (*get_cmd_length_mask
)(u32 cmd_header
);
358 intel_ring_initialized(struct intel_engine_cs
*ring
)
360 return ring
->dev
!= NULL
;
363 static inline unsigned
364 intel_ring_flag(struct intel_engine_cs
*ring
)
366 return 1 << ring
->id
;
370 intel_ring_sync_index(struct intel_engine_cs
*ring
,
371 struct intel_engine_cs
*other
)
376 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
377 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
378 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
379 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
380 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
383 idx
= (other
- ring
) - 1;
385 idx
+= I915_NUM_RINGS
;
391 intel_flush_status_page(struct intel_engine_cs
*ring
, int reg
)
393 drm_clflush_virt_range(&ring
->status_page
.page_addr
[reg
],
398 intel_read_status_page(struct intel_engine_cs
*ring
,
401 /* Ensure that the compiler doesn't optimize away the load. */
403 return ring
->status_page
.page_addr
[reg
];
407 intel_write_status_page(struct intel_engine_cs
*ring
,
410 ring
->status_page
.page_addr
[reg
] = value
;
414 * Reads a dword out of the status page, which is written to from the command
415 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
418 * The following dwords have a reserved meaning:
419 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
420 * 0x04: ring 0 head pointer
421 * 0x05: ring 1 head pointer (915-class)
422 * 0x06: ring 2 head pointer (915-class)
423 * 0x10-0x1b: Context status DWords (GM45)
424 * 0x1f: Last written status offset. (GM45)
425 * 0x20-0x2f: Reserved (Gen6+)
427 * The area from dword 0x30 to 0x3ff is available for driver usage.
429 #define I915_GEM_HWS_INDEX 0x30
430 #define I915_GEM_HWS_SCRATCH_INDEX 0x40
431 #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
433 struct intel_ringbuffer
*
434 intel_engine_create_ringbuffer(struct intel_engine_cs
*engine
, int size
);
435 int intel_pin_and_map_ringbuffer_obj(struct drm_device
*dev
,
436 struct intel_ringbuffer
*ringbuf
);
437 void intel_unpin_ringbuffer_obj(struct intel_ringbuffer
*ringbuf
);
438 void intel_ringbuffer_free(struct intel_ringbuffer
*ring
);
440 void intel_stop_ring_buffer(struct intel_engine_cs
*ring
);
441 void intel_cleanup_ring_buffer(struct intel_engine_cs
*ring
);
443 int intel_ring_alloc_request_extras(struct drm_i915_gem_request
*request
);
445 int __must_check
intel_ring_begin(struct drm_i915_gem_request
*req
, int n
);
446 int __must_check
intel_ring_cacheline_align(struct drm_i915_gem_request
*req
);
447 static inline void intel_ring_emit(struct intel_engine_cs
*ring
,
450 struct intel_ringbuffer
*ringbuf
= ring
->buffer
;
451 iowrite32(data
, ringbuf
->virtual_start
+ ringbuf
->tail
);
454 static inline void intel_ring_emit_reg(struct intel_engine_cs
*ring
,
457 intel_ring_emit(ring
, i915_mmio_reg_offset(reg
));
459 static inline void intel_ring_advance(struct intel_engine_cs
*ring
)
461 struct intel_ringbuffer
*ringbuf
= ring
->buffer
;
462 ringbuf
->tail
&= ringbuf
->size
- 1;
464 int __intel_ring_space(int head
, int tail
, int size
);
465 void intel_ring_update_space(struct intel_ringbuffer
*ringbuf
);
466 int intel_ring_space(struct intel_ringbuffer
*ringbuf
);
467 bool intel_ring_stopped(struct intel_engine_cs
*ring
);
469 int __must_check
intel_ring_idle(struct intel_engine_cs
*ring
);
470 void intel_ring_init_seqno(struct intel_engine_cs
*ring
, u32 seqno
);
471 int intel_ring_flush_all_caches(struct drm_i915_gem_request
*req
);
472 int intel_ring_invalidate_all_caches(struct drm_i915_gem_request
*req
);
474 void intel_fini_pipe_control(struct intel_engine_cs
*ring
);
475 int intel_init_pipe_control(struct intel_engine_cs
*ring
);
477 int intel_init_render_ring_buffer(struct drm_device
*dev
);
478 int intel_init_bsd_ring_buffer(struct drm_device
*dev
);
479 int intel_init_bsd2_ring_buffer(struct drm_device
*dev
);
480 int intel_init_blt_ring_buffer(struct drm_device
*dev
);
481 int intel_init_vebox_ring_buffer(struct drm_device
*dev
);
483 u64
intel_ring_get_active_head(struct intel_engine_cs
*ring
);
485 int init_workarounds_ring(struct intel_engine_cs
*ring
);
487 static inline u32
intel_ring_get_tail(struct intel_ringbuffer
*ringbuf
)
489 return ringbuf
->tail
;
493 * Arbitrary size for largest possible 'add request' sequence. The code paths
494 * are complex and variable. Empirical measurement shows that the worst case
495 * is ILK at 136 words. Reserving too much is better than reserving too little
496 * as that allows for corner cases that might have been missed. So the figure
497 * has been rounded up to 160 words.
499 #define MIN_SPACE_FOR_ADD_REQUEST 160
502 * Reserve space in the ring to guarantee that the i915_add_request() call
503 * will always have sufficient room to do its stuff. The request creation
504 * code calls this automatically.
506 void intel_ring_reserved_space_reserve(struct intel_ringbuffer
*ringbuf
, int size
);
507 /* Cancel the reservation, e.g. because the request is being discarded. */
508 void intel_ring_reserved_space_cancel(struct intel_ringbuffer
*ringbuf
);
509 /* Use the reserved space - for use by i915_add_request() only. */
510 void intel_ring_reserved_space_use(struct intel_ringbuffer
*ringbuf
);
511 /* Finish with the reserved space - for use by i915_add_request() only. */
512 void intel_ring_reserved_space_end(struct intel_ringbuffer
*ringbuf
);
514 /* Legacy ringbuffer specific portion of reservation code: */
515 int intel_ring_reserve_space(struct drm_i915_gem_request
*request
);
517 #endif /* _INTEL_RINGBUFFER_H_ */