a449890bd4380543f24dcbe0eb763c12f660d82a
[deliverable/linux.git] / drivers / gpu / drm / nouveau / core / engine / disp / nv94.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25 #include <engine/software.h>
26 #include <engine/disp.h>
27
28 #include <core/class.h>
29
30 #include "nv50.h"
31
32 static struct nouveau_oclass
33 nv94_disp_sclass[] = {
34 { NV94_DISP_MAST_CLASS, &nv50_disp_mast_ofuncs },
35 { NV94_DISP_SYNC_CLASS, &nv50_disp_sync_ofuncs },
36 { NV94_DISP_OVLY_CLASS, &nv50_disp_ovly_ofuncs },
37 { NV94_DISP_OIMM_CLASS, &nv50_disp_oimm_ofuncs },
38 { NV94_DISP_CURS_CLASS, &nv50_disp_curs_ofuncs },
39 {}
40 };
41
42 static struct nouveau_omthds
43 nv94_disp_base_omthds[] = {
44 { SOR_MTHD(NV50_DISP_SOR_PWR) , nv50_sor_mthd },
45 { SOR_MTHD(NV84_DISP_SOR_HDMI_PWR) , nv50_sor_mthd },
46 { SOR_MTHD(NV50_DISP_SOR_LVDS_SCRIPT) , nv50_sor_mthd },
47 { DAC_MTHD(NV50_DISP_DAC_PWR) , nv50_dac_mthd },
48 { DAC_MTHD(NV50_DISP_DAC_LOAD) , nv50_dac_mthd },
49 {},
50 };
51
52 static struct nouveau_oclass
53 nv94_disp_base_oclass[] = {
54 { NV94_DISP_CLASS, &nv50_disp_base_ofuncs, nv94_disp_base_omthds },
55 {}
56 };
57
58 static int
59 nv94_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
60 struct nouveau_oclass *oclass, void *data, u32 size,
61 struct nouveau_object **pobject)
62 {
63 struct nv50_disp_priv *priv;
64 int ret;
65
66 ret = nouveau_disp_create(parent, engine, oclass, 2, "PDISP",
67 "display", &priv);
68 *pobject = nv_object(priv);
69 if (ret)
70 return ret;
71
72 nv_engine(priv)->sclass = nv94_disp_base_oclass;
73 nv_engine(priv)->cclass = &nv50_disp_cclass;
74 nv_subdev(priv)->intr = nv50_disp_intr;
75 INIT_WORK(&priv->supervisor, nv50_disp_intr_supervisor);
76 priv->sclass = nv94_disp_sclass;
77 priv->head.nr = 2;
78 priv->dac.nr = 3;
79 priv->sor.nr = 4;
80 priv->dac.power = nv50_dac_power;
81 priv->dac.sense = nv50_dac_sense;
82 priv->sor.power = nv50_sor_power;
83 priv->sor.hdmi = nv84_hdmi_ctrl;
84 priv->sor.dp = &nv94_sor_dp_func;
85 return 0;
86 }
87
88 struct nouveau_oclass
89 nv94_disp_oclass = {
90 .handle = NV_ENGINE(DISP, 0x88),
91 .ofuncs = &(struct nouveau_ofuncs) {
92 .ctor = nv94_disp_ctor,
93 .dtor = _nouveau_disp_dtor,
94 .init = _nouveau_disp_init,
95 .fini = _nouveau_disp_fini,
96 },
97 };
This page took 0.032437 seconds and 5 git commands to generate.