drm/nouveau/pm: reorganize the nvif interface
[deliverable/linux.git] / drivers / gpu / drm / nouveau / include / nvif / class.h
1 #ifndef __NVIF_CLASS_H__
2 #define __NVIF_CLASS_H__
3
4 /*******************************************************************************
5 * class identifiers
6 ******************************************************************************/
7
8 /* the below match nvidia-assigned (either in hw, or sw) class numbers */
9 #define NV_DEVICE 0x00000080
10
11 #define NV_DMA_FROM_MEMORY 0x00000002
12 #define NV_DMA_TO_MEMORY 0x00000003
13 #define NV_DMA_IN_MEMORY 0x0000003d
14
15 #define FERMI_TWOD_A 0x0000902d
16
17 #define FERMI_MEMORY_TO_MEMORY_FORMAT_A 0x00009039
18
19 #define KEPLER_INLINE_TO_MEMORY_A 0x0000a040
20 #define KEPLER_INLINE_TO_MEMORY_B 0x0000a140
21
22 #define NV04_DISP 0x00000046
23
24 #define NV03_CHANNEL_DMA 0x0000006b
25 #define NV10_CHANNEL_DMA 0x0000006e
26 #define NV17_CHANNEL_DMA 0x0000176e
27 #define NV40_CHANNEL_DMA 0x0000406e
28 #define NV50_CHANNEL_DMA 0x0000506e
29 #define G82_CHANNEL_DMA 0x0000826e
30
31 #define NV50_CHANNEL_GPFIFO 0x0000506f
32 #define G82_CHANNEL_GPFIFO 0x0000826f
33 #define FERMI_CHANNEL_GPFIFO 0x0000906f
34 #define KEPLER_CHANNEL_GPFIFO_A 0x0000a06f
35 #define MAXWELL_CHANNEL_GPFIFO_A 0x0000b06f
36
37 #define NV50_DISP 0x00005070
38 #define G82_DISP 0x00008270
39 #define GT200_DISP 0x00008370
40 #define GT214_DISP 0x00008570
41 #define GT206_DISP 0x00008870
42 #define GF110_DISP 0x00009070
43 #define GK104_DISP 0x00009170
44 #define GK110_DISP 0x00009270
45 #define GM107_DISP 0x00009470
46 #define GM204_DISP 0x00009570
47
48 #define NV50_DISP_CURSOR 0x0000507a
49 #define G82_DISP_CURSOR 0x0000827a
50 #define GT214_DISP_CURSOR 0x0000857a
51 #define GF110_DISP_CURSOR 0x0000907a
52 #define GK104_DISP_CURSOR 0x0000917a
53
54 #define NV50_DISP_OVERLAY 0x0000507b
55 #define G82_DISP_OVERLAY 0x0000827b
56 #define GT214_DISP_OVERLAY 0x0000857b
57 #define GF110_DISP_OVERLAY 0x0000907b
58 #define GK104_DISP_OVERLAY 0x0000917b
59
60 #define NV50_DISP_BASE_CHANNEL_DMA 0x0000507c
61 #define G82_DISP_BASE_CHANNEL_DMA 0x0000827c
62 #define GT200_DISP_BASE_CHANNEL_DMA 0x0000837c
63 #define GT214_DISP_BASE_CHANNEL_DMA 0x0000857c
64 #define GF110_DISP_BASE_CHANNEL_DMA 0x0000907c
65 #define GK104_DISP_BASE_CHANNEL_DMA 0x0000917c
66 #define GK110_DISP_BASE_CHANNEL_DMA 0x0000927c
67
68 #define NV50_DISP_CORE_CHANNEL_DMA 0x0000507d
69 #define G82_DISP_CORE_CHANNEL_DMA 0x0000827d
70 #define GT200_DISP_CORE_CHANNEL_DMA 0x0000837d
71 #define GT214_DISP_CORE_CHANNEL_DMA 0x0000857d
72 #define GT206_DISP_CORE_CHANNEL_DMA 0x0000887d
73 #define GF110_DISP_CORE_CHANNEL_DMA 0x0000907d
74 #define GK104_DISP_CORE_CHANNEL_DMA 0x0000917d
75 #define GK110_DISP_CORE_CHANNEL_DMA 0x0000927d
76 #define GM107_DISP_CORE_CHANNEL_DMA 0x0000947d
77 #define GM204_DISP_CORE_CHANNEL_DMA 0x0000957d
78
79 #define NV50_DISP_OVERLAY_CHANNEL_DMA 0x0000507e
80 #define G82_DISP_OVERLAY_CHANNEL_DMA 0x0000827e
81 #define GT200_DISP_OVERLAY_CHANNEL_DMA 0x0000837e
82 #define GT214_DISP_OVERLAY_CHANNEL_DMA 0x0000857e
83 #define GF110_DISP_OVERLAY_CONTROL_DMA 0x0000907e
84 #define GK104_DISP_OVERLAY_CONTROL_DMA 0x0000917e
85
86 #define FERMI_A 0x00009097
87 #define FERMI_B 0x00009197
88 #define FERMI_C 0x00009297
89
90 #define KEPLER_A 0x0000a097
91 #define KEPLER_B 0x0000a197
92 #define KEPLER_C 0x0000a297
93
94 #define MAXWELL_A 0x0000b097
95 #define MAXWELL_B 0x0000b197
96
97 #define FERMI_COMPUTE_A 0x000090c0
98 #define FERMI_COMPUTE_B 0x000091c0
99
100 #define KEPLER_COMPUTE_A 0x0000a0c0
101 #define KEPLER_COMPUTE_B 0x0000a1c0
102
103 #define MAXWELL_COMPUTE_A 0x0000b0c0
104 #define MAXWELL_COMPUTE_B 0x0000b1c0
105
106
107 /*******************************************************************************
108 * client
109 ******************************************************************************/
110
111 #define NV_CLIENT_DEVLIST 0x00
112
113 struct nv_client_devlist_v0 {
114 __u8 version;
115 __u8 count;
116 __u8 pad02[6];
117 __u64 device[];
118 };
119
120
121 /*******************************************************************************
122 * device
123 ******************************************************************************/
124
125 struct nv_device_v0 {
126 __u8 version;
127 __u8 pad01[7];
128 __u64 device; /* device identifier, ~0 for client default */
129 #define NV_DEVICE_V0_DISABLE_IDENTIFY 0x0000000000000001ULL
130 #define NV_DEVICE_V0_DISABLE_MMIO 0x0000000000000002ULL
131 #define NV_DEVICE_V0_DISABLE_VBIOS 0x0000000000000004ULL
132 #define NV_DEVICE_V0_DISABLE_CORE 0x0000000000000008ULL
133 #define NV_DEVICE_V0_DISABLE_DISP 0x0000000000010000ULL
134 #define NV_DEVICE_V0_DISABLE_FIFO 0x0000000000020000ULL
135 #define NV_DEVICE_V0_DISABLE_GR 0x0000000100000000ULL
136 #define NV_DEVICE_V0_DISABLE_MPEG 0x0000000200000000ULL
137 #define NV_DEVICE_V0_DISABLE_ME 0x0000000400000000ULL
138 #define NV_DEVICE_V0_DISABLE_VP 0x0000000800000000ULL
139 #define NV_DEVICE_V0_DISABLE_CIPHER 0x0000001000000000ULL
140 #define NV_DEVICE_V0_DISABLE_BSP 0x0000002000000000ULL
141 #define NV_DEVICE_V0_DISABLE_MSPPP 0x0000004000000000ULL
142 #define NV_DEVICE_V0_DISABLE_CE0 0x0000008000000000ULL
143 #define NV_DEVICE_V0_DISABLE_CE1 0x0000010000000000ULL
144 #define NV_DEVICE_V0_DISABLE_VIC 0x0000020000000000ULL
145 #define NV_DEVICE_V0_DISABLE_MSENC 0x0000040000000000ULL
146 #define NV_DEVICE_V0_DISABLE_CE2 0x0000080000000000ULL
147 #define NV_DEVICE_V0_DISABLE_MSVLD 0x0000100000000000ULL
148 #define NV_DEVICE_V0_DISABLE_SEC 0x0000200000000000ULL
149 #define NV_DEVICE_V0_DISABLE_MSPDEC 0x0000400000000000ULL
150 __u64 disable; /* disable particular subsystems */
151 __u64 debug0; /* as above, but *internal* ids, and *NOT* ABI */
152 };
153
154 #define NV_DEVICE_V0_INFO 0x00
155
156 struct nv_device_info_v0 {
157 __u8 version;
158 #define NV_DEVICE_INFO_V0_IGP 0x00
159 #define NV_DEVICE_INFO_V0_PCI 0x01
160 #define NV_DEVICE_INFO_V0_AGP 0x02
161 #define NV_DEVICE_INFO_V0_PCIE 0x03
162 #define NV_DEVICE_INFO_V0_SOC 0x04
163 __u8 platform;
164 __u16 chipset; /* from NV_PMC_BOOT_0 */
165 __u8 revision; /* from NV_PMC_BOOT_0 */
166 #define NV_DEVICE_INFO_V0_TNT 0x01
167 #define NV_DEVICE_INFO_V0_CELSIUS 0x02
168 #define NV_DEVICE_INFO_V0_KELVIN 0x03
169 #define NV_DEVICE_INFO_V0_RANKINE 0x04
170 #define NV_DEVICE_INFO_V0_CURIE 0x05
171 #define NV_DEVICE_INFO_V0_TESLA 0x06
172 #define NV_DEVICE_INFO_V0_FERMI 0x07
173 #define NV_DEVICE_INFO_V0_KEPLER 0x08
174 #define NV_DEVICE_INFO_V0_MAXWELL 0x09
175 __u8 family;
176 __u8 pad06[2];
177 __u64 ram_size;
178 __u64 ram_user;
179 };
180
181
182 /*******************************************************************************
183 * context dma
184 ******************************************************************************/
185
186 struct nv_dma_v0 {
187 __u8 version;
188 #define NV_DMA_V0_TARGET_VM 0x00
189 #define NV_DMA_V0_TARGET_VRAM 0x01
190 #define NV_DMA_V0_TARGET_PCI 0x02
191 #define NV_DMA_V0_TARGET_PCI_US 0x03
192 #define NV_DMA_V0_TARGET_AGP 0x04
193 __u8 target;
194 #define NV_DMA_V0_ACCESS_VM 0x00
195 #define NV_DMA_V0_ACCESS_RD 0x01
196 #define NV_DMA_V0_ACCESS_WR 0x02
197 #define NV_DMA_V0_ACCESS_RDWR (NV_DMA_V0_ACCESS_RD | NV_DMA_V0_ACCESS_WR)
198 __u8 access;
199 __u8 pad03[5];
200 __u64 start;
201 __u64 limit;
202 /* ... chipset-specific class data */
203 };
204
205 struct nv50_dma_v0 {
206 __u8 version;
207 #define NV50_DMA_V0_PRIV_VM 0x00
208 #define NV50_DMA_V0_PRIV_US 0x01
209 #define NV50_DMA_V0_PRIV__S 0x02
210 __u8 priv;
211 #define NV50_DMA_V0_PART_VM 0x00
212 #define NV50_DMA_V0_PART_256 0x01
213 #define NV50_DMA_V0_PART_1KB 0x02
214 __u8 part;
215 #define NV50_DMA_V0_COMP_NONE 0x00
216 #define NV50_DMA_V0_COMP_1 0x01
217 #define NV50_DMA_V0_COMP_2 0x02
218 #define NV50_DMA_V0_COMP_VM 0x03
219 __u8 comp;
220 #define NV50_DMA_V0_KIND_PITCH 0x00
221 #define NV50_DMA_V0_KIND_VM 0x7f
222 __u8 kind;
223 __u8 pad05[3];
224 };
225
226 struct gf100_dma_v0 {
227 __u8 version;
228 #define GF100_DMA_V0_PRIV_VM 0x00
229 #define GF100_DMA_V0_PRIV_US 0x01
230 #define GF100_DMA_V0_PRIV__S 0x02
231 __u8 priv;
232 #define GF100_DMA_V0_KIND_PITCH 0x00
233 #define GF100_DMA_V0_KIND_VM 0xff
234 __u8 kind;
235 __u8 pad03[5];
236 };
237
238 struct gf110_dma_v0 {
239 __u8 version;
240 #define GF110_DMA_V0_PAGE_LP 0x00
241 #define GF110_DMA_V0_PAGE_SP 0x01
242 __u8 page;
243 #define GF110_DMA_V0_KIND_PITCH 0x00
244 #define GF110_DMA_V0_KIND_VM 0xff
245 __u8 kind;
246 __u8 pad03[5];
247 };
248
249
250 /*******************************************************************************
251 * perfmon
252 ******************************************************************************/
253
254 #define NVIF_PERFMON_V0_QUERY_SIGNAL 0x00
255
256 struct nvif_perfmon_query_signal_v0 {
257 __u8 version;
258 __u8 pad01[3];
259 __u32 iter;
260 char name[64];
261 };
262
263
264 /*******************************************************************************
265 * perfctr
266 ******************************************************************************/
267
268 struct nvif_perfctr_v0 {
269 __u8 version;
270 __u8 pad01[1];
271 __u16 logic_op;
272 __u8 pad04[4];
273 char name[4][64];
274 };
275
276 #define NVIF_PERFCTR_V0_SAMPLE 0x00
277 #define NVIF_PERFCTR_V0_READ 0x01
278
279 struct nvif_perfctr_sample {
280 };
281
282 struct nvif_perfctr_read_v0 {
283 __u8 version;
284 __u8 pad01[7];
285 __u32 ctr;
286 __u32 clk;
287 };
288
289
290 /*******************************************************************************
291 * device control
292 ******************************************************************************/
293
294 #define NVIF_CONTROL_PSTATE_INFO 0x00
295 #define NVIF_CONTROL_PSTATE_ATTR 0x01
296 #define NVIF_CONTROL_PSTATE_USER 0x02
297
298 struct nvif_control_pstate_info_v0 {
299 __u8 version;
300 __u8 count; /* out: number of power states */
301 #define NVIF_CONTROL_PSTATE_INFO_V0_USTATE_DISABLE (-1)
302 #define NVIF_CONTROL_PSTATE_INFO_V0_USTATE_PERFMON (-2)
303 __s8 ustate_ac; /* out: target pstate index */
304 __s8 ustate_dc; /* out: target pstate index */
305 __s8 pwrsrc; /* out: current power source */
306 #define NVIF_CONTROL_PSTATE_INFO_V0_PSTATE_UNKNOWN (-1)
307 #define NVIF_CONTROL_PSTATE_INFO_V0_PSTATE_PERFMON (-2)
308 __s8 pstate; /* out: current pstate index */
309 __u8 pad06[2];
310 };
311
312 struct nvif_control_pstate_attr_v0 {
313 __u8 version;
314 #define NVIF_CONTROL_PSTATE_ATTR_V0_STATE_CURRENT (-1)
315 __s8 state; /* in: index of pstate to query
316 * out: pstate identifier
317 */
318 __u8 index; /* in: index of attribute to query
319 * out: index of next attribute, or 0 if no more
320 */
321 __u8 pad03[5];
322 __u32 min;
323 __u32 max;
324 char name[32];
325 char unit[16];
326 };
327
328 struct nvif_control_pstate_user_v0 {
329 __u8 version;
330 #define NVIF_CONTROL_PSTATE_USER_V0_STATE_UNKNOWN (-1)
331 #define NVIF_CONTROL_PSTATE_USER_V0_STATE_PERFMON (-2)
332 __s8 ustate; /* in: pstate identifier */
333 __s8 pwrsrc; /* in: target power source */
334 __u8 pad03[5];
335 };
336
337
338 /*******************************************************************************
339 * DMA FIFO channels
340 ******************************************************************************/
341
342 struct nv03_channel_dma_v0 {
343 __u8 version;
344 __u8 chid;
345 __u8 pad02[2];
346 __u32 pushbuf;
347 __u64 offset;
348 };
349
350 #define G82_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
351
352 /*******************************************************************************
353 * GPFIFO channels
354 ******************************************************************************/
355
356 struct nv50_channel_gpfifo_v0 {
357 __u8 version;
358 __u8 chid;
359 __u8 pad01[6];
360 __u32 pushbuf;
361 __u32 ilength;
362 __u64 ioffset;
363 };
364
365 struct kepler_channel_gpfifo_a_v0 {
366 __u8 version;
367 #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_GR 0x01
368 #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_MSPDEC 0x02
369 #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_MSPPP 0x04
370 #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_MSVLD 0x08
371 #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_CE0 0x10
372 #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_CE1 0x20
373 #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_ENC 0x40
374 __u8 engine;
375 __u16 chid;
376 __u8 pad04[4];
377 __u32 pushbuf;
378 __u32 ilength;
379 __u64 ioffset;
380 };
381
382 /*******************************************************************************
383 * legacy display
384 ******************************************************************************/
385
386 #define NV04_DISP_NTFY_VBLANK 0x00
387 #define NV04_DISP_NTFY_CONN 0x01
388
389 struct nv04_disp_mthd_v0 {
390 __u8 version;
391 #define NV04_DISP_SCANOUTPOS 0x00
392 __u8 method;
393 __u8 head;
394 __u8 pad03[5];
395 };
396
397 struct nv04_disp_scanoutpos_v0 {
398 __u8 version;
399 __u8 pad01[7];
400 __s64 time[2];
401 __u16 vblanks;
402 __u16 vblanke;
403 __u16 vtotal;
404 __u16 vline;
405 __u16 hblanks;
406 __u16 hblanke;
407 __u16 htotal;
408 __u16 hline;
409 };
410
411 /*******************************************************************************
412 * display
413 ******************************************************************************/
414
415 #define NV50_DISP_MTHD 0x00
416
417 struct nv50_disp_mthd_v0 {
418 __u8 version;
419 #define NV50_DISP_SCANOUTPOS 0x00
420 __u8 method;
421 __u8 head;
422 __u8 pad03[5];
423 };
424
425 struct nv50_disp_mthd_v1 {
426 __u8 version;
427 #define NV50_DISP_MTHD_V1_DAC_PWR 0x10
428 #define NV50_DISP_MTHD_V1_DAC_LOAD 0x11
429 #define NV50_DISP_MTHD_V1_SOR_PWR 0x20
430 #define NV50_DISP_MTHD_V1_SOR_HDA_ELD 0x21
431 #define NV50_DISP_MTHD_V1_SOR_HDMI_PWR 0x22
432 #define NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT 0x23
433 #define NV50_DISP_MTHD_V1_SOR_DP_PWR 0x24
434 #define NV50_DISP_MTHD_V1_PIOR_PWR 0x30
435 __u8 method;
436 __u16 hasht;
437 __u16 hashm;
438 __u8 pad06[2];
439 };
440
441 struct nv50_disp_dac_pwr_v0 {
442 __u8 version;
443 __u8 state;
444 __u8 data;
445 __u8 vsync;
446 __u8 hsync;
447 __u8 pad05[3];
448 };
449
450 struct nv50_disp_dac_load_v0 {
451 __u8 version;
452 __u8 load;
453 __u8 pad02[2];
454 __u32 data;
455 };
456
457 struct nv50_disp_sor_pwr_v0 {
458 __u8 version;
459 __u8 state;
460 __u8 pad02[6];
461 };
462
463 struct nv50_disp_sor_hda_eld_v0 {
464 __u8 version;
465 __u8 pad01[7];
466 __u8 data[];
467 };
468
469 struct nv50_disp_sor_hdmi_pwr_v0 {
470 __u8 version;
471 __u8 state;
472 __u8 max_ac_packet;
473 __u8 rekey;
474 __u8 pad04[4];
475 };
476
477 struct nv50_disp_sor_lvds_script_v0 {
478 __u8 version;
479 __u8 pad01[1];
480 __u16 script;
481 __u8 pad04[4];
482 };
483
484 struct nv50_disp_sor_dp_pwr_v0 {
485 __u8 version;
486 __u8 state;
487 __u8 pad02[6];
488 };
489
490 struct nv50_disp_pior_pwr_v0 {
491 __u8 version;
492 __u8 state;
493 __u8 type;
494 __u8 pad03[5];
495 };
496
497 /* core */
498 struct nv50_disp_core_channel_dma_v0 {
499 __u8 version;
500 __u8 pad01[3];
501 __u32 pushbuf;
502 };
503
504 #define NV50_DISP_CORE_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
505
506 /* cursor immediate */
507 struct nv50_disp_cursor_v0 {
508 __u8 version;
509 __u8 head;
510 __u8 pad02[6];
511 };
512
513 #define NV50_DISP_CURSOR_V0_NTFY_UEVENT 0x00
514
515 /* base */
516 struct nv50_disp_base_channel_dma_v0 {
517 __u8 version;
518 __u8 pad01[2];
519 __u8 head;
520 __u32 pushbuf;
521 };
522
523 #define NV50_DISP_BASE_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
524
525 /* overlay */
526 struct nv50_disp_overlay_channel_dma_v0 {
527 __u8 version;
528 __u8 pad01[2];
529 __u8 head;
530 __u32 pushbuf;
531 };
532
533 #define NV50_DISP_OVERLAY_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
534
535 /* overlay immediate */
536 struct nv50_disp_overlay_v0 {
537 __u8 version;
538 __u8 head;
539 __u8 pad02[6];
540 };
541
542 #define NV50_DISP_OVERLAY_V0_NTFY_UEVENT 0x00
543
544 /*******************************************************************************
545 * fermi
546 ******************************************************************************/
547
548 #define FERMI_A_ZBC_COLOR 0x00
549 #define FERMI_A_ZBC_DEPTH 0x01
550
551 struct fermi_a_zbc_color_v0 {
552 __u8 version;
553 #define FERMI_A_ZBC_COLOR_V0_FMT_ZERO 0x01
554 #define FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE 0x02
555 #define FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32 0x04
556 #define FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16 0x08
557 #define FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16 0x0c
558 #define FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16 0x10
559 #define FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16 0x14
560 #define FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16 0x16
561 #define FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8 0x18
562 #define FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8 0x1c
563 #define FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10 0x20
564 #define FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10 0x24
565 #define FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8 0x28
566 #define FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8 0x2c
567 #define FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8 0x30
568 #define FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8 0x34
569 #define FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8 0x38
570 #define FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10 0x3c
571 #define FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11 0x40
572 __u8 format;
573 __u8 index;
574 __u8 pad03[5];
575 __u32 ds[4];
576 __u32 l2[4];
577 };
578
579 struct fermi_a_zbc_depth_v0 {
580 __u8 version;
581 #define FERMI_A_ZBC_DEPTH_V0_FMT_FP32 0x01
582 __u8 format;
583 __u8 index;
584 __u8 pad03[5];
585 __u32 ds;
586 __u32 l2;
587 };
588
589 #endif
This page took 0.043768 seconds and 6 git commands to generate.