drm/nouveau/cipher: convert to new-style nvkm_engine
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / nv50.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24 #include "priv.h"
25
26 int
27 nv50_identify(struct nvkm_device *device)
28 {
29 switch (device->chipset) {
30 case 0x50:
31 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
32 device->oclass[NVDEV_ENGINE_FIFO ] = nv50_fifo_oclass;
33 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
34 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
35 device->oclass[NVDEV_ENGINE_MPEG ] = &nv50_mpeg_oclass;
36 device->oclass[NVDEV_ENGINE_DISP ] = nv50_disp_oclass;
37 device->oclass[NVDEV_ENGINE_PM ] = nv50_pm_oclass;
38 break;
39 case 0x84:
40 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
41 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
42 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
43 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
44 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
45 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
46 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
47 break;
48 case 0x86:
49 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
50 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
51 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
52 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
53 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
54 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
55 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
56 break;
57 case 0x92:
58 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
59 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
60 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
61 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
62 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
63 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
64 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
65 break;
66 case 0x94:
67 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
68 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
69 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
70 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
71 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
72 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
73 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
74 break;
75 case 0x96:
76 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
77 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
78 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
79 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
80 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
81 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
82 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
83 break;
84 case 0x98:
85 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
86 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
87 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
88 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
89 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
90 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
91 break;
92 case 0xa0:
93 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
94 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
95 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
96 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
97 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
98 device->oclass[NVDEV_ENGINE_DISP ] = gt200_disp_oclass;
99 device->oclass[NVDEV_ENGINE_PM ] = gt200_pm_oclass;
100 break;
101 case 0xaa:
102 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
103 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
104 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
105 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
106 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
107 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
108 break;
109 case 0xac:
110 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
111 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
112 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
113 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
114 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
115 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
116 break;
117 case 0xa3:
118 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
119 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
120 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
121 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
122 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
123 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
124 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
125 break;
126 case 0xa5:
127 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
128 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
129 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
130 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
131 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
132 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
133 break;
134 case 0xa8:
135 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
136 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
137 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
138 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
139 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
140 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
141 break;
142 case 0xaf:
143 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
144 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
145 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
146 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
147 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
148 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
149 break;
150 default:
151 return -EINVAL;
152 }
153
154 return 0;
155 }
This page took 0.033606 seconds and 5 git commands to generate.