35cc167e7b0692dc80d8f9957d8408dce0ad4682
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / nv50.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24 #include "priv.h"
25
26 int
27 nv50_identify(struct nvkm_device *device)
28 {
29 switch (device->chipset) {
30 case 0x50:
31 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
32 device->oclass[NVDEV_ENGINE_FIFO ] = nv50_fifo_oclass;
33 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
34 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
35 device->oclass[NVDEV_ENGINE_MPEG ] = &nv50_mpeg_oclass;
36 device->oclass[NVDEV_ENGINE_DISP ] = nv50_disp_oclass;
37 device->oclass[NVDEV_ENGINE_PM ] = nv50_pm_oclass;
38 break;
39 case 0x84:
40 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
41 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
42 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
43 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
44 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
45 device->oclass[NVDEV_ENGINE_CIPHER ] = &g84_cipher_oclass;
46 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
47 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
48 break;
49 case 0x86:
50 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
51 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
52 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
53 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
54 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
55 device->oclass[NVDEV_ENGINE_CIPHER ] = &g84_cipher_oclass;
56 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
57 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
58 break;
59 case 0x92:
60 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
61 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
62 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
63 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
64 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
65 device->oclass[NVDEV_ENGINE_CIPHER ] = &g84_cipher_oclass;
66 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
67 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
68 break;
69 case 0x94:
70 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
71 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
72 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
73 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
74 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
75 device->oclass[NVDEV_ENGINE_CIPHER ] = &g84_cipher_oclass;
76 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
77 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
78 break;
79 case 0x96:
80 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
81 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
82 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
83 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
84 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
85 device->oclass[NVDEV_ENGINE_CIPHER ] = &g84_cipher_oclass;
86 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
87 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
88 break;
89 case 0x98:
90 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
91 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
92 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
93 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
94 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
95 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
96 break;
97 case 0xa0:
98 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
99 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
100 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
101 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
102 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
103 device->oclass[NVDEV_ENGINE_CIPHER ] = &g84_cipher_oclass;
104 device->oclass[NVDEV_ENGINE_DISP ] = gt200_disp_oclass;
105 device->oclass[NVDEV_ENGINE_PM ] = gt200_pm_oclass;
106 break;
107 case 0xaa:
108 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
109 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
110 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
111 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
112 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
113 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
114 break;
115 case 0xac:
116 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
117 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
118 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
119 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
120 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
121 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
122 break;
123 case 0xa3:
124 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
125 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
126 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
127 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
128 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
129 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
130 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
131 break;
132 case 0xa5:
133 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
134 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
135 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
136 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
137 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
138 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
139 break;
140 case 0xa8:
141 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
142 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
143 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
144 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
145 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
146 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
147 break;
148 case 0xaf:
149 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv50_dmaeng_oclass;
150 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
151 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
152 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
153 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
154 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
155 break;
156 default:
157 return -EINVAL;
158 }
159
160 return 0;
161 }
This page took 0.034611 seconds and 4 git commands to generate.