drm/nouveau/dma: convert to new-style nvkm_engine
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / nv50.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24 #include "priv.h"
25
26 int
27 nv50_identify(struct nvkm_device *device)
28 {
29 switch (device->chipset) {
30 case 0x50:
31 device->oclass[NVDEV_ENGINE_FIFO ] = nv50_fifo_oclass;
32 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
33 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
34 device->oclass[NVDEV_ENGINE_MPEG ] = &nv50_mpeg_oclass;
35 device->oclass[NVDEV_ENGINE_DISP ] = nv50_disp_oclass;
36 device->oclass[NVDEV_ENGINE_PM ] = nv50_pm_oclass;
37 break;
38 case 0x84:
39 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
40 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
41 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
42 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
43 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
44 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
45 break;
46 case 0x86:
47 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
48 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
49 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
50 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
51 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
52 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
53 break;
54 case 0x92:
55 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
56 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
57 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
58 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
59 device->oclass[NVDEV_ENGINE_DISP ] = g84_disp_oclass;
60 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
61 break;
62 case 0x94:
63 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
64 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
65 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
66 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
67 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
68 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
69 break;
70 case 0x96:
71 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
72 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
73 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
74 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
75 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
76 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
77 break;
78 case 0x98:
79 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
80 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
81 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
82 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
83 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
84 break;
85 case 0xa0:
86 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
87 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
88 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
89 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
90 device->oclass[NVDEV_ENGINE_DISP ] = gt200_disp_oclass;
91 device->oclass[NVDEV_ENGINE_PM ] = gt200_pm_oclass;
92 break;
93 case 0xaa:
94 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
95 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
96 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
97 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
98 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
99 break;
100 case 0xac:
101 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
102 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
103 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
104 device->oclass[NVDEV_ENGINE_DISP ] = g94_disp_oclass;
105 device->oclass[NVDEV_ENGINE_PM ] = g84_pm_oclass;
106 break;
107 case 0xa3:
108 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
109 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
110 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
111 device->oclass[NVDEV_ENGINE_MPEG ] = &g84_mpeg_oclass;
112 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
113 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
114 break;
115 case 0xa5:
116 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
117 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
118 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
119 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
120 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
121 break;
122 case 0xa8:
123 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
124 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
125 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
126 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
127 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
128 break;
129 case 0xaf:
130 device->oclass[NVDEV_ENGINE_FIFO ] = g84_fifo_oclass;
131 device->oclass[NVDEV_ENGINE_SW ] = nv50_sw_oclass;
132 device->oclass[NVDEV_ENGINE_GR ] = &nv50_gr_oclass;
133 device->oclass[NVDEV_ENGINE_DISP ] = gt215_disp_oclass;
134 device->oclass[NVDEV_ENGINE_PM ] = gt215_pm_oclass;
135 break;
136 default:
137 return -EINVAL;
138 }
139
140 return 0;
141 }
This page took 0.034564 seconds and 5 git commands to generate.