Merge branch 'omap-gpmc-fixes-for-v3.10' of git://github.com/jonhunter/linux into...
[deliverable/linux.git] / drivers / gpu / drm / radeon / evergreend.h
1 /*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24 #ifndef EVERGREEND_H
25 #define EVERGREEND_H
26
27 #define EVERGREEN_MAX_SH_GPRS 256
28 #define EVERGREEN_MAX_TEMP_GPRS 16
29 #define EVERGREEN_MAX_SH_THREADS 256
30 #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31 #define EVERGREEN_MAX_FRC_EOV_CNT 16384
32 #define EVERGREEN_MAX_BACKENDS 8
33 #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34 #define EVERGREEN_MAX_SIMDS 16
35 #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36 #define EVERGREEN_MAX_PIPES 8
37 #define EVERGREEN_MAX_PIPES_MASK 0xFF
38 #define EVERGREEN_MAX_LDS_NUM 0xFFFF
39
40 #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
41 #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
42 #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
43 #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
44 #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
45 #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
46 #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
47 #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
48 #define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002
49 #define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002
50
51 /* Registers */
52
53 #define RCU_IND_INDEX 0x100
54 #define RCU_IND_DATA 0x104
55
56 /* discrete uvd clocks */
57 #define CG_UPLL_FUNC_CNTL 0x718
58 # define UPLL_RESET_MASK 0x00000001
59 # define UPLL_SLEEP_MASK 0x00000002
60 # define UPLL_BYPASS_EN_MASK 0x00000004
61 # define UPLL_CTLREQ_MASK 0x00000008
62 # define UPLL_REF_DIV_MASK 0x003F0000
63 # define UPLL_VCO_MODE_MASK 0x00000200
64 # define UPLL_CTLACK_MASK 0x40000000
65 # define UPLL_CTLACK2_MASK 0x80000000
66 #define CG_UPLL_FUNC_CNTL_2 0x71c
67 # define UPLL_PDIV_A(x) ((x) << 0)
68 # define UPLL_PDIV_A_MASK 0x0000007F
69 # define UPLL_PDIV_B(x) ((x) << 8)
70 # define UPLL_PDIV_B_MASK 0x00007F00
71 # define VCLK_SRC_SEL(x) ((x) << 20)
72 # define VCLK_SRC_SEL_MASK 0x01F00000
73 # define DCLK_SRC_SEL(x) ((x) << 25)
74 # define DCLK_SRC_SEL_MASK 0x3E000000
75 #define CG_UPLL_FUNC_CNTL_3 0x720
76 # define UPLL_FB_DIV(x) ((x) << 0)
77 # define UPLL_FB_DIV_MASK 0x01FFFFFF
78 #define CG_UPLL_FUNC_CNTL_4 0x854
79 # define UPLL_SPARE_ISPARE9 0x00020000
80 #define CG_UPLL_SPREAD_SPECTRUM 0x79c
81 # define SSEN_MASK 0x00000001
82
83 /* fusion uvd clocks */
84 #define CG_DCLK_CNTL 0x610
85 # define DCLK_DIVIDER_MASK 0x7f
86 # define DCLK_DIR_CNTL_EN (1 << 8)
87 #define CG_DCLK_STATUS 0x614
88 # define DCLK_STATUS (1 << 0)
89 #define CG_VCLK_CNTL 0x618
90 #define CG_VCLK_STATUS 0x61c
91 #define CG_SCRATCH1 0x820
92
93 #define GRBM_GFX_INDEX 0x802C
94 #define INSTANCE_INDEX(x) ((x) << 0)
95 #define SE_INDEX(x) ((x) << 16)
96 #define INSTANCE_BROADCAST_WRITES (1 << 30)
97 #define SE_BROADCAST_WRITES (1 << 31)
98 #define RLC_GFX_INDEX 0x3fC4
99 #define CC_GC_SHADER_PIPE_CONFIG 0x8950
100 #define WRITE_DIS (1 << 0)
101 #define CC_RB_BACKEND_DISABLE 0x98F4
102 #define BACKEND_DISABLE(x) ((x) << 16)
103 #define GB_ADDR_CONFIG 0x98F8
104 #define NUM_PIPES(x) ((x) << 0)
105 #define NUM_PIPES_MASK 0x0000000f
106 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
107 #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
108 #define NUM_SHADER_ENGINES(x) ((x) << 12)
109 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
110 #define NUM_GPUS(x) ((x) << 20)
111 #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
112 #define ROW_SIZE(x) ((x) << 28)
113 #define GB_BACKEND_MAP 0x98FC
114 #define DMIF_ADDR_CONFIG 0xBD4
115 #define HDP_ADDR_CONFIG 0x2F48
116 #define HDP_MISC_CNTL 0x2F4C
117 #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
118
119 #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
120 #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
121
122 #define CGTS_SYS_TCC_DISABLE 0x3F90
123 #define CGTS_TCC_DISABLE 0x9148
124 #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
125 #define CGTS_USER_TCC_DISABLE 0x914C
126
127 #define CONFIG_MEMSIZE 0x5428
128
129 #define BIF_FB_EN 0x5490
130 #define FB_READ_EN (1 << 0)
131 #define FB_WRITE_EN (1 << 1)
132
133 #define CP_STRMOUT_CNTL 0x84FC
134
135 #define CP_COHER_CNTL 0x85F0
136 #define CP_COHER_SIZE 0x85F4
137 #define CP_COHER_BASE 0x85F8
138 #define CP_STALLED_STAT1 0x8674
139 #define CP_STALLED_STAT2 0x8678
140 #define CP_BUSY_STAT 0x867C
141 #define CP_STAT 0x8680
142 #define CP_ME_CNTL 0x86D8
143 #define CP_ME_HALT (1 << 28)
144 #define CP_PFP_HALT (1 << 26)
145 #define CP_ME_RAM_DATA 0xC160
146 #define CP_ME_RAM_RADDR 0xC158
147 #define CP_ME_RAM_WADDR 0xC15C
148 #define CP_MEQ_THRESHOLDS 0x8764
149 #define STQ_SPLIT(x) ((x) << 0)
150 #define CP_PERFMON_CNTL 0x87FC
151 #define CP_PFP_UCODE_ADDR 0xC150
152 #define CP_PFP_UCODE_DATA 0xC154
153 #define CP_QUEUE_THRESHOLDS 0x8760
154 #define ROQ_IB1_START(x) ((x) << 0)
155 #define ROQ_IB2_START(x) ((x) << 8)
156 #define CP_RB_BASE 0xC100
157 #define CP_RB_CNTL 0xC104
158 #define RB_BUFSZ(x) ((x) << 0)
159 #define RB_BLKSZ(x) ((x) << 8)
160 #define RB_NO_UPDATE (1 << 27)
161 #define RB_RPTR_WR_ENA (1 << 31)
162 #define BUF_SWAP_32BIT (2 << 16)
163 #define CP_RB_RPTR 0x8700
164 #define CP_RB_RPTR_ADDR 0xC10C
165 #define RB_RPTR_SWAP(x) ((x) << 0)
166 #define CP_RB_RPTR_ADDR_HI 0xC110
167 #define CP_RB_RPTR_WR 0xC108
168 #define CP_RB_WPTR 0xC114
169 #define CP_RB_WPTR_ADDR 0xC118
170 #define CP_RB_WPTR_ADDR_HI 0xC11C
171 #define CP_RB_WPTR_DELAY 0x8704
172 #define CP_SEM_WAIT_TIMER 0x85BC
173 #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
174 #define CP_DEBUG 0xC1FC
175
176 /* Audio clocks */
177 #define DCCG_AUDIO_DTO_SOURCE 0x05ac
178 # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
179 # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
180
181 #define DCCG_AUDIO_DTO0_PHASE 0x05b0
182 #define DCCG_AUDIO_DTO0_MODULE 0x05b4
183 #define DCCG_AUDIO_DTO0_LOAD 0x05b8
184 #define DCCG_AUDIO_DTO0_CNTL 0x05bc
185
186 #define DCCG_AUDIO_DTO1_PHASE 0x05c0
187 #define DCCG_AUDIO_DTO1_MODULE 0x05c4
188 #define DCCG_AUDIO_DTO1_LOAD 0x05c8
189 #define DCCG_AUDIO_DTO1_CNTL 0x05cc
190
191 /* DCE 4.0 AFMT */
192 #define HDMI_CONTROL 0x7030
193 # define HDMI_KEEPOUT_MODE (1 << 0)
194 # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
195 # define HDMI_ERROR_ACK (1 << 8)
196 # define HDMI_ERROR_MASK (1 << 9)
197 # define HDMI_DEEP_COLOR_ENABLE (1 << 24)
198 # define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
199 # define HDMI_24BIT_DEEP_COLOR 0
200 # define HDMI_30BIT_DEEP_COLOR 1
201 # define HDMI_36BIT_DEEP_COLOR 2
202 #define HDMI_STATUS 0x7034
203 # define HDMI_ACTIVE_AVMUTE (1 << 0)
204 # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
205 # define HDMI_VBI_PACKET_ERROR (1 << 20)
206 #define HDMI_AUDIO_PACKET_CONTROL 0x7038
207 # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
208 # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
209 #define HDMI_ACR_PACKET_CONTROL 0x703c
210 # define HDMI_ACR_SEND (1 << 0)
211 # define HDMI_ACR_CONT (1 << 1)
212 # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
213 # define HDMI_ACR_HW 0
214 # define HDMI_ACR_32 1
215 # define HDMI_ACR_44 2
216 # define HDMI_ACR_48 3
217 # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
218 # define HDMI_ACR_AUTO_SEND (1 << 12)
219 # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
220 # define HDMI_ACR_X1 1
221 # define HDMI_ACR_X2 2
222 # define HDMI_ACR_X4 4
223 # define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
224 #define HDMI_VBI_PACKET_CONTROL 0x7040
225 # define HDMI_NULL_SEND (1 << 0)
226 # define HDMI_GC_SEND (1 << 4)
227 # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
228 #define HDMI_INFOFRAME_CONTROL0 0x7044
229 # define HDMI_AVI_INFO_SEND (1 << 0)
230 # define HDMI_AVI_INFO_CONT (1 << 1)
231 # define HDMI_AUDIO_INFO_SEND (1 << 4)
232 # define HDMI_AUDIO_INFO_CONT (1 << 5)
233 # define HDMI_MPEG_INFO_SEND (1 << 8)
234 # define HDMI_MPEG_INFO_CONT (1 << 9)
235 #define HDMI_INFOFRAME_CONTROL1 0x7048
236 # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
237 # define HDMI_AVI_INFO_LINE_MASK (0x3f << 0)
238 # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
239 # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
240 #define HDMI_GENERIC_PACKET_CONTROL 0x704c
241 # define HDMI_GENERIC0_SEND (1 << 0)
242 # define HDMI_GENERIC0_CONT (1 << 1)
243 # define HDMI_GENERIC1_SEND (1 << 4)
244 # define HDMI_GENERIC1_CONT (1 << 5)
245 # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
246 # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
247 #define HDMI_GC 0x7058
248 # define HDMI_GC_AVMUTE (1 << 0)
249 # define HDMI_GC_AVMUTE_CONT (1 << 2)
250 #define AFMT_AUDIO_PACKET_CONTROL2 0x705c
251 # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
252 # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
253 # define AFMT_60958_CS_SOURCE (1 << 4)
254 # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
255 # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
256 #define AFMT_AVI_INFO0 0x7084
257 # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
258 # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
259 # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
260 # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
261 # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
262 # define AFMT_AVI_INFO_Y_RGB 0
263 # define AFMT_AVI_INFO_Y_YCBCR422 1
264 # define AFMT_AVI_INFO_Y_YCBCR444 2
265 # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
266 # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
267 # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
268 # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
269 # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
270 # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
271 # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
272 # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
273 # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
274 # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
275 #define AFMT_AVI_INFO1 0x7088
276 # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
277 # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
278 # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
279 # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
280 # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
281 #define AFMT_AVI_INFO2 0x708c
282 # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
283 # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
284 #define AFMT_AVI_INFO3 0x7090
285 # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
286 # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
287 #define AFMT_MPEG_INFO0 0x7094
288 # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
289 # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
290 # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
291 # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
292 #define AFMT_MPEG_INFO1 0x7098
293 # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
294 # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
295 # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
296 #define AFMT_GENERIC0_HDR 0x709c
297 #define AFMT_GENERIC0_0 0x70a0
298 #define AFMT_GENERIC0_1 0x70a4
299 #define AFMT_GENERIC0_2 0x70a8
300 #define AFMT_GENERIC0_3 0x70ac
301 #define AFMT_GENERIC0_4 0x70b0
302 #define AFMT_GENERIC0_5 0x70b4
303 #define AFMT_GENERIC0_6 0x70b8
304 #define AFMT_GENERIC1_HDR 0x70bc
305 #define AFMT_GENERIC1_0 0x70c0
306 #define AFMT_GENERIC1_1 0x70c4
307 #define AFMT_GENERIC1_2 0x70c8
308 #define AFMT_GENERIC1_3 0x70cc
309 #define AFMT_GENERIC1_4 0x70d0
310 #define AFMT_GENERIC1_5 0x70d4
311 #define AFMT_GENERIC1_6 0x70d8
312 #define HDMI_ACR_32_0 0x70dc
313 # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
314 #define HDMI_ACR_32_1 0x70e0
315 # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
316 #define HDMI_ACR_44_0 0x70e4
317 # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
318 #define HDMI_ACR_44_1 0x70e8
319 # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
320 #define HDMI_ACR_48_0 0x70ec
321 # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
322 #define HDMI_ACR_48_1 0x70f0
323 # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
324 #define HDMI_ACR_STATUS_0 0x70f4
325 #define HDMI_ACR_STATUS_1 0x70f8
326 #define AFMT_AUDIO_INFO0 0x70fc
327 # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
328 # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
329 # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
330 # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
331 # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
332 #define AFMT_AUDIO_INFO1 0x7100
333 # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
334 # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
335 # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
336 # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
337 # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
338 #define AFMT_60958_0 0x7104
339 # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
340 # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
341 # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
342 # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
343 # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
344 # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
345 # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
346 # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
347 # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
348 # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
349 #define AFMT_60958_1 0x7108
350 # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
351 # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
352 # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
353 # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
354 # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
355 #define AFMT_AUDIO_CRC_CONTROL 0x710c
356 # define AFMT_AUDIO_CRC_EN (1 << 0)
357 #define AFMT_RAMP_CONTROL0 0x7110
358 # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
359 # define AFMT_RAMP_DATA_SIGN (1 << 31)
360 #define AFMT_RAMP_CONTROL1 0x7114
361 # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
362 # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
363 #define AFMT_RAMP_CONTROL2 0x7118
364 # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
365 #define AFMT_RAMP_CONTROL3 0x711c
366 # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
367 #define AFMT_60958_2 0x7120
368 # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
369 # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
370 # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
371 # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
372 # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
373 # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
374 #define AFMT_STATUS 0x7128
375 # define AFMT_AUDIO_ENABLE (1 << 4)
376 # define AFMT_AUDIO_HBR_ENABLE (1 << 8)
377 # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
378 # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
379 # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
380 #define AFMT_AUDIO_PACKET_CONTROL 0x712c
381 # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
382 # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
383 # define AFMT_AUDIO_TEST_EN (1 << 12)
384 # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
385 # define AFMT_60958_CS_UPDATE (1 << 26)
386 # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
387 # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
388 # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
389 # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
390 #define AFMT_VBI_PACKET_CONTROL 0x7130
391 # define AFMT_GENERIC0_UPDATE (1 << 2)
392 #define AFMT_INFOFRAME_CONTROL0 0x7134
393 # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
394 # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
395 # define AFMT_MPEG_INFO_UPDATE (1 << 10)
396 #define AFMT_GENERIC0_7 0x7138
397
398 /* DCE4/5 ELD audio interface */
399 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */
400 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */
401 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */
402 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */
403 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */
404 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */
405 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */
406 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */
407 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */
408 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */
409 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */
410 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */
411 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */
412 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */
413 # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
414 /* max channels minus one. 7 = 8 channels */
415 # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
416 # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
417 # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
418 /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
419 * bit0 = 32 kHz
420 * bit1 = 44.1 kHz
421 * bit2 = 48 kHz
422 * bit3 = 88.2 kHz
423 * bit4 = 96 kHz
424 * bit5 = 176.4 kHz
425 * bit6 = 192 kHz
426 */
427
428 #define AZ_HOT_PLUG_CONTROL 0x5e78
429 # define AZ_FORCE_CODEC_WAKE (1 << 0)
430 # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
431 # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
432 # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
433 # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
434 # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
435 # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
436 # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
437 # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
438 # define CODEC_HOT_PLUG_ENABLE (1 << 12)
439 # define PIN0_AUDIO_ENABLED (1 << 24)
440 # define PIN1_AUDIO_ENABLED (1 << 25)
441 # define PIN2_AUDIO_ENABLED (1 << 26)
442 # define PIN3_AUDIO_ENABLED (1 << 27)
443 # define AUDIO_ENABLED (1 << 31)
444
445
446 #define GC_USER_SHADER_PIPE_CONFIG 0x8954
447 #define INACTIVE_QD_PIPES(x) ((x) << 8)
448 #define INACTIVE_QD_PIPES_MASK 0x0000FF00
449 #define INACTIVE_SIMDS(x) ((x) << 16)
450 #define INACTIVE_SIMDS_MASK 0x00FF0000
451
452 #define GRBM_CNTL 0x8000
453 #define GRBM_READ_TIMEOUT(x) ((x) << 0)
454 #define GRBM_SOFT_RESET 0x8020
455 #define SOFT_RESET_CP (1 << 0)
456 #define SOFT_RESET_CB (1 << 1)
457 #define SOFT_RESET_DB (1 << 3)
458 #define SOFT_RESET_PA (1 << 5)
459 #define SOFT_RESET_SC (1 << 6)
460 #define SOFT_RESET_SPI (1 << 8)
461 #define SOFT_RESET_SH (1 << 9)
462 #define SOFT_RESET_SX (1 << 10)
463 #define SOFT_RESET_TC (1 << 11)
464 #define SOFT_RESET_TA (1 << 12)
465 #define SOFT_RESET_VC (1 << 13)
466 #define SOFT_RESET_VGT (1 << 14)
467
468 #define GRBM_STATUS 0x8010
469 #define CMDFIFO_AVAIL_MASK 0x0000000F
470 #define SRBM_RQ_PENDING (1 << 5)
471 #define CF_RQ_PENDING (1 << 7)
472 #define PF_RQ_PENDING (1 << 8)
473 #define GRBM_EE_BUSY (1 << 10)
474 #define SX_CLEAN (1 << 11)
475 #define DB_CLEAN (1 << 12)
476 #define CB_CLEAN (1 << 13)
477 #define TA_BUSY (1 << 14)
478 #define VGT_BUSY_NO_DMA (1 << 16)
479 #define VGT_BUSY (1 << 17)
480 #define SX_BUSY (1 << 20)
481 #define SH_BUSY (1 << 21)
482 #define SPI_BUSY (1 << 22)
483 #define SC_BUSY (1 << 24)
484 #define PA_BUSY (1 << 25)
485 #define DB_BUSY (1 << 26)
486 #define CP_COHERENCY_BUSY (1 << 28)
487 #define CP_BUSY (1 << 29)
488 #define CB_BUSY (1 << 30)
489 #define GUI_ACTIVE (1 << 31)
490 #define GRBM_STATUS_SE0 0x8014
491 #define GRBM_STATUS_SE1 0x8018
492 #define SE_SX_CLEAN (1 << 0)
493 #define SE_DB_CLEAN (1 << 1)
494 #define SE_CB_CLEAN (1 << 2)
495 #define SE_TA_BUSY (1 << 25)
496 #define SE_SX_BUSY (1 << 26)
497 #define SE_SPI_BUSY (1 << 27)
498 #define SE_SH_BUSY (1 << 28)
499 #define SE_SC_BUSY (1 << 29)
500 #define SE_DB_BUSY (1 << 30)
501 #define SE_CB_BUSY (1 << 31)
502 /* evergreen */
503 #define CG_THERMAL_CTRL 0x72c
504 #define TOFFSET_MASK 0x00003FE0
505 #define TOFFSET_SHIFT 5
506 #define CG_MULT_THERMAL_STATUS 0x740
507 #define ASIC_T(x) ((x) << 16)
508 #define ASIC_T_MASK 0x07FF0000
509 #define ASIC_T_SHIFT 16
510 #define CG_TS0_STATUS 0x760
511 #define TS0_ADC_DOUT_MASK 0x000003FF
512 #define TS0_ADC_DOUT_SHIFT 0
513 /* APU */
514 #define CG_THERMAL_STATUS 0x678
515
516 #define HDP_HOST_PATH_CNTL 0x2C00
517 #define HDP_NONSURFACE_BASE 0x2C04
518 #define HDP_NONSURFACE_INFO 0x2C08
519 #define HDP_NONSURFACE_SIZE 0x2C0C
520 #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
521 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
522 #define HDP_TILING_CONFIG 0x2F3C
523
524 #define MC_SHARED_CHMAP 0x2004
525 #define NOOFCHAN_SHIFT 12
526 #define NOOFCHAN_MASK 0x00003000
527 #define MC_SHARED_CHREMAP 0x2008
528
529 #define MC_SHARED_BLACKOUT_CNTL 0x20ac
530 #define BLACKOUT_MODE_MASK 0x00000007
531
532 #define MC_ARB_RAMCFG 0x2760
533 #define NOOFBANK_SHIFT 0
534 #define NOOFBANK_MASK 0x00000003
535 #define NOOFRANK_SHIFT 2
536 #define NOOFRANK_MASK 0x00000004
537 #define NOOFROWS_SHIFT 3
538 #define NOOFROWS_MASK 0x00000038
539 #define NOOFCOLS_SHIFT 6
540 #define NOOFCOLS_MASK 0x000000C0
541 #define CHANSIZE_SHIFT 8
542 #define CHANSIZE_MASK 0x00000100
543 #define BURSTLENGTH_SHIFT 9
544 #define BURSTLENGTH_MASK 0x00000200
545 #define CHANSIZE_OVERRIDE (1 << 11)
546 #define FUS_MC_ARB_RAMCFG 0x2768
547 #define MC_VM_AGP_TOP 0x2028
548 #define MC_VM_AGP_BOT 0x202C
549 #define MC_VM_AGP_BASE 0x2030
550 #define MC_VM_FB_LOCATION 0x2024
551 #define MC_FUS_VM_FB_OFFSET 0x2898
552 #define MC_VM_MB_L1_TLB0_CNTL 0x2234
553 #define MC_VM_MB_L1_TLB1_CNTL 0x2238
554 #define MC_VM_MB_L1_TLB2_CNTL 0x223C
555 #define MC_VM_MB_L1_TLB3_CNTL 0x2240
556 #define ENABLE_L1_TLB (1 << 0)
557 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
558 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
559 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
560 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
561 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
562 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
563 #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
564 #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
565 #define MC_VM_MD_L1_TLB0_CNTL 0x2654
566 #define MC_VM_MD_L1_TLB1_CNTL 0x2658
567 #define MC_VM_MD_L1_TLB2_CNTL 0x265C
568 #define MC_VM_MD_L1_TLB3_CNTL 0x2698
569
570 #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
571 #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
572 #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
573
574 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
575 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
576 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
577
578 #define PA_CL_ENHANCE 0x8A14
579 #define CLIP_VTX_REORDER_ENA (1 << 0)
580 #define NUM_CLIP_SEQ(x) ((x) << 1)
581 #define PA_SC_ENHANCE 0x8BF0
582 #define PA_SC_AA_CONFIG 0x28C04
583 #define MSAA_NUM_SAMPLES_SHIFT 0
584 #define MSAA_NUM_SAMPLES_MASK 0x3
585 #define PA_SC_CLIPRECT_RULE 0x2820C
586 #define PA_SC_EDGERULE 0x28230
587 #define PA_SC_FIFO_SIZE 0x8BCC
588 #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
589 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
590 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
591 #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
592 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
593 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
594 #define PA_SC_LINE_STIPPLE 0x28A0C
595 #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
596 #define PA_SC_LINE_STIPPLE_STATE 0x8B10
597
598 #define SCRATCH_REG0 0x8500
599 #define SCRATCH_REG1 0x8504
600 #define SCRATCH_REG2 0x8508
601 #define SCRATCH_REG3 0x850C
602 #define SCRATCH_REG4 0x8510
603 #define SCRATCH_REG5 0x8514
604 #define SCRATCH_REG6 0x8518
605 #define SCRATCH_REG7 0x851C
606 #define SCRATCH_UMSK 0x8540
607 #define SCRATCH_ADDR 0x8544
608
609 #define SMX_SAR_CTL0 0xA008
610 #define SMX_DC_CTL0 0xA020
611 #define USE_HASH_FUNCTION (1 << 0)
612 #define NUMBER_OF_SETS(x) ((x) << 1)
613 #define FLUSH_ALL_ON_EVENT (1 << 10)
614 #define STALL_ON_EVENT (1 << 11)
615 #define SMX_EVENT_CTL 0xA02C
616 #define ES_FLUSH_CTL(x) ((x) << 0)
617 #define GS_FLUSH_CTL(x) ((x) << 3)
618 #define ACK_FLUSH_CTL(x) ((x) << 6)
619 #define SYNC_FLUSH_CTL (1 << 8)
620
621 #define SPI_CONFIG_CNTL 0x9100
622 #define GPR_WRITE_PRIORITY(x) ((x) << 0)
623 #define SPI_CONFIG_CNTL_1 0x913C
624 #define VTX_DONE_DELAY(x) ((x) << 0)
625 #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
626 #define SPI_INPUT_Z 0x286D8
627 #define SPI_PS_IN_CONTROL_0 0x286CC
628 #define NUM_INTERP(x) ((x)<<0)
629 #define POSITION_ENA (1<<8)
630 #define POSITION_CENTROID (1<<9)
631 #define POSITION_ADDR(x) ((x)<<10)
632 #define PARAM_GEN(x) ((x)<<15)
633 #define PARAM_GEN_ADDR(x) ((x)<<19)
634 #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
635 #define PERSP_GRADIENT_ENA (1<<28)
636 #define LINEAR_GRADIENT_ENA (1<<29)
637 #define POSITION_SAMPLE (1<<30)
638 #define BARYC_AT_SAMPLE_ENA (1<<31)
639
640 #define SQ_CONFIG 0x8C00
641 #define VC_ENABLE (1 << 0)
642 #define EXPORT_SRC_C (1 << 1)
643 #define CS_PRIO(x) ((x) << 18)
644 #define LS_PRIO(x) ((x) << 20)
645 #define HS_PRIO(x) ((x) << 22)
646 #define PS_PRIO(x) ((x) << 24)
647 #define VS_PRIO(x) ((x) << 26)
648 #define GS_PRIO(x) ((x) << 28)
649 #define ES_PRIO(x) ((x) << 30)
650 #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
651 #define NUM_PS_GPRS(x) ((x) << 0)
652 #define NUM_VS_GPRS(x) ((x) << 16)
653 #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
654 #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
655 #define NUM_GS_GPRS(x) ((x) << 0)
656 #define NUM_ES_GPRS(x) ((x) << 16)
657 #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
658 #define NUM_HS_GPRS(x) ((x) << 0)
659 #define NUM_LS_GPRS(x) ((x) << 16)
660 #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
661 #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
662 #define SQ_THREAD_RESOURCE_MGMT 0x8C18
663 #define NUM_PS_THREADS(x) ((x) << 0)
664 #define NUM_VS_THREADS(x) ((x) << 8)
665 #define NUM_GS_THREADS(x) ((x) << 16)
666 #define NUM_ES_THREADS(x) ((x) << 24)
667 #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
668 #define NUM_HS_THREADS(x) ((x) << 0)
669 #define NUM_LS_THREADS(x) ((x) << 8)
670 #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
671 #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
672 #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
673 #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
674 #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
675 #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
676 #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
677 #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
678 #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
679 #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
680 #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
681 #define SQ_STATIC_THREAD_MGMT_1 0x8E20
682 #define SQ_STATIC_THREAD_MGMT_2 0x8E24
683 #define SQ_STATIC_THREAD_MGMT_3 0x8E28
684 #define SQ_LDS_RESOURCE_MGMT 0x8E2C
685
686 #define SQ_MS_FIFO_SIZES 0x8CF0
687 #define CACHE_FIFO_SIZE(x) ((x) << 0)
688 #define FETCH_FIFO_HIWATER(x) ((x) << 8)
689 #define DONE_FIFO_HIWATER(x) ((x) << 16)
690 #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
691
692 #define SX_DEBUG_1 0x9058
693 #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
694 #define SX_EXPORT_BUFFER_SIZES 0x900C
695 #define COLOR_BUFFER_SIZE(x) ((x) << 0)
696 #define POSITION_BUFFER_SIZE(x) ((x) << 8)
697 #define SMX_BUFFER_SIZE(x) ((x) << 16)
698 #define SX_MEMORY_EXPORT_BASE 0x9010
699 #define SX_MISC 0x28350
700
701 #define CB_PERF_CTR0_SEL_0 0x9A20
702 #define CB_PERF_CTR0_SEL_1 0x9A24
703 #define CB_PERF_CTR1_SEL_0 0x9A28
704 #define CB_PERF_CTR1_SEL_1 0x9A2C
705 #define CB_PERF_CTR2_SEL_0 0x9A30
706 #define CB_PERF_CTR2_SEL_1 0x9A34
707 #define CB_PERF_CTR3_SEL_0 0x9A38
708 #define CB_PERF_CTR3_SEL_1 0x9A3C
709
710 #define TA_CNTL_AUX 0x9508
711 #define DISABLE_CUBE_WRAP (1 << 0)
712 #define DISABLE_CUBE_ANISO (1 << 1)
713 #define SYNC_GRADIENT (1 << 24)
714 #define SYNC_WALKER (1 << 25)
715 #define SYNC_ALIGNER (1 << 26)
716
717 #define TCP_CHAN_STEER_LO 0x960c
718 #define TCP_CHAN_STEER_HI 0x9610
719
720 #define VGT_CACHE_INVALIDATION 0x88C4
721 #define CACHE_INVALIDATION(x) ((x) << 0)
722 #define VC_ONLY 0
723 #define TC_ONLY 1
724 #define VC_AND_TC 2
725 #define AUTO_INVLD_EN(x) ((x) << 6)
726 #define NO_AUTO 0
727 #define ES_AUTO 1
728 #define GS_AUTO 2
729 #define ES_AND_GS_AUTO 3
730 #define VGT_GS_VERTEX_REUSE 0x88D4
731 #define VGT_NUM_INSTANCES 0x8974
732 #define VGT_OUT_DEALLOC_CNTL 0x28C5C
733 #define DEALLOC_DIST_MASK 0x0000007F
734 #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
735 #define VTX_REUSE_DEPTH_MASK 0x000000FF
736
737 #define VM_CONTEXT0_CNTL 0x1410
738 #define ENABLE_CONTEXT (1 << 0)
739 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
740 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
741 #define VM_CONTEXT1_CNTL 0x1414
742 #define VM_CONTEXT1_CNTL2 0x1434
743 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
744 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
745 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
746 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
747 #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
748 #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
749 #define RESPONSE_TYPE_MASK 0x000000F0
750 #define RESPONSE_TYPE_SHIFT 4
751 #define VM_L2_CNTL 0x1400
752 #define ENABLE_L2_CACHE (1 << 0)
753 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
754 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
755 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
756 #define VM_L2_CNTL2 0x1404
757 #define INVALIDATE_ALL_L1_TLBS (1 << 0)
758 #define INVALIDATE_L2_CACHE (1 << 1)
759 #define VM_L2_CNTL3 0x1408
760 #define BANK_SELECT(x) ((x) << 0)
761 #define CACHE_UPDATE_MODE(x) ((x) << 6)
762 #define VM_L2_STATUS 0x140C
763 #define L2_BUSY (1 << 0)
764 #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
765 #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
766
767 #define WAIT_UNTIL 0x8040
768
769 #define SRBM_STATUS 0x0E50
770 #define RLC_RQ_PENDING (1 << 3)
771 #define GRBM_RQ_PENDING (1 << 5)
772 #define VMC_BUSY (1 << 8)
773 #define MCB_BUSY (1 << 9)
774 #define MCB_NON_DISPLAY_BUSY (1 << 10)
775 #define MCC_BUSY (1 << 11)
776 #define MCD_BUSY (1 << 12)
777 #define SEM_BUSY (1 << 14)
778 #define RLC_BUSY (1 << 15)
779 #define IH_BUSY (1 << 17)
780 #define SRBM_STATUS2 0x0EC4
781 #define DMA_BUSY (1 << 5)
782 #define SRBM_SOFT_RESET 0x0E60
783 #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
784 #define SOFT_RESET_BIF (1 << 1)
785 #define SOFT_RESET_CG (1 << 2)
786 #define SOFT_RESET_DC (1 << 5)
787 #define SOFT_RESET_GRBM (1 << 8)
788 #define SOFT_RESET_HDP (1 << 9)
789 #define SOFT_RESET_IH (1 << 10)
790 #define SOFT_RESET_MC (1 << 11)
791 #define SOFT_RESET_RLC (1 << 13)
792 #define SOFT_RESET_ROM (1 << 14)
793 #define SOFT_RESET_SEM (1 << 15)
794 #define SOFT_RESET_VMC (1 << 17)
795 #define SOFT_RESET_DMA (1 << 20)
796 #define SOFT_RESET_TST (1 << 21)
797 #define SOFT_RESET_REGBB (1 << 22)
798 #define SOFT_RESET_ORB (1 << 23)
799
800 /* display watermarks */
801 #define DC_LB_MEMORY_SPLIT 0x6b0c
802 #define PRIORITY_A_CNT 0x6b18
803 #define PRIORITY_MARK_MASK 0x7fff
804 #define PRIORITY_OFF (1 << 16)
805 #define PRIORITY_ALWAYS_ON (1 << 20)
806 #define PRIORITY_B_CNT 0x6b1c
807 #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
808 # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
809 #define PIPE0_LATENCY_CONTROL 0x0bf4
810 # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
811 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
812
813 #define IH_RB_CNTL 0x3e00
814 # define IH_RB_ENABLE (1 << 0)
815 # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
816 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
817 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
818 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
819 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
820 # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
821 #define IH_RB_BASE 0x3e04
822 #define IH_RB_RPTR 0x3e08
823 #define IH_RB_WPTR 0x3e0c
824 # define RB_OVERFLOW (1 << 0)
825 # define WPTR_OFFSET_MASK 0x3fffc
826 #define IH_RB_WPTR_ADDR_HI 0x3e10
827 #define IH_RB_WPTR_ADDR_LO 0x3e14
828 #define IH_CNTL 0x3e18
829 # define ENABLE_INTR (1 << 0)
830 # define IH_MC_SWAP(x) ((x) << 1)
831 # define IH_MC_SWAP_NONE 0
832 # define IH_MC_SWAP_16BIT 1
833 # define IH_MC_SWAP_32BIT 2
834 # define IH_MC_SWAP_64BIT 3
835 # define RPTR_REARM (1 << 4)
836 # define MC_WRREQ_CREDIT(x) ((x) << 15)
837 # define MC_WR_CLEAN_CNT(x) ((x) << 20)
838
839 #define CP_INT_CNTL 0xc124
840 # define CNTX_BUSY_INT_ENABLE (1 << 19)
841 # define CNTX_EMPTY_INT_ENABLE (1 << 20)
842 # define SCRATCH_INT_ENABLE (1 << 25)
843 # define TIME_STAMP_INT_ENABLE (1 << 26)
844 # define IB2_INT_ENABLE (1 << 29)
845 # define IB1_INT_ENABLE (1 << 30)
846 # define RB_INT_ENABLE (1 << 31)
847 #define CP_INT_STATUS 0xc128
848 # define SCRATCH_INT_STAT (1 << 25)
849 # define TIME_STAMP_INT_STAT (1 << 26)
850 # define IB2_INT_STAT (1 << 29)
851 # define IB1_INT_STAT (1 << 30)
852 # define RB_INT_STAT (1 << 31)
853
854 #define GRBM_INT_CNTL 0x8060
855 # define RDERR_INT_ENABLE (1 << 0)
856 # define GUI_IDLE_INT_ENABLE (1 << 19)
857
858 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
859 #define CRTC_STATUS_FRAME_COUNT 0x6e98
860
861 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
862 #define VLINE_STATUS 0x6bb8
863 # define VLINE_OCCURRED (1 << 0)
864 # define VLINE_ACK (1 << 4)
865 # define VLINE_STAT (1 << 12)
866 # define VLINE_INTERRUPT (1 << 16)
867 # define VLINE_INTERRUPT_TYPE (1 << 17)
868 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
869 #define VBLANK_STATUS 0x6bbc
870 # define VBLANK_OCCURRED (1 << 0)
871 # define VBLANK_ACK (1 << 4)
872 # define VBLANK_STAT (1 << 12)
873 # define VBLANK_INTERRUPT (1 << 16)
874 # define VBLANK_INTERRUPT_TYPE (1 << 17)
875
876 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
877 #define INT_MASK 0x6b40
878 # define VBLANK_INT_MASK (1 << 0)
879 # define VLINE_INT_MASK (1 << 4)
880
881 #define DISP_INTERRUPT_STATUS 0x60f4
882 # define LB_D1_VLINE_INTERRUPT (1 << 2)
883 # define LB_D1_VBLANK_INTERRUPT (1 << 3)
884 # define DC_HPD1_INTERRUPT (1 << 17)
885 # define DC_HPD1_RX_INTERRUPT (1 << 18)
886 # define DACA_AUTODETECT_INTERRUPT (1 << 22)
887 # define DACB_AUTODETECT_INTERRUPT (1 << 23)
888 # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
889 # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
890 #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
891 # define LB_D2_VLINE_INTERRUPT (1 << 2)
892 # define LB_D2_VBLANK_INTERRUPT (1 << 3)
893 # define DC_HPD2_INTERRUPT (1 << 17)
894 # define DC_HPD2_RX_INTERRUPT (1 << 18)
895 # define DISP_TIMER_INTERRUPT (1 << 24)
896 #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
897 # define LB_D3_VLINE_INTERRUPT (1 << 2)
898 # define LB_D3_VBLANK_INTERRUPT (1 << 3)
899 # define DC_HPD3_INTERRUPT (1 << 17)
900 # define DC_HPD3_RX_INTERRUPT (1 << 18)
901 #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
902 # define LB_D4_VLINE_INTERRUPT (1 << 2)
903 # define LB_D4_VBLANK_INTERRUPT (1 << 3)
904 # define DC_HPD4_INTERRUPT (1 << 17)
905 # define DC_HPD4_RX_INTERRUPT (1 << 18)
906 #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
907 # define LB_D5_VLINE_INTERRUPT (1 << 2)
908 # define LB_D5_VBLANK_INTERRUPT (1 << 3)
909 # define DC_HPD5_INTERRUPT (1 << 17)
910 # define DC_HPD5_RX_INTERRUPT (1 << 18)
911 #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
912 # define LB_D6_VLINE_INTERRUPT (1 << 2)
913 # define LB_D6_VBLANK_INTERRUPT (1 << 3)
914 # define DC_HPD6_INTERRUPT (1 << 17)
915 # define DC_HPD6_RX_INTERRUPT (1 << 18)
916
917 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
918 #define GRPH_INT_STATUS 0x6858
919 # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
920 # define GRPH_PFLIP_INT_CLEAR (1 << 8)
921 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
922 #define GRPH_INT_CONTROL 0x685c
923 # define GRPH_PFLIP_INT_MASK (1 << 0)
924 # define GRPH_PFLIP_INT_TYPE (1 << 8)
925
926 #define DACA_AUTODETECT_INT_CONTROL 0x66c8
927 #define DACB_AUTODETECT_INT_CONTROL 0x67c8
928
929 #define DC_HPD1_INT_STATUS 0x601c
930 #define DC_HPD2_INT_STATUS 0x6028
931 #define DC_HPD3_INT_STATUS 0x6034
932 #define DC_HPD4_INT_STATUS 0x6040
933 #define DC_HPD5_INT_STATUS 0x604c
934 #define DC_HPD6_INT_STATUS 0x6058
935 # define DC_HPDx_INT_STATUS (1 << 0)
936 # define DC_HPDx_SENSE (1 << 1)
937 # define DC_HPDx_RX_INT_STATUS (1 << 8)
938
939 #define DC_HPD1_INT_CONTROL 0x6020
940 #define DC_HPD2_INT_CONTROL 0x602c
941 #define DC_HPD3_INT_CONTROL 0x6038
942 #define DC_HPD4_INT_CONTROL 0x6044
943 #define DC_HPD5_INT_CONTROL 0x6050
944 #define DC_HPD6_INT_CONTROL 0x605c
945 # define DC_HPDx_INT_ACK (1 << 0)
946 # define DC_HPDx_INT_POLARITY (1 << 8)
947 # define DC_HPDx_INT_EN (1 << 16)
948 # define DC_HPDx_RX_INT_ACK (1 << 20)
949 # define DC_HPDx_RX_INT_EN (1 << 24)
950
951 #define DC_HPD1_CONTROL 0x6024
952 #define DC_HPD2_CONTROL 0x6030
953 #define DC_HPD3_CONTROL 0x603c
954 #define DC_HPD4_CONTROL 0x6048
955 #define DC_HPD5_CONTROL 0x6054
956 #define DC_HPD6_CONTROL 0x6060
957 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
958 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
959 # define DC_HPDx_EN (1 << 28)
960
961 /* ASYNC DMA */
962 #define DMA_RB_RPTR 0xd008
963 #define DMA_RB_WPTR 0xd00c
964
965 #define DMA_CNTL 0xd02c
966 # define TRAP_ENABLE (1 << 0)
967 # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
968 # define SEM_WAIT_INT_ENABLE (1 << 2)
969 # define DATA_SWAP_ENABLE (1 << 3)
970 # define FENCE_SWAP_ENABLE (1 << 4)
971 # define CTXEMPTY_INT_ENABLE (1 << 28)
972 #define DMA_TILING_CONFIG 0xD0B8
973
974 #define CAYMAN_DMA1_CNTL 0xd82c
975
976 /* async DMA packets */
977 #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
978 (((sub_cmd) & 0xFF) << 20) |\
979 (((n) & 0xFFFFF) << 0))
980 #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
981 #define GET_DMA_COUNT(h) ((h) & 0x000fffff)
982 #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20)
983
984 /* async DMA Packet types */
985 #define DMA_PACKET_WRITE 0x2
986 #define DMA_PACKET_COPY 0x3
987 #define DMA_PACKET_INDIRECT_BUFFER 0x4
988 #define DMA_PACKET_SEMAPHORE 0x5
989 #define DMA_PACKET_FENCE 0x6
990 #define DMA_PACKET_TRAP 0x7
991 #define DMA_PACKET_SRBM_WRITE 0x9
992 #define DMA_PACKET_CONSTANT_FILL 0xd
993 #define DMA_PACKET_NOP 0xf
994
995 /* PCIE link stuff */
996 #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
997 #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
998 # define LC_LINK_WIDTH_SHIFT 0
999 # define LC_LINK_WIDTH_MASK 0x7
1000 # define LC_LINK_WIDTH_X0 0
1001 # define LC_LINK_WIDTH_X1 1
1002 # define LC_LINK_WIDTH_X2 2
1003 # define LC_LINK_WIDTH_X4 3
1004 # define LC_LINK_WIDTH_X8 4
1005 # define LC_LINK_WIDTH_X16 6
1006 # define LC_LINK_WIDTH_RD_SHIFT 4
1007 # define LC_LINK_WIDTH_RD_MASK 0x70
1008 # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
1009 # define LC_RECONFIG_NOW (1 << 8)
1010 # define LC_RENEGOTIATION_SUPPORT (1 << 9)
1011 # define LC_RENEGOTIATE_EN (1 << 10)
1012 # define LC_SHORT_RECONFIG_EN (1 << 11)
1013 # define LC_UPCONFIGURE_SUPPORT (1 << 12)
1014 # define LC_UPCONFIGURE_DIS (1 << 13)
1015 #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
1016 # define LC_GEN2_EN_STRAP (1 << 0)
1017 # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
1018 # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
1019 # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
1020 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
1021 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
1022 # define LC_CURRENT_DATA_RATE (1 << 11)
1023 # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
1024 # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
1025 # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
1026 # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
1027 #define MM_CFGREGS_CNTL 0x544c
1028 # define MM_WR_TO_CFG_EN (1 << 3)
1029 #define LINK_CNTL2 0x88 /* F0 */
1030 # define TARGET_LINK_SPEED_MASK (0xf << 0)
1031 # define SELECTABLE_DEEMPHASIS (1 << 6)
1032
1033
1034 /*
1035 * UVD
1036 */
1037 #define UVD_UDEC_ADDR_CONFIG 0xef4c
1038 #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
1039 #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
1040 #define UVD_RBC_RB_RPTR 0xf690
1041 #define UVD_RBC_RB_WPTR 0xf694
1042
1043 /*
1044 * PM4
1045 */
1046 #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
1047 (((reg) >> 2) & 0xFFFF) | \
1048 ((n) & 0x3FFF) << 16)
1049 #define CP_PACKET2 0x80000000
1050 #define PACKET2_PAD_SHIFT 0
1051 #define PACKET2_PAD_MASK (0x3fffffff << 0)
1052
1053 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1054
1055 #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
1056 (((op) & 0xFF) << 8) | \
1057 ((n) & 0x3FFF) << 16)
1058
1059 /* Packet 3 types */
1060 #define PACKET3_NOP 0x10
1061 #define PACKET3_SET_BASE 0x11
1062 #define PACKET3_CLEAR_STATE 0x12
1063 #define PACKET3_INDEX_BUFFER_SIZE 0x13
1064 #define PACKET3_DISPATCH_DIRECT 0x15
1065 #define PACKET3_DISPATCH_INDIRECT 0x16
1066 #define PACKET3_INDIRECT_BUFFER_END 0x17
1067 #define PACKET3_MODE_CONTROL 0x18
1068 #define PACKET3_SET_PREDICATION 0x20
1069 #define PACKET3_REG_RMW 0x21
1070 #define PACKET3_COND_EXEC 0x22
1071 #define PACKET3_PRED_EXEC 0x23
1072 #define PACKET3_DRAW_INDIRECT 0x24
1073 #define PACKET3_DRAW_INDEX_INDIRECT 0x25
1074 #define PACKET3_INDEX_BASE 0x26
1075 #define PACKET3_DRAW_INDEX_2 0x27
1076 #define PACKET3_CONTEXT_CONTROL 0x28
1077 #define PACKET3_DRAW_INDEX_OFFSET 0x29
1078 #define PACKET3_INDEX_TYPE 0x2A
1079 #define PACKET3_DRAW_INDEX 0x2B
1080 #define PACKET3_DRAW_INDEX_AUTO 0x2D
1081 #define PACKET3_DRAW_INDEX_IMMD 0x2E
1082 #define PACKET3_NUM_INSTANCES 0x2F
1083 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1084 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1085 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1086 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
1087 #define PACKET3_MEM_SEMAPHORE 0x39
1088 #define PACKET3_MPEG_INDEX 0x3A
1089 #define PACKET3_COPY_DW 0x3B
1090 #define PACKET3_WAIT_REG_MEM 0x3C
1091 #define PACKET3_MEM_WRITE 0x3D
1092 #define PACKET3_INDIRECT_BUFFER 0x32
1093 #define PACKET3_CP_DMA 0x41
1094 /* 1. header
1095 * 2. SRC_ADDR_LO or DATA [31:0]
1096 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
1097 * SRC_ADDR_HI [7:0]
1098 * 4. DST_ADDR_LO [31:0]
1099 * 5. DST_ADDR_HI [7:0]
1100 * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
1101 */
1102 # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
1103 /* 0 - SRC_ADDR
1104 * 1 - GDS
1105 */
1106 # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
1107 /* 0 - ME
1108 * 1 - PFP
1109 */
1110 # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
1111 /* 0 - SRC_ADDR
1112 * 1 - GDS
1113 * 2 - DATA
1114 */
1115 # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
1116 /* COMMAND */
1117 # define PACKET3_CP_DMA_DIS_WC (1 << 21)
1118 # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
1119 /* 0 - none
1120 * 1 - 8 in 16
1121 * 2 - 8 in 32
1122 * 3 - 8 in 64
1123 */
1124 # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1125 /* 0 - none
1126 * 1 - 8 in 16
1127 * 2 - 8 in 32
1128 * 3 - 8 in 64
1129 */
1130 # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
1131 /* 0 - memory
1132 * 1 - register
1133 */
1134 # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
1135 /* 0 - memory
1136 * 1 - register
1137 */
1138 # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
1139 # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
1140 #define PACKET3_SURFACE_SYNC 0x43
1141 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1142 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1143 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1144 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1145 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1146 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1147 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1148 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1149 # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1150 # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
1151 # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
1152 # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
1153 # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
1154 # define PACKET3_FULL_CACHE_ENA (1 << 20)
1155 # define PACKET3_TC_ACTION_ENA (1 << 23)
1156 # define PACKET3_VC_ACTION_ENA (1 << 24)
1157 # define PACKET3_CB_ACTION_ENA (1 << 25)
1158 # define PACKET3_DB_ACTION_ENA (1 << 26)
1159 # define PACKET3_SH_ACTION_ENA (1 << 27)
1160 # define PACKET3_SX_ACTION_ENA (1 << 28)
1161 #define PACKET3_ME_INITIALIZE 0x44
1162 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1163 #define PACKET3_COND_WRITE 0x45
1164 #define PACKET3_EVENT_WRITE 0x46
1165 #define PACKET3_EVENT_WRITE_EOP 0x47
1166 #define PACKET3_EVENT_WRITE_EOS 0x48
1167 #define PACKET3_PREAMBLE_CNTL 0x4A
1168 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1169 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1170 #define PACKET3_RB_OFFSET 0x4B
1171 #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
1172 #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
1173 #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
1174 #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
1175 #define PACKET3_ONE_REG_WRITE 0x57
1176 #define PACKET3_SET_CONFIG_REG 0x68
1177 #define PACKET3_SET_CONFIG_REG_START 0x00008000
1178 #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
1179 #define PACKET3_SET_CONTEXT_REG 0x69
1180 #define PACKET3_SET_CONTEXT_REG_START 0x00028000
1181 #define PACKET3_SET_CONTEXT_REG_END 0x00029000
1182 #define PACKET3_SET_ALU_CONST 0x6A
1183 /* alu const buffers only; no reg file */
1184 #define PACKET3_SET_BOOL_CONST 0x6B
1185 #define PACKET3_SET_BOOL_CONST_START 0x0003a500
1186 #define PACKET3_SET_BOOL_CONST_END 0x0003a518
1187 #define PACKET3_SET_LOOP_CONST 0x6C
1188 #define PACKET3_SET_LOOP_CONST_START 0x0003a200
1189 #define PACKET3_SET_LOOP_CONST_END 0x0003a500
1190 #define PACKET3_SET_RESOURCE 0x6D
1191 #define PACKET3_SET_RESOURCE_START 0x00030000
1192 #define PACKET3_SET_RESOURCE_END 0x00038000
1193 #define PACKET3_SET_SAMPLER 0x6E
1194 #define PACKET3_SET_SAMPLER_START 0x0003c000
1195 #define PACKET3_SET_SAMPLER_END 0x0003c600
1196 #define PACKET3_SET_CTL_CONST 0x6F
1197 #define PACKET3_SET_CTL_CONST_START 0x0003cff0
1198 #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
1199 #define PACKET3_SET_RESOURCE_OFFSET 0x70
1200 #define PACKET3_SET_ALU_CONST_VS 0x71
1201 #define PACKET3_SET_ALU_CONST_DI 0x72
1202 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1203 #define PACKET3_SET_RESOURCE_INDIRECT 0x74
1204 #define PACKET3_SET_APPEND_CNT 0x75
1205
1206 #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
1207 #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
1208 #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
1209 #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
1210 #define SQ_TEX_VTX_INVALID_BUFFER 0x1
1211 #define SQ_TEX_VTX_VALID_TEXTURE 0x2
1212 #define SQ_TEX_VTX_VALID_BUFFER 0x3
1213
1214 #define VGT_VTX_VECT_EJECT_REG 0x88b0
1215
1216 #define SQ_CONST_MEM_BASE 0x8df8
1217
1218 #define SQ_ESGS_RING_BASE 0x8c40
1219 #define SQ_ESGS_RING_SIZE 0x8c44
1220 #define SQ_GSVS_RING_BASE 0x8c48
1221 #define SQ_GSVS_RING_SIZE 0x8c4c
1222 #define SQ_ESTMP_RING_BASE 0x8c50
1223 #define SQ_ESTMP_RING_SIZE 0x8c54
1224 #define SQ_GSTMP_RING_BASE 0x8c58
1225 #define SQ_GSTMP_RING_SIZE 0x8c5c
1226 #define SQ_VSTMP_RING_BASE 0x8c60
1227 #define SQ_VSTMP_RING_SIZE 0x8c64
1228 #define SQ_PSTMP_RING_BASE 0x8c68
1229 #define SQ_PSTMP_RING_SIZE 0x8c6c
1230 #define SQ_LSTMP_RING_BASE 0x8e10
1231 #define SQ_LSTMP_RING_SIZE 0x8e14
1232 #define SQ_HSTMP_RING_BASE 0x8e18
1233 #define SQ_HSTMP_RING_SIZE 0x8e1c
1234 #define VGT_TF_RING_SIZE 0x8988
1235
1236 #define SQ_ESGS_RING_ITEMSIZE 0x28900
1237 #define SQ_GSVS_RING_ITEMSIZE 0x28904
1238 #define SQ_ESTMP_RING_ITEMSIZE 0x28908
1239 #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
1240 #define SQ_VSTMP_RING_ITEMSIZE 0x28910
1241 #define SQ_PSTMP_RING_ITEMSIZE 0x28914
1242 #define SQ_LSTMP_RING_ITEMSIZE 0x28830
1243 #define SQ_HSTMP_RING_ITEMSIZE 0x28834
1244
1245 #define SQ_GS_VERT_ITEMSIZE 0x2891c
1246 #define SQ_GS_VERT_ITEMSIZE_1 0x28920
1247 #define SQ_GS_VERT_ITEMSIZE_2 0x28924
1248 #define SQ_GS_VERT_ITEMSIZE_3 0x28928
1249 #define SQ_GSVS_RING_OFFSET_1 0x2892c
1250 #define SQ_GSVS_RING_OFFSET_2 0x28930
1251 #define SQ_GSVS_RING_OFFSET_3 0x28934
1252
1253 #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
1254 #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
1255
1256 #define SQ_ALU_CONST_CACHE_PS_0 0x28940
1257 #define SQ_ALU_CONST_CACHE_PS_1 0x28944
1258 #define SQ_ALU_CONST_CACHE_PS_2 0x28948
1259 #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
1260 #define SQ_ALU_CONST_CACHE_PS_4 0x28950
1261 #define SQ_ALU_CONST_CACHE_PS_5 0x28954
1262 #define SQ_ALU_CONST_CACHE_PS_6 0x28958
1263 #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
1264 #define SQ_ALU_CONST_CACHE_PS_8 0x28960
1265 #define SQ_ALU_CONST_CACHE_PS_9 0x28964
1266 #define SQ_ALU_CONST_CACHE_PS_10 0x28968
1267 #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
1268 #define SQ_ALU_CONST_CACHE_PS_12 0x28970
1269 #define SQ_ALU_CONST_CACHE_PS_13 0x28974
1270 #define SQ_ALU_CONST_CACHE_PS_14 0x28978
1271 #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
1272 #define SQ_ALU_CONST_CACHE_VS_0 0x28980
1273 #define SQ_ALU_CONST_CACHE_VS_1 0x28984
1274 #define SQ_ALU_CONST_CACHE_VS_2 0x28988
1275 #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
1276 #define SQ_ALU_CONST_CACHE_VS_4 0x28990
1277 #define SQ_ALU_CONST_CACHE_VS_5 0x28994
1278 #define SQ_ALU_CONST_CACHE_VS_6 0x28998
1279 #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
1280 #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
1281 #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
1282 #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
1283 #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
1284 #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
1285 #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
1286 #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
1287 #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
1288 #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
1289 #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
1290 #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
1291 #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
1292 #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
1293 #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
1294 #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
1295 #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
1296 #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
1297 #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
1298 #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
1299 #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
1300 #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
1301 #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
1302 #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
1303 #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
1304 #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
1305 #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
1306 #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
1307 #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
1308 #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
1309 #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
1310 #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
1311 #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
1312 #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
1313 #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
1314 #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
1315 #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
1316 #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
1317 #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
1318 #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
1319 #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
1320 #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
1321 #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
1322 #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
1323 #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
1324 #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
1325 #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
1326 #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
1327 #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
1328 #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
1329 #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
1330 #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
1331 #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
1332 #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
1333 #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
1334 #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
1335 #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
1336
1337 #define PA_SC_SCREEN_SCISSOR_TL 0x28030
1338 #define PA_SC_GENERIC_SCISSOR_TL 0x28240
1339 #define PA_SC_WINDOW_SCISSOR_TL 0x28204
1340
1341 #define VGT_PRIMITIVE_TYPE 0x8958
1342 #define VGT_INDEX_TYPE 0x895C
1343
1344 #define VGT_NUM_INDICES 0x8970
1345
1346 #define VGT_COMPUTE_DIM_X 0x8990
1347 #define VGT_COMPUTE_DIM_Y 0x8994
1348 #define VGT_COMPUTE_DIM_Z 0x8998
1349 #define VGT_COMPUTE_START_X 0x899C
1350 #define VGT_COMPUTE_START_Y 0x89A0
1351 #define VGT_COMPUTE_START_Z 0x89A4
1352 #define VGT_COMPUTE_INDEX 0x89A8
1353 #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
1354 #define VGT_HS_OFFCHIP_PARAM 0x89B0
1355
1356 #define DB_DEBUG 0x9830
1357 #define DB_DEBUG2 0x9834
1358 #define DB_DEBUG3 0x9838
1359 #define DB_DEBUG4 0x983C
1360 #define DB_WATERMARKS 0x9854
1361 #define DB_DEPTH_CONTROL 0x28800
1362 #define R_028800_DB_DEPTH_CONTROL 0x028800
1363 #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
1364 #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
1365 #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
1366 #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
1367 #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
1368 #define C_028800_Z_ENABLE 0xFFFFFFFD
1369 #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
1370 #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
1371 #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
1372 #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
1373 #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
1374 #define C_028800_ZFUNC 0xFFFFFF8F
1375 #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
1376 #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
1377 #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
1378 #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
1379 #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
1380 #define C_028800_STENCILFUNC 0xFFFFF8FF
1381 #define V_028800_STENCILFUNC_NEVER 0x00000000
1382 #define V_028800_STENCILFUNC_LESS 0x00000001
1383 #define V_028800_STENCILFUNC_EQUAL 0x00000002
1384 #define V_028800_STENCILFUNC_LEQUAL 0x00000003
1385 #define V_028800_STENCILFUNC_GREATER 0x00000004
1386 #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
1387 #define V_028800_STENCILFUNC_GEQUAL 0x00000006
1388 #define V_028800_STENCILFUNC_ALWAYS 0x00000007
1389 #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
1390 #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
1391 #define C_028800_STENCILFAIL 0xFFFFC7FF
1392 #define V_028800_STENCIL_KEEP 0x00000000
1393 #define V_028800_STENCIL_ZERO 0x00000001
1394 #define V_028800_STENCIL_REPLACE 0x00000002
1395 #define V_028800_STENCIL_INCR 0x00000003
1396 #define V_028800_STENCIL_DECR 0x00000004
1397 #define V_028800_STENCIL_INVERT 0x00000005
1398 #define V_028800_STENCIL_INCR_WRAP 0x00000006
1399 #define V_028800_STENCIL_DECR_WRAP 0x00000007
1400 #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
1401 #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
1402 #define C_028800_STENCILZPASS 0xFFFE3FFF
1403 #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
1404 #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
1405 #define C_028800_STENCILZFAIL 0xFFF1FFFF
1406 #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
1407 #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
1408 #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
1409 #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
1410 #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
1411 #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
1412 #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
1413 #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
1414 #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
1415 #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
1416 #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
1417 #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
1418 #define DB_DEPTH_VIEW 0x28008
1419 #define R_028008_DB_DEPTH_VIEW 0x00028008
1420 #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
1421 #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
1422 #define C_028008_SLICE_START 0xFFFFF800
1423 #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1424 #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1425 #define C_028008_SLICE_MAX 0xFF001FFF
1426 #define DB_HTILE_DATA_BASE 0x28014
1427 #define DB_HTILE_SURFACE 0x28abc
1428 #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
1429 #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
1430 #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
1431 #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
1432 #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
1433 #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
1434 #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
1435 #define DB_Z_INFO 0x28040
1436 # define Z_ARRAY_MODE(x) ((x) << 4)
1437 # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
1438 # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
1439 # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
1440 # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1441 # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1442 #define R_028040_DB_Z_INFO 0x028040
1443 #define S_028040_FORMAT(x) (((x) & 0x3) << 0)
1444 #define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
1445 #define C_028040_FORMAT 0xFFFFFFFC
1446 #define V_028040_Z_INVALID 0x00000000
1447 #define V_028040_Z_16 0x00000001
1448 #define V_028040_Z_24 0x00000002
1449 #define V_028040_Z_32_FLOAT 0x00000003
1450 #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
1451 #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
1452 #define C_028040_ARRAY_MODE 0xFFFFFF0F
1453 #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
1454 #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
1455 #define C_028040_READ_SIZE 0xEFFFFFFF
1456 #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
1457 #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
1458 #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
1459 #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
1460 #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
1461 #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
1462 #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
1463 #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1464 #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
1465 #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
1466 #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
1467 #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
1468 #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1469 #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
1470 #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1471 #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
1472 #define DB_STENCIL_INFO 0x28044
1473 #define R_028044_DB_STENCIL_INFO 0x028044
1474 #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
1475 #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
1476 #define C_028044_FORMAT 0xFFFFFFFE
1477 #define V_028044_STENCIL_INVALID 0
1478 #define V_028044_STENCIL_8 1
1479 #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1480 #define DB_Z_READ_BASE 0x28048
1481 #define DB_STENCIL_READ_BASE 0x2804c
1482 #define DB_Z_WRITE_BASE 0x28050
1483 #define DB_STENCIL_WRITE_BASE 0x28054
1484 #define DB_DEPTH_SIZE 0x28058
1485 #define R_028058_DB_DEPTH_SIZE 0x028058
1486 #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
1487 #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
1488 #define C_028058_PITCH_TILE_MAX 0xFFFFF800
1489 #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
1490 #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
1491 #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
1492 #define R_02805C_DB_DEPTH_SLICE 0x02805C
1493 #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
1494 #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
1495 #define C_02805C_SLICE_TILE_MAX 0xFFC00000
1496
1497 #define SQ_PGM_START_PS 0x28840
1498 #define SQ_PGM_START_VS 0x2885c
1499 #define SQ_PGM_START_GS 0x28874
1500 #define SQ_PGM_START_ES 0x2888c
1501 #define SQ_PGM_START_FS 0x288a4
1502 #define SQ_PGM_START_HS 0x288b8
1503 #define SQ_PGM_START_LS 0x288d0
1504
1505 #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
1506 #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
1507 #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
1508 #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
1509 #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
1510 #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
1511 #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
1512 #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
1513 #define VGT_STRMOUT_CONFIG 0x28b94
1514 #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
1515
1516 #define CB_TARGET_MASK 0x28238
1517 #define CB_SHADER_MASK 0x2823c
1518
1519 #define GDS_ADDR_BASE 0x28720
1520
1521 #define CB_IMMED0_BASE 0x28b9c
1522 #define CB_IMMED1_BASE 0x28ba0
1523 #define CB_IMMED2_BASE 0x28ba4
1524 #define CB_IMMED3_BASE 0x28ba8
1525 #define CB_IMMED4_BASE 0x28bac
1526 #define CB_IMMED5_BASE 0x28bb0
1527 #define CB_IMMED6_BASE 0x28bb4
1528 #define CB_IMMED7_BASE 0x28bb8
1529 #define CB_IMMED8_BASE 0x28bbc
1530 #define CB_IMMED9_BASE 0x28bc0
1531 #define CB_IMMED10_BASE 0x28bc4
1532 #define CB_IMMED11_BASE 0x28bc8
1533
1534 /* all 12 CB blocks have these regs */
1535 #define CB_COLOR0_BASE 0x28c60
1536 #define CB_COLOR0_PITCH 0x28c64
1537 #define CB_COLOR0_SLICE 0x28c68
1538 #define CB_COLOR0_VIEW 0x28c6c
1539 #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
1540 #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
1541 #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
1542 #define C_028C6C_SLICE_START 0xFFFFF800
1543 #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1544 #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1545 #define C_028C6C_SLICE_MAX 0xFF001FFF
1546 #define R_028C70_CB_COLOR0_INFO 0x028C70
1547 #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
1548 #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
1549 #define C_028C70_ENDIAN 0xFFFFFFFC
1550 #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
1551 #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
1552 #define C_028C70_FORMAT 0xFFFFFF03
1553 #define V_028C70_COLOR_INVALID 0x00000000
1554 #define V_028C70_COLOR_8 0x00000001
1555 #define V_028C70_COLOR_4_4 0x00000002
1556 #define V_028C70_COLOR_3_3_2 0x00000003
1557 #define V_028C70_COLOR_16 0x00000005
1558 #define V_028C70_COLOR_16_FLOAT 0x00000006
1559 #define V_028C70_COLOR_8_8 0x00000007
1560 #define V_028C70_COLOR_5_6_5 0x00000008
1561 #define V_028C70_COLOR_6_5_5 0x00000009
1562 #define V_028C70_COLOR_1_5_5_5 0x0000000A
1563 #define V_028C70_COLOR_4_4_4_4 0x0000000B
1564 #define V_028C70_COLOR_5_5_5_1 0x0000000C
1565 #define V_028C70_COLOR_32 0x0000000D
1566 #define V_028C70_COLOR_32_FLOAT 0x0000000E
1567 #define V_028C70_COLOR_16_16 0x0000000F
1568 #define V_028C70_COLOR_16_16_FLOAT 0x00000010
1569 #define V_028C70_COLOR_8_24 0x00000011
1570 #define V_028C70_COLOR_8_24_FLOAT 0x00000012
1571 #define V_028C70_COLOR_24_8 0x00000013
1572 #define V_028C70_COLOR_24_8_FLOAT 0x00000014
1573 #define V_028C70_COLOR_10_11_11 0x00000015
1574 #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
1575 #define V_028C70_COLOR_11_11_10 0x00000017
1576 #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
1577 #define V_028C70_COLOR_2_10_10_10 0x00000019
1578 #define V_028C70_COLOR_8_8_8_8 0x0000001A
1579 #define V_028C70_COLOR_10_10_10_2 0x0000001B
1580 #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
1581 #define V_028C70_COLOR_32_32 0x0000001D
1582 #define V_028C70_COLOR_32_32_FLOAT 0x0000001E
1583 #define V_028C70_COLOR_16_16_16_16 0x0000001F
1584 #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
1585 #define V_028C70_COLOR_32_32_32_32 0x00000022
1586 #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
1587 #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
1588 #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
1589 #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
1590 #define C_028C70_ARRAY_MODE 0xFFFFF0FF
1591 #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
1592 #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
1593 #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
1594 #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
1595 #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
1596 #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
1597 #define C_028C70_NUMBER_TYPE 0xFFFF8FFF
1598 #define V_028C70_NUMBER_UNORM 0x00000000
1599 #define V_028C70_NUMBER_SNORM 0x00000001
1600 #define V_028C70_NUMBER_USCALED 0x00000002
1601 #define V_028C70_NUMBER_SSCALED 0x00000003
1602 #define V_028C70_NUMBER_UINT 0x00000004
1603 #define V_028C70_NUMBER_SINT 0x00000005
1604 #define V_028C70_NUMBER_SRGB 0x00000006
1605 #define V_028C70_NUMBER_FLOAT 0x00000007
1606 #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
1607 #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
1608 #define C_028C70_COMP_SWAP 0xFFFE7FFF
1609 #define V_028C70_SWAP_STD 0x00000000
1610 #define V_028C70_SWAP_ALT 0x00000001
1611 #define V_028C70_SWAP_STD_REV 0x00000002
1612 #define V_028C70_SWAP_ALT_REV 0x00000003
1613 #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
1614 #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
1615 #define C_028C70_FAST_CLEAR 0xFFFDFFFF
1616 #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
1617 #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
1618 #define C_028C70_COMPRESSION 0xFFF3FFFF
1619 #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
1620 #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
1621 #define C_028C70_BLEND_CLAMP 0xFFF7FFFF
1622 #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
1623 #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
1624 #define C_028C70_BLEND_BYPASS 0xFFEFFFFF
1625 #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
1626 #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
1627 #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
1628 #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
1629 #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
1630 #define C_028C70_ROUND_MODE 0xFFBFFFFF
1631 #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
1632 #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
1633 #define C_028C70_TILE_COMPACT 0xFF7FFFFF
1634 #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
1635 #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
1636 #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
1637 #define V_028C70_EXPORT_4C_32BPC 0x0
1638 #define V_028C70_EXPORT_4C_16BPC 0x1
1639 #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
1640 #define S_028C70_RAT(x) (((x) & 0x1) << 26)
1641 #define G_028C70_RAT(x) (((x) >> 26) & 0x1)
1642 #define C_028C70_RAT 0xFBFFFFFF
1643 #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
1644 #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
1645 #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
1646
1647 #define CB_COLOR0_INFO 0x28c70
1648 # define CB_FORMAT(x) ((x) << 2)
1649 # define CB_ARRAY_MODE(x) ((x) << 8)
1650 # define ARRAY_LINEAR_GENERAL 0
1651 # define ARRAY_LINEAR_ALIGNED 1
1652 # define ARRAY_1D_TILED_THIN1 2
1653 # define ARRAY_2D_TILED_THIN1 4
1654 # define CB_SOURCE_FORMAT(x) ((x) << 24)
1655 # define CB_SF_EXPORT_FULL 0
1656 # define CB_SF_EXPORT_NORM 1
1657 #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
1658 #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
1659 #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
1660 #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
1661 #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
1662 #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
1663 #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
1664 #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
1665 #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
1666 #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
1667 #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1668 #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
1669 #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
1670 #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
1671 #define CB_COLOR0_ATTRIB 0x28c74
1672 # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
1673 # define ADDR_SURF_TILE_SPLIT_64B 0
1674 # define ADDR_SURF_TILE_SPLIT_128B 1
1675 # define ADDR_SURF_TILE_SPLIT_256B 2
1676 # define ADDR_SURF_TILE_SPLIT_512B 3
1677 # define ADDR_SURF_TILE_SPLIT_1KB 4
1678 # define ADDR_SURF_TILE_SPLIT_2KB 5
1679 # define ADDR_SURF_TILE_SPLIT_4KB 6
1680 # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
1681 # define ADDR_SURF_2_BANK 0
1682 # define ADDR_SURF_4_BANK 1
1683 # define ADDR_SURF_8_BANK 2
1684 # define ADDR_SURF_16_BANK 3
1685 # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
1686 # define ADDR_SURF_BANK_WIDTH_1 0
1687 # define ADDR_SURF_BANK_WIDTH_2 1
1688 # define ADDR_SURF_BANK_WIDTH_4 2
1689 # define ADDR_SURF_BANK_WIDTH_8 3
1690 # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1691 # define ADDR_SURF_BANK_HEIGHT_1 0
1692 # define ADDR_SURF_BANK_HEIGHT_2 1
1693 # define ADDR_SURF_BANK_HEIGHT_4 2
1694 # define ADDR_SURF_BANK_HEIGHT_8 3
1695 # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
1696 #define CB_COLOR0_DIM 0x28c78
1697 /* only CB0-7 blocks have these regs */
1698 #define CB_COLOR0_CMASK 0x28c7c
1699 #define CB_COLOR0_CMASK_SLICE 0x28c80
1700 #define CB_COLOR0_FMASK 0x28c84
1701 #define CB_COLOR0_FMASK_SLICE 0x28c88
1702 #define CB_COLOR0_CLEAR_WORD0 0x28c8c
1703 #define CB_COLOR0_CLEAR_WORD1 0x28c90
1704 #define CB_COLOR0_CLEAR_WORD2 0x28c94
1705 #define CB_COLOR0_CLEAR_WORD3 0x28c98
1706
1707 #define CB_COLOR1_BASE 0x28c9c
1708 #define CB_COLOR2_BASE 0x28cd8
1709 #define CB_COLOR3_BASE 0x28d14
1710 #define CB_COLOR4_BASE 0x28d50
1711 #define CB_COLOR5_BASE 0x28d8c
1712 #define CB_COLOR6_BASE 0x28dc8
1713 #define CB_COLOR7_BASE 0x28e04
1714 #define CB_COLOR8_BASE 0x28e40
1715 #define CB_COLOR9_BASE 0x28e5c
1716 #define CB_COLOR10_BASE 0x28e78
1717 #define CB_COLOR11_BASE 0x28e94
1718
1719 #define CB_COLOR1_PITCH 0x28ca0
1720 #define CB_COLOR2_PITCH 0x28cdc
1721 #define CB_COLOR3_PITCH 0x28d18
1722 #define CB_COLOR4_PITCH 0x28d54
1723 #define CB_COLOR5_PITCH 0x28d90
1724 #define CB_COLOR6_PITCH 0x28dcc
1725 #define CB_COLOR7_PITCH 0x28e08
1726 #define CB_COLOR8_PITCH 0x28e44
1727 #define CB_COLOR9_PITCH 0x28e60
1728 #define CB_COLOR10_PITCH 0x28e7c
1729 #define CB_COLOR11_PITCH 0x28e98
1730
1731 #define CB_COLOR1_SLICE 0x28ca4
1732 #define CB_COLOR2_SLICE 0x28ce0
1733 #define CB_COLOR3_SLICE 0x28d1c
1734 #define CB_COLOR4_SLICE 0x28d58
1735 #define CB_COLOR5_SLICE 0x28d94
1736 #define CB_COLOR6_SLICE 0x28dd0
1737 #define CB_COLOR7_SLICE 0x28e0c
1738 #define CB_COLOR8_SLICE 0x28e48
1739 #define CB_COLOR9_SLICE 0x28e64
1740 #define CB_COLOR10_SLICE 0x28e80
1741 #define CB_COLOR11_SLICE 0x28e9c
1742
1743 #define CB_COLOR1_VIEW 0x28ca8
1744 #define CB_COLOR2_VIEW 0x28ce4
1745 #define CB_COLOR3_VIEW 0x28d20
1746 #define CB_COLOR4_VIEW 0x28d5c
1747 #define CB_COLOR5_VIEW 0x28d98
1748 #define CB_COLOR6_VIEW 0x28dd4
1749 #define CB_COLOR7_VIEW 0x28e10
1750 #define CB_COLOR8_VIEW 0x28e4c
1751 #define CB_COLOR9_VIEW 0x28e68
1752 #define CB_COLOR10_VIEW 0x28e84
1753 #define CB_COLOR11_VIEW 0x28ea0
1754
1755 #define CB_COLOR1_INFO 0x28cac
1756 #define CB_COLOR2_INFO 0x28ce8
1757 #define CB_COLOR3_INFO 0x28d24
1758 #define CB_COLOR4_INFO 0x28d60
1759 #define CB_COLOR5_INFO 0x28d9c
1760 #define CB_COLOR6_INFO 0x28dd8
1761 #define CB_COLOR7_INFO 0x28e14
1762 #define CB_COLOR8_INFO 0x28e50
1763 #define CB_COLOR9_INFO 0x28e6c
1764 #define CB_COLOR10_INFO 0x28e88
1765 #define CB_COLOR11_INFO 0x28ea4
1766
1767 #define CB_COLOR1_ATTRIB 0x28cb0
1768 #define CB_COLOR2_ATTRIB 0x28cec
1769 #define CB_COLOR3_ATTRIB 0x28d28
1770 #define CB_COLOR4_ATTRIB 0x28d64
1771 #define CB_COLOR5_ATTRIB 0x28da0
1772 #define CB_COLOR6_ATTRIB 0x28ddc
1773 #define CB_COLOR7_ATTRIB 0x28e18
1774 #define CB_COLOR8_ATTRIB 0x28e54
1775 #define CB_COLOR9_ATTRIB 0x28e70
1776 #define CB_COLOR10_ATTRIB 0x28e8c
1777 #define CB_COLOR11_ATTRIB 0x28ea8
1778
1779 #define CB_COLOR1_DIM 0x28cb4
1780 #define CB_COLOR2_DIM 0x28cf0
1781 #define CB_COLOR3_DIM 0x28d2c
1782 #define CB_COLOR4_DIM 0x28d68
1783 #define CB_COLOR5_DIM 0x28da4
1784 #define CB_COLOR6_DIM 0x28de0
1785 #define CB_COLOR7_DIM 0x28e1c
1786 #define CB_COLOR8_DIM 0x28e58
1787 #define CB_COLOR9_DIM 0x28e74
1788 #define CB_COLOR10_DIM 0x28e90
1789 #define CB_COLOR11_DIM 0x28eac
1790
1791 #define CB_COLOR1_CMASK 0x28cb8
1792 #define CB_COLOR2_CMASK 0x28cf4
1793 #define CB_COLOR3_CMASK 0x28d30
1794 #define CB_COLOR4_CMASK 0x28d6c
1795 #define CB_COLOR5_CMASK 0x28da8
1796 #define CB_COLOR6_CMASK 0x28de4
1797 #define CB_COLOR7_CMASK 0x28e20
1798
1799 #define CB_COLOR1_CMASK_SLICE 0x28cbc
1800 #define CB_COLOR2_CMASK_SLICE 0x28cf8
1801 #define CB_COLOR3_CMASK_SLICE 0x28d34
1802 #define CB_COLOR4_CMASK_SLICE 0x28d70
1803 #define CB_COLOR5_CMASK_SLICE 0x28dac
1804 #define CB_COLOR6_CMASK_SLICE 0x28de8
1805 #define CB_COLOR7_CMASK_SLICE 0x28e24
1806
1807 #define CB_COLOR1_FMASK 0x28cc0
1808 #define CB_COLOR2_FMASK 0x28cfc
1809 #define CB_COLOR3_FMASK 0x28d38
1810 #define CB_COLOR4_FMASK 0x28d74
1811 #define CB_COLOR5_FMASK 0x28db0
1812 #define CB_COLOR6_FMASK 0x28dec
1813 #define CB_COLOR7_FMASK 0x28e28
1814
1815 #define CB_COLOR1_FMASK_SLICE 0x28cc4
1816 #define CB_COLOR2_FMASK_SLICE 0x28d00
1817 #define CB_COLOR3_FMASK_SLICE 0x28d3c
1818 #define CB_COLOR4_FMASK_SLICE 0x28d78
1819 #define CB_COLOR5_FMASK_SLICE 0x28db4
1820 #define CB_COLOR6_FMASK_SLICE 0x28df0
1821 #define CB_COLOR7_FMASK_SLICE 0x28e2c
1822
1823 #define CB_COLOR1_CLEAR_WORD0 0x28cc8
1824 #define CB_COLOR2_CLEAR_WORD0 0x28d04
1825 #define CB_COLOR3_CLEAR_WORD0 0x28d40
1826 #define CB_COLOR4_CLEAR_WORD0 0x28d7c
1827 #define CB_COLOR5_CLEAR_WORD0 0x28db8
1828 #define CB_COLOR6_CLEAR_WORD0 0x28df4
1829 #define CB_COLOR7_CLEAR_WORD0 0x28e30
1830
1831 #define CB_COLOR1_CLEAR_WORD1 0x28ccc
1832 #define CB_COLOR2_CLEAR_WORD1 0x28d08
1833 #define CB_COLOR3_CLEAR_WORD1 0x28d44
1834 #define CB_COLOR4_CLEAR_WORD1 0x28d80
1835 #define CB_COLOR5_CLEAR_WORD1 0x28dbc
1836 #define CB_COLOR6_CLEAR_WORD1 0x28df8
1837 #define CB_COLOR7_CLEAR_WORD1 0x28e34
1838
1839 #define CB_COLOR1_CLEAR_WORD2 0x28cd0
1840 #define CB_COLOR2_CLEAR_WORD2 0x28d0c
1841 #define CB_COLOR3_CLEAR_WORD2 0x28d48
1842 #define CB_COLOR4_CLEAR_WORD2 0x28d84
1843 #define CB_COLOR5_CLEAR_WORD2 0x28dc0
1844 #define CB_COLOR6_CLEAR_WORD2 0x28dfc
1845 #define CB_COLOR7_CLEAR_WORD2 0x28e38
1846
1847 #define CB_COLOR1_CLEAR_WORD3 0x28cd4
1848 #define CB_COLOR2_CLEAR_WORD3 0x28d10
1849 #define CB_COLOR3_CLEAR_WORD3 0x28d4c
1850 #define CB_COLOR4_CLEAR_WORD3 0x28d88
1851 #define CB_COLOR5_CLEAR_WORD3 0x28dc4
1852 #define CB_COLOR6_CLEAR_WORD3 0x28e00
1853 #define CB_COLOR7_CLEAR_WORD3 0x28e3c
1854
1855 #define SQ_TEX_RESOURCE_WORD0_0 0x30000
1856 # define TEX_DIM(x) ((x) << 0)
1857 # define SQ_TEX_DIM_1D 0
1858 # define SQ_TEX_DIM_2D 1
1859 # define SQ_TEX_DIM_3D 2
1860 # define SQ_TEX_DIM_CUBEMAP 3
1861 # define SQ_TEX_DIM_1D_ARRAY 4
1862 # define SQ_TEX_DIM_2D_ARRAY 5
1863 # define SQ_TEX_DIM_2D_MSAA 6
1864 # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
1865 #define SQ_TEX_RESOURCE_WORD1_0 0x30004
1866 # define TEX_ARRAY_MODE(x) ((x) << 28)
1867 #define SQ_TEX_RESOURCE_WORD2_0 0x30008
1868 #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
1869 #define SQ_TEX_RESOURCE_WORD4_0 0x30010
1870 # define TEX_DST_SEL_X(x) ((x) << 16)
1871 # define TEX_DST_SEL_Y(x) ((x) << 19)
1872 # define TEX_DST_SEL_Z(x) ((x) << 22)
1873 # define TEX_DST_SEL_W(x) ((x) << 25)
1874 # define SQ_SEL_X 0
1875 # define SQ_SEL_Y 1
1876 # define SQ_SEL_Z 2
1877 # define SQ_SEL_W 3
1878 # define SQ_SEL_0 4
1879 # define SQ_SEL_1 5
1880 #define SQ_TEX_RESOURCE_WORD5_0 0x30014
1881 #define SQ_TEX_RESOURCE_WORD6_0 0x30018
1882 # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
1883 #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
1884 # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
1885 # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
1886 # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1887 # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
1888 #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
1889 #define S_030000_DIM(x) (((x) & 0x7) << 0)
1890 #define G_030000_DIM(x) (((x) >> 0) & 0x7)
1891 #define C_030000_DIM 0xFFFFFFF8
1892 #define V_030000_SQ_TEX_DIM_1D 0x00000000
1893 #define V_030000_SQ_TEX_DIM_2D 0x00000001
1894 #define V_030000_SQ_TEX_DIM_3D 0x00000002
1895 #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
1896 #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
1897 #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
1898 #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
1899 #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
1900 #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
1901 #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
1902 #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
1903 #define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
1904 #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
1905 #define C_030000_PITCH 0xFFFC003F
1906 #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
1907 #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
1908 #define C_030000_TEX_WIDTH 0x0003FFFF
1909 #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
1910 #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
1911 #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
1912 #define C_030004_TEX_HEIGHT 0xFFFFC000
1913 #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
1914 #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
1915 #define C_030004_TEX_DEPTH 0xF8003FFF
1916 #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
1917 #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
1918 #define C_030004_ARRAY_MODE 0x0FFFFFFF
1919 #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
1920 #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1921 #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1922 #define C_030008_BASE_ADDRESS 0x00000000
1923 #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
1924 #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1925 #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1926 #define C_03000C_MIP_ADDRESS 0x00000000
1927 #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
1928 #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
1929 #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
1930 #define C_030010_FORMAT_COMP_X 0xFFFFFFFC
1931 #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
1932 #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
1933 #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
1934 #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
1935 #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
1936 #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
1937 #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
1938 #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
1939 #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
1940 #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
1941 #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
1942 #define C_030010_FORMAT_COMP_W 0xFFFFFF3F
1943 #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
1944 #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
1945 #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
1946 #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
1947 #define V_030010_SQ_NUM_FORMAT_INT 0x00000001
1948 #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
1949 #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
1950 #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
1951 #define C_030010_SRF_MODE_ALL 0xFFFFFBFF
1952 #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
1953 #define V_030010_SRF_MODE_NO_ZERO 0x00000001
1954 #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
1955 #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
1956 #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
1957 #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
1958 #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
1959 #define C_030010_ENDIAN_SWAP 0xFFFFCFFF
1960 #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
1961 #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
1962 #define C_030010_DST_SEL_X 0xFFF8FFFF
1963 #define V_030010_SQ_SEL_X 0x00000000
1964 #define V_030010_SQ_SEL_Y 0x00000001
1965 #define V_030010_SQ_SEL_Z 0x00000002
1966 #define V_030010_SQ_SEL_W 0x00000003
1967 #define V_030010_SQ_SEL_0 0x00000004
1968 #define V_030010_SQ_SEL_1 0x00000005
1969 #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
1970 #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
1971 #define C_030010_DST_SEL_Y 0xFFC7FFFF
1972 #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
1973 #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
1974 #define C_030010_DST_SEL_Z 0xFE3FFFFF
1975 #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
1976 #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
1977 #define C_030010_DST_SEL_W 0xF1FFFFFF
1978 #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
1979 #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
1980 #define C_030010_BASE_LEVEL 0x0FFFFFFF
1981 #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
1982 #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
1983 #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
1984 #define C_030014_LAST_LEVEL 0xFFFFFFF0
1985 #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
1986 #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
1987 #define C_030014_BASE_ARRAY 0xFFFE000F
1988 #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
1989 #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
1990 #define C_030014_LAST_ARRAY 0xC001FFFF
1991 #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
1992 #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
1993 #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
1994 #define C_030018_MAX_ANISO 0xFFFFFFF8
1995 #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
1996 #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
1997 #define C_030018_PERF_MODULATION 0xFFFFFFC7
1998 #define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
1999 #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
2000 #define C_030018_INTERLACED 0xFFFFFFBF
2001 #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
2002 #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
2003 #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
2004 #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
2005 #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
2006 #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
2007 #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
2008 #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
2009 #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
2010 #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
2011 #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
2012 #define S_03001C_TYPE(x) (((x) & 0x3) << 30)
2013 #define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
2014 #define C_03001C_TYPE 0x3FFFFFFF
2015 #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
2016 #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
2017 #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
2018 #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
2019 #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
2020 #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
2021 #define C_03001C_DATA_FORMAT 0xFFFFFFC0
2022
2023 #define SQ_VTX_CONSTANT_WORD0_0 0x30000
2024 #define SQ_VTX_CONSTANT_WORD1_0 0x30004
2025 #define SQ_VTX_CONSTANT_WORD2_0 0x30008
2026 # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
2027 # define SQ_VTXC_STRIDE(x) ((x) << 8)
2028 # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
2029 # define SQ_ENDIAN_NONE 0
2030 # define SQ_ENDIAN_8IN16 1
2031 # define SQ_ENDIAN_8IN32 2
2032 #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
2033 # define SQ_VTCX_SEL_X(x) ((x) << 3)
2034 # define SQ_VTCX_SEL_Y(x) ((x) << 6)
2035 # define SQ_VTCX_SEL_Z(x) ((x) << 9)
2036 # define SQ_VTCX_SEL_W(x) ((x) << 12)
2037 #define SQ_VTX_CONSTANT_WORD4_0 0x30010
2038 #define SQ_VTX_CONSTANT_WORD5_0 0x30014
2039 #define SQ_VTX_CONSTANT_WORD6_0 0x30018
2040 #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
2041
2042 #define TD_PS_BORDER_COLOR_INDEX 0xA400
2043 #define TD_PS_BORDER_COLOR_RED 0xA404
2044 #define TD_PS_BORDER_COLOR_GREEN 0xA408
2045 #define TD_PS_BORDER_COLOR_BLUE 0xA40C
2046 #define TD_PS_BORDER_COLOR_ALPHA 0xA410
2047 #define TD_VS_BORDER_COLOR_INDEX 0xA414
2048 #define TD_VS_BORDER_COLOR_RED 0xA418
2049 #define TD_VS_BORDER_COLOR_GREEN 0xA41C
2050 #define TD_VS_BORDER_COLOR_BLUE 0xA420
2051 #define TD_VS_BORDER_COLOR_ALPHA 0xA424
2052 #define TD_GS_BORDER_COLOR_INDEX 0xA428
2053 #define TD_GS_BORDER_COLOR_RED 0xA42C
2054 #define TD_GS_BORDER_COLOR_GREEN 0xA430
2055 #define TD_GS_BORDER_COLOR_BLUE 0xA434
2056 #define TD_GS_BORDER_COLOR_ALPHA 0xA438
2057 #define TD_HS_BORDER_COLOR_INDEX 0xA43C
2058 #define TD_HS_BORDER_COLOR_RED 0xA440
2059 #define TD_HS_BORDER_COLOR_GREEN 0xA444
2060 #define TD_HS_BORDER_COLOR_BLUE 0xA448
2061 #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
2062 #define TD_LS_BORDER_COLOR_INDEX 0xA450
2063 #define TD_LS_BORDER_COLOR_RED 0xA454
2064 #define TD_LS_BORDER_COLOR_GREEN 0xA458
2065 #define TD_LS_BORDER_COLOR_BLUE 0xA45C
2066 #define TD_LS_BORDER_COLOR_ALPHA 0xA460
2067 #define TD_CS_BORDER_COLOR_INDEX 0xA464
2068 #define TD_CS_BORDER_COLOR_RED 0xA468
2069 #define TD_CS_BORDER_COLOR_GREEN 0xA46C
2070 #define TD_CS_BORDER_COLOR_BLUE 0xA470
2071 #define TD_CS_BORDER_COLOR_ALPHA 0xA474
2072
2073 /* cayman 3D regs */
2074 #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
2075 #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
2076 #define CAYMAN_DB_EQAA 0x28804
2077 #define CAYMAN_DB_DEPTH_INFO 0x2803C
2078 #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
2079 #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
2080 #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
2081 #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
2082 /* cayman packet3 addition */
2083 #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
2084
2085 /* DMA regs common on r6xx/r7xx/evergreen/ni */
2086 #define DMA_RB_CNTL 0xd000
2087 # define DMA_RB_ENABLE (1 << 0)
2088 # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
2089 # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
2090 # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
2091 # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
2092 # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
2093 #define DMA_STATUS_REG 0xd034
2094 # define DMA_IDLE (1 << 0)
2095
2096 #endif
This page took 0.074642 seconds and 6 git commands to generate.