2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
31 /* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
45 /* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
63 #include <asm/atomic.h>
64 #include <linux/wait.h>
65 #include <linux/list.h>
66 #include <linux/kref.h>
68 #include <ttm/ttm_bo_api.h>
69 #include <ttm/ttm_bo_driver.h>
70 #include <ttm/ttm_placement.h>
71 #include <ttm/ttm_module.h>
73 #include "radeon_family.h"
74 #include "radeon_mode.h"
75 #include "radeon_reg.h"
80 extern int radeon_no_wb
;
81 extern int radeon_modeset
;
82 extern int radeon_dynclks
;
83 extern int radeon_r4xx_atom
;
84 extern int radeon_agpmode
;
85 extern int radeon_vram_limit
;
86 extern int radeon_gart_size
;
87 extern int radeon_benchmarking
;
88 extern int radeon_testing
;
89 extern int radeon_connector_table
;
91 extern int radeon_new_pll
;
92 extern int radeon_dynpm
;
93 extern int radeon_audio
;
96 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
100 /* RADEON_IB_POOL_SIZE must be a power of 2 */
101 #define RADEON_IB_POOL_SIZE 16
102 #define RADEON_DEBUGFS_MAX_NUM_FILES 32
103 #define RADEONFB_CONN_LIMIT 4
104 #define RADEON_BIOS_NUM_SCRATCH 8
107 * Errata workarounds.
109 enum radeon_pll_errata
{
110 CHIP_ERRATA_R300_CG
= 0x00000001,
111 CHIP_ERRATA_PLL_DUMMYREADS
= 0x00000002,
112 CHIP_ERRATA_PLL_DELAY
= 0x00000004
116 struct radeon_device
;
122 #define ATRM_BIOS_PAGE 4096
124 #if defined(CONFIG_VGA_SWITCHEROO)
125 bool radeon_atrm_supported(struct pci_dev
*pdev
);
126 int radeon_atrm_get_bios_chunk(uint8_t *bios
, int offset
, int len
);
128 static inline bool radeon_atrm_supported(struct pci_dev
*pdev
)
133 static inline int radeon_atrm_get_bios_chunk(uint8_t *bios
, int offset
, int len
){
137 bool radeon_get_bios(struct radeon_device
*rdev
);
143 struct radeon_dummy_page
{
147 int radeon_dummy_page_init(struct radeon_device
*rdev
);
148 void radeon_dummy_page_fini(struct radeon_device
*rdev
);
154 struct radeon_clock
{
155 struct radeon_pll p1pll
;
156 struct radeon_pll p2pll
;
157 struct radeon_pll dcpll
;
158 struct radeon_pll spll
;
159 struct radeon_pll mpll
;
161 uint32_t default_mclk
;
162 uint32_t default_sclk
;
163 uint32_t default_dispclk
;
170 int radeon_pm_init(struct radeon_device
*rdev
);
171 void radeon_pm_compute_clocks(struct radeon_device
*rdev
);
172 void radeon_combios_get_power_modes(struct radeon_device
*rdev
);
173 void radeon_atombios_get_power_modes(struct radeon_device
*rdev
);
178 struct radeon_fence_driver
{
179 uint32_t scratch_reg
;
182 unsigned long count_timeout
;
183 wait_queue_head_t queue
;
185 struct list_head created
;
186 struct list_head emited
;
187 struct list_head signaled
;
191 struct radeon_fence
{
192 struct radeon_device
*rdev
;
194 struct list_head list
;
195 /* protected by radeon_fence.lock */
197 unsigned long timeout
;
202 int radeon_fence_driver_init(struct radeon_device
*rdev
);
203 void radeon_fence_driver_fini(struct radeon_device
*rdev
);
204 int radeon_fence_create(struct radeon_device
*rdev
, struct radeon_fence
**fence
);
205 int radeon_fence_emit(struct radeon_device
*rdev
, struct radeon_fence
*fence
);
206 void radeon_fence_process(struct radeon_device
*rdev
);
207 bool radeon_fence_signaled(struct radeon_fence
*fence
);
208 int radeon_fence_wait(struct radeon_fence
*fence
, bool interruptible
);
209 int radeon_fence_wait_next(struct radeon_device
*rdev
);
210 int radeon_fence_wait_last(struct radeon_device
*rdev
);
211 struct radeon_fence
*radeon_fence_ref(struct radeon_fence
*fence
);
212 void radeon_fence_unref(struct radeon_fence
**fence
);
217 struct radeon_surface_reg
{
218 struct radeon_bo
*bo
;
221 #define RADEON_GEM_MAX_SURFACES 8
227 struct ttm_bo_global_ref bo_global_ref
;
228 struct ttm_global_reference mem_global_ref
;
229 struct ttm_bo_device bdev
;
230 bool mem_global_referenced
;
235 /* Protected by gem.mutex */
236 struct list_head list
;
237 /* Protected by tbo.reserved */
239 struct ttm_placement placement
;
240 struct ttm_buffer_object tbo
;
241 struct ttm_bo_kmap_obj kmap
;
247 /* Constant after initialization */
248 struct radeon_device
*rdev
;
249 struct drm_gem_object
*gobj
;
252 struct radeon_bo_list
{
253 struct list_head list
;
254 struct radeon_bo
*bo
;
266 struct list_head objects
;
269 int radeon_gem_init(struct radeon_device
*rdev
);
270 void radeon_gem_fini(struct radeon_device
*rdev
);
271 int radeon_gem_object_create(struct radeon_device
*rdev
, int size
,
272 int alignment
, int initial_domain
,
273 bool discardable
, bool kernel
,
274 struct drm_gem_object
**obj
);
275 int radeon_gem_object_pin(struct drm_gem_object
*obj
, uint32_t pin_domain
,
277 void radeon_gem_object_unpin(struct drm_gem_object
*obj
);
281 * GART structures, functions & helpers
285 struct radeon_gart_table_ram
{
286 volatile uint32_t *ptr
;
289 struct radeon_gart_table_vram
{
290 struct radeon_bo
*robj
;
291 volatile uint32_t *ptr
;
294 union radeon_gart_table
{
295 struct radeon_gart_table_ram ram
;
296 struct radeon_gart_table_vram vram
;
299 #define RADEON_GPU_PAGE_SIZE 4096
300 #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
303 dma_addr_t table_addr
;
304 unsigned num_gpu_pages
;
305 unsigned num_cpu_pages
;
307 union radeon_gart_table table
;
309 dma_addr_t
*pages_addr
;
313 int radeon_gart_table_ram_alloc(struct radeon_device
*rdev
);
314 void radeon_gart_table_ram_free(struct radeon_device
*rdev
);
315 int radeon_gart_table_vram_alloc(struct radeon_device
*rdev
);
316 void radeon_gart_table_vram_free(struct radeon_device
*rdev
);
317 int radeon_gart_init(struct radeon_device
*rdev
);
318 void radeon_gart_fini(struct radeon_device
*rdev
);
319 void radeon_gart_unbind(struct radeon_device
*rdev
, unsigned offset
,
321 int radeon_gart_bind(struct radeon_device
*rdev
, unsigned offset
,
322 int pages
, struct page
**pagelist
);
326 * GPU MC structures, functions & helpers
329 resource_size_t aper_size
;
330 resource_size_t aper_base
;
331 resource_size_t agp_base
;
332 /* for some chips with <= 32MB we need to lie
333 * about vram size near mc fb location */
335 u64 visible_vram_size
;
345 bool igp_sideport_enabled
;
348 bool radeon_combios_sideport_present(struct radeon_device
*rdev
);
349 bool radeon_atombios_sideport_present(struct radeon_device
*rdev
);
352 * GPU scratch registers structures, functions & helpers
354 struct radeon_scratch
{
360 int radeon_scratch_get(struct radeon_device
*rdev
, uint32_t *reg
);
361 void radeon_scratch_free(struct radeon_device
*rdev
, uint32_t reg
);
370 /* FIXME: use a define max crtc rather than hardcode it */
371 bool crtc_vblank_int
[2];
372 wait_queue_head_t vblank_queue
;
373 /* FIXME: use defines for max hpd/dacs */
379 int radeon_irq_kms_init(struct radeon_device
*rdev
);
380 void radeon_irq_kms_fini(struct radeon_device
*rdev
);
381 void radeon_irq_kms_sw_irq_get(struct radeon_device
*rdev
);
382 void radeon_irq_kms_sw_irq_put(struct radeon_device
*rdev
);
388 struct list_head list
;
391 struct radeon_fence
*fence
;
399 * mutex protects scheduled_ibs, ready, alloc_bm
401 struct radeon_ib_pool
{
403 struct radeon_bo
*robj
;
404 struct list_head bogus_ib
;
405 struct radeon_ib ibs
[RADEON_IB_POOL_SIZE
];
411 struct radeon_bo
*ring_obj
;
412 volatile uint32_t *ring
;
417 unsigned ring_free_dw
;
430 struct radeon_bo
*ring_obj
;
431 volatile uint32_t *ring
;
444 struct radeon_bo
*shader_obj
;
446 u32 vs_offset
, ps_offset
;
449 u32 vb_used
, vb_total
;
450 struct radeon_ib
*vb_ib
;
453 int radeon_ib_get(struct radeon_device
*rdev
, struct radeon_ib
**ib
);
454 void radeon_ib_free(struct radeon_device
*rdev
, struct radeon_ib
**ib
);
455 int radeon_ib_schedule(struct radeon_device
*rdev
, struct radeon_ib
*ib
);
456 int radeon_ib_pool_init(struct radeon_device
*rdev
);
457 void radeon_ib_pool_fini(struct radeon_device
*rdev
);
458 int radeon_ib_test(struct radeon_device
*rdev
);
459 extern void radeon_ib_bogus_add(struct radeon_device
*rdev
, struct radeon_ib
*ib
);
460 /* Ring access between begin & end cannot sleep */
461 void radeon_ring_free_size(struct radeon_device
*rdev
);
462 int radeon_ring_lock(struct radeon_device
*rdev
, unsigned ndw
);
463 void radeon_ring_unlock_commit(struct radeon_device
*rdev
);
464 void radeon_ring_unlock_undo(struct radeon_device
*rdev
);
465 int radeon_ring_test(struct radeon_device
*rdev
);
466 int radeon_ring_init(struct radeon_device
*rdev
, unsigned ring_size
);
467 void radeon_ring_fini(struct radeon_device
*rdev
);
473 struct radeon_cs_reloc
{
474 struct drm_gem_object
*gobj
;
475 struct radeon_bo
*robj
;
476 struct radeon_bo_list lobj
;
481 struct radeon_cs_chunk
{
487 void __user
*user_ptr
;
488 int last_copied_page
;
492 struct radeon_cs_parser
{
494 struct radeon_device
*rdev
;
495 struct drm_file
*filp
;
498 struct radeon_cs_chunk
*chunks
;
499 uint64_t *chunks_array
;
504 struct radeon_cs_reloc
*relocs
;
505 struct radeon_cs_reloc
**relocs_ptr
;
506 struct list_head validated
;
507 /* indices of various chunks */
509 int chunk_relocs_idx
;
510 struct radeon_ib
*ib
;
516 extern int radeon_cs_update_pages(struct radeon_cs_parser
*p
, int pg_idx
);
517 extern int radeon_cs_finish_pages(struct radeon_cs_parser
*p
);
520 static inline u32
radeon_get_ib_value(struct radeon_cs_parser
*p
, int idx
)
522 struct radeon_cs_chunk
*ibc
= &p
->chunks
[p
->chunk_ib_idx
];
523 u32 pg_idx
, pg_offset
;
527 pg_idx
= (idx
* 4) / PAGE_SIZE
;
528 pg_offset
= (idx
* 4) % PAGE_SIZE
;
530 if (ibc
->kpage_idx
[0] == pg_idx
)
531 return ibc
->kpage
[0][pg_offset
/4];
532 if (ibc
->kpage_idx
[1] == pg_idx
)
533 return ibc
->kpage
[1][pg_offset
/4];
535 new_page
= radeon_cs_update_pages(p
, pg_idx
);
537 p
->parser_error
= new_page
;
541 idx_value
= ibc
->kpage
[new_page
][pg_offset
/4];
545 struct radeon_cs_packet
{
554 typedef int (*radeon_packet0_check_t
)(struct radeon_cs_parser
*p
,
555 struct radeon_cs_packet
*pkt
,
556 unsigned idx
, unsigned reg
);
557 typedef int (*radeon_packet3_check_t
)(struct radeon_cs_parser
*p
,
558 struct radeon_cs_packet
*pkt
);
564 int radeon_agp_init(struct radeon_device
*rdev
);
565 void radeon_agp_resume(struct radeon_device
*rdev
);
566 void radeon_agp_fini(struct radeon_device
*rdev
);
573 struct radeon_bo
*wb_obj
;
574 volatile uint32_t *wb
;
579 * struct radeon_pm - power management datas
580 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
581 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
582 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
583 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
584 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
585 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
586 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
587 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
588 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
589 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
590 * @needed_bandwidth: current bandwidth needs
592 * It keeps track of various data needed to take powermanagement decision.
593 * Bandwith need is used to determine minimun clock of the GPU and memory.
594 * Equation between gpu/memory clock and available bandwidth is hw dependent
595 * (type of memory, bus size, efficiency, ...)
597 enum radeon_pm_state
{
603 enum radeon_pm_action
{
610 enum radeon_voltage_type
{
617 enum radeon_pm_state_type
{
618 POWER_STATE_TYPE_DEFAULT
,
619 POWER_STATE_TYPE_POWERSAVE
,
620 POWER_STATE_TYPE_BATTERY
,
621 POWER_STATE_TYPE_BALANCED
,
622 POWER_STATE_TYPE_PERFORMANCE
,
625 enum radeon_pm_clock_mode_type
{
626 POWER_MODE_TYPE_DEFAULT
,
629 POWER_MODE_TYPE_HIGH
,
632 struct radeon_voltage
{
633 enum radeon_voltage_type type
;
635 struct radeon_gpio_rec gpio
;
636 u32 delay
; /* delay in usec from voltage drop to sclk change */
637 bool active_high
; /* voltage drop is active when bit is high */
639 u8 vddc_id
; /* index into vddc voltage table */
640 u8 vddci_id
; /* index into vddci voltage table */
646 struct radeon_pm_non_clock_info
{
649 /* standardized non-clock flags */
653 struct radeon_pm_clock_info
{
659 struct radeon_voltage voltage
;
660 /* standardized clock flags - not sure we'll need these */
664 struct radeon_power_state
{
665 enum radeon_pm_state_type type
;
666 /* XXX: use a define for num clock modes */
667 struct radeon_pm_clock_info clock_info
[8];
668 /* number of valid clock modes in this power state */
670 struct radeon_pm_clock_info
*default_clock_mode
;
671 /* non clock info about this state */
672 struct radeon_pm_non_clock_info non_clock_info
;
673 bool voltage_drop_active
;
677 * Some modes are overclocked by very low value, accept them
679 #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
683 struct delayed_work idle_work
;
684 enum radeon_pm_state state
;
685 enum radeon_pm_action planned_action
;
686 unsigned long action_timeout
;
691 fixed20_12 max_bandwidth
;
692 fixed20_12 igp_sideport_mclk
;
693 fixed20_12 igp_system_mclk
;
694 fixed20_12 igp_ht_link_clk
;
695 fixed20_12 igp_ht_link_width
;
696 fixed20_12 k8_bandwidth
;
697 fixed20_12 sideport_bandwidth
;
698 fixed20_12 ht_bandwidth
;
699 fixed20_12 core_bandwidth
;
701 fixed20_12 needed_bandwidth
;
702 /* XXX: use a define for num power modes */
703 struct radeon_power_state power_state
[8];
704 /* number of valid power states */
705 int num_power_states
;
706 struct radeon_power_state
*current_power_state
;
707 struct radeon_pm_clock_info
*current_clock_mode
;
708 struct radeon_power_state
*requested_power_state
;
709 struct radeon_pm_clock_info
*requested_clock_mode
;
710 struct radeon_power_state
*default_power_state
;
717 void radeon_benchmark(struct radeon_device
*rdev
);
723 void radeon_test_moves(struct radeon_device
*rdev
);
729 int radeon_debugfs_add_files(struct radeon_device
*rdev
,
730 struct drm_info_list
*files
,
732 int radeon_debugfs_fence_init(struct radeon_device
*rdev
);
733 int r100_debugfs_rbbm_init(struct radeon_device
*rdev
);
734 int r100_debugfs_cp_init(struct radeon_device
*rdev
);
738 * ASIC specific functions.
741 int (*init
)(struct radeon_device
*rdev
);
742 void (*fini
)(struct radeon_device
*rdev
);
743 int (*resume
)(struct radeon_device
*rdev
);
744 int (*suspend
)(struct radeon_device
*rdev
);
745 void (*vga_set_state
)(struct radeon_device
*rdev
, bool state
);
746 int (*gpu_reset
)(struct radeon_device
*rdev
);
747 void (*gart_tlb_flush
)(struct radeon_device
*rdev
);
748 int (*gart_set_page
)(struct radeon_device
*rdev
, int i
, uint64_t addr
);
749 int (*cp_init
)(struct radeon_device
*rdev
, unsigned ring_size
);
750 void (*cp_fini
)(struct radeon_device
*rdev
);
751 void (*cp_disable
)(struct radeon_device
*rdev
);
752 void (*cp_commit
)(struct radeon_device
*rdev
);
753 void (*ring_start
)(struct radeon_device
*rdev
);
754 int (*ring_test
)(struct radeon_device
*rdev
);
755 void (*ring_ib_execute
)(struct radeon_device
*rdev
, struct radeon_ib
*ib
);
756 int (*irq_set
)(struct radeon_device
*rdev
);
757 int (*irq_process
)(struct radeon_device
*rdev
);
758 u32 (*get_vblank_counter
)(struct radeon_device
*rdev
, int crtc
);
759 void (*fence_ring_emit
)(struct radeon_device
*rdev
, struct radeon_fence
*fence
);
760 int (*cs_parse
)(struct radeon_cs_parser
*p
);
761 int (*copy_blit
)(struct radeon_device
*rdev
,
765 struct radeon_fence
*fence
);
766 int (*copy_dma
)(struct radeon_device
*rdev
,
770 struct radeon_fence
*fence
);
771 int (*copy
)(struct radeon_device
*rdev
,
775 struct radeon_fence
*fence
);
776 uint32_t (*get_engine_clock
)(struct radeon_device
*rdev
);
777 void (*set_engine_clock
)(struct radeon_device
*rdev
, uint32_t eng_clock
);
778 uint32_t (*get_memory_clock
)(struct radeon_device
*rdev
);
779 void (*set_memory_clock
)(struct radeon_device
*rdev
, uint32_t mem_clock
);
780 int (*get_pcie_lanes
)(struct radeon_device
*rdev
);
781 void (*set_pcie_lanes
)(struct radeon_device
*rdev
, int lanes
);
782 void (*set_clock_gating
)(struct radeon_device
*rdev
, int enable
);
783 int (*set_surface_reg
)(struct radeon_device
*rdev
, int reg
,
784 uint32_t tiling_flags
, uint32_t pitch
,
785 uint32_t offset
, uint32_t obj_size
);
786 int (*clear_surface_reg
)(struct radeon_device
*rdev
, int reg
);
787 void (*bandwidth_update
)(struct radeon_device
*rdev
);
788 void (*hpd_init
)(struct radeon_device
*rdev
);
789 void (*hpd_fini
)(struct radeon_device
*rdev
);
790 bool (*hpd_sense
)(struct radeon_device
*rdev
, enum radeon_hpd_id hpd
);
791 void (*hpd_set_polarity
)(struct radeon_device
*rdev
, enum radeon_hpd_id hpd
);
792 /* ioctl hw specific callback. Some hw might want to perform special
793 * operation on specific ioctl. For instance on wait idle some hw
794 * might want to perform and HDP flush through MMIO as it seems that
795 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
798 void (*ioctl_wait_idle
)(struct radeon_device
*rdev
, struct radeon_bo
*bo
);
805 const unsigned *reg_safe_bm
;
806 unsigned reg_safe_bm_size
;
811 const unsigned *reg_safe_bm
;
812 unsigned reg_safe_bm_size
;
819 unsigned max_tile_pipes
;
821 unsigned max_backends
;
823 unsigned max_threads
;
824 unsigned max_stack_entries
;
825 unsigned max_hw_contexts
;
826 unsigned max_gs_threads
;
827 unsigned sx_max_export_size
;
828 unsigned sx_max_export_pos_size
;
829 unsigned sx_max_export_smx_size
;
830 unsigned sq_num_cf_insts
;
831 unsigned tiling_nbanks
;
832 unsigned tiling_npipes
;
833 unsigned tiling_group_size
;
838 unsigned max_tile_pipes
;
840 unsigned max_backends
;
842 unsigned max_threads
;
843 unsigned max_stack_entries
;
844 unsigned max_hw_contexts
;
845 unsigned max_gs_threads
;
846 unsigned sx_max_export_size
;
847 unsigned sx_max_export_pos_size
;
848 unsigned sx_max_export_smx_size
;
849 unsigned sq_num_cf_insts
;
850 unsigned sx_num_of_sets
;
851 unsigned sc_prim_fifo_size
;
852 unsigned sc_hiz_tile_fifo_size
;
853 unsigned sc_earlyz_tile_fifo_fize
;
854 unsigned tiling_nbanks
;
855 unsigned tiling_npipes
;
856 unsigned tiling_group_size
;
859 union radeon_asic_config
{
860 struct r300_asic r300
;
861 struct r100_asic r100
;
862 struct r600_asic r600
;
863 struct rv770_asic rv770
;
867 * asic initizalization from radeon_asic.c
869 void radeon_agp_disable(struct radeon_device
*rdev
);
870 int radeon_asic_init(struct radeon_device
*rdev
);
876 int radeon_gem_info_ioctl(struct drm_device
*dev
, void *data
,
877 struct drm_file
*filp
);
878 int radeon_gem_create_ioctl(struct drm_device
*dev
, void *data
,
879 struct drm_file
*filp
);
880 int radeon_gem_pin_ioctl(struct drm_device
*dev
, void *data
,
881 struct drm_file
*file_priv
);
882 int radeon_gem_unpin_ioctl(struct drm_device
*dev
, void *data
,
883 struct drm_file
*file_priv
);
884 int radeon_gem_pwrite_ioctl(struct drm_device
*dev
, void *data
,
885 struct drm_file
*file_priv
);
886 int radeon_gem_pread_ioctl(struct drm_device
*dev
, void *data
,
887 struct drm_file
*file_priv
);
888 int radeon_gem_set_domain_ioctl(struct drm_device
*dev
, void *data
,
889 struct drm_file
*filp
);
890 int radeon_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
891 struct drm_file
*filp
);
892 int radeon_gem_busy_ioctl(struct drm_device
*dev
, void *data
,
893 struct drm_file
*filp
);
894 int radeon_gem_wait_idle_ioctl(struct drm_device
*dev
, void *data
,
895 struct drm_file
*filp
);
896 int radeon_cs_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
);
897 int radeon_gem_set_tiling_ioctl(struct drm_device
*dev
, void *data
,
898 struct drm_file
*filp
);
899 int radeon_gem_get_tiling_ioctl(struct drm_device
*dev
, void *data
,
900 struct drm_file
*filp
);
904 * Core structure, functions and helpers.
906 typedef uint32_t (*radeon_rreg_t
)(struct radeon_device
*, uint32_t);
907 typedef void (*radeon_wreg_t
)(struct radeon_device
*, uint32_t, uint32_t);
909 struct radeon_device
{
911 struct drm_device
*ddev
;
912 struct pci_dev
*pdev
;
914 union radeon_asic_config config
;
915 enum radeon_family family
;
918 enum radeon_pll_errata pll_errata
;
925 uint16_t bios_header_start
;
926 struct radeon_bo
*stollen_vga_memory
;
927 struct fb_info
*fbdev_info
;
928 struct radeon_bo
*fbdev_rbo
;
929 struct radeon_framebuffer
*fbdev_rfb
;
931 resource_size_t rmmio_base
;
932 resource_size_t rmmio_size
;
934 radeon_rreg_t mc_rreg
;
935 radeon_wreg_t mc_wreg
;
936 radeon_rreg_t pll_rreg
;
937 radeon_wreg_t pll_wreg
;
938 uint32_t pcie_reg_mask
;
939 radeon_rreg_t pciep_rreg
;
940 radeon_wreg_t pciep_wreg
;
941 struct radeon_clock clock
;
943 struct radeon_gart gart
;
944 struct radeon_mode_info mode_info
;
945 struct radeon_scratch scratch
;
946 struct radeon_mman mman
;
947 struct radeon_fence_driver fence_drv
;
949 struct radeon_ib_pool ib_pool
;
950 struct radeon_irq irq
;
951 struct radeon_asic
*asic
;
952 struct radeon_gem gem
;
954 uint32_t bios_scratch
[RADEON_BIOS_NUM_SCRATCH
];
955 struct mutex cs_mutex
;
957 struct radeon_dummy_page dummy_page
;
963 struct radeon_surface_reg surface_regs
[RADEON_GEM_MAX_SURFACES
];
964 const struct firmware
*me_fw
; /* all family ME firmware */
965 const struct firmware
*pfp_fw
; /* r6/700 PFP firmware */
966 const struct firmware
*rlc_fw
; /* r6/700 RLC firmware */
967 struct r600_blit r600_blit
;
968 int msi_enabled
; /* msi enabled */
969 struct r600_ih ih
; /* r6/700 interrupt ring */
970 struct workqueue_struct
*wq
;
971 struct work_struct hotplug_work
;
972 int num_crtc
; /* number of crtcs */
973 struct mutex dc_hw_i2c_mutex
; /* display controller hw i2c mutex */
976 struct timer_list audio_timer
;
979 int audio_bits_per_sample
;
980 uint8_t audio_status_bits
;
981 uint8_t audio_category_code
;
986 int radeon_device_init(struct radeon_device
*rdev
,
987 struct drm_device
*ddev
,
988 struct pci_dev
*pdev
,
990 void radeon_device_fini(struct radeon_device
*rdev
);
991 int radeon_gpu_wait_for_idle(struct radeon_device
*rdev
);
994 int r600_blit_prepare_copy(struct radeon_device
*rdev
, int size_bytes
);
995 void r600_blit_done_copy(struct radeon_device
*rdev
, struct radeon_fence
*fence
);
996 void r600_kms_blit_copy(struct radeon_device
*rdev
,
997 u64 src_gpu_addr
, u64 dst_gpu_addr
,
1000 static inline uint32_t r100_mm_rreg(struct radeon_device
*rdev
, uint32_t reg
)
1002 if (reg
< rdev
->rmmio_size
)
1003 return readl(((void __iomem
*)rdev
->rmmio
) + reg
);
1005 writel(reg
, ((void __iomem
*)rdev
->rmmio
) + RADEON_MM_INDEX
);
1006 return readl(((void __iomem
*)rdev
->rmmio
) + RADEON_MM_DATA
);
1010 static inline void r100_mm_wreg(struct radeon_device
*rdev
, uint32_t reg
, uint32_t v
)
1012 if (reg
< rdev
->rmmio_size
)
1013 writel(v
, ((void __iomem
*)rdev
->rmmio
) + reg
);
1015 writel(reg
, ((void __iomem
*)rdev
->rmmio
) + RADEON_MM_INDEX
);
1016 writel(v
, ((void __iomem
*)rdev
->rmmio
) + RADEON_MM_DATA
);
1023 #define to_radeon_fence(p) ((struct radeon_fence *)(p))
1026 * Registers read & write functions.
1028 #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1029 #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
1030 #define RREG32(reg) r100_mm_rreg(rdev, (reg))
1031 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
1032 #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
1033 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1034 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1035 #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1036 #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1037 #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1038 #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
1039 #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1040 #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
1041 #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1042 #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
1043 #define WREG32_P(reg, val, mask) \
1045 uint32_t tmp_ = RREG32(reg); \
1047 tmp_ |= ((val) & ~(mask)); \
1048 WREG32(reg, tmp_); \
1050 #define WREG32_PLL_P(reg, val, mask) \
1052 uint32_t tmp_ = RREG32_PLL(reg); \
1054 tmp_ |= ((val) & ~(mask)); \
1055 WREG32_PLL(reg, tmp_); \
1057 #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
1060 * Indirect registers accessor
1062 static inline uint32_t rv370_pcie_rreg(struct radeon_device
*rdev
, uint32_t reg
)
1066 WREG32(RADEON_PCIE_INDEX
, ((reg
) & rdev
->pcie_reg_mask
));
1067 r
= RREG32(RADEON_PCIE_DATA
);
1071 static inline void rv370_pcie_wreg(struct radeon_device
*rdev
, uint32_t reg
, uint32_t v
)
1073 WREG32(RADEON_PCIE_INDEX
, ((reg
) & rdev
->pcie_reg_mask
));
1074 WREG32(RADEON_PCIE_DATA
, (v
));
1077 void r100_pll_errata_after_index(struct radeon_device
*rdev
);
1083 #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1084 (rdev->pdev->device == 0x5969))
1085 #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1086 (rdev->family == CHIP_RV200) || \
1087 (rdev->family == CHIP_RS100) || \
1088 (rdev->family == CHIP_RS200) || \
1089 (rdev->family == CHIP_RV250) || \
1090 (rdev->family == CHIP_RV280) || \
1091 (rdev->family == CHIP_RS300))
1092 #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1093 (rdev->family == CHIP_RV350) || \
1094 (rdev->family == CHIP_R350) || \
1095 (rdev->family == CHIP_RV380) || \
1096 (rdev->family == CHIP_R420) || \
1097 (rdev->family == CHIP_R423) || \
1098 (rdev->family == CHIP_RV410) || \
1099 (rdev->family == CHIP_RS400) || \
1100 (rdev->family == CHIP_RS480))
1101 #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1102 #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1103 #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
1104 #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
1109 #define RBIOS8(i) (rdev->bios[i])
1110 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1111 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1113 int radeon_combios_init(struct radeon_device
*rdev
);
1114 void radeon_combios_fini(struct radeon_device
*rdev
);
1115 int radeon_atombios_init(struct radeon_device
*rdev
);
1116 void radeon_atombios_fini(struct radeon_device
*rdev
);
1122 static inline void radeon_ring_write(struct radeon_device
*rdev
, uint32_t v
)
1125 if (rdev
->cp
.count_dw
<= 0) {
1126 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1129 rdev
->cp
.ring
[rdev
->cp
.wptr
++] = v
;
1130 rdev
->cp
.wptr
&= rdev
->cp
.ptr_mask
;
1131 rdev
->cp
.count_dw
--;
1132 rdev
->cp
.ring_free_dw
--;
1139 #define radeon_init(rdev) (rdev)->asic->init((rdev))
1140 #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1141 #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1142 #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
1143 #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
1144 #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
1145 #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
1146 #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1147 #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
1148 #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
1149 #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
1150 #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1151 #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
1152 #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1153 #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
1154 #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
1155 #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1156 #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1157 #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1158 #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
1159 #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
1160 #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
1161 #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
1162 #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
1163 #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
1164 #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1165 #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
1166 #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1167 #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
1168 #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
1169 #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1170 #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1171 #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1172 #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
1174 /* Common functions */
1176 extern void radeon_agp_disable(struct radeon_device
*rdev
);
1177 extern int radeon_gart_table_vram_pin(struct radeon_device
*rdev
);
1178 extern void radeon_gart_restore(struct radeon_device
*rdev
);
1179 extern int radeon_modeset_init(struct radeon_device
*rdev
);
1180 extern void radeon_modeset_fini(struct radeon_device
*rdev
);
1181 extern bool radeon_card_posted(struct radeon_device
*rdev
);
1182 extern bool radeon_boot_test_post_card(struct radeon_device
*rdev
);
1183 extern int radeon_clocks_init(struct radeon_device
*rdev
);
1184 extern void radeon_clocks_fini(struct radeon_device
*rdev
);
1185 extern void radeon_scratch_init(struct radeon_device
*rdev
);
1186 extern void radeon_surface_init(struct radeon_device
*rdev
);
1187 extern int radeon_cs_parser_init(struct radeon_cs_parser
*p
, void *data
);
1188 extern void radeon_legacy_set_clock_gating(struct radeon_device
*rdev
, int enable
);
1189 extern void radeon_atom_set_clock_gating(struct radeon_device
*rdev
, int enable
);
1190 extern void radeon_ttm_placement_from_domain(struct radeon_bo
*rbo
, u32 domain
);
1191 extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object
*bo
);
1192 extern void radeon_vram_location(struct radeon_device
*rdev
, struct radeon_mc
*mc
, u64 base
);
1193 extern void radeon_gtt_location(struct radeon_device
*rdev
, struct radeon_mc
*mc
);
1194 extern int radeon_resume_kms(struct drm_device
*dev
);
1195 extern int radeon_suspend_kms(struct drm_device
*dev
, pm_message_t state
);
1197 /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
1198 struct r100_mc_save
{
1206 extern void r100_cp_disable(struct radeon_device
*rdev
);
1207 extern int r100_cp_init(struct radeon_device
*rdev
, unsigned ring_size
);
1208 extern void r100_cp_fini(struct radeon_device
*rdev
);
1209 extern void r100_pci_gart_tlb_flush(struct radeon_device
*rdev
);
1210 extern int r100_pci_gart_init(struct radeon_device
*rdev
);
1211 extern void r100_pci_gart_fini(struct radeon_device
*rdev
);
1212 extern int r100_pci_gart_enable(struct radeon_device
*rdev
);
1213 extern void r100_pci_gart_disable(struct radeon_device
*rdev
);
1214 extern int r100_pci_gart_set_page(struct radeon_device
*rdev
, int i
, uint64_t addr
);
1215 extern int r100_debugfs_mc_info_init(struct radeon_device
*rdev
);
1216 extern int r100_gui_wait_for_idle(struct radeon_device
*rdev
);
1217 extern void r100_ib_fini(struct radeon_device
*rdev
);
1218 extern int r100_ib_init(struct radeon_device
*rdev
);
1219 extern void r100_irq_disable(struct radeon_device
*rdev
);
1220 extern int r100_irq_set(struct radeon_device
*rdev
);
1221 extern void r100_mc_stop(struct radeon_device
*rdev
, struct r100_mc_save
*save
);
1222 extern void r100_mc_resume(struct radeon_device
*rdev
, struct r100_mc_save
*save
);
1223 extern void r100_vram_init_sizes(struct radeon_device
*rdev
);
1224 extern void r100_wb_disable(struct radeon_device
*rdev
);
1225 extern void r100_wb_fini(struct radeon_device
*rdev
);
1226 extern int r100_wb_init(struct radeon_device
*rdev
);
1227 extern void r100_hdp_reset(struct radeon_device
*rdev
);
1228 extern int r100_rb2d_reset(struct radeon_device
*rdev
);
1229 extern int r100_cp_reset(struct radeon_device
*rdev
);
1230 extern void r100_vga_render_disable(struct radeon_device
*rdev
);
1231 extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser
*p
,
1232 struct radeon_cs_packet
*pkt
,
1233 struct radeon_bo
*robj
);
1234 extern int r100_cs_parse_packet0(struct radeon_cs_parser
*p
,
1235 struct radeon_cs_packet
*pkt
,
1236 const unsigned *auth
, unsigned n
,
1237 radeon_packet0_check_t check
);
1238 extern int r100_cs_packet_parse(struct radeon_cs_parser
*p
,
1239 struct radeon_cs_packet
*pkt
,
1241 extern void r100_enable_bm(struct radeon_device
*rdev
);
1242 extern void r100_set_common_regs(struct radeon_device
*rdev
);
1244 /* rv200,rv250,rv280 */
1245 extern void r200_set_safe_registers(struct radeon_device
*rdev
);
1247 /* r300,r350,rv350,rv370,rv380 */
1248 extern void r300_set_reg_safe(struct radeon_device
*rdev
);
1249 extern void r300_mc_program(struct radeon_device
*rdev
);
1250 extern void r300_mc_init(struct radeon_device
*rdev
);
1251 extern void r300_clock_startup(struct radeon_device
*rdev
);
1252 extern int r300_mc_wait_for_idle(struct radeon_device
*rdev
);
1253 extern int rv370_pcie_gart_init(struct radeon_device
*rdev
);
1254 extern void rv370_pcie_gart_fini(struct radeon_device
*rdev
);
1255 extern int rv370_pcie_gart_enable(struct radeon_device
*rdev
);
1256 extern void rv370_pcie_gart_disable(struct radeon_device
*rdev
);
1258 /* r420,r423,rv410 */
1259 extern u32
r420_mc_rreg(struct radeon_device
*rdev
, u32 reg
);
1260 extern void r420_mc_wreg(struct radeon_device
*rdev
, u32 reg
, u32 v
);
1261 extern int r420_debugfs_pipes_info_init(struct radeon_device
*rdev
);
1262 extern void r420_pipes_init(struct radeon_device
*rdev
);
1265 struct rv515_mc_save
{
1268 u32 vga_render_control
;
1269 u32 vga_hdp_control
;
1273 extern void rv515_bandwidth_avivo_update(struct radeon_device
*rdev
);
1274 extern void rv515_vga_render_disable(struct radeon_device
*rdev
);
1275 extern void rv515_set_safe_registers(struct radeon_device
*rdev
);
1276 extern void rv515_mc_stop(struct radeon_device
*rdev
, struct rv515_mc_save
*save
);
1277 extern void rv515_mc_resume(struct radeon_device
*rdev
, struct rv515_mc_save
*save
);
1278 extern void rv515_clock_startup(struct radeon_device
*rdev
);
1279 extern void rv515_debugfs(struct radeon_device
*rdev
);
1280 extern int rv515_suspend(struct radeon_device
*rdev
);
1283 extern int rs400_gart_init(struct radeon_device
*rdev
);
1284 extern int rs400_gart_enable(struct radeon_device
*rdev
);
1285 extern void rs400_gart_adjust_size(struct radeon_device
*rdev
);
1286 extern void rs400_gart_disable(struct radeon_device
*rdev
);
1287 extern void rs400_gart_fini(struct radeon_device
*rdev
);
1290 extern void rs600_set_safe_registers(struct radeon_device
*rdev
);
1291 extern int rs600_irq_set(struct radeon_device
*rdev
);
1292 extern void rs600_irq_disable(struct radeon_device
*rdev
);
1295 extern void rs690_line_buffer_adjust(struct radeon_device
*rdev
,
1296 struct drm_display_mode
*mode1
,
1297 struct drm_display_mode
*mode2
);
1299 /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1300 extern void r600_vram_gtt_location(struct radeon_device
*rdev
, struct radeon_mc
*mc
);
1301 extern bool r600_card_posted(struct radeon_device
*rdev
);
1302 extern void r600_cp_stop(struct radeon_device
*rdev
);
1303 extern void r600_ring_init(struct radeon_device
*rdev
, unsigned ring_size
);
1304 extern int r600_cp_resume(struct radeon_device
*rdev
);
1305 extern void r600_cp_fini(struct radeon_device
*rdev
);
1306 extern int r600_count_pipe_bits(uint32_t val
);
1307 extern int r600_mc_wait_for_idle(struct radeon_device
*rdev
);
1308 extern int r600_pcie_gart_init(struct radeon_device
*rdev
);
1309 extern void r600_pcie_gart_tlb_flush(struct radeon_device
*rdev
);
1310 extern int r600_ib_test(struct radeon_device
*rdev
);
1311 extern int r600_ring_test(struct radeon_device
*rdev
);
1312 extern void r600_wb_fini(struct radeon_device
*rdev
);
1313 extern int r600_wb_enable(struct radeon_device
*rdev
);
1314 extern void r600_wb_disable(struct radeon_device
*rdev
);
1315 extern void r600_scratch_init(struct radeon_device
*rdev
);
1316 extern int r600_blit_init(struct radeon_device
*rdev
);
1317 extern void r600_blit_fini(struct radeon_device
*rdev
);
1318 extern int r600_init_microcode(struct radeon_device
*rdev
);
1319 extern int r600_gpu_reset(struct radeon_device
*rdev
);
1321 extern int r600_irq_init(struct radeon_device
*rdev
);
1322 extern void r600_irq_fini(struct radeon_device
*rdev
);
1323 extern void r600_ih_ring_init(struct radeon_device
*rdev
, unsigned ring_size
);
1324 extern int r600_irq_set(struct radeon_device
*rdev
);
1325 extern void r600_irq_suspend(struct radeon_device
*rdev
);
1327 extern int r600_audio_init(struct radeon_device
*rdev
);
1328 extern int r600_audio_tmds_index(struct drm_encoder
*encoder
);
1329 extern void r600_audio_set_clock(struct drm_encoder
*encoder
, int clock
);
1330 extern void r600_audio_fini(struct radeon_device
*rdev
);
1331 extern void r600_hdmi_init(struct drm_encoder
*encoder
);
1332 extern void r600_hdmi_enable(struct drm_encoder
*encoder
);
1333 extern void r600_hdmi_disable(struct drm_encoder
*encoder
);
1334 extern void r600_hdmi_setmode(struct drm_encoder
*encoder
, struct drm_display_mode
*mode
);
1335 extern int r600_hdmi_buffer_status_changed(struct drm_encoder
*encoder
);
1336 extern void r600_hdmi_update_audio_settings(struct drm_encoder
*encoder
,
1340 uint8_t status_bits
,
1341 uint8_t category_code
);
1344 struct evergreen_mc_save
{
1346 u32 vga_render_control
;
1347 u32 vga_hdp_control
;
1348 u32 crtc_control
[6];
1351 #include "radeon_object.h"