31565de1116c1c2d0b264cd7b889dfaabeb98253
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_device.c
1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28 #include <linux/console.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include <drm/drm_crtc_helper.h>
32 #include <drm/radeon_drm.h>
33 #include <linux/vgaarb.h>
34 #include <linux/vga_switcheroo.h>
35 #include <linux/efi.h>
36 #include "radeon_reg.h"
37 #include "radeon.h"
38 #include "atom.h"
39
40 static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
85 "PALM",
86 "SUMO",
87 "SUMO2",
88 "BARTS",
89 "TURKS",
90 "CAICOS",
91 "CAYMAN",
92 "ARUBA",
93 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
96 "OLAND",
97 "HAINAN",
98 "BONAIRE",
99 "KAVERI",
100 "KABINI",
101 "HAWAII",
102 "MULLINS",
103 "LAST",
104 };
105
106 bool radeon_is_px(struct drm_device *dev)
107 {
108 struct radeon_device *rdev = dev->dev_private;
109
110 if (rdev->flags & RADEON_IS_PX)
111 return true;
112 return false;
113 }
114
115 /**
116 * radeon_program_register_sequence - program an array of registers.
117 *
118 * @rdev: radeon_device pointer
119 * @registers: pointer to the register array
120 * @array_size: size of the register array
121 *
122 * Programs an array or registers with and and or masks.
123 * This is a helper for setting golden registers.
124 */
125 void radeon_program_register_sequence(struct radeon_device *rdev,
126 const u32 *registers,
127 const u32 array_size)
128 {
129 u32 tmp, reg, and_mask, or_mask;
130 int i;
131
132 if (array_size % 3)
133 return;
134
135 for (i = 0; i < array_size; i +=3) {
136 reg = registers[i + 0];
137 and_mask = registers[i + 1];
138 or_mask = registers[i + 2];
139
140 if (and_mask == 0xffffffff) {
141 tmp = or_mask;
142 } else {
143 tmp = RREG32(reg);
144 tmp &= ~and_mask;
145 tmp |= or_mask;
146 }
147 WREG32(reg, tmp);
148 }
149 }
150
151 void radeon_pci_config_reset(struct radeon_device *rdev)
152 {
153 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
154 }
155
156 /**
157 * radeon_surface_init - Clear GPU surface registers.
158 *
159 * @rdev: radeon_device pointer
160 *
161 * Clear GPU surface registers (r1xx-r5xx).
162 */
163 void radeon_surface_init(struct radeon_device *rdev)
164 {
165 /* FIXME: check this out */
166 if (rdev->family < CHIP_R600) {
167 int i;
168
169 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
170 if (rdev->surface_regs[i].bo)
171 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
172 else
173 radeon_clear_surface_reg(rdev, i);
174 }
175 /* enable surfaces */
176 WREG32(RADEON_SURFACE_CNTL, 0);
177 }
178 }
179
180 /*
181 * GPU scratch registers helpers function.
182 */
183 /**
184 * radeon_scratch_init - Init scratch register driver information.
185 *
186 * @rdev: radeon_device pointer
187 *
188 * Init CP scratch register driver information (r1xx-r5xx)
189 */
190 void radeon_scratch_init(struct radeon_device *rdev)
191 {
192 int i;
193
194 /* FIXME: check this out */
195 if (rdev->family < CHIP_R300) {
196 rdev->scratch.num_reg = 5;
197 } else {
198 rdev->scratch.num_reg = 7;
199 }
200 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
201 for (i = 0; i < rdev->scratch.num_reg; i++) {
202 rdev->scratch.free[i] = true;
203 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
204 }
205 }
206
207 /**
208 * radeon_scratch_get - Allocate a scratch register
209 *
210 * @rdev: radeon_device pointer
211 * @reg: scratch register mmio offset
212 *
213 * Allocate a CP scratch register for use by the driver (all asics).
214 * Returns 0 on success or -EINVAL on failure.
215 */
216 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
217 {
218 int i;
219
220 for (i = 0; i < rdev->scratch.num_reg; i++) {
221 if (rdev->scratch.free[i]) {
222 rdev->scratch.free[i] = false;
223 *reg = rdev->scratch.reg[i];
224 return 0;
225 }
226 }
227 return -EINVAL;
228 }
229
230 /**
231 * radeon_scratch_free - Free a scratch register
232 *
233 * @rdev: radeon_device pointer
234 * @reg: scratch register mmio offset
235 *
236 * Free a CP scratch register allocated for use by the driver (all asics)
237 */
238 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
239 {
240 int i;
241
242 for (i = 0; i < rdev->scratch.num_reg; i++) {
243 if (rdev->scratch.reg[i] == reg) {
244 rdev->scratch.free[i] = true;
245 return;
246 }
247 }
248 }
249
250 /*
251 * GPU doorbell aperture helpers function.
252 */
253 /**
254 * radeon_doorbell_init - Init doorbell driver information.
255 *
256 * @rdev: radeon_device pointer
257 *
258 * Init doorbell driver information (CIK)
259 * Returns 0 on success, error on failure.
260 */
261 static int radeon_doorbell_init(struct radeon_device *rdev)
262 {
263 /* doorbell bar mapping */
264 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
265 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
266
267 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
268 if (rdev->doorbell.num_doorbells == 0)
269 return -EINVAL;
270
271 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
272 if (rdev->doorbell.ptr == NULL) {
273 return -ENOMEM;
274 }
275 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
276 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
277
278 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
279
280 return 0;
281 }
282
283 /**
284 * radeon_doorbell_fini - Tear down doorbell driver information.
285 *
286 * @rdev: radeon_device pointer
287 *
288 * Tear down doorbell driver information (CIK)
289 */
290 static void radeon_doorbell_fini(struct radeon_device *rdev)
291 {
292 iounmap(rdev->doorbell.ptr);
293 rdev->doorbell.ptr = NULL;
294 }
295
296 /**
297 * radeon_doorbell_get - Allocate a doorbell entry
298 *
299 * @rdev: radeon_device pointer
300 * @doorbell: doorbell index
301 *
302 * Allocate a doorbell for use by the driver (all asics).
303 * Returns 0 on success or -EINVAL on failure.
304 */
305 int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
306 {
307 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
308 if (offset < rdev->doorbell.num_doorbells) {
309 __set_bit(offset, rdev->doorbell.used);
310 *doorbell = offset;
311 return 0;
312 } else {
313 return -EINVAL;
314 }
315 }
316
317 /**
318 * radeon_doorbell_free - Free a doorbell entry
319 *
320 * @rdev: radeon_device pointer
321 * @doorbell: doorbell index
322 *
323 * Free a doorbell allocated for use by the driver (all asics)
324 */
325 void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
326 {
327 if (doorbell < rdev->doorbell.num_doorbells)
328 __clear_bit(doorbell, rdev->doorbell.used);
329 }
330
331 /*
332 * radeon_wb_*()
333 * Writeback is the the method by which the the GPU updates special pages
334 * in memory with the status of certain GPU events (fences, ring pointers,
335 * etc.).
336 */
337
338 /**
339 * radeon_wb_disable - Disable Writeback
340 *
341 * @rdev: radeon_device pointer
342 *
343 * Disables Writeback (all asics). Used for suspend.
344 */
345 void radeon_wb_disable(struct radeon_device *rdev)
346 {
347 rdev->wb.enabled = false;
348 }
349
350 /**
351 * radeon_wb_fini - Disable Writeback and free memory
352 *
353 * @rdev: radeon_device pointer
354 *
355 * Disables Writeback and frees the Writeback memory (all asics).
356 * Used at driver shutdown.
357 */
358 void radeon_wb_fini(struct radeon_device *rdev)
359 {
360 radeon_wb_disable(rdev);
361 if (rdev->wb.wb_obj) {
362 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
363 radeon_bo_kunmap(rdev->wb.wb_obj);
364 radeon_bo_unpin(rdev->wb.wb_obj);
365 radeon_bo_unreserve(rdev->wb.wb_obj);
366 }
367 radeon_bo_unref(&rdev->wb.wb_obj);
368 rdev->wb.wb = NULL;
369 rdev->wb.wb_obj = NULL;
370 }
371 }
372
373 /**
374 * radeon_wb_init- Init Writeback driver info and allocate memory
375 *
376 * @rdev: radeon_device pointer
377 *
378 * Disables Writeback and frees the Writeback memory (all asics).
379 * Used at driver startup.
380 * Returns 0 on success or an -error on failure.
381 */
382 int radeon_wb_init(struct radeon_device *rdev)
383 {
384 int r;
385
386 if (rdev->wb.wb_obj == NULL) {
387 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
388 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
389 if (r) {
390 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
391 return r;
392 }
393 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
394 if (unlikely(r != 0)) {
395 radeon_wb_fini(rdev);
396 return r;
397 }
398 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
399 &rdev->wb.gpu_addr);
400 if (r) {
401 radeon_bo_unreserve(rdev->wb.wb_obj);
402 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
403 radeon_wb_fini(rdev);
404 return r;
405 }
406 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
407 radeon_bo_unreserve(rdev->wb.wb_obj);
408 if (r) {
409 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
410 radeon_wb_fini(rdev);
411 return r;
412 }
413 }
414
415 /* clear wb memory */
416 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
417 /* disable event_write fences */
418 rdev->wb.use_event = false;
419 /* disabled via module param */
420 if (radeon_no_wb == 1) {
421 rdev->wb.enabled = false;
422 } else {
423 if (rdev->flags & RADEON_IS_AGP) {
424 /* often unreliable on AGP */
425 rdev->wb.enabled = false;
426 } else if (rdev->family < CHIP_R300) {
427 /* often unreliable on pre-r300 */
428 rdev->wb.enabled = false;
429 } else {
430 rdev->wb.enabled = true;
431 /* event_write fences are only available on r600+ */
432 if (rdev->family >= CHIP_R600) {
433 rdev->wb.use_event = true;
434 }
435 }
436 }
437 /* always use writeback/events on NI, APUs */
438 if (rdev->family >= CHIP_PALM) {
439 rdev->wb.enabled = true;
440 rdev->wb.use_event = true;
441 }
442
443 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
444
445 return 0;
446 }
447
448 /**
449 * radeon_vram_location - try to find VRAM location
450 * @rdev: radeon device structure holding all necessary informations
451 * @mc: memory controller structure holding memory informations
452 * @base: base address at which to put VRAM
453 *
454 * Function will place try to place VRAM at base address provided
455 * as parameter (which is so far either PCI aperture address or
456 * for IGP TOM base address).
457 *
458 * If there is not enough space to fit the unvisible VRAM in the 32bits
459 * address space then we limit the VRAM size to the aperture.
460 *
461 * If we are using AGP and if the AGP aperture doesn't allow us to have
462 * room for all the VRAM than we restrict the VRAM to the PCI aperture
463 * size and print a warning.
464 *
465 * This function will never fails, worst case are limiting VRAM.
466 *
467 * Note: GTT start, end, size should be initialized before calling this
468 * function on AGP platform.
469 *
470 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
471 * this shouldn't be a problem as we are using the PCI aperture as a reference.
472 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
473 * not IGP.
474 *
475 * Note: we use mc_vram_size as on some board we need to program the mc to
476 * cover the whole aperture even if VRAM size is inferior to aperture size
477 * Novell bug 204882 + along with lots of ubuntu ones
478 *
479 * Note: when limiting vram it's safe to overwritte real_vram_size because
480 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
481 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
482 * ones)
483 *
484 * Note: IGP TOM addr should be the same as the aperture addr, we don't
485 * explicitly check for that thought.
486 *
487 * FIXME: when reducing VRAM size align new size on power of 2.
488 */
489 void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
490 {
491 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
492
493 mc->vram_start = base;
494 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
495 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
496 mc->real_vram_size = mc->aper_size;
497 mc->mc_vram_size = mc->aper_size;
498 }
499 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
500 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
501 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
502 mc->real_vram_size = mc->aper_size;
503 mc->mc_vram_size = mc->aper_size;
504 }
505 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
506 if (limit && limit < mc->real_vram_size)
507 mc->real_vram_size = limit;
508 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
509 mc->mc_vram_size >> 20, mc->vram_start,
510 mc->vram_end, mc->real_vram_size >> 20);
511 }
512
513 /**
514 * radeon_gtt_location - try to find GTT location
515 * @rdev: radeon device structure holding all necessary informations
516 * @mc: memory controller structure holding memory informations
517 *
518 * Function will place try to place GTT before or after VRAM.
519 *
520 * If GTT size is bigger than space left then we ajust GTT size.
521 * Thus function will never fails.
522 *
523 * FIXME: when reducing GTT size align new size on power of 2.
524 */
525 void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
526 {
527 u64 size_af, size_bf;
528
529 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
530 size_bf = mc->vram_start & ~mc->gtt_base_align;
531 if (size_bf > size_af) {
532 if (mc->gtt_size > size_bf) {
533 dev_warn(rdev->dev, "limiting GTT\n");
534 mc->gtt_size = size_bf;
535 }
536 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
537 } else {
538 if (mc->gtt_size > size_af) {
539 dev_warn(rdev->dev, "limiting GTT\n");
540 mc->gtt_size = size_af;
541 }
542 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
543 }
544 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
545 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
546 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
547 }
548
549 /*
550 * GPU helpers function.
551 */
552 /**
553 * radeon_card_posted - check if the hw has already been initialized
554 *
555 * @rdev: radeon_device pointer
556 *
557 * Check if the asic has been initialized (all asics).
558 * Used at driver startup.
559 * Returns true if initialized or false if not.
560 */
561 bool radeon_card_posted(struct radeon_device *rdev)
562 {
563 uint32_t reg;
564
565 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
566 if (efi_enabled(EFI_BOOT) &&
567 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
568 (rdev->family < CHIP_R600))
569 return false;
570
571 if (ASIC_IS_NODCE(rdev))
572 goto check_memsize;
573
574 /* first check CRTCs */
575 if (ASIC_IS_DCE4(rdev)) {
576 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
577 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
578 if (rdev->num_crtc >= 4) {
579 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
580 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
581 }
582 if (rdev->num_crtc >= 6) {
583 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
584 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
585 }
586 if (reg & EVERGREEN_CRTC_MASTER_EN)
587 return true;
588 } else if (ASIC_IS_AVIVO(rdev)) {
589 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
590 RREG32(AVIVO_D2CRTC_CONTROL);
591 if (reg & AVIVO_CRTC_EN) {
592 return true;
593 }
594 } else {
595 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
596 RREG32(RADEON_CRTC2_GEN_CNTL);
597 if (reg & RADEON_CRTC_EN) {
598 return true;
599 }
600 }
601
602 check_memsize:
603 /* then check MEM_SIZE, in case the crtcs are off */
604 if (rdev->family >= CHIP_R600)
605 reg = RREG32(R600_CONFIG_MEMSIZE);
606 else
607 reg = RREG32(RADEON_CONFIG_MEMSIZE);
608
609 if (reg)
610 return true;
611
612 return false;
613
614 }
615
616 /**
617 * radeon_update_bandwidth_info - update display bandwidth params
618 *
619 * @rdev: radeon_device pointer
620 *
621 * Used when sclk/mclk are switched or display modes are set.
622 * params are used to calculate display watermarks (all asics)
623 */
624 void radeon_update_bandwidth_info(struct radeon_device *rdev)
625 {
626 fixed20_12 a;
627 u32 sclk = rdev->pm.current_sclk;
628 u32 mclk = rdev->pm.current_mclk;
629
630 /* sclk/mclk in Mhz */
631 a.full = dfixed_const(100);
632 rdev->pm.sclk.full = dfixed_const(sclk);
633 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
634 rdev->pm.mclk.full = dfixed_const(mclk);
635 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
636
637 if (rdev->flags & RADEON_IS_IGP) {
638 a.full = dfixed_const(16);
639 /* core_bandwidth = sclk(Mhz) * 16 */
640 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
641 }
642 }
643
644 /**
645 * radeon_boot_test_post_card - check and possibly initialize the hw
646 *
647 * @rdev: radeon_device pointer
648 *
649 * Check if the asic is initialized and if not, attempt to initialize
650 * it (all asics).
651 * Returns true if initialized or false if not.
652 */
653 bool radeon_boot_test_post_card(struct radeon_device *rdev)
654 {
655 if (radeon_card_posted(rdev))
656 return true;
657
658 if (rdev->bios) {
659 DRM_INFO("GPU not posted. posting now...\n");
660 if (rdev->is_atom_bios)
661 atom_asic_init(rdev->mode_info.atom_context);
662 else
663 radeon_combios_asic_init(rdev->ddev);
664 return true;
665 } else {
666 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
667 return false;
668 }
669 }
670
671 /**
672 * radeon_dummy_page_init - init dummy page used by the driver
673 *
674 * @rdev: radeon_device pointer
675 *
676 * Allocate the dummy page used by the driver (all asics).
677 * This dummy page is used by the driver as a filler for gart entries
678 * when pages are taken out of the GART
679 * Returns 0 on sucess, -ENOMEM on failure.
680 */
681 int radeon_dummy_page_init(struct radeon_device *rdev)
682 {
683 if (rdev->dummy_page.page)
684 return 0;
685 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
686 if (rdev->dummy_page.page == NULL)
687 return -ENOMEM;
688 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
689 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
690 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
691 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
692 __free_page(rdev->dummy_page.page);
693 rdev->dummy_page.page = NULL;
694 return -ENOMEM;
695 }
696 return 0;
697 }
698
699 /**
700 * radeon_dummy_page_fini - free dummy page used by the driver
701 *
702 * @rdev: radeon_device pointer
703 *
704 * Frees the dummy page used by the driver (all asics).
705 */
706 void radeon_dummy_page_fini(struct radeon_device *rdev)
707 {
708 if (rdev->dummy_page.page == NULL)
709 return;
710 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
711 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
712 __free_page(rdev->dummy_page.page);
713 rdev->dummy_page.page = NULL;
714 }
715
716
717 /* ATOM accessor methods */
718 /*
719 * ATOM is an interpreted byte code stored in tables in the vbios. The
720 * driver registers callbacks to access registers and the interpreter
721 * in the driver parses the tables and executes then to program specific
722 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
723 * atombios.h, and atom.c
724 */
725
726 /**
727 * cail_pll_read - read PLL register
728 *
729 * @info: atom card_info pointer
730 * @reg: PLL register offset
731 *
732 * Provides a PLL register accessor for the atom interpreter (r4xx+).
733 * Returns the value of the PLL register.
734 */
735 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
736 {
737 struct radeon_device *rdev = info->dev->dev_private;
738 uint32_t r;
739
740 r = rdev->pll_rreg(rdev, reg);
741 return r;
742 }
743
744 /**
745 * cail_pll_write - write PLL register
746 *
747 * @info: atom card_info pointer
748 * @reg: PLL register offset
749 * @val: value to write to the pll register
750 *
751 * Provides a PLL register accessor for the atom interpreter (r4xx+).
752 */
753 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
754 {
755 struct radeon_device *rdev = info->dev->dev_private;
756
757 rdev->pll_wreg(rdev, reg, val);
758 }
759
760 /**
761 * cail_mc_read - read MC (Memory Controller) register
762 *
763 * @info: atom card_info pointer
764 * @reg: MC register offset
765 *
766 * Provides an MC register accessor for the atom interpreter (r4xx+).
767 * Returns the value of the MC register.
768 */
769 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
770 {
771 struct radeon_device *rdev = info->dev->dev_private;
772 uint32_t r;
773
774 r = rdev->mc_rreg(rdev, reg);
775 return r;
776 }
777
778 /**
779 * cail_mc_write - write MC (Memory Controller) register
780 *
781 * @info: atom card_info pointer
782 * @reg: MC register offset
783 * @val: value to write to the pll register
784 *
785 * Provides a MC register accessor for the atom interpreter (r4xx+).
786 */
787 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
788 {
789 struct radeon_device *rdev = info->dev->dev_private;
790
791 rdev->mc_wreg(rdev, reg, val);
792 }
793
794 /**
795 * cail_reg_write - write MMIO register
796 *
797 * @info: atom card_info pointer
798 * @reg: MMIO register offset
799 * @val: value to write to the pll register
800 *
801 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
802 */
803 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
804 {
805 struct radeon_device *rdev = info->dev->dev_private;
806
807 WREG32(reg*4, val);
808 }
809
810 /**
811 * cail_reg_read - read MMIO register
812 *
813 * @info: atom card_info pointer
814 * @reg: MMIO register offset
815 *
816 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
817 * Returns the value of the MMIO register.
818 */
819 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
820 {
821 struct radeon_device *rdev = info->dev->dev_private;
822 uint32_t r;
823
824 r = RREG32(reg*4);
825 return r;
826 }
827
828 /**
829 * cail_ioreg_write - write IO register
830 *
831 * @info: atom card_info pointer
832 * @reg: IO register offset
833 * @val: value to write to the pll register
834 *
835 * Provides a IO register accessor for the atom interpreter (r4xx+).
836 */
837 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
838 {
839 struct radeon_device *rdev = info->dev->dev_private;
840
841 WREG32_IO(reg*4, val);
842 }
843
844 /**
845 * cail_ioreg_read - read IO register
846 *
847 * @info: atom card_info pointer
848 * @reg: IO register offset
849 *
850 * Provides an IO register accessor for the atom interpreter (r4xx+).
851 * Returns the value of the IO register.
852 */
853 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
854 {
855 struct radeon_device *rdev = info->dev->dev_private;
856 uint32_t r;
857
858 r = RREG32_IO(reg*4);
859 return r;
860 }
861
862 /**
863 * radeon_atombios_init - init the driver info and callbacks for atombios
864 *
865 * @rdev: radeon_device pointer
866 *
867 * Initializes the driver info and register access callbacks for the
868 * ATOM interpreter (r4xx+).
869 * Returns 0 on sucess, -ENOMEM on failure.
870 * Called at driver startup.
871 */
872 int radeon_atombios_init(struct radeon_device *rdev)
873 {
874 struct card_info *atom_card_info =
875 kzalloc(sizeof(struct card_info), GFP_KERNEL);
876
877 if (!atom_card_info)
878 return -ENOMEM;
879
880 rdev->mode_info.atom_card_info = atom_card_info;
881 atom_card_info->dev = rdev->ddev;
882 atom_card_info->reg_read = cail_reg_read;
883 atom_card_info->reg_write = cail_reg_write;
884 /* needed for iio ops */
885 if (rdev->rio_mem) {
886 atom_card_info->ioreg_read = cail_ioreg_read;
887 atom_card_info->ioreg_write = cail_ioreg_write;
888 } else {
889 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
890 atom_card_info->ioreg_read = cail_reg_read;
891 atom_card_info->ioreg_write = cail_reg_write;
892 }
893 atom_card_info->mc_read = cail_mc_read;
894 atom_card_info->mc_write = cail_mc_write;
895 atom_card_info->pll_read = cail_pll_read;
896 atom_card_info->pll_write = cail_pll_write;
897
898 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
899 if (!rdev->mode_info.atom_context) {
900 radeon_atombios_fini(rdev);
901 return -ENOMEM;
902 }
903
904 mutex_init(&rdev->mode_info.atom_context->mutex);
905 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
906 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
907 return 0;
908 }
909
910 /**
911 * radeon_atombios_fini - free the driver info and callbacks for atombios
912 *
913 * @rdev: radeon_device pointer
914 *
915 * Frees the driver info and register access callbacks for the ATOM
916 * interpreter (r4xx+).
917 * Called at driver shutdown.
918 */
919 void radeon_atombios_fini(struct radeon_device *rdev)
920 {
921 if (rdev->mode_info.atom_context) {
922 kfree(rdev->mode_info.atom_context->scratch);
923 }
924 kfree(rdev->mode_info.atom_context);
925 rdev->mode_info.atom_context = NULL;
926 kfree(rdev->mode_info.atom_card_info);
927 rdev->mode_info.atom_card_info = NULL;
928 }
929
930 /* COMBIOS */
931 /*
932 * COMBIOS is the bios format prior to ATOM. It provides
933 * command tables similar to ATOM, but doesn't have a unified
934 * parser. See radeon_combios.c
935 */
936
937 /**
938 * radeon_combios_init - init the driver info for combios
939 *
940 * @rdev: radeon_device pointer
941 *
942 * Initializes the driver info for combios (r1xx-r3xx).
943 * Returns 0 on sucess.
944 * Called at driver startup.
945 */
946 int radeon_combios_init(struct radeon_device *rdev)
947 {
948 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
949 return 0;
950 }
951
952 /**
953 * radeon_combios_fini - free the driver info for combios
954 *
955 * @rdev: radeon_device pointer
956 *
957 * Frees the driver info for combios (r1xx-r3xx).
958 * Called at driver shutdown.
959 */
960 void radeon_combios_fini(struct radeon_device *rdev)
961 {
962 }
963
964 /* if we get transitioned to only one device, take VGA back */
965 /**
966 * radeon_vga_set_decode - enable/disable vga decode
967 *
968 * @cookie: radeon_device pointer
969 * @state: enable/disable vga decode
970 *
971 * Enable/disable vga decode (all asics).
972 * Returns VGA resource flags.
973 */
974 static unsigned int radeon_vga_set_decode(void *cookie, bool state)
975 {
976 struct radeon_device *rdev = cookie;
977 radeon_vga_set_state(rdev, state);
978 if (state)
979 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
980 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
981 else
982 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
983 }
984
985 /**
986 * radeon_check_pot_argument - check that argument is a power of two
987 *
988 * @arg: value to check
989 *
990 * Validates that a certain argument is a power of two (all asics).
991 * Returns true if argument is valid.
992 */
993 static bool radeon_check_pot_argument(int arg)
994 {
995 return (arg & (arg - 1)) == 0;
996 }
997
998 /**
999 * radeon_check_arguments - validate module params
1000 *
1001 * @rdev: radeon_device pointer
1002 *
1003 * Validates certain module parameters and updates
1004 * the associated values used by the driver (all asics).
1005 */
1006 static void radeon_check_arguments(struct radeon_device *rdev)
1007 {
1008 /* vramlimit must be a power of two */
1009 if (!radeon_check_pot_argument(radeon_vram_limit)) {
1010 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1011 radeon_vram_limit);
1012 radeon_vram_limit = 0;
1013 }
1014
1015 if (radeon_gart_size == -1) {
1016 /* default to a larger gart size on newer asics */
1017 if (rdev->family >= CHIP_RV770)
1018 radeon_gart_size = 1024;
1019 else
1020 radeon_gart_size = 512;
1021 }
1022 /* gtt size must be power of two and greater or equal to 32M */
1023 if (radeon_gart_size < 32) {
1024 dev_warn(rdev->dev, "gart size (%d) too small\n",
1025 radeon_gart_size);
1026 if (rdev->family >= CHIP_RV770)
1027 radeon_gart_size = 1024;
1028 else
1029 radeon_gart_size = 512;
1030 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
1031 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1032 radeon_gart_size);
1033 if (rdev->family >= CHIP_RV770)
1034 radeon_gart_size = 1024;
1035 else
1036 radeon_gart_size = 512;
1037 }
1038 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1039
1040 /* AGP mode can only be -1, 1, 2, 4, 8 */
1041 switch (radeon_agpmode) {
1042 case -1:
1043 case 0:
1044 case 1:
1045 case 2:
1046 case 4:
1047 case 8:
1048 break;
1049 default:
1050 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1051 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1052 radeon_agpmode = 0;
1053 break;
1054 }
1055 }
1056
1057 /**
1058 * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
1059 * needed for waking up.
1060 *
1061 * @pdev: pci dev pointer
1062 */
1063 static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
1064 {
1065
1066 /* 6600m in a macbook pro */
1067 if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1068 pdev->subsystem_device == 0x00e2) {
1069 printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
1070 return true;
1071 }
1072
1073 return false;
1074 }
1075
1076 /**
1077 * radeon_switcheroo_set_state - set switcheroo state
1078 *
1079 * @pdev: pci dev pointer
1080 * @state: vga switcheroo state
1081 *
1082 * Callback for the switcheroo driver. Suspends or resumes the
1083 * the asics before or after it is powered up using ACPI methods.
1084 */
1085 static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1086 {
1087 struct drm_device *dev = pci_get_drvdata(pdev);
1088
1089 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1090 return;
1091
1092 if (state == VGA_SWITCHEROO_ON) {
1093 unsigned d3_delay = dev->pdev->d3_delay;
1094
1095 printk(KERN_INFO "radeon: switched on\n");
1096 /* don't suspend or resume card normally */
1097 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1098
1099 if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
1100 dev->pdev->d3_delay = 20;
1101
1102 radeon_resume_kms(dev, true, true);
1103
1104 dev->pdev->d3_delay = d3_delay;
1105
1106 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1107 drm_kms_helper_poll_enable(dev);
1108 } else {
1109 printk(KERN_INFO "radeon: switched off\n");
1110 drm_kms_helper_poll_disable(dev);
1111 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1112 radeon_suspend_kms(dev, true, true);
1113 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1114 }
1115 }
1116
1117 /**
1118 * radeon_switcheroo_can_switch - see if switcheroo state can change
1119 *
1120 * @pdev: pci dev pointer
1121 *
1122 * Callback for the switcheroo driver. Check of the switcheroo
1123 * state can be changed.
1124 * Returns true if the state can be changed, false if not.
1125 */
1126 static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1127 {
1128 struct drm_device *dev = pci_get_drvdata(pdev);
1129
1130 /*
1131 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1132 * locking inversion with the driver load path. And the access here is
1133 * completely racy anyway. So don't bother with locking for now.
1134 */
1135 return dev->open_count == 0;
1136 }
1137
1138 static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1139 .set_gpu_state = radeon_switcheroo_set_state,
1140 .reprobe = NULL,
1141 .can_switch = radeon_switcheroo_can_switch,
1142 };
1143
1144 /**
1145 * radeon_device_init - initialize the driver
1146 *
1147 * @rdev: radeon_device pointer
1148 * @pdev: drm dev pointer
1149 * @pdev: pci dev pointer
1150 * @flags: driver flags
1151 *
1152 * Initializes the driver info and hw (all asics).
1153 * Returns 0 for success or an error on failure.
1154 * Called at driver startup.
1155 */
1156 int radeon_device_init(struct radeon_device *rdev,
1157 struct drm_device *ddev,
1158 struct pci_dev *pdev,
1159 uint32_t flags)
1160 {
1161 int r, i;
1162 int dma_bits;
1163 bool runtime = false;
1164
1165 rdev->shutdown = false;
1166 rdev->dev = &pdev->dev;
1167 rdev->ddev = ddev;
1168 rdev->pdev = pdev;
1169 rdev->flags = flags;
1170 rdev->family = flags & RADEON_FAMILY_MASK;
1171 rdev->is_atom_bios = false;
1172 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1173 rdev->mc.gtt_size = 512 * 1024 * 1024;
1174 rdev->accel_working = false;
1175 /* set up ring ids */
1176 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1177 rdev->ring[i].idx = i;
1178 }
1179
1180 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1181 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1182 pdev->subsystem_vendor, pdev->subsystem_device);
1183
1184 /* mutex initialization are all done here so we
1185 * can recall function without having locking issues */
1186 mutex_init(&rdev->ring_lock);
1187 mutex_init(&rdev->dc_hw_i2c_mutex);
1188 atomic_set(&rdev->ih.lock, 0);
1189 mutex_init(&rdev->gem.mutex);
1190 mutex_init(&rdev->pm.mutex);
1191 mutex_init(&rdev->gpu_clock_mutex);
1192 mutex_init(&rdev->srbm_mutex);
1193 init_rwsem(&rdev->pm.mclk_lock);
1194 init_rwsem(&rdev->exclusive_lock);
1195 init_waitqueue_head(&rdev->irq.vblank_queue);
1196 r = radeon_gem_init(rdev);
1197 if (r)
1198 return r;
1199
1200 /* Adjust VM size here.
1201 * Currently set to 4GB ((1 << 20) 4k pages).
1202 * Max GPUVM size for cayman and SI is 40 bits.
1203 */
1204 rdev->vm_manager.max_pfn = 1 << 20;
1205
1206 /* Set asic functions */
1207 r = radeon_asic_init(rdev);
1208 if (r)
1209 return r;
1210 radeon_check_arguments(rdev);
1211
1212 /* all of the newer IGP chips have an internal gart
1213 * However some rs4xx report as AGP, so remove that here.
1214 */
1215 if ((rdev->family >= CHIP_RS400) &&
1216 (rdev->flags & RADEON_IS_IGP)) {
1217 rdev->flags &= ~RADEON_IS_AGP;
1218 }
1219
1220 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1221 radeon_agp_disable(rdev);
1222 }
1223
1224 /* Set the internal MC address mask
1225 * This is the max address of the GPU's
1226 * internal address space.
1227 */
1228 if (rdev->family >= CHIP_CAYMAN)
1229 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1230 else if (rdev->family >= CHIP_CEDAR)
1231 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1232 else
1233 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1234
1235 /* set DMA mask + need_dma32 flags.
1236 * PCIE - can handle 40-bits.
1237 * IGP - can handle 40-bits
1238 * AGP - generally dma32 is safest
1239 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1240 */
1241 rdev->need_dma32 = false;
1242 if (rdev->flags & RADEON_IS_AGP)
1243 rdev->need_dma32 = true;
1244 if ((rdev->flags & RADEON_IS_PCI) &&
1245 (rdev->family <= CHIP_RS740))
1246 rdev->need_dma32 = true;
1247
1248 dma_bits = rdev->need_dma32 ? 32 : 40;
1249 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1250 if (r) {
1251 rdev->need_dma32 = true;
1252 dma_bits = 32;
1253 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1254 }
1255 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1256 if (r) {
1257 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1258 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1259 }
1260
1261 /* Registers mapping */
1262 /* TODO: block userspace mapping of io register */
1263 spin_lock_init(&rdev->mmio_idx_lock);
1264 spin_lock_init(&rdev->smc_idx_lock);
1265 spin_lock_init(&rdev->pll_idx_lock);
1266 spin_lock_init(&rdev->mc_idx_lock);
1267 spin_lock_init(&rdev->pcie_idx_lock);
1268 spin_lock_init(&rdev->pciep_idx_lock);
1269 spin_lock_init(&rdev->pif_idx_lock);
1270 spin_lock_init(&rdev->cg_idx_lock);
1271 spin_lock_init(&rdev->uvd_idx_lock);
1272 spin_lock_init(&rdev->rcu_idx_lock);
1273 spin_lock_init(&rdev->didt_idx_lock);
1274 spin_lock_init(&rdev->end_idx_lock);
1275 if (rdev->family >= CHIP_BONAIRE) {
1276 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1277 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1278 } else {
1279 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1280 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1281 }
1282 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1283 if (rdev->rmmio == NULL) {
1284 return -ENOMEM;
1285 }
1286 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1287 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1288
1289 /* doorbell bar mapping */
1290 if (rdev->family >= CHIP_BONAIRE)
1291 radeon_doorbell_init(rdev);
1292
1293 /* io port mapping */
1294 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1295 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1296 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1297 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1298 break;
1299 }
1300 }
1301 if (rdev->rio_mem == NULL)
1302 DRM_ERROR("Unable to find PCI I/O BAR\n");
1303
1304 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1305 /* this will fail for cards that aren't VGA class devices, just
1306 * ignore it */
1307 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
1308
1309 if (rdev->flags & RADEON_IS_PX)
1310 runtime = true;
1311 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1312 if (runtime)
1313 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
1314
1315 r = radeon_init(rdev);
1316 if (r)
1317 return r;
1318
1319 r = radeon_ib_ring_tests(rdev);
1320 if (r)
1321 DRM_ERROR("ib ring test failed (%d).\n", r);
1322
1323 r = radeon_gem_debugfs_init(rdev);
1324 if (r) {
1325 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1326 }
1327
1328 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1329 /* Acceleration not working on AGP card try again
1330 * with fallback to PCI or PCIE GART
1331 */
1332 radeon_asic_reset(rdev);
1333 radeon_fini(rdev);
1334 radeon_agp_disable(rdev);
1335 r = radeon_init(rdev);
1336 if (r)
1337 return r;
1338 }
1339
1340 if ((radeon_testing & 1)) {
1341 if (rdev->accel_working)
1342 radeon_test_moves(rdev);
1343 else
1344 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1345 }
1346 if ((radeon_testing & 2)) {
1347 if (rdev->accel_working)
1348 radeon_test_syncing(rdev);
1349 else
1350 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1351 }
1352 if (radeon_benchmarking) {
1353 if (rdev->accel_working)
1354 radeon_benchmark(rdev, radeon_benchmarking);
1355 else
1356 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1357 }
1358 return 0;
1359 }
1360
1361 static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1362
1363 /**
1364 * radeon_device_fini - tear down the driver
1365 *
1366 * @rdev: radeon_device pointer
1367 *
1368 * Tear down the driver info (all asics).
1369 * Called at driver shutdown.
1370 */
1371 void radeon_device_fini(struct radeon_device *rdev)
1372 {
1373 DRM_INFO("radeon: finishing device.\n");
1374 rdev->shutdown = true;
1375 /* evict vram memory */
1376 radeon_bo_evict_vram(rdev);
1377 radeon_fini(rdev);
1378 vga_switcheroo_unregister_client(rdev->pdev);
1379 vga_client_register(rdev->pdev, NULL, NULL, NULL);
1380 if (rdev->rio_mem)
1381 pci_iounmap(rdev->pdev, rdev->rio_mem);
1382 rdev->rio_mem = NULL;
1383 iounmap(rdev->rmmio);
1384 rdev->rmmio = NULL;
1385 if (rdev->family >= CHIP_BONAIRE)
1386 radeon_doorbell_fini(rdev);
1387 radeon_debugfs_remove_files(rdev);
1388 }
1389
1390
1391 /*
1392 * Suspend & resume.
1393 */
1394 /**
1395 * radeon_suspend_kms - initiate device suspend
1396 *
1397 * @pdev: drm dev pointer
1398 * @state: suspend state
1399 *
1400 * Puts the hw in the suspend state (all asics).
1401 * Returns 0 for success or an error on failure.
1402 * Called at driver suspend.
1403 */
1404 int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1405 {
1406 struct radeon_device *rdev;
1407 struct drm_crtc *crtc;
1408 struct drm_connector *connector;
1409 int i, r;
1410 bool force_completion = false;
1411
1412 if (dev == NULL || dev->dev_private == NULL) {
1413 return -ENODEV;
1414 }
1415
1416 rdev = dev->dev_private;
1417
1418 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1419 return 0;
1420
1421 drm_kms_helper_poll_disable(dev);
1422
1423 /* turn off display hw */
1424 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1425 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1426 }
1427
1428 /* unpin the front buffers */
1429 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1430 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
1431 struct radeon_bo *robj;
1432
1433 if (rfb == NULL || rfb->obj == NULL) {
1434 continue;
1435 }
1436 robj = gem_to_radeon_bo(rfb->obj);
1437 /* don't unpin kernel fb objects */
1438 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
1439 r = radeon_bo_reserve(robj, false);
1440 if (r == 0) {
1441 radeon_bo_unpin(robj);
1442 radeon_bo_unreserve(robj);
1443 }
1444 }
1445 }
1446 /* evict vram memory */
1447 radeon_bo_evict_vram(rdev);
1448
1449 /* wait for gpu to finish processing current batch */
1450 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1451 r = radeon_fence_wait_empty(rdev, i);
1452 if (r) {
1453 /* delay GPU reset to resume */
1454 force_completion = true;
1455 }
1456 }
1457 if (force_completion) {
1458 radeon_fence_driver_force_completion(rdev);
1459 }
1460
1461 radeon_save_bios_scratch_regs(rdev);
1462
1463 radeon_suspend(rdev);
1464 radeon_hpd_fini(rdev);
1465 /* evict remaining vram memory */
1466 radeon_bo_evict_vram(rdev);
1467
1468 radeon_agp_suspend(rdev);
1469
1470 pci_save_state(dev->pdev);
1471 if (suspend) {
1472 /* Shut down the device */
1473 pci_disable_device(dev->pdev);
1474 pci_set_power_state(dev->pdev, PCI_D3hot);
1475 }
1476
1477 if (fbcon) {
1478 console_lock();
1479 radeon_fbdev_set_suspend(rdev, 1);
1480 console_unlock();
1481 }
1482 return 0;
1483 }
1484
1485 /**
1486 * radeon_resume_kms - initiate device resume
1487 *
1488 * @pdev: drm dev pointer
1489 *
1490 * Bring the hw back to operating state (all asics).
1491 * Returns 0 for success or an error on failure.
1492 * Called at driver resume.
1493 */
1494 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1495 {
1496 struct drm_connector *connector;
1497 struct radeon_device *rdev = dev->dev_private;
1498 int r;
1499
1500 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1501 return 0;
1502
1503 if (fbcon) {
1504 console_lock();
1505 }
1506 if (resume) {
1507 pci_set_power_state(dev->pdev, PCI_D0);
1508 pci_restore_state(dev->pdev);
1509 if (pci_enable_device(dev->pdev)) {
1510 if (fbcon)
1511 console_unlock();
1512 return -1;
1513 }
1514 }
1515 /* resume AGP if in use */
1516 radeon_agp_resume(rdev);
1517 radeon_resume(rdev);
1518
1519 r = radeon_ib_ring_tests(rdev);
1520 if (r)
1521 DRM_ERROR("ib ring test failed (%d).\n", r);
1522
1523 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1524 /* do dpm late init */
1525 r = radeon_pm_late_init(rdev);
1526 if (r) {
1527 rdev->pm.dpm_enabled = false;
1528 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1529 }
1530 } else {
1531 /* resume old pm late */
1532 radeon_pm_resume(rdev);
1533 }
1534
1535 radeon_restore_bios_scratch_regs(rdev);
1536
1537 /* init dig PHYs, disp eng pll */
1538 if (rdev->is_atom_bios) {
1539 radeon_atom_encoder_init(rdev);
1540 radeon_atom_disp_eng_pll_init(rdev);
1541 /* turn on the BL */
1542 if (rdev->mode_info.bl_encoder) {
1543 u8 bl_level = radeon_get_backlight_level(rdev,
1544 rdev->mode_info.bl_encoder);
1545 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1546 bl_level);
1547 }
1548 }
1549 /* reset hpd state */
1550 radeon_hpd_init(rdev);
1551 /* blat the mode back in */
1552 if (fbcon) {
1553 drm_helper_resume_force_mode(dev);
1554 /* turn on display hw */
1555 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1556 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1557 }
1558 }
1559
1560 drm_kms_helper_poll_enable(dev);
1561
1562 /* set the power state here in case we are a PX system or headless */
1563 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1564 radeon_pm_compute_clocks(rdev);
1565
1566 if (fbcon) {
1567 radeon_fbdev_set_suspend(rdev, 0);
1568 console_unlock();
1569 }
1570
1571 return 0;
1572 }
1573
1574 /**
1575 * radeon_gpu_reset - reset the asic
1576 *
1577 * @rdev: radeon device pointer
1578 *
1579 * Attempt the reset the GPU if it has hung (all asics).
1580 * Returns 0 for success or an error on failure.
1581 */
1582 int radeon_gpu_reset(struct radeon_device *rdev)
1583 {
1584 unsigned ring_sizes[RADEON_NUM_RINGS];
1585 uint32_t *ring_data[RADEON_NUM_RINGS];
1586
1587 bool saved = false;
1588
1589 int i, r;
1590 int resched;
1591
1592 down_write(&rdev->exclusive_lock);
1593
1594 if (!rdev->needs_reset) {
1595 up_write(&rdev->exclusive_lock);
1596 return 0;
1597 }
1598
1599 rdev->needs_reset = false;
1600
1601 radeon_save_bios_scratch_regs(rdev);
1602 /* block TTM */
1603 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1604 radeon_pm_suspend(rdev);
1605 radeon_suspend(rdev);
1606
1607 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1608 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1609 &ring_data[i]);
1610 if (ring_sizes[i]) {
1611 saved = true;
1612 dev_info(rdev->dev, "Saved %d dwords of commands "
1613 "on ring %d.\n", ring_sizes[i], i);
1614 }
1615 }
1616
1617 retry:
1618 r = radeon_asic_reset(rdev);
1619 if (!r) {
1620 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1621 radeon_resume(rdev);
1622 }
1623
1624 radeon_restore_bios_scratch_regs(rdev);
1625
1626 if (!r) {
1627 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1628 radeon_ring_restore(rdev, &rdev->ring[i],
1629 ring_sizes[i], ring_data[i]);
1630 ring_sizes[i] = 0;
1631 ring_data[i] = NULL;
1632 }
1633
1634 r = radeon_ib_ring_tests(rdev);
1635 if (r) {
1636 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1637 if (saved) {
1638 saved = false;
1639 radeon_suspend(rdev);
1640 goto retry;
1641 }
1642 }
1643 } else {
1644 radeon_fence_driver_force_completion(rdev);
1645 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1646 kfree(ring_data[i]);
1647 }
1648 }
1649
1650 radeon_pm_resume(rdev);
1651 drm_helper_resume_force_mode(rdev->ddev);
1652
1653 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
1654 if (r) {
1655 /* bad news, how to tell it to userspace ? */
1656 dev_info(rdev->dev, "GPU reset failed\n");
1657 }
1658
1659 up_write(&rdev->exclusive_lock);
1660 return r;
1661 }
1662
1663
1664 /*
1665 * Debugfs
1666 */
1667 int radeon_debugfs_add_files(struct radeon_device *rdev,
1668 struct drm_info_list *files,
1669 unsigned nfiles)
1670 {
1671 unsigned i;
1672
1673 for (i = 0; i < rdev->debugfs_count; i++) {
1674 if (rdev->debugfs[i].files == files) {
1675 /* Already registered */
1676 return 0;
1677 }
1678 }
1679
1680 i = rdev->debugfs_count + 1;
1681 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1682 DRM_ERROR("Reached maximum number of debugfs components.\n");
1683 DRM_ERROR("Report so we increase "
1684 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1685 return -EINVAL;
1686 }
1687 rdev->debugfs[rdev->debugfs_count].files = files;
1688 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1689 rdev->debugfs_count = i;
1690 #if defined(CONFIG_DEBUG_FS)
1691 drm_debugfs_create_files(files, nfiles,
1692 rdev->ddev->control->debugfs_root,
1693 rdev->ddev->control);
1694 drm_debugfs_create_files(files, nfiles,
1695 rdev->ddev->primary->debugfs_root,
1696 rdev->ddev->primary);
1697 #endif
1698 return 0;
1699 }
1700
1701 static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1702 {
1703 #if defined(CONFIG_DEBUG_FS)
1704 unsigned i;
1705
1706 for (i = 0; i < rdev->debugfs_count; i++) {
1707 drm_debugfs_remove_files(rdev->debugfs[i].files,
1708 rdev->debugfs[i].num_files,
1709 rdev->ddev->control);
1710 drm_debugfs_remove_files(rdev->debugfs[i].files,
1711 rdev->debugfs[i].num_files,
1712 rdev->ddev->primary);
1713 }
1714 #endif
1715 }
1716
1717 #if defined(CONFIG_DEBUG_FS)
1718 int radeon_debugfs_init(struct drm_minor *minor)
1719 {
1720 return 0;
1721 }
1722
1723 void radeon_debugfs_cleanup(struct drm_minor *minor)
1724 {
1725 }
1726 #endif
This page took 0.212885 seconds and 4 git commands to generate.