drm: dumb scanout create/mmap for intel/radeon (v3)
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_mode.h
1 /*
2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Original Authors:
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26 *
27 * Kernel port Author: Dave Airlie
28 */
29
30 #ifndef RADEON_MODE_H
31 #define RADEON_MODE_H
32
33 #include <drm_crtc.h>
34 #include <drm_mode.h>
35 #include <drm_edid.h>
36 #include <drm_dp_helper.h>
37 #include <drm_fixed.h>
38 #include <drm_crtc_helper.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41
42 struct radeon_bo;
43 struct radeon_device;
44
45 #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
46 #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
47 #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
48 #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
49
50 enum radeon_rmx_type {
51 RMX_OFF,
52 RMX_FULL,
53 RMX_CENTER,
54 RMX_ASPECT
55 };
56
57 enum radeon_tv_std {
58 TV_STD_NTSC,
59 TV_STD_PAL,
60 TV_STD_PAL_M,
61 TV_STD_PAL_60,
62 TV_STD_NTSC_J,
63 TV_STD_SCART_PAL,
64 TV_STD_SECAM,
65 TV_STD_PAL_CN,
66 TV_STD_PAL_N,
67 };
68
69 enum radeon_underscan_type {
70 UNDERSCAN_OFF,
71 UNDERSCAN_ON,
72 UNDERSCAN_AUTO,
73 };
74
75 enum radeon_hpd_id {
76 RADEON_HPD_1 = 0,
77 RADEON_HPD_2,
78 RADEON_HPD_3,
79 RADEON_HPD_4,
80 RADEON_HPD_5,
81 RADEON_HPD_6,
82 RADEON_HPD_NONE = 0xff,
83 };
84
85 #define RADEON_MAX_I2C_BUS 16
86
87 /* radeon gpio-based i2c
88 * 1. "mask" reg and bits
89 * grabs the gpio pins for software use
90 * 0=not held 1=held
91 * 2. "a" reg and bits
92 * output pin value
93 * 0=low 1=high
94 * 3. "en" reg and bits
95 * sets the pin direction
96 * 0=input 1=output
97 * 4. "y" reg and bits
98 * input pin value
99 * 0=low 1=high
100 */
101 struct radeon_i2c_bus_rec {
102 bool valid;
103 /* id used by atom */
104 uint8_t i2c_id;
105 /* id used by atom */
106 enum radeon_hpd_id hpd;
107 /* can be used with hw i2c engine */
108 bool hw_capable;
109 /* uses multi-media i2c engine */
110 bool mm_i2c;
111 /* regs and bits */
112 uint32_t mask_clk_reg;
113 uint32_t mask_data_reg;
114 uint32_t a_clk_reg;
115 uint32_t a_data_reg;
116 uint32_t en_clk_reg;
117 uint32_t en_data_reg;
118 uint32_t y_clk_reg;
119 uint32_t y_data_reg;
120 uint32_t mask_clk_mask;
121 uint32_t mask_data_mask;
122 uint32_t a_clk_mask;
123 uint32_t a_data_mask;
124 uint32_t en_clk_mask;
125 uint32_t en_data_mask;
126 uint32_t y_clk_mask;
127 uint32_t y_data_mask;
128 };
129
130 struct radeon_tmds_pll {
131 uint32_t freq;
132 uint32_t value;
133 };
134
135 #define RADEON_MAX_BIOS_CONNECTOR 16
136
137 /* pll flags */
138 #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
139 #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
140 #define RADEON_PLL_USE_REF_DIV (1 << 2)
141 #define RADEON_PLL_LEGACY (1 << 3)
142 #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
143 #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
144 #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
145 #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
146 #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
147 #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
148 #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
149 #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
150 #define RADEON_PLL_USE_POST_DIV (1 << 12)
151 #define RADEON_PLL_IS_LCD (1 << 13)
152 #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
153
154 struct radeon_pll {
155 /* reference frequency */
156 uint32_t reference_freq;
157
158 /* fixed dividers */
159 uint32_t reference_div;
160 uint32_t post_div;
161
162 /* pll in/out limits */
163 uint32_t pll_in_min;
164 uint32_t pll_in_max;
165 uint32_t pll_out_min;
166 uint32_t pll_out_max;
167 uint32_t lcd_pll_out_min;
168 uint32_t lcd_pll_out_max;
169 uint32_t best_vco;
170
171 /* divider limits */
172 uint32_t min_ref_div;
173 uint32_t max_ref_div;
174 uint32_t min_post_div;
175 uint32_t max_post_div;
176 uint32_t min_feedback_div;
177 uint32_t max_feedback_div;
178 uint32_t min_frac_feedback_div;
179 uint32_t max_frac_feedback_div;
180
181 /* flags for the current clock */
182 uint32_t flags;
183
184 /* pll id */
185 uint32_t id;
186 };
187
188 struct radeon_i2c_chan {
189 struct i2c_adapter adapter;
190 struct drm_device *dev;
191 union {
192 struct i2c_algo_bit_data bit;
193 struct i2c_algo_dp_aux_data dp;
194 } algo;
195 struct radeon_i2c_bus_rec rec;
196 };
197
198 /* mostly for macs, but really any system without connector tables */
199 enum radeon_connector_table {
200 CT_NONE = 0,
201 CT_GENERIC,
202 CT_IBOOK,
203 CT_POWERBOOK_EXTERNAL,
204 CT_POWERBOOK_INTERNAL,
205 CT_POWERBOOK_VGA,
206 CT_MINI_EXTERNAL,
207 CT_MINI_INTERNAL,
208 CT_IMAC_G5_ISIGHT,
209 CT_EMAC,
210 CT_RN50_POWER,
211 CT_MAC_X800,
212 };
213
214 enum radeon_dvo_chip {
215 DVO_SIL164,
216 DVO_SIL1178,
217 };
218
219 struct radeon_fbdev;
220
221 struct radeon_mode_info {
222 struct atom_context *atom_context;
223 struct card_info *atom_card_info;
224 enum radeon_connector_table connector_table;
225 bool mode_config_initialized;
226 struct radeon_crtc *crtcs[6];
227 /* DVI-I properties */
228 struct drm_property *coherent_mode_property;
229 /* DAC enable load detect */
230 struct drm_property *load_detect_property;
231 /* TV standard */
232 struct drm_property *tv_std_property;
233 /* legacy TMDS PLL detect */
234 struct drm_property *tmds_pll_property;
235 /* underscan */
236 struct drm_property *underscan_property;
237 struct drm_property *underscan_hborder_property;
238 struct drm_property *underscan_vborder_property;
239 /* hardcoded DFP edid from BIOS */
240 struct edid *bios_hardcoded_edid;
241
242 /* pointer to fbdev info structure */
243 struct radeon_fbdev *rfbdev;
244 };
245
246 #define MAX_H_CODE_TIMING_LEN 32
247 #define MAX_V_CODE_TIMING_LEN 32
248
249 /* need to store these as reading
250 back code tables is excessive */
251 struct radeon_tv_regs {
252 uint32_t tv_uv_adr;
253 uint32_t timing_cntl;
254 uint32_t hrestart;
255 uint32_t vrestart;
256 uint32_t frestart;
257 uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
258 uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
259 };
260
261 struct radeon_crtc {
262 struct drm_crtc base;
263 int crtc_id;
264 u16 lut_r[256], lut_g[256], lut_b[256];
265 bool enabled;
266 bool can_tile;
267 uint32_t crtc_offset;
268 struct drm_gem_object *cursor_bo;
269 uint64_t cursor_addr;
270 int cursor_width;
271 int cursor_height;
272 uint32_t legacy_display_base_addr;
273 uint32_t legacy_cursor_offset;
274 enum radeon_rmx_type rmx_type;
275 u8 h_border;
276 u8 v_border;
277 fixed20_12 vsc;
278 fixed20_12 hsc;
279 struct drm_display_mode native_mode;
280 int pll_id;
281 /* page flipping */
282 struct radeon_unpin_work *unpin_work;
283 int deferred_flip_completion;
284 };
285
286 struct radeon_encoder_primary_dac {
287 /* legacy primary dac */
288 uint32_t ps2_pdac_adj;
289 };
290
291 struct radeon_encoder_lvds {
292 /* legacy lvds */
293 uint16_t panel_vcc_delay;
294 uint8_t panel_pwr_delay;
295 uint8_t panel_digon_delay;
296 uint8_t panel_blon_delay;
297 uint16_t panel_ref_divider;
298 uint8_t panel_post_divider;
299 uint16_t panel_fb_divider;
300 bool use_bios_dividers;
301 uint32_t lvds_gen_cntl;
302 /* panel mode */
303 struct drm_display_mode native_mode;
304 };
305
306 struct radeon_encoder_tv_dac {
307 /* legacy tv dac */
308 uint32_t ps2_tvdac_adj;
309 uint32_t ntsc_tvdac_adj;
310 uint32_t pal_tvdac_adj;
311
312 int h_pos;
313 int v_pos;
314 int h_size;
315 int supported_tv_stds;
316 bool tv_on;
317 enum radeon_tv_std tv_std;
318 struct radeon_tv_regs tv;
319 };
320
321 struct radeon_encoder_int_tmds {
322 /* legacy int tmds */
323 struct radeon_tmds_pll tmds_pll[4];
324 };
325
326 struct radeon_encoder_ext_tmds {
327 /* tmds over dvo */
328 struct radeon_i2c_chan *i2c_bus;
329 uint8_t slave_addr;
330 enum radeon_dvo_chip dvo_chip;
331 };
332
333 /* spread spectrum */
334 struct radeon_atom_ss {
335 uint16_t percentage;
336 uint8_t type;
337 uint16_t step;
338 uint8_t delay;
339 uint8_t range;
340 uint8_t refdiv;
341 /* asic_ss */
342 uint16_t rate;
343 uint16_t amount;
344 };
345
346 struct radeon_encoder_atom_dig {
347 bool linkb;
348 /* atom dig */
349 bool coherent_mode;
350 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
351 /* atom lvds/edp */
352 uint32_t lcd_misc;
353 uint16_t panel_pwr_delay;
354 uint32_t lcd_ss_id;
355 /* panel mode */
356 struct drm_display_mode native_mode;
357 };
358
359 struct radeon_encoder_atom_dac {
360 enum radeon_tv_std tv_std;
361 };
362
363 struct radeon_encoder {
364 struct drm_encoder base;
365 uint32_t encoder_enum;
366 uint32_t encoder_id;
367 uint32_t devices;
368 uint32_t active_device;
369 uint32_t flags;
370 uint32_t pixel_clock;
371 enum radeon_rmx_type rmx_type;
372 enum radeon_underscan_type underscan_type;
373 uint32_t underscan_hborder;
374 uint32_t underscan_vborder;
375 struct drm_display_mode native_mode;
376 void *enc_priv;
377 int audio_polling_active;
378 int hdmi_offset;
379 int hdmi_config_offset;
380 int hdmi_audio_workaround;
381 int hdmi_buffer_status;
382 bool is_ext_encoder;
383 u16 caps;
384 };
385
386 struct radeon_connector_atom_dig {
387 uint32_t igp_lane_info;
388 /* displayport */
389 struct radeon_i2c_chan *dp_i2c_bus;
390 u8 dpcd[8];
391 u8 dp_sink_type;
392 int dp_clock;
393 int dp_lane_count;
394 bool edp_on;
395 };
396
397 struct radeon_gpio_rec {
398 bool valid;
399 u8 id;
400 u32 reg;
401 u32 mask;
402 };
403
404 struct radeon_hpd {
405 enum radeon_hpd_id hpd;
406 u8 plugged_state;
407 struct radeon_gpio_rec gpio;
408 };
409
410 struct radeon_router {
411 u32 router_id;
412 struct radeon_i2c_bus_rec i2c_info;
413 u8 i2c_addr;
414 /* i2c mux */
415 bool ddc_valid;
416 u8 ddc_mux_type;
417 u8 ddc_mux_control_pin;
418 u8 ddc_mux_state;
419 /* clock/data mux */
420 bool cd_valid;
421 u8 cd_mux_type;
422 u8 cd_mux_control_pin;
423 u8 cd_mux_state;
424 };
425
426 struct radeon_connector {
427 struct drm_connector base;
428 uint32_t connector_id;
429 uint32_t devices;
430 struct radeon_i2c_chan *ddc_bus;
431 /* some systems have an hdmi and vga port with a shared ddc line */
432 bool shared_ddc;
433 bool use_digital;
434 /* we need to mind the EDID between detect
435 and get modes due to analog/digital/tvencoder */
436 struct edid *edid;
437 void *con_priv;
438 bool dac_load_detect;
439 uint16_t connector_object_id;
440 struct radeon_hpd hpd;
441 struct radeon_router router;
442 struct radeon_i2c_chan *router_bus;
443 };
444
445 struct radeon_framebuffer {
446 struct drm_framebuffer base;
447 struct drm_gem_object *obj;
448 };
449
450
451 extern enum radeon_tv_std
452 radeon_combios_get_tv_info(struct radeon_device *rdev);
453 extern enum radeon_tv_std
454 radeon_atombios_get_tv_info(struct radeon_device *rdev);
455
456 extern struct drm_connector *
457 radeon_get_connector_for_encoder(struct drm_encoder *encoder);
458
459 extern void radeon_connector_hotplug(struct drm_connector *connector);
460 extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
461 extern int radeon_dp_mode_valid_helper(struct radeon_connector *radeon_connector,
462 struct drm_display_mode *mode);
463 extern void radeon_dp_set_link_config(struct drm_connector *connector,
464 struct drm_display_mode *mode);
465 extern void dp_link_train(struct drm_encoder *encoder,
466 struct drm_connector *connector);
467 extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
468 extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
469 extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action);
470 extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
471 int action, uint8_t lane_num,
472 uint8_t lane_set);
473 extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
474 uint8_t write_byte, uint8_t *read_byte);
475
476 extern void radeon_i2c_init(struct radeon_device *rdev);
477 extern void radeon_i2c_fini(struct radeon_device *rdev);
478 extern void radeon_combios_i2c_init(struct radeon_device *rdev);
479 extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
480 extern void radeon_i2c_add(struct radeon_device *rdev,
481 struct radeon_i2c_bus_rec *rec,
482 const char *name);
483 extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
484 struct radeon_i2c_bus_rec *i2c_bus);
485 extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
486 struct radeon_i2c_bus_rec *rec,
487 const char *name);
488 extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
489 struct radeon_i2c_bus_rec *rec,
490 const char *name);
491 extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
492 extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
493 u8 slave_addr,
494 u8 addr,
495 u8 *val);
496 extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
497 u8 slave_addr,
498 u8 addr,
499 u8 val);
500 extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
501 extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
502 extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector);
503 extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
504
505 extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
506
507 extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
508 struct radeon_atom_ss *ss,
509 int id);
510 extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
511 struct radeon_atom_ss *ss,
512 int id, u32 clock);
513
514 extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
515 uint64_t freq,
516 uint32_t *dot_clock_p,
517 uint32_t *fb_div_p,
518 uint32_t *frac_fb_div_p,
519 uint32_t *ref_div_p,
520 uint32_t *post_div_p);
521
522 extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
523 u32 freq,
524 u32 *dot_clock_p,
525 u32 *fb_div_p,
526 u32 *frac_fb_div_p,
527 u32 *ref_div_p,
528 u32 *post_div_p);
529
530 extern void radeon_setup_encoder_clones(struct drm_device *dev);
531
532 struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
533 struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
534 struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
535 struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
536 struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
537 extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
538 extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
539 extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
540 extern void atombios_set_edp_panel_power(struct drm_connector *connector, int action);
541 extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
542
543 extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
544 extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
545 struct drm_framebuffer *old_fb);
546 extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
547 struct drm_framebuffer *fb,
548 int x, int y,
549 enum mode_set_atomic state);
550 extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
551 struct drm_display_mode *mode,
552 struct drm_display_mode *adjusted_mode,
553 int x, int y,
554 struct drm_framebuffer *old_fb);
555 extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
556
557 extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
558 struct drm_framebuffer *old_fb);
559 extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
561 int x, int y,
562 enum mode_set_atomic state);
563 extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
564 struct drm_framebuffer *fb,
565 int x, int y, int atomic);
566 extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
567 struct drm_file *file_priv,
568 uint32_t handle,
569 uint32_t width,
570 uint32_t height);
571 extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
572 int x, int y);
573
574 extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
575 int *vpos, int *hpos);
576
577 extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
578 extern struct edid *
579 radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
580 extern bool radeon_atom_get_clock_info(struct drm_device *dev);
581 extern bool radeon_combios_get_clock_info(struct drm_device *dev);
582 extern struct radeon_encoder_atom_dig *
583 radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
584 extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
585 struct radeon_encoder_int_tmds *tmds);
586 extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
587 struct radeon_encoder_int_tmds *tmds);
588 extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
589 struct radeon_encoder_int_tmds *tmds);
590 extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
591 struct radeon_encoder_ext_tmds *tmds);
592 extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
593 struct radeon_encoder_ext_tmds *tmds);
594 extern struct radeon_encoder_primary_dac *
595 radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
596 extern struct radeon_encoder_tv_dac *
597 radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
598 extern struct radeon_encoder_lvds *
599 radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
600 extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
601 extern struct radeon_encoder_tv_dac *
602 radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
603 extern struct radeon_encoder_primary_dac *
604 radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
605 extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
606 extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
607 extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
608 extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
609 extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
610 extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
611 extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
612 extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
613 extern void
614 radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
615 extern void
616 radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
617 extern void
618 radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
619 extern void
620 radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
621 extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
622 u16 blue, int regno);
623 extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
624 u16 *blue, int regno);
625 void radeon_framebuffer_init(struct drm_device *dev,
626 struct radeon_framebuffer *rfb,
627 struct drm_mode_fb_cmd *mode_cmd,
628 struct drm_gem_object *obj);
629
630 int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
631 bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
632 bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
633 void radeon_atombios_init_crtc(struct drm_device *dev,
634 struct radeon_crtc *radeon_crtc);
635 void radeon_legacy_init_crtc(struct drm_device *dev,
636 struct radeon_crtc *radeon_crtc);
637
638 void radeon_get_clock_info(struct drm_device *dev);
639
640 extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
641 extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
642
643 void radeon_enc_destroy(struct drm_encoder *encoder);
644 void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
645 void radeon_combios_asic_init(struct drm_device *dev);
646 bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
647 struct drm_display_mode *mode,
648 struct drm_display_mode *adjusted_mode);
649 void radeon_panel_mode_fixup(struct drm_encoder *encoder,
650 struct drm_display_mode *adjusted_mode);
651 void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
652
653 /* legacy tv */
654 void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
655 uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
656 uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
657 void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
658 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
659 uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
660 void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
661 uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
662 uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
663 void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
664 struct drm_display_mode *mode,
665 struct drm_display_mode *adjusted_mode);
666
667 /* fbdev layer */
668 int radeon_fbdev_init(struct radeon_device *rdev);
669 void radeon_fbdev_fini(struct radeon_device *rdev);
670 void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
671 int radeon_fbdev_total_size(struct radeon_device *rdev);
672 bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
673
674 void radeon_fb_output_poll_changed(struct radeon_device *rdev);
675
676 void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
677
678 int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
679 #endif
This page took 0.044108 seconds and 5 git commands to generate.