Merge branch 'linus' into timers/core
[deliverable/linux.git] / drivers / gpu / drm / radeon / sid.h
1 /*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24 #ifndef SI_H
25 #define SI_H
26
27 #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
28
29 #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
30 #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
31 #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
32
33 #define SI_MAX_SH_GPRS 256
34 #define SI_MAX_TEMP_GPRS 16
35 #define SI_MAX_SH_THREADS 256
36 #define SI_MAX_SH_STACK_ENTRIES 4096
37 #define SI_MAX_FRC_EOV_CNT 16384
38 #define SI_MAX_BACKENDS 8
39 #define SI_MAX_BACKENDS_MASK 0xFF
40 #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
41 #define SI_MAX_SIMDS 12
42 #define SI_MAX_SIMDS_MASK 0x0FFF
43 #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
44 #define SI_MAX_PIPES 8
45 #define SI_MAX_PIPES_MASK 0xFF
46 #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
47 #define SI_MAX_LDS_NUM 0xFFFF
48 #define SI_MAX_TCC 16
49 #define SI_MAX_TCC_MASK 0xFFFF
50
51 /* SMC IND accessor regs */
52 #define SMC_IND_INDEX_0 0x200
53 #define SMC_IND_DATA_0 0x204
54
55 #define SMC_IND_ACCESS_CNTL 0x228
56 # define AUTO_INCREMENT_IND_0 (1 << 0)
57 #define SMC_MESSAGE_0 0x22c
58 #define SMC_RESP_0 0x230
59
60 /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */
61 #define SMC_CG_IND_START 0xc0030000
62 #define SMC_CG_IND_END 0xc0040000
63
64 #define CG_CGTT_LOCAL_0 0x400
65 #define CG_CGTT_LOCAL_1 0x401
66
67 /* SMC IND registers */
68 #define SMC_SYSCON_RESET_CNTL 0x80000000
69 # define RST_REG (1 << 0)
70 #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
71 # define CK_DISABLE (1 << 0)
72 # define CKEN (1 << 24)
73
74 #define VGA_HDP_CONTROL 0x328
75 #define VGA_MEMORY_DISABLE (1 << 4)
76
77 #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
78 #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
79 #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
80 #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
81 #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
82 #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
83 #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
84
85 #define CG_SPLL_FUNC_CNTL 0x600
86 #define SPLL_RESET (1 << 0)
87 #define SPLL_SLEEP (1 << 1)
88 #define SPLL_BYPASS_EN (1 << 3)
89 #define SPLL_REF_DIV(x) ((x) << 4)
90 #define SPLL_REF_DIV_MASK (0x3f << 4)
91 #define SPLL_PDIV_A(x) ((x) << 20)
92 #define SPLL_PDIV_A_MASK (0x7f << 20)
93 #define SPLL_PDIV_A_SHIFT 20
94 #define CG_SPLL_FUNC_CNTL_2 0x604
95 #define SCLK_MUX_SEL(x) ((x) << 0)
96 #define SCLK_MUX_SEL_MASK (0x1ff << 0)
97 #define CG_SPLL_FUNC_CNTL_3 0x608
98 #define SPLL_FB_DIV(x) ((x) << 0)
99 #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
100 #define SPLL_FB_DIV_SHIFT 0
101 #define SPLL_DITHEN (1 << 28)
102 #define CG_SPLL_FUNC_CNTL_4 0x60c
103
104 #define SPLL_CNTL_MODE 0x618
105 # define SPLL_REFCLK_SEL(x) ((x) << 8)
106 # define SPLL_REFCLK_SEL_MASK 0xFF00
107
108 #define CG_SPLL_SPREAD_SPECTRUM 0x620
109 #define SSEN (1 << 0)
110 #define CLK_S(x) ((x) << 4)
111 #define CLK_S_MASK (0xfff << 4)
112 #define CLK_S_SHIFT 4
113 #define CG_SPLL_SPREAD_SPECTRUM_2 0x624
114 #define CLK_V(x) ((x) << 0)
115 #define CLK_V_MASK (0x3ffffff << 0)
116 #define CLK_V_SHIFT 0
117
118 #define CG_SPLL_AUTOSCALE_CNTL 0x62c
119 # define AUTOSCALE_ON_SS_CLEAR (1 << 9)
120
121 /* discrete uvd clocks */
122 #define CG_UPLL_FUNC_CNTL 0x634
123 # define UPLL_RESET_MASK 0x00000001
124 # define UPLL_SLEEP_MASK 0x00000002
125 # define UPLL_BYPASS_EN_MASK 0x00000004
126 # define UPLL_CTLREQ_MASK 0x00000008
127 # define UPLL_VCO_MODE_MASK 0x00000600
128 # define UPLL_REF_DIV_MASK 0x003F0000
129 # define UPLL_CTLACK_MASK 0x40000000
130 # define UPLL_CTLACK2_MASK 0x80000000
131 #define CG_UPLL_FUNC_CNTL_2 0x638
132 # define UPLL_PDIV_A(x) ((x) << 0)
133 # define UPLL_PDIV_A_MASK 0x0000007F
134 # define UPLL_PDIV_B(x) ((x) << 8)
135 # define UPLL_PDIV_B_MASK 0x00007F00
136 # define VCLK_SRC_SEL(x) ((x) << 20)
137 # define VCLK_SRC_SEL_MASK 0x01F00000
138 # define DCLK_SRC_SEL(x) ((x) << 25)
139 # define DCLK_SRC_SEL_MASK 0x3E000000
140 #define CG_UPLL_FUNC_CNTL_3 0x63C
141 # define UPLL_FB_DIV(x) ((x) << 0)
142 # define UPLL_FB_DIV_MASK 0x01FFFFFF
143 #define CG_UPLL_FUNC_CNTL_4 0x644
144 # define UPLL_SPARE_ISPARE9 0x00020000
145 #define CG_UPLL_FUNC_CNTL_5 0x648
146 # define RESET_ANTI_MUX_MASK 0x00000200
147 #define CG_UPLL_SPREAD_SPECTRUM 0x650
148 # define SSEN_MASK 0x00000001
149
150 #define MPLL_BYPASSCLK_SEL 0x65c
151 # define MPLL_CLKOUT_SEL(x) ((x) << 8)
152 # define MPLL_CLKOUT_SEL_MASK 0xFF00
153
154 #define CG_CLKPIN_CNTL 0x660
155 # define XTALIN_DIVIDE (1 << 1)
156 # define BCLK_AS_XCLK (1 << 2)
157 #define CG_CLKPIN_CNTL_2 0x664
158 # define FORCE_BIF_REFCLK_EN (1 << 3)
159 # define MUX_TCLK_TO_XCLK (1 << 8)
160
161 #define THM_CLK_CNTL 0x66c
162 # define CMON_CLK_SEL(x) ((x) << 0)
163 # define CMON_CLK_SEL_MASK 0xFF
164 # define TMON_CLK_SEL(x) ((x) << 8)
165 # define TMON_CLK_SEL_MASK 0xFF00
166 #define MISC_CLK_CNTL 0x670
167 # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
168 # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
169 # define ZCLK_SEL(x) ((x) << 8)
170 # define ZCLK_SEL_MASK 0xFF00
171
172 #define CG_THERMAL_CTRL 0x700
173 #define DPM_EVENT_SRC(x) ((x) << 0)
174 #define DPM_EVENT_SRC_MASK (7 << 0)
175 #define DIG_THERM_DPM(x) ((x) << 14)
176 #define DIG_THERM_DPM_MASK 0x003FC000
177 #define DIG_THERM_DPM_SHIFT 14
178
179 #define CG_THERMAL_INT 0x708
180 #define DIG_THERM_INTH(x) ((x) << 8)
181 #define DIG_THERM_INTH_MASK 0x0000FF00
182 #define DIG_THERM_INTH_SHIFT 8
183 #define DIG_THERM_INTL(x) ((x) << 16)
184 #define DIG_THERM_INTL_MASK 0x00FF0000
185 #define DIG_THERM_INTL_SHIFT 16
186 #define THERM_INT_MASK_HIGH (1 << 24)
187 #define THERM_INT_MASK_LOW (1 << 25)
188
189 #define CG_MULT_THERMAL_STATUS 0x714
190 #define ASIC_MAX_TEMP(x) ((x) << 0)
191 #define ASIC_MAX_TEMP_MASK 0x000001ff
192 #define ASIC_MAX_TEMP_SHIFT 0
193 #define CTF_TEMP(x) ((x) << 9)
194 #define CTF_TEMP_MASK 0x0003fe00
195 #define CTF_TEMP_SHIFT 9
196
197 #define GENERAL_PWRMGT 0x780
198 # define GLOBAL_PWRMGT_EN (1 << 0)
199 # define STATIC_PM_EN (1 << 1)
200 # define THERMAL_PROTECTION_DIS (1 << 2)
201 # define THERMAL_PROTECTION_TYPE (1 << 3)
202 # define SW_SMIO_INDEX(x) ((x) << 6)
203 # define SW_SMIO_INDEX_MASK (1 << 6)
204 # define SW_SMIO_INDEX_SHIFT 6
205 # define VOLT_PWRMGT_EN (1 << 10)
206 # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
207 #define CG_TPC 0x784
208 #define SCLK_PWRMGT_CNTL 0x788
209 # define SCLK_PWRMGT_OFF (1 << 0)
210 # define SCLK_LOW_D1 (1 << 1)
211 # define FIR_RESET (1 << 4)
212 # define FIR_FORCE_TREND_SEL (1 << 5)
213 # define FIR_TREND_MODE (1 << 6)
214 # define DYN_GFX_CLK_OFF_EN (1 << 7)
215 # define GFX_CLK_FORCE_ON (1 << 8)
216 # define GFX_CLK_REQUEST_OFF (1 << 9)
217 # define GFX_CLK_FORCE_OFF (1 << 10)
218 # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
219 # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
220 # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
221 # define DYN_LIGHT_SLEEP_EN (1 << 14)
222
223 #define TARGET_AND_CURRENT_PROFILE_INDEX 0x798
224 # define CURRENT_STATE_INDEX_MASK (0xf << 4)
225 # define CURRENT_STATE_INDEX_SHIFT 4
226
227 #define CG_FTV 0x7bc
228
229 #define CG_FFCT_0 0x7c0
230 # define UTC_0(x) ((x) << 0)
231 # define UTC_0_MASK (0x3ff << 0)
232 # define DTC_0(x) ((x) << 10)
233 # define DTC_0_MASK (0x3ff << 10)
234
235 #define CG_BSP 0x7fc
236 # define BSP(x) ((x) << 0)
237 # define BSP_MASK (0xffff << 0)
238 # define BSU(x) ((x) << 16)
239 # define BSU_MASK (0xf << 16)
240 #define CG_AT 0x800
241 # define CG_R(x) ((x) << 0)
242 # define CG_R_MASK (0xffff << 0)
243 # define CG_L(x) ((x) << 16)
244 # define CG_L_MASK (0xffff << 16)
245
246 #define CG_GIT 0x804
247 # define CG_GICST(x) ((x) << 0)
248 # define CG_GICST_MASK (0xffff << 0)
249 # define CG_GIPOT(x) ((x) << 16)
250 # define CG_GIPOT_MASK (0xffff << 16)
251
252 #define CG_SSP 0x80c
253 # define SST(x) ((x) << 0)
254 # define SST_MASK (0xffff << 0)
255 # define SSTU(x) ((x) << 16)
256 # define SSTU_MASK (0xf << 16)
257
258 #define CG_DISPLAY_GAP_CNTL 0x828
259 # define DISP1_GAP(x) ((x) << 0)
260 # define DISP1_GAP_MASK (3 << 0)
261 # define DISP2_GAP(x) ((x) << 2)
262 # define DISP2_GAP_MASK (3 << 2)
263 # define VBI_TIMER_COUNT(x) ((x) << 4)
264 # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
265 # define VBI_TIMER_UNIT(x) ((x) << 20)
266 # define VBI_TIMER_UNIT_MASK (7 << 20)
267 # define DISP1_GAP_MCHG(x) ((x) << 24)
268 # define DISP1_GAP_MCHG_MASK (3 << 24)
269 # define DISP2_GAP_MCHG(x) ((x) << 26)
270 # define DISP2_GAP_MCHG_MASK (3 << 26)
271
272 #define CG_ULV_CONTROL 0x878
273 #define CG_ULV_PARAMETER 0x87c
274
275 #define SMC_SCRATCH0 0x884
276
277 #define CG_CAC_CTRL 0x8b8
278 # define CAC_WINDOW(x) ((x) << 0)
279 # define CAC_WINDOW_MASK 0x00ffffff
280
281 #define DMIF_ADDR_CONFIG 0xBD4
282
283 #define DMIF_ADDR_CALC 0xC00
284
285 #define SRBM_STATUS 0xE50
286 #define GRBM_RQ_PENDING (1 << 5)
287 #define VMC_BUSY (1 << 8)
288 #define MCB_BUSY (1 << 9)
289 #define MCB_NON_DISPLAY_BUSY (1 << 10)
290 #define MCC_BUSY (1 << 11)
291 #define MCD_BUSY (1 << 12)
292 #define SEM_BUSY (1 << 14)
293 #define IH_BUSY (1 << 17)
294
295 #define SRBM_SOFT_RESET 0x0E60
296 #define SOFT_RESET_BIF (1 << 1)
297 #define SOFT_RESET_DC (1 << 5)
298 #define SOFT_RESET_DMA1 (1 << 6)
299 #define SOFT_RESET_GRBM (1 << 8)
300 #define SOFT_RESET_HDP (1 << 9)
301 #define SOFT_RESET_IH (1 << 10)
302 #define SOFT_RESET_MC (1 << 11)
303 #define SOFT_RESET_ROM (1 << 14)
304 #define SOFT_RESET_SEM (1 << 15)
305 #define SOFT_RESET_VMC (1 << 17)
306 #define SOFT_RESET_DMA (1 << 20)
307 #define SOFT_RESET_TST (1 << 21)
308 #define SOFT_RESET_REGBB (1 << 22)
309 #define SOFT_RESET_ORB (1 << 23)
310
311 #define CC_SYS_RB_BACKEND_DISABLE 0xe80
312 #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
313
314 #define SRBM_STATUS2 0x0EC4
315 #define DMA_BUSY (1 << 5)
316 #define DMA1_BUSY (1 << 6)
317
318 #define VM_L2_CNTL 0x1400
319 #define ENABLE_L2_CACHE (1 << 0)
320 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
321 #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
322 #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
323 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
324 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
325 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
326 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
327 #define VM_L2_CNTL2 0x1404
328 #define INVALIDATE_ALL_L1_TLBS (1 << 0)
329 #define INVALIDATE_L2_CACHE (1 << 1)
330 #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
331 #define INVALIDATE_PTE_AND_PDE_CACHES 0
332 #define INVALIDATE_ONLY_PTE_CACHES 1
333 #define INVALIDATE_ONLY_PDE_CACHES 2
334 #define VM_L2_CNTL3 0x1408
335 #define BANK_SELECT(x) ((x) << 0)
336 #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
337 #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
338 #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
339 #define VM_L2_STATUS 0x140C
340 #define L2_BUSY (1 << 0)
341 #define VM_CONTEXT0_CNTL 0x1410
342 #define ENABLE_CONTEXT (1 << 0)
343 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
344 #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
345 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
346 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
347 #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
348 #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
349 #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
350 #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
351 #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
352 #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
353 #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
354 #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
355 #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
356 #define VM_CONTEXT1_CNTL 0x1414
357 #define VM_CONTEXT0_CNTL2 0x1430
358 #define VM_CONTEXT1_CNTL2 0x1434
359 #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
360 #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
361 #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
362 #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
363 #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
364 #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
365 #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
366 #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
367
368 #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
369 #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
370 #define PROTECTIONS_MASK (0xf << 0)
371 #define PROTECTIONS_SHIFT 0
372 /* bit 0: range
373 * bit 1: pde0
374 * bit 2: valid
375 * bit 3: read
376 * bit 4: write
377 */
378 #define MEMORY_CLIENT_ID_MASK (0xff << 12)
379 #define MEMORY_CLIENT_ID_SHIFT 12
380 #define MEMORY_CLIENT_RW_MASK (1 << 24)
381 #define MEMORY_CLIENT_RW_SHIFT 24
382 #define FAULT_VMID_MASK (0xf << 25)
383 #define FAULT_VMID_SHIFT 25
384
385 #define VM_INVALIDATE_REQUEST 0x1478
386 #define VM_INVALIDATE_RESPONSE 0x147c
387
388 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
389 #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
390
391 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
392 #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
393 #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
394 #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
395 #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
396 #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
397 #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
398 #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
399 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
400 #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
401
402 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
403 #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
404
405 #define VM_L2_CG 0x15c0
406 #define MC_CG_ENABLE (1 << 18)
407 #define MC_LS_ENABLE (1 << 19)
408
409 #define MC_SHARED_CHMAP 0x2004
410 #define NOOFCHAN_SHIFT 12
411 #define NOOFCHAN_MASK 0x0000f000
412 #define MC_SHARED_CHREMAP 0x2008
413
414 #define MC_VM_FB_LOCATION 0x2024
415 #define MC_VM_AGP_TOP 0x2028
416 #define MC_VM_AGP_BOT 0x202C
417 #define MC_VM_AGP_BASE 0x2030
418 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
419 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
420 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
421
422 #define MC_VM_MX_L1_TLB_CNTL 0x2064
423 #define ENABLE_L1_TLB (1 << 0)
424 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
425 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
426 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
427 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
428 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
429 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
430 #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
431
432 #define MC_SHARED_BLACKOUT_CNTL 0x20ac
433
434 #define MC_HUB_MISC_HUB_CG 0x20b8
435 #define MC_HUB_MISC_VM_CG 0x20bc
436
437 #define MC_HUB_MISC_SIP_CG 0x20c0
438
439 #define MC_XPB_CLK_GAT 0x2478
440
441 #define MC_CITF_MISC_RD_CG 0x2648
442 #define MC_CITF_MISC_WR_CG 0x264c
443 #define MC_CITF_MISC_VM_CG 0x2650
444
445 #define MC_ARB_RAMCFG 0x2760
446 #define NOOFBANK_SHIFT 0
447 #define NOOFBANK_MASK 0x00000003
448 #define NOOFRANK_SHIFT 2
449 #define NOOFRANK_MASK 0x00000004
450 #define NOOFROWS_SHIFT 3
451 #define NOOFROWS_MASK 0x00000038
452 #define NOOFCOLS_SHIFT 6
453 #define NOOFCOLS_MASK 0x000000C0
454 #define CHANSIZE_SHIFT 8
455 #define CHANSIZE_MASK 0x00000100
456 #define CHANSIZE_OVERRIDE (1 << 11)
457 #define NOOFGROUPS_SHIFT 12
458 #define NOOFGROUPS_MASK 0x00001000
459
460 #define MC_ARB_DRAM_TIMING 0x2774
461 #define MC_ARB_DRAM_TIMING2 0x2778
462
463 #define MC_ARB_BURST_TIME 0x2808
464 #define STATE0(x) ((x) << 0)
465 #define STATE0_MASK (0x1f << 0)
466 #define STATE0_SHIFT 0
467 #define STATE1(x) ((x) << 5)
468 #define STATE1_MASK (0x1f << 5)
469 #define STATE1_SHIFT 5
470 #define STATE2(x) ((x) << 10)
471 #define STATE2_MASK (0x1f << 10)
472 #define STATE2_SHIFT 10
473 #define STATE3(x) ((x) << 15)
474 #define STATE3_MASK (0x1f << 15)
475 #define STATE3_SHIFT 15
476
477 #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
478 #define TRAIN_DONE_D0 (1 << 30)
479 #define TRAIN_DONE_D1 (1 << 31)
480
481 #define MC_SEQ_SUP_CNTL 0x28c8
482 #define RUN_MASK (1 << 0)
483 #define MC_SEQ_SUP_PGM 0x28cc
484 #define MC_PMG_AUTO_CMD 0x28d0
485
486 #define MC_IO_PAD_CNTL_D0 0x29d0
487 #define MEM_FALL_OUT_CMD (1 << 8)
488
489 #define MC_SEQ_RAS_TIMING 0x28a0
490 #define MC_SEQ_CAS_TIMING 0x28a4
491 #define MC_SEQ_MISC_TIMING 0x28a8
492 #define MC_SEQ_MISC_TIMING2 0x28ac
493 #define MC_SEQ_PMG_TIMING 0x28b0
494 #define MC_SEQ_RD_CTL_D0 0x28b4
495 #define MC_SEQ_RD_CTL_D1 0x28b8
496 #define MC_SEQ_WR_CTL_D0 0x28bc
497 #define MC_SEQ_WR_CTL_D1 0x28c0
498
499 #define MC_SEQ_MISC0 0x2a00
500 #define MC_SEQ_MISC0_VEN_ID_SHIFT 8
501 #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
502 #define MC_SEQ_MISC0_VEN_ID_VALUE 3
503 #define MC_SEQ_MISC0_REV_ID_SHIFT 12
504 #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
505 #define MC_SEQ_MISC0_REV_ID_VALUE 1
506 #define MC_SEQ_MISC0_GDDR5_SHIFT 28
507 #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
508 #define MC_SEQ_MISC0_GDDR5_VALUE 5
509 #define MC_SEQ_MISC1 0x2a04
510 #define MC_SEQ_RESERVE_M 0x2a08
511 #define MC_PMG_CMD_EMRS 0x2a0c
512
513 #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
514 #define MC_SEQ_IO_DEBUG_DATA 0x2a48
515
516 #define MC_SEQ_MISC5 0x2a54
517 #define MC_SEQ_MISC6 0x2a58
518
519 #define MC_SEQ_MISC7 0x2a64
520
521 #define MC_SEQ_RAS_TIMING_LP 0x2a6c
522 #define MC_SEQ_CAS_TIMING_LP 0x2a70
523 #define MC_SEQ_MISC_TIMING_LP 0x2a74
524 #define MC_SEQ_MISC_TIMING2_LP 0x2a78
525 #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
526 #define MC_SEQ_WR_CTL_D1_LP 0x2a80
527 #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
528 #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
529
530 #define MC_PMG_CMD_MRS 0x2aac
531
532 #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
533 #define MC_SEQ_RD_CTL_D1_LP 0x2b20
534
535 #define MC_PMG_CMD_MRS1 0x2b44
536 #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
537 #define MC_SEQ_PMG_TIMING_LP 0x2b4c
538
539 #define MC_SEQ_WR_CTL_2 0x2b54
540 #define MC_SEQ_WR_CTL_2_LP 0x2b58
541 #define MC_PMG_CMD_MRS2 0x2b5c
542 #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
543
544 #define MCLK_PWRMGT_CNTL 0x2ba0
545 # define DLL_SPEED(x) ((x) << 0)
546 # define DLL_SPEED_MASK (0x1f << 0)
547 # define DLL_READY (1 << 6)
548 # define MC_INT_CNTL (1 << 7)
549 # define MRDCK0_PDNB (1 << 8)
550 # define MRDCK1_PDNB (1 << 9)
551 # define MRDCK0_RESET (1 << 16)
552 # define MRDCK1_RESET (1 << 17)
553 # define DLL_READY_READ (1 << 24)
554 #define DLL_CNTL 0x2ba4
555 # define MRDCK0_BYPASS (1 << 24)
556 # define MRDCK1_BYPASS (1 << 25)
557
558 #define MPLL_FUNC_CNTL 0x2bb4
559 #define BWCTRL(x) ((x) << 20)
560 #define BWCTRL_MASK (0xff << 20)
561 #define MPLL_FUNC_CNTL_1 0x2bb8
562 #define VCO_MODE(x) ((x) << 0)
563 #define VCO_MODE_MASK (3 << 0)
564 #define CLKFRAC(x) ((x) << 4)
565 #define CLKFRAC_MASK (0xfff << 4)
566 #define CLKF(x) ((x) << 16)
567 #define CLKF_MASK (0xfff << 16)
568 #define MPLL_FUNC_CNTL_2 0x2bbc
569 #define MPLL_AD_FUNC_CNTL 0x2bc0
570 #define YCLK_POST_DIV(x) ((x) << 0)
571 #define YCLK_POST_DIV_MASK (7 << 0)
572 #define MPLL_DQ_FUNC_CNTL 0x2bc4
573 #define YCLK_SEL(x) ((x) << 4)
574 #define YCLK_SEL_MASK (1 << 4)
575
576 #define MPLL_SS1 0x2bcc
577 #define CLKV(x) ((x) << 0)
578 #define CLKV_MASK (0x3ffffff << 0)
579 #define MPLL_SS2 0x2bd0
580 #define CLKS(x) ((x) << 0)
581 #define CLKS_MASK (0xfff << 0)
582
583 #define HDP_HOST_PATH_CNTL 0x2C00
584 #define HDP_NONSURFACE_BASE 0x2C04
585 #define HDP_NONSURFACE_INFO 0x2C08
586 #define HDP_NONSURFACE_SIZE 0x2C0C
587
588 #define HDP_ADDR_CONFIG 0x2F48
589 #define HDP_MISC_CNTL 0x2F4C
590 #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
591
592 #define ATC_MISC_CG 0x3350
593
594 #define IH_RB_CNTL 0x3e00
595 # define IH_RB_ENABLE (1 << 0)
596 # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
597 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
598 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
599 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
600 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
601 # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
602 #define IH_RB_BASE 0x3e04
603 #define IH_RB_RPTR 0x3e08
604 #define IH_RB_WPTR 0x3e0c
605 # define RB_OVERFLOW (1 << 0)
606 # define WPTR_OFFSET_MASK 0x3fffc
607 #define IH_RB_WPTR_ADDR_HI 0x3e10
608 #define IH_RB_WPTR_ADDR_LO 0x3e14
609 #define IH_CNTL 0x3e18
610 # define ENABLE_INTR (1 << 0)
611 # define IH_MC_SWAP(x) ((x) << 1)
612 # define IH_MC_SWAP_NONE 0
613 # define IH_MC_SWAP_16BIT 1
614 # define IH_MC_SWAP_32BIT 2
615 # define IH_MC_SWAP_64BIT 3
616 # define RPTR_REARM (1 << 4)
617 # define MC_WRREQ_CREDIT(x) ((x) << 15)
618 # define MC_WR_CLEAN_CNT(x) ((x) << 20)
619 # define MC_VMID(x) ((x) << 25)
620
621 #define CONFIG_MEMSIZE 0x5428
622
623 #define INTERRUPT_CNTL 0x5468
624 # define IH_DUMMY_RD_OVERRIDE (1 << 0)
625 # define IH_DUMMY_RD_EN (1 << 1)
626 # define IH_REQ_NONSNOOP_EN (1 << 3)
627 # define GEN_IH_INT_EN (1 << 8)
628 #define INTERRUPT_CNTL2 0x546c
629
630 #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
631
632 #define BIF_FB_EN 0x5490
633 #define FB_READ_EN (1 << 0)
634 #define FB_WRITE_EN (1 << 1)
635
636 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
637
638 #define DC_LB_MEMORY_SPLIT 0x6b0c
639 #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
640
641 #define PRIORITY_A_CNT 0x6b18
642 #define PRIORITY_MARK_MASK 0x7fff
643 #define PRIORITY_OFF (1 << 16)
644 #define PRIORITY_ALWAYS_ON (1 << 20)
645 #define PRIORITY_B_CNT 0x6b1c
646
647 #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
648 # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
649 #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
650 # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
651 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
652
653 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
654 #define VLINE_STATUS 0x6bb8
655 # define VLINE_OCCURRED (1 << 0)
656 # define VLINE_ACK (1 << 4)
657 # define VLINE_STAT (1 << 12)
658 # define VLINE_INTERRUPT (1 << 16)
659 # define VLINE_INTERRUPT_TYPE (1 << 17)
660 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
661 #define VBLANK_STATUS 0x6bbc
662 # define VBLANK_OCCURRED (1 << 0)
663 # define VBLANK_ACK (1 << 4)
664 # define VBLANK_STAT (1 << 12)
665 # define VBLANK_INTERRUPT (1 << 16)
666 # define VBLANK_INTERRUPT_TYPE (1 << 17)
667
668 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
669 #define INT_MASK 0x6b40
670 # define VBLANK_INT_MASK (1 << 0)
671 # define VLINE_INT_MASK (1 << 4)
672
673 #define DISP_INTERRUPT_STATUS 0x60f4
674 # define LB_D1_VLINE_INTERRUPT (1 << 2)
675 # define LB_D1_VBLANK_INTERRUPT (1 << 3)
676 # define DC_HPD1_INTERRUPT (1 << 17)
677 # define DC_HPD1_RX_INTERRUPT (1 << 18)
678 # define DACA_AUTODETECT_INTERRUPT (1 << 22)
679 # define DACB_AUTODETECT_INTERRUPT (1 << 23)
680 # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
681 # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
682 #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
683 # define LB_D2_VLINE_INTERRUPT (1 << 2)
684 # define LB_D2_VBLANK_INTERRUPT (1 << 3)
685 # define DC_HPD2_INTERRUPT (1 << 17)
686 # define DC_HPD2_RX_INTERRUPT (1 << 18)
687 # define DISP_TIMER_INTERRUPT (1 << 24)
688 #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
689 # define LB_D3_VLINE_INTERRUPT (1 << 2)
690 # define LB_D3_VBLANK_INTERRUPT (1 << 3)
691 # define DC_HPD3_INTERRUPT (1 << 17)
692 # define DC_HPD3_RX_INTERRUPT (1 << 18)
693 #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
694 # define LB_D4_VLINE_INTERRUPT (1 << 2)
695 # define LB_D4_VBLANK_INTERRUPT (1 << 3)
696 # define DC_HPD4_INTERRUPT (1 << 17)
697 # define DC_HPD4_RX_INTERRUPT (1 << 18)
698 #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
699 # define LB_D5_VLINE_INTERRUPT (1 << 2)
700 # define LB_D5_VBLANK_INTERRUPT (1 << 3)
701 # define DC_HPD5_INTERRUPT (1 << 17)
702 # define DC_HPD5_RX_INTERRUPT (1 << 18)
703 #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
704 # define LB_D6_VLINE_INTERRUPT (1 << 2)
705 # define LB_D6_VBLANK_INTERRUPT (1 << 3)
706 # define DC_HPD6_INTERRUPT (1 << 17)
707 # define DC_HPD6_RX_INTERRUPT (1 << 18)
708
709 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
710 #define GRPH_INT_STATUS 0x6858
711 # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
712 # define GRPH_PFLIP_INT_CLEAR (1 << 8)
713 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
714 #define GRPH_INT_CONTROL 0x685c
715 # define GRPH_PFLIP_INT_MASK (1 << 0)
716 # define GRPH_PFLIP_INT_TYPE (1 << 8)
717
718 #define DACA_AUTODETECT_INT_CONTROL 0x66c8
719
720 #define DC_HPD1_INT_STATUS 0x601c
721 #define DC_HPD2_INT_STATUS 0x6028
722 #define DC_HPD3_INT_STATUS 0x6034
723 #define DC_HPD4_INT_STATUS 0x6040
724 #define DC_HPD5_INT_STATUS 0x604c
725 #define DC_HPD6_INT_STATUS 0x6058
726 # define DC_HPDx_INT_STATUS (1 << 0)
727 # define DC_HPDx_SENSE (1 << 1)
728 # define DC_HPDx_RX_INT_STATUS (1 << 8)
729
730 #define DC_HPD1_INT_CONTROL 0x6020
731 #define DC_HPD2_INT_CONTROL 0x602c
732 #define DC_HPD3_INT_CONTROL 0x6038
733 #define DC_HPD4_INT_CONTROL 0x6044
734 #define DC_HPD5_INT_CONTROL 0x6050
735 #define DC_HPD6_INT_CONTROL 0x605c
736 # define DC_HPDx_INT_ACK (1 << 0)
737 # define DC_HPDx_INT_POLARITY (1 << 8)
738 # define DC_HPDx_INT_EN (1 << 16)
739 # define DC_HPDx_RX_INT_ACK (1 << 20)
740 # define DC_HPDx_RX_INT_EN (1 << 24)
741
742 #define DC_HPD1_CONTROL 0x6024
743 #define DC_HPD2_CONTROL 0x6030
744 #define DC_HPD3_CONTROL 0x603c
745 #define DC_HPD4_CONTROL 0x6048
746 #define DC_HPD5_CONTROL 0x6054
747 #define DC_HPD6_CONTROL 0x6060
748 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
749 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
750 # define DC_HPDx_EN (1 << 28)
751
752 #define DPG_PIPE_STUTTER_CONTROL 0x6cd4
753 # define STUTTER_ENABLE (1 << 0)
754
755 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
756 #define CRTC_STATUS_FRAME_COUNT 0x6e98
757
758 #define GRBM_CNTL 0x8000
759 #define GRBM_READ_TIMEOUT(x) ((x) << 0)
760
761 #define GRBM_STATUS2 0x8008
762 #define RLC_RQ_PENDING (1 << 0)
763 #define RLC_BUSY (1 << 8)
764 #define TC_BUSY (1 << 9)
765
766 #define GRBM_STATUS 0x8010
767 #define CMDFIFO_AVAIL_MASK 0x0000000F
768 #define RING2_RQ_PENDING (1 << 4)
769 #define SRBM_RQ_PENDING (1 << 5)
770 #define RING1_RQ_PENDING (1 << 6)
771 #define CF_RQ_PENDING (1 << 7)
772 #define PF_RQ_PENDING (1 << 8)
773 #define GDS_DMA_RQ_PENDING (1 << 9)
774 #define GRBM_EE_BUSY (1 << 10)
775 #define DB_CLEAN (1 << 12)
776 #define CB_CLEAN (1 << 13)
777 #define TA_BUSY (1 << 14)
778 #define GDS_BUSY (1 << 15)
779 #define VGT_BUSY (1 << 17)
780 #define IA_BUSY_NO_DMA (1 << 18)
781 #define IA_BUSY (1 << 19)
782 #define SX_BUSY (1 << 20)
783 #define SPI_BUSY (1 << 22)
784 #define BCI_BUSY (1 << 23)
785 #define SC_BUSY (1 << 24)
786 #define PA_BUSY (1 << 25)
787 #define DB_BUSY (1 << 26)
788 #define CP_COHERENCY_BUSY (1 << 28)
789 #define CP_BUSY (1 << 29)
790 #define CB_BUSY (1 << 30)
791 #define GUI_ACTIVE (1 << 31)
792 #define GRBM_STATUS_SE0 0x8014
793 #define GRBM_STATUS_SE1 0x8018
794 #define SE_DB_CLEAN (1 << 1)
795 #define SE_CB_CLEAN (1 << 2)
796 #define SE_BCI_BUSY (1 << 22)
797 #define SE_VGT_BUSY (1 << 23)
798 #define SE_PA_BUSY (1 << 24)
799 #define SE_TA_BUSY (1 << 25)
800 #define SE_SX_BUSY (1 << 26)
801 #define SE_SPI_BUSY (1 << 27)
802 #define SE_SC_BUSY (1 << 29)
803 #define SE_DB_BUSY (1 << 30)
804 #define SE_CB_BUSY (1 << 31)
805
806 #define GRBM_SOFT_RESET 0x8020
807 #define SOFT_RESET_CP (1 << 0)
808 #define SOFT_RESET_CB (1 << 1)
809 #define SOFT_RESET_RLC (1 << 2)
810 #define SOFT_RESET_DB (1 << 3)
811 #define SOFT_RESET_GDS (1 << 4)
812 #define SOFT_RESET_PA (1 << 5)
813 #define SOFT_RESET_SC (1 << 6)
814 #define SOFT_RESET_BCI (1 << 7)
815 #define SOFT_RESET_SPI (1 << 8)
816 #define SOFT_RESET_SX (1 << 10)
817 #define SOFT_RESET_TC (1 << 11)
818 #define SOFT_RESET_TA (1 << 12)
819 #define SOFT_RESET_VGT (1 << 14)
820 #define SOFT_RESET_IA (1 << 15)
821
822 #define GRBM_GFX_INDEX 0x802C
823 #define INSTANCE_INDEX(x) ((x) << 0)
824 #define SH_INDEX(x) ((x) << 8)
825 #define SE_INDEX(x) ((x) << 16)
826 #define SH_BROADCAST_WRITES (1 << 29)
827 #define INSTANCE_BROADCAST_WRITES (1 << 30)
828 #define SE_BROADCAST_WRITES (1 << 31)
829
830 #define GRBM_INT_CNTL 0x8060
831 # define RDERR_INT_ENABLE (1 << 0)
832 # define GUI_IDLE_INT_ENABLE (1 << 19)
833
834 #define CP_STRMOUT_CNTL 0x84FC
835 #define SCRATCH_REG0 0x8500
836 #define SCRATCH_REG1 0x8504
837 #define SCRATCH_REG2 0x8508
838 #define SCRATCH_REG3 0x850C
839 #define SCRATCH_REG4 0x8510
840 #define SCRATCH_REG5 0x8514
841 #define SCRATCH_REG6 0x8518
842 #define SCRATCH_REG7 0x851C
843
844 #define SCRATCH_UMSK 0x8540
845 #define SCRATCH_ADDR 0x8544
846
847 #define CP_SEM_WAIT_TIMER 0x85BC
848
849 #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
850
851 #define CP_ME_CNTL 0x86D8
852 #define CP_CE_HALT (1 << 24)
853 #define CP_PFP_HALT (1 << 26)
854 #define CP_ME_HALT (1 << 28)
855
856 #define CP_COHER_CNTL2 0x85E8
857
858 #define CP_RB2_RPTR 0x86f8
859 #define CP_RB1_RPTR 0x86fc
860 #define CP_RB0_RPTR 0x8700
861 #define CP_RB_WPTR_DELAY 0x8704
862
863 #define CP_QUEUE_THRESHOLDS 0x8760
864 #define ROQ_IB1_START(x) ((x) << 0)
865 #define ROQ_IB2_START(x) ((x) << 8)
866 #define CP_MEQ_THRESHOLDS 0x8764
867 #define MEQ1_START(x) ((x) << 0)
868 #define MEQ2_START(x) ((x) << 8)
869
870 #define CP_PERFMON_CNTL 0x87FC
871
872 #define VGT_VTX_VECT_EJECT_REG 0x88B0
873
874 #define VGT_CACHE_INVALIDATION 0x88C4
875 #define CACHE_INVALIDATION(x) ((x) << 0)
876 #define VC_ONLY 0
877 #define TC_ONLY 1
878 #define VC_AND_TC 2
879 #define AUTO_INVLD_EN(x) ((x) << 6)
880 #define NO_AUTO 0
881 #define ES_AUTO 1
882 #define GS_AUTO 2
883 #define ES_AND_GS_AUTO 3
884 #define VGT_ESGS_RING_SIZE 0x88C8
885 #define VGT_GSVS_RING_SIZE 0x88CC
886
887 #define VGT_GS_VERTEX_REUSE 0x88D4
888
889 #define VGT_PRIMITIVE_TYPE 0x8958
890 #define VGT_INDEX_TYPE 0x895C
891
892 #define VGT_NUM_INDICES 0x8970
893 #define VGT_NUM_INSTANCES 0x8974
894
895 #define VGT_TF_RING_SIZE 0x8988
896
897 #define VGT_HS_OFFCHIP_PARAM 0x89B0
898
899 #define VGT_TF_MEMORY_BASE 0x89B8
900
901 #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
902 #define INACTIVE_CUS_MASK 0xFFFF0000
903 #define INACTIVE_CUS_SHIFT 16
904 #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
905
906 #define PA_CL_ENHANCE 0x8A14
907 #define CLIP_VTX_REORDER_ENA (1 << 0)
908 #define NUM_CLIP_SEQ(x) ((x) << 1)
909
910 #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
911
912 #define PA_SC_LINE_STIPPLE_STATE 0x8B10
913
914 #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
915 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
916 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
917
918 #define PA_SC_FIFO_SIZE 0x8BCC
919 #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
920 #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
921 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
922 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
923
924 #define PA_SC_ENHANCE 0x8BF0
925
926 #define SQ_CONFIG 0x8C00
927
928 #define SQC_CACHES 0x8C08
929
930 #define SQ_POWER_THROTTLE 0x8e58
931 #define MIN_POWER(x) ((x) << 0)
932 #define MIN_POWER_MASK (0x3fff << 0)
933 #define MIN_POWER_SHIFT 0
934 #define MAX_POWER(x) ((x) << 16)
935 #define MAX_POWER_MASK (0x3fff << 16)
936 #define MAX_POWER_SHIFT 0
937 #define SQ_POWER_THROTTLE2 0x8e5c
938 #define MAX_POWER_DELTA(x) ((x) << 0)
939 #define MAX_POWER_DELTA_MASK (0x3fff << 0)
940 #define MAX_POWER_DELTA_SHIFT 0
941 #define STI_SIZE(x) ((x) << 16)
942 #define STI_SIZE_MASK (0x3ff << 16)
943 #define STI_SIZE_SHIFT 16
944 #define LTI_RATIO(x) ((x) << 27)
945 #define LTI_RATIO_MASK (0xf << 27)
946 #define LTI_RATIO_SHIFT 27
947
948 #define SX_DEBUG_1 0x9060
949
950 #define SPI_STATIC_THREAD_MGMT_1 0x90E0
951 #define SPI_STATIC_THREAD_MGMT_2 0x90E4
952 #define SPI_STATIC_THREAD_MGMT_3 0x90E8
953 #define SPI_PS_MAX_WAVE_ID 0x90EC
954
955 #define SPI_CONFIG_CNTL 0x9100
956
957 #define SPI_CONFIG_CNTL_1 0x913C
958 #define VTX_DONE_DELAY(x) ((x) << 0)
959 #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
960
961 #define CGTS_TCC_DISABLE 0x9148
962 #define CGTS_USER_TCC_DISABLE 0x914C
963 #define TCC_DISABLE_MASK 0xFFFF0000
964 #define TCC_DISABLE_SHIFT 16
965 #define CGTS_SM_CTRL_REG 0x9150
966 #define OVERRIDE (1 << 21)
967 #define LS_OVERRIDE (1 << 22)
968
969 #define SPI_LB_CU_MASK 0x9354
970
971 #define TA_CNTL_AUX 0x9508
972
973 #define CC_RB_BACKEND_DISABLE 0x98F4
974 #define BACKEND_DISABLE(x) ((x) << 16)
975 #define GB_ADDR_CONFIG 0x98F8
976 #define NUM_PIPES(x) ((x) << 0)
977 #define NUM_PIPES_MASK 0x00000007
978 #define NUM_PIPES_SHIFT 0
979 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
980 #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
981 #define PIPE_INTERLEAVE_SIZE_SHIFT 4
982 #define NUM_SHADER_ENGINES(x) ((x) << 12)
983 #define NUM_SHADER_ENGINES_MASK 0x00003000
984 #define NUM_SHADER_ENGINES_SHIFT 12
985 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
986 #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
987 #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
988 #define NUM_GPUS(x) ((x) << 20)
989 #define NUM_GPUS_MASK 0x00700000
990 #define NUM_GPUS_SHIFT 20
991 #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
992 #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
993 #define MULTI_GPU_TILE_SIZE_SHIFT 24
994 #define ROW_SIZE(x) ((x) << 28)
995 #define ROW_SIZE_MASK 0x30000000
996 #define ROW_SIZE_SHIFT 28
997
998 #define GB_TILE_MODE0 0x9910
999 # define MICRO_TILE_MODE(x) ((x) << 0)
1000 # define ADDR_SURF_DISPLAY_MICRO_TILING 0
1001 # define ADDR_SURF_THIN_MICRO_TILING 1
1002 # define ADDR_SURF_DEPTH_MICRO_TILING 2
1003 # define ARRAY_MODE(x) ((x) << 2)
1004 # define ARRAY_LINEAR_GENERAL 0
1005 # define ARRAY_LINEAR_ALIGNED 1
1006 # define ARRAY_1D_TILED_THIN1 2
1007 # define ARRAY_2D_TILED_THIN1 4
1008 # define PIPE_CONFIG(x) ((x) << 6)
1009 # define ADDR_SURF_P2 0
1010 # define ADDR_SURF_P4_8x16 4
1011 # define ADDR_SURF_P4_16x16 5
1012 # define ADDR_SURF_P4_16x32 6
1013 # define ADDR_SURF_P4_32x32 7
1014 # define ADDR_SURF_P8_16x16_8x16 8
1015 # define ADDR_SURF_P8_16x32_8x16 9
1016 # define ADDR_SURF_P8_32x32_8x16 10
1017 # define ADDR_SURF_P8_16x32_16x16 11
1018 # define ADDR_SURF_P8_32x32_16x16 12
1019 # define ADDR_SURF_P8_32x32_16x32 13
1020 # define ADDR_SURF_P8_32x64_32x32 14
1021 # define TILE_SPLIT(x) ((x) << 11)
1022 # define ADDR_SURF_TILE_SPLIT_64B 0
1023 # define ADDR_SURF_TILE_SPLIT_128B 1
1024 # define ADDR_SURF_TILE_SPLIT_256B 2
1025 # define ADDR_SURF_TILE_SPLIT_512B 3
1026 # define ADDR_SURF_TILE_SPLIT_1KB 4
1027 # define ADDR_SURF_TILE_SPLIT_2KB 5
1028 # define ADDR_SURF_TILE_SPLIT_4KB 6
1029 # define BANK_WIDTH(x) ((x) << 14)
1030 # define ADDR_SURF_BANK_WIDTH_1 0
1031 # define ADDR_SURF_BANK_WIDTH_2 1
1032 # define ADDR_SURF_BANK_WIDTH_4 2
1033 # define ADDR_SURF_BANK_WIDTH_8 3
1034 # define BANK_HEIGHT(x) ((x) << 16)
1035 # define ADDR_SURF_BANK_HEIGHT_1 0
1036 # define ADDR_SURF_BANK_HEIGHT_2 1
1037 # define ADDR_SURF_BANK_HEIGHT_4 2
1038 # define ADDR_SURF_BANK_HEIGHT_8 3
1039 # define MACRO_TILE_ASPECT(x) ((x) << 18)
1040 # define ADDR_SURF_MACRO_ASPECT_1 0
1041 # define ADDR_SURF_MACRO_ASPECT_2 1
1042 # define ADDR_SURF_MACRO_ASPECT_4 2
1043 # define ADDR_SURF_MACRO_ASPECT_8 3
1044 # define NUM_BANKS(x) ((x) << 20)
1045 # define ADDR_SURF_2_BANK 0
1046 # define ADDR_SURF_4_BANK 1
1047 # define ADDR_SURF_8_BANK 2
1048 # define ADDR_SURF_16_BANK 3
1049
1050 #define CB_PERFCOUNTER0_SELECT0 0x9a20
1051 #define CB_PERFCOUNTER0_SELECT1 0x9a24
1052 #define CB_PERFCOUNTER1_SELECT0 0x9a28
1053 #define CB_PERFCOUNTER1_SELECT1 0x9a2c
1054 #define CB_PERFCOUNTER2_SELECT0 0x9a30
1055 #define CB_PERFCOUNTER2_SELECT1 0x9a34
1056 #define CB_PERFCOUNTER3_SELECT0 0x9a38
1057 #define CB_PERFCOUNTER3_SELECT1 0x9a3c
1058
1059 #define CB_CGTT_SCLK_CTRL 0x9a60
1060
1061 #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
1062 #define BACKEND_DISABLE_MASK 0x00FF0000
1063 #define BACKEND_DISABLE_SHIFT 16
1064
1065 #define TCP_CHAN_STEER_LO 0xac0c
1066 #define TCP_CHAN_STEER_HI 0xac10
1067
1068 #define CP_RB0_BASE 0xC100
1069 #define CP_RB0_CNTL 0xC104
1070 #define RB_BUFSZ(x) ((x) << 0)
1071 #define RB_BLKSZ(x) ((x) << 8)
1072 #define BUF_SWAP_32BIT (2 << 16)
1073 #define RB_NO_UPDATE (1 << 27)
1074 #define RB_RPTR_WR_ENA (1 << 31)
1075
1076 #define CP_RB0_RPTR_ADDR 0xC10C
1077 #define CP_RB0_RPTR_ADDR_HI 0xC110
1078 #define CP_RB0_WPTR 0xC114
1079
1080 #define CP_PFP_UCODE_ADDR 0xC150
1081 #define CP_PFP_UCODE_DATA 0xC154
1082 #define CP_ME_RAM_RADDR 0xC158
1083 #define CP_ME_RAM_WADDR 0xC15C
1084 #define CP_ME_RAM_DATA 0xC160
1085
1086 #define CP_CE_UCODE_ADDR 0xC168
1087 #define CP_CE_UCODE_DATA 0xC16C
1088
1089 #define CP_RB1_BASE 0xC180
1090 #define CP_RB1_CNTL 0xC184
1091 #define CP_RB1_RPTR_ADDR 0xC188
1092 #define CP_RB1_RPTR_ADDR_HI 0xC18C
1093 #define CP_RB1_WPTR 0xC190
1094 #define CP_RB2_BASE 0xC194
1095 #define CP_RB2_CNTL 0xC198
1096 #define CP_RB2_RPTR_ADDR 0xC19C
1097 #define CP_RB2_RPTR_ADDR_HI 0xC1A0
1098 #define CP_RB2_WPTR 0xC1A4
1099 #define CP_INT_CNTL_RING0 0xC1A8
1100 #define CP_INT_CNTL_RING1 0xC1AC
1101 #define CP_INT_CNTL_RING2 0xC1B0
1102 # define CNTX_BUSY_INT_ENABLE (1 << 19)
1103 # define CNTX_EMPTY_INT_ENABLE (1 << 20)
1104 # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
1105 # define TIME_STAMP_INT_ENABLE (1 << 26)
1106 # define CP_RINGID2_INT_ENABLE (1 << 29)
1107 # define CP_RINGID1_INT_ENABLE (1 << 30)
1108 # define CP_RINGID0_INT_ENABLE (1 << 31)
1109 #define CP_INT_STATUS_RING0 0xC1B4
1110 #define CP_INT_STATUS_RING1 0xC1B8
1111 #define CP_INT_STATUS_RING2 0xC1BC
1112 # define WAIT_MEM_SEM_INT_STAT (1 << 21)
1113 # define TIME_STAMP_INT_STAT (1 << 26)
1114 # define CP_RINGID2_INT_STAT (1 << 29)
1115 # define CP_RINGID1_INT_STAT (1 << 30)
1116 # define CP_RINGID0_INT_STAT (1 << 31)
1117
1118 #define CP_MEM_SLP_CNTL 0xC1E4
1119 # define CP_MEM_LS_EN (1 << 0)
1120
1121 #define CP_DEBUG 0xC1FC
1122
1123 #define RLC_CNTL 0xC300
1124 # define RLC_ENABLE (1 << 0)
1125 #define RLC_RL_BASE 0xC304
1126 #define RLC_RL_SIZE 0xC308
1127 #define RLC_LB_CNTL 0xC30C
1128 # define LOAD_BALANCE_ENABLE (1 << 0)
1129 #define RLC_SAVE_AND_RESTORE_BASE 0xC310
1130 #define RLC_LB_CNTR_MAX 0xC314
1131 #define RLC_LB_CNTR_INIT 0xC318
1132
1133 #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
1134
1135 #define RLC_UCODE_ADDR 0xC32C
1136 #define RLC_UCODE_DATA 0xC330
1137
1138 #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
1139 #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
1140 #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
1141 #define RLC_MC_CNTL 0xC344
1142 #define RLC_UCODE_CNTL 0xC348
1143 #define RLC_STAT 0xC34C
1144 # define RLC_BUSY_STATUS (1 << 0)
1145 # define GFX_POWER_STATUS (1 << 1)
1146 # define GFX_CLOCK_STATUS (1 << 2)
1147 # define GFX_LS_STATUS (1 << 3)
1148
1149 #define RLC_PG_CNTL 0xC35C
1150 # define GFX_PG_ENABLE (1 << 0)
1151 # define GFX_PG_SRC (1 << 1)
1152
1153 #define RLC_CGTT_MGCG_OVERRIDE 0xC400
1154 #define RLC_CGCG_CGLS_CTRL 0xC404
1155 # define CGCG_EN (1 << 0)
1156 # define CGLS_EN (1 << 1)
1157
1158 #define RLC_TTOP_D 0xC414
1159 # define RLC_PUD(x) ((x) << 0)
1160 # define RLC_PUD_MASK (0xff << 0)
1161 # define RLC_PDD(x) ((x) << 8)
1162 # define RLC_PDD_MASK (0xff << 8)
1163 # define RLC_TTPD(x) ((x) << 16)
1164 # define RLC_TTPD_MASK (0xff << 16)
1165 # define RLC_MSD(x) ((x) << 24)
1166 # define RLC_MSD_MASK (0xff << 24)
1167
1168 #define RLC_LB_INIT_CU_MASK 0xC41C
1169
1170 #define RLC_PG_AO_CU_MASK 0xC42C
1171 #define RLC_MAX_PG_CU 0xC430
1172 # define MAX_PU_CU(x) ((x) << 0)
1173 # define MAX_PU_CU_MASK (0xff << 0)
1174 #define RLC_AUTO_PG_CTRL 0xC434
1175 # define AUTO_PG_EN (1 << 0)
1176 # define GRBM_REG_SGIT(x) ((x) << 3)
1177 # define GRBM_REG_SGIT_MASK (0xffff << 3)
1178 # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19)
1179 # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19)
1180
1181 #define RLC_SERDES_WR_MASTER_MASK_0 0xC454
1182 #define RLC_SERDES_WR_MASTER_MASK_1 0xC458
1183 #define RLC_SERDES_WR_CTRL 0xC45C
1184
1185 #define RLC_SERDES_MASTER_BUSY_0 0xC464
1186 #define RLC_SERDES_MASTER_BUSY_1 0xC468
1187
1188 #define RLC_GCPM_GENERAL_3 0xC478
1189
1190 #define DB_RENDER_CONTROL 0x28000
1191
1192 #define DB_DEPTH_INFO 0x2803c
1193
1194 #define PA_SC_RASTER_CONFIG 0x28350
1195 # define RASTER_CONFIG_RB_MAP_0 0
1196 # define RASTER_CONFIG_RB_MAP_1 1
1197 # define RASTER_CONFIG_RB_MAP_2 2
1198 # define RASTER_CONFIG_RB_MAP_3 3
1199
1200 #define VGT_EVENT_INITIATOR 0x28a90
1201 # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
1202 # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
1203 # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
1204 # define CACHE_FLUSH_TS (4 << 0)
1205 # define CACHE_FLUSH (6 << 0)
1206 # define CS_PARTIAL_FLUSH (7 << 0)
1207 # define VGT_STREAMOUT_RESET (10 << 0)
1208 # define END_OF_PIPE_INCR_DE (11 << 0)
1209 # define END_OF_PIPE_IB_END (12 << 0)
1210 # define RST_PIX_CNT (13 << 0)
1211 # define VS_PARTIAL_FLUSH (15 << 0)
1212 # define PS_PARTIAL_FLUSH (16 << 0)
1213 # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
1214 # define ZPASS_DONE (21 << 0)
1215 # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
1216 # define PERFCOUNTER_START (23 << 0)
1217 # define PERFCOUNTER_STOP (24 << 0)
1218 # define PIPELINESTAT_START (25 << 0)
1219 # define PIPELINESTAT_STOP (26 << 0)
1220 # define PERFCOUNTER_SAMPLE (27 << 0)
1221 # define SAMPLE_PIPELINESTAT (30 << 0)
1222 # define SAMPLE_STREAMOUTSTATS (32 << 0)
1223 # define RESET_VTX_CNT (33 << 0)
1224 # define VGT_FLUSH (36 << 0)
1225 # define BOTTOM_OF_PIPE_TS (40 << 0)
1226 # define DB_CACHE_FLUSH_AND_INV (42 << 0)
1227 # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
1228 # define FLUSH_AND_INV_DB_META (44 << 0)
1229 # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
1230 # define FLUSH_AND_INV_CB_META (46 << 0)
1231 # define CS_DONE (47 << 0)
1232 # define PS_DONE (48 << 0)
1233 # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
1234 # define THREAD_TRACE_START (51 << 0)
1235 # define THREAD_TRACE_STOP (52 << 0)
1236 # define THREAD_TRACE_FLUSH (54 << 0)
1237 # define THREAD_TRACE_FINISH (55 << 0)
1238
1239 /* PIF PHY0 registers idx/data 0x8/0xc */
1240 #define PB0_PIF_CNTL 0x10
1241 # define LS2_EXIT_TIME(x) ((x) << 17)
1242 # define LS2_EXIT_TIME_MASK (0x7 << 17)
1243 # define LS2_EXIT_TIME_SHIFT 17
1244 #define PB0_PIF_PAIRING 0x11
1245 # define MULTI_PIF (1 << 25)
1246 #define PB0_PIF_PWRDOWN_0 0x12
1247 # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
1248 # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
1249 # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
1250 # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
1251 # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
1252 # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
1253 # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
1254 # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
1255 # define PLL_RAMP_UP_TIME_0_SHIFT 24
1256 #define PB0_PIF_PWRDOWN_1 0x13
1257 # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
1258 # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
1259 # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
1260 # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
1261 # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
1262 # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
1263 # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
1264 # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
1265 # define PLL_RAMP_UP_TIME_1_SHIFT 24
1266
1267 #define PB0_PIF_PWRDOWN_2 0x17
1268 # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7)
1269 # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7)
1270 # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7
1271 # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10)
1272 # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10)
1273 # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10
1274 # define PLL_RAMP_UP_TIME_2(x) ((x) << 24)
1275 # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24)
1276 # define PLL_RAMP_UP_TIME_2_SHIFT 24
1277 #define PB0_PIF_PWRDOWN_3 0x18
1278 # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7)
1279 # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7)
1280 # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7
1281 # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10)
1282 # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10)
1283 # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10
1284 # define PLL_RAMP_UP_TIME_3(x) ((x) << 24)
1285 # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24)
1286 # define PLL_RAMP_UP_TIME_3_SHIFT 24
1287 /* PIF PHY1 registers idx/data 0x10/0x14 */
1288 #define PB1_PIF_CNTL 0x10
1289 #define PB1_PIF_PAIRING 0x11
1290 #define PB1_PIF_PWRDOWN_0 0x12
1291 #define PB1_PIF_PWRDOWN_1 0x13
1292
1293 #define PB1_PIF_PWRDOWN_2 0x17
1294 #define PB1_PIF_PWRDOWN_3 0x18
1295 /* PCIE registers idx/data 0x30/0x34 */
1296 #define PCIE_CNTL2 0x1c /* PCIE */
1297 # define SLV_MEM_LS_EN (1 << 16)
1298 # define MST_MEM_LS_EN (1 << 18)
1299 # define REPLAY_MEM_LS_EN (1 << 19)
1300 #define PCIE_LC_STATUS1 0x28 /* PCIE */
1301 # define LC_REVERSE_RCVR (1 << 0)
1302 # define LC_REVERSE_XMIT (1 << 1)
1303 # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
1304 # define LC_OPERATING_LINK_WIDTH_SHIFT 2
1305 # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
1306 # define LC_DETECTED_LINK_WIDTH_SHIFT 5
1307
1308 #define PCIE_P_CNTL 0x40 /* PCIE */
1309 # define P_IGNORE_EDB_ERR (1 << 6)
1310
1311 /* PCIE PORT registers idx/data 0x38/0x3c */
1312 #define PCIE_LC_CNTL 0xa0
1313 # define LC_L0S_INACTIVITY(x) ((x) << 8)
1314 # define LC_L0S_INACTIVITY_MASK (0xf << 8)
1315 # define LC_L0S_INACTIVITY_SHIFT 8
1316 # define LC_L1_INACTIVITY(x) ((x) << 12)
1317 # define LC_L1_INACTIVITY_MASK (0xf << 12)
1318 # define LC_L1_INACTIVITY_SHIFT 12
1319 # define LC_PMI_TO_L1_DIS (1 << 16)
1320 # define LC_ASPM_TO_L1_DIS (1 << 24)
1321 #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
1322 # define LC_LINK_WIDTH_SHIFT 0
1323 # define LC_LINK_WIDTH_MASK 0x7
1324 # define LC_LINK_WIDTH_X0 0
1325 # define LC_LINK_WIDTH_X1 1
1326 # define LC_LINK_WIDTH_X2 2
1327 # define LC_LINK_WIDTH_X4 3
1328 # define LC_LINK_WIDTH_X8 4
1329 # define LC_LINK_WIDTH_X16 6
1330 # define LC_LINK_WIDTH_RD_SHIFT 4
1331 # define LC_LINK_WIDTH_RD_MASK 0x70
1332 # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
1333 # define LC_RECONFIG_NOW (1 << 8)
1334 # define LC_RENEGOTIATION_SUPPORT (1 << 9)
1335 # define LC_RENEGOTIATE_EN (1 << 10)
1336 # define LC_SHORT_RECONFIG_EN (1 << 11)
1337 # define LC_UPCONFIGURE_SUPPORT (1 << 12)
1338 # define LC_UPCONFIGURE_DIS (1 << 13)
1339 # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
1340 # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
1341 # define LC_DYN_LANES_PWR_STATE_SHIFT 21
1342 #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */
1343 # define LC_XMIT_N_FTS(x) ((x) << 0)
1344 # define LC_XMIT_N_FTS_MASK (0xff << 0)
1345 # define LC_XMIT_N_FTS_SHIFT 0
1346 # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
1347 # define LC_N_FTS_MASK (0xff << 24)
1348 #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
1349 # define LC_GEN2_EN_STRAP (1 << 0)
1350 # define LC_GEN3_EN_STRAP (1 << 1)
1351 # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
1352 # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
1353 # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
1354 # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
1355 # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
1356 # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
1357 # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
1358 # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
1359 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
1360 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
1361 # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
1362 # define LC_CURRENT_DATA_RATE_SHIFT 13
1363 # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
1364 # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
1365 # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
1366 # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
1367 # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
1368
1369 #define PCIE_LC_CNTL2 0xb1
1370 # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
1371 # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
1372
1373 #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */
1374 # define LC_GO_TO_RECOVERY (1 << 30)
1375 #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */
1376 # define LC_REDO_EQ (1 << 5)
1377 # define LC_SET_QUIESCE (1 << 13)
1378
1379 /*
1380 * UVD
1381 */
1382 #define UVD_UDEC_ADDR_CONFIG 0xEF4C
1383 #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
1384 #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
1385 #define UVD_RBC_RB_RPTR 0xF690
1386 #define UVD_RBC_RB_WPTR 0xF694
1387
1388 #define UVD_CGC_CTRL 0xF4B0
1389 # define DCM (1 << 0)
1390 # define CG_DT(x) ((x) << 2)
1391 # define CG_DT_MASK (0xf << 2)
1392 # define CLK_OD(x) ((x) << 6)
1393 # define CLK_OD_MASK (0x1f << 6)
1394
1395 /* UVD CTX indirect */
1396 #define UVD_CGC_MEM_CTRL 0xC0
1397 #define UVD_CGC_CTRL2 0xC1
1398 # define DYN_OR_EN (1 << 0)
1399 # define DYN_RR_EN (1 << 1)
1400 # define G_DIV_ID(x) ((x) << 2)
1401 # define G_DIV_ID_MASK (0x7 << 2)
1402
1403 /*
1404 * PM4
1405 */
1406 #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
1407 (((reg) >> 2) & 0xFFFF) | \
1408 ((n) & 0x3FFF) << 16)
1409 #define CP_PACKET2 0x80000000
1410 #define PACKET2_PAD_SHIFT 0
1411 #define PACKET2_PAD_MASK (0x3fffffff << 0)
1412
1413 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1414
1415 #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
1416 (((op) & 0xFF) << 8) | \
1417 ((n) & 0x3FFF) << 16)
1418
1419 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1420
1421 /* Packet 3 types */
1422 #define PACKET3_NOP 0x10
1423 #define PACKET3_SET_BASE 0x11
1424 #define PACKET3_BASE_INDEX(x) ((x) << 0)
1425 #define GDS_PARTITION_BASE 2
1426 #define CE_PARTITION_BASE 3
1427 #define PACKET3_CLEAR_STATE 0x12
1428 #define PACKET3_INDEX_BUFFER_SIZE 0x13
1429 #define PACKET3_DISPATCH_DIRECT 0x15
1430 #define PACKET3_DISPATCH_INDIRECT 0x16
1431 #define PACKET3_ALLOC_GDS 0x1B
1432 #define PACKET3_WRITE_GDS_RAM 0x1C
1433 #define PACKET3_ATOMIC_GDS 0x1D
1434 #define PACKET3_ATOMIC 0x1E
1435 #define PACKET3_OCCLUSION_QUERY 0x1F
1436 #define PACKET3_SET_PREDICATION 0x20
1437 #define PACKET3_REG_RMW 0x21
1438 #define PACKET3_COND_EXEC 0x22
1439 #define PACKET3_PRED_EXEC 0x23
1440 #define PACKET3_DRAW_INDIRECT 0x24
1441 #define PACKET3_DRAW_INDEX_INDIRECT 0x25
1442 #define PACKET3_INDEX_BASE 0x26
1443 #define PACKET3_DRAW_INDEX_2 0x27
1444 #define PACKET3_CONTEXT_CONTROL 0x28
1445 #define PACKET3_INDEX_TYPE 0x2A
1446 #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1447 #define PACKET3_DRAW_INDEX_AUTO 0x2D
1448 #define PACKET3_DRAW_INDEX_IMMD 0x2E
1449 #define PACKET3_NUM_INSTANCES 0x2F
1450 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1451 #define PACKET3_INDIRECT_BUFFER_CONST 0x31
1452 #define PACKET3_INDIRECT_BUFFER 0x32
1453 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1454 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1455 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
1456 #define PACKET3_WRITE_DATA 0x37
1457 #define WRITE_DATA_DST_SEL(x) ((x) << 8)
1458 /* 0 - register
1459 * 1 - memory (sync - via GRBM)
1460 * 2 - tc/l2
1461 * 3 - gds
1462 * 4 - reserved
1463 * 5 - memory (async - direct)
1464 */
1465 #define WR_ONE_ADDR (1 << 16)
1466 #define WR_CONFIRM (1 << 20)
1467 #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1468 /* 0 - me
1469 * 1 - pfp
1470 * 2 - ce
1471 */
1472 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1473 #define PACKET3_MEM_SEMAPHORE 0x39
1474 #define PACKET3_MPEG_INDEX 0x3A
1475 #define PACKET3_COPY_DW 0x3B
1476 #define PACKET3_WAIT_REG_MEM 0x3C
1477 #define PACKET3_MEM_WRITE 0x3D
1478 #define PACKET3_COPY_DATA 0x40
1479 #define PACKET3_CP_DMA 0x41
1480 /* 1. header
1481 * 2. SRC_ADDR_LO or DATA [31:0]
1482 * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
1483 * SRC_ADDR_HI [7:0]
1484 * 4. DST_ADDR_LO [31:0]
1485 * 5. DST_ADDR_HI [7:0]
1486 * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
1487 */
1488 # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
1489 /* 0 - SRC_ADDR
1490 * 1 - GDS
1491 */
1492 # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
1493 /* 0 - ME
1494 * 1 - PFP
1495 */
1496 # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
1497 /* 0 - SRC_ADDR
1498 * 1 - GDS
1499 * 2 - DATA
1500 */
1501 # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
1502 /* COMMAND */
1503 # define PACKET3_CP_DMA_DIS_WC (1 << 21)
1504 # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
1505 /* 0 - none
1506 * 1 - 8 in 16
1507 * 2 - 8 in 32
1508 * 3 - 8 in 64
1509 */
1510 # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1511 /* 0 - none
1512 * 1 - 8 in 16
1513 * 2 - 8 in 32
1514 * 3 - 8 in 64
1515 */
1516 # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
1517 /* 0 - memory
1518 * 1 - register
1519 */
1520 # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
1521 /* 0 - memory
1522 * 1 - register
1523 */
1524 # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
1525 # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
1526 # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
1527 #define PACKET3_PFP_SYNC_ME 0x42
1528 #define PACKET3_SURFACE_SYNC 0x43
1529 # define PACKET3_DEST_BASE_0_ENA (1 << 0)
1530 # define PACKET3_DEST_BASE_1_ENA (1 << 1)
1531 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1532 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1533 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1534 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1535 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1536 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1537 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1538 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1539 # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1540 # define PACKET3_DEST_BASE_2_ENA (1 << 19)
1541 # define PACKET3_DEST_BASE_3_ENA (1 << 21)
1542 # define PACKET3_TCL1_ACTION_ENA (1 << 22)
1543 # define PACKET3_TC_ACTION_ENA (1 << 23)
1544 # define PACKET3_CB_ACTION_ENA (1 << 25)
1545 # define PACKET3_DB_ACTION_ENA (1 << 26)
1546 # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1547 # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1548 #define PACKET3_ME_INITIALIZE 0x44
1549 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1550 #define PACKET3_COND_WRITE 0x45
1551 #define PACKET3_EVENT_WRITE 0x46
1552 #define EVENT_TYPE(x) ((x) << 0)
1553 #define EVENT_INDEX(x) ((x) << 8)
1554 /* 0 - any non-TS event
1555 * 1 - ZPASS_DONE
1556 * 2 - SAMPLE_PIPELINESTAT
1557 * 3 - SAMPLE_STREAMOUTSTAT*
1558 * 4 - *S_PARTIAL_FLUSH
1559 * 5 - EOP events
1560 * 6 - EOS events
1561 * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
1562 */
1563 #define INV_L2 (1 << 20)
1564 /* INV TC L2 cache when EVENT_INDEX = 7 */
1565 #define PACKET3_EVENT_WRITE_EOP 0x47
1566 #define DATA_SEL(x) ((x) << 29)
1567 /* 0 - discard
1568 * 1 - send low 32bit data
1569 * 2 - send 64bit data
1570 * 3 - send 64bit counter value
1571 */
1572 #define INT_SEL(x) ((x) << 24)
1573 /* 0 - none
1574 * 1 - interrupt only (DATA_SEL = 0)
1575 * 2 - interrupt when data write is confirmed
1576 */
1577 #define PACKET3_EVENT_WRITE_EOS 0x48
1578 #define PACKET3_PREAMBLE_CNTL 0x4A
1579 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1580 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1581 #define PACKET3_ONE_REG_WRITE 0x57
1582 #define PACKET3_LOAD_CONFIG_REG 0x5F
1583 #define PACKET3_LOAD_CONTEXT_REG 0x60
1584 #define PACKET3_LOAD_SH_REG 0x61
1585 #define PACKET3_SET_CONFIG_REG 0x68
1586 #define PACKET3_SET_CONFIG_REG_START 0x00008000
1587 #define PACKET3_SET_CONFIG_REG_END 0x0000b000
1588 #define PACKET3_SET_CONTEXT_REG 0x69
1589 #define PACKET3_SET_CONTEXT_REG_START 0x00028000
1590 #define PACKET3_SET_CONTEXT_REG_END 0x00029000
1591 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1592 #define PACKET3_SET_RESOURCE_INDIRECT 0x74
1593 #define PACKET3_SET_SH_REG 0x76
1594 #define PACKET3_SET_SH_REG_START 0x0000b000
1595 #define PACKET3_SET_SH_REG_END 0x0000c000
1596 #define PACKET3_SET_SH_REG_OFFSET 0x77
1597 #define PACKET3_ME_WRITE 0x7A
1598 #define PACKET3_SCRATCH_RAM_WRITE 0x7D
1599 #define PACKET3_SCRATCH_RAM_READ 0x7E
1600 #define PACKET3_CE_WRITE 0x7F
1601 #define PACKET3_LOAD_CONST_RAM 0x80
1602 #define PACKET3_WRITE_CONST_RAM 0x81
1603 #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
1604 #define PACKET3_DUMP_CONST_RAM 0x83
1605 #define PACKET3_INCREMENT_CE_COUNTER 0x84
1606 #define PACKET3_INCREMENT_DE_COUNTER 0x85
1607 #define PACKET3_WAIT_ON_CE_COUNTER 0x86
1608 #define PACKET3_WAIT_ON_DE_COUNTER 0x87
1609 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
1610 #define PACKET3_SET_CE_DE_COUNTERS 0x89
1611 #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
1612 #define PACKET3_SWITCH_BUFFER 0x8B
1613
1614 /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
1615 #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
1616 #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
1617
1618 #define DMA_RB_CNTL 0xd000
1619 # define DMA_RB_ENABLE (1 << 0)
1620 # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
1621 # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1622 # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1623 # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1624 # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1625 #define DMA_RB_BASE 0xd004
1626 #define DMA_RB_RPTR 0xd008
1627 #define DMA_RB_WPTR 0xd00c
1628
1629 #define DMA_RB_RPTR_ADDR_HI 0xd01c
1630 #define DMA_RB_RPTR_ADDR_LO 0xd020
1631
1632 #define DMA_IB_CNTL 0xd024
1633 # define DMA_IB_ENABLE (1 << 0)
1634 # define DMA_IB_SWAP_ENABLE (1 << 4)
1635 #define DMA_IB_RPTR 0xd028
1636 #define DMA_CNTL 0xd02c
1637 # define TRAP_ENABLE (1 << 0)
1638 # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1639 # define SEM_WAIT_INT_ENABLE (1 << 2)
1640 # define DATA_SWAP_ENABLE (1 << 3)
1641 # define FENCE_SWAP_ENABLE (1 << 4)
1642 # define CTXEMPTY_INT_ENABLE (1 << 28)
1643 #define DMA_STATUS_REG 0xd034
1644 # define DMA_IDLE (1 << 0)
1645 #define DMA_TILING_CONFIG 0xd0b8
1646
1647 #define DMA_PG 0xd0d4
1648 # define PG_CNTL_ENABLE (1 << 0)
1649 #define DMA_PGFSM_CONFIG 0xd0d8
1650 #define DMA_PGFSM_WRITE 0xd0dc
1651
1652 #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
1653 (((b) & 0x1) << 26) | \
1654 (((t) & 0x1) << 23) | \
1655 (((s) & 0x1) << 22) | \
1656 (((n) & 0xFFFFF) << 0))
1657
1658 #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
1659 (((vmid) & 0xF) << 20) | \
1660 (((n) & 0xFFFFF) << 0))
1661
1662 #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
1663 (1 << 26) | \
1664 (1 << 21) | \
1665 (((n) & 0xFFFFF) << 0))
1666
1667 /* async DMA Packet types */
1668 #define DMA_PACKET_WRITE 0x2
1669 #define DMA_PACKET_COPY 0x3
1670 #define DMA_PACKET_INDIRECT_BUFFER 0x4
1671 #define DMA_PACKET_SEMAPHORE 0x5
1672 #define DMA_PACKET_FENCE 0x6
1673 #define DMA_PACKET_TRAP 0x7
1674 #define DMA_PACKET_SRBM_WRITE 0x9
1675 #define DMA_PACKET_CONSTANT_FILL 0xd
1676 #define DMA_PACKET_NOP 0xf
1677
1678 #endif
This page took 0.065676 seconds and 5 git commands to generate.