drm/tegra: Add tegra_dc_setup_clock() helper
[deliverable/linux.git] / drivers / gpu / drm / tegra / dc.c
1 /*
2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10 #include <linux/clk.h>
11 #include <linux/debugfs.h>
12 #include <linux/iommu.h>
13 #include <linux/reset.h>
14
15 #include <soc/tegra/pmc.h>
16
17 #include "dc.h"
18 #include "drm.h"
19 #include "gem.h"
20
21 #include <drm/drm_plane_helper.h>
22
23 struct tegra_dc_soc_info {
24 bool supports_border_color;
25 bool supports_interlacing;
26 bool supports_cursor;
27 bool supports_block_linear;
28 unsigned int pitch_align;
29 bool has_powergate;
30 };
31
32 struct tegra_plane {
33 struct drm_plane base;
34 unsigned int index;
35 };
36
37 static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
38 {
39 return container_of(plane, struct tegra_plane, base);
40 }
41
42 static void tegra_dc_window_commit(struct tegra_dc *dc, unsigned int index)
43 {
44 u32 value = WIN_A_ACT_REQ << index;
45
46 tegra_dc_writel(dc, value << 8, DC_CMD_STATE_CONTROL);
47 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
48 }
49
50 static void tegra_dc_cursor_commit(struct tegra_dc *dc)
51 {
52 tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
53 tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
54 }
55
56 /*
57 * Reads the active copy of a register. This takes the dc->lock spinlock to
58 * prevent races with the VBLANK processing which also needs access to the
59 * active copy of some registers.
60 */
61 static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
62 {
63 unsigned long flags;
64 u32 value;
65
66 spin_lock_irqsave(&dc->lock, flags);
67
68 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
69 value = tegra_dc_readl(dc, offset);
70 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
71
72 spin_unlock_irqrestore(&dc->lock, flags);
73 return value;
74 }
75
76 /*
77 * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
78 * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
79 * Latching happens mmediately if the display controller is in STOP mode or
80 * on the next frame boundary otherwise.
81 *
82 * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
83 * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
84 * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
85 * into the ACTIVE copy, either immediately if the display controller is in
86 * STOP mode, or at the next frame boundary otherwise.
87 */
88 void tegra_dc_commit(struct tegra_dc *dc)
89 {
90 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
91 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
92 }
93
94 static unsigned int tegra_dc_format(uint32_t format, uint32_t *swap)
95 {
96 /* assume no swapping of fetched data */
97 if (swap)
98 *swap = BYTE_SWAP_NOSWAP;
99
100 switch (format) {
101 case DRM_FORMAT_XBGR8888:
102 return WIN_COLOR_DEPTH_R8G8B8A8;
103
104 case DRM_FORMAT_XRGB8888:
105 return WIN_COLOR_DEPTH_B8G8R8A8;
106
107 case DRM_FORMAT_RGB565:
108 return WIN_COLOR_DEPTH_B5G6R5;
109
110 case DRM_FORMAT_UYVY:
111 return WIN_COLOR_DEPTH_YCbCr422;
112
113 case DRM_FORMAT_YUYV:
114 if (swap)
115 *swap = BYTE_SWAP_SWAP2;
116
117 return WIN_COLOR_DEPTH_YCbCr422;
118
119 case DRM_FORMAT_YUV420:
120 return WIN_COLOR_DEPTH_YCbCr420P;
121
122 case DRM_FORMAT_YUV422:
123 return WIN_COLOR_DEPTH_YCbCr422P;
124
125 default:
126 break;
127 }
128
129 WARN(1, "unsupported pixel format %u, using default\n", format);
130 return WIN_COLOR_DEPTH_B8G8R8A8;
131 }
132
133 static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
134 {
135 switch (format) {
136 case WIN_COLOR_DEPTH_YCbCr422:
137 case WIN_COLOR_DEPTH_YUV422:
138 if (planar)
139 *planar = false;
140
141 return true;
142
143 case WIN_COLOR_DEPTH_YCbCr420P:
144 case WIN_COLOR_DEPTH_YUV420P:
145 case WIN_COLOR_DEPTH_YCbCr422P:
146 case WIN_COLOR_DEPTH_YUV422P:
147 case WIN_COLOR_DEPTH_YCbCr422R:
148 case WIN_COLOR_DEPTH_YUV422R:
149 case WIN_COLOR_DEPTH_YCbCr422RA:
150 case WIN_COLOR_DEPTH_YUV422RA:
151 if (planar)
152 *planar = true;
153
154 return true;
155 }
156
157 if (planar)
158 *planar = false;
159
160 return false;
161 }
162
163 static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
164 unsigned int bpp)
165 {
166 fixed20_12 outf = dfixed_init(out);
167 fixed20_12 inf = dfixed_init(in);
168 u32 dda_inc;
169 int max;
170
171 if (v)
172 max = 15;
173 else {
174 switch (bpp) {
175 case 2:
176 max = 8;
177 break;
178
179 default:
180 WARN_ON_ONCE(1);
181 /* fallthrough */
182 case 4:
183 max = 4;
184 break;
185 }
186 }
187
188 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
189 inf.full -= dfixed_const(1);
190
191 dda_inc = dfixed_div(inf, outf);
192 dda_inc = min_t(u32, dda_inc, dfixed_const(max));
193
194 return dda_inc;
195 }
196
197 static inline u32 compute_initial_dda(unsigned int in)
198 {
199 fixed20_12 inf = dfixed_init(in);
200 return dfixed_frac(inf);
201 }
202
203 static int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
204 const struct tegra_dc_window *window)
205 {
206 unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
207 unsigned long value, flags;
208 bool yuv, planar;
209
210 /*
211 * For YUV planar modes, the number of bytes per pixel takes into
212 * account only the luma component and therefore is 1.
213 */
214 yuv = tegra_dc_format_is_yuv(window->format, &planar);
215 if (!yuv)
216 bpp = window->bits_per_pixel / 8;
217 else
218 bpp = planar ? 1 : 2;
219
220 spin_lock_irqsave(&dc->lock, flags);
221
222 value = WINDOW_A_SELECT << index;
223 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
224
225 tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
226 tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
227
228 value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
229 tegra_dc_writel(dc, value, DC_WIN_POSITION);
230
231 value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
232 tegra_dc_writel(dc, value, DC_WIN_SIZE);
233
234 h_offset = window->src.x * bpp;
235 v_offset = window->src.y;
236 h_size = window->src.w * bpp;
237 v_size = window->src.h;
238
239 value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
240 tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
241
242 /*
243 * For DDA computations the number of bytes per pixel for YUV planar
244 * modes needs to take into account all Y, U and V components.
245 */
246 if (yuv && planar)
247 bpp = 2;
248
249 h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
250 v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
251
252 value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
253 tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
254
255 h_dda = compute_initial_dda(window->src.x);
256 v_dda = compute_initial_dda(window->src.y);
257
258 tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
259 tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
260
261 tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
262 tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
263
264 tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
265
266 if (yuv && planar) {
267 tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
268 tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
269 value = window->stride[1] << 16 | window->stride[0];
270 tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
271 } else {
272 tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
273 }
274
275 if (window->bottom_up)
276 v_offset += window->src.h - 1;
277
278 tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
279 tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
280
281 if (dc->soc->supports_block_linear) {
282 unsigned long height = window->tiling.value;
283
284 switch (window->tiling.mode) {
285 case TEGRA_BO_TILING_MODE_PITCH:
286 value = DC_WINBUF_SURFACE_KIND_PITCH;
287 break;
288
289 case TEGRA_BO_TILING_MODE_TILED:
290 value = DC_WINBUF_SURFACE_KIND_TILED;
291 break;
292
293 case TEGRA_BO_TILING_MODE_BLOCK:
294 value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
295 DC_WINBUF_SURFACE_KIND_BLOCK;
296 break;
297 }
298
299 tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
300 } else {
301 switch (window->tiling.mode) {
302 case TEGRA_BO_TILING_MODE_PITCH:
303 value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
304 DC_WIN_BUFFER_ADDR_MODE_LINEAR;
305 break;
306
307 case TEGRA_BO_TILING_MODE_TILED:
308 value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
309 DC_WIN_BUFFER_ADDR_MODE_TILE;
310 break;
311
312 case TEGRA_BO_TILING_MODE_BLOCK:
313 DRM_ERROR("hardware doesn't support block linear mode\n");
314 spin_unlock_irqrestore(&dc->lock, flags);
315 return -EINVAL;
316 }
317
318 tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
319 }
320
321 value = WIN_ENABLE;
322
323 if (yuv) {
324 /* setup default colorspace conversion coefficients */
325 tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
326 tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
327 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
328 tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
329 tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
330 tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
331 tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
332 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
333
334 value |= CSC_ENABLE;
335 } else if (window->bits_per_pixel < 24) {
336 value |= COLOR_EXPAND;
337 }
338
339 if (window->bottom_up)
340 value |= V_DIRECTION;
341
342 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
343
344 /*
345 * Disable blending and assume Window A is the bottom-most window,
346 * Window C is the top-most window and Window B is in the middle.
347 */
348 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
349 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
350
351 switch (index) {
352 case 0:
353 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
354 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
355 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
356 break;
357
358 case 1:
359 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
360 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
361 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
362 break;
363
364 case 2:
365 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
366 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
367 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
368 break;
369 }
370
371 tegra_dc_window_commit(dc, index);
372
373 spin_unlock_irqrestore(&dc->lock, flags);
374
375 return 0;
376 }
377
378 static int tegra_window_plane_disable(struct drm_plane *plane)
379 {
380 struct tegra_dc *dc = to_tegra_dc(plane->crtc);
381 struct tegra_plane *p = to_tegra_plane(plane);
382 unsigned long flags;
383 u32 value;
384
385 if (!plane->crtc)
386 return 0;
387
388 spin_lock_irqsave(&dc->lock, flags);
389
390 value = WINDOW_A_SELECT << p->index;
391 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
392
393 value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
394 value &= ~WIN_ENABLE;
395 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
396
397 tegra_dc_window_commit(dc, p->index);
398
399 spin_unlock_irqrestore(&dc->lock, flags);
400
401 return 0;
402 }
403
404 static void tegra_plane_destroy(struct drm_plane *plane)
405 {
406 struct tegra_plane *p = to_tegra_plane(plane);
407
408 drm_plane_cleanup(plane);
409 kfree(p);
410 }
411
412 static const u32 tegra_primary_plane_formats[] = {
413 DRM_FORMAT_XBGR8888,
414 DRM_FORMAT_XRGB8888,
415 DRM_FORMAT_RGB565,
416 };
417
418 static int tegra_primary_plane_update(struct drm_plane *plane,
419 struct drm_crtc *crtc,
420 struct drm_framebuffer *fb, int crtc_x,
421 int crtc_y, unsigned int crtc_w,
422 unsigned int crtc_h, uint32_t src_x,
423 uint32_t src_y, uint32_t src_w,
424 uint32_t src_h)
425 {
426 struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
427 struct tegra_plane *p = to_tegra_plane(plane);
428 struct tegra_dc *dc = to_tegra_dc(crtc);
429 struct tegra_dc_window window;
430 int err;
431
432 memset(&window, 0, sizeof(window));
433 window.src.x = src_x >> 16;
434 window.src.y = src_y >> 16;
435 window.src.w = src_w >> 16;
436 window.src.h = src_h >> 16;
437 window.dst.x = crtc_x;
438 window.dst.y = crtc_y;
439 window.dst.w = crtc_w;
440 window.dst.h = crtc_h;
441 window.format = tegra_dc_format(fb->pixel_format, &window.swap);
442 window.bits_per_pixel = fb->bits_per_pixel;
443 window.bottom_up = tegra_fb_is_bottom_up(fb);
444
445 err = tegra_fb_get_tiling(fb, &window.tiling);
446 if (err < 0)
447 return err;
448
449 window.base[0] = bo->paddr + fb->offsets[0];
450 window.stride[0] = fb->pitches[0];
451
452 err = tegra_dc_setup_window(dc, p->index, &window);
453 if (err < 0)
454 return err;
455
456 return 0;
457 }
458
459 static void tegra_primary_plane_destroy(struct drm_plane *plane)
460 {
461 tegra_window_plane_disable(plane);
462 tegra_plane_destroy(plane);
463 }
464
465 static const struct drm_plane_funcs tegra_primary_plane_funcs = {
466 .update_plane = tegra_primary_plane_update,
467 .disable_plane = tegra_window_plane_disable,
468 .destroy = tegra_primary_plane_destroy,
469 };
470
471 static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm,
472 struct tegra_dc *dc)
473 {
474 /*
475 * Ideally this would use drm_crtc_mask(), but that would require the
476 * CRTC to already be in the mode_config's list of CRTCs. However, it
477 * will only be added to that list in the drm_crtc_init_with_planes()
478 * (in tegra_dc_init()), which in turn requires registration of these
479 * planes. So we have ourselves a nice little chicken and egg problem
480 * here.
481 *
482 * We work around this by manually creating the mask from the number
483 * of CRTCs that have been registered, and should therefore always be
484 * the same as drm_crtc_index() after registration.
485 */
486 unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc;
487 struct tegra_plane *plane;
488 unsigned int num_formats;
489 const u32 *formats;
490 int err;
491
492 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
493 if (!plane)
494 return ERR_PTR(-ENOMEM);
495
496 num_formats = ARRAY_SIZE(tegra_primary_plane_formats);
497 formats = tegra_primary_plane_formats;
498
499 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
500 &tegra_primary_plane_funcs, formats,
501 num_formats, DRM_PLANE_TYPE_PRIMARY);
502 if (err < 0) {
503 kfree(plane);
504 return ERR_PTR(err);
505 }
506
507 return &plane->base;
508 }
509
510 static const u32 tegra_cursor_plane_formats[] = {
511 DRM_FORMAT_RGBA8888,
512 };
513
514 static int tegra_cursor_plane_update(struct drm_plane *plane,
515 struct drm_crtc *crtc,
516 struct drm_framebuffer *fb, int crtc_x,
517 int crtc_y, unsigned int crtc_w,
518 unsigned int crtc_h, uint32_t src_x,
519 uint32_t src_y, uint32_t src_w,
520 uint32_t src_h)
521 {
522 struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
523 struct tegra_dc *dc = to_tegra_dc(crtc);
524 u32 value = CURSOR_CLIP_DISPLAY;
525
526 /* scaling not supported for cursor */
527 if ((src_w >> 16 != crtc_w) || (src_h >> 16 != crtc_h))
528 return -EINVAL;
529
530 /* only square cursors supported */
531 if (src_w != src_h)
532 return -EINVAL;
533
534 switch (crtc_w) {
535 case 32:
536 value |= CURSOR_SIZE_32x32;
537 break;
538
539 case 64:
540 value |= CURSOR_SIZE_64x64;
541 break;
542
543 case 128:
544 value |= CURSOR_SIZE_128x128;
545 break;
546
547 case 256:
548 value |= CURSOR_SIZE_256x256;
549 break;
550
551 default:
552 return -EINVAL;
553 }
554
555 value |= (bo->paddr >> 10) & 0x3fffff;
556 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
557
558 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
559 value = (bo->paddr >> 32) & 0x3;
560 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
561 #endif
562
563 /* enable cursor and set blend mode */
564 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
565 value |= CURSOR_ENABLE;
566 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
567
568 value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
569 value &= ~CURSOR_DST_BLEND_MASK;
570 value &= ~CURSOR_SRC_BLEND_MASK;
571 value |= CURSOR_MODE_NORMAL;
572 value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
573 value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
574 value |= CURSOR_ALPHA;
575 tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
576
577 /* position the cursor */
578 value = (crtc_y & 0x3fff) << 16 | (crtc_x & 0x3fff);
579 tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
580
581 /* apply changes */
582 tegra_dc_cursor_commit(dc);
583 tegra_dc_commit(dc);
584
585 return 0;
586 }
587
588 static int tegra_cursor_plane_disable(struct drm_plane *plane)
589 {
590 struct tegra_dc *dc = to_tegra_dc(plane->crtc);
591 u32 value;
592
593 if (!plane->crtc)
594 return 0;
595
596 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
597 value &= ~CURSOR_ENABLE;
598 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
599
600 tegra_dc_cursor_commit(dc);
601 tegra_dc_commit(dc);
602
603 return 0;
604 }
605
606 static const struct drm_plane_funcs tegra_cursor_plane_funcs = {
607 .update_plane = tegra_cursor_plane_update,
608 .disable_plane = tegra_cursor_plane_disable,
609 .destroy = tegra_plane_destroy,
610 };
611
612 static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
613 struct tegra_dc *dc)
614 {
615 struct tegra_plane *plane;
616 unsigned int num_formats;
617 const u32 *formats;
618 int err;
619
620 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
621 if (!plane)
622 return ERR_PTR(-ENOMEM);
623
624 num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
625 formats = tegra_cursor_plane_formats;
626
627 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
628 &tegra_cursor_plane_funcs, formats,
629 num_formats, DRM_PLANE_TYPE_CURSOR);
630 if (err < 0) {
631 kfree(plane);
632 return ERR_PTR(err);
633 }
634
635 return &plane->base;
636 }
637
638 static int tegra_overlay_plane_update(struct drm_plane *plane,
639 struct drm_crtc *crtc,
640 struct drm_framebuffer *fb, int crtc_x,
641 int crtc_y, unsigned int crtc_w,
642 unsigned int crtc_h, uint32_t src_x,
643 uint32_t src_y, uint32_t src_w,
644 uint32_t src_h)
645 {
646 struct tegra_plane *p = to_tegra_plane(plane);
647 struct tegra_dc *dc = to_tegra_dc(crtc);
648 struct tegra_dc_window window;
649 unsigned int i;
650 int err;
651
652 memset(&window, 0, sizeof(window));
653 window.src.x = src_x >> 16;
654 window.src.y = src_y >> 16;
655 window.src.w = src_w >> 16;
656 window.src.h = src_h >> 16;
657 window.dst.x = crtc_x;
658 window.dst.y = crtc_y;
659 window.dst.w = crtc_w;
660 window.dst.h = crtc_h;
661 window.format = tegra_dc_format(fb->pixel_format, &window.swap);
662 window.bits_per_pixel = fb->bits_per_pixel;
663 window.bottom_up = tegra_fb_is_bottom_up(fb);
664
665 err = tegra_fb_get_tiling(fb, &window.tiling);
666 if (err < 0)
667 return err;
668
669 for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
670 struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
671
672 window.base[i] = bo->paddr + fb->offsets[i];
673
674 /*
675 * Tegra doesn't support different strides for U and V planes
676 * so we display a warning if the user tries to display a
677 * framebuffer with such a configuration.
678 */
679 if (i >= 2) {
680 if (fb->pitches[i] != window.stride[1])
681 DRM_ERROR("unsupported UV-plane configuration\n");
682 } else {
683 window.stride[i] = fb->pitches[i];
684 }
685 }
686
687 return tegra_dc_setup_window(dc, p->index, &window);
688 }
689
690 static void tegra_overlay_plane_destroy(struct drm_plane *plane)
691 {
692 tegra_window_plane_disable(plane);
693 tegra_plane_destroy(plane);
694 }
695
696 static const struct drm_plane_funcs tegra_overlay_plane_funcs = {
697 .update_plane = tegra_overlay_plane_update,
698 .disable_plane = tegra_window_plane_disable,
699 .destroy = tegra_overlay_plane_destroy,
700 };
701
702 static const uint32_t tegra_overlay_plane_formats[] = {
703 DRM_FORMAT_XBGR8888,
704 DRM_FORMAT_XRGB8888,
705 DRM_FORMAT_RGB565,
706 DRM_FORMAT_UYVY,
707 DRM_FORMAT_YUYV,
708 DRM_FORMAT_YUV420,
709 DRM_FORMAT_YUV422,
710 };
711
712 static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
713 struct tegra_dc *dc,
714 unsigned int index)
715 {
716 struct tegra_plane *plane;
717 unsigned int num_formats;
718 const u32 *formats;
719 int err;
720
721 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
722 if (!plane)
723 return ERR_PTR(-ENOMEM);
724
725 plane->index = index;
726
727 num_formats = ARRAY_SIZE(tegra_overlay_plane_formats);
728 formats = tegra_overlay_plane_formats;
729
730 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
731 &tegra_overlay_plane_funcs, formats,
732 num_formats, DRM_PLANE_TYPE_OVERLAY);
733 if (err < 0) {
734 kfree(plane);
735 return ERR_PTR(err);
736 }
737
738 return &plane->base;
739 }
740
741 static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
742 {
743 struct drm_plane *plane;
744 unsigned int i;
745
746 for (i = 0; i < 2; i++) {
747 plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i);
748 if (IS_ERR(plane))
749 return PTR_ERR(plane);
750 }
751
752 return 0;
753 }
754
755 static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
756 struct drm_framebuffer *fb)
757 {
758 struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
759 unsigned int h_offset = 0, v_offset = 0;
760 struct tegra_bo_tiling tiling;
761 unsigned long value, flags;
762 unsigned int format, swap;
763 int err;
764
765 err = tegra_fb_get_tiling(fb, &tiling);
766 if (err < 0)
767 return err;
768
769 spin_lock_irqsave(&dc->lock, flags);
770
771 tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
772
773 value = fb->offsets[0] + y * fb->pitches[0] +
774 x * fb->bits_per_pixel / 8;
775
776 tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
777 tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
778
779 format = tegra_dc_format(fb->pixel_format, &swap);
780 tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH);
781 tegra_dc_writel(dc, swap, DC_WIN_BYTE_SWAP);
782
783 if (dc->soc->supports_block_linear) {
784 unsigned long height = tiling.value;
785
786 switch (tiling.mode) {
787 case TEGRA_BO_TILING_MODE_PITCH:
788 value = DC_WINBUF_SURFACE_KIND_PITCH;
789 break;
790
791 case TEGRA_BO_TILING_MODE_TILED:
792 value = DC_WINBUF_SURFACE_KIND_TILED;
793 break;
794
795 case TEGRA_BO_TILING_MODE_BLOCK:
796 value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
797 DC_WINBUF_SURFACE_KIND_BLOCK;
798 break;
799 }
800
801 tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
802 } else {
803 switch (tiling.mode) {
804 case TEGRA_BO_TILING_MODE_PITCH:
805 value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
806 DC_WIN_BUFFER_ADDR_MODE_LINEAR;
807 break;
808
809 case TEGRA_BO_TILING_MODE_TILED:
810 value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
811 DC_WIN_BUFFER_ADDR_MODE_TILE;
812 break;
813
814 case TEGRA_BO_TILING_MODE_BLOCK:
815 DRM_ERROR("hardware doesn't support block linear mode\n");
816 spin_unlock_irqrestore(&dc->lock, flags);
817 return -EINVAL;
818 }
819
820 tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
821 }
822
823 /* make sure bottom-up buffers are properly displayed */
824 if (tegra_fb_is_bottom_up(fb)) {
825 value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
826 value |= V_DIRECTION;
827 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
828
829 v_offset += fb->height - 1;
830 } else {
831 value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
832 value &= ~V_DIRECTION;
833 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
834 }
835
836 tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
837 tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
838
839 value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
840 tegra_dc_writel(dc, value << 8, DC_CMD_STATE_CONTROL);
841 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
842
843 spin_unlock_irqrestore(&dc->lock, flags);
844
845 return 0;
846 }
847
848 void tegra_dc_enable_vblank(struct tegra_dc *dc)
849 {
850 unsigned long value, flags;
851
852 spin_lock_irqsave(&dc->lock, flags);
853
854 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
855 value |= VBLANK_INT;
856 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
857
858 spin_unlock_irqrestore(&dc->lock, flags);
859 }
860
861 void tegra_dc_disable_vblank(struct tegra_dc *dc)
862 {
863 unsigned long value, flags;
864
865 spin_lock_irqsave(&dc->lock, flags);
866
867 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
868 value &= ~VBLANK_INT;
869 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
870
871 spin_unlock_irqrestore(&dc->lock, flags);
872 }
873
874 static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
875 {
876 struct drm_device *drm = dc->base.dev;
877 struct drm_crtc *crtc = &dc->base;
878 unsigned long flags, base;
879 struct tegra_bo *bo;
880
881 spin_lock_irqsave(&drm->event_lock, flags);
882
883 if (!dc->event) {
884 spin_unlock_irqrestore(&drm->event_lock, flags);
885 return;
886 }
887
888 bo = tegra_fb_get_plane(crtc->primary->fb, 0);
889
890 spin_lock(&dc->lock);
891
892 /* check if new start address has been latched */
893 tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
894 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
895 base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
896 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
897
898 spin_unlock(&dc->lock);
899
900 if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
901 drm_crtc_send_vblank_event(crtc, dc->event);
902 drm_crtc_vblank_put(crtc);
903 dc->event = NULL;
904 }
905
906 spin_unlock_irqrestore(&drm->event_lock, flags);
907 }
908
909 void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
910 {
911 struct tegra_dc *dc = to_tegra_dc(crtc);
912 struct drm_device *drm = crtc->dev;
913 unsigned long flags;
914
915 spin_lock_irqsave(&drm->event_lock, flags);
916
917 if (dc->event && dc->event->base.file_priv == file) {
918 dc->event->base.destroy(&dc->event->base);
919 drm_crtc_vblank_put(crtc);
920 dc->event = NULL;
921 }
922
923 spin_unlock_irqrestore(&drm->event_lock, flags);
924 }
925
926 static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
927 struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
928 {
929 unsigned int pipe = drm_crtc_index(crtc);
930 struct tegra_dc *dc = to_tegra_dc(crtc);
931
932 if (dc->event)
933 return -EBUSY;
934
935 if (event) {
936 event->pipe = pipe;
937 dc->event = event;
938 drm_crtc_vblank_get(crtc);
939 }
940
941 tegra_dc_set_base(dc, 0, 0, fb);
942 crtc->primary->fb = fb;
943
944 return 0;
945 }
946
947 static void tegra_dc_destroy(struct drm_crtc *crtc)
948 {
949 drm_crtc_cleanup(crtc);
950 }
951
952 static const struct drm_crtc_funcs tegra_crtc_funcs = {
953 .page_flip = tegra_dc_page_flip,
954 .set_config = drm_crtc_helper_set_config,
955 .destroy = tegra_dc_destroy,
956 };
957
958 static void tegra_dc_stop(struct tegra_dc *dc)
959 {
960 u32 value;
961
962 /* stop the display controller */
963 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
964 value &= ~DISP_CTRL_MODE_MASK;
965 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
966
967 tegra_dc_commit(dc);
968 }
969
970 static bool tegra_dc_idle(struct tegra_dc *dc)
971 {
972 u32 value;
973
974 value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
975
976 return (value & DISP_CTRL_MODE_MASK) == 0;
977 }
978
979 static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
980 {
981 timeout = jiffies + msecs_to_jiffies(timeout);
982
983 while (time_before(jiffies, timeout)) {
984 if (tegra_dc_idle(dc))
985 return 0;
986
987 usleep_range(1000, 2000);
988 }
989
990 dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
991 return -ETIMEDOUT;
992 }
993
994 static void tegra_crtc_disable(struct drm_crtc *crtc)
995 {
996 struct tegra_dc *dc = to_tegra_dc(crtc);
997
998 if (!tegra_dc_idle(dc)) {
999 tegra_dc_stop(dc);
1000
1001 /*
1002 * Ignore the return value, there isn't anything useful to do
1003 * in case this fails.
1004 */
1005 tegra_dc_wait_idle(dc, 100);
1006 }
1007
1008 drm_crtc_vblank_off(crtc);
1009 tegra_dc_commit(dc);
1010 }
1011
1012 static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
1013 const struct drm_display_mode *mode,
1014 struct drm_display_mode *adjusted)
1015 {
1016 return true;
1017 }
1018
1019 static int tegra_dc_set_timings(struct tegra_dc *dc,
1020 struct drm_display_mode *mode)
1021 {
1022 unsigned int h_ref_to_sync = 1;
1023 unsigned int v_ref_to_sync = 1;
1024 unsigned long value;
1025
1026 tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
1027
1028 value = (v_ref_to_sync << 16) | h_ref_to_sync;
1029 tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1030
1031 value = ((mode->vsync_end - mode->vsync_start) << 16) |
1032 ((mode->hsync_end - mode->hsync_start) << 0);
1033 tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1034
1035 value = ((mode->vtotal - mode->vsync_end) << 16) |
1036 ((mode->htotal - mode->hsync_end) << 0);
1037 tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1038
1039 value = ((mode->vsync_start - mode->vdisplay) << 16) |
1040 ((mode->hsync_start - mode->hdisplay) << 0);
1041 tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1042
1043 value = (mode->vdisplay << 16) | mode->hdisplay;
1044 tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1045
1046 return 0;
1047 }
1048
1049 static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
1050 struct drm_display_mode *mode)
1051 {
1052 unsigned long pclk = mode->clock * 1000;
1053 struct tegra_dc *dc = to_tegra_dc(crtc);
1054 struct tegra_output *output = NULL;
1055 struct drm_encoder *encoder;
1056 unsigned int div;
1057 u32 value;
1058 long err;
1059
1060 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
1061 if (encoder->crtc == crtc) {
1062 output = encoder_to_output(encoder);
1063 break;
1064 }
1065
1066 if (!output)
1067 return -ENODEV;
1068
1069 /*
1070 * The ->setup_clock() callback is optional, but if encoders don't
1071 * implement it they most likely need to do the equivalent within the
1072 * ->mode_fixup() callback.
1073 */
1074 if (!output->ops || !output->ops->setup_clock)
1075 return 0;
1076
1077 /*
1078 * This assumes that the parent clock is pll_d_out0 or pll_d2_out
1079 * respectively, each of which divides the base pll_d by 2.
1080 */
1081 err = output->ops->setup_clock(output, dc->clk, pclk, &div);
1082 if (err < 0) {
1083 dev_err(dc->dev, "failed to setup clock: %ld\n", err);
1084 return err;
1085 }
1086
1087 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div);
1088
1089 value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
1090 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1091
1092 return 0;
1093 }
1094
1095 int tegra_dc_setup_clock(struct tegra_dc *dc, struct clk *parent,
1096 unsigned long pclk, unsigned int div)
1097 {
1098 u32 value;
1099 int err;
1100
1101 err = clk_set_parent(dc->clk, parent);
1102 if (err < 0) {
1103 dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1104 return err;
1105 }
1106
1107 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div);
1108
1109 value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
1110 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1111
1112 return 0;
1113 }
1114
1115 static int tegra_crtc_mode_set(struct drm_crtc *crtc,
1116 struct drm_display_mode *mode,
1117 struct drm_display_mode *adjusted,
1118 int x, int y, struct drm_framebuffer *old_fb)
1119 {
1120 struct tegra_bo *bo = tegra_fb_get_plane(crtc->primary->fb, 0);
1121 struct tegra_dc *dc = to_tegra_dc(crtc);
1122 struct tegra_dc_window window;
1123 u32 value;
1124 int err;
1125
1126 err = tegra_crtc_setup_clk(crtc, mode);
1127 if (err) {
1128 dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
1129 return err;
1130 }
1131
1132 /* program display mode */
1133 tegra_dc_set_timings(dc, mode);
1134
1135 if (dc->soc->supports_border_color)
1136 tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
1137
1138 /* interlacing isn't supported yet, so disable it */
1139 if (dc->soc->supports_interlacing) {
1140 value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
1141 value &= ~INTERLACE_ENABLE;
1142 tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
1143 }
1144
1145 /* setup window parameters */
1146 memset(&window, 0, sizeof(window));
1147 window.src.x = 0;
1148 window.src.y = 0;
1149 window.src.w = mode->hdisplay;
1150 window.src.h = mode->vdisplay;
1151 window.dst.x = 0;
1152 window.dst.y = 0;
1153 window.dst.w = mode->hdisplay;
1154 window.dst.h = mode->vdisplay;
1155 window.format = tegra_dc_format(crtc->primary->fb->pixel_format,
1156 &window.swap);
1157 window.bits_per_pixel = crtc->primary->fb->bits_per_pixel;
1158 window.stride[0] = crtc->primary->fb->pitches[0];
1159 window.base[0] = bo->paddr;
1160
1161 err = tegra_dc_setup_window(dc, 0, &window);
1162 if (err < 0)
1163 dev_err(dc->dev, "failed to enable root plane\n");
1164
1165 return 0;
1166 }
1167
1168 static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1169 struct drm_framebuffer *old_fb)
1170 {
1171 struct tegra_dc *dc = to_tegra_dc(crtc);
1172
1173 return tegra_dc_set_base(dc, x, y, crtc->primary->fb);
1174 }
1175
1176 static void tegra_crtc_prepare(struct drm_crtc *crtc)
1177 {
1178 struct tegra_dc *dc = to_tegra_dc(crtc);
1179 unsigned int syncpt;
1180 unsigned long value;
1181
1182 drm_crtc_vblank_off(crtc);
1183
1184 /* hardware initialization */
1185 reset_control_deassert(dc->rst);
1186 usleep_range(10000, 20000);
1187
1188 if (dc->pipe)
1189 syncpt = SYNCPT_VBLANK1;
1190 else
1191 syncpt = SYNCPT_VBLANK0;
1192
1193 /* initialize display controller */
1194 tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1195 tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
1196
1197 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
1198 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
1199
1200 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1201 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1202 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1203
1204 /* initialize timer */
1205 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
1206 WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
1207 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
1208
1209 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
1210 WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
1211 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1212
1213 value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
1214 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
1215
1216 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
1217 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1218 }
1219
1220 static void tegra_crtc_commit(struct drm_crtc *crtc)
1221 {
1222 struct tegra_dc *dc = to_tegra_dc(crtc);
1223
1224 drm_crtc_vblank_on(crtc);
1225 tegra_dc_commit(dc);
1226 }
1227
1228 static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
1229 .disable = tegra_crtc_disable,
1230 .mode_fixup = tegra_crtc_mode_fixup,
1231 .mode_set = tegra_crtc_mode_set,
1232 .mode_set_base = tegra_crtc_mode_set_base,
1233 .prepare = tegra_crtc_prepare,
1234 .commit = tegra_crtc_commit,
1235 };
1236
1237 static irqreturn_t tegra_dc_irq(int irq, void *data)
1238 {
1239 struct tegra_dc *dc = data;
1240 unsigned long status;
1241
1242 status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1243 tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1244
1245 if (status & FRAME_END_INT) {
1246 /*
1247 dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1248 */
1249 }
1250
1251 if (status & VBLANK_INT) {
1252 /*
1253 dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1254 */
1255 drm_crtc_handle_vblank(&dc->base);
1256 tegra_dc_finish_page_flip(dc);
1257 }
1258
1259 if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1260 /*
1261 dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1262 */
1263 }
1264
1265 return IRQ_HANDLED;
1266 }
1267
1268 static int tegra_dc_show_regs(struct seq_file *s, void *data)
1269 {
1270 struct drm_info_node *node = s->private;
1271 struct tegra_dc *dc = node->info_ent->data;
1272
1273 #define DUMP_REG(name) \
1274 seq_printf(s, "%-40s %#05x %08x\n", #name, name, \
1275 tegra_dc_readl(dc, name))
1276
1277 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1278 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1279 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1280 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1281 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1282 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1283 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1284 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1285 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1286 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1287 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1288 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1289 DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1290 DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1291 DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1292 DUMP_REG(DC_CMD_SIGNAL_RAISE);
1293 DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1294 DUMP_REG(DC_CMD_INT_STATUS);
1295 DUMP_REG(DC_CMD_INT_MASK);
1296 DUMP_REG(DC_CMD_INT_ENABLE);
1297 DUMP_REG(DC_CMD_INT_TYPE);
1298 DUMP_REG(DC_CMD_INT_POLARITY);
1299 DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1300 DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1301 DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1302 DUMP_REG(DC_CMD_STATE_ACCESS);
1303 DUMP_REG(DC_CMD_STATE_CONTROL);
1304 DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1305 DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1306 DUMP_REG(DC_COM_CRC_CONTROL);
1307 DUMP_REG(DC_COM_CRC_CHECKSUM);
1308 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1309 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1310 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1311 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1312 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1313 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1314 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1315 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1316 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1317 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1318 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1319 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1320 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1321 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1322 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1323 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1324 DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1325 DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1326 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1327 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1328 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1329 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1330 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1331 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1332 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1333 DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1334 DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1335 DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1336 DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1337 DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1338 DUMP_REG(DC_COM_SPI_CONTROL);
1339 DUMP_REG(DC_COM_SPI_START_BYTE);
1340 DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1341 DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1342 DUMP_REG(DC_COM_HSPI_CS_DC);
1343 DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1344 DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1345 DUMP_REG(DC_COM_GPIO_CTRL);
1346 DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1347 DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1348 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1349 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1350 DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1351 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1352 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1353 DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1354 DUMP_REG(DC_DISP_REF_TO_SYNC);
1355 DUMP_REG(DC_DISP_SYNC_WIDTH);
1356 DUMP_REG(DC_DISP_BACK_PORCH);
1357 DUMP_REG(DC_DISP_ACTIVE);
1358 DUMP_REG(DC_DISP_FRONT_PORCH);
1359 DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1360 DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1361 DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1362 DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1363 DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1364 DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1365 DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1366 DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1367 DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1368 DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1369 DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1370 DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1371 DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1372 DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1373 DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1374 DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1375 DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1376 DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1377 DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1378 DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1379 DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1380 DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1381 DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1382 DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1383 DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1384 DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1385 DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1386 DUMP_REG(DC_DISP_M0_CONTROL);
1387 DUMP_REG(DC_DISP_M1_CONTROL);
1388 DUMP_REG(DC_DISP_DI_CONTROL);
1389 DUMP_REG(DC_DISP_PP_CONTROL);
1390 DUMP_REG(DC_DISP_PP_SELECT_A);
1391 DUMP_REG(DC_DISP_PP_SELECT_B);
1392 DUMP_REG(DC_DISP_PP_SELECT_C);
1393 DUMP_REG(DC_DISP_PP_SELECT_D);
1394 DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1395 DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1396 DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1397 DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1398 DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1399 DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1400 DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1401 DUMP_REG(DC_DISP_BORDER_COLOR);
1402 DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1403 DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1404 DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1405 DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1406 DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1407 DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1408 DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1409 DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1410 DUMP_REG(DC_DISP_CURSOR_POSITION);
1411 DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1412 DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1413 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1414 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1415 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1416 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1417 DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1418 DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1419 DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1420 DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1421 DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1422 DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1423 DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1424 DUMP_REG(DC_DISP_SD_CONTROL);
1425 DUMP_REG(DC_DISP_SD_CSC_COEFF);
1426 DUMP_REG(DC_DISP_SD_LUT(0));
1427 DUMP_REG(DC_DISP_SD_LUT(1));
1428 DUMP_REG(DC_DISP_SD_LUT(2));
1429 DUMP_REG(DC_DISP_SD_LUT(3));
1430 DUMP_REG(DC_DISP_SD_LUT(4));
1431 DUMP_REG(DC_DISP_SD_LUT(5));
1432 DUMP_REG(DC_DISP_SD_LUT(6));
1433 DUMP_REG(DC_DISP_SD_LUT(7));
1434 DUMP_REG(DC_DISP_SD_LUT(8));
1435 DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1436 DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1437 DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1438 DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1439 DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1440 DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1441 DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1442 DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1443 DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1444 DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1445 DUMP_REG(DC_DISP_SD_BL_TF(0));
1446 DUMP_REG(DC_DISP_SD_BL_TF(1));
1447 DUMP_REG(DC_DISP_SD_BL_TF(2));
1448 DUMP_REG(DC_DISP_SD_BL_TF(3));
1449 DUMP_REG(DC_DISP_SD_BL_CONTROL);
1450 DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1451 DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
1452 DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1453 DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
1454 DUMP_REG(DC_WIN_WIN_OPTIONS);
1455 DUMP_REG(DC_WIN_BYTE_SWAP);
1456 DUMP_REG(DC_WIN_BUFFER_CONTROL);
1457 DUMP_REG(DC_WIN_COLOR_DEPTH);
1458 DUMP_REG(DC_WIN_POSITION);
1459 DUMP_REG(DC_WIN_SIZE);
1460 DUMP_REG(DC_WIN_PRESCALED_SIZE);
1461 DUMP_REG(DC_WIN_H_INITIAL_DDA);
1462 DUMP_REG(DC_WIN_V_INITIAL_DDA);
1463 DUMP_REG(DC_WIN_DDA_INC);
1464 DUMP_REG(DC_WIN_LINE_STRIDE);
1465 DUMP_REG(DC_WIN_BUF_STRIDE);
1466 DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1467 DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1468 DUMP_REG(DC_WIN_DV_CONTROL);
1469 DUMP_REG(DC_WIN_BLEND_NOKEY);
1470 DUMP_REG(DC_WIN_BLEND_1WIN);
1471 DUMP_REG(DC_WIN_BLEND_2WIN_X);
1472 DUMP_REG(DC_WIN_BLEND_2WIN_Y);
1473 DUMP_REG(DC_WIN_BLEND_3WIN_XY);
1474 DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1475 DUMP_REG(DC_WINBUF_START_ADDR);
1476 DUMP_REG(DC_WINBUF_START_ADDR_NS);
1477 DUMP_REG(DC_WINBUF_START_ADDR_U);
1478 DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1479 DUMP_REG(DC_WINBUF_START_ADDR_V);
1480 DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1481 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1482 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1483 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1484 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1485 DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1486 DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1487 DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1488 DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1489
1490 #undef DUMP_REG
1491
1492 return 0;
1493 }
1494
1495 static struct drm_info_list debugfs_files[] = {
1496 { "regs", tegra_dc_show_regs, 0, NULL },
1497 };
1498
1499 static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1500 {
1501 unsigned int i;
1502 char *name;
1503 int err;
1504
1505 name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1506 dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1507 kfree(name);
1508
1509 if (!dc->debugfs)
1510 return -ENOMEM;
1511
1512 dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1513 GFP_KERNEL);
1514 if (!dc->debugfs_files) {
1515 err = -ENOMEM;
1516 goto remove;
1517 }
1518
1519 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1520 dc->debugfs_files[i].data = dc;
1521
1522 err = drm_debugfs_create_files(dc->debugfs_files,
1523 ARRAY_SIZE(debugfs_files),
1524 dc->debugfs, minor);
1525 if (err < 0)
1526 goto free;
1527
1528 dc->minor = minor;
1529
1530 return 0;
1531
1532 free:
1533 kfree(dc->debugfs_files);
1534 dc->debugfs_files = NULL;
1535 remove:
1536 debugfs_remove(dc->debugfs);
1537 dc->debugfs = NULL;
1538
1539 return err;
1540 }
1541
1542 static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1543 {
1544 drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1545 dc->minor);
1546 dc->minor = NULL;
1547
1548 kfree(dc->debugfs_files);
1549 dc->debugfs_files = NULL;
1550
1551 debugfs_remove(dc->debugfs);
1552 dc->debugfs = NULL;
1553
1554 return 0;
1555 }
1556
1557 static int tegra_dc_init(struct host1x_client *client)
1558 {
1559 struct drm_device *drm = dev_get_drvdata(client->parent);
1560 struct tegra_dc *dc = host1x_client_to_dc(client);
1561 struct tegra_drm *tegra = drm->dev_private;
1562 struct drm_plane *primary = NULL;
1563 struct drm_plane *cursor = NULL;
1564 int err;
1565
1566 if (tegra->domain) {
1567 err = iommu_attach_device(tegra->domain, dc->dev);
1568 if (err < 0) {
1569 dev_err(dc->dev, "failed to attach to domain: %d\n",
1570 err);
1571 return err;
1572 }
1573
1574 dc->domain = tegra->domain;
1575 }
1576
1577 primary = tegra_dc_primary_plane_create(drm, dc);
1578 if (IS_ERR(primary)) {
1579 err = PTR_ERR(primary);
1580 goto cleanup;
1581 }
1582
1583 if (dc->soc->supports_cursor) {
1584 cursor = tegra_dc_cursor_plane_create(drm, dc);
1585 if (IS_ERR(cursor)) {
1586 err = PTR_ERR(cursor);
1587 goto cleanup;
1588 }
1589 }
1590
1591 err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
1592 &tegra_crtc_funcs);
1593 if (err < 0)
1594 goto cleanup;
1595
1596 drm_mode_crtc_set_gamma_size(&dc->base, 256);
1597 drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1598
1599 /*
1600 * Keep track of the minimum pitch alignment across all display
1601 * controllers.
1602 */
1603 if (dc->soc->pitch_align > tegra->pitch_align)
1604 tegra->pitch_align = dc->soc->pitch_align;
1605
1606 err = tegra_dc_rgb_init(drm, dc);
1607 if (err < 0 && err != -ENODEV) {
1608 dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
1609 goto cleanup;
1610 }
1611
1612 err = tegra_dc_add_planes(drm, dc);
1613 if (err < 0)
1614 goto cleanup;
1615
1616 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1617 err = tegra_dc_debugfs_init(dc, drm->primary);
1618 if (err < 0)
1619 dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1620 }
1621
1622 err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
1623 dev_name(dc->dev), dc);
1624 if (err < 0) {
1625 dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1626 err);
1627 goto cleanup;
1628 }
1629
1630 return 0;
1631
1632 cleanup:
1633 if (cursor)
1634 drm_plane_cleanup(cursor);
1635
1636 if (primary)
1637 drm_plane_cleanup(primary);
1638
1639 if (tegra->domain) {
1640 iommu_detach_device(tegra->domain, dc->dev);
1641 dc->domain = NULL;
1642 }
1643
1644 return err;
1645 }
1646
1647 static int tegra_dc_exit(struct host1x_client *client)
1648 {
1649 struct tegra_dc *dc = host1x_client_to_dc(client);
1650 int err;
1651
1652 devm_free_irq(dc->dev, dc->irq, dc);
1653
1654 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1655 err = tegra_dc_debugfs_exit(dc);
1656 if (err < 0)
1657 dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1658 }
1659
1660 err = tegra_dc_rgb_exit(dc);
1661 if (err) {
1662 dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1663 return err;
1664 }
1665
1666 if (dc->domain) {
1667 iommu_detach_device(dc->domain, dc->dev);
1668 dc->domain = NULL;
1669 }
1670
1671 return 0;
1672 }
1673
1674 static const struct host1x_client_ops dc_client_ops = {
1675 .init = tegra_dc_init,
1676 .exit = tegra_dc_exit,
1677 };
1678
1679 static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
1680 .supports_border_color = true,
1681 .supports_interlacing = false,
1682 .supports_cursor = false,
1683 .supports_block_linear = false,
1684 .pitch_align = 8,
1685 .has_powergate = false,
1686 };
1687
1688 static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
1689 .supports_border_color = true,
1690 .supports_interlacing = false,
1691 .supports_cursor = false,
1692 .supports_block_linear = false,
1693 .pitch_align = 8,
1694 .has_powergate = false,
1695 };
1696
1697 static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
1698 .supports_border_color = true,
1699 .supports_interlacing = false,
1700 .supports_cursor = false,
1701 .supports_block_linear = false,
1702 .pitch_align = 64,
1703 .has_powergate = true,
1704 };
1705
1706 static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
1707 .supports_border_color = false,
1708 .supports_interlacing = true,
1709 .supports_cursor = true,
1710 .supports_block_linear = true,
1711 .pitch_align = 64,
1712 .has_powergate = true,
1713 };
1714
1715 static const struct of_device_id tegra_dc_of_match[] = {
1716 {
1717 .compatible = "nvidia,tegra124-dc",
1718 .data = &tegra124_dc_soc_info,
1719 }, {
1720 .compatible = "nvidia,tegra114-dc",
1721 .data = &tegra114_dc_soc_info,
1722 }, {
1723 .compatible = "nvidia,tegra30-dc",
1724 .data = &tegra30_dc_soc_info,
1725 }, {
1726 .compatible = "nvidia,tegra20-dc",
1727 .data = &tegra20_dc_soc_info,
1728 }, {
1729 /* sentinel */
1730 }
1731 };
1732 MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
1733
1734 static int tegra_dc_parse_dt(struct tegra_dc *dc)
1735 {
1736 struct device_node *np;
1737 u32 value = 0;
1738 int err;
1739
1740 err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
1741 if (err < 0) {
1742 dev_err(dc->dev, "missing \"nvidia,head\" property\n");
1743
1744 /*
1745 * If the nvidia,head property isn't present, try to find the
1746 * correct head number by looking up the position of this
1747 * display controller's node within the device tree. Assuming
1748 * that the nodes are ordered properly in the DTS file and
1749 * that the translation into a flattened device tree blob
1750 * preserves that ordering this will actually yield the right
1751 * head number.
1752 *
1753 * If those assumptions don't hold, this will still work for
1754 * cases where only a single display controller is used.
1755 */
1756 for_each_matching_node(np, tegra_dc_of_match) {
1757 if (np == dc->dev->of_node)
1758 break;
1759
1760 value++;
1761 }
1762 }
1763
1764 dc->pipe = value;
1765
1766 return 0;
1767 }
1768
1769 static int tegra_dc_probe(struct platform_device *pdev)
1770 {
1771 const struct of_device_id *id;
1772 struct resource *regs;
1773 struct tegra_dc *dc;
1774 int err;
1775
1776 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1777 if (!dc)
1778 return -ENOMEM;
1779
1780 id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
1781 if (!id)
1782 return -ENODEV;
1783
1784 spin_lock_init(&dc->lock);
1785 INIT_LIST_HEAD(&dc->list);
1786 dc->dev = &pdev->dev;
1787 dc->soc = id->data;
1788
1789 err = tegra_dc_parse_dt(dc);
1790 if (err < 0)
1791 return err;
1792
1793 dc->clk = devm_clk_get(&pdev->dev, NULL);
1794 if (IS_ERR(dc->clk)) {
1795 dev_err(&pdev->dev, "failed to get clock\n");
1796 return PTR_ERR(dc->clk);
1797 }
1798
1799 dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1800 if (IS_ERR(dc->rst)) {
1801 dev_err(&pdev->dev, "failed to get reset\n");
1802 return PTR_ERR(dc->rst);
1803 }
1804
1805 if (dc->soc->has_powergate) {
1806 if (dc->pipe == 0)
1807 dc->powergate = TEGRA_POWERGATE_DIS;
1808 else
1809 dc->powergate = TEGRA_POWERGATE_DISB;
1810
1811 err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
1812 dc->rst);
1813 if (err < 0) {
1814 dev_err(&pdev->dev, "failed to power partition: %d\n",
1815 err);
1816 return err;
1817 }
1818 } else {
1819 err = clk_prepare_enable(dc->clk);
1820 if (err < 0) {
1821 dev_err(&pdev->dev, "failed to enable clock: %d\n",
1822 err);
1823 return err;
1824 }
1825
1826 err = reset_control_deassert(dc->rst);
1827 if (err < 0) {
1828 dev_err(&pdev->dev, "failed to deassert reset: %d\n",
1829 err);
1830 return err;
1831 }
1832 }
1833
1834 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1835 dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1836 if (IS_ERR(dc->regs))
1837 return PTR_ERR(dc->regs);
1838
1839 dc->irq = platform_get_irq(pdev, 0);
1840 if (dc->irq < 0) {
1841 dev_err(&pdev->dev, "failed to get IRQ\n");
1842 return -ENXIO;
1843 }
1844
1845 INIT_LIST_HEAD(&dc->client.list);
1846 dc->client.ops = &dc_client_ops;
1847 dc->client.dev = &pdev->dev;
1848
1849 err = tegra_dc_rgb_probe(dc);
1850 if (err < 0 && err != -ENODEV) {
1851 dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
1852 return err;
1853 }
1854
1855 err = host1x_client_register(&dc->client);
1856 if (err < 0) {
1857 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1858 err);
1859 return err;
1860 }
1861
1862 platform_set_drvdata(pdev, dc);
1863
1864 return 0;
1865 }
1866
1867 static int tegra_dc_remove(struct platform_device *pdev)
1868 {
1869 struct tegra_dc *dc = platform_get_drvdata(pdev);
1870 int err;
1871
1872 err = host1x_client_unregister(&dc->client);
1873 if (err < 0) {
1874 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1875 err);
1876 return err;
1877 }
1878
1879 err = tegra_dc_rgb_remove(dc);
1880 if (err < 0) {
1881 dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
1882 return err;
1883 }
1884
1885 reset_control_assert(dc->rst);
1886
1887 if (dc->soc->has_powergate)
1888 tegra_powergate_power_off(dc->powergate);
1889
1890 clk_disable_unprepare(dc->clk);
1891
1892 return 0;
1893 }
1894
1895 struct platform_driver tegra_dc_driver = {
1896 .driver = {
1897 .name = "tegra-dc",
1898 .owner = THIS_MODULE,
1899 .of_match_table = tegra_dc_of_match,
1900 },
1901 .probe = tegra_dc_probe,
1902 .remove = tegra_dc_remove,
1903 };
This page took 0.069695 seconds and 6 git commands to generate.