RDMA/i40iw: Fix overflow of region length
[deliverable/linux.git] / drivers / infiniband / hw / i40iw / i40iw_user.h
1 /*******************************************************************************
2 *
3 * Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenFabrics.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 *
33 *******************************************************************************/
34
35 #ifndef I40IW_USER_H
36 #define I40IW_USER_H
37
38 enum i40iw_device_capabilities_const {
39 I40IW_WQE_SIZE = 4,
40 I40IW_CQP_WQE_SIZE = 8,
41 I40IW_CQE_SIZE = 4,
42 I40IW_EXTENDED_CQE_SIZE = 8,
43 I40IW_AEQE_SIZE = 2,
44 I40IW_CEQE_SIZE = 1,
45 I40IW_CQP_CTX_SIZE = 8,
46 I40IW_SHADOW_AREA_SIZE = 8,
47 I40IW_CEQ_MAX_COUNT = 256,
48 I40IW_QUERY_FPM_BUF_SIZE = 128,
49 I40IW_COMMIT_FPM_BUF_SIZE = 128,
50 I40IW_MIN_IW_QP_ID = 1,
51 I40IW_MAX_IW_QP_ID = 262143,
52 I40IW_MIN_CEQID = 0,
53 I40IW_MAX_CEQID = 256,
54 I40IW_MIN_CQID = 0,
55 I40IW_MAX_CQID = 131071,
56 I40IW_MIN_AEQ_ENTRIES = 1,
57 I40IW_MAX_AEQ_ENTRIES = 524287,
58 I40IW_MIN_CEQ_ENTRIES = 1,
59 I40IW_MAX_CEQ_ENTRIES = 131071,
60 I40IW_MIN_CQ_SIZE = 1,
61 I40IW_MAX_CQ_SIZE = 1048575,
62 I40IW_MAX_AEQ_ALLOCATE_COUNT = 255,
63 I40IW_DB_ID_ZERO = 0,
64 I40IW_MAX_WQ_FRAGMENT_COUNT = 6,
65 I40IW_MAX_SGE_RD = 1,
66 I40IW_MAX_OUTBOUND_MESSAGE_SIZE = 2147483647,
67 I40IW_MAX_INBOUND_MESSAGE_SIZE = 2147483647,
68 I40IW_MAX_PUSH_PAGE_COUNT = 4096,
69 I40IW_MAX_PE_ENABLED_VF_COUNT = 32,
70 I40IW_MAX_VF_FPM_ID = 47,
71 I40IW_MAX_VF_PER_PF = 127,
72 I40IW_MAX_SQ_PAYLOAD_SIZE = 2145386496,
73 I40IW_MAX_INLINE_DATA_SIZE = 112,
74 I40IW_MAX_PUSHMODE_INLINE_DATA_SIZE = 112,
75 I40IW_MAX_IRD_SIZE = 32,
76 I40IW_QPCTX_ENCD_MAXIRD = 3,
77 I40IW_MAX_WQ_ENTRIES = 2048,
78 I40IW_MAX_ORD_SIZE = 32,
79 I40IW_Q2_BUFFER_SIZE = (248 + 100),
80 I40IW_QP_CTX_SIZE = 248
81 };
82
83 #define i40iw_handle void *
84 #define i40iw_adapter_handle i40iw_handle
85 #define i40iw_qp_handle i40iw_handle
86 #define i40iw_cq_handle i40iw_handle
87 #define i40iw_srq_handle i40iw_handle
88 #define i40iw_pd_id i40iw_handle
89 #define i40iw_stag_handle i40iw_handle
90 #define i40iw_stag_index u32
91 #define i40iw_stag u32
92 #define i40iw_stag_key u8
93
94 #define i40iw_tagged_offset u64
95 #define i40iw_access_privileges u32
96 #define i40iw_physical_fragment u64
97 #define i40iw_address_list u64 *
98
99 #define I40IW_CREATE_STAG(index, key) (((index) << 8) + (key))
100
101 #define I40IW_STAG_KEY_FROM_STAG(stag) ((stag) && 0x000000FF)
102
103 #define I40IW_STAG_INDEX_FROM_STAG(stag) (((stag) && 0xFFFFFF00) >> 8)
104
105 #define I40IW_MAX_MR_SIZE 0x10000000000L
106
107 struct i40iw_qp_uk;
108 struct i40iw_cq_uk;
109 struct i40iw_srq_uk;
110 struct i40iw_qp_uk_init_info;
111 struct i40iw_cq_uk_init_info;
112 struct i40iw_srq_uk_init_info;
113
114 struct i40iw_sge {
115 i40iw_tagged_offset tag_off;
116 u32 len;
117 i40iw_stag stag;
118 };
119
120 #define i40iw_sgl struct i40iw_sge *
121
122 struct i40iw_ring {
123 u32 head;
124 u32 tail;
125 u32 size;
126 };
127
128 struct i40iw_cqe {
129 u64 buf[I40IW_CQE_SIZE];
130 };
131
132 struct i40iw_extended_cqe {
133 u64 buf[I40IW_EXTENDED_CQE_SIZE];
134 };
135
136 struct i40iw_wqe {
137 u64 buf[I40IW_WQE_SIZE];
138 };
139
140 struct i40iw_qp_uk_ops;
141
142 enum i40iw_addressing_type {
143 I40IW_ADDR_TYPE_ZERO_BASED = 0,
144 I40IW_ADDR_TYPE_VA_BASED = 1,
145 };
146
147 #define I40IW_ACCESS_FLAGS_LOCALREAD 0x01
148 #define I40IW_ACCESS_FLAGS_LOCALWRITE 0x02
149 #define I40IW_ACCESS_FLAGS_REMOTEREAD_ONLY 0x04
150 #define I40IW_ACCESS_FLAGS_REMOTEREAD 0x05
151 #define I40IW_ACCESS_FLAGS_REMOTEWRITE_ONLY 0x08
152 #define I40IW_ACCESS_FLAGS_REMOTEWRITE 0x0a
153 #define I40IW_ACCESS_FLAGS_BIND_WINDOW 0x10
154 #define I40IW_ACCESS_FLAGS_ALL 0x1F
155
156 #define I40IW_OP_TYPE_RDMA_WRITE 0
157 #define I40IW_OP_TYPE_RDMA_READ 1
158 #define I40IW_OP_TYPE_SEND 3
159 #define I40IW_OP_TYPE_SEND_INV 4
160 #define I40IW_OP_TYPE_SEND_SOL 5
161 #define I40IW_OP_TYPE_SEND_SOL_INV 6
162 #define I40IW_OP_TYPE_REC 7
163 #define I40IW_OP_TYPE_BIND_MW 8
164 #define I40IW_OP_TYPE_FAST_REG_NSMR 9
165 #define I40IW_OP_TYPE_INV_STAG 10
166 #define I40IW_OP_TYPE_RDMA_READ_INV_STAG 11
167 #define I40IW_OP_TYPE_NOP 12
168
169 enum i40iw_completion_status {
170 I40IW_COMPL_STATUS_SUCCESS = 0,
171 I40IW_COMPL_STATUS_FLUSHED,
172 I40IW_COMPL_STATUS_INVALID_WQE,
173 I40IW_COMPL_STATUS_QP_CATASTROPHIC,
174 I40IW_COMPL_STATUS_REMOTE_TERMINATION,
175 I40IW_COMPL_STATUS_INVALID_STAG,
176 I40IW_COMPL_STATUS_BASE_BOUND_VIOLATION,
177 I40IW_COMPL_STATUS_ACCESS_VIOLATION,
178 I40IW_COMPL_STATUS_INVALID_PD_ID,
179 I40IW_COMPL_STATUS_WRAP_ERROR,
180 I40IW_COMPL_STATUS_STAG_INVALID_PDID,
181 I40IW_COMPL_STATUS_RDMA_READ_ZERO_ORD,
182 I40IW_COMPL_STATUS_QP_NOT_PRIVLEDGED,
183 I40IW_COMPL_STATUS_STAG_NOT_INVALID,
184 I40IW_COMPL_STATUS_INVALID_PHYS_BUFFER_SIZE,
185 I40IW_COMPL_STATUS_INVALID_PHYS_BUFFER_ENTRY,
186 I40IW_COMPL_STATUS_INVALID_FBO,
187 I40IW_COMPL_STATUS_INVALID_LENGTH,
188 I40IW_COMPL_STATUS_INVALID_ACCESS,
189 I40IW_COMPL_STATUS_PHYS_BUFFER_LIST_TOO_LONG,
190 I40IW_COMPL_STATUS_INVALID_VIRT_ADDRESS,
191 I40IW_COMPL_STATUS_INVALID_REGION,
192 I40IW_COMPL_STATUS_INVALID_WINDOW,
193 I40IW_COMPL_STATUS_INVALID_TOTAL_LENGTH
194 };
195
196 enum i40iw_completion_notify {
197 IW_CQ_COMPL_EVENT = 0,
198 IW_CQ_COMPL_SOLICITED = 1
199 };
200
201 struct i40iw_post_send {
202 i40iw_sgl sg_list;
203 u8 num_sges;
204 };
205
206 struct i40iw_post_inline_send {
207 void *data;
208 u32 len;
209 };
210
211 struct i40iw_post_send_w_inv {
212 i40iw_sgl sg_list;
213 u32 num_sges;
214 i40iw_stag remote_stag_to_inv;
215 };
216
217 struct i40iw_post_inline_send_w_inv {
218 void *data;
219 u32 len;
220 i40iw_stag remote_stag_to_inv;
221 };
222
223 struct i40iw_rdma_write {
224 i40iw_sgl lo_sg_list;
225 u8 num_lo_sges;
226 struct i40iw_sge rem_addr;
227 };
228
229 struct i40iw_inline_rdma_write {
230 void *data;
231 u32 len;
232 struct i40iw_sge rem_addr;
233 };
234
235 struct i40iw_rdma_read {
236 struct i40iw_sge lo_addr;
237 struct i40iw_sge rem_addr;
238 };
239
240 struct i40iw_bind_window {
241 i40iw_stag mr_stag;
242 u64 bind_length;
243 void *va;
244 enum i40iw_addressing_type addressing_type;
245 bool enable_reads;
246 bool enable_writes;
247 i40iw_stag mw_stag;
248 };
249
250 struct i40iw_inv_local_stag {
251 i40iw_stag target_stag;
252 };
253
254 struct i40iw_post_sq_info {
255 u64 wr_id;
256 u8 op_type;
257 bool signaled;
258 bool read_fence;
259 bool local_fence;
260 bool inline_data;
261 bool defer_flag;
262 union {
263 struct i40iw_post_send send;
264 struct i40iw_post_send send_w_sol;
265 struct i40iw_post_send_w_inv send_w_inv;
266 struct i40iw_post_send_w_inv send_w_sol_inv;
267 struct i40iw_rdma_write rdma_write;
268 struct i40iw_rdma_read rdma_read;
269 struct i40iw_rdma_read rdma_read_inv;
270 struct i40iw_bind_window bind_window;
271 struct i40iw_inv_local_stag inv_local_stag;
272 struct i40iw_inline_rdma_write inline_rdma_write;
273 struct i40iw_post_inline_send inline_send;
274 struct i40iw_post_inline_send inline_send_w_sol;
275 struct i40iw_post_inline_send_w_inv inline_send_w_inv;
276 struct i40iw_post_inline_send_w_inv inline_send_w_sol_inv;
277 } op;
278 };
279
280 struct i40iw_post_rq_info {
281 u64 wr_id;
282 i40iw_sgl sg_list;
283 u32 num_sges;
284 };
285
286 struct i40iw_cq_poll_info {
287 u64 wr_id;
288 i40iw_qp_handle qp_handle;
289 u32 bytes_xfered;
290 u32 tcp_seq_num;
291 u32 qp_id;
292 i40iw_stag inv_stag;
293 enum i40iw_completion_status comp_status;
294 u16 major_err;
295 u16 minor_err;
296 u8 op_type;
297 bool stag_invalid_set;
298 bool push_dropped;
299 bool error;
300 bool is_srq;
301 bool solicited_event;
302 };
303
304 struct i40iw_qp_uk_ops {
305 void (*iw_qp_post_wr)(struct i40iw_qp_uk *);
306 void (*iw_qp_ring_push_db)(struct i40iw_qp_uk *, u32);
307 enum i40iw_status_code (*iw_rdma_write)(struct i40iw_qp_uk *,
308 struct i40iw_post_sq_info *, bool);
309 enum i40iw_status_code (*iw_rdma_read)(struct i40iw_qp_uk *,
310 struct i40iw_post_sq_info *, bool, bool);
311 enum i40iw_status_code (*iw_send)(struct i40iw_qp_uk *,
312 struct i40iw_post_sq_info *, u32, bool);
313 enum i40iw_status_code (*iw_inline_rdma_write)(struct i40iw_qp_uk *,
314 struct i40iw_post_sq_info *, bool);
315 enum i40iw_status_code (*iw_inline_send)(struct i40iw_qp_uk *,
316 struct i40iw_post_sq_info *, u32, bool);
317 enum i40iw_status_code (*iw_stag_local_invalidate)(struct i40iw_qp_uk *,
318 struct i40iw_post_sq_info *, bool);
319 enum i40iw_status_code (*iw_mw_bind)(struct i40iw_qp_uk *,
320 struct i40iw_post_sq_info *, bool);
321 enum i40iw_status_code (*iw_post_receive)(struct i40iw_qp_uk *,
322 struct i40iw_post_rq_info *);
323 enum i40iw_status_code (*iw_post_nop)(struct i40iw_qp_uk *, u64, bool, bool);
324 };
325
326 struct i40iw_cq_ops {
327 void (*iw_cq_request_notification)(struct i40iw_cq_uk *,
328 enum i40iw_completion_notify);
329 enum i40iw_status_code (*iw_cq_poll_completion)(struct i40iw_cq_uk *,
330 struct i40iw_cq_poll_info *, bool);
331 enum i40iw_status_code (*iw_cq_post_entries)(struct i40iw_cq_uk *, u8 count);
332 void (*iw_cq_clean)(void *, struct i40iw_cq_uk *);
333 };
334
335 struct i40iw_dev_uk;
336
337 struct i40iw_device_uk_ops {
338 enum i40iw_status_code (*iwarp_cq_uk_init)(struct i40iw_cq_uk *,
339 struct i40iw_cq_uk_init_info *);
340 enum i40iw_status_code (*iwarp_qp_uk_init)(struct i40iw_qp_uk *,
341 struct i40iw_qp_uk_init_info *);
342 };
343
344 struct i40iw_dev_uk {
345 struct i40iw_device_uk_ops ops_uk;
346 };
347
348 struct i40iw_sq_uk_wr_trk_info {
349 u64 wrid;
350 u64 wr_len;
351 };
352
353 struct i40iw_qp_quanta {
354 u64 elem[I40IW_WQE_SIZE];
355 };
356
357 struct i40iw_qp_uk {
358 struct i40iw_qp_quanta *sq_base;
359 struct i40iw_qp_quanta *rq_base;
360 u32 __iomem *wqe_alloc_reg;
361 struct i40iw_sq_uk_wr_trk_info *sq_wrtrk_array;
362 u64 *rq_wrid_array;
363 u64 *shadow_area;
364 u32 *push_db;
365 u64 *push_wqe;
366 struct i40iw_ring sq_ring;
367 struct i40iw_ring rq_ring;
368 struct i40iw_ring initial_ring;
369 u32 qp_id;
370 u32 sq_size;
371 u32 rq_size;
372 struct i40iw_qp_uk_ops ops;
373 bool use_srq;
374 u8 swqe_polarity;
375 u8 swqe_polarity_deferred;
376 u8 rwqe_polarity;
377 u8 rq_wqe_size;
378 u8 rq_wqe_size_multiplier;
379 u8 max_sq_frag_cnt;
380 u8 max_rq_frag_cnt;
381 bool deferred_flag;
382 };
383
384 struct i40iw_cq_uk {
385 struct i40iw_cqe *cq_base;
386 u32 __iomem *cqe_alloc_reg;
387 u64 *shadow_area;
388 u32 cq_id;
389 u32 cq_size;
390 struct i40iw_ring cq_ring;
391 u8 polarity;
392 bool avoid_mem_cflct;
393
394 struct i40iw_cq_ops ops;
395 };
396
397 struct i40iw_qp_uk_init_info {
398 struct i40iw_qp_quanta *sq;
399 struct i40iw_qp_quanta *rq;
400 u32 __iomem *wqe_alloc_reg;
401 u64 *shadow_area;
402 struct i40iw_sq_uk_wr_trk_info *sq_wrtrk_array;
403 u64 *rq_wrid_array;
404 u32 *push_db;
405 u64 *push_wqe;
406 u32 qp_id;
407 u32 sq_size;
408 u32 rq_size;
409 u8 max_sq_frag_cnt;
410 u8 max_rq_frag_cnt;
411
412 };
413
414 struct i40iw_cq_uk_init_info {
415 u32 __iomem *cqe_alloc_reg;
416 struct i40iw_cqe *cq_base;
417 u64 *shadow_area;
418 u32 cq_size;
419 u32 cq_id;
420 bool avoid_mem_cflct;
421 };
422
423 void i40iw_device_init_uk(struct i40iw_dev_uk *dev);
424
425 void i40iw_qp_post_wr(struct i40iw_qp_uk *qp);
426 u64 *i40iw_qp_get_next_send_wqe(struct i40iw_qp_uk *qp, u32 *wqe_idx,
427 u8 wqe_size);
428 u64 *i40iw_qp_get_next_recv_wqe(struct i40iw_qp_uk *qp, u32 *wqe_idx);
429 u64 *i40iw_qp_get_next_srq_wqe(struct i40iw_srq_uk *srq, u32 *wqe_idx);
430
431 enum i40iw_status_code i40iw_cq_uk_init(struct i40iw_cq_uk *cq,
432 struct i40iw_cq_uk_init_info *info);
433 enum i40iw_status_code i40iw_qp_uk_init(struct i40iw_qp_uk *qp,
434 struct i40iw_qp_uk_init_info *info);
435
436 void i40iw_clean_cq(void *queue, struct i40iw_cq_uk *cq);
437 enum i40iw_status_code i40iw_nop(struct i40iw_qp_uk *qp, u64 wr_id,
438 bool signaled, bool post_sq);
439 enum i40iw_status_code i40iw_fragcnt_to_wqesize_sq(u8 frag_cnt, u8 *wqe_size);
440 enum i40iw_status_code i40iw_fragcnt_to_wqesize_rq(u8 frag_cnt, u8 *wqe_size);
441 enum i40iw_status_code i40iw_inline_data_size_to_wqesize(u32 data_size,
442 u8 *wqe_size);
443 enum i40iw_status_code i40iw_get_wqe_shift(u32 wqdepth, u8 sge, u8 *shift);
444 #endif
This page took 0.041089 seconds and 5 git commands to generate.