IB/mlx5: Add receive Work Queue verbs
[deliverable/linux.git] / drivers / infiniband / hw / mlx5 / mlx5_ib.h
1 /*
2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33 #ifndef MLX5_IB_H
34 #define MLX5_IB_H
35
36 #include <linux/kernel.h>
37 #include <linux/sched.h>
38 #include <rdma/ib_verbs.h>
39 #include <rdma/ib_smi.h>
40 #include <linux/mlx5/driver.h>
41 #include <linux/mlx5/cq.h>
42 #include <linux/mlx5/qp.h>
43 #include <linux/mlx5/srq.h>
44 #include <linux/types.h>
45 #include <linux/mlx5/transobj.h>
46 #include <rdma/ib_user_verbs.h>
47
48 #define mlx5_ib_dbg(dev, format, arg...) \
49 pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
50 __LINE__, current->pid, ##arg)
51
52 #define mlx5_ib_err(dev, format, arg...) \
53 pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
54 __LINE__, current->pid, ##arg)
55
56 #define mlx5_ib_warn(dev, format, arg...) \
57 pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
58 __LINE__, current->pid, ##arg)
59
60 #define field_avail(type, fld, sz) (offsetof(type, fld) + \
61 sizeof(((type *)0)->fld) <= (sz))
62 #define MLX5_IB_DEFAULT_UIDX 0xffffff
63 #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
64
65 enum {
66 MLX5_IB_MMAP_CMD_SHIFT = 8,
67 MLX5_IB_MMAP_CMD_MASK = 0xff,
68 };
69
70 enum mlx5_ib_mmap_cmd {
71 MLX5_IB_MMAP_REGULAR_PAGE = 0,
72 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
73 MLX5_IB_MMAP_WC_PAGE = 2,
74 MLX5_IB_MMAP_NC_PAGE = 3,
75 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
76 MLX5_IB_MMAP_CORE_CLOCK = 5,
77 };
78
79 enum {
80 MLX5_RES_SCAT_DATA32_CQE = 0x1,
81 MLX5_RES_SCAT_DATA64_CQE = 0x2,
82 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
83 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
84 };
85
86 enum mlx5_ib_latency_class {
87 MLX5_IB_LATENCY_CLASS_LOW,
88 MLX5_IB_LATENCY_CLASS_MEDIUM,
89 MLX5_IB_LATENCY_CLASS_HIGH,
90 MLX5_IB_LATENCY_CLASS_FAST_PATH
91 };
92
93 enum mlx5_ib_mad_ifc_flags {
94 MLX5_MAD_IFC_IGNORE_MKEY = 1,
95 MLX5_MAD_IFC_IGNORE_BKEY = 2,
96 MLX5_MAD_IFC_NET_VIEW = 4,
97 };
98
99 enum {
100 MLX5_CROSS_CHANNEL_UUAR = 0,
101 };
102
103 enum {
104 MLX5_CQE_VERSION_V0,
105 MLX5_CQE_VERSION_V1,
106 };
107
108 struct mlx5_ib_ucontext {
109 struct ib_ucontext ibucontext;
110 struct list_head db_page_list;
111
112 /* protect doorbell record alloc/free
113 */
114 struct mutex db_page_mutex;
115 struct mlx5_uuar_info uuari;
116 u8 cqe_version;
117 /* Transport Domain number */
118 u32 tdn;
119 };
120
121 static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
122 {
123 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
124 }
125
126 struct mlx5_ib_pd {
127 struct ib_pd ibpd;
128 u32 pdn;
129 };
130
131 #define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
132 #define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
133 #if (MLX5_IB_FLOW_LAST_PRIO <= 0)
134 #error "Invalid number of bypass priorities"
135 #endif
136 #define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
137
138 #define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
139 struct mlx5_ib_flow_prio {
140 struct mlx5_flow_table *flow_table;
141 unsigned int refcount;
142 };
143
144 struct mlx5_ib_flow_handler {
145 struct list_head list;
146 struct ib_flow ibflow;
147 unsigned int prio;
148 struct mlx5_flow_rule *rule;
149 };
150
151 struct mlx5_ib_flow_db {
152 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
153 /* Protect flow steering bypass flow tables
154 * when add/del flow rules.
155 * only single add/removal of flow steering rule could be done
156 * simultaneously.
157 */
158 struct mutex lock;
159 };
160
161 /* Use macros here so that don't have to duplicate
162 * enum ib_send_flags and enum ib_qp_type for low-level driver
163 */
164
165 #define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
166 #define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
167 #define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
168
169 #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 3)
170 #define MLX5_IB_SEND_UMR_UPDATE_PD (IB_SEND_RESERVED_START << 4)
171 #define MLX5_IB_SEND_UMR_UPDATE_ACCESS IB_SEND_RESERVED_END
172
173 #define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
174 /*
175 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
176 * creates the actual hardware QP.
177 */
178 #define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
179 #define MLX5_IB_WR_UMR IB_WR_RESERVED1
180
181 /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
182 *
183 * These flags are intended for internal use by the mlx5_ib driver, and they
184 * rely on the range reserved for that use in the ib_qp_create_flags enum.
185 */
186
187 /* Create a UD QP whose source QP number is 1 */
188 static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
189 {
190 return IB_QP_CREATE_RESERVED_START;
191 }
192
193 struct wr_list {
194 u16 opcode;
195 u16 next;
196 };
197
198 struct mlx5_ib_wq {
199 u64 *wrid;
200 u32 *wr_data;
201 struct wr_list *w_list;
202 unsigned *wqe_head;
203 u16 unsig_count;
204
205 /* serialize post to the work queue
206 */
207 spinlock_t lock;
208 int wqe_cnt;
209 int max_post;
210 int max_gs;
211 int offset;
212 int wqe_shift;
213 unsigned head;
214 unsigned tail;
215 u16 cur_post;
216 u16 last_poll;
217 void *qend;
218 };
219
220 struct mlx5_ib_rwq {
221 struct ib_wq ibwq;
222 u32 rqn;
223 u32 rq_num_pas;
224 u32 log_rq_stride;
225 u32 log_rq_size;
226 u32 rq_page_offset;
227 u32 log_page_size;
228 struct ib_umem *umem;
229 size_t buf_size;
230 unsigned int page_shift;
231 int create_type;
232 struct mlx5_db db;
233 u32 user_index;
234 u32 wqe_count;
235 u32 wqe_shift;
236 int wq_sig;
237 };
238
239 enum {
240 MLX5_QP_USER,
241 MLX5_QP_KERNEL,
242 MLX5_QP_EMPTY
243 };
244
245 enum {
246 MLX5_WQ_USER,
247 MLX5_WQ_KERNEL
248 };
249
250 /*
251 * Connect-IB can trigger up to four concurrent pagefaults
252 * per-QP.
253 */
254 enum mlx5_ib_pagefault_context {
255 MLX5_IB_PAGEFAULT_RESPONDER_READ,
256 MLX5_IB_PAGEFAULT_REQUESTOR_READ,
257 MLX5_IB_PAGEFAULT_RESPONDER_WRITE,
258 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE,
259 MLX5_IB_PAGEFAULT_CONTEXTS
260 };
261
262 static inline enum mlx5_ib_pagefault_context
263 mlx5_ib_get_pagefault_context(struct mlx5_pagefault *pagefault)
264 {
265 return pagefault->flags & (MLX5_PFAULT_REQUESTOR | MLX5_PFAULT_WRITE);
266 }
267
268 struct mlx5_ib_pfault {
269 struct work_struct work;
270 struct mlx5_pagefault mpfault;
271 };
272
273 struct mlx5_ib_ubuffer {
274 struct ib_umem *umem;
275 int buf_size;
276 u64 buf_addr;
277 };
278
279 struct mlx5_ib_qp_base {
280 struct mlx5_ib_qp *container_mibqp;
281 struct mlx5_core_qp mqp;
282 struct mlx5_ib_ubuffer ubuffer;
283 };
284
285 struct mlx5_ib_qp_trans {
286 struct mlx5_ib_qp_base base;
287 u16 xrcdn;
288 u8 alt_port;
289 u8 atomic_rd_en;
290 u8 resp_depth;
291 };
292
293 struct mlx5_ib_rq {
294 struct mlx5_ib_qp_base base;
295 struct mlx5_ib_wq *rq;
296 struct mlx5_ib_ubuffer ubuffer;
297 struct mlx5_db *doorbell;
298 u32 tirn;
299 u8 state;
300 };
301
302 struct mlx5_ib_sq {
303 struct mlx5_ib_qp_base base;
304 struct mlx5_ib_wq *sq;
305 struct mlx5_ib_ubuffer ubuffer;
306 struct mlx5_db *doorbell;
307 u32 tisn;
308 u8 state;
309 };
310
311 struct mlx5_ib_raw_packet_qp {
312 struct mlx5_ib_sq sq;
313 struct mlx5_ib_rq rq;
314 };
315
316 struct mlx5_ib_qp {
317 struct ib_qp ibqp;
318 union {
319 struct mlx5_ib_qp_trans trans_qp;
320 struct mlx5_ib_raw_packet_qp raw_packet_qp;
321 };
322 struct mlx5_buf buf;
323
324 struct mlx5_db db;
325 struct mlx5_ib_wq rq;
326
327 u8 sq_signal_bits;
328 u8 fm_cache;
329 struct mlx5_ib_wq sq;
330
331 /* serialize qp state modifications
332 */
333 struct mutex mutex;
334 u32 flags;
335 u8 port;
336 u8 state;
337 int wq_sig;
338 int scat_cqe;
339 int max_inline_data;
340 struct mlx5_bf *bf;
341 int has_rq;
342
343 /* only for user space QPs. For kernel
344 * we have it from the bf object
345 */
346 int uuarn;
347
348 int create_type;
349
350 /* Store signature errors */
351 bool signature_en;
352
353 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
354 /*
355 * A flag that is true for QP's that are in a state that doesn't
356 * allow page faults, and shouldn't schedule any more faults.
357 */
358 int disable_page_faults;
359 /*
360 * The disable_page_faults_lock protects a QP's disable_page_faults
361 * field, allowing for a thread to atomically check whether the QP
362 * allows page faults, and if so schedule a page fault.
363 */
364 spinlock_t disable_page_faults_lock;
365 struct mlx5_ib_pfault pagefaults[MLX5_IB_PAGEFAULT_CONTEXTS];
366 #endif
367 };
368
369 struct mlx5_ib_cq_buf {
370 struct mlx5_buf buf;
371 struct ib_umem *umem;
372 int cqe_size;
373 int nent;
374 };
375
376 enum mlx5_ib_qp_flags {
377 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
378 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
379 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
380 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
381 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
382 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
383 /* QP uses 1 as its source QP number */
384 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
385 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
386 };
387
388 struct mlx5_umr_wr {
389 struct ib_send_wr wr;
390 union {
391 u64 virt_addr;
392 u64 offset;
393 } target;
394 struct ib_pd *pd;
395 unsigned int page_shift;
396 unsigned int npages;
397 u32 length;
398 int access_flags;
399 u32 mkey;
400 };
401
402 static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
403 {
404 return container_of(wr, struct mlx5_umr_wr, wr);
405 }
406
407 struct mlx5_shared_mr_info {
408 int mr_id;
409 struct ib_umem *umem;
410 };
411
412 struct mlx5_ib_cq {
413 struct ib_cq ibcq;
414 struct mlx5_core_cq mcq;
415 struct mlx5_ib_cq_buf buf;
416 struct mlx5_db db;
417
418 /* serialize access to the CQ
419 */
420 spinlock_t lock;
421
422 /* protect resize cq
423 */
424 struct mutex resize_mutex;
425 struct mlx5_ib_cq_buf *resize_buf;
426 struct ib_umem *resize_umem;
427 int cqe_size;
428 u32 create_flags;
429 struct list_head wc_list;
430 enum ib_cq_notify_flags notify_flags;
431 struct work_struct notify_work;
432 };
433
434 struct mlx5_ib_wc {
435 struct ib_wc wc;
436 struct list_head list;
437 };
438
439 struct mlx5_ib_srq {
440 struct ib_srq ibsrq;
441 struct mlx5_core_srq msrq;
442 struct mlx5_buf buf;
443 struct mlx5_db db;
444 u64 *wrid;
445 /* protect SRQ hanlding
446 */
447 spinlock_t lock;
448 int head;
449 int tail;
450 u16 wqe_ctr;
451 struct ib_umem *umem;
452 /* serialize arming a SRQ
453 */
454 struct mutex mutex;
455 int wq_sig;
456 };
457
458 struct mlx5_ib_xrcd {
459 struct ib_xrcd ibxrcd;
460 u32 xrcdn;
461 };
462
463 enum mlx5_ib_mtt_access_flags {
464 MLX5_IB_MTT_READ = (1 << 0),
465 MLX5_IB_MTT_WRITE = (1 << 1),
466 };
467
468 #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
469
470 struct mlx5_ib_mr {
471 struct ib_mr ibmr;
472 void *descs;
473 dma_addr_t desc_map;
474 int ndescs;
475 int max_descs;
476 int desc_size;
477 int access_mode;
478 struct mlx5_core_mkey mmkey;
479 struct ib_umem *umem;
480 struct mlx5_shared_mr_info *smr_info;
481 struct list_head list;
482 int order;
483 int umred;
484 int npages;
485 struct mlx5_ib_dev *dev;
486 struct mlx5_create_mkey_mbox_out out;
487 struct mlx5_core_sig_ctx *sig;
488 int live;
489 void *descs_alloc;
490 int access_flags; /* Needed for rereg MR */
491 };
492
493 struct mlx5_ib_mw {
494 struct ib_mw ibmw;
495 struct mlx5_core_mkey mmkey;
496 };
497
498 struct mlx5_ib_umr_context {
499 struct ib_cqe cqe;
500 enum ib_wc_status status;
501 struct completion done;
502 };
503
504 struct umr_common {
505 struct ib_pd *pd;
506 struct ib_cq *cq;
507 struct ib_qp *qp;
508 /* control access to UMR QP
509 */
510 struct semaphore sem;
511 };
512
513 enum {
514 MLX5_FMR_INVALID,
515 MLX5_FMR_VALID,
516 MLX5_FMR_BUSY,
517 };
518
519 struct mlx5_cache_ent {
520 struct list_head head;
521 /* sync access to the cahce entry
522 */
523 spinlock_t lock;
524
525
526 struct dentry *dir;
527 char name[4];
528 u32 order;
529 u32 size;
530 u32 cur;
531 u32 miss;
532 u32 limit;
533
534 struct dentry *fsize;
535 struct dentry *fcur;
536 struct dentry *fmiss;
537 struct dentry *flimit;
538
539 struct mlx5_ib_dev *dev;
540 struct work_struct work;
541 struct delayed_work dwork;
542 int pending;
543 };
544
545 struct mlx5_mr_cache {
546 struct workqueue_struct *wq;
547 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
548 int stopped;
549 struct dentry *root;
550 unsigned long last_add;
551 };
552
553 struct mlx5_ib_gsi_qp;
554
555 struct mlx5_ib_port_resources {
556 struct mlx5_ib_resources *devr;
557 struct mlx5_ib_gsi_qp *gsi;
558 struct work_struct pkey_change_work;
559 };
560
561 struct mlx5_ib_resources {
562 struct ib_cq *c0;
563 struct ib_xrcd *x0;
564 struct ib_xrcd *x1;
565 struct ib_pd *p0;
566 struct ib_srq *s0;
567 struct ib_srq *s1;
568 struct mlx5_ib_port_resources ports[2];
569 /* Protects changes to the port resources */
570 struct mutex mutex;
571 };
572
573 struct mlx5_roce {
574 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
575 * netdev pointer
576 */
577 rwlock_t netdev_lock;
578 struct net_device *netdev;
579 struct notifier_block nb;
580 };
581
582 struct mlx5_ib_dev {
583 struct ib_device ib_dev;
584 struct mlx5_core_dev *mdev;
585 struct mlx5_roce roce;
586 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
587 int num_ports;
588 /* serialize update of capability mask
589 */
590 struct mutex cap_mask_mutex;
591 bool ib_active;
592 struct umr_common umrc;
593 /* sync used page count stats
594 */
595 struct mlx5_ib_resources devr;
596 struct mlx5_mr_cache cache;
597 struct timer_list delay_timer;
598 int fill_delay;
599 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
600 struct ib_odp_caps odp_caps;
601 /*
602 * Sleepable RCU that prevents destruction of MRs while they are still
603 * being used by a page fault handler.
604 */
605 struct srcu_struct mr_srcu;
606 #endif
607 struct mlx5_ib_flow_db flow_db;
608 };
609
610 static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
611 {
612 return container_of(mcq, struct mlx5_ib_cq, mcq);
613 }
614
615 static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
616 {
617 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
618 }
619
620 static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
621 {
622 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
623 }
624
625 static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
626 {
627 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
628 }
629
630 static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
631 {
632 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
633 }
634
635 static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
636 {
637 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
638 }
639
640 static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
641 {
642 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
643 }
644
645 static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
646 {
647 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
648 }
649
650 static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
651 {
652 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
653 }
654
655 static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
656 {
657 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
658 }
659
660 static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
661 {
662 return container_of(msrq, struct mlx5_ib_srq, msrq);
663 }
664
665 static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
666 {
667 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
668 }
669
670 static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
671 {
672 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
673 }
674
675 struct mlx5_ib_ah {
676 struct ib_ah ibah;
677 struct mlx5_av av;
678 };
679
680 static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
681 {
682 return container_of(ibah, struct mlx5_ib_ah, ibah);
683 }
684
685 int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
686 struct mlx5_db *db);
687 void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
688 void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
689 void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
690 void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
691 int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
692 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
693 const void *in_mad, void *response_mad);
694 struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
695 int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
696 int mlx5_ib_destroy_ah(struct ib_ah *ah);
697 struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
698 struct ib_srq_init_attr *init_attr,
699 struct ib_udata *udata);
700 int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
701 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
702 int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
703 int mlx5_ib_destroy_srq(struct ib_srq *srq);
704 int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
705 struct ib_recv_wr **bad_wr);
706 struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
707 struct ib_qp_init_attr *init_attr,
708 struct ib_udata *udata);
709 int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
710 int attr_mask, struct ib_udata *udata);
711 int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
712 struct ib_qp_init_attr *qp_init_attr);
713 int mlx5_ib_destroy_qp(struct ib_qp *qp);
714 int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
715 struct ib_send_wr **bad_wr);
716 int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
717 struct ib_recv_wr **bad_wr);
718 void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
719 int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
720 void *buffer, u32 length,
721 struct mlx5_ib_qp_base *base);
722 struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
723 const struct ib_cq_init_attr *attr,
724 struct ib_ucontext *context,
725 struct ib_udata *udata);
726 int mlx5_ib_destroy_cq(struct ib_cq *cq);
727 int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
728 int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
729 int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
730 int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
731 struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
732 struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
733 u64 virt_addr, int access_flags,
734 struct ib_udata *udata);
735 struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
736 struct ib_udata *udata);
737 int mlx5_ib_dealloc_mw(struct ib_mw *mw);
738 int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index,
739 int npages, int zap);
740 int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
741 u64 length, u64 virt_addr, int access_flags,
742 struct ib_pd *pd, struct ib_udata *udata);
743 int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
744 struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
745 enum ib_mr_type mr_type,
746 u32 max_num_sg);
747 int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
748 unsigned int *sg_offset);
749 int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
750 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
751 const struct ib_mad_hdr *in, size_t in_mad_size,
752 struct ib_mad_hdr *out, size_t *out_mad_size,
753 u16 *out_mad_pkey_index);
754 struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
755 struct ib_ucontext *context,
756 struct ib_udata *udata);
757 int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
758 int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
759 int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
760 int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
761 struct ib_smp *out_mad);
762 int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
763 __be64 *sys_image_guid);
764 int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
765 u16 *max_pkeys);
766 int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
767 u32 *vendor_id);
768 int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
769 int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
770 int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
771 u16 *pkey);
772 int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
773 union ib_gid *gid);
774 int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
775 struct ib_port_attr *props);
776 int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
777 struct ib_port_attr *props);
778 int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
779 void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
780 void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
781 int *ncont, int *order);
782 void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
783 int page_shift, size_t offset, size_t num_pages,
784 __be64 *pas, int access_flags);
785 void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
786 int page_shift, __be64 *pas, int access_flags);
787 void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
788 int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
789 int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
790 int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
791 int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
792 int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
793 struct ib_mr_status *mr_status);
794 struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
795 struct ib_wq_init_attr *init_attr,
796 struct ib_udata *udata);
797 int mlx5_ib_destroy_wq(struct ib_wq *wq);
798 int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
799 u32 wq_attr_mask, struct ib_udata *udata);
800
801 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
802 extern struct workqueue_struct *mlx5_ib_page_fault_wq;
803
804 void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
805 void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp *qp,
806 struct mlx5_ib_pfault *pfault);
807 void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp);
808 int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
809 void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
810 int __init mlx5_ib_odp_init(void);
811 void mlx5_ib_odp_cleanup(void);
812 void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp);
813 void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp);
814 void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
815 unsigned long end);
816 #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
817 static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
818 {
819 return;
820 }
821
822 static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp) {}
823 static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
824 static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
825 static inline int mlx5_ib_odp_init(void) { return 0; }
826 static inline void mlx5_ib_odp_cleanup(void) {}
827 static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp) {}
828 static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp) {}
829
830 #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
831
832 int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
833 u8 port, struct ifla_vf_info *info);
834 int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
835 u8 port, int state);
836 int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
837 u8 port, struct ifla_vf_stats *stats);
838 int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
839 u64 guid, int type);
840
841 __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
842 int index);
843
844 /* GSI QP helper functions */
845 struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
846 struct ib_qp_init_attr *init_attr);
847 int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
848 int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
849 int attr_mask);
850 int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
851 int qp_attr_mask,
852 struct ib_qp_init_attr *qp_init_attr);
853 int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
854 struct ib_send_wr **bad_wr);
855 int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
856 struct ib_recv_wr **bad_wr);
857 void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
858
859 int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
860
861 static inline void init_query_mad(struct ib_smp *mad)
862 {
863 mad->base_version = 1;
864 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
865 mad->class_version = 1;
866 mad->method = IB_MGMT_METHOD_GET;
867 }
868
869 static inline u8 convert_access(int acc)
870 {
871 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
872 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
873 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
874 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
875 MLX5_PERM_LOCAL_READ;
876 }
877
878 static inline int is_qp1(enum ib_qp_type qp_type)
879 {
880 return qp_type == MLX5_IB_QPT_HW_GSI;
881 }
882
883 #define MLX5_MAX_UMR_SHIFT 16
884 #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
885
886 static inline u32 check_cq_create_flags(u32 flags)
887 {
888 /*
889 * It returns non-zero value for unsupported CQ
890 * create flags, otherwise it returns zero.
891 */
892 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
893 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
894 }
895
896 static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
897 u32 *user_index)
898 {
899 if (cqe_version) {
900 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
901 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
902 return -EINVAL;
903 *user_index = cmd_uidx;
904 } else {
905 *user_index = MLX5_IB_DEFAULT_UIDX;
906 }
907
908 return 0;
909 }
910 #endif /* MLX5_IB_H */
This page took 0.073839 seconds and 6 git commands to generate.