cxgb4: Use FW interface to get BAR0 value
[deliverable/linux.git] / drivers / net / ethernet / chelsio / cxgb4 / t4_regs.h
1 /*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
4 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35 #ifndef __T4_REGS_H
36 #define __T4_REGS_H
37
38 #define MYPF_BASE 0x1b000
39 #define MYPF_REG(reg_addr) (MYPF_BASE + (reg_addr))
40
41 #define PF0_BASE 0x1e000
42 #define PF0_REG(reg_addr) (PF0_BASE + (reg_addr))
43
44 #define PF_STRIDE 0x400
45 #define PF_BASE(idx) (PF0_BASE + (idx) * PF_STRIDE)
46 #define PF_REG(idx, reg) (PF_BASE(idx) + (reg))
47
48 #define MYPORT_BASE 0x1c000
49 #define MYPORT_REG(reg_addr) (MYPORT_BASE + (reg_addr))
50
51 #define PORT0_BASE 0x20000
52 #define PORT0_REG(reg_addr) (PORT0_BASE + (reg_addr))
53
54 #define PORT_STRIDE 0x2000
55 #define PORT_BASE(idx) (PORT0_BASE + (idx) * PORT_STRIDE)
56 #define PORT_REG(idx, reg) (PORT_BASE(idx) + (reg))
57
58 #define EDC_STRIDE (EDC_1_BASE_ADDR - EDC_0_BASE_ADDR)
59 #define EDC_REG(reg, idx) (reg + EDC_STRIDE * idx)
60
61 #define PCIE_MEM_ACCESS_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
62 #define PCIE_MAILBOX_REG(reg_addr, idx) ((reg_addr) + (idx) * 8)
63 #define MC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
64 #define EDC_BIST_STATUS_REG(reg_addr, idx) ((reg_addr) + (idx) * 4)
65
66 #define SGE_PF_KDOORBELL 0x0
67 #define QID_MASK 0xffff8000U
68 #define QID_SHIFT 15
69 #define QID(x) ((x) << QID_SHIFT)
70 #define DBPRIO(x) ((x) << 14)
71 #define DBTYPE(x) ((x) << 13)
72 #define PIDX_MASK 0x00003fffU
73 #define PIDX_SHIFT 0
74 #define PIDX(x) ((x) << PIDX_SHIFT)
75 #define S_PIDX_T5 0
76 #define M_PIDX_T5 0x1fffU
77 #define PIDX_T5(x) (((x) >> S_PIDX_T5) & M_PIDX_T5)
78
79
80 #define SGE_PF_GTS 0x4
81 #define INGRESSQID_MASK 0xffff0000U
82 #define INGRESSQID_SHIFT 16
83 #define INGRESSQID(x) ((x) << INGRESSQID_SHIFT)
84 #define TIMERREG_MASK 0x0000e000U
85 #define TIMERREG_SHIFT 13
86 #define TIMERREG(x) ((x) << TIMERREG_SHIFT)
87 #define SEINTARM_MASK 0x00001000U
88 #define SEINTARM_SHIFT 12
89 #define SEINTARM(x) ((x) << SEINTARM_SHIFT)
90 #define CIDXINC_MASK 0x00000fffU
91 #define CIDXINC_SHIFT 0
92 #define CIDXINC(x) ((x) << CIDXINC_SHIFT)
93
94 #define X_RXPKTCPLMODE_SPLIT 1
95 #define X_INGPADBOUNDARY_SHIFT 5
96
97 #define SGE_CONTROL 0x1008
98 #define DCASYSTYPE 0x00080000U
99 #define RXPKTCPLMODE_MASK 0x00040000U
100 #define RXPKTCPLMODE_SHIFT 18
101 #define RXPKTCPLMODE(x) ((x) << RXPKTCPLMODE_SHIFT)
102 #define EGRSTATUSPAGESIZE_MASK 0x00020000U
103 #define EGRSTATUSPAGESIZE_SHIFT 17
104 #define EGRSTATUSPAGESIZE(x) ((x) << EGRSTATUSPAGESIZE_SHIFT)
105 #define PKTSHIFT_MASK 0x00001c00U
106 #define PKTSHIFT_SHIFT 10
107 #define PKTSHIFT(x) ((x) << PKTSHIFT_SHIFT)
108 #define PKTSHIFT_GET(x) (((x) & PKTSHIFT_MASK) >> PKTSHIFT_SHIFT)
109 #define INGPCIEBOUNDARY_MASK 0x00000380U
110 #define INGPCIEBOUNDARY_SHIFT 7
111 #define INGPCIEBOUNDARY(x) ((x) << INGPCIEBOUNDARY_SHIFT)
112 #define INGPADBOUNDARY_MASK 0x00000070U
113 #define INGPADBOUNDARY_SHIFT 4
114 #define INGPADBOUNDARY(x) ((x) << INGPADBOUNDARY_SHIFT)
115 #define INGPADBOUNDARY_GET(x) (((x) & INGPADBOUNDARY_MASK) \
116 >> INGPADBOUNDARY_SHIFT)
117 #define EGRPCIEBOUNDARY_MASK 0x0000000eU
118 #define EGRPCIEBOUNDARY_SHIFT 1
119 #define EGRPCIEBOUNDARY(x) ((x) << EGRPCIEBOUNDARY_SHIFT)
120 #define GLOBALENABLE 0x00000001U
121
122 #define SGE_HOST_PAGE_SIZE 0x100c
123
124 #define HOSTPAGESIZEPF7_MASK 0x0000000fU
125 #define HOSTPAGESIZEPF7_SHIFT 28
126 #define HOSTPAGESIZEPF7(x) ((x) << HOSTPAGESIZEPF7_SHIFT)
127
128 #define HOSTPAGESIZEPF6_MASK 0x0000000fU
129 #define HOSTPAGESIZEPF6_SHIFT 24
130 #define HOSTPAGESIZEPF6(x) ((x) << HOSTPAGESIZEPF6_SHIFT)
131
132 #define HOSTPAGESIZEPF5_MASK 0x0000000fU
133 #define HOSTPAGESIZEPF5_SHIFT 20
134 #define HOSTPAGESIZEPF5(x) ((x) << HOSTPAGESIZEPF5_SHIFT)
135
136 #define HOSTPAGESIZEPF4_MASK 0x0000000fU
137 #define HOSTPAGESIZEPF4_SHIFT 16
138 #define HOSTPAGESIZEPF4(x) ((x) << HOSTPAGESIZEPF4_SHIFT)
139
140 #define HOSTPAGESIZEPF3_MASK 0x0000000fU
141 #define HOSTPAGESIZEPF3_SHIFT 12
142 #define HOSTPAGESIZEPF3(x) ((x) << HOSTPAGESIZEPF3_SHIFT)
143
144 #define HOSTPAGESIZEPF2_MASK 0x0000000fU
145 #define HOSTPAGESIZEPF2_SHIFT 8
146 #define HOSTPAGESIZEPF2(x) ((x) << HOSTPAGESIZEPF2_SHIFT)
147
148 #define HOSTPAGESIZEPF1_MASK 0x0000000fU
149 #define HOSTPAGESIZEPF1_SHIFT 4
150 #define HOSTPAGESIZEPF1(x) ((x) << HOSTPAGESIZEPF1_SHIFT)
151
152 #define HOSTPAGESIZEPF0_MASK 0x0000000fU
153 #define HOSTPAGESIZEPF0_SHIFT 0
154 #define HOSTPAGESIZEPF0(x) ((x) << HOSTPAGESIZEPF0_SHIFT)
155
156 #define SGE_EGRESS_QUEUES_PER_PAGE_PF 0x1010
157 #define QUEUESPERPAGEPF0_MASK 0x0000000fU
158 #define QUEUESPERPAGEPF0_GET(x) ((x) & QUEUESPERPAGEPF0_MASK)
159
160 #define QUEUESPERPAGEPF1 4
161
162 #define SGE_INT_CAUSE1 0x1024
163 #define SGE_INT_CAUSE2 0x1030
164 #define SGE_INT_CAUSE3 0x103c
165 #define ERR_FLM_DBP 0x80000000U
166 #define ERR_FLM_IDMA1 0x40000000U
167 #define ERR_FLM_IDMA0 0x20000000U
168 #define ERR_FLM_HINT 0x10000000U
169 #define ERR_PCIE_ERROR3 0x08000000U
170 #define ERR_PCIE_ERROR2 0x04000000U
171 #define ERR_PCIE_ERROR1 0x02000000U
172 #define ERR_PCIE_ERROR0 0x01000000U
173 #define ERR_TIMER_ABOVE_MAX_QID 0x00800000U
174 #define ERR_CPL_EXCEED_IQE_SIZE 0x00400000U
175 #define ERR_INVALID_CIDX_INC 0x00200000U
176 #define ERR_ITP_TIME_PAUSED 0x00100000U
177 #define ERR_CPL_OPCODE_0 0x00080000U
178 #define ERR_DROPPED_DB 0x00040000U
179 #define ERR_DATA_CPL_ON_HIGH_QID1 0x00020000U
180 #define ERR_DATA_CPL_ON_HIGH_QID0 0x00010000U
181 #define ERR_BAD_DB_PIDX3 0x00008000U
182 #define ERR_BAD_DB_PIDX2 0x00004000U
183 #define ERR_BAD_DB_PIDX1 0x00002000U
184 #define ERR_BAD_DB_PIDX0 0x00001000U
185 #define ERR_ING_PCIE_CHAN 0x00000800U
186 #define ERR_ING_CTXT_PRIO 0x00000400U
187 #define ERR_EGR_CTXT_PRIO 0x00000200U
188 #define DBFIFO_HP_INT 0x00000100U
189 #define DBFIFO_LP_INT 0x00000080U
190 #define REG_ADDRESS_ERR 0x00000040U
191 #define INGRESS_SIZE_ERR 0x00000020U
192 #define EGRESS_SIZE_ERR 0x00000010U
193 #define ERR_INV_CTXT3 0x00000008U
194 #define ERR_INV_CTXT2 0x00000004U
195 #define ERR_INV_CTXT1 0x00000002U
196 #define ERR_INV_CTXT0 0x00000001U
197
198 #define SGE_INT_ENABLE3 0x1040
199 #define SGE_FL_BUFFER_SIZE0 0x1044
200 #define SGE_FL_BUFFER_SIZE1 0x1048
201 #define SGE_FL_BUFFER_SIZE2 0x104c
202 #define SGE_FL_BUFFER_SIZE3 0x1050
203 #define SGE_FL_BUFFER_SIZE4 0x1054
204 #define SGE_FL_BUFFER_SIZE5 0x1058
205 #define SGE_FL_BUFFER_SIZE6 0x105c
206 #define SGE_FL_BUFFER_SIZE7 0x1060
207 #define SGE_FL_BUFFER_SIZE8 0x1064
208
209 #define SGE_INGRESS_RX_THRESHOLD 0x10a0
210 #define THRESHOLD_0_MASK 0x3f000000U
211 #define THRESHOLD_0_SHIFT 24
212 #define THRESHOLD_0(x) ((x) << THRESHOLD_0_SHIFT)
213 #define THRESHOLD_0_GET(x) (((x) & THRESHOLD_0_MASK) >> THRESHOLD_0_SHIFT)
214 #define THRESHOLD_1_MASK 0x003f0000U
215 #define THRESHOLD_1_SHIFT 16
216 #define THRESHOLD_1(x) ((x) << THRESHOLD_1_SHIFT)
217 #define THRESHOLD_1_GET(x) (((x) & THRESHOLD_1_MASK) >> THRESHOLD_1_SHIFT)
218 #define THRESHOLD_2_MASK 0x00003f00U
219 #define THRESHOLD_2_SHIFT 8
220 #define THRESHOLD_2(x) ((x) << THRESHOLD_2_SHIFT)
221 #define THRESHOLD_2_GET(x) (((x) & THRESHOLD_2_MASK) >> THRESHOLD_2_SHIFT)
222 #define THRESHOLD_3_MASK 0x0000003fU
223 #define THRESHOLD_3_SHIFT 0
224 #define THRESHOLD_3(x) ((x) << THRESHOLD_3_SHIFT)
225 #define THRESHOLD_3_GET(x) (((x) & THRESHOLD_3_MASK) >> THRESHOLD_3_SHIFT)
226
227 #define SGE_CONM_CTRL 0x1094
228 #define EGRTHRESHOLD_MASK 0x00003f00U
229 #define EGRTHRESHOLDshift 8
230 #define EGRTHRESHOLD(x) ((x) << EGRTHRESHOLDshift)
231 #define EGRTHRESHOLD_GET(x) (((x) & EGRTHRESHOLD_MASK) >> EGRTHRESHOLDshift)
232
233 #define EGRTHRESHOLDPACKING_MASK 0x3fU
234 #define EGRTHRESHOLDPACKING_SHIFT 14
235 #define EGRTHRESHOLDPACKING(x) ((x) << EGRTHRESHOLDPACKING_SHIFT)
236 #define EGRTHRESHOLDPACKING_GET(x) (((x) >> EGRTHRESHOLDPACKING_SHIFT) & \
237 EGRTHRESHOLDPACKING_MASK)
238
239 #define SGE_DBFIFO_STATUS 0x10a4
240 #define HP_INT_THRESH_SHIFT 28
241 #define HP_INT_THRESH_MASK 0xfU
242 #define HP_INT_THRESH(x) ((x) << HP_INT_THRESH_SHIFT)
243 #define LP_INT_THRESH_SHIFT 12
244 #define LP_INT_THRESH_MASK 0xfU
245 #define LP_INT_THRESH(x) ((x) << LP_INT_THRESH_SHIFT)
246
247 #define SGE_DOORBELL_CONTROL 0x10a8
248 #define ENABLE_DROP (1 << 13)
249
250 #define S_NOCOALESCE 26
251 #define V_NOCOALESCE(x) ((x) << S_NOCOALESCE)
252 #define F_NOCOALESCE V_NOCOALESCE(1U)
253
254 #define SGE_TIMER_VALUE_0_AND_1 0x10b8
255 #define TIMERVALUE0_MASK 0xffff0000U
256 #define TIMERVALUE0_SHIFT 16
257 #define TIMERVALUE0(x) ((x) << TIMERVALUE0_SHIFT)
258 #define TIMERVALUE0_GET(x) (((x) & TIMERVALUE0_MASK) >> TIMERVALUE0_SHIFT)
259 #define TIMERVALUE1_MASK 0x0000ffffU
260 #define TIMERVALUE1_SHIFT 0
261 #define TIMERVALUE1(x) ((x) << TIMERVALUE1_SHIFT)
262 #define TIMERVALUE1_GET(x) (((x) & TIMERVALUE1_MASK) >> TIMERVALUE1_SHIFT)
263
264 #define SGE_TIMER_VALUE_2_AND_3 0x10bc
265 #define TIMERVALUE2_MASK 0xffff0000U
266 #define TIMERVALUE2_SHIFT 16
267 #define TIMERVALUE2(x) ((x) << TIMERVALUE2_SHIFT)
268 #define TIMERVALUE2_GET(x) (((x) & TIMERVALUE2_MASK) >> TIMERVALUE2_SHIFT)
269 #define TIMERVALUE3_MASK 0x0000ffffU
270 #define TIMERVALUE3_SHIFT 0
271 #define TIMERVALUE3(x) ((x) << TIMERVALUE3_SHIFT)
272 #define TIMERVALUE3_GET(x) (((x) & TIMERVALUE3_MASK) >> TIMERVALUE3_SHIFT)
273
274 #define SGE_TIMER_VALUE_4_AND_5 0x10c0
275 #define TIMERVALUE4_MASK 0xffff0000U
276 #define TIMERVALUE4_SHIFT 16
277 #define TIMERVALUE4(x) ((x) << TIMERVALUE4_SHIFT)
278 #define TIMERVALUE4_GET(x) (((x) & TIMERVALUE4_MASK) >> TIMERVALUE4_SHIFT)
279 #define TIMERVALUE5_MASK 0x0000ffffU
280 #define TIMERVALUE5_SHIFT 0
281 #define TIMERVALUE5(x) ((x) << TIMERVALUE5_SHIFT)
282 #define TIMERVALUE5_GET(x) (((x) & TIMERVALUE5_MASK) >> TIMERVALUE5_SHIFT)
283
284 #define SGE_DEBUG_INDEX 0x10cc
285 #define SGE_DEBUG_DATA_HIGH 0x10d0
286 #define SGE_DEBUG_DATA_LOW 0x10d4
287 #define SGE_DEBUG_DATA_LOW_INDEX_2 0x12c8
288 #define SGE_DEBUG_DATA_LOW_INDEX_3 0x12cc
289 #define SGE_DEBUG_DATA_HIGH_INDEX_10 0x12a8
290 #define SGE_INGRESS_QUEUES_PER_PAGE_PF 0x10f4
291
292 #define S_HP_INT_THRESH 28
293 #define M_HP_INT_THRESH 0xfU
294 #define V_HP_INT_THRESH(x) ((x) << S_HP_INT_THRESH)
295 #define S_LP_INT_THRESH_T5 18
296 #define V_LP_INT_THRESH_T5(x) ((x) << S_LP_INT_THRESH_T5)
297 #define M_LP_COUNT_T5 0x3ffffU
298 #define G_LP_COUNT_T5(x) (((x) >> S_LP_COUNT) & M_LP_COUNT_T5)
299 #define M_HP_COUNT 0x7ffU
300 #define S_HP_COUNT 16
301 #define G_HP_COUNT(x) (((x) >> S_HP_COUNT) & M_HP_COUNT)
302 #define S_LP_INT_THRESH 12
303 #define M_LP_INT_THRESH 0xfU
304 #define M_LP_INT_THRESH_T5 0xfffU
305 #define V_LP_INT_THRESH(x) ((x) << S_LP_INT_THRESH)
306 #define M_LP_COUNT 0x7ffU
307 #define S_LP_COUNT 0
308 #define G_LP_COUNT(x) (((x) >> S_LP_COUNT) & M_LP_COUNT)
309 #define A_SGE_DBFIFO_STATUS 0x10a4
310
311 #define SGE_STAT_TOTAL 0x10e4
312 #define SGE_STAT_MATCH 0x10e8
313
314 #define SGE_STAT_CFG 0x10ec
315 #define S_STATSOURCE_T5 9
316 #define STATSOURCE_T5(x) ((x) << S_STATSOURCE_T5)
317
318 #define SGE_DBFIFO_STATUS2 0x1118
319 #define M_HP_COUNT_T5 0x3ffU
320 #define G_HP_COUNT_T5(x) ((x) & M_HP_COUNT_T5)
321 #define S_HP_INT_THRESH_T5 10
322 #define M_HP_INT_THRESH_T5 0xfU
323 #define V_HP_INT_THRESH_T5(x) ((x) << S_HP_INT_THRESH_T5)
324
325 #define S_ENABLE_DROP 13
326 #define V_ENABLE_DROP(x) ((x) << S_ENABLE_DROP)
327 #define F_ENABLE_DROP V_ENABLE_DROP(1U)
328 #define S_DROPPED_DB 0
329 #define V_DROPPED_DB(x) ((x) << S_DROPPED_DB)
330 #define F_DROPPED_DB V_DROPPED_DB(1U)
331 #define A_SGE_DOORBELL_CONTROL 0x10a8
332
333 #define A_SGE_CTXT_CMD 0x11fc
334 #define A_SGE_DBQ_CTXT_BADDR 0x1084
335
336 #define PCIE_PF_CFG 0x40
337 #define AIVEC(x) ((x) << 4)
338 #define AIVEC_MASK 0x3ffU
339
340 #define PCIE_PF_CLI 0x44
341 #define PCIE_INT_CAUSE 0x3004
342 #define UNXSPLCPLERR 0x20000000U
343 #define PCIEPINT 0x10000000U
344 #define PCIESINT 0x08000000U
345 #define RPLPERR 0x04000000U
346 #define RXWRPERR 0x02000000U
347 #define RXCPLPERR 0x01000000U
348 #define PIOTAGPERR 0x00800000U
349 #define MATAGPERR 0x00400000U
350 #define INTXCLRPERR 0x00200000U
351 #define FIDPERR 0x00100000U
352 #define CFGSNPPERR 0x00080000U
353 #define HRSPPERR 0x00040000U
354 #define HREQPERR 0x00020000U
355 #define HCNTPERR 0x00010000U
356 #define DRSPPERR 0x00008000U
357 #define DREQPERR 0x00004000U
358 #define DCNTPERR 0x00002000U
359 #define CRSPPERR 0x00001000U
360 #define CREQPERR 0x00000800U
361 #define CCNTPERR 0x00000400U
362 #define TARTAGPERR 0x00000200U
363 #define PIOREQPERR 0x00000100U
364 #define PIOCPLPERR 0x00000080U
365 #define MSIXDIPERR 0x00000040U
366 #define MSIXDATAPERR 0x00000020U
367 #define MSIXADDRHPERR 0x00000010U
368 #define MSIXADDRLPERR 0x00000008U
369 #define MSIDATAPERR 0x00000004U
370 #define MSIADDRHPERR 0x00000002U
371 #define MSIADDRLPERR 0x00000001U
372
373 #define READRSPERR 0x20000000U
374 #define TRGT1GRPPERR 0x10000000U
375 #define IPSOTPERR 0x08000000U
376 #define IPRXDATAGRPPERR 0x02000000U
377 #define IPRXHDRGRPPERR 0x01000000U
378 #define MAGRPPERR 0x00400000U
379 #define VFIDPERR 0x00200000U
380 #define HREQWRPERR 0x00010000U
381 #define DREQWRPERR 0x00002000U
382 #define MSTTAGQPERR 0x00000400U
383 #define PIOREQGRPPERR 0x00000100U
384 #define PIOCPLGRPPERR 0x00000080U
385 #define MSIXSTIPERR 0x00000004U
386 #define MSTTIMEOUTPERR 0x00000002U
387 #define MSTGRPPERR 0x00000001U
388
389 #define PCIE_NONFAT_ERR 0x3010
390 #define PCIE_CFG_SPACE_REQ 0x3060
391 #define PCIE_CFG_SPACE_DATA 0x3064
392 #define PCIE_MEM_ACCESS_BASE_WIN 0x3068
393 #define S_PCIEOFST 10
394 #define M_PCIEOFST 0x3fffffU
395 #define GET_PCIEOFST(x) (((x) >> S_PCIEOFST) & M_PCIEOFST)
396 #define PCIEOFST_MASK 0xfffffc00U
397 #define BIR_MASK 0x00000300U
398 #define BIR_SHIFT 8
399 #define BIR(x) ((x) << BIR_SHIFT)
400 #define WINDOW_MASK 0x000000ffU
401 #define WINDOW_SHIFT 0
402 #define WINDOW(x) ((x) << WINDOW_SHIFT)
403 #define PCIE_MEM_ACCESS_OFFSET 0x306c
404 #define ENABLE (1U << 30)
405 #define FUNCTION(x) ((x) << 12)
406 #define F_LOCALCFG (1U << 28)
407
408 #define S_PFNUM 0
409 #define V_PFNUM(x) ((x) << S_PFNUM)
410
411 #define PCIE_FW 0x30b8
412 #define PCIE_FW_ERR 0x80000000U
413 #define PCIE_FW_INIT 0x40000000U
414 #define PCIE_FW_HALT 0x20000000U
415 #define PCIE_FW_MASTER_VLD 0x00008000U
416 #define PCIE_FW_MASTER(x) ((x) << 12)
417 #define PCIE_FW_MASTER_MASK 0x7
418 #define PCIE_FW_MASTER_GET(x) (((x) >> 12) & PCIE_FW_MASTER_MASK)
419
420 #define PCIE_CORE_UTL_SYSTEM_BUS_AGENT_STATUS 0x5908
421 #define RNPP 0x80000000U
422 #define RPCP 0x20000000U
423 #define RCIP 0x08000000U
424 #define RCCP 0x04000000U
425 #define RFTP 0x00800000U
426 #define PTRP 0x00100000U
427
428 #define PCIE_CORE_UTL_PCI_EXPRESS_PORT_STATUS 0x59a4
429 #define TPCP 0x40000000U
430 #define TNPP 0x20000000U
431 #define TFTP 0x10000000U
432 #define TCAP 0x08000000U
433 #define TCIP 0x04000000U
434 #define RCAP 0x02000000U
435 #define PLUP 0x00800000U
436 #define PLDN 0x00400000U
437 #define OTDD 0x00200000U
438 #define GTRP 0x00100000U
439 #define RDPE 0x00040000U
440 #define TDCE 0x00020000U
441 #define TDUE 0x00010000U
442
443 #define MC_INT_CAUSE 0x7518
444 #define ECC_UE_INT_CAUSE 0x00000004U
445 #define ECC_CE_INT_CAUSE 0x00000002U
446 #define PERR_INT_CAUSE 0x00000001U
447
448 #define MC_ECC_STATUS 0x751c
449 #define ECC_CECNT_MASK 0xffff0000U
450 #define ECC_CECNT_SHIFT 16
451 #define ECC_CECNT(x) ((x) << ECC_CECNT_SHIFT)
452 #define ECC_CECNT_GET(x) (((x) & ECC_CECNT_MASK) >> ECC_CECNT_SHIFT)
453 #define ECC_UECNT_MASK 0x0000ffffU
454 #define ECC_UECNT_SHIFT 0
455 #define ECC_UECNT(x) ((x) << ECC_UECNT_SHIFT)
456 #define ECC_UECNT_GET(x) (((x) & ECC_UECNT_MASK) >> ECC_UECNT_SHIFT)
457
458 #define MC_BIST_CMD 0x7600
459 #define START_BIST 0x80000000U
460 #define BIST_CMD_GAP_MASK 0x0000ff00U
461 #define BIST_CMD_GAP_SHIFT 8
462 #define BIST_CMD_GAP(x) ((x) << BIST_CMD_GAP_SHIFT)
463 #define BIST_OPCODE_MASK 0x00000003U
464 #define BIST_OPCODE_SHIFT 0
465 #define BIST_OPCODE(x) ((x) << BIST_OPCODE_SHIFT)
466
467 #define MC_BIST_CMD_ADDR 0x7604
468 #define MC_BIST_CMD_LEN 0x7608
469 #define MC_BIST_DATA_PATTERN 0x760c
470 #define BIST_DATA_TYPE_MASK 0x0000000fU
471 #define BIST_DATA_TYPE_SHIFT 0
472 #define BIST_DATA_TYPE(x) ((x) << BIST_DATA_TYPE_SHIFT)
473
474 #define MC_BIST_STATUS_RDATA 0x7688
475
476 #define MA_EDRAM0_BAR 0x77c0
477 #define MA_EDRAM1_BAR 0x77c4
478 #define EDRAM_SIZE_MASK 0xfffU
479 #define EDRAM_SIZE_GET(x) ((x) & EDRAM_SIZE_MASK)
480
481 #define MA_EXT_MEMORY_BAR 0x77c8
482 #define EXT_MEM_SIZE_MASK 0x00000fffU
483 #define EXT_MEM_SIZE_SHIFT 0
484 #define EXT_MEM_SIZE_GET(x) (((x) & EXT_MEM_SIZE_MASK) >> EXT_MEM_SIZE_SHIFT)
485
486 #define MA_TARGET_MEM_ENABLE 0x77d8
487 #define EXT_MEM1_ENABLE 0x00000010U
488 #define EXT_MEM_ENABLE 0x00000004U
489 #define EDRAM1_ENABLE 0x00000002U
490 #define EDRAM0_ENABLE 0x00000001U
491
492 #define MA_INT_CAUSE 0x77e0
493 #define MEM_PERR_INT_CAUSE 0x00000002U
494 #define MEM_WRAP_INT_CAUSE 0x00000001U
495
496 #define MA_INT_WRAP_STATUS 0x77e4
497 #define MEM_WRAP_ADDRESS_MASK 0xfffffff0U
498 #define MEM_WRAP_ADDRESS_SHIFT 4
499 #define MEM_WRAP_ADDRESS_GET(x) (((x) & MEM_WRAP_ADDRESS_MASK) >> MEM_WRAP_ADDRESS_SHIFT)
500 #define MEM_WRAP_CLIENT_NUM_MASK 0x0000000fU
501 #define MEM_WRAP_CLIENT_NUM_SHIFT 0
502 #define MEM_WRAP_CLIENT_NUM_GET(x) (((x) & MEM_WRAP_CLIENT_NUM_MASK) >> MEM_WRAP_CLIENT_NUM_SHIFT)
503 #define MA_PCIE_FW 0x30b8
504 #define MA_PARITY_ERROR_STATUS 0x77f4
505
506 #define MA_EXT_MEMORY1_BAR 0x7808
507 #define EDC_0_BASE_ADDR 0x7900
508
509 #define EDC_BIST_CMD 0x7904
510 #define EDC_BIST_CMD_ADDR 0x7908
511 #define EDC_BIST_CMD_LEN 0x790c
512 #define EDC_BIST_DATA_PATTERN 0x7910
513 #define EDC_BIST_STATUS_RDATA 0x7928
514 #define EDC_INT_CAUSE 0x7978
515 #define ECC_UE_PAR 0x00000020U
516 #define ECC_CE_PAR 0x00000010U
517 #define PERR_PAR_CAUSE 0x00000008U
518
519 #define EDC_ECC_STATUS 0x797c
520
521 #define EDC_1_BASE_ADDR 0x7980
522
523 #define CIM_BOOT_CFG 0x7b00
524 #define BOOTADDR_MASK 0xffffff00U
525 #define UPCRST 0x1U
526
527 #define CIM_PF_MAILBOX_DATA 0x240
528 #define CIM_PF_MAILBOX_CTRL 0x280
529 #define MBMSGVALID 0x00000008U
530 #define MBINTREQ 0x00000004U
531 #define MBOWNER_MASK 0x00000003U
532 #define MBOWNER_SHIFT 0
533 #define MBOWNER(x) ((x) << MBOWNER_SHIFT)
534 #define MBOWNER_GET(x) (((x) & MBOWNER_MASK) >> MBOWNER_SHIFT)
535
536 #define CIM_PF_HOST_INT_ENABLE 0x288
537 #define MBMSGRDYINTEN(x) ((x) << 19)
538
539 #define CIM_PF_HOST_INT_CAUSE 0x28c
540 #define MBMSGRDYINT 0x00080000U
541
542 #define CIM_HOST_INT_CAUSE 0x7b2c
543 #define TIEQOUTPARERRINT 0x00100000U
544 #define TIEQINPARERRINT 0x00080000U
545 #define MBHOSTPARERR 0x00040000U
546 #define MBUPPARERR 0x00020000U
547 #define IBQPARERR 0x0001f800U
548 #define IBQTP0PARERR 0x00010000U
549 #define IBQTP1PARERR 0x00008000U
550 #define IBQULPPARERR 0x00004000U
551 #define IBQSGELOPARERR 0x00002000U
552 #define IBQSGEHIPARERR 0x00001000U
553 #define IBQNCSIPARERR 0x00000800U
554 #define OBQPARERR 0x000007e0U
555 #define OBQULP0PARERR 0x00000400U
556 #define OBQULP1PARERR 0x00000200U
557 #define OBQULP2PARERR 0x00000100U
558 #define OBQULP3PARERR 0x00000080U
559 #define OBQSGEPARERR 0x00000040U
560 #define OBQNCSIPARERR 0x00000020U
561 #define PREFDROPINT 0x00000002U
562 #define UPACCNONZERO 0x00000001U
563
564 #define CIM_HOST_UPACC_INT_CAUSE 0x7b34
565 #define EEPROMWRINT 0x40000000U
566 #define TIMEOUTMAINT 0x20000000U
567 #define TIMEOUTINT 0x10000000U
568 #define RSPOVRLOOKUPINT 0x08000000U
569 #define REQOVRLOOKUPINT 0x04000000U
570 #define BLKWRPLINT 0x02000000U
571 #define BLKRDPLINT 0x01000000U
572 #define SGLWRPLINT 0x00800000U
573 #define SGLRDPLINT 0x00400000U
574 #define BLKWRCTLINT 0x00200000U
575 #define BLKRDCTLINT 0x00100000U
576 #define SGLWRCTLINT 0x00080000U
577 #define SGLRDCTLINT 0x00040000U
578 #define BLKWREEPROMINT 0x00020000U
579 #define BLKRDEEPROMINT 0x00010000U
580 #define SGLWREEPROMINT 0x00008000U
581 #define SGLRDEEPROMINT 0x00004000U
582 #define BLKWRFLASHINT 0x00002000U
583 #define BLKRDFLASHINT 0x00001000U
584 #define SGLWRFLASHINT 0x00000800U
585 #define SGLRDFLASHINT 0x00000400U
586 #define BLKWRBOOTINT 0x00000200U
587 #define BLKRDBOOTINT 0x00000100U
588 #define SGLWRBOOTINT 0x00000080U
589 #define SGLRDBOOTINT 0x00000040U
590 #define ILLWRBEINT 0x00000020U
591 #define ILLRDBEINT 0x00000010U
592 #define ILLRDINT 0x00000008U
593 #define ILLWRINT 0x00000004U
594 #define ILLTRANSINT 0x00000002U
595 #define RSVDSPACEINT 0x00000001U
596
597 #define TP_OUT_CONFIG 0x7d04
598 #define VLANEXTENABLE_MASK 0x0000f000U
599 #define VLANEXTENABLE_SHIFT 12
600
601 #define TP_GLOBAL_CONFIG 0x7d08
602 #define FIVETUPLELOOKUP_SHIFT 17
603 #define FIVETUPLELOOKUP_MASK 0x00060000U
604 #define FIVETUPLELOOKUP(x) ((x) << FIVETUPLELOOKUP_SHIFT)
605 #define FIVETUPLELOOKUP_GET(x) (((x) & FIVETUPLELOOKUP_MASK) >> \
606 FIVETUPLELOOKUP_SHIFT)
607
608 #define TP_PARA_REG2 0x7d68
609 #define MAXRXDATA_MASK 0xffff0000U
610 #define MAXRXDATA_SHIFT 16
611 #define MAXRXDATA_GET(x) (((x) & MAXRXDATA_MASK) >> MAXRXDATA_SHIFT)
612
613 #define TP_TIMER_RESOLUTION 0x7d90
614 #define TIMERRESOLUTION_MASK 0x00ff0000U
615 #define TIMERRESOLUTION_SHIFT 16
616 #define TIMERRESOLUTION_GET(x) (((x) & TIMERRESOLUTION_MASK) >> TIMERRESOLUTION_SHIFT)
617 #define DELAYEDACKRESOLUTION_MASK 0x000000ffU
618 #define DELAYEDACKRESOLUTION_SHIFT 0
619 #define DELAYEDACKRESOLUTION_GET(x) \
620 (((x) & DELAYEDACKRESOLUTION_MASK) >> DELAYEDACKRESOLUTION_SHIFT)
621
622 #define TP_SHIFT_CNT 0x7dc0
623 #define SYNSHIFTMAX_SHIFT 24
624 #define SYNSHIFTMAX_MASK 0xff000000U
625 #define SYNSHIFTMAX(x) ((x) << SYNSHIFTMAX_SHIFT)
626 #define SYNSHIFTMAX_GET(x) (((x) & SYNSHIFTMAX_MASK) >> \
627 SYNSHIFTMAX_SHIFT)
628 #define RXTSHIFTMAXR1_SHIFT 20
629 #define RXTSHIFTMAXR1_MASK 0x00f00000U
630 #define RXTSHIFTMAXR1(x) ((x) << RXTSHIFTMAXR1_SHIFT)
631 #define RXTSHIFTMAXR1_GET(x) (((x) & RXTSHIFTMAXR1_MASK) >> \
632 RXTSHIFTMAXR1_SHIFT)
633 #define RXTSHIFTMAXR2_SHIFT 16
634 #define RXTSHIFTMAXR2_MASK 0x000f0000U
635 #define RXTSHIFTMAXR2(x) ((x) << RXTSHIFTMAXR2_SHIFT)
636 #define RXTSHIFTMAXR2_GET(x) (((x) & RXTSHIFTMAXR2_MASK) >> \
637 RXTSHIFTMAXR2_SHIFT)
638 #define PERSHIFTBACKOFFMAX_SHIFT 12
639 #define PERSHIFTBACKOFFMAX_MASK 0x0000f000U
640 #define PERSHIFTBACKOFFMAX(x) ((x) << PERSHIFTBACKOFFMAX_SHIFT)
641 #define PERSHIFTBACKOFFMAX_GET(x) (((x) & PERSHIFTBACKOFFMAX_MASK) >> \
642 PERSHIFTBACKOFFMAX_SHIFT)
643 #define PERSHIFTMAX_SHIFT 8
644 #define PERSHIFTMAX_MASK 0x00000f00U
645 #define PERSHIFTMAX(x) ((x) << PERSHIFTMAX_SHIFT)
646 #define PERSHIFTMAX_GET(x) (((x) & PERSHIFTMAX_MASK) >> \
647 PERSHIFTMAX_SHIFT)
648 #define KEEPALIVEMAXR1_SHIFT 4
649 #define KEEPALIVEMAXR1_MASK 0x000000f0U
650 #define KEEPALIVEMAXR1(x) ((x) << KEEPALIVEMAXR1_SHIFT)
651 #define KEEPALIVEMAXR1_GET(x) (((x) & KEEPALIVEMAXR1_MASK) >> \
652 KEEPALIVEMAXR1_SHIFT)
653 #define KEEPALIVEMAXR2_SHIFT 0
654 #define KEEPALIVEMAXR2_MASK 0x0000000fU
655 #define KEEPALIVEMAXR2(x) ((x) << KEEPALIVEMAXR2_SHIFT)
656 #define KEEPALIVEMAXR2_GET(x) (((x) & KEEPALIVEMAXR2_MASK) >> \
657 KEEPALIVEMAXR2_SHIFT)
658
659 #define TP_CCTRL_TABLE 0x7ddc
660 #define TP_MTU_TABLE 0x7de4
661 #define MTUINDEX_MASK 0xff000000U
662 #define MTUINDEX_SHIFT 24
663 #define MTUINDEX(x) ((x) << MTUINDEX_SHIFT)
664 #define MTUWIDTH_MASK 0x000f0000U
665 #define MTUWIDTH_SHIFT 16
666 #define MTUWIDTH(x) ((x) << MTUWIDTH_SHIFT)
667 #define MTUWIDTH_GET(x) (((x) & MTUWIDTH_MASK) >> MTUWIDTH_SHIFT)
668 #define MTUVALUE_MASK 0x00003fffU
669 #define MTUVALUE_SHIFT 0
670 #define MTUVALUE(x) ((x) << MTUVALUE_SHIFT)
671 #define MTUVALUE_GET(x) (((x) & MTUVALUE_MASK) >> MTUVALUE_SHIFT)
672
673 #define TP_RSS_LKP_TABLE 0x7dec
674 #define LKPTBLROWVLD 0x80000000U
675 #define LKPTBLQUEUE1_MASK 0x000ffc00U
676 #define LKPTBLQUEUE1_SHIFT 10
677 #define LKPTBLQUEUE1(x) ((x) << LKPTBLQUEUE1_SHIFT)
678 #define LKPTBLQUEUE1_GET(x) (((x) & LKPTBLQUEUE1_MASK) >> LKPTBLQUEUE1_SHIFT)
679 #define LKPTBLQUEUE0_MASK 0x000003ffU
680 #define LKPTBLQUEUE0_SHIFT 0
681 #define LKPTBLQUEUE0(x) ((x) << LKPTBLQUEUE0_SHIFT)
682 #define LKPTBLQUEUE0_GET(x) (((x) & LKPTBLQUEUE0_MASK) >> LKPTBLQUEUE0_SHIFT)
683
684 #define TP_PIO_ADDR 0x7e40
685 #define TP_PIO_DATA 0x7e44
686 #define TP_MIB_INDEX 0x7e50
687 #define TP_MIB_DATA 0x7e54
688 #define TP_INT_CAUSE 0x7e74
689 #define FLMTXFLSTEMPTY 0x40000000U
690
691 #define TP_VLAN_PRI_MAP 0x140
692 #define FRAGMENTATION_SHIFT 9
693 #define FRAGMENTATION_MASK 0x00000200U
694 #define MPSHITTYPE_MASK 0x00000100U
695 #define MACMATCH_MASK 0x00000080U
696 #define ETHERTYPE_MASK 0x00000040U
697 #define PROTOCOL_MASK 0x00000020U
698 #define TOS_MASK 0x00000010U
699 #define VLAN_MASK 0x00000008U
700 #define VNIC_ID_MASK 0x00000004U
701 #define PORT_MASK 0x00000002U
702 #define FCOE_SHIFT 0
703 #define FCOE_MASK 0x00000001U
704
705 #define TP_INGRESS_CONFIG 0x141
706 #define VNIC 0x00000800U
707 #define CSUM_HAS_PSEUDO_HDR 0x00000400U
708 #define RM_OVLAN 0x00000200U
709 #define LOOKUPEVERYPKT 0x00000100U
710
711 #define TP_MIB_MAC_IN_ERR_0 0x0
712 #define TP_MIB_TCP_OUT_RST 0xc
713 #define TP_MIB_TCP_IN_SEG_HI 0x10
714 #define TP_MIB_TCP_IN_SEG_LO 0x11
715 #define TP_MIB_TCP_OUT_SEG_HI 0x12
716 #define TP_MIB_TCP_OUT_SEG_LO 0x13
717 #define TP_MIB_TCP_RXT_SEG_HI 0x14
718 #define TP_MIB_TCP_RXT_SEG_LO 0x15
719 #define TP_MIB_TNL_CNG_DROP_0 0x18
720 #define TP_MIB_TCP_V6IN_ERR_0 0x28
721 #define TP_MIB_TCP_V6OUT_RST 0x2c
722 #define TP_MIB_OFD_ARP_DROP 0x36
723 #define TP_MIB_TNL_DROP_0 0x44
724 #define TP_MIB_OFD_VLN_DROP_0 0x58
725
726 #define ULP_TX_INT_CAUSE 0x8dcc
727 #define PBL_BOUND_ERR_CH3 0x80000000U
728 #define PBL_BOUND_ERR_CH2 0x40000000U
729 #define PBL_BOUND_ERR_CH1 0x20000000U
730 #define PBL_BOUND_ERR_CH0 0x10000000U
731
732 #define PM_RX_INT_CAUSE 0x8fdc
733 #define ZERO_E_CMD_ERROR 0x00400000U
734 #define PMRX_FRAMING_ERROR 0x003ffff0U
735 #define OCSPI_PAR_ERROR 0x00000008U
736 #define DB_OPTIONS_PAR_ERROR 0x00000004U
737 #define IESPI_PAR_ERROR 0x00000002U
738 #define E_PCMD_PAR_ERROR 0x00000001U
739
740 #define PM_TX_INT_CAUSE 0x8ffc
741 #define PCMD_LEN_OVFL0 0x80000000U
742 #define PCMD_LEN_OVFL1 0x40000000U
743 #define PCMD_LEN_OVFL2 0x20000000U
744 #define ZERO_C_CMD_ERROR 0x10000000U
745 #define PMTX_FRAMING_ERROR 0x0ffffff0U
746 #define OESPI_PAR_ERROR 0x00000008U
747 #define ICSPI_PAR_ERROR 0x00000002U
748 #define C_PCMD_PAR_ERROR 0x00000001U
749
750 #define MPS_PORT_STAT_TX_PORT_BYTES_L 0x400
751 #define MPS_PORT_STAT_TX_PORT_BYTES_H 0x404
752 #define MPS_PORT_STAT_TX_PORT_FRAMES_L 0x408
753 #define MPS_PORT_STAT_TX_PORT_FRAMES_H 0x40c
754 #define MPS_PORT_STAT_TX_PORT_BCAST_L 0x410
755 #define MPS_PORT_STAT_TX_PORT_BCAST_H 0x414
756 #define MPS_PORT_STAT_TX_PORT_MCAST_L 0x418
757 #define MPS_PORT_STAT_TX_PORT_MCAST_H 0x41c
758 #define MPS_PORT_STAT_TX_PORT_UCAST_L 0x420
759 #define MPS_PORT_STAT_TX_PORT_UCAST_H 0x424
760 #define MPS_PORT_STAT_TX_PORT_ERROR_L 0x428
761 #define MPS_PORT_STAT_TX_PORT_ERROR_H 0x42c
762 #define MPS_PORT_STAT_TX_PORT_64B_L 0x430
763 #define MPS_PORT_STAT_TX_PORT_64B_H 0x434
764 #define MPS_PORT_STAT_TX_PORT_65B_127B_L 0x438
765 #define MPS_PORT_STAT_TX_PORT_65B_127B_H 0x43c
766 #define MPS_PORT_STAT_TX_PORT_128B_255B_L 0x440
767 #define MPS_PORT_STAT_TX_PORT_128B_255B_H 0x444
768 #define MPS_PORT_STAT_TX_PORT_256B_511B_L 0x448
769 #define MPS_PORT_STAT_TX_PORT_256B_511B_H 0x44c
770 #define MPS_PORT_STAT_TX_PORT_512B_1023B_L 0x450
771 #define MPS_PORT_STAT_TX_PORT_512B_1023B_H 0x454
772 #define MPS_PORT_STAT_TX_PORT_1024B_1518B_L 0x458
773 #define MPS_PORT_STAT_TX_PORT_1024B_1518B_H 0x45c
774 #define MPS_PORT_STAT_TX_PORT_1519B_MAX_L 0x460
775 #define MPS_PORT_STAT_TX_PORT_1519B_MAX_H 0x464
776 #define MPS_PORT_STAT_TX_PORT_DROP_L 0x468
777 #define MPS_PORT_STAT_TX_PORT_DROP_H 0x46c
778 #define MPS_PORT_STAT_TX_PORT_PAUSE_L 0x470
779 #define MPS_PORT_STAT_TX_PORT_PAUSE_H 0x474
780 #define MPS_PORT_STAT_TX_PORT_PPP0_L 0x478
781 #define MPS_PORT_STAT_TX_PORT_PPP0_H 0x47c
782 #define MPS_PORT_STAT_TX_PORT_PPP1_L 0x480
783 #define MPS_PORT_STAT_TX_PORT_PPP1_H 0x484
784 #define MPS_PORT_STAT_TX_PORT_PPP2_L 0x488
785 #define MPS_PORT_STAT_TX_PORT_PPP2_H 0x48c
786 #define MPS_PORT_STAT_TX_PORT_PPP3_L 0x490
787 #define MPS_PORT_STAT_TX_PORT_PPP3_H 0x494
788 #define MPS_PORT_STAT_TX_PORT_PPP4_L 0x498
789 #define MPS_PORT_STAT_TX_PORT_PPP4_H 0x49c
790 #define MPS_PORT_STAT_TX_PORT_PPP5_L 0x4a0
791 #define MPS_PORT_STAT_TX_PORT_PPP5_H 0x4a4
792 #define MPS_PORT_STAT_TX_PORT_PPP6_L 0x4a8
793 #define MPS_PORT_STAT_TX_PORT_PPP6_H 0x4ac
794 #define MPS_PORT_STAT_TX_PORT_PPP7_L 0x4b0
795 #define MPS_PORT_STAT_TX_PORT_PPP7_H 0x4b4
796 #define MPS_PORT_STAT_LB_PORT_BYTES_L 0x4c0
797 #define MPS_PORT_STAT_LB_PORT_BYTES_H 0x4c4
798 #define MPS_PORT_STAT_LB_PORT_FRAMES_L 0x4c8
799 #define MPS_PORT_STAT_LB_PORT_FRAMES_H 0x4cc
800 #define MPS_PORT_STAT_LB_PORT_BCAST_L 0x4d0
801 #define MPS_PORT_STAT_LB_PORT_BCAST_H 0x4d4
802 #define MPS_PORT_STAT_LB_PORT_MCAST_L 0x4d8
803 #define MPS_PORT_STAT_LB_PORT_MCAST_H 0x4dc
804 #define MPS_PORT_STAT_LB_PORT_UCAST_L 0x4e0
805 #define MPS_PORT_STAT_LB_PORT_UCAST_H 0x4e4
806 #define MPS_PORT_STAT_LB_PORT_ERROR_L 0x4e8
807 #define MPS_PORT_STAT_LB_PORT_ERROR_H 0x4ec
808 #define MPS_PORT_STAT_LB_PORT_64B_L 0x4f0
809 #define MPS_PORT_STAT_LB_PORT_64B_H 0x4f4
810 #define MPS_PORT_STAT_LB_PORT_65B_127B_L 0x4f8
811 #define MPS_PORT_STAT_LB_PORT_65B_127B_H 0x4fc
812 #define MPS_PORT_STAT_LB_PORT_128B_255B_L 0x500
813 #define MPS_PORT_STAT_LB_PORT_128B_255B_H 0x504
814 #define MPS_PORT_STAT_LB_PORT_256B_511B_L 0x508
815 #define MPS_PORT_STAT_LB_PORT_256B_511B_H 0x50c
816 #define MPS_PORT_STAT_LB_PORT_512B_1023B_L 0x510
817 #define MPS_PORT_STAT_LB_PORT_512B_1023B_H 0x514
818 #define MPS_PORT_STAT_LB_PORT_1024B_1518B_L 0x518
819 #define MPS_PORT_STAT_LB_PORT_1024B_1518B_H 0x51c
820 #define MPS_PORT_STAT_LB_PORT_1519B_MAX_L 0x520
821 #define MPS_PORT_STAT_LB_PORT_1519B_MAX_H 0x524
822 #define MPS_PORT_STAT_LB_PORT_DROP_FRAMES 0x528
823 #define MPS_PORT_STAT_RX_PORT_BYTES_L 0x540
824 #define MPS_PORT_STAT_RX_PORT_BYTES_H 0x544
825 #define MPS_PORT_STAT_RX_PORT_FRAMES_L 0x548
826 #define MPS_PORT_STAT_RX_PORT_FRAMES_H 0x54c
827 #define MPS_PORT_STAT_RX_PORT_BCAST_L 0x550
828 #define MPS_PORT_STAT_RX_PORT_BCAST_H 0x554
829 #define MPS_PORT_STAT_RX_PORT_MCAST_L 0x558
830 #define MPS_PORT_STAT_RX_PORT_MCAST_H 0x55c
831 #define MPS_PORT_STAT_RX_PORT_UCAST_L 0x560
832 #define MPS_PORT_STAT_RX_PORT_UCAST_H 0x564
833 #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_L 0x568
834 #define MPS_PORT_STAT_RX_PORT_MTU_ERROR_H 0x56c
835 #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_L 0x570
836 #define MPS_PORT_STAT_RX_PORT_MTU_CRC_ERROR_H 0x574
837 #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_L 0x578
838 #define MPS_PORT_STAT_RX_PORT_CRC_ERROR_H 0x57c
839 #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_L 0x580
840 #define MPS_PORT_STAT_RX_PORT_LEN_ERROR_H 0x584
841 #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_L 0x588
842 #define MPS_PORT_STAT_RX_PORT_SYM_ERROR_H 0x58c
843 #define MPS_PORT_STAT_RX_PORT_64B_L 0x590
844 #define MPS_PORT_STAT_RX_PORT_64B_H 0x594
845 #define MPS_PORT_STAT_RX_PORT_65B_127B_L 0x598
846 #define MPS_PORT_STAT_RX_PORT_65B_127B_H 0x59c
847 #define MPS_PORT_STAT_RX_PORT_128B_255B_L 0x5a0
848 #define MPS_PORT_STAT_RX_PORT_128B_255B_H 0x5a4
849 #define MPS_PORT_STAT_RX_PORT_256B_511B_L 0x5a8
850 #define MPS_PORT_STAT_RX_PORT_256B_511B_H 0x5ac
851 #define MPS_PORT_STAT_RX_PORT_512B_1023B_L 0x5b0
852 #define MPS_PORT_STAT_RX_PORT_512B_1023B_H 0x5b4
853 #define MPS_PORT_STAT_RX_PORT_1024B_1518B_L 0x5b8
854 #define MPS_PORT_STAT_RX_PORT_1024B_1518B_H 0x5bc
855 #define MPS_PORT_STAT_RX_PORT_1519B_MAX_L 0x5c0
856 #define MPS_PORT_STAT_RX_PORT_1519B_MAX_H 0x5c4
857 #define MPS_PORT_STAT_RX_PORT_PAUSE_L 0x5c8
858 #define MPS_PORT_STAT_RX_PORT_PAUSE_H 0x5cc
859 #define MPS_PORT_STAT_RX_PORT_PPP0_L 0x5d0
860 #define MPS_PORT_STAT_RX_PORT_PPP0_H 0x5d4
861 #define MPS_PORT_STAT_RX_PORT_PPP1_L 0x5d8
862 #define MPS_PORT_STAT_RX_PORT_PPP1_H 0x5dc
863 #define MPS_PORT_STAT_RX_PORT_PPP2_L 0x5e0
864 #define MPS_PORT_STAT_RX_PORT_PPP2_H 0x5e4
865 #define MPS_PORT_STAT_RX_PORT_PPP3_L 0x5e8
866 #define MPS_PORT_STAT_RX_PORT_PPP3_H 0x5ec
867 #define MPS_PORT_STAT_RX_PORT_PPP4_L 0x5f0
868 #define MPS_PORT_STAT_RX_PORT_PPP4_H 0x5f4
869 #define MPS_PORT_STAT_RX_PORT_PPP5_L 0x5f8
870 #define MPS_PORT_STAT_RX_PORT_PPP5_H 0x5fc
871 #define MPS_PORT_STAT_RX_PORT_PPP6_L 0x600
872 #define MPS_PORT_STAT_RX_PORT_PPP6_H 0x604
873 #define MPS_PORT_STAT_RX_PORT_PPP7_L 0x608
874 #define MPS_PORT_STAT_RX_PORT_PPP7_H 0x60c
875 #define MPS_PORT_STAT_RX_PORT_LESS_64B_L 0x610
876 #define MPS_PORT_STAT_RX_PORT_LESS_64B_H 0x614
877 #define MAC_PORT_CFG2 0x818
878 #define MAC_PORT_MAGIC_MACID_LO 0x824
879 #define MAC_PORT_MAGIC_MACID_HI 0x828
880 #define MAC_PORT_EPIO_DATA0 0x8c0
881 #define MAC_PORT_EPIO_DATA1 0x8c4
882 #define MAC_PORT_EPIO_DATA2 0x8c8
883 #define MAC_PORT_EPIO_DATA3 0x8cc
884 #define MAC_PORT_EPIO_OP 0x8d0
885
886 #define MPS_CMN_CTL 0x9000
887 #define NUMPORTS_MASK 0x00000003U
888 #define NUMPORTS_SHIFT 0
889 #define NUMPORTS_GET(x) (((x) & NUMPORTS_MASK) >> NUMPORTS_SHIFT)
890
891 #define MPS_INT_CAUSE 0x9008
892 #define STATINT 0x00000020U
893 #define TXINT 0x00000010U
894 #define RXINT 0x00000008U
895 #define TRCINT 0x00000004U
896 #define CLSINT 0x00000002U
897 #define PLINT 0x00000001U
898
899 #define MPS_TX_INT_CAUSE 0x9408
900 #define PORTERR 0x00010000U
901 #define FRMERR 0x00008000U
902 #define SECNTERR 0x00004000U
903 #define BUBBLE 0x00002000U
904 #define TXDESCFIFO 0x00001e00U
905 #define TXDATAFIFO 0x000001e0U
906 #define NCSIFIFO 0x00000010U
907 #define TPFIFO 0x0000000fU
908
909 #define MPS_STAT_PERR_INT_CAUSE_SRAM 0x9614
910 #define MPS_STAT_PERR_INT_CAUSE_TX_FIFO 0x9620
911 #define MPS_STAT_PERR_INT_CAUSE_RX_FIFO 0x962c
912
913 #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_L 0x9640
914 #define MPS_STAT_RX_BG_0_MAC_DROP_FRAME_H 0x9644
915 #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_L 0x9648
916 #define MPS_STAT_RX_BG_1_MAC_DROP_FRAME_H 0x964c
917 #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_L 0x9650
918 #define MPS_STAT_RX_BG_2_MAC_DROP_FRAME_H 0x9654
919 #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_L 0x9658
920 #define MPS_STAT_RX_BG_3_MAC_DROP_FRAME_H 0x965c
921 #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_L 0x9660
922 #define MPS_STAT_RX_BG_0_LB_DROP_FRAME_H 0x9664
923 #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_L 0x9668
924 #define MPS_STAT_RX_BG_1_LB_DROP_FRAME_H 0x966c
925 #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_L 0x9670
926 #define MPS_STAT_RX_BG_2_LB_DROP_FRAME_H 0x9674
927 #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_L 0x9678
928 #define MPS_STAT_RX_BG_3_LB_DROP_FRAME_H 0x967c
929 #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_L 0x9680
930 #define MPS_STAT_RX_BG_0_MAC_TRUNC_FRAME_H 0x9684
931 #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_L 0x9688
932 #define MPS_STAT_RX_BG_1_MAC_TRUNC_FRAME_H 0x968c
933 #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_L 0x9690
934 #define MPS_STAT_RX_BG_2_MAC_TRUNC_FRAME_H 0x9694
935 #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_L 0x9698
936 #define MPS_STAT_RX_BG_3_MAC_TRUNC_FRAME_H 0x969c
937 #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_L 0x96a0
938 #define MPS_STAT_RX_BG_0_LB_TRUNC_FRAME_H 0x96a4
939 #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_L 0x96a8
940 #define MPS_STAT_RX_BG_1_LB_TRUNC_FRAME_H 0x96ac
941 #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_L 0x96b0
942 #define MPS_STAT_RX_BG_2_LB_TRUNC_FRAME_H 0x96b4
943 #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_L 0x96b8
944 #define MPS_STAT_RX_BG_3_LB_TRUNC_FRAME_H 0x96bc
945 #define MPS_TRC_CFG 0x9800
946 #define TRCFIFOEMPTY 0x00000010U
947 #define TRCIGNOREDROPINPUT 0x00000008U
948 #define TRCKEEPDUPLICATES 0x00000004U
949 #define TRCEN 0x00000002U
950 #define TRCMULTIFILTER 0x00000001U
951
952 #define MPS_TRC_RSS_CONTROL 0x9808
953 #define RSSCONTROL_MASK 0x00ff0000U
954 #define RSSCONTROL_SHIFT 16
955 #define RSSCONTROL(x) ((x) << RSSCONTROL_SHIFT)
956 #define QUEUENUMBER_MASK 0x0000ffffU
957 #define QUEUENUMBER_SHIFT 0
958 #define QUEUENUMBER(x) ((x) << QUEUENUMBER_SHIFT)
959
960 #define MPS_TRC_FILTER_MATCH_CTL_A 0x9810
961 #define TFINVERTMATCH 0x01000000U
962 #define TFPKTTOOLARGE 0x00800000U
963 #define TFEN 0x00400000U
964 #define TFPORT_MASK 0x003c0000U
965 #define TFPORT_SHIFT 18
966 #define TFPORT(x) ((x) << TFPORT_SHIFT)
967 #define TFPORT_GET(x) (((x) & TFPORT_MASK) >> TFPORT_SHIFT)
968 #define TFDROP 0x00020000U
969 #define TFSOPEOPERR 0x00010000U
970 #define TFLENGTH_MASK 0x00001f00U
971 #define TFLENGTH_SHIFT 8
972 #define TFLENGTH(x) ((x) << TFLENGTH_SHIFT)
973 #define TFLENGTH_GET(x) (((x) & TFLENGTH_MASK) >> TFLENGTH_SHIFT)
974 #define TFOFFSET_MASK 0x0000001fU
975 #define TFOFFSET_SHIFT 0
976 #define TFOFFSET(x) ((x) << TFOFFSET_SHIFT)
977 #define TFOFFSET_GET(x) (((x) & TFOFFSET_MASK) >> TFOFFSET_SHIFT)
978
979 #define MPS_TRC_FILTER_MATCH_CTL_B 0x9820
980 #define TFMINPKTSIZE_MASK 0x01ff0000U
981 #define TFMINPKTSIZE_SHIFT 16
982 #define TFMINPKTSIZE(x) ((x) << TFMINPKTSIZE_SHIFT)
983 #define TFMINPKTSIZE_GET(x) (((x) & TFMINPKTSIZE_MASK) >> TFMINPKTSIZE_SHIFT)
984 #define TFCAPTUREMAX_MASK 0x00003fffU
985 #define TFCAPTUREMAX_SHIFT 0
986 #define TFCAPTUREMAX(x) ((x) << TFCAPTUREMAX_SHIFT)
987 #define TFCAPTUREMAX_GET(x) (((x) & TFCAPTUREMAX_MASK) >> TFCAPTUREMAX_SHIFT)
988
989 #define MPS_TRC_INT_CAUSE 0x985c
990 #define MISCPERR 0x00000100U
991 #define PKTFIFO 0x000000f0U
992 #define FILTMEM 0x0000000fU
993
994 #define MPS_TRC_FILTER0_MATCH 0x9c00
995 #define MPS_TRC_FILTER0_DONT_CARE 0x9c80
996 #define MPS_TRC_FILTER1_MATCH 0x9d00
997 #define MPS_CLS_INT_CAUSE 0xd028
998 #define PLERRENB 0x00000008U
999 #define HASHSRAM 0x00000004U
1000 #define MATCHTCAM 0x00000002U
1001 #define MATCHSRAM 0x00000001U
1002
1003 #define MPS_RX_PERR_INT_CAUSE 0x11074
1004
1005 #define CPL_INTR_CAUSE 0x19054
1006 #define CIM_OP_MAP_PERR 0x00000020U
1007 #define CIM_OVFL_ERROR 0x00000010U
1008 #define TP_FRAMING_ERROR 0x00000008U
1009 #define SGE_FRAMING_ERROR 0x00000004U
1010 #define CIM_FRAMING_ERROR 0x00000002U
1011 #define ZERO_SWITCH_ERROR 0x00000001U
1012
1013 #define SMB_INT_CAUSE 0x19090
1014 #define MSTTXFIFOPARINT 0x00200000U
1015 #define MSTRXFIFOPARINT 0x00100000U
1016 #define SLVFIFOPARINT 0x00080000U
1017
1018 #define ULP_RX_INT_CAUSE 0x19158
1019 #define ULP_RX_ISCSI_TAGMASK 0x19164
1020 #define ULP_RX_ISCSI_PSZ 0x19168
1021 #define HPZ3_MASK 0x0f000000U
1022 #define HPZ3_SHIFT 24
1023 #define HPZ3(x) ((x) << HPZ3_SHIFT)
1024 #define HPZ2_MASK 0x000f0000U
1025 #define HPZ2_SHIFT 16
1026 #define HPZ2(x) ((x) << HPZ2_SHIFT)
1027 #define HPZ1_MASK 0x00000f00U
1028 #define HPZ1_SHIFT 8
1029 #define HPZ1(x) ((x) << HPZ1_SHIFT)
1030 #define HPZ0_MASK 0x0000000fU
1031 #define HPZ0_SHIFT 0
1032 #define HPZ0(x) ((x) << HPZ0_SHIFT)
1033
1034 #define ULP_RX_TDDP_PSZ 0x19178
1035
1036 #define SF_DATA 0x193f8
1037 #define SF_OP 0x193fc
1038 #define SF_BUSY 0x80000000U
1039 #define SF_LOCK 0x00000010U
1040 #define SF_CONT 0x00000008U
1041 #define BYTECNT_MASK 0x00000006U
1042 #define BYTECNT_SHIFT 1
1043 #define BYTECNT(x) ((x) << BYTECNT_SHIFT)
1044 #define OP_WR 0x00000001U
1045
1046 #define PL_PF_INT_CAUSE 0x3c0
1047 #define PFSW 0x00000008U
1048 #define PFSGE 0x00000004U
1049 #define PFCIM 0x00000002U
1050 #define PFMPS 0x00000001U
1051
1052 #define PL_PF_INT_ENABLE 0x3c4
1053 #define PL_PF_CTL 0x3c8
1054 #define SWINT 0x00000001U
1055
1056 #define PL_WHOAMI 0x19400
1057 #define SOURCEPF_MASK 0x00000700U
1058 #define SOURCEPF_SHIFT 8
1059 #define SOURCEPF(x) ((x) << SOURCEPF_SHIFT)
1060 #define SOURCEPF_GET(x) (((x) & SOURCEPF_MASK) >> SOURCEPF_SHIFT)
1061 #define ISVF 0x00000080U
1062 #define VFID_MASK 0x0000007fU
1063 #define VFID_SHIFT 0
1064 #define VFID(x) ((x) << VFID_SHIFT)
1065 #define VFID_GET(x) (((x) & VFID_MASK) >> VFID_SHIFT)
1066
1067 #define PL_INT_CAUSE 0x1940c
1068 #define ULP_TX 0x08000000U
1069 #define SGE 0x04000000U
1070 #define HMA 0x02000000U
1071 #define CPL_SWITCH 0x01000000U
1072 #define ULP_RX 0x00800000U
1073 #define PM_RX 0x00400000U
1074 #define PM_TX 0x00200000U
1075 #define MA 0x00100000U
1076 #define TP 0x00080000U
1077 #define LE 0x00040000U
1078 #define EDC1 0x00020000U
1079 #define EDC0 0x00010000U
1080 #define MC 0x00008000U
1081 #define PCIE 0x00004000U
1082 #define PMU 0x00002000U
1083 #define XGMAC_KR1 0x00001000U
1084 #define XGMAC_KR0 0x00000800U
1085 #define XGMAC1 0x00000400U
1086 #define XGMAC0 0x00000200U
1087 #define SMB 0x00000100U
1088 #define SF 0x00000080U
1089 #define PL 0x00000040U
1090 #define NCSI 0x00000020U
1091 #define MPS 0x00000010U
1092 #define MI 0x00000008U
1093 #define DBG 0x00000004U
1094 #define I2CM 0x00000002U
1095 #define CIM 0x00000001U
1096
1097 #define PL_INT_ENABLE 0x19410
1098 #define PL_INT_MAP0 0x19414
1099 #define PL_RST 0x19428
1100 #define PIORST 0x00000002U
1101 #define PIORSTMODE 0x00000001U
1102
1103 #define PL_PL_INT_CAUSE 0x19430
1104 #define FATALPERR 0x00000010U
1105 #define PERRVFID 0x00000001U
1106
1107 #define PL_REV 0x1943c
1108
1109 #define S_REV 0
1110 #define M_REV 0xfU
1111 #define V_REV(x) ((x) << S_REV)
1112 #define G_REV(x) (((x) >> S_REV) & M_REV)
1113
1114 #define LE_DB_CONFIG 0x19c04
1115 #define HASHEN 0x00100000U
1116
1117 #define LE_DB_SERVER_INDEX 0x19c18
1118 #define LE_DB_ACT_CNT_IPV4 0x19c20
1119 #define LE_DB_ACT_CNT_IPV6 0x19c24
1120
1121 #define LE_DB_INT_CAUSE 0x19c3c
1122 #define REQQPARERR 0x00010000U
1123 #define UNKNOWNCMD 0x00008000U
1124 #define PARITYERR 0x00000040U
1125 #define LIPMISS 0x00000020U
1126 #define LIP0 0x00000010U
1127
1128 #define LE_DB_TID_HASHBASE 0x19df8
1129
1130 #define NCSI_INT_CAUSE 0x1a0d8
1131 #define CIM_DM_PRTY_ERR 0x00000100U
1132 #define MPS_DM_PRTY_ERR 0x00000080U
1133 #define TXFIFO_PRTY_ERR 0x00000002U
1134 #define RXFIFO_PRTY_ERR 0x00000001U
1135
1136 #define XGMAC_PORT_CFG2 0x1018
1137 #define PATEN 0x00040000U
1138 #define MAGICEN 0x00020000U
1139
1140 #define XGMAC_PORT_MAGIC_MACID_LO 0x1024
1141 #define XGMAC_PORT_MAGIC_MACID_HI 0x1028
1142
1143 #define XGMAC_PORT_EPIO_DATA0 0x10c0
1144 #define XGMAC_PORT_EPIO_DATA1 0x10c4
1145 #define XGMAC_PORT_EPIO_DATA2 0x10c8
1146 #define XGMAC_PORT_EPIO_DATA3 0x10cc
1147 #define XGMAC_PORT_EPIO_OP 0x10d0
1148 #define EPIOWR 0x00000100U
1149 #define ADDRESS_MASK 0x000000ffU
1150 #define ADDRESS_SHIFT 0
1151 #define ADDRESS(x) ((x) << ADDRESS_SHIFT)
1152
1153 #define MAC_PORT_INT_CAUSE 0x8dc
1154 #define XGMAC_PORT_INT_CAUSE 0x10dc
1155
1156 #define A_TP_TX_MOD_QUEUE_REQ_MAP 0x7e28
1157
1158 #define A_TP_TX_MOD_CHANNEL_WEIGHT 0x7e34
1159
1160 #define S_TX_MOD_QUEUE_REQ_MAP 0
1161 #define M_TX_MOD_QUEUE_REQ_MAP 0xffffU
1162 #define V_TX_MOD_QUEUE_REQ_MAP(x) ((x) << S_TX_MOD_QUEUE_REQ_MAP)
1163
1164 #define A_TP_TX_MOD_QUEUE_WEIGHT0 0x7e30
1165
1166 #define S_TX_MODQ_WEIGHT3 24
1167 #define M_TX_MODQ_WEIGHT3 0xffU
1168 #define V_TX_MODQ_WEIGHT3(x) ((x) << S_TX_MODQ_WEIGHT3)
1169
1170 #define S_TX_MODQ_WEIGHT2 16
1171 #define M_TX_MODQ_WEIGHT2 0xffU
1172 #define V_TX_MODQ_WEIGHT2(x) ((x) << S_TX_MODQ_WEIGHT2)
1173
1174 #define S_TX_MODQ_WEIGHT1 8
1175 #define M_TX_MODQ_WEIGHT1 0xffU
1176 #define V_TX_MODQ_WEIGHT1(x) ((x) << S_TX_MODQ_WEIGHT1)
1177
1178 #define S_TX_MODQ_WEIGHT0 0
1179 #define M_TX_MODQ_WEIGHT0 0xffU
1180 #define V_TX_MODQ_WEIGHT0(x) ((x) << S_TX_MODQ_WEIGHT0)
1181
1182 #define A_TP_TX_SCHED_HDR 0x23
1183
1184 #define A_TP_TX_SCHED_FIFO 0x24
1185
1186 #define A_TP_TX_SCHED_PCMD 0x25
1187
1188 #define S_VNIC 11
1189 #define V_VNIC(x) ((x) << S_VNIC)
1190 #define F_VNIC V_VNIC(1U)
1191
1192 #define S_FRAGMENTATION 9
1193 #define V_FRAGMENTATION(x) ((x) << S_FRAGMENTATION)
1194 #define F_FRAGMENTATION V_FRAGMENTATION(1U)
1195
1196 #define S_MPSHITTYPE 8
1197 #define V_MPSHITTYPE(x) ((x) << S_MPSHITTYPE)
1198 #define F_MPSHITTYPE V_MPSHITTYPE(1U)
1199
1200 #define S_MACMATCH 7
1201 #define V_MACMATCH(x) ((x) << S_MACMATCH)
1202 #define F_MACMATCH V_MACMATCH(1U)
1203
1204 #define S_ETHERTYPE 6
1205 #define V_ETHERTYPE(x) ((x) << S_ETHERTYPE)
1206 #define F_ETHERTYPE V_ETHERTYPE(1U)
1207
1208 #define S_PROTOCOL 5
1209 #define V_PROTOCOL(x) ((x) << S_PROTOCOL)
1210 #define F_PROTOCOL V_PROTOCOL(1U)
1211
1212 #define S_TOS 4
1213 #define V_TOS(x) ((x) << S_TOS)
1214 #define F_TOS V_TOS(1U)
1215
1216 #define S_VLAN 3
1217 #define V_VLAN(x) ((x) << S_VLAN)
1218 #define F_VLAN V_VLAN(1U)
1219
1220 #define S_VNIC_ID 2
1221 #define V_VNIC_ID(x) ((x) << S_VNIC_ID)
1222 #define F_VNIC_ID V_VNIC_ID(1U)
1223
1224 #define S_PORT 1
1225 #define V_PORT(x) ((x) << S_PORT)
1226 #define F_PORT V_PORT(1U)
1227
1228 #define S_FCOE 0
1229 #define V_FCOE(x) ((x) << S_FCOE)
1230 #define F_FCOE V_FCOE(1U)
1231
1232 #define NUM_MPS_CLS_SRAM_L_INSTANCES 336
1233 #define NUM_MPS_T5_CLS_SRAM_L_INSTANCES 512
1234
1235 #define T5_PORT0_BASE 0x30000
1236 #define T5_PORT_STRIDE 0x4000
1237 #define T5_PORT_BASE(idx) (T5_PORT0_BASE + (idx) * T5_PORT_STRIDE)
1238 #define T5_PORT_REG(idx, reg) (T5_PORT_BASE(idx) + (reg))
1239
1240 #define MC_0_BASE_ADDR 0x40000
1241 #define MC_1_BASE_ADDR 0x48000
1242 #define MC_STRIDE (MC_1_BASE_ADDR - MC_0_BASE_ADDR)
1243 #define MC_REG(reg, idx) (reg + MC_STRIDE * idx)
1244
1245 #define MC_P_BIST_CMD 0x41400
1246 #define MC_P_BIST_CMD_ADDR 0x41404
1247 #define MC_P_BIST_CMD_LEN 0x41408
1248 #define MC_P_BIST_DATA_PATTERN 0x4140c
1249 #define MC_P_BIST_STATUS_RDATA 0x41488
1250 #define EDC_T50_BASE_ADDR 0x50000
1251 #define EDC_H_BIST_CMD 0x50004
1252 #define EDC_H_BIST_CMD_ADDR 0x50008
1253 #define EDC_H_BIST_CMD_LEN 0x5000c
1254 #define EDC_H_BIST_DATA_PATTERN 0x50010
1255 #define EDC_H_BIST_STATUS_RDATA 0x50028
1256
1257 #define EDC_T51_BASE_ADDR 0x50800
1258 #define EDC_STRIDE_T5 (EDC_T51_BASE_ADDR - EDC_T50_BASE_ADDR)
1259 #define EDC_REG_T5(reg, idx) (reg + EDC_STRIDE_T5 * idx)
1260
1261 #define A_PL_VF_REV 0x4
1262 #define A_PL_VF_WHOAMI 0x0
1263 #define A_PL_VF_REVISION 0x8
1264
1265 #define S_CHIPID 4
1266 #define M_CHIPID 0xfU
1267 #define V_CHIPID(x) ((x) << S_CHIPID)
1268 #define G_CHIPID(x) (((x) >> S_CHIPID) & M_CHIPID)
1269
1270 /* TP_VLAN_PRI_MAP controls which subset of fields will be present in the
1271 * Compressed Filter Tuple for LE filters. Each bit set in TP_VLAN_PRI_MAP
1272 * selects for a particular field being present. These fields, when present
1273 * in the Compressed Filter Tuple, have the following widths in bits.
1274 */
1275 #define W_FT_FCOE 1
1276 #define W_FT_PORT 3
1277 #define W_FT_VNIC_ID 17
1278 #define W_FT_VLAN 17
1279 #define W_FT_TOS 8
1280 #define W_FT_PROTOCOL 8
1281 #define W_FT_ETHERTYPE 16
1282 #define W_FT_MACMATCH 9
1283 #define W_FT_MPSHITTYPE 3
1284 #define W_FT_FRAGMENTATION 1
1285
1286 /* Some of the Compressed Filter Tuple fields have internal structure. These
1287 * bit shifts/masks describe those structures. All shifts are relative to the
1288 * base position of the fields within the Compressed Filter Tuple
1289 */
1290 #define S_FT_VLAN_VLD 16
1291 #define V_FT_VLAN_VLD(x) ((x) << S_FT_VLAN_VLD)
1292 #define F_FT_VLAN_VLD V_FT_VLAN_VLD(1U)
1293
1294 #define S_FT_VNID_ID_VF 0
1295 #define V_FT_VNID_ID_VF(x) ((x) << S_FT_VNID_ID_VF)
1296
1297 #define S_FT_VNID_ID_PF 7
1298 #define V_FT_VNID_ID_PF(x) ((x) << S_FT_VNID_ID_PF)
1299
1300 #define S_FT_VNID_ID_VLD 16
1301 #define V_FT_VNID_ID_VLD(x) ((x) << S_FT_VNID_ID_VLD)
1302
1303 #endif /* __T4_REGS_H */
This page took 0.063926 seconds and 5 git commands to generate.