igb: add support for spoofchk config
[deliverable/linux.git] / drivers / net / ethernet / intel / igb / igb.h
1 /*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007-2013 Intel Corporation.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26 *******************************************************************************/
27
28
29 /* Linux PRO/1000 Ethernet Driver main header file */
30
31 #ifndef _IGB_H_
32 #define _IGB_H_
33
34 #include "e1000_mac.h"
35 #include "e1000_82575.h"
36
37 #include <linux/clocksource.h>
38 #include <linux/net_tstamp.h>
39 #include <linux/ptp_clock_kernel.h>
40 #include <linux/bitops.h>
41 #include <linux/if_vlan.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44
45 struct igb_adapter;
46
47 #define E1000_PCS_CFG_IGN_SD 1
48
49 /* Interrupt defines */
50 #define IGB_START_ITR 648 /* ~6000 ints/sec */
51 #define IGB_4K_ITR 980
52 #define IGB_20K_ITR 196
53 #define IGB_70K_ITR 56
54
55 /* TX/RX descriptor defines */
56 #define IGB_DEFAULT_TXD 256
57 #define IGB_DEFAULT_TX_WORK 128
58 #define IGB_MIN_TXD 80
59 #define IGB_MAX_TXD 4096
60
61 #define IGB_DEFAULT_RXD 256
62 #define IGB_MIN_RXD 80
63 #define IGB_MAX_RXD 4096
64
65 #define IGB_DEFAULT_ITR 3 /* dynamic */
66 #define IGB_MAX_ITR_USECS 10000
67 #define IGB_MIN_ITR_USECS 10
68 #define NON_Q_VECTORS 1
69 #define MAX_Q_VECTORS 8
70
71 /* Transmit and receive queues */
72 #define IGB_MAX_RX_QUEUES 8
73 #define IGB_MAX_RX_QUEUES_82575 4
74 #define IGB_MAX_RX_QUEUES_I211 2
75 #define IGB_MAX_TX_QUEUES 8
76 #define IGB_MAX_VF_MC_ENTRIES 30
77 #define IGB_MAX_VF_FUNCTIONS 8
78 #define IGB_MAX_VFTA_ENTRIES 128
79 #define IGB_82576_VF_DEV_ID 0x10CA
80 #define IGB_I350_VF_DEV_ID 0x1520
81
82 /* NVM version defines */
83 #define IGB_MAJOR_MASK 0xF000
84 #define IGB_MINOR_MASK 0x0FF0
85 #define IGB_BUILD_MASK 0x000F
86 #define IGB_COMB_VER_MASK 0x00FF
87 #define IGB_MAJOR_SHIFT 12
88 #define IGB_MINOR_SHIFT 4
89 #define IGB_COMB_VER_SHFT 8
90 #define IGB_NVM_VER_INVALID 0xFFFF
91 #define IGB_ETRACK_SHIFT 16
92 #define NVM_ETRACK_WORD 0x0042
93 #define NVM_COMB_VER_OFF 0x0083
94 #define NVM_COMB_VER_PTR 0x003d
95
96 struct vf_data_storage {
97 unsigned char vf_mac_addresses[ETH_ALEN];
98 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
99 u16 num_vf_mc_hashes;
100 u16 vlans_enabled;
101 u32 flags;
102 unsigned long last_nack;
103 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
104 u16 pf_qos;
105 u16 tx_rate;
106 bool spoofchk_enabled;
107 };
108
109 #define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
110 #define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
111 #define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
112 #define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
113
114 /* RX descriptor control thresholds.
115 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
116 * descriptors available in its onboard memory.
117 * Setting this to 0 disables RX descriptor prefetch.
118 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
119 * available in host memory.
120 * If PTHRESH is 0, this should also be 0.
121 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
122 * descriptors until either it has this many to write back, or the
123 * ITR timer expires.
124 */
125 #define IGB_RX_PTHRESH 8
126 #define IGB_RX_HTHRESH 8
127 #define IGB_TX_PTHRESH 8
128 #define IGB_TX_HTHRESH 1
129 #define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
130 adapter->msix_entries) ? 1 : 4)
131 #define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
132 adapter->msix_entries) ? 1 : 16)
133
134 /* this is the size past which hardware will drop packets when setting LPE=0 */
135 #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
136
137 /* Supported Rx Buffer Sizes */
138 #define IGB_RXBUFFER_256 256
139 #define IGB_RXBUFFER_2048 2048
140 #define IGB_RX_HDR_LEN IGB_RXBUFFER_256
141 #define IGB_RX_BUFSZ IGB_RXBUFFER_2048
142
143 /* How many Rx Buffers do we bundle into one write to the hardware ? */
144 #define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
145
146 #define AUTO_ALL_MODES 0
147 #define IGB_EEPROM_APME 0x0400
148
149 #ifndef IGB_MASTER_SLAVE
150 /* Switch to override PHY master/slave setting */
151 #define IGB_MASTER_SLAVE e1000_ms_hw_default
152 #endif
153
154 #define IGB_MNG_VLAN_NONE -1
155
156 enum igb_tx_flags {
157 /* cmd_type flags */
158 IGB_TX_FLAGS_VLAN = 0x01,
159 IGB_TX_FLAGS_TSO = 0x02,
160 IGB_TX_FLAGS_TSTAMP = 0x04,
161
162 /* olinfo flags */
163 IGB_TX_FLAGS_IPV4 = 0x10,
164 IGB_TX_FLAGS_CSUM = 0x20,
165 };
166
167 /* VLAN info */
168 #define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
169 #define IGB_TX_FLAGS_VLAN_SHIFT 16
170
171 /* The largest size we can write to the descriptor is 65535. In order to
172 * maintain a power of two alignment we have to limit ourselves to 32K.
173 */
174 #define IGB_MAX_TXD_PWR 15
175 #define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR)
176
177 /* Tx Descriptors needed, worst case */
178 #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
179 #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
180
181 /* EEPROM byte offsets */
182 #define IGB_SFF_8472_SWAP 0x5C
183 #define IGB_SFF_8472_COMP 0x5E
184
185 /* Bitmasks */
186 #define IGB_SFF_ADDRESSING_MODE 0x4
187 #define IGB_SFF_8472_UNSUP 0x00
188
189 /* wrapper around a pointer to a socket buffer,
190 * so a DMA handle can be stored along with the buffer
191 */
192 struct igb_tx_buffer {
193 union e1000_adv_tx_desc *next_to_watch;
194 unsigned long time_stamp;
195 struct sk_buff *skb;
196 unsigned int bytecount;
197 u16 gso_segs;
198 __be16 protocol;
199 DEFINE_DMA_UNMAP_ADDR(dma);
200 DEFINE_DMA_UNMAP_LEN(len);
201 u32 tx_flags;
202 };
203
204 struct igb_rx_buffer {
205 dma_addr_t dma;
206 struct page *page;
207 unsigned int page_offset;
208 };
209
210 struct igb_tx_queue_stats {
211 u64 packets;
212 u64 bytes;
213 u64 restart_queue;
214 u64 restart_queue2;
215 };
216
217 struct igb_rx_queue_stats {
218 u64 packets;
219 u64 bytes;
220 u64 drops;
221 u64 csum_err;
222 u64 alloc_failed;
223 };
224
225 struct igb_ring_container {
226 struct igb_ring *ring; /* pointer to linked list of rings */
227 unsigned int total_bytes; /* total bytes processed this int */
228 unsigned int total_packets; /* total packets processed this int */
229 u16 work_limit; /* total work allowed per interrupt */
230 u8 count; /* total number of rings in vector */
231 u8 itr; /* current ITR setting for ring */
232 };
233
234 struct igb_ring {
235 struct igb_q_vector *q_vector; /* backlink to q_vector */
236 struct net_device *netdev; /* back pointer to net_device */
237 struct device *dev; /* device pointer for dma mapping */
238 union { /* array of buffer info structs */
239 struct igb_tx_buffer *tx_buffer_info;
240 struct igb_rx_buffer *rx_buffer_info;
241 };
242 unsigned long last_rx_timestamp;
243 void *desc; /* descriptor ring memory */
244 unsigned long flags; /* ring specific flags */
245 void __iomem *tail; /* pointer to ring tail register */
246 dma_addr_t dma; /* phys address of the ring */
247 unsigned int size; /* length of desc. ring in bytes */
248
249 u16 count; /* number of desc. in the ring */
250 u8 queue_index; /* logical index of the ring*/
251 u8 reg_idx; /* physical index of the ring */
252
253 /* everything past this point are written often */
254 u16 next_to_clean;
255 u16 next_to_use;
256 u16 next_to_alloc;
257
258 union {
259 /* TX */
260 struct {
261 struct igb_tx_queue_stats tx_stats;
262 struct u64_stats_sync tx_syncp;
263 struct u64_stats_sync tx_syncp2;
264 };
265 /* RX */
266 struct {
267 struct sk_buff *skb;
268 struct igb_rx_queue_stats rx_stats;
269 struct u64_stats_sync rx_syncp;
270 };
271 };
272 } ____cacheline_internodealigned_in_smp;
273
274 struct igb_q_vector {
275 struct igb_adapter *adapter; /* backlink */
276 int cpu; /* CPU for DCA */
277 u32 eims_value; /* EIMS mask value */
278
279 u16 itr_val;
280 u8 set_itr;
281 void __iomem *itr_register;
282
283 struct igb_ring_container rx, tx;
284
285 struct napi_struct napi;
286 struct rcu_head rcu; /* to avoid race with update stats on free */
287 char name[IFNAMSIZ + 9];
288
289 /* for dynamic allocation of rings associated with this q_vector */
290 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
291 };
292
293 enum e1000_ring_flags_t {
294 IGB_RING_FLAG_RX_SCTP_CSUM,
295 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
296 IGB_RING_FLAG_RX_BUILD_SKB_ENABLED,
297 IGB_RING_FLAG_TX_CTX_IDX,
298 IGB_RING_FLAG_TX_DETECT_HANG
299 };
300
301 #define ring_uses_build_skb(ring) \
302 test_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
303 #define set_ring_build_skb_enabled(ring) \
304 set_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
305 #define clear_ring_build_skb_enabled(ring) \
306 clear_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
307
308 #define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
309
310 #define IGB_RX_DESC(R, i) \
311 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
312 #define IGB_TX_DESC(R, i) \
313 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
314 #define IGB_TX_CTXTDESC(R, i) \
315 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
316
317 /* igb_test_staterr - tests bits within Rx descriptor status and error fields */
318 static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
319 const u32 stat_err_bits)
320 {
321 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
322 }
323
324 /* igb_desc_unused - calculate if we have unused descriptors */
325 static inline int igb_desc_unused(struct igb_ring *ring)
326 {
327 if (ring->next_to_clean > ring->next_to_use)
328 return ring->next_to_clean - ring->next_to_use - 1;
329
330 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
331 }
332
333 struct igb_i2c_client_list {
334 struct i2c_client *client;
335 struct igb_i2c_client_list *next;
336 };
337
338 #ifdef CONFIG_IGB_HWMON
339
340 #define IGB_HWMON_TYPE_LOC 0
341 #define IGB_HWMON_TYPE_TEMP 1
342 #define IGB_HWMON_TYPE_CAUTION 2
343 #define IGB_HWMON_TYPE_MAX 3
344
345 struct hwmon_attr {
346 struct device_attribute dev_attr;
347 struct e1000_hw *hw;
348 struct e1000_thermal_diode_data *sensor;
349 char name[12];
350 };
351
352 struct hwmon_buff {
353 struct device *device;
354 struct hwmon_attr *hwmon_list;
355 unsigned int n_hwmon;
356 };
357 #endif
358
359 /* board specific private data structure */
360 struct igb_adapter {
361 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
362
363 struct net_device *netdev;
364
365 unsigned long state;
366 unsigned int flags;
367
368 unsigned int num_q_vectors;
369 struct msix_entry *msix_entries;
370
371 /* Interrupt Throttle Rate */
372 u32 rx_itr_setting;
373 u32 tx_itr_setting;
374 u16 tx_itr;
375 u16 rx_itr;
376
377 /* TX */
378 u16 tx_work_limit;
379 u32 tx_timeout_count;
380 int num_tx_queues;
381 struct igb_ring *tx_ring[16];
382
383 /* RX */
384 int num_rx_queues;
385 struct igb_ring *rx_ring[16];
386
387 u32 max_frame_size;
388 u32 min_frame_size;
389
390 struct timer_list watchdog_timer;
391 struct timer_list phy_info_timer;
392
393 u16 mng_vlan_id;
394 u32 bd_number;
395 u32 wol;
396 u32 en_mng_pt;
397 u16 link_speed;
398 u16 link_duplex;
399
400 struct work_struct reset_task;
401 struct work_struct watchdog_task;
402 bool fc_autoneg;
403 u8 tx_timeout_factor;
404 struct timer_list blink_timer;
405 unsigned long led_status;
406
407 /* OS defined structs */
408 struct pci_dev *pdev;
409
410 spinlock_t stats64_lock;
411 struct rtnl_link_stats64 stats64;
412
413 /* structs defined in e1000_hw.h */
414 struct e1000_hw hw;
415 struct e1000_hw_stats stats;
416 struct e1000_phy_info phy_info;
417 struct e1000_phy_stats phy_stats;
418
419 u32 test_icr;
420 struct igb_ring test_tx_ring;
421 struct igb_ring test_rx_ring;
422
423 int msg_enable;
424
425 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
426 u32 eims_enable_mask;
427 u32 eims_other;
428
429 /* to not mess up cache alignment, always add to the bottom */
430 u16 tx_ring_count;
431 u16 rx_ring_count;
432 unsigned int vfs_allocated_count;
433 struct vf_data_storage *vf_data;
434 int vf_rate_link_speed;
435 u32 rss_queues;
436 u32 wvbr;
437 u32 *shadow_vfta;
438
439 struct ptp_clock *ptp_clock;
440 struct ptp_clock_info ptp_caps;
441 struct delayed_work ptp_overflow_work;
442 struct work_struct ptp_tx_work;
443 struct sk_buff *ptp_tx_skb;
444 unsigned long ptp_tx_start;
445 unsigned long last_rx_ptp_check;
446 spinlock_t tmreg_lock;
447 struct cyclecounter cc;
448 struct timecounter tc;
449 u32 tx_hwtstamp_timeouts;
450 u32 rx_hwtstamp_cleared;
451
452 char fw_version[32];
453 #ifdef CONFIG_IGB_HWMON
454 struct hwmon_buff igb_hwmon_buff;
455 bool ets;
456 #endif
457 struct i2c_algo_bit_data i2c_algo;
458 struct i2c_adapter i2c_adap;
459 struct i2c_client *i2c_client;
460 };
461
462 #define IGB_FLAG_HAS_MSI (1 << 0)
463 #define IGB_FLAG_DCA_ENABLED (1 << 1)
464 #define IGB_FLAG_QUAD_PORT_A (1 << 2)
465 #define IGB_FLAG_QUEUE_PAIRS (1 << 3)
466 #define IGB_FLAG_DMAC (1 << 4)
467 #define IGB_FLAG_PTP (1 << 5)
468 #define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
469 #define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
470 #define IGB_FLAG_WOL_SUPPORTED (1 << 8)
471
472 /* DMA Coalescing defines */
473 #define IGB_MIN_TXPBSIZE 20408
474 #define IGB_TX_BUF_4096 4096
475 #define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
476
477 #define IGB_82576_TSYNC_SHIFT 19
478 #define IGB_TS_HDR_LEN 16
479 enum e1000_state_t {
480 __IGB_TESTING,
481 __IGB_RESETTING,
482 __IGB_DOWN
483 };
484
485 enum igb_boards {
486 board_82575,
487 };
488
489 extern char igb_driver_name[];
490 extern char igb_driver_version[];
491
492 extern int igb_up(struct igb_adapter *);
493 extern void igb_down(struct igb_adapter *);
494 extern void igb_reinit_locked(struct igb_adapter *);
495 extern void igb_reset(struct igb_adapter *);
496 extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
497 extern int igb_setup_tx_resources(struct igb_ring *);
498 extern int igb_setup_rx_resources(struct igb_ring *);
499 extern void igb_free_tx_resources(struct igb_ring *);
500 extern void igb_free_rx_resources(struct igb_ring *);
501 extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
502 extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
503 extern void igb_setup_tctl(struct igb_adapter *);
504 extern void igb_setup_rctl(struct igb_adapter *);
505 extern netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
506 extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
507 struct igb_tx_buffer *);
508 extern void igb_alloc_rx_buffers(struct igb_ring *, u16);
509 extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
510 extern bool igb_has_link(struct igb_adapter *adapter);
511 extern void igb_set_ethtool_ops(struct net_device *);
512 extern void igb_power_up_link(struct igb_adapter *);
513 extern void igb_set_fw_version(struct igb_adapter *);
514 extern void igb_ptp_init(struct igb_adapter *adapter);
515 extern void igb_ptp_stop(struct igb_adapter *adapter);
516 extern void igb_ptp_reset(struct igb_adapter *adapter);
517 extern void igb_ptp_tx_work(struct work_struct *work);
518 extern void igb_ptp_rx_hang(struct igb_adapter *adapter);
519 extern void igb_ptp_tx_hwtstamp(struct igb_adapter *adapter);
520 extern void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector,
521 struct sk_buff *skb);
522 extern void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector,
523 unsigned char *va,
524 struct sk_buff *skb);
525 static inline void igb_ptp_rx_hwtstamp(struct igb_q_vector *q_vector,
526 union e1000_adv_rx_desc *rx_desc,
527 struct sk_buff *skb)
528 {
529 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
530 !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
531 igb_ptp_rx_rgtstamp(q_vector, skb);
532 }
533
534 extern int igb_ptp_hwtstamp_ioctl(struct net_device *netdev,
535 struct ifreq *ifr, int cmd);
536 #ifdef CONFIG_IGB_HWMON
537 extern void igb_sysfs_exit(struct igb_adapter *adapter);
538 extern int igb_sysfs_init(struct igb_adapter *adapter);
539 #endif
540 static inline s32 igb_reset_phy(struct e1000_hw *hw)
541 {
542 if (hw->phy.ops.reset)
543 return hw->phy.ops.reset(hw);
544
545 return 0;
546 }
547
548 static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
549 {
550 if (hw->phy.ops.read_reg)
551 return hw->phy.ops.read_reg(hw, offset, data);
552
553 return 0;
554 }
555
556 static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
557 {
558 if (hw->phy.ops.write_reg)
559 return hw->phy.ops.write_reg(hw, offset, data);
560
561 return 0;
562 }
563
564 static inline s32 igb_get_phy_info(struct e1000_hw *hw)
565 {
566 if (hw->phy.ops.get_phy_info)
567 return hw->phy.ops.get_phy_info(hw);
568
569 return 0;
570 }
571
572 static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
573 {
574 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
575 }
576
577 #endif /* _IGB_H_ */
This page took 0.050771 seconds and 5 git commands to generate.